r600g: inline r600_atom_dirty
[mesa.git] / src / gallium / drivers / r600 / r600_state_common.c
1 /*
2 * Copyright 2010 Red Hat Inc.
3 * 2010 Jerome Glisse
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie <airlied@redhat.com>
25 * Jerome Glisse <jglisse@redhat.com>
26 */
27 #include "r600_formats.h"
28 #include "r600d.h"
29
30 #include "util/u_draw_quad.h"
31 #include "util/u_upload_mgr.h"
32 #include "tgsi/tgsi_parse.h"
33 #include <byteswap.h>
34
35 #define R600_PRIM_RECTANGLE_LIST PIPE_PRIM_MAX
36
37 void r600_init_command_buffer(struct r600_command_buffer *cb, unsigned num_dw)
38 {
39 cb->buf = CALLOC(1, 4 * num_dw);
40 cb->max_num_dw = num_dw;
41 }
42
43 void r600_release_command_buffer(struct r600_command_buffer *cb)
44 {
45 FREE(cb->buf);
46 }
47
48 void r600_init_atom(struct r600_context *rctx,
49 struct r600_atom *atom,
50 unsigned id,
51 void (*emit)(struct r600_context *ctx, struct r600_atom *state),
52 unsigned num_dw)
53 {
54 assert(id < R600_NUM_ATOMS);
55 assert(rctx->atoms[id] == NULL);
56 rctx->atoms[id] = atom;
57 atom->id = id;
58 atom->emit = emit;
59 atom->num_dw = num_dw;
60 atom->dirty = false;
61 }
62
63 void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom)
64 {
65 struct radeon_winsys_cs *cs = rctx->cs;
66 struct r600_alphatest_state *a = (struct r600_alphatest_state*)atom;
67 unsigned alpha_ref = a->sx_alpha_ref;
68
69 if (rctx->chip_class >= EVERGREEN && a->cb0_export_16bpc) {
70 alpha_ref &= ~0x1FFF;
71 }
72
73 r600_write_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
74 a->sx_alpha_test_control |
75 S_028410_ALPHA_TEST_BYPASS(a->bypass));
76 r600_write_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
77 }
78
79 static void r600_texture_barrier(struct pipe_context *ctx)
80 {
81 struct r600_context *rctx = (struct r600_context *)ctx;
82
83 rctx->flags |= R600_CONTEXT_CB_FLUSH | R600_CONTEXT_TEX_FLUSH;
84
85 /* R6xx errata */
86 if (rctx->chip_class == R600) {
87 rctx->flags |= R600_CONTEXT_FLUSH_AND_INV;
88 }
89 }
90
91 static unsigned r600_conv_pipe_prim(unsigned prim)
92 {
93 static const unsigned prim_conv[] = {
94 V_008958_DI_PT_POINTLIST,
95 V_008958_DI_PT_LINELIST,
96 V_008958_DI_PT_LINELOOP,
97 V_008958_DI_PT_LINESTRIP,
98 V_008958_DI_PT_TRILIST,
99 V_008958_DI_PT_TRISTRIP,
100 V_008958_DI_PT_TRIFAN,
101 V_008958_DI_PT_QUADLIST,
102 V_008958_DI_PT_QUADSTRIP,
103 V_008958_DI_PT_POLYGON,
104 V_008958_DI_PT_LINELIST_ADJ,
105 V_008958_DI_PT_LINESTRIP_ADJ,
106 V_008958_DI_PT_TRILIST_ADJ,
107 V_008958_DI_PT_TRISTRIP_ADJ,
108 V_008958_DI_PT_RECTLIST
109 };
110 return prim_conv[prim];
111 }
112
113 /* common state between evergreen and r600 */
114
115 static void r600_bind_blend_state_internal(struct r600_context *rctx,
116 struct r600_pipe_blend *blend)
117 {
118 struct r600_pipe_state *rstate;
119 bool update_cb = false;
120
121 rstate = &blend->rstate;
122 rctx->states[rstate->id] = rstate;
123 r600_context_pipe_state_set(rctx, rstate);
124
125 if (rctx->cb_misc_state.blend_colormask != blend->cb_target_mask) {
126 rctx->cb_misc_state.blend_colormask = blend->cb_target_mask;
127 update_cb = true;
128 }
129 if (rctx->chip_class <= R700 &&
130 rctx->cb_misc_state.cb_color_control != blend->cb_color_control) {
131 rctx->cb_misc_state.cb_color_control = blend->cb_color_control;
132 update_cb = true;
133 }
134 if (rctx->cb_misc_state.dual_src_blend != blend->dual_src_blend) {
135 rctx->cb_misc_state.dual_src_blend = blend->dual_src_blend;
136 update_cb = true;
137 }
138 if (update_cb) {
139 rctx->cb_misc_state.atom.dirty = true;
140 }
141 }
142
143 static void r600_bind_blend_state(struct pipe_context *ctx, void *state)
144 {
145 struct r600_context *rctx = (struct r600_context *)ctx;
146 struct r600_pipe_blend *blend = (struct r600_pipe_blend *)state;
147
148 if (blend == NULL)
149 return;
150
151 rctx->blend = blend;
152 rctx->alpha_to_one = blend->alpha_to_one;
153 rctx->dual_src_blend = blend->dual_src_blend;
154
155 if (!rctx->blend_override)
156 r600_bind_blend_state_internal(rctx, blend);
157 }
158
159 static void r600_set_blend_color(struct pipe_context *ctx,
160 const struct pipe_blend_color *state)
161 {
162 struct r600_context *rctx = (struct r600_context *)ctx;
163
164 rctx->blend_color.state = *state;
165 rctx->blend_color.atom.dirty = true;
166 }
167
168 void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
169 {
170 struct radeon_winsys_cs *cs = rctx->cs;
171 struct pipe_blend_color *state = &rctx->blend_color.state;
172
173 r600_write_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
174 r600_write_value(cs, fui(state->color[0])); /* R_028414_CB_BLEND_RED */
175 r600_write_value(cs, fui(state->color[1])); /* R_028418_CB_BLEND_GREEN */
176 r600_write_value(cs, fui(state->color[2])); /* R_02841C_CB_BLEND_BLUE */
177 r600_write_value(cs, fui(state->color[3])); /* R_028420_CB_BLEND_ALPHA */
178 }
179
180 void r600_emit_vgt_state(struct r600_context *rctx, struct r600_atom *atom)
181 {
182 struct radeon_winsys_cs *cs = rctx->cs;
183 struct r600_vgt_state *a = (struct r600_vgt_state *)atom;
184
185 r600_write_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
186 r600_write_context_reg(cs, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX, a->vgt_multi_prim_ib_reset_indx);
187 }
188
189 void r600_emit_vgt2_state(struct r600_context *rctx, struct r600_atom *atom)
190 {
191 struct radeon_winsys_cs *cs = rctx->cs;
192 struct r600_vgt2_state *a = (struct r600_vgt2_state *)atom;
193
194 r600_write_context_reg(cs, R_028408_VGT_INDX_OFFSET, a->vgt_indx_offset);
195 }
196
197 static void r600_set_clip_state(struct pipe_context *ctx,
198 const struct pipe_clip_state *state)
199 {
200 struct r600_context *rctx = (struct r600_context *)ctx;
201 struct pipe_constant_buffer cb;
202
203 rctx->clip_state.state = *state;
204 rctx->clip_state.atom.dirty = true;
205
206 cb.buffer = NULL;
207 cb.user_buffer = state->ucp;
208 cb.buffer_offset = 0;
209 cb.buffer_size = 4*4*8;
210 ctx->set_constant_buffer(ctx, PIPE_SHADER_VERTEX, 1, &cb);
211 pipe_resource_reference(&cb.buffer, NULL);
212 }
213
214 static void r600_set_stencil_ref(struct pipe_context *ctx,
215 const struct r600_stencil_ref *state)
216 {
217 struct r600_context *rctx = (struct r600_context *)ctx;
218
219 rctx->stencil_ref.state = *state;
220 rctx->stencil_ref.atom.dirty = true;
221 }
222
223 void r600_emit_stencil_ref(struct r600_context *rctx, struct r600_atom *atom)
224 {
225 struct radeon_winsys_cs *cs = rctx->cs;
226 struct r600_stencil_ref_state *a = (struct r600_stencil_ref_state*)atom;
227
228 r600_write_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
229 r600_write_value(cs, /* R_028430_DB_STENCILREFMASK */
230 S_028430_STENCILREF(a->state.ref_value[0]) |
231 S_028430_STENCILMASK(a->state.valuemask[0]) |
232 S_028430_STENCILWRITEMASK(a->state.writemask[0]));
233 r600_write_value(cs, /* R_028434_DB_STENCILREFMASK_BF */
234 S_028434_STENCILREF_BF(a->state.ref_value[1]) |
235 S_028434_STENCILMASK_BF(a->state.valuemask[1]) |
236 S_028434_STENCILWRITEMASK_BF(a->state.writemask[1]));
237 }
238
239 static void r600_set_pipe_stencil_ref(struct pipe_context *ctx,
240 const struct pipe_stencil_ref *state)
241 {
242 struct r600_context *rctx = (struct r600_context *)ctx;
243 struct r600_pipe_dsa *dsa = (struct r600_pipe_dsa*)rctx->states[R600_PIPE_STATE_DSA];
244 struct r600_stencil_ref ref;
245
246 rctx->stencil_ref.pipe_state = *state;
247
248 if (!dsa)
249 return;
250
251 ref.ref_value[0] = state->ref_value[0];
252 ref.ref_value[1] = state->ref_value[1];
253 ref.valuemask[0] = dsa->valuemask[0];
254 ref.valuemask[1] = dsa->valuemask[1];
255 ref.writemask[0] = dsa->writemask[0];
256 ref.writemask[1] = dsa->writemask[1];
257
258 r600_set_stencil_ref(ctx, &ref);
259 }
260
261 static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
262 {
263 struct r600_context *rctx = (struct r600_context *)ctx;
264 struct r600_pipe_dsa *dsa = state;
265 struct r600_pipe_state *rstate;
266 struct r600_stencil_ref ref;
267
268 if (state == NULL)
269 return;
270 rstate = &dsa->rstate;
271 rctx->states[rstate->id] = rstate;
272 r600_context_pipe_state_set(rctx, rstate);
273
274 ref.ref_value[0] = rctx->stencil_ref.pipe_state.ref_value[0];
275 ref.ref_value[1] = rctx->stencil_ref.pipe_state.ref_value[1];
276 ref.valuemask[0] = dsa->valuemask[0];
277 ref.valuemask[1] = dsa->valuemask[1];
278 ref.writemask[0] = dsa->writemask[0];
279 ref.writemask[1] = dsa->writemask[1];
280
281 r600_set_stencil_ref(ctx, &ref);
282
283 /* Update alphatest state. */
284 if (rctx->alphatest_state.sx_alpha_test_control != dsa->sx_alpha_test_control ||
285 rctx->alphatest_state.sx_alpha_ref != dsa->alpha_ref) {
286 rctx->alphatest_state.sx_alpha_test_control = dsa->sx_alpha_test_control;
287 rctx->alphatest_state.sx_alpha_ref = dsa->alpha_ref;
288 rctx->alphatest_state.atom.dirty = true;
289 }
290 }
291
292 void r600_set_max_scissor(struct r600_context *rctx)
293 {
294 /* Set a scissor state such that it doesn't do anything. */
295 struct pipe_scissor_state scissor;
296 scissor.minx = 0;
297 scissor.miny = 0;
298 scissor.maxx = 8192;
299 scissor.maxy = 8192;
300
301 r600_set_scissor_state(rctx, &scissor);
302 }
303
304 static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
305 {
306 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
307 struct r600_context *rctx = (struct r600_context *)ctx;
308
309 if (state == NULL)
310 return;
311
312 rctx->sprite_coord_enable = rs->sprite_coord_enable;
313 rctx->two_side = rs->two_side;
314 rctx->pa_sc_line_stipple = rs->pa_sc_line_stipple;
315 rctx->multisample_enable = rs->multisample_enable;
316
317 rctx->rasterizer = rs;
318
319 rctx->states[rs->rstate.id] = &rs->rstate;
320 r600_context_pipe_state_set(rctx, &rs->rstate);
321
322 if (rctx->chip_class >= EVERGREEN) {
323 evergreen_polygon_offset_update(rctx);
324 } else {
325 r600_polygon_offset_update(rctx);
326 }
327
328 /* Update clip_misc_state. */
329 if (rctx->clip_misc_state.pa_cl_clip_cntl != rs->pa_cl_clip_cntl ||
330 rctx->clip_misc_state.clip_plane_enable != rs->clip_plane_enable) {
331 rctx->clip_misc_state.pa_cl_clip_cntl = rs->pa_cl_clip_cntl;
332 rctx->clip_misc_state.clip_plane_enable = rs->clip_plane_enable;
333 rctx->clip_misc_state.atom.dirty = true;
334 }
335
336 /* Workaround for a missing scissor enable on r600. */
337 if (rctx->chip_class == R600) {
338 if (rs->scissor_enable != rctx->scissor_enable) {
339 rctx->scissor_enable = rs->scissor_enable;
340
341 if (rs->scissor_enable) {
342 r600_set_scissor_state(rctx, &rctx->scissor);
343 } else {
344 r600_set_max_scissor(rctx);
345 }
346 }
347 }
348 }
349
350 static void r600_delete_rs_state(struct pipe_context *ctx, void *state)
351 {
352 struct r600_context *rctx = (struct r600_context *)ctx;
353 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
354
355 if (rctx->rasterizer == rs) {
356 rctx->rasterizer = NULL;
357 }
358 if (rctx->states[rs->rstate.id] == &rs->rstate) {
359 rctx->states[rs->rstate.id] = NULL;
360 }
361 free(rs);
362 }
363
364 static void r600_sampler_view_destroy(struct pipe_context *ctx,
365 struct pipe_sampler_view *state)
366 {
367 struct r600_pipe_sampler_view *resource = (struct r600_pipe_sampler_view *)state;
368
369 pipe_resource_reference(&state->texture, NULL);
370 FREE(resource);
371 }
372
373 void r600_sampler_states_dirty(struct r600_context *rctx,
374 struct r600_sampler_states *state)
375 {
376 if (state->dirty_mask) {
377 if (state->dirty_mask & state->has_bordercolor_mask) {
378 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
379 }
380 state->atom.num_dw =
381 util_bitcount(state->dirty_mask & state->has_bordercolor_mask) * 11 +
382 util_bitcount(state->dirty_mask & ~state->has_bordercolor_mask) * 5;
383 state->atom.dirty = true;
384 }
385 }
386
387 static void r600_bind_sampler_states(struct pipe_context *pipe,
388 unsigned shader,
389 unsigned start,
390 unsigned count, void **states)
391 {
392 struct r600_context *rctx = (struct r600_context *)pipe;
393 struct r600_textures_info *dst = &rctx->samplers[shader];
394 struct r600_pipe_sampler_state **rstates = (struct r600_pipe_sampler_state**)states;
395 int seamless_cube_map = -1;
396 unsigned i;
397 /* This sets 1-bit for states with index >= count. */
398 uint32_t disable_mask = ~((1ull << count) - 1);
399 /* These are the new states set by this function. */
400 uint32_t new_mask = 0;
401
402 assert(start == 0); /* XXX fix below */
403
404 for (i = 0; i < count; i++) {
405 struct r600_pipe_sampler_state *rstate = rstates[i];
406
407 if (rstate == dst->states.states[i]) {
408 continue;
409 }
410
411 if (rstate) {
412 if (rstate->border_color_use) {
413 dst->states.has_bordercolor_mask |= 1 << i;
414 } else {
415 dst->states.has_bordercolor_mask &= ~(1 << i);
416 }
417 seamless_cube_map = rstate->seamless_cube_map;
418
419 new_mask |= 1 << i;
420 } else {
421 disable_mask |= 1 << i;
422 }
423 }
424
425 memcpy(dst->states.states, rstates, sizeof(void*) * count);
426 memset(dst->states.states + count, 0, sizeof(void*) * (NUM_TEX_UNITS - count));
427
428 dst->states.enabled_mask &= ~disable_mask;
429 dst->states.dirty_mask &= dst->states.enabled_mask;
430 dst->states.enabled_mask |= new_mask;
431 dst->states.dirty_mask |= new_mask;
432 dst->states.has_bordercolor_mask &= dst->states.enabled_mask;
433
434 r600_sampler_states_dirty(rctx, &dst->states);
435
436 /* Seamless cubemap state. */
437 if (rctx->chip_class <= R700 &&
438 seamless_cube_map != -1 &&
439 seamless_cube_map != rctx->seamless_cube_map.enabled) {
440 /* change in TA_CNTL_AUX need a pipeline flush */
441 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
442 rctx->seamless_cube_map.enabled = seamless_cube_map;
443 rctx->seamless_cube_map.atom.dirty = true;
444 }
445 }
446
447 static void r600_bind_vs_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
448 {
449 r600_bind_sampler_states(ctx, PIPE_SHADER_VERTEX, 0, count, states);
450 }
451
452 static void r600_bind_ps_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
453 {
454 r600_bind_sampler_states(ctx, PIPE_SHADER_FRAGMENT, 0, count, states);
455 }
456
457 static void r600_delete_sampler_state(struct pipe_context *ctx, void *state)
458 {
459 free(state);
460 }
461
462 static void r600_delete_state(struct pipe_context *ctx, void *state)
463 {
464 struct r600_context *rctx = (struct r600_context *)ctx;
465 struct r600_pipe_state *rstate = (struct r600_pipe_state *)state;
466
467 if (rctx->states[rstate->id] == rstate) {
468 rctx->states[rstate->id] = NULL;
469 }
470 for (int i = 0; i < rstate->nregs; i++) {
471 pipe_resource_reference((struct pipe_resource**)&rstate->regs[i].bo, NULL);
472 }
473 free(rstate);
474 }
475
476 static void r600_bind_vertex_elements(struct pipe_context *ctx, void *state)
477 {
478 struct r600_context *rctx = (struct r600_context *)ctx;
479 struct r600_vertex_element *v = (struct r600_vertex_element*)state;
480
481 rctx->vertex_elements = v;
482 if (v) {
483 rctx->states[v->rstate.id] = &v->rstate;
484 r600_context_pipe_state_set(rctx, &v->rstate);
485 }
486 }
487
488 static void r600_delete_vertex_elements(struct pipe_context *ctx, void *state)
489 {
490 struct r600_context *rctx = (struct r600_context *)ctx;
491 struct r600_vertex_element *v = (struct r600_vertex_element*)state;
492
493 if (rctx->states[v->rstate.id] == &v->rstate) {
494 rctx->states[v->rstate.id] = NULL;
495 }
496 if (rctx->vertex_elements == state)
497 rctx->vertex_elements = NULL;
498
499 pipe_resource_reference((struct pipe_resource**)&v->fetch_shader, NULL);
500 FREE(state);
501 }
502
503 static void r600_set_index_buffer(struct pipe_context *ctx,
504 const struct pipe_index_buffer *ib)
505 {
506 struct r600_context *rctx = (struct r600_context *)ctx;
507
508 if (ib) {
509 pipe_resource_reference(&rctx->index_buffer.buffer, ib->buffer);
510 memcpy(&rctx->index_buffer, ib, sizeof(*ib));
511 } else {
512 pipe_resource_reference(&rctx->index_buffer.buffer, NULL);
513 }
514 }
515
516 void r600_vertex_buffers_dirty(struct r600_context *rctx)
517 {
518 if (rctx->vertex_buffer_state.dirty_mask) {
519 rctx->flags |= rctx->has_vertex_cache ? R600_CONTEXT_VTX_FLUSH : R600_CONTEXT_TEX_FLUSH;
520 rctx->vertex_buffer_state.atom.num_dw = (rctx->chip_class >= EVERGREEN ? 12 : 11) *
521 util_bitcount(rctx->vertex_buffer_state.dirty_mask);
522 rctx->vertex_buffer_state.atom.dirty = true;
523 }
524 }
525
526 static void r600_set_vertex_buffers(struct pipe_context *ctx, unsigned count,
527 const struct pipe_vertex_buffer *input)
528 {
529 struct r600_context *rctx = (struct r600_context *)ctx;
530 struct r600_vertexbuf_state *state = &rctx->vertex_buffer_state;
531 struct pipe_vertex_buffer *vb = state->vb;
532 unsigned i;
533 /* This sets 1-bit for buffers with index >= count. */
534 uint32_t disable_mask = ~((1ull << count) - 1);
535 /* These are the new buffers set by this function. */
536 uint32_t new_buffer_mask = 0;
537
538 /* Set buffers with index >= count to NULL. */
539 uint32_t remaining_buffers_mask =
540 rctx->vertex_buffer_state.enabled_mask & disable_mask;
541
542 while (remaining_buffers_mask) {
543 i = u_bit_scan(&remaining_buffers_mask);
544 pipe_resource_reference(&vb[i].buffer, NULL);
545 }
546
547 /* Set vertex buffers. */
548 for (i = 0; i < count; i++) {
549 if (memcmp(&input[i], &vb[i], sizeof(struct pipe_vertex_buffer))) {
550 if (input[i].buffer) {
551 vb[i].stride = input[i].stride;
552 vb[i].buffer_offset = input[i].buffer_offset;
553 pipe_resource_reference(&vb[i].buffer, input[i].buffer);
554 new_buffer_mask |= 1 << i;
555 } else {
556 pipe_resource_reference(&vb[i].buffer, NULL);
557 disable_mask |= 1 << i;
558 }
559 }
560 }
561
562 rctx->vertex_buffer_state.enabled_mask &= ~disable_mask;
563 rctx->vertex_buffer_state.dirty_mask &= rctx->vertex_buffer_state.enabled_mask;
564 rctx->vertex_buffer_state.enabled_mask |= new_buffer_mask;
565 rctx->vertex_buffer_state.dirty_mask |= new_buffer_mask;
566
567 r600_vertex_buffers_dirty(rctx);
568 }
569
570 void r600_sampler_views_dirty(struct r600_context *rctx,
571 struct r600_samplerview_state *state)
572 {
573 if (state->dirty_mask) {
574 rctx->flags |= R600_CONTEXT_TEX_FLUSH;
575 state->atom.num_dw = (rctx->chip_class >= EVERGREEN ? 14 : 13) *
576 util_bitcount(state->dirty_mask);
577 state->atom.dirty = true;
578 }
579 }
580
581 static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
582 unsigned start, unsigned count,
583 struct pipe_sampler_view **views)
584 {
585 struct r600_context *rctx = (struct r600_context *) pipe;
586 struct r600_textures_info *dst = &rctx->samplers[shader];
587 struct r600_pipe_sampler_view **rviews = (struct r600_pipe_sampler_view **)views;
588 uint32_t dirty_sampler_states_mask = 0;
589 unsigned i;
590 /* This sets 1-bit for textures with index >= count. */
591 uint32_t disable_mask = ~((1ull << count) - 1);
592 /* These are the new textures set by this function. */
593 uint32_t new_mask = 0;
594
595 /* Set textures with index >= count to NULL. */
596 uint32_t remaining_mask;
597
598 assert(start == 0); /* XXX fix below */
599
600 remaining_mask = dst->views.enabled_mask & disable_mask;
601
602 while (remaining_mask) {
603 i = u_bit_scan(&remaining_mask);
604 assert(dst->views.views[i]);
605
606 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
607 }
608
609 for (i = 0; i < count; i++) {
610 if (rviews[i] == dst->views.views[i]) {
611 continue;
612 }
613
614 if (rviews[i]) {
615 struct r600_texture *rtex =
616 (struct r600_texture*)rviews[i]->base.texture;
617
618 if (rtex->is_depth && !rtex->is_flushing_texture) {
619 dst->views.compressed_depthtex_mask |= 1 << i;
620 } else {
621 dst->views.compressed_depthtex_mask &= ~(1 << i);
622 }
623
624 /* Track compressed colorbuffers for Evergreen (Cayman doesn't need this). */
625 if (rctx->chip_class != CAYMAN && rtex->cmask_size && rtex->fmask_size) {
626 dst->views.compressed_colortex_mask |= 1 << i;
627 } else {
628 dst->views.compressed_colortex_mask &= ~(1 << i);
629 }
630
631 /* Changing from array to non-arrays textures and vice versa requires
632 * updating TEX_ARRAY_OVERRIDE in sampler states on R6xx-R7xx. */
633 if (rctx->chip_class <= R700 &&
634 (dst->states.enabled_mask & (1 << i)) &&
635 (rviews[i]->base.texture->target == PIPE_TEXTURE_1D_ARRAY ||
636 rviews[i]->base.texture->target == PIPE_TEXTURE_2D_ARRAY) != dst->is_array_sampler[i]) {
637 dirty_sampler_states_mask |= 1 << i;
638 }
639
640 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], views[i]);
641 new_mask |= 1 << i;
642 } else {
643 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
644 disable_mask |= 1 << i;
645 }
646 }
647
648 dst->views.enabled_mask &= ~disable_mask;
649 dst->views.dirty_mask &= dst->views.enabled_mask;
650 dst->views.enabled_mask |= new_mask;
651 dst->views.dirty_mask |= new_mask;
652 dst->views.compressed_depthtex_mask &= dst->views.enabled_mask;
653 dst->views.compressed_colortex_mask &= dst->views.enabled_mask;
654
655 r600_sampler_views_dirty(rctx, &dst->views);
656
657 if (dirty_sampler_states_mask) {
658 dst->states.dirty_mask |= dirty_sampler_states_mask;
659 r600_sampler_states_dirty(rctx, &dst->states);
660 }
661 }
662
663 static void r600_set_vs_sampler_views(struct pipe_context *ctx, unsigned count,
664 struct pipe_sampler_view **views)
665 {
666 r600_set_sampler_views(ctx, PIPE_SHADER_VERTEX, 0, count, views);
667 }
668
669 static void r600_set_ps_sampler_views(struct pipe_context *ctx, unsigned count,
670 struct pipe_sampler_view **views)
671 {
672 r600_set_sampler_views(ctx, PIPE_SHADER_FRAGMENT, 0, count, views);
673 }
674
675 static void r600_set_viewport_state(struct pipe_context *ctx,
676 const struct pipe_viewport_state *state)
677 {
678 struct r600_context *rctx = (struct r600_context *)ctx;
679
680 rctx->viewport.state = *state;
681 rctx->viewport.atom.dirty = true;
682 }
683
684 void r600_emit_viewport_state(struct r600_context *rctx, struct r600_atom *atom)
685 {
686 struct radeon_winsys_cs *cs = rctx->cs;
687 struct pipe_viewport_state *state = &rctx->viewport.state;
688
689 r600_write_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE_0, 6);
690 r600_write_value(cs, fui(state->scale[0])); /* R_02843C_PA_CL_VPORT_XSCALE_0 */
691 r600_write_value(cs, fui(state->translate[0])); /* R_028440_PA_CL_VPORT_XOFFSET_0 */
692 r600_write_value(cs, fui(state->scale[1])); /* R_028444_PA_CL_VPORT_YSCALE_0 */
693 r600_write_value(cs, fui(state->translate[1])); /* R_028448_PA_CL_VPORT_YOFFSET_0 */
694 r600_write_value(cs, fui(state->scale[2])); /* R_02844C_PA_CL_VPORT_ZSCALE_0 */
695 r600_write_value(cs, fui(state->translate[2])); /* R_028450_PA_CL_VPORT_ZOFFSET_0 */
696 }
697
698 static void *r600_create_vertex_elements(struct pipe_context *ctx, unsigned count,
699 const struct pipe_vertex_element *elements)
700 {
701 struct r600_context *rctx = (struct r600_context *)ctx;
702 struct r600_vertex_element *v = CALLOC_STRUCT(r600_vertex_element);
703
704 assert(count < 32);
705 if (!v)
706 return NULL;
707
708 v->count = count;
709 memcpy(v->elements, elements, sizeof(struct pipe_vertex_element) * count);
710
711 if (r600_vertex_elements_build_fetch_shader(rctx, v)) {
712 FREE(v);
713 return NULL;
714 }
715
716 return v;
717 }
718
719 /* Compute the key for the hw shader variant */
720 static INLINE struct r600_shader_key r600_shader_selector_key(struct pipe_context * ctx,
721 struct r600_pipe_shader_selector * sel)
722 {
723 struct r600_context *rctx = (struct r600_context *)ctx;
724 struct r600_shader_key key;
725 memset(&key, 0, sizeof(key));
726
727 if (sel->type == PIPE_SHADER_FRAGMENT) {
728 key.color_two_side = rctx->two_side;
729 key.alpha_to_one = rctx->alpha_to_one &&
730 rctx->multisample_enable &&
731 !rctx->framebuffer.cb0_is_integer;
732 key.dual_src_blend = rctx->dual_src_blend;
733 key.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
734 }
735 return key;
736 }
737
738 /* Select the hw shader variant depending on the current state.
739 * (*dirty) is set to 1 if current variant was changed */
740 static int r600_shader_select(struct pipe_context *ctx,
741 struct r600_pipe_shader_selector* sel,
742 unsigned *dirty)
743 {
744 struct r600_shader_key key;
745 struct r600_context *rctx = (struct r600_context *)ctx;
746 struct r600_pipe_shader * shader = NULL;
747 int r;
748
749 key = r600_shader_selector_key(ctx, sel);
750
751 /* Check if we don't need to change anything.
752 * This path is also used for most shaders that don't need multiple
753 * variants, it will cost just a computation of the key and this
754 * test. */
755 if (likely(sel->current && memcmp(&sel->current->key, &key, sizeof(key)) == 0)) {
756 return 0;
757 }
758
759 /* lookup if we have other variants in the list */
760 if (sel->num_shaders > 1) {
761 struct r600_pipe_shader *p = sel->current, *c = p->next_variant;
762
763 while (c && memcmp(&c->key, &key, sizeof(key)) != 0) {
764 p = c;
765 c = c->next_variant;
766 }
767
768 if (c) {
769 p->next_variant = c->next_variant;
770 shader = c;
771 }
772 }
773
774 if (unlikely(!shader)) {
775 shader = CALLOC(1, sizeof(struct r600_pipe_shader));
776 shader->selector = sel;
777
778 r = r600_pipe_shader_create(ctx, shader, key);
779 if (unlikely(r)) {
780 R600_ERR("Failed to build shader variant (type=%u) %d\n",
781 sel->type, r);
782 sel->current = NULL;
783 return r;
784 }
785
786 /* We don't know the value of nr_ps_max_color_exports until we built
787 * at least one variant, so we may need to recompute the key after
788 * building first variant. */
789 if (sel->type == PIPE_SHADER_FRAGMENT &&
790 sel->num_shaders == 0) {
791 sel->nr_ps_max_color_exports = shader->shader.nr_ps_max_color_exports;
792 key = r600_shader_selector_key(ctx, sel);
793 }
794
795 shader->key = key;
796 sel->num_shaders++;
797 }
798
799 if (dirty)
800 *dirty = 1;
801
802 shader->next_variant = sel->current;
803 sel->current = shader;
804
805 if (rctx->chip_class < EVERGREEN && rctx->ps_shader && rctx->vs_shader) {
806 r600_adjust_gprs(rctx);
807 }
808
809 if (rctx->ps_shader &&
810 rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
811 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
812 rctx->cb_misc_state.atom.dirty = true;
813 }
814 return 0;
815 }
816
817 static void *r600_create_shader_state(struct pipe_context *ctx,
818 const struct pipe_shader_state *state,
819 unsigned pipe_shader_type)
820 {
821 struct r600_pipe_shader_selector *sel = CALLOC_STRUCT(r600_pipe_shader_selector);
822 int r;
823
824 sel->type = pipe_shader_type;
825 sel->tokens = tgsi_dup_tokens(state->tokens);
826 sel->so = state->stream_output;
827
828 r = r600_shader_select(ctx, sel, NULL);
829 if (r)
830 return NULL;
831
832 return sel;
833 }
834
835 static void *r600_create_ps_state(struct pipe_context *ctx,
836 const struct pipe_shader_state *state)
837 {
838 return r600_create_shader_state(ctx, state, PIPE_SHADER_FRAGMENT);
839 }
840
841 static void *r600_create_vs_state(struct pipe_context *ctx,
842 const struct pipe_shader_state *state)
843 {
844 return r600_create_shader_state(ctx, state, PIPE_SHADER_VERTEX);
845 }
846
847 static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
848 {
849 struct r600_context *rctx = (struct r600_context *)ctx;
850
851 if (!state)
852 state = rctx->dummy_pixel_shader;
853
854 rctx->ps_shader = (struct r600_pipe_shader_selector *)state;
855 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
856
857 if (rctx->chip_class <= R700) {
858 bool multiwrite = rctx->ps_shader->current->shader.fs_write_all;
859
860 if (rctx->cb_misc_state.multiwrite != multiwrite) {
861 rctx->cb_misc_state.multiwrite = multiwrite;
862 rctx->cb_misc_state.atom.dirty = true;
863 }
864
865 if (rctx->vs_shader)
866 r600_adjust_gprs(rctx);
867 }
868
869 if (rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
870 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
871 rctx->cb_misc_state.atom.dirty = true;
872 }
873 }
874
875 static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
876 {
877 struct r600_context *rctx = (struct r600_context *)ctx;
878
879 rctx->vs_shader = (struct r600_pipe_shader_selector *)state;
880 if (state) {
881 r600_context_pipe_state_set(rctx, &rctx->vs_shader->current->rstate);
882
883 if (rctx->chip_class < EVERGREEN && rctx->ps_shader)
884 r600_adjust_gprs(rctx);
885
886 /* Update clip misc state. */
887 if (rctx->vs_shader->current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
888 rctx->vs_shader->current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write) {
889 rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->vs_shader->current->pa_cl_vs_out_cntl;
890 rctx->clip_misc_state.clip_dist_write = rctx->vs_shader->current->shader.clip_dist_write;
891 rctx->clip_misc_state.atom.dirty = true;
892 }
893 }
894 }
895
896 static void r600_delete_shader_selector(struct pipe_context *ctx,
897 struct r600_pipe_shader_selector *sel)
898 {
899 struct r600_pipe_shader *p = sel->current, *c;
900 while (p) {
901 c = p->next_variant;
902 r600_pipe_shader_destroy(ctx, p);
903 free(p);
904 p = c;
905 }
906
907 free(sel->tokens);
908 free(sel);
909 }
910
911
912 static void r600_delete_ps_state(struct pipe_context *ctx, void *state)
913 {
914 struct r600_context *rctx = (struct r600_context *)ctx;
915 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
916
917 if (rctx->ps_shader == sel) {
918 rctx->ps_shader = NULL;
919 }
920
921 r600_delete_shader_selector(ctx, sel);
922 }
923
924 static void r600_delete_vs_state(struct pipe_context *ctx, void *state)
925 {
926 struct r600_context *rctx = (struct r600_context *)ctx;
927 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
928
929 if (rctx->vs_shader == sel) {
930 rctx->vs_shader = NULL;
931 }
932
933 r600_delete_shader_selector(ctx, sel);
934 }
935
936 void r600_constant_buffers_dirty(struct r600_context *rctx, struct r600_constbuf_state *state)
937 {
938 if (state->dirty_mask) {
939 rctx->flags |= R600_CONTEXT_SHADERCONST_FLUSH;
940 state->atom.num_dw = rctx->chip_class >= EVERGREEN ? util_bitcount(state->dirty_mask)*20
941 : util_bitcount(state->dirty_mask)*19;
942 state->atom.dirty = true;
943 }
944 }
945
946 static void r600_set_constant_buffer(struct pipe_context *ctx, uint shader, uint index,
947 struct pipe_constant_buffer *input)
948 {
949 struct r600_context *rctx = (struct r600_context *)ctx;
950 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
951 struct pipe_constant_buffer *cb;
952 const uint8_t *ptr;
953
954 /* Note that the state tracker can unbind constant buffers by
955 * passing NULL here.
956 */
957 if (unlikely(!input)) {
958 state->enabled_mask &= ~(1 << index);
959 state->dirty_mask &= ~(1 << index);
960 pipe_resource_reference(&state->cb[index].buffer, NULL);
961 return;
962 }
963
964 cb = &state->cb[index];
965 cb->buffer_size = input->buffer_size;
966
967 ptr = input->user_buffer;
968
969 if (ptr) {
970 /* Upload the user buffer. */
971 if (R600_BIG_ENDIAN) {
972 uint32_t *tmpPtr;
973 unsigned i, size = input->buffer_size;
974
975 if (!(tmpPtr = malloc(size))) {
976 R600_ERR("Failed to allocate BE swap buffer.\n");
977 return;
978 }
979
980 for (i = 0; i < size / 4; ++i) {
981 tmpPtr[i] = bswap_32(((uint32_t *)ptr)[i]);
982 }
983
984 u_upload_data(rctx->uploader, 0, size, tmpPtr, &cb->buffer_offset, &cb->buffer);
985 free(tmpPtr);
986 } else {
987 u_upload_data(rctx->uploader, 0, input->buffer_size, ptr, &cb->buffer_offset, &cb->buffer);
988 }
989 } else {
990 /* Setup the hw buffer. */
991 cb->buffer_offset = input->buffer_offset;
992 pipe_resource_reference(&cb->buffer, input->buffer);
993 }
994
995 state->enabled_mask |= 1 << index;
996 state->dirty_mask |= 1 << index;
997 r600_constant_buffers_dirty(rctx, state);
998 }
999
1000 static struct pipe_stream_output_target *
1001 r600_create_so_target(struct pipe_context *ctx,
1002 struct pipe_resource *buffer,
1003 unsigned buffer_offset,
1004 unsigned buffer_size)
1005 {
1006 struct r600_context *rctx = (struct r600_context *)ctx;
1007 struct r600_so_target *t;
1008 void *ptr;
1009
1010 t = CALLOC_STRUCT(r600_so_target);
1011 if (!t) {
1012 return NULL;
1013 }
1014
1015 t->b.reference.count = 1;
1016 t->b.context = ctx;
1017 pipe_resource_reference(&t->b.buffer, buffer);
1018 t->b.buffer_offset = buffer_offset;
1019 t->b.buffer_size = buffer_size;
1020
1021 t->filled_size = (struct r600_resource*)
1022 pipe_buffer_create(ctx->screen, PIPE_BIND_CUSTOM, PIPE_USAGE_STATIC, 4);
1023 ptr = rctx->ws->buffer_map(t->filled_size->cs_buf, rctx->cs, PIPE_TRANSFER_WRITE);
1024 memset(ptr, 0, t->filled_size->buf->size);
1025 rctx->ws->buffer_unmap(t->filled_size->cs_buf);
1026
1027 return &t->b;
1028 }
1029
1030 static void r600_so_target_destroy(struct pipe_context *ctx,
1031 struct pipe_stream_output_target *target)
1032 {
1033 struct r600_so_target *t = (struct r600_so_target*)target;
1034 pipe_resource_reference(&t->b.buffer, NULL);
1035 pipe_resource_reference((struct pipe_resource**)&t->filled_size, NULL);
1036 FREE(t);
1037 }
1038
1039 static void r600_set_so_targets(struct pipe_context *ctx,
1040 unsigned num_targets,
1041 struct pipe_stream_output_target **targets,
1042 unsigned append_bitmask)
1043 {
1044 struct r600_context *rctx = (struct r600_context *)ctx;
1045 unsigned i;
1046
1047 /* Stop streamout. */
1048 if (rctx->num_so_targets && !rctx->streamout_start) {
1049 r600_context_streamout_end(rctx);
1050 }
1051
1052 /* Set the new targets. */
1053 for (i = 0; i < num_targets; i++) {
1054 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], targets[i]);
1055 }
1056 for (; i < rctx->num_so_targets; i++) {
1057 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], NULL);
1058 }
1059
1060 rctx->num_so_targets = num_targets;
1061 rctx->streamout_start = num_targets != 0;
1062 rctx->streamout_append_bitmask = append_bitmask;
1063 }
1064
1065 static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
1066 {
1067 struct r600_context *rctx = (struct r600_context*)pipe;
1068
1069 if (rctx->sample_mask.sample_mask == (uint16_t)sample_mask)
1070 return;
1071
1072 rctx->sample_mask.sample_mask = sample_mask;
1073 rctx->sample_mask.atom.dirty = true;
1074 }
1075
1076 static void r600_update_derived_state(struct r600_context *rctx)
1077 {
1078 struct pipe_context * ctx = (struct pipe_context*)rctx;
1079 unsigned ps_dirty = 0, blend_override;
1080
1081 if (!rctx->blitter->running) {
1082 unsigned i;
1083
1084 /* Decompress textures if needed. */
1085 for (i = 0; i < PIPE_SHADER_TYPES; i++) {
1086 struct r600_samplerview_state *views = &rctx->samplers[i].views;
1087 if (views->compressed_depthtex_mask) {
1088 r600_decompress_depth_textures(rctx, views);
1089 }
1090 if (views->compressed_colortex_mask) {
1091 r600_decompress_color_textures(rctx, views);
1092 }
1093 }
1094 }
1095
1096 r600_shader_select(ctx, rctx->ps_shader, &ps_dirty);
1097
1098 if (rctx->ps_shader && ((rctx->sprite_coord_enable &&
1099 (rctx->ps_shader->current->sprite_coord_enable != rctx->sprite_coord_enable)) ||
1100 (rctx->rasterizer && rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade))) {
1101
1102 if (rctx->chip_class >= EVERGREEN)
1103 evergreen_pipe_shader_ps(ctx, rctx->ps_shader->current);
1104 else
1105 r600_pipe_shader_ps(ctx, rctx->ps_shader->current);
1106
1107 ps_dirty = 1;
1108 }
1109
1110 if (ps_dirty)
1111 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
1112
1113 blend_override = (rctx->dual_src_blend &&
1114 rctx->ps_shader->current->nr_ps_color_outputs < 2);
1115
1116 if (blend_override != rctx->blend_override) {
1117 rctx->blend_override = blend_override;
1118 r600_bind_blend_state_internal(rctx,
1119 blend_override ? rctx->no_blend : rctx->blend);
1120 }
1121
1122 if (rctx->chip_class >= EVERGREEN) {
1123 evergreen_update_dual_export_state(rctx);
1124 } else {
1125 r600_update_dual_export_state(rctx);
1126 }
1127 }
1128
1129 static unsigned r600_conv_prim_to_gs_out(unsigned mode)
1130 {
1131 static const int prim_conv[] = {
1132 V_028A6C_OUTPRIM_TYPE_POINTLIST,
1133 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1134 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1135 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1136 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1137 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1138 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1139 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1140 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1141 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1142 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1143 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1144 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1145 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1146 V_028A6C_OUTPRIM_TYPE_TRISTRIP
1147 };
1148 assert(mode < Elements(prim_conv));
1149
1150 return prim_conv[mode];
1151 }
1152
1153 void r600_emit_clip_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1154 {
1155 struct radeon_winsys_cs *cs = rctx->cs;
1156 struct r600_clip_misc_state *state = &rctx->clip_misc_state;
1157
1158 r600_write_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
1159 state->pa_cl_clip_cntl |
1160 (state->clip_dist_write ? 0 : state->clip_plane_enable & 0x3F));
1161 r600_write_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
1162 state->pa_cl_vs_out_cntl |
1163 (state->clip_plane_enable & state->clip_dist_write));
1164 }
1165
1166 static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *dinfo)
1167 {
1168 struct r600_context *rctx = (struct r600_context *)ctx;
1169 struct pipe_draw_info info = *dinfo;
1170 struct pipe_index_buffer ib = {};
1171 unsigned i;
1172 struct r600_block *dirty_block = NULL, *next_block = NULL;
1173 struct radeon_winsys_cs *cs = rctx->cs;
1174 uint64_t va;
1175 uint8_t *ptr;
1176
1177 if (!info.count && (info.indexed || !info.count_from_stream_output)) {
1178 assert(0);
1179 return;
1180 }
1181
1182 if (!rctx->vs_shader) {
1183 assert(0);
1184 return;
1185 }
1186
1187 r600_update_derived_state(rctx);
1188
1189 if (info.indexed) {
1190 /* Initialize the index buffer struct. */
1191 pipe_resource_reference(&ib.buffer, rctx->index_buffer.buffer);
1192 ib.user_buffer = rctx->index_buffer.user_buffer;
1193 ib.index_size = rctx->index_buffer.index_size;
1194 ib.offset = rctx->index_buffer.offset + info.start * ib.index_size;
1195
1196 /* Translate or upload, if needed. */
1197 r600_translate_index_buffer(rctx, &ib, info.count);
1198
1199 ptr = (uint8_t*)ib.user_buffer;
1200 if (!ib.buffer && ptr) {
1201 u_upload_data(rctx->uploader, 0, info.count * ib.index_size,
1202 ptr, &ib.offset, &ib.buffer);
1203 }
1204 } else {
1205 info.index_bias = info.start;
1206 }
1207
1208 /* Enable stream out if needed. */
1209 if (rctx->streamout_start) {
1210 r600_context_streamout_begin(rctx);
1211 rctx->streamout_start = FALSE;
1212 }
1213
1214 /* Set the index offset and multi primitive */
1215 if (rctx->vgt2_state.vgt_indx_offset != info.index_bias) {
1216 rctx->vgt2_state.vgt_indx_offset = info.index_bias;
1217 rctx->vgt2_state.atom.dirty = true;
1218 }
1219 if (rctx->vgt_state.vgt_multi_prim_ib_reset_en != info.primitive_restart ||
1220 rctx->vgt_state.vgt_multi_prim_ib_reset_indx != info.restart_index) {
1221 rctx->vgt_state.vgt_multi_prim_ib_reset_en = info.primitive_restart;
1222 rctx->vgt_state.vgt_multi_prim_ib_reset_indx = info.restart_index;
1223 rctx->vgt_state.atom.dirty = true;
1224 }
1225
1226 /* Emit states (the function expects that we emit at most 17 dwords here). */
1227 r600_need_cs_space(rctx, 0, TRUE);
1228 r600_flush_emit(rctx);
1229
1230 for (i = 0; i < R600_NUM_ATOMS; i++) {
1231 if (rctx->atoms[i] == NULL || !rctx->atoms[i]->dirty) {
1232 continue;
1233 }
1234 r600_emit_atom(rctx, rctx->atoms[i]);
1235 }
1236 LIST_FOR_EACH_ENTRY_SAFE(dirty_block, next_block, &rctx->dirty,list) {
1237 r600_context_block_emit_dirty(rctx, dirty_block, 0 /* pkt_flags */);
1238 }
1239 rctx->pm4_dirty_cdwords = 0;
1240
1241 /* Update start instance. */
1242 if (rctx->last_start_instance != info.start_instance) {
1243 r600_write_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info.start_instance);
1244 rctx->last_start_instance = info.start_instance;
1245 }
1246
1247 /* Update the primitive type. */
1248 if (rctx->last_primitive_type != info.mode) {
1249 unsigned ls_mask = 0;
1250
1251 if (info.mode == PIPE_PRIM_LINES)
1252 ls_mask = 1;
1253 else if (info.mode == PIPE_PRIM_LINE_STRIP ||
1254 info.mode == PIPE_PRIM_LINE_LOOP)
1255 ls_mask = 2;
1256
1257 r600_write_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
1258 S_028A0C_AUTO_RESET_CNTL(ls_mask) | rctx->pa_sc_line_stipple);
1259 r600_write_context_reg(cs, R_028A6C_VGT_GS_OUT_PRIM_TYPE,
1260 r600_conv_prim_to_gs_out(info.mode));
1261 r600_write_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
1262 r600_conv_pipe_prim(info.mode));
1263
1264 rctx->last_primitive_type = info.mode;
1265 }
1266
1267 /* Draw packets. */
1268 cs->buf[cs->cdw++] = PKT3(PKT3_NUM_INSTANCES, 0, rctx->predicate_drawing);
1269 cs->buf[cs->cdw++] = info.instance_count;
1270 if (info.indexed) {
1271 cs->buf[cs->cdw++] = PKT3(PKT3_INDEX_TYPE, 0, rctx->predicate_drawing);
1272 cs->buf[cs->cdw++] = ib.index_size == 4 ?
1273 (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
1274 (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0));
1275
1276 va = r600_resource_va(ctx->screen, ib.buffer);
1277 va += ib.offset;
1278 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX, 3, rctx->predicate_drawing);
1279 cs->buf[cs->cdw++] = va;
1280 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
1281 cs->buf[cs->cdw++] = info.count;
1282 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_DMA;
1283 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->predicate_drawing);
1284 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, (struct r600_resource*)ib.buffer, RADEON_USAGE_READ);
1285 } else {
1286 if (info.count_from_stream_output) {
1287 struct r600_so_target *t = (struct r600_so_target*)info.count_from_stream_output;
1288 uint64_t va = r600_resource_va(&rctx->screen->screen, (void*)t->filled_size);
1289
1290 r600_write_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
1291
1292 cs->buf[cs->cdw++] = PKT3(PKT3_COPY_DW, 4, 0);
1293 cs->buf[cs->cdw++] = COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG;
1294 cs->buf[cs->cdw++] = va & 0xFFFFFFFFUL; /* src address lo */
1295 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFFUL; /* src address hi */
1296 cs->buf[cs->cdw++] = R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2; /* dst register */
1297 cs->buf[cs->cdw++] = 0; /* unused */
1298
1299 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, 0);
1300 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, t->filled_size, RADEON_USAGE_READ);
1301 }
1302
1303 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_AUTO, 1, rctx->predicate_drawing);
1304 cs->buf[cs->cdw++] = info.count;
1305 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_AUTO_INDEX |
1306 (info.count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0);
1307 }
1308
1309 /* Set the depth buffer as dirty. */
1310 if (rctx->framebuffer.state.zsbuf) {
1311 struct pipe_surface *surf = rctx->framebuffer.state.zsbuf;
1312 struct r600_texture *rtex = (struct r600_texture *)surf->texture;
1313
1314 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1315 }
1316 if (rctx->framebuffer.compressed_cb_mask) {
1317 struct pipe_surface *surf;
1318 struct r600_texture *rtex;
1319 unsigned mask = rctx->framebuffer.compressed_cb_mask;
1320
1321 do {
1322 unsigned i = u_bit_scan(&mask);
1323 surf = rctx->framebuffer.state.cbufs[i];
1324 rtex = (struct r600_texture*)surf->texture;
1325
1326 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1327
1328 } while (mask);
1329 }
1330
1331 pipe_resource_reference(&ib.buffer, NULL);
1332 }
1333
1334 void r600_draw_rectangle(struct blitter_context *blitter,
1335 int x1, int y1, int x2, int y2, float depth,
1336 enum blitter_attrib_type type, const union pipe_color_union *attrib)
1337 {
1338 struct r600_context *rctx = (struct r600_context*)util_blitter_get_pipe(blitter);
1339 struct pipe_viewport_state viewport;
1340 struct pipe_resource *buf = NULL;
1341 unsigned offset = 0;
1342 float *vb;
1343
1344 if (type == UTIL_BLITTER_ATTRIB_TEXCOORD) {
1345 util_blitter_draw_rectangle(blitter, x1, y1, x2, y2, depth, type, attrib);
1346 return;
1347 }
1348
1349 /* Some operations (like color resolve on r6xx) don't work
1350 * with the conventional primitive types.
1351 * One that works is PT_RECTLIST, which we use here. */
1352
1353 /* setup viewport */
1354 viewport.scale[0] = 1.0f;
1355 viewport.scale[1] = 1.0f;
1356 viewport.scale[2] = 1.0f;
1357 viewport.scale[3] = 1.0f;
1358 viewport.translate[0] = 0.0f;
1359 viewport.translate[1] = 0.0f;
1360 viewport.translate[2] = 0.0f;
1361 viewport.translate[3] = 0.0f;
1362 rctx->context.set_viewport_state(&rctx->context, &viewport);
1363
1364 /* Upload vertices. The hw rectangle has only 3 vertices,
1365 * I guess the 4th one is derived from the first 3.
1366 * The vertex specification should match u_blitter's vertex element state. */
1367 u_upload_alloc(rctx->uploader, 0, sizeof(float) * 24, &offset, &buf, (void**)&vb);
1368 vb[0] = x1;
1369 vb[1] = y1;
1370 vb[2] = depth;
1371 vb[3] = 1;
1372
1373 vb[8] = x1;
1374 vb[9] = y2;
1375 vb[10] = depth;
1376 vb[11] = 1;
1377
1378 vb[16] = x2;
1379 vb[17] = y1;
1380 vb[18] = depth;
1381 vb[19] = 1;
1382
1383 if (attrib) {
1384 memcpy(vb+4, attrib->f, sizeof(float)*4);
1385 memcpy(vb+12, attrib->f, sizeof(float)*4);
1386 memcpy(vb+20, attrib->f, sizeof(float)*4);
1387 }
1388
1389 /* draw */
1390 util_draw_vertex_buffer(&rctx->context, NULL, buf, offset,
1391 R600_PRIM_RECTANGLE_LIST, 3, 2);
1392 pipe_resource_reference(&buf, NULL);
1393 }
1394
1395 void _r600_pipe_state_add_reg_bo(struct r600_context *ctx,
1396 struct r600_pipe_state *state,
1397 uint32_t offset, uint32_t value,
1398 uint32_t range_id, uint32_t block_id,
1399 struct r600_resource *bo,
1400 enum radeon_bo_usage usage)
1401
1402 {
1403 struct r600_range *range;
1404 struct r600_block *block;
1405
1406 if (bo) assert(usage);
1407
1408 range = &ctx->range[range_id];
1409 block = range->blocks[block_id];
1410 state->regs[state->nregs].block = block;
1411 state->regs[state->nregs].id = (offset - block->start_offset) >> 2;
1412
1413 state->regs[state->nregs].value = value;
1414 state->regs[state->nregs].bo = bo;
1415 state->regs[state->nregs].bo_usage = usage;
1416
1417 state->nregs++;
1418 assert(state->nregs < R600_BLOCK_MAX_REG);
1419 }
1420
1421 void _r600_pipe_state_add_reg(struct r600_context *ctx,
1422 struct r600_pipe_state *state,
1423 uint32_t offset, uint32_t value,
1424 uint32_t range_id, uint32_t block_id)
1425 {
1426 _r600_pipe_state_add_reg_bo(ctx, state, offset, value,
1427 range_id, block_id, NULL, 0);
1428 }
1429
1430 uint32_t r600_translate_stencil_op(int s_op)
1431 {
1432 switch (s_op) {
1433 case PIPE_STENCIL_OP_KEEP:
1434 return V_028800_STENCIL_KEEP;
1435 case PIPE_STENCIL_OP_ZERO:
1436 return V_028800_STENCIL_ZERO;
1437 case PIPE_STENCIL_OP_REPLACE:
1438 return V_028800_STENCIL_REPLACE;
1439 case PIPE_STENCIL_OP_INCR:
1440 return V_028800_STENCIL_INCR;
1441 case PIPE_STENCIL_OP_DECR:
1442 return V_028800_STENCIL_DECR;
1443 case PIPE_STENCIL_OP_INCR_WRAP:
1444 return V_028800_STENCIL_INCR_WRAP;
1445 case PIPE_STENCIL_OP_DECR_WRAP:
1446 return V_028800_STENCIL_DECR_WRAP;
1447 case PIPE_STENCIL_OP_INVERT:
1448 return V_028800_STENCIL_INVERT;
1449 default:
1450 R600_ERR("Unknown stencil op %d", s_op);
1451 assert(0);
1452 break;
1453 }
1454 return 0;
1455 }
1456
1457 uint32_t r600_translate_fill(uint32_t func)
1458 {
1459 switch(func) {
1460 case PIPE_POLYGON_MODE_FILL:
1461 return 2;
1462 case PIPE_POLYGON_MODE_LINE:
1463 return 1;
1464 case PIPE_POLYGON_MODE_POINT:
1465 return 0;
1466 default:
1467 assert(0);
1468 return 0;
1469 }
1470 }
1471
1472 unsigned r600_tex_wrap(unsigned wrap)
1473 {
1474 switch (wrap) {
1475 default:
1476 case PIPE_TEX_WRAP_REPEAT:
1477 return V_03C000_SQ_TEX_WRAP;
1478 case PIPE_TEX_WRAP_CLAMP:
1479 return V_03C000_SQ_TEX_CLAMP_HALF_BORDER;
1480 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
1481 return V_03C000_SQ_TEX_CLAMP_LAST_TEXEL;
1482 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
1483 return V_03C000_SQ_TEX_CLAMP_BORDER;
1484 case PIPE_TEX_WRAP_MIRROR_REPEAT:
1485 return V_03C000_SQ_TEX_MIRROR;
1486 case PIPE_TEX_WRAP_MIRROR_CLAMP:
1487 return V_03C000_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
1488 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
1489 return V_03C000_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
1490 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
1491 return V_03C000_SQ_TEX_MIRROR_ONCE_BORDER;
1492 }
1493 }
1494
1495 unsigned r600_tex_filter(unsigned filter)
1496 {
1497 switch (filter) {
1498 default:
1499 case PIPE_TEX_FILTER_NEAREST:
1500 return V_03C000_SQ_TEX_XY_FILTER_POINT;
1501 case PIPE_TEX_FILTER_LINEAR:
1502 return V_03C000_SQ_TEX_XY_FILTER_BILINEAR;
1503 }
1504 }
1505
1506 unsigned r600_tex_mipfilter(unsigned filter)
1507 {
1508 switch (filter) {
1509 case PIPE_TEX_MIPFILTER_NEAREST:
1510 return V_03C000_SQ_TEX_Z_FILTER_POINT;
1511 case PIPE_TEX_MIPFILTER_LINEAR:
1512 return V_03C000_SQ_TEX_Z_FILTER_LINEAR;
1513 default:
1514 case PIPE_TEX_MIPFILTER_NONE:
1515 return V_03C000_SQ_TEX_Z_FILTER_NONE;
1516 }
1517 }
1518
1519 unsigned r600_tex_compare(unsigned compare)
1520 {
1521 switch (compare) {
1522 default:
1523 case PIPE_FUNC_NEVER:
1524 return V_03C000_SQ_TEX_DEPTH_COMPARE_NEVER;
1525 case PIPE_FUNC_LESS:
1526 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESS;
1527 case PIPE_FUNC_EQUAL:
1528 return V_03C000_SQ_TEX_DEPTH_COMPARE_EQUAL;
1529 case PIPE_FUNC_LEQUAL:
1530 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
1531 case PIPE_FUNC_GREATER:
1532 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATER;
1533 case PIPE_FUNC_NOTEQUAL:
1534 return V_03C000_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
1535 case PIPE_FUNC_GEQUAL:
1536 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
1537 case PIPE_FUNC_ALWAYS:
1538 return V_03C000_SQ_TEX_DEPTH_COMPARE_ALWAYS;
1539 }
1540 }
1541
1542 /* keep this at the end of this file, please */
1543 void r600_init_common_state_functions(struct r600_context *rctx)
1544 {
1545 rctx->context.create_fs_state = r600_create_ps_state;
1546 rctx->context.create_vs_state = r600_create_vs_state;
1547 rctx->context.create_vertex_elements_state = r600_create_vertex_elements;
1548 rctx->context.bind_blend_state = r600_bind_blend_state;
1549 rctx->context.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
1550 rctx->context.bind_fragment_sampler_states = r600_bind_ps_sampler_states;
1551 rctx->context.bind_fs_state = r600_bind_ps_state;
1552 rctx->context.bind_rasterizer_state = r600_bind_rs_state;
1553 rctx->context.bind_vertex_elements_state = r600_bind_vertex_elements;
1554 rctx->context.bind_vertex_sampler_states = r600_bind_vs_sampler_states;
1555 rctx->context.bind_vs_state = r600_bind_vs_state;
1556 rctx->context.delete_blend_state = r600_delete_state;
1557 rctx->context.delete_depth_stencil_alpha_state = r600_delete_state;
1558 rctx->context.delete_fs_state = r600_delete_ps_state;
1559 rctx->context.delete_rasterizer_state = r600_delete_rs_state;
1560 rctx->context.delete_sampler_state = r600_delete_sampler_state;
1561 rctx->context.delete_vertex_elements_state = r600_delete_vertex_elements;
1562 rctx->context.delete_vs_state = r600_delete_vs_state;
1563 rctx->context.set_blend_color = r600_set_blend_color;
1564 rctx->context.set_clip_state = r600_set_clip_state;
1565 rctx->context.set_constant_buffer = r600_set_constant_buffer;
1566 rctx->context.set_sample_mask = r600_set_sample_mask;
1567 rctx->context.set_stencil_ref = r600_set_pipe_stencil_ref;
1568 rctx->context.set_viewport_state = r600_set_viewport_state;
1569 rctx->context.set_vertex_buffers = r600_set_vertex_buffers;
1570 rctx->context.set_index_buffer = r600_set_index_buffer;
1571 rctx->context.set_fragment_sampler_views = r600_set_ps_sampler_views;
1572 rctx->context.set_vertex_sampler_views = r600_set_vs_sampler_views;
1573 rctx->context.sampler_view_destroy = r600_sampler_view_destroy;
1574 rctx->context.texture_barrier = r600_texture_barrier;
1575 rctx->context.create_stream_output_target = r600_create_so_target;
1576 rctx->context.stream_output_target_destroy = r600_so_target_destroy;
1577 rctx->context.set_stream_output_targets = r600_set_so_targets;
1578 rctx->context.draw_vbo = r600_draw_vbo;
1579 }