2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
27 #include "r600_pipe_common.h"
29 #include "r600_query.h"
30 #include "util/format/u_format.h"
31 #include "util/u_log.h"
32 #include "util/u_memory.h"
33 #include "util/u_pack_color.h"
34 #include "util/u_surface.h"
35 #include "util/os_time.h"
36 #include "frontend/winsys_handle.h"
40 static void r600_texture_discard_cmask(struct r600_common_screen
*rscreen
,
41 struct r600_texture
*rtex
);
42 static enum radeon_surf_mode
43 r600_choose_tiling(struct r600_common_screen
*rscreen
,
44 const struct pipe_resource
*templ
);
47 bool r600_prepare_for_dma_blit(struct r600_common_context
*rctx
,
48 struct r600_texture
*rdst
,
49 unsigned dst_level
, unsigned dstx
,
50 unsigned dsty
, unsigned dstz
,
51 struct r600_texture
*rsrc
,
53 const struct pipe_box
*src_box
)
58 if (rdst
->surface
.bpe
!= rsrc
->surface
.bpe
)
61 /* MSAA: Blits don't exist in the real world. */
62 if (rsrc
->resource
.b
.b
.nr_samples
> 1 ||
63 rdst
->resource
.b
.b
.nr_samples
> 1)
66 /* Depth-stencil surfaces:
67 * When dst is linear, the DB->CB copy preserves HTILE.
68 * When dst is tiled, the 3D path must be used to update HTILE.
70 if (rsrc
->is_depth
|| rdst
->is_depth
)
74 * src: Both texture and SDMA paths need decompression. Use SDMA.
75 * dst: If overwriting the whole texture, discard CMASK and use
76 * SDMA. Otherwise, use the 3D path.
78 if (rdst
->cmask
.size
&& rdst
->dirty_level_mask
& (1 << dst_level
)) {
79 /* The CMASK clear is only enabled for the first level. */
80 assert(dst_level
== 0);
81 if (!util_texrange_covers_whole_level(&rdst
->resource
.b
.b
, dst_level
,
82 dstx
, dsty
, dstz
, src_box
->width
,
83 src_box
->height
, src_box
->depth
))
86 r600_texture_discard_cmask(rctx
->screen
, rdst
);
89 /* All requirements are met. Prepare textures for SDMA. */
90 if (rsrc
->cmask
.size
&& rsrc
->dirty_level_mask
& (1 << src_level
))
91 rctx
->b
.flush_resource(&rctx
->b
, &rsrc
->resource
.b
.b
);
93 assert(!(rsrc
->dirty_level_mask
& (1 << src_level
)));
94 assert(!(rdst
->dirty_level_mask
& (1 << dst_level
)));
99 /* Same as resource_copy_region, except that both upsampling and downsampling are allowed. */
100 static void r600_copy_region_with_blit(struct pipe_context
*pipe
,
101 struct pipe_resource
*dst
,
103 unsigned dstx
, unsigned dsty
, unsigned dstz
,
104 struct pipe_resource
*src
,
106 const struct pipe_box
*src_box
)
108 struct pipe_blit_info blit
;
110 memset(&blit
, 0, sizeof(blit
));
111 blit
.src
.resource
= src
;
112 blit
.src
.format
= src
->format
;
113 blit
.src
.level
= src_level
;
114 blit
.src
.box
= *src_box
;
115 blit
.dst
.resource
= dst
;
116 blit
.dst
.format
= dst
->format
;
117 blit
.dst
.level
= dst_level
;
118 blit
.dst
.box
.x
= dstx
;
119 blit
.dst
.box
.y
= dsty
;
120 blit
.dst
.box
.z
= dstz
;
121 blit
.dst
.box
.width
= src_box
->width
;
122 blit
.dst
.box
.height
= src_box
->height
;
123 blit
.dst
.box
.depth
= src_box
->depth
;
124 blit
.mask
= util_format_get_mask(src
->format
) &
125 util_format_get_mask(dst
->format
);
126 blit
.filter
= PIPE_TEX_FILTER_NEAREST
;
129 pipe
->blit(pipe
, &blit
);
133 /* Copy from a full GPU texture to a transfer's staging one. */
134 static void r600_copy_to_staging_texture(struct pipe_context
*ctx
, struct r600_transfer
*rtransfer
)
136 struct r600_common_context
*rctx
= (struct r600_common_context
*)ctx
;
137 struct pipe_transfer
*transfer
= (struct pipe_transfer
*)rtransfer
;
138 struct pipe_resource
*dst
= &rtransfer
->staging
->b
.b
;
139 struct pipe_resource
*src
= transfer
->resource
;
141 if (src
->nr_samples
> 1) {
142 r600_copy_region_with_blit(ctx
, dst
, 0, 0, 0, 0,
143 src
, transfer
->level
, &transfer
->box
);
147 rctx
->dma_copy(ctx
, dst
, 0, 0, 0, 0, src
, transfer
->level
,
151 /* Copy from a transfer's staging texture to a full GPU one. */
152 static void r600_copy_from_staging_texture(struct pipe_context
*ctx
, struct r600_transfer
*rtransfer
)
154 struct r600_common_context
*rctx
= (struct r600_common_context
*)ctx
;
155 struct pipe_transfer
*transfer
= (struct pipe_transfer
*)rtransfer
;
156 struct pipe_resource
*dst
= transfer
->resource
;
157 struct pipe_resource
*src
= &rtransfer
->staging
->b
.b
;
158 struct pipe_box sbox
;
160 u_box_3d(0, 0, 0, transfer
->box
.width
, transfer
->box
.height
, transfer
->box
.depth
, &sbox
);
162 if (dst
->nr_samples
> 1) {
163 r600_copy_region_with_blit(ctx
, dst
, transfer
->level
,
164 transfer
->box
.x
, transfer
->box
.y
, transfer
->box
.z
,
169 rctx
->dma_copy(ctx
, dst
, transfer
->level
,
170 transfer
->box
.x
, transfer
->box
.y
, transfer
->box
.z
,
174 static unsigned r600_texture_get_offset(struct r600_common_screen
*rscreen
,
175 struct r600_texture
*rtex
, unsigned level
,
176 const struct pipe_box
*box
,
178 unsigned *layer_stride
)
180 *stride
= rtex
->surface
.u
.legacy
.level
[level
].nblk_x
*
182 assert((uint64_t)rtex
->surface
.u
.legacy
.level
[level
].slice_size_dw
* 4 <= UINT_MAX
);
183 *layer_stride
= (uint64_t)rtex
->surface
.u
.legacy
.level
[level
].slice_size_dw
* 4;
186 return rtex
->surface
.u
.legacy
.level
[level
].offset
;
188 /* Each texture is an array of mipmap levels. Each level is
189 * an array of slices. */
190 return rtex
->surface
.u
.legacy
.level
[level
].offset
+
191 box
->z
* (uint64_t)rtex
->surface
.u
.legacy
.level
[level
].slice_size_dw
* 4 +
192 (box
->y
/ rtex
->surface
.blk_h
*
193 rtex
->surface
.u
.legacy
.level
[level
].nblk_x
+
194 box
->x
/ rtex
->surface
.blk_w
) * rtex
->surface
.bpe
;
197 static int r600_init_surface(struct r600_common_screen
*rscreen
,
198 struct radeon_surf
*surface
,
199 const struct pipe_resource
*ptex
,
200 enum radeon_surf_mode array_mode
,
201 unsigned pitch_in_bytes_override
,
205 bool is_flushed_depth
)
207 const struct util_format_description
*desc
=
208 util_format_description(ptex
->format
);
209 bool is_depth
, is_stencil
;
211 unsigned i
, bpe
, flags
= 0;
213 is_depth
= util_format_has_depth(desc
);
214 is_stencil
= util_format_has_stencil(desc
);
216 if (rscreen
->chip_class
>= EVERGREEN
&& !is_flushed_depth
&&
217 ptex
->format
== PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
) {
218 bpe
= 4; /* stencil is allocated separately on evergreen */
220 bpe
= util_format_get_blocksize(ptex
->format
);
221 assert(util_is_power_of_two_or_zero(bpe
));
224 if (!is_flushed_depth
&& is_depth
) {
225 flags
|= RADEON_SURF_ZBUFFER
;
228 flags
|= RADEON_SURF_SBUFFER
;
231 if (ptex
->bind
& PIPE_BIND_SCANOUT
|| is_scanout
) {
232 /* This should catch bugs in gallium users setting incorrect flags. */
233 assert(ptex
->nr_samples
<= 1 &&
234 ptex
->array_size
== 1 &&
236 ptex
->last_level
== 0 &&
237 !(flags
& RADEON_SURF_Z_OR_SBUFFER
));
239 flags
|= RADEON_SURF_SCANOUT
;
242 if (ptex
->bind
& PIPE_BIND_SHARED
)
243 flags
|= RADEON_SURF_SHAREABLE
;
245 flags
|= RADEON_SURF_IMPORTED
| RADEON_SURF_SHAREABLE
;
247 r
= rscreen
->ws
->surface_init(rscreen
->ws
, ptex
,
248 flags
, bpe
, array_mode
, surface
);
253 if (pitch_in_bytes_override
&&
254 pitch_in_bytes_override
!= surface
->u
.legacy
.level
[0].nblk_x
* bpe
) {
255 /* old ddx on evergreen over estimate alignment for 1d, only 1 level
258 surface
->u
.legacy
.level
[0].nblk_x
= pitch_in_bytes_override
/ bpe
;
259 surface
->u
.legacy
.level
[0].slice_size_dw
=
260 ((uint64_t)pitch_in_bytes_override
* surface
->u
.legacy
.level
[0].nblk_y
) / 4;
264 for (i
= 0; i
< ARRAY_SIZE(surface
->u
.legacy
.level
); ++i
)
265 surface
->u
.legacy
.level
[i
].offset
+= offset
;
271 static void r600_texture_init_metadata(struct r600_common_screen
*rscreen
,
272 struct r600_texture
*rtex
,
273 struct radeon_bo_metadata
*metadata
)
275 struct radeon_surf
*surface
= &rtex
->surface
;
277 memset(metadata
, 0, sizeof(*metadata
));
279 metadata
->u
.legacy
.microtile
= surface
->u
.legacy
.level
[0].mode
>= RADEON_SURF_MODE_1D
?
280 RADEON_LAYOUT_TILED
: RADEON_LAYOUT_LINEAR
;
281 metadata
->u
.legacy
.macrotile
= surface
->u
.legacy
.level
[0].mode
>= RADEON_SURF_MODE_2D
?
282 RADEON_LAYOUT_TILED
: RADEON_LAYOUT_LINEAR
;
283 metadata
->u
.legacy
.pipe_config
= surface
->u
.legacy
.pipe_config
;
284 metadata
->u
.legacy
.bankw
= surface
->u
.legacy
.bankw
;
285 metadata
->u
.legacy
.bankh
= surface
->u
.legacy
.bankh
;
286 metadata
->u
.legacy
.tile_split
= surface
->u
.legacy
.tile_split
;
287 metadata
->u
.legacy
.mtilea
= surface
->u
.legacy
.mtilea
;
288 metadata
->u
.legacy
.num_banks
= surface
->u
.legacy
.num_banks
;
289 metadata
->u
.legacy
.stride
= surface
->u
.legacy
.level
[0].nblk_x
* surface
->bpe
;
290 metadata
->u
.legacy
.scanout
= (surface
->flags
& RADEON_SURF_SCANOUT
) != 0;
293 static void r600_surface_import_metadata(struct r600_common_screen
*rscreen
,
294 struct radeon_surf
*surf
,
295 struct radeon_bo_metadata
*metadata
,
296 enum radeon_surf_mode
*array_mode
,
299 surf
->u
.legacy
.pipe_config
= metadata
->u
.legacy
.pipe_config
;
300 surf
->u
.legacy
.bankw
= metadata
->u
.legacy
.bankw
;
301 surf
->u
.legacy
.bankh
= metadata
->u
.legacy
.bankh
;
302 surf
->u
.legacy
.tile_split
= metadata
->u
.legacy
.tile_split
;
303 surf
->u
.legacy
.mtilea
= metadata
->u
.legacy
.mtilea
;
304 surf
->u
.legacy
.num_banks
= metadata
->u
.legacy
.num_banks
;
306 if (metadata
->u
.legacy
.macrotile
== RADEON_LAYOUT_TILED
)
307 *array_mode
= RADEON_SURF_MODE_2D
;
308 else if (metadata
->u
.legacy
.microtile
== RADEON_LAYOUT_TILED
)
309 *array_mode
= RADEON_SURF_MODE_1D
;
311 *array_mode
= RADEON_SURF_MODE_LINEAR_ALIGNED
;
313 *is_scanout
= metadata
->u
.legacy
.scanout
;
316 static void r600_eliminate_fast_color_clear(struct r600_common_context
*rctx
,
317 struct r600_texture
*rtex
)
319 struct r600_common_screen
*rscreen
= rctx
->screen
;
320 struct pipe_context
*ctx
= &rctx
->b
;
322 if (ctx
== rscreen
->aux_context
)
323 mtx_lock(&rscreen
->aux_context_lock
);
325 ctx
->flush_resource(ctx
, &rtex
->resource
.b
.b
);
326 ctx
->flush(ctx
, NULL
, 0);
328 if (ctx
== rscreen
->aux_context
)
329 mtx_unlock(&rscreen
->aux_context_lock
);
332 static void r600_texture_discard_cmask(struct r600_common_screen
*rscreen
,
333 struct r600_texture
*rtex
)
335 if (!rtex
->cmask
.size
)
338 assert(rtex
->resource
.b
.b
.nr_samples
<= 1);
341 memset(&rtex
->cmask
, 0, sizeof(rtex
->cmask
));
342 rtex
->cmask
.base_address_reg
= rtex
->resource
.gpu_address
>> 8;
343 rtex
->dirty_level_mask
= 0;
345 rtex
->cb_color_info
&= ~EG_S_028C70_FAST_CLEAR(1);
347 if (rtex
->cmask_buffer
!= &rtex
->resource
)
348 r600_resource_reference(&rtex
->cmask_buffer
, NULL
);
350 /* Notify all contexts about the change. */
351 p_atomic_inc(&rscreen
->dirty_tex_counter
);
352 p_atomic_inc(&rscreen
->compressed_colortex_counter
);
355 static void r600_reallocate_texture_inplace(struct r600_common_context
*rctx
,
356 struct r600_texture
*rtex
,
357 unsigned new_bind_flag
,
358 bool invalidate_storage
)
360 struct pipe_screen
*screen
= rctx
->b
.screen
;
361 struct r600_texture
*new_tex
;
362 struct pipe_resource templ
= rtex
->resource
.b
.b
;
365 templ
.bind
|= new_bind_flag
;
367 /* r600g doesn't react to dirty_tex_descriptor_counter */
368 if (rctx
->chip_class
< GFX6
)
371 if (rtex
->resource
.b
.is_shared
)
374 if (new_bind_flag
== PIPE_BIND_LINEAR
) {
375 if (rtex
->surface
.is_linear
)
378 /* This fails with MSAA, depth, and compressed textures. */
379 if (r600_choose_tiling(rctx
->screen
, &templ
) !=
380 RADEON_SURF_MODE_LINEAR_ALIGNED
)
384 new_tex
= (struct r600_texture
*)screen
->resource_create(screen
, &templ
);
388 /* Copy the pixels to the new texture. */
389 if (!invalidate_storage
) {
390 for (i
= 0; i
<= templ
.last_level
; i
++) {
394 u_minify(templ
.width0
, i
), u_minify(templ
.height0
, i
),
395 util_num_layers(&templ
, i
), &box
);
397 rctx
->dma_copy(&rctx
->b
, &new_tex
->resource
.b
.b
, i
, 0, 0, 0,
398 &rtex
->resource
.b
.b
, i
, &box
);
402 if (new_bind_flag
== PIPE_BIND_LINEAR
) {
403 r600_texture_discard_cmask(rctx
->screen
, rtex
);
406 /* Replace the structure fields of rtex. */
407 rtex
->resource
.b
.b
.bind
= templ
.bind
;
408 pb_reference(&rtex
->resource
.buf
, new_tex
->resource
.buf
);
409 rtex
->resource
.gpu_address
= new_tex
->resource
.gpu_address
;
410 rtex
->resource
.vram_usage
= new_tex
->resource
.vram_usage
;
411 rtex
->resource
.gart_usage
= new_tex
->resource
.gart_usage
;
412 rtex
->resource
.bo_size
= new_tex
->resource
.bo_size
;
413 rtex
->resource
.bo_alignment
= new_tex
->resource
.bo_alignment
;
414 rtex
->resource
.domains
= new_tex
->resource
.domains
;
415 rtex
->resource
.flags
= new_tex
->resource
.flags
;
416 rtex
->size
= new_tex
->size
;
417 rtex
->db_render_format
= new_tex
->db_render_format
;
418 rtex
->db_compatible
= new_tex
->db_compatible
;
419 rtex
->can_sample_z
= new_tex
->can_sample_z
;
420 rtex
->can_sample_s
= new_tex
->can_sample_s
;
421 rtex
->surface
= new_tex
->surface
;
422 rtex
->fmask
= new_tex
->fmask
;
423 rtex
->cmask
= new_tex
->cmask
;
424 rtex
->cb_color_info
= new_tex
->cb_color_info
;
425 rtex
->last_msaa_resolve_target_micro_mode
= new_tex
->last_msaa_resolve_target_micro_mode
;
426 rtex
->htile_offset
= new_tex
->htile_offset
;
427 rtex
->depth_cleared
= new_tex
->depth_cleared
;
428 rtex
->stencil_cleared
= new_tex
->stencil_cleared
;
429 rtex
->non_disp_tiling
= new_tex
->non_disp_tiling
;
430 rtex
->framebuffers_bound
= new_tex
->framebuffers_bound
;
432 if (new_bind_flag
== PIPE_BIND_LINEAR
) {
433 assert(!rtex
->htile_offset
);
434 assert(!rtex
->cmask
.size
);
435 assert(!rtex
->fmask
.size
);
436 assert(!rtex
->is_depth
);
439 r600_texture_reference(&new_tex
, NULL
);
441 p_atomic_inc(&rctx
->screen
->dirty_tex_counter
);
444 static void r600_texture_get_info(struct pipe_screen
* screen
,
445 struct pipe_resource
*resource
,
449 struct r600_common_screen
*rscreen
= (struct r600_common_screen
*)screen
;
450 struct r600_texture
*rtex
= (struct r600_texture
*)resource
;
454 if (!rscreen
|| !rtex
)
457 if (resource
->target
!= PIPE_BUFFER
) {
458 offset
= rtex
->surface
.u
.legacy
.level
[0].offset
;
459 stride
= rtex
->surface
.u
.legacy
.level
[0].nblk_x
*
470 static bool r600_texture_get_handle(struct pipe_screen
* screen
,
471 struct pipe_context
*ctx
,
472 struct pipe_resource
*resource
,
473 struct winsys_handle
*whandle
,
476 struct r600_common_screen
*rscreen
= (struct r600_common_screen
*)screen
;
477 struct r600_common_context
*rctx
;
478 struct r600_resource
*res
= (struct r600_resource
*)resource
;
479 struct r600_texture
*rtex
= (struct r600_texture
*)resource
;
480 struct radeon_bo_metadata metadata
;
481 bool update_metadata
= false;
482 unsigned stride
, offset
, slice_size
;
484 ctx
= threaded_context_unwrap_sync(ctx
);
485 rctx
= (struct r600_common_context
*)(ctx
? ctx
: rscreen
->aux_context
);
487 if (resource
->target
!= PIPE_BUFFER
) {
488 /* This is not supported now, but it might be required for OpenCL
489 * interop in the future.
491 if (resource
->nr_samples
> 1 || rtex
->is_depth
)
494 /* Move a suballocated texture into a non-suballocated allocation. */
495 if (rscreen
->ws
->buffer_is_suballocated(res
->buf
) ||
496 rtex
->surface
.tile_swizzle
) {
497 assert(!res
->b
.is_shared
);
498 r600_reallocate_texture_inplace(rctx
, rtex
,
499 PIPE_BIND_SHARED
, false);
500 rctx
->b
.flush(&rctx
->b
, NULL
, 0);
501 assert(res
->b
.b
.bind
& PIPE_BIND_SHARED
);
502 assert(res
->flags
& RADEON_FLAG_NO_SUBALLOC
);
503 assert(rtex
->surface
.tile_swizzle
== 0);
506 if (!(usage
& PIPE_HANDLE_USAGE_EXPLICIT_FLUSH
) &&
508 /* Eliminate fast clear (CMASK) */
509 r600_eliminate_fast_color_clear(rctx
, rtex
);
511 /* Disable CMASK if flush_resource isn't going
514 if (rtex
->cmask
.size
)
515 r600_texture_discard_cmask(rscreen
, rtex
);
519 if (!res
->b
.is_shared
|| update_metadata
) {
520 r600_texture_init_metadata(rscreen
, rtex
, &metadata
);
522 rscreen
->ws
->buffer_set_metadata(res
->buf
, &metadata
, NULL
);
525 slice_size
= (uint64_t)rtex
->surface
.u
.legacy
.level
[0].slice_size_dw
* 4;
527 /* Move a suballocated buffer into a non-suballocated allocation. */
528 if (rscreen
->ws
->buffer_is_suballocated(res
->buf
)) {
529 assert(!res
->b
.is_shared
);
531 /* Allocate a new buffer with PIPE_BIND_SHARED. */
532 struct pipe_resource templ
= res
->b
.b
;
533 templ
.bind
|= PIPE_BIND_SHARED
;
535 struct pipe_resource
*newb
=
536 screen
->resource_create(screen
, &templ
);
540 /* Copy the old buffer contents to the new one. */
542 u_box_1d(0, newb
->width0
, &box
);
543 rctx
->b
.resource_copy_region(&rctx
->b
, newb
, 0, 0, 0, 0,
545 /* Move the new buffer storage to the old pipe_resource. */
546 r600_replace_buffer_storage(&rctx
->b
, &res
->b
.b
, newb
);
547 pipe_resource_reference(&newb
, NULL
);
549 assert(res
->b
.b
.bind
& PIPE_BIND_SHARED
);
550 assert(res
->flags
& RADEON_FLAG_NO_SUBALLOC
);
557 r600_texture_get_info(screen
, resource
, &stride
, &offset
);
559 if (res
->b
.is_shared
) {
560 /* USAGE_EXPLICIT_FLUSH must be cleared if at least one user
563 res
->external_usage
|= usage
& ~PIPE_HANDLE_USAGE_EXPLICIT_FLUSH
;
564 if (!(usage
& PIPE_HANDLE_USAGE_EXPLICIT_FLUSH
))
565 res
->external_usage
&= ~PIPE_HANDLE_USAGE_EXPLICIT_FLUSH
;
567 res
->b
.is_shared
= true;
568 res
->external_usage
= usage
;
571 whandle
->stride
= stride
;
572 whandle
->offset
= offset
+ slice_size
* whandle
->layer
;
574 return rscreen
->ws
->buffer_get_handle(rscreen
->ws
, res
->buf
, whandle
);
577 static void r600_texture_destroy(struct pipe_screen
*screen
,
578 struct pipe_resource
*ptex
)
580 struct r600_texture
*rtex
= (struct r600_texture
*)ptex
;
581 struct r600_resource
*resource
= &rtex
->resource
;
583 r600_texture_reference(&rtex
->flushed_depth_texture
, NULL
);
584 pipe_resource_reference((struct pipe_resource
**)&resource
->immed_buffer
, NULL
);
586 if (rtex
->cmask_buffer
!= &rtex
->resource
) {
587 r600_resource_reference(&rtex
->cmask_buffer
, NULL
);
589 pb_reference(&resource
->buf
, NULL
);
593 static const struct u_resource_vtbl r600_texture_vtbl
;
595 /* The number of samples can be specified independently of the texture. */
596 void r600_texture_get_fmask_info(struct r600_common_screen
*rscreen
,
597 struct r600_texture
*rtex
,
599 struct r600_fmask_info
*out
)
601 /* FMASK is allocated like an ordinary texture. */
602 struct pipe_resource templ
= rtex
->resource
.b
.b
;
603 struct radeon_surf fmask
= {};
606 memset(out
, 0, sizeof(*out
));
608 templ
.nr_samples
= 1;
609 flags
= rtex
->surface
.flags
| RADEON_SURF_FMASK
;
611 /* Use the same parameters and tile mode. */
612 fmask
.u
.legacy
.bankw
= rtex
->surface
.u
.legacy
.bankw
;
613 fmask
.u
.legacy
.bankh
= rtex
->surface
.u
.legacy
.bankh
;
614 fmask
.u
.legacy
.mtilea
= rtex
->surface
.u
.legacy
.mtilea
;
615 fmask
.u
.legacy
.tile_split
= rtex
->surface
.u
.legacy
.tile_split
;
618 fmask
.u
.legacy
.bankh
= 4;
620 switch (nr_samples
) {
629 R600_ERR("Invalid sample count for FMASK allocation.\n");
633 /* Overallocate FMASK on R600-R700 to fix colorbuffer corruption.
634 * This can be fixed by writing a separate FMASK allocator specifically
635 * for R600-R700 asics. */
636 if (rscreen
->chip_class
<= R700
) {
640 if (rscreen
->ws
->surface_init(rscreen
->ws
, &templ
,
641 flags
, bpe
, RADEON_SURF_MODE_2D
, &fmask
)) {
642 R600_ERR("Got error in surface_init while allocating FMASK.\n");
646 assert(fmask
.u
.legacy
.level
[0].mode
== RADEON_SURF_MODE_2D
);
648 out
->slice_tile_max
= (fmask
.u
.legacy
.level
[0].nblk_x
* fmask
.u
.legacy
.level
[0].nblk_y
) / 64;
649 if (out
->slice_tile_max
)
650 out
->slice_tile_max
-= 1;
652 out
->tile_mode_index
= fmask
.u
.legacy
.tiling_index
[0];
653 out
->pitch_in_pixels
= fmask
.u
.legacy
.level
[0].nblk_x
;
654 out
->bank_height
= fmask
.u
.legacy
.bankh
;
655 out
->tile_swizzle
= fmask
.tile_swizzle
;
656 out
->alignment
= MAX2(256, fmask
.surf_alignment
);
657 out
->size
= fmask
.surf_size
;
660 static void r600_texture_allocate_fmask(struct r600_common_screen
*rscreen
,
661 struct r600_texture
*rtex
)
663 r600_texture_get_fmask_info(rscreen
, rtex
,
664 rtex
->resource
.b
.b
.nr_samples
, &rtex
->fmask
);
666 rtex
->fmask
.offset
= align64(rtex
->size
, rtex
->fmask
.alignment
);
667 rtex
->size
= rtex
->fmask
.offset
+ rtex
->fmask
.size
;
670 void r600_texture_get_cmask_info(struct r600_common_screen
*rscreen
,
671 struct r600_texture
*rtex
,
672 struct r600_cmask_info
*out
)
674 unsigned cmask_tile_width
= 8;
675 unsigned cmask_tile_height
= 8;
676 unsigned cmask_tile_elements
= cmask_tile_width
* cmask_tile_height
;
677 unsigned element_bits
= 4;
678 unsigned cmask_cache_bits
= 1024;
679 unsigned num_pipes
= rscreen
->info
.num_tile_pipes
;
680 unsigned pipe_interleave_bytes
= rscreen
->info
.pipe_interleave_bytes
;
682 unsigned elements_per_macro_tile
= (cmask_cache_bits
/ element_bits
) * num_pipes
;
683 unsigned pixels_per_macro_tile
= elements_per_macro_tile
* cmask_tile_elements
;
684 unsigned sqrt_pixels_per_macro_tile
= sqrt(pixels_per_macro_tile
);
685 unsigned macro_tile_width
= util_next_power_of_two(sqrt_pixels_per_macro_tile
);
686 unsigned macro_tile_height
= pixels_per_macro_tile
/ macro_tile_width
;
688 unsigned pitch_elements
= align(rtex
->resource
.b
.b
.width0
, macro_tile_width
);
689 unsigned height
= align(rtex
->resource
.b
.b
.height0
, macro_tile_height
);
691 unsigned base_align
= num_pipes
* pipe_interleave_bytes
;
692 unsigned slice_bytes
=
693 ((pitch_elements
* height
* element_bits
+ 7) / 8) / cmask_tile_elements
;
695 assert(macro_tile_width
% 128 == 0);
696 assert(macro_tile_height
% 128 == 0);
698 out
->slice_tile_max
= ((pitch_elements
* height
) / (128*128)) - 1;
699 out
->alignment
= MAX2(256, base_align
);
700 out
->size
= util_num_layers(&rtex
->resource
.b
.b
, 0) *
701 align(slice_bytes
, base_align
);
704 static void r600_texture_allocate_cmask(struct r600_common_screen
*rscreen
,
705 struct r600_texture
*rtex
)
707 r600_texture_get_cmask_info(rscreen
, rtex
, &rtex
->cmask
);
709 rtex
->cmask
.offset
= align64(rtex
->size
, rtex
->cmask
.alignment
);
710 rtex
->size
= rtex
->cmask
.offset
+ rtex
->cmask
.size
;
712 rtex
->cb_color_info
|= EG_S_028C70_FAST_CLEAR(1);
715 static void r600_texture_alloc_cmask_separate(struct r600_common_screen
*rscreen
,
716 struct r600_texture
*rtex
)
718 if (rtex
->cmask_buffer
)
721 assert(rtex
->cmask
.size
== 0);
723 r600_texture_get_cmask_info(rscreen
, rtex
, &rtex
->cmask
);
725 rtex
->cmask_buffer
= (struct r600_resource
*)
726 r600_aligned_buffer_create(&rscreen
->b
,
727 R600_RESOURCE_FLAG_UNMAPPABLE
,
730 rtex
->cmask
.alignment
);
731 if (rtex
->cmask_buffer
== NULL
) {
732 rtex
->cmask
.size
= 0;
736 /* update colorbuffer state bits */
737 rtex
->cmask
.base_address_reg
= rtex
->cmask_buffer
->gpu_address
>> 8;
739 rtex
->cb_color_info
|= EG_S_028C70_FAST_CLEAR(1);
741 p_atomic_inc(&rscreen
->compressed_colortex_counter
);
744 void eg_resource_alloc_immed(struct r600_common_screen
*rscreen
,
745 struct r600_resource
*res
,
748 res
->immed_buffer
= (struct r600_resource
*)
749 pipe_buffer_create(&rscreen
->b
, PIPE_BIND_CUSTOM
,
750 PIPE_USAGE_DEFAULT
, immed_size
);
753 static void r600_texture_get_htile_size(struct r600_common_screen
*rscreen
,
754 struct r600_texture
*rtex
)
756 unsigned cl_width
, cl_height
, width
, height
;
757 unsigned slice_elements
, slice_bytes
, pipe_interleave_bytes
, base_align
;
758 unsigned num_pipes
= rscreen
->info
.num_tile_pipes
;
760 rtex
->surface
.htile_size
= 0;
762 if (rscreen
->chip_class
<= EVERGREEN
&&
763 rscreen
->info
.drm_minor
< 26)
766 /* HW bug on R6xx. */
767 if (rscreen
->chip_class
== R600
&&
768 (rtex
->resource
.b
.b
.width0
> 7680 ||
769 rtex
->resource
.b
.b
.height0
> 7680))
798 width
= align(rtex
->surface
.u
.legacy
.level
[0].nblk_x
, cl_width
* 8);
799 height
= align(rtex
->surface
.u
.legacy
.level
[0].nblk_y
, cl_height
* 8);
801 slice_elements
= (width
* height
) / (8 * 8);
802 slice_bytes
= slice_elements
* 4;
804 pipe_interleave_bytes
= rscreen
->info
.pipe_interleave_bytes
;
805 base_align
= num_pipes
* pipe_interleave_bytes
;
807 rtex
->surface
.htile_alignment
= base_align
;
808 rtex
->surface
.htile_size
=
809 util_num_layers(&rtex
->resource
.b
.b
, 0) *
810 align(slice_bytes
, base_align
);
813 static void r600_texture_allocate_htile(struct r600_common_screen
*rscreen
,
814 struct r600_texture
*rtex
)
816 r600_texture_get_htile_size(rscreen
, rtex
);
818 if (!rtex
->surface
.htile_size
)
821 rtex
->htile_offset
= align(rtex
->size
, rtex
->surface
.htile_alignment
);
822 rtex
->size
= rtex
->htile_offset
+ rtex
->surface
.htile_size
;
825 void r600_print_texture_info(struct r600_common_screen
*rscreen
,
826 struct r600_texture
*rtex
, struct u_log_context
*log
)
830 /* Common parameters. */
831 u_log_printf(log
, " Info: npix_x=%u, npix_y=%u, npix_z=%u, blk_w=%u, "
832 "blk_h=%u, array_size=%u, last_level=%u, "
833 "bpe=%u, nsamples=%u, flags=0x%x, %s\n",
834 rtex
->resource
.b
.b
.width0
, rtex
->resource
.b
.b
.height0
,
835 rtex
->resource
.b
.b
.depth0
, rtex
->surface
.blk_w
,
837 rtex
->resource
.b
.b
.array_size
, rtex
->resource
.b
.b
.last_level
,
838 rtex
->surface
.bpe
, rtex
->resource
.b
.b
.nr_samples
,
839 rtex
->surface
.flags
, util_format_short_name(rtex
->resource
.b
.b
.format
));
841 u_log_printf(log
, " Layout: size=%"PRIu64
", alignment=%u, bankw=%u, "
842 "bankh=%u, nbanks=%u, mtilea=%u, tilesplit=%u, pipeconfig=%u, scanout=%u\n",
843 rtex
->surface
.surf_size
, rtex
->surface
.surf_alignment
, rtex
->surface
.u
.legacy
.bankw
,
844 rtex
->surface
.u
.legacy
.bankh
, rtex
->surface
.u
.legacy
.num_banks
, rtex
->surface
.u
.legacy
.mtilea
,
845 rtex
->surface
.u
.legacy
.tile_split
, rtex
->surface
.u
.legacy
.pipe_config
,
846 (rtex
->surface
.flags
& RADEON_SURF_SCANOUT
) != 0);
848 if (rtex
->fmask
.size
)
849 u_log_printf(log
, " FMask: offset=%"PRIu64
", size=%"PRIu64
", alignment=%u, pitch_in_pixels=%u, "
850 "bankh=%u, slice_tile_max=%u, tile_mode_index=%u\n",
851 rtex
->fmask
.offset
, rtex
->fmask
.size
, rtex
->fmask
.alignment
,
852 rtex
->fmask
.pitch_in_pixels
, rtex
->fmask
.bank_height
,
853 rtex
->fmask
.slice_tile_max
, rtex
->fmask
.tile_mode_index
);
855 if (rtex
->cmask
.size
)
856 u_log_printf(log
, " CMask: offset=%"PRIu64
", size=%"PRIu64
", alignment=%u, "
857 "slice_tile_max=%u\n",
858 rtex
->cmask
.offset
, rtex
->cmask
.size
, rtex
->cmask
.alignment
,
859 rtex
->cmask
.slice_tile_max
);
861 if (rtex
->htile_offset
)
862 u_log_printf(log
, " HTile: offset=%"PRIu64
", size=%u "
864 rtex
->htile_offset
, rtex
->surface
.htile_size
,
865 rtex
->surface
.htile_alignment
);
867 for (i
= 0; i
<= rtex
->resource
.b
.b
.last_level
; i
++)
868 u_log_printf(log
, " Level[%i]: offset=%"PRIu64
", slice_size=%"PRIu64
", "
869 "npix_x=%u, npix_y=%u, npix_z=%u, nblk_x=%u, nblk_y=%u, "
870 "mode=%u, tiling_index = %u\n",
871 i
, rtex
->surface
.u
.legacy
.level
[i
].offset
,
872 (uint64_t)rtex
->surface
.u
.legacy
.level
[i
].slice_size_dw
* 4,
873 u_minify(rtex
->resource
.b
.b
.width0
, i
),
874 u_minify(rtex
->resource
.b
.b
.height0
, i
),
875 u_minify(rtex
->resource
.b
.b
.depth0
, i
),
876 rtex
->surface
.u
.legacy
.level
[i
].nblk_x
,
877 rtex
->surface
.u
.legacy
.level
[i
].nblk_y
,
878 rtex
->surface
.u
.legacy
.level
[i
].mode
,
879 rtex
->surface
.u
.legacy
.tiling_index
[i
]);
881 if (rtex
->surface
.has_stencil
) {
882 u_log_printf(log
, " StencilLayout: tilesplit=%u\n",
883 rtex
->surface
.u
.legacy
.stencil_tile_split
);
884 for (i
= 0; i
<= rtex
->resource
.b
.b
.last_level
; i
++) {
885 u_log_printf(log
, " StencilLevel[%i]: offset=%"PRIu64
", "
886 "slice_size=%"PRIu64
", npix_x=%u, "
887 "npix_y=%u, npix_z=%u, nblk_x=%u, nblk_y=%u, "
888 "mode=%u, tiling_index = %u\n",
889 i
, rtex
->surface
.u
.legacy
.stencil_level
[i
].offset
,
890 (uint64_t)rtex
->surface
.u
.legacy
.stencil_level
[i
].slice_size_dw
* 4,
891 u_minify(rtex
->resource
.b
.b
.width0
, i
),
892 u_minify(rtex
->resource
.b
.b
.height0
, i
),
893 u_minify(rtex
->resource
.b
.b
.depth0
, i
),
894 rtex
->surface
.u
.legacy
.stencil_level
[i
].nblk_x
,
895 rtex
->surface
.u
.legacy
.stencil_level
[i
].nblk_y
,
896 rtex
->surface
.u
.legacy
.stencil_level
[i
].mode
,
897 rtex
->surface
.u
.legacy
.stencil_tiling_index
[i
]);
902 /* Common processing for r600_texture_create and r600_texture_from_handle */
903 static struct r600_texture
*
904 r600_texture_create_object(struct pipe_screen
*screen
,
905 const struct pipe_resource
*base
,
906 struct pb_buffer
*buf
,
907 struct radeon_surf
*surface
)
909 struct r600_texture
*rtex
;
910 struct r600_resource
*resource
;
911 struct r600_common_screen
*rscreen
= (struct r600_common_screen
*)screen
;
913 rtex
= CALLOC_STRUCT(r600_texture
);
917 resource
= &rtex
->resource
;
918 resource
->b
.b
= *base
;
919 resource
->b
.vtbl
= &r600_texture_vtbl
;
920 pipe_reference_init(&resource
->b
.b
.reference
, 1);
921 resource
->b
.b
.screen
= screen
;
923 /* don't include stencil-only formats which we don't support for rendering */
924 rtex
->is_depth
= util_format_has_depth(util_format_description(rtex
->resource
.b
.b
.format
));
926 rtex
->surface
= *surface
;
927 rtex
->size
= rtex
->surface
.surf_size
;
928 rtex
->db_render_format
= base
->format
;
930 /* Tiled depth textures utilize the non-displayable tile order.
931 * This must be done after r600_setup_surface.
932 * Applies to R600-Cayman. */
933 rtex
->non_disp_tiling
= rtex
->is_depth
&& rtex
->surface
.u
.legacy
.level
[0].mode
>= RADEON_SURF_MODE_1D
;
934 /* Applies to GCN. */
935 rtex
->last_msaa_resolve_target_micro_mode
= rtex
->surface
.micro_tile_mode
;
937 if (rtex
->is_depth
) {
938 if (base
->flags
& (R600_RESOURCE_FLAG_TRANSFER
|
939 R600_RESOURCE_FLAG_FLUSHED_DEPTH
) ||
940 rscreen
->chip_class
>= EVERGREEN
) {
941 rtex
->can_sample_z
= !rtex
->surface
.u
.legacy
.depth_adjusted
;
942 rtex
->can_sample_s
= !rtex
->surface
.u
.legacy
.stencil_adjusted
;
944 if (rtex
->resource
.b
.b
.nr_samples
<= 1 &&
945 (rtex
->resource
.b
.b
.format
== PIPE_FORMAT_Z16_UNORM
||
946 rtex
->resource
.b
.b
.format
== PIPE_FORMAT_Z32_FLOAT
))
947 rtex
->can_sample_z
= true;
950 if (!(base
->flags
& (R600_RESOURCE_FLAG_TRANSFER
|
951 R600_RESOURCE_FLAG_FLUSHED_DEPTH
))) {
952 rtex
->db_compatible
= true;
954 if (!(rscreen
->debug_flags
& DBG_NO_HYPERZ
))
955 r600_texture_allocate_htile(rscreen
, rtex
);
958 if (base
->nr_samples
> 1) {
960 r600_texture_allocate_fmask(rscreen
, rtex
);
961 r600_texture_allocate_cmask(rscreen
, rtex
);
962 rtex
->cmask_buffer
= &rtex
->resource
;
964 if (!rtex
->fmask
.size
|| !rtex
->cmask
.size
) {
971 /* Now create the backing buffer. */
973 r600_init_resource_fields(rscreen
, resource
, rtex
->size
,
974 rtex
->surface
.surf_alignment
);
976 if (!r600_alloc_resource(rscreen
, resource
)) {
982 resource
->gpu_address
= rscreen
->ws
->buffer_get_virtual_address(resource
->buf
);
983 resource
->bo_size
= buf
->size
;
984 resource
->bo_alignment
= buf
->alignment
;
985 resource
->domains
= rscreen
->ws
->buffer_get_initial_domain(resource
->buf
);
986 if (resource
->domains
& RADEON_DOMAIN_VRAM
)
987 resource
->vram_usage
= buf
->size
;
988 else if (resource
->domains
& RADEON_DOMAIN_GTT
)
989 resource
->gart_usage
= buf
->size
;
992 if (rtex
->cmask
.size
) {
993 /* Initialize the cmask to 0xCC (= compressed state). */
994 r600_screen_clear_buffer(rscreen
, &rtex
->cmask_buffer
->b
.b
,
995 rtex
->cmask
.offset
, rtex
->cmask
.size
,
998 if (rtex
->htile_offset
) {
999 uint32_t clear_value
= 0;
1001 r600_screen_clear_buffer(rscreen
, &rtex
->resource
.b
.b
,
1003 rtex
->surface
.htile_size
,
1007 /* Initialize the CMASK base register value. */
1008 rtex
->cmask
.base_address_reg
=
1009 (rtex
->resource
.gpu_address
+ rtex
->cmask
.offset
) >> 8;
1011 if (rscreen
->debug_flags
& DBG_VM
) {
1012 fprintf(stderr
, "VM start=0x%"PRIX64
" end=0x%"PRIX64
" | Texture %ix%ix%i, %i levels, %i samples, %s\n",
1013 rtex
->resource
.gpu_address
,
1014 rtex
->resource
.gpu_address
+ rtex
->resource
.buf
->size
,
1015 base
->width0
, base
->height0
, util_num_layers(base
, 0), base
->last_level
+1,
1016 base
->nr_samples
? base
->nr_samples
: 1, util_format_short_name(base
->format
));
1019 if (rscreen
->debug_flags
& DBG_TEX
) {
1021 struct u_log_context log
;
1022 u_log_context_init(&log
);
1023 r600_print_texture_info(rscreen
, rtex
, &log
);
1024 u_log_new_page_print(&log
, stdout
);
1026 u_log_context_destroy(&log
);
1032 static enum radeon_surf_mode
1033 r600_choose_tiling(struct r600_common_screen
*rscreen
,
1034 const struct pipe_resource
*templ
)
1036 const struct util_format_description
*desc
= util_format_description(templ
->format
);
1037 bool force_tiling
= templ
->flags
& R600_RESOURCE_FLAG_FORCE_TILING
;
1038 bool is_depth_stencil
= util_format_is_depth_or_stencil(templ
->format
) &&
1039 !(templ
->flags
& R600_RESOURCE_FLAG_FLUSHED_DEPTH
);
1041 /* MSAA resources must be 2D tiled. */
1042 if (templ
->nr_samples
> 1)
1043 return RADEON_SURF_MODE_2D
;
1045 /* Transfer resources should be linear. */
1046 if (templ
->flags
& R600_RESOURCE_FLAG_TRANSFER
)
1047 return RADEON_SURF_MODE_LINEAR_ALIGNED
;
1049 /* r600g: force tiling on TEXTURE_2D and TEXTURE_3D compute resources. */
1050 if (rscreen
->chip_class
>= R600
&& rscreen
->chip_class
<= CAYMAN
&&
1051 (templ
->bind
& PIPE_BIND_COMPUTE_RESOURCE
) &&
1052 (templ
->target
== PIPE_TEXTURE_2D
||
1053 templ
->target
== PIPE_TEXTURE_3D
))
1054 force_tiling
= true;
1056 /* Handle common candidates for the linear mode.
1057 * Compressed textures and DB surfaces must always be tiled.
1059 if (!force_tiling
&&
1060 !is_depth_stencil
&&
1061 !util_format_is_compressed(templ
->format
)) {
1062 if (rscreen
->debug_flags
& DBG_NO_TILING
)
1063 return RADEON_SURF_MODE_LINEAR_ALIGNED
;
1065 /* Tiling doesn't work with the 422 (SUBSAMPLED) formats on R600+. */
1066 if (desc
->layout
== UTIL_FORMAT_LAYOUT_SUBSAMPLED
)
1067 return RADEON_SURF_MODE_LINEAR_ALIGNED
;
1069 if (templ
->bind
& PIPE_BIND_LINEAR
)
1070 return RADEON_SURF_MODE_LINEAR_ALIGNED
;
1072 /* 1D textures should be linear - fixes image operations on 1d */
1073 if (templ
->target
== PIPE_TEXTURE_1D
||
1074 templ
->target
== PIPE_TEXTURE_1D_ARRAY
)
1075 return RADEON_SURF_MODE_LINEAR_ALIGNED
;
1077 /* Textures likely to be mapped often. */
1078 if (templ
->usage
== PIPE_USAGE_STAGING
||
1079 templ
->usage
== PIPE_USAGE_STREAM
)
1080 return RADEON_SURF_MODE_LINEAR_ALIGNED
;
1083 /* Make small textures 1D tiled. */
1084 if (templ
->width0
<= 16 || templ
->height0
<= 16 ||
1085 (rscreen
->debug_flags
& DBG_NO_2D_TILING
))
1086 return RADEON_SURF_MODE_1D
;
1088 /* The allocator will switch to 1D if needed. */
1089 return RADEON_SURF_MODE_2D
;
1092 struct pipe_resource
*r600_texture_create(struct pipe_screen
*screen
,
1093 const struct pipe_resource
*templ
)
1095 struct r600_common_screen
*rscreen
= (struct r600_common_screen
*)screen
;
1096 struct radeon_surf surface
= {0};
1097 bool is_flushed_depth
= templ
->flags
& R600_RESOURCE_FLAG_FLUSHED_DEPTH
;
1100 r
= r600_init_surface(rscreen
, &surface
, templ
,
1101 r600_choose_tiling(rscreen
, templ
), 0, 0,
1102 false, false, is_flushed_depth
);
1107 return (struct pipe_resource
*)
1108 r600_texture_create_object(screen
, templ
, NULL
, &surface
);
1111 static struct pipe_resource
*r600_texture_from_handle(struct pipe_screen
*screen
,
1112 const struct pipe_resource
*templ
,
1113 struct winsys_handle
*whandle
,
1116 struct r600_common_screen
*rscreen
= (struct r600_common_screen
*)screen
;
1117 struct pb_buffer
*buf
= NULL
;
1118 enum radeon_surf_mode array_mode
;
1119 struct radeon_surf surface
= {};
1121 struct radeon_bo_metadata metadata
= {};
1122 struct r600_texture
*rtex
;
1125 /* Support only 2D textures without mipmaps */
1126 if ((templ
->target
!= PIPE_TEXTURE_2D
&& templ
->target
!= PIPE_TEXTURE_RECT
) ||
1127 templ
->depth0
!= 1 || templ
->last_level
!= 0)
1130 buf
= rscreen
->ws
->buffer_from_handle(rscreen
->ws
, whandle
,
1131 rscreen
->info
.max_alignment
);
1135 rscreen
->ws
->buffer_get_metadata(buf
, &metadata
, NULL
);
1136 r600_surface_import_metadata(rscreen
, &surface
, &metadata
,
1137 &array_mode
, &is_scanout
);
1139 r
= r600_init_surface(rscreen
, &surface
, templ
, array_mode
,
1140 whandle
->stride
, whandle
->offset
,
1141 true, is_scanout
, false);
1146 rtex
= r600_texture_create_object(screen
, templ
, buf
, &surface
);
1150 rtex
->resource
.b
.is_shared
= true;
1151 rtex
->resource
.external_usage
= usage
;
1153 assert(rtex
->surface
.tile_swizzle
== 0);
1154 return &rtex
->resource
.b
.b
;
1157 bool r600_init_flushed_depth_texture(struct pipe_context
*ctx
,
1158 struct pipe_resource
*texture
,
1159 struct r600_texture
**staging
)
1161 struct r600_texture
*rtex
= (struct r600_texture
*)texture
;
1162 struct pipe_resource resource
;
1163 struct r600_texture
**flushed_depth_texture
= staging
?
1164 staging
: &rtex
->flushed_depth_texture
;
1165 enum pipe_format pipe_format
= texture
->format
;
1168 if (rtex
->flushed_depth_texture
)
1169 return true; /* it's ready */
1171 if (!rtex
->can_sample_z
&& rtex
->can_sample_s
) {
1172 switch (pipe_format
) {
1173 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
1174 /* Save memory by not allocating the S plane. */
1175 pipe_format
= PIPE_FORMAT_Z32_FLOAT
;
1177 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
1178 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
1179 /* Save memory bandwidth by not copying the
1180 * stencil part during flush.
1182 * This potentially increases memory bandwidth
1183 * if an application uses both Z and S texturing
1184 * simultaneously (a flushed Z24S8 texture
1185 * would be stored compactly), but how often
1186 * does that really happen?
1188 pipe_format
= PIPE_FORMAT_Z24X8_UNORM
;
1192 } else if (!rtex
->can_sample_s
&& rtex
->can_sample_z
) {
1193 assert(util_format_has_stencil(util_format_description(pipe_format
)));
1195 /* DB->CB copies to an 8bpp surface don't work. */
1196 pipe_format
= PIPE_FORMAT_X24S8_UINT
;
1200 memset(&resource
, 0, sizeof(resource
));
1201 resource
.target
= texture
->target
;
1202 resource
.format
= pipe_format
;
1203 resource
.width0
= texture
->width0
;
1204 resource
.height0
= texture
->height0
;
1205 resource
.depth0
= texture
->depth0
;
1206 resource
.array_size
= texture
->array_size
;
1207 resource
.last_level
= texture
->last_level
;
1208 resource
.nr_samples
= texture
->nr_samples
;
1209 resource
.usage
= staging
? PIPE_USAGE_STAGING
: PIPE_USAGE_DEFAULT
;
1210 resource
.bind
= texture
->bind
& ~PIPE_BIND_DEPTH_STENCIL
;
1211 resource
.flags
= texture
->flags
| R600_RESOURCE_FLAG_FLUSHED_DEPTH
;
1214 resource
.flags
|= R600_RESOURCE_FLAG_TRANSFER
;
1216 *flushed_depth_texture
= (struct r600_texture
*)ctx
->screen
->resource_create(ctx
->screen
, &resource
);
1217 if (*flushed_depth_texture
== NULL
) {
1218 R600_ERR("failed to create temporary texture to hold flushed depth\n");
1222 (*flushed_depth_texture
)->non_disp_tiling
= false;
1227 * Initialize the pipe_resource descriptor to be of the same size as the box,
1228 * which is supposed to hold a subregion of the texture "orig" at the given
1231 static void r600_init_temp_resource_from_box(struct pipe_resource
*res
,
1232 struct pipe_resource
*orig
,
1233 const struct pipe_box
*box
,
1234 unsigned level
, unsigned flags
)
1236 memset(res
, 0, sizeof(*res
));
1237 res
->format
= orig
->format
;
1238 res
->width0
= box
->width
;
1239 res
->height0
= box
->height
;
1241 res
->array_size
= 1;
1242 res
->usage
= flags
& R600_RESOURCE_FLAG_TRANSFER
? PIPE_USAGE_STAGING
: PIPE_USAGE_DEFAULT
;
1245 /* We must set the correct texture target and dimensions for a 3D box. */
1246 if (box
->depth
> 1 && util_max_layer(orig
, level
) > 0) {
1247 res
->target
= PIPE_TEXTURE_2D_ARRAY
;
1248 res
->array_size
= box
->depth
;
1250 res
->target
= PIPE_TEXTURE_2D
;
1254 static bool r600_can_invalidate_texture(struct r600_common_screen
*rscreen
,
1255 struct r600_texture
*rtex
,
1256 unsigned transfer_usage
,
1257 const struct pipe_box
*box
)
1259 /* r600g doesn't react to dirty_tex_descriptor_counter */
1260 return rscreen
->chip_class
>= GFX6
&&
1261 !rtex
->resource
.b
.is_shared
&&
1262 !(transfer_usage
& PIPE_TRANSFER_READ
) &&
1263 rtex
->resource
.b
.b
.last_level
== 0 &&
1264 util_texrange_covers_whole_level(&rtex
->resource
.b
.b
, 0,
1265 box
->x
, box
->y
, box
->z
,
1266 box
->width
, box
->height
,
1270 static void r600_texture_invalidate_storage(struct r600_common_context
*rctx
,
1271 struct r600_texture
*rtex
)
1273 struct r600_common_screen
*rscreen
= rctx
->screen
;
1275 /* There is no point in discarding depth and tiled buffers. */
1276 assert(!rtex
->is_depth
);
1277 assert(rtex
->surface
.is_linear
);
1279 /* Reallocate the buffer in the same pipe_resource. */
1280 r600_alloc_resource(rscreen
, &rtex
->resource
);
1282 /* Initialize the CMASK base address (needed even without CMASK). */
1283 rtex
->cmask
.base_address_reg
=
1284 (rtex
->resource
.gpu_address
+ rtex
->cmask
.offset
) >> 8;
1286 p_atomic_inc(&rscreen
->dirty_tex_counter
);
1288 rctx
->num_alloc_tex_transfer_bytes
+= rtex
->size
;
1291 static void *r600_texture_transfer_map(struct pipe_context
*ctx
,
1292 struct pipe_resource
*texture
,
1295 const struct pipe_box
*box
,
1296 struct pipe_transfer
**ptransfer
)
1298 struct r600_common_context
*rctx
= (struct r600_common_context
*)ctx
;
1299 struct r600_texture
*rtex
= (struct r600_texture
*)texture
;
1300 struct r600_transfer
*trans
;
1301 struct r600_resource
*buf
;
1302 unsigned offset
= 0;
1304 bool use_staging_texture
= false;
1306 assert(!(texture
->flags
& R600_RESOURCE_FLAG_TRANSFER
));
1307 assert(box
->width
&& box
->height
&& box
->depth
);
1309 /* Depth textures use staging unconditionally. */
1310 if (!rtex
->is_depth
) {
1311 /* Degrade the tile mode if we get too many transfers on APUs.
1312 * On dGPUs, the staging texture is always faster.
1313 * Only count uploads that are at least 4x4 pixels large.
1315 if (!rctx
->screen
->info
.has_dedicated_vram
&&
1317 box
->width
>= 4 && box
->height
>= 4 &&
1318 p_atomic_inc_return(&rtex
->num_level0_transfers
) == 10) {
1319 bool can_invalidate
=
1320 r600_can_invalidate_texture(rctx
->screen
, rtex
,
1323 r600_reallocate_texture_inplace(rctx
, rtex
,
1328 /* Tiled textures need to be converted into a linear texture for CPU
1329 * access. The staging texture is always linear and is placed in GART.
1331 * Reading from VRAM or GTT WC is slow, always use the staging
1332 * texture in this case.
1334 * Use the staging texture for uploads if the underlying BO
1337 if (!rtex
->surface
.is_linear
)
1338 use_staging_texture
= true;
1339 else if (usage
& PIPE_TRANSFER_READ
)
1340 use_staging_texture
=
1341 rtex
->resource
.domains
& RADEON_DOMAIN_VRAM
||
1342 rtex
->resource
.flags
& RADEON_FLAG_GTT_WC
;
1343 /* Write & linear only: */
1344 else if (r600_rings_is_buffer_referenced(rctx
, rtex
->resource
.buf
,
1345 RADEON_USAGE_READWRITE
) ||
1346 !rctx
->ws
->buffer_wait(rtex
->resource
.buf
, 0,
1347 RADEON_USAGE_READWRITE
)) {
1349 if (r600_can_invalidate_texture(rctx
->screen
, rtex
,
1351 r600_texture_invalidate_storage(rctx
, rtex
);
1353 use_staging_texture
= true;
1357 trans
= CALLOC_STRUCT(r600_transfer
);
1360 pipe_resource_reference(&trans
->b
.b
.resource
, texture
);
1361 trans
->b
.b
.level
= level
;
1362 trans
->b
.b
.usage
= usage
;
1363 trans
->b
.b
.box
= *box
;
1365 if (rtex
->is_depth
) {
1366 struct r600_texture
*staging_depth
;
1368 if (rtex
->resource
.b
.b
.nr_samples
> 1) {
1369 /* MSAA depth buffers need to be converted to single sample buffers.
1371 * Mapping MSAA depth buffers can occur if ReadPixels is called
1372 * with a multisample GLX visual.
1374 * First downsample the depth buffer to a temporary texture,
1375 * then decompress the temporary one to staging.
1377 * Only the region being mapped is transfered.
1379 struct pipe_resource resource
;
1381 r600_init_temp_resource_from_box(&resource
, texture
, box
, level
, 0);
1383 if (!r600_init_flushed_depth_texture(ctx
, &resource
, &staging_depth
)) {
1384 R600_ERR("failed to create temporary texture to hold untiled copy\n");
1389 if (usage
& PIPE_TRANSFER_READ
) {
1390 struct pipe_resource
*temp
= ctx
->screen
->resource_create(ctx
->screen
, &resource
);
1392 R600_ERR("failed to create a temporary depth texture\n");
1397 r600_copy_region_with_blit(ctx
, temp
, 0, 0, 0, 0, texture
, level
, box
);
1398 rctx
->blit_decompress_depth(ctx
, (struct r600_texture
*)temp
, staging_depth
,
1399 0, 0, 0, box
->depth
, 0, 0);
1400 pipe_resource_reference(&temp
, NULL
);
1403 /* Just get the strides. */
1404 r600_texture_get_offset(rctx
->screen
, staging_depth
, level
, NULL
,
1406 &trans
->b
.b
.layer_stride
);
1408 /* XXX: only readback the rectangle which is being mapped? */
1409 /* XXX: when discard is true, no need to read back from depth texture */
1410 if (!r600_init_flushed_depth_texture(ctx
, texture
, &staging_depth
)) {
1411 R600_ERR("failed to create temporary texture to hold untiled copy\n");
1416 rctx
->blit_decompress_depth(ctx
, rtex
, staging_depth
,
1418 box
->z
, box
->z
+ box
->depth
- 1,
1421 offset
= r600_texture_get_offset(rctx
->screen
, staging_depth
,
1424 &trans
->b
.b
.layer_stride
);
1427 trans
->staging
= (struct r600_resource
*)staging_depth
;
1428 buf
= trans
->staging
;
1429 } else if (use_staging_texture
) {
1430 struct pipe_resource resource
;
1431 struct r600_texture
*staging
;
1433 r600_init_temp_resource_from_box(&resource
, texture
, box
, level
,
1434 R600_RESOURCE_FLAG_TRANSFER
);
1435 resource
.usage
= (usage
& PIPE_TRANSFER_READ
) ?
1436 PIPE_USAGE_STAGING
: PIPE_USAGE_STREAM
;
1438 /* Create the temporary texture. */
1439 staging
= (struct r600_texture
*)ctx
->screen
->resource_create(ctx
->screen
, &resource
);
1441 R600_ERR("failed to create temporary texture to hold untiled copy\n");
1445 trans
->staging
= &staging
->resource
;
1447 /* Just get the strides. */
1448 r600_texture_get_offset(rctx
->screen
, staging
, 0, NULL
,
1450 &trans
->b
.b
.layer_stride
);
1452 if (usage
& PIPE_TRANSFER_READ
)
1453 r600_copy_to_staging_texture(ctx
, trans
);
1455 usage
|= PIPE_TRANSFER_UNSYNCHRONIZED
;
1457 buf
= trans
->staging
;
1459 /* the resource is mapped directly */
1460 offset
= r600_texture_get_offset(rctx
->screen
, rtex
, level
, box
,
1462 &trans
->b
.b
.layer_stride
);
1463 buf
= &rtex
->resource
;
1466 if (!(map
= r600_buffer_map_sync_with_rings(rctx
, buf
, usage
))) {
1467 r600_resource_reference(&trans
->staging
, NULL
);
1472 *ptransfer
= &trans
->b
.b
;
1473 return map
+ offset
;
1476 static void r600_texture_transfer_unmap(struct pipe_context
*ctx
,
1477 struct pipe_transfer
* transfer
)
1479 struct r600_common_context
*rctx
= (struct r600_common_context
*)ctx
;
1480 struct r600_transfer
*rtransfer
= (struct r600_transfer
*)transfer
;
1481 struct pipe_resource
*texture
= transfer
->resource
;
1482 struct r600_texture
*rtex
= (struct r600_texture
*)texture
;
1484 if ((transfer
->usage
& PIPE_TRANSFER_WRITE
) && rtransfer
->staging
) {
1485 if (rtex
->is_depth
&& rtex
->resource
.b
.b
.nr_samples
<= 1) {
1486 ctx
->resource_copy_region(ctx
, texture
, transfer
->level
,
1487 transfer
->box
.x
, transfer
->box
.y
, transfer
->box
.z
,
1488 &rtransfer
->staging
->b
.b
, transfer
->level
,
1491 r600_copy_from_staging_texture(ctx
, rtransfer
);
1495 if (rtransfer
->staging
) {
1496 rctx
->num_alloc_tex_transfer_bytes
+= rtransfer
->staging
->buf
->size
;
1497 r600_resource_reference(&rtransfer
->staging
, NULL
);
1500 /* Heuristic for {upload, draw, upload, draw, ..}:
1502 * Flush the gfx IB if we've allocated too much texture storage.
1504 * The idea is that we don't want to build IBs that use too much
1505 * memory and put pressure on the kernel memory manager and we also
1506 * want to make temporary and invalidated buffers go idle ASAP to
1507 * decrease the total memory usage or make them reusable. The memory
1508 * usage will be slightly higher than given here because of the buffer
1509 * cache in the winsys.
1511 * The result is that the kernel memory manager is never a bottleneck.
1513 if (rctx
->num_alloc_tex_transfer_bytes
> rctx
->screen
->info
.gart_size
/ 4) {
1514 rctx
->gfx
.flush(rctx
, PIPE_FLUSH_ASYNC
, NULL
);
1515 rctx
->num_alloc_tex_transfer_bytes
= 0;
1518 pipe_resource_reference(&transfer
->resource
, NULL
);
1522 static const struct u_resource_vtbl r600_texture_vtbl
=
1524 NULL
, /* get_handle */
1525 r600_texture_destroy
, /* resource_destroy */
1526 r600_texture_transfer_map
, /* transfer_map */
1527 u_default_transfer_flush_region
, /* transfer_flush_region */
1528 r600_texture_transfer_unmap
, /* transfer_unmap */
1531 struct pipe_surface
*r600_create_surface_custom(struct pipe_context
*pipe
,
1532 struct pipe_resource
*texture
,
1533 const struct pipe_surface
*templ
,
1534 unsigned width0
, unsigned height0
,
1535 unsigned width
, unsigned height
)
1537 struct r600_surface
*surface
= CALLOC_STRUCT(r600_surface
);
1542 assert(templ
->u
.tex
.first_layer
<= util_max_layer(texture
, templ
->u
.tex
.level
));
1543 assert(templ
->u
.tex
.last_layer
<= util_max_layer(texture
, templ
->u
.tex
.level
));
1545 pipe_reference_init(&surface
->base
.reference
, 1);
1546 pipe_resource_reference(&surface
->base
.texture
, texture
);
1547 surface
->base
.context
= pipe
;
1548 surface
->base
.format
= templ
->format
;
1549 surface
->base
.width
= width
;
1550 surface
->base
.height
= height
;
1551 surface
->base
.u
= templ
->u
;
1553 surface
->width0
= width0
;
1554 surface
->height0
= height0
;
1556 return &surface
->base
;
1559 static struct pipe_surface
*r600_create_surface(struct pipe_context
*pipe
,
1560 struct pipe_resource
*tex
,
1561 const struct pipe_surface
*templ
)
1563 unsigned level
= templ
->u
.tex
.level
;
1564 unsigned width
= u_minify(tex
->width0
, level
);
1565 unsigned height
= u_minify(tex
->height0
, level
);
1566 unsigned width0
= tex
->width0
;
1567 unsigned height0
= tex
->height0
;
1569 if (tex
->target
!= PIPE_BUFFER
&& templ
->format
!= tex
->format
) {
1570 const struct util_format_description
*tex_desc
1571 = util_format_description(tex
->format
);
1572 const struct util_format_description
*templ_desc
1573 = util_format_description(templ
->format
);
1575 assert(tex_desc
->block
.bits
== templ_desc
->block
.bits
);
1577 /* Adjust size of surface if and only if the block width or
1578 * height is changed. */
1579 if (tex_desc
->block
.width
!= templ_desc
->block
.width
||
1580 tex_desc
->block
.height
!= templ_desc
->block
.height
) {
1581 unsigned nblks_x
= util_format_get_nblocksx(tex
->format
, width
);
1582 unsigned nblks_y
= util_format_get_nblocksy(tex
->format
, height
);
1584 width
= nblks_x
* templ_desc
->block
.width
;
1585 height
= nblks_y
* templ_desc
->block
.height
;
1587 width0
= util_format_get_nblocksx(tex
->format
, width0
);
1588 height0
= util_format_get_nblocksy(tex
->format
, height0
);
1592 return r600_create_surface_custom(pipe
, tex
, templ
,
1597 static void r600_surface_destroy(struct pipe_context
*pipe
,
1598 struct pipe_surface
*surface
)
1600 struct r600_surface
*surf
= (struct r600_surface
*)surface
;
1601 r600_resource_reference(&surf
->cb_buffer_fmask
, NULL
);
1602 r600_resource_reference(&surf
->cb_buffer_cmask
, NULL
);
1603 pipe_resource_reference(&surface
->texture
, NULL
);
1607 static void r600_clear_texture(struct pipe_context
*pipe
,
1608 struct pipe_resource
*tex
,
1610 const struct pipe_box
*box
,
1613 struct pipe_screen
*screen
= pipe
->screen
;
1614 struct r600_texture
*rtex
= (struct r600_texture
*)tex
;
1615 struct pipe_surface tmpl
= {{0}};
1616 struct pipe_surface
*sf
;
1618 tmpl
.format
= tex
->format
;
1619 tmpl
.u
.tex
.first_layer
= box
->z
;
1620 tmpl
.u
.tex
.last_layer
= box
->z
+ box
->depth
- 1;
1621 tmpl
.u
.tex
.level
= level
;
1622 sf
= pipe
->create_surface(pipe
, tex
, &tmpl
);
1626 if (rtex
->is_depth
) {
1629 uint8_t stencil
= 0;
1631 /* Depth is always present. */
1632 clear
= PIPE_CLEAR_DEPTH
;
1633 util_format_unpack_z_float(tex
->format
, &depth
, data
, 1);
1635 if (rtex
->surface
.has_stencil
) {
1636 clear
|= PIPE_CLEAR_STENCIL
;
1637 util_format_unpack_s_8uint(tex
->format
, &stencil
, data
, 1);
1640 pipe
->clear_depth_stencil(pipe
, sf
, clear
, depth
, stencil
,
1642 box
->width
, box
->height
, false);
1644 union pipe_color_union color
;
1646 util_format_unpack_rgba(tex
->format
, color
.ui
, data
, 1);
1648 if (screen
->is_format_supported(screen
, tex
->format
,
1650 PIPE_BIND_RENDER_TARGET
)) {
1651 pipe
->clear_render_target(pipe
, sf
, &color
,
1653 box
->width
, box
->height
, false);
1655 /* Software fallback - just for R9G9B9E5_FLOAT */
1656 util_clear_render_target(pipe
, sf
, &color
,
1658 box
->width
, box
->height
);
1661 pipe_surface_reference(&sf
, NULL
);
1664 unsigned r600_translate_colorswap(enum pipe_format format
, bool do_endian_swap
)
1666 const struct util_format_description
*desc
= util_format_description(format
);
1668 #define HAS_SWIZZLE(chan,swz) (desc->swizzle[chan] == PIPE_SWIZZLE_##swz)
1670 if (format
== PIPE_FORMAT_R11G11B10_FLOAT
) /* isn't plain */
1671 return V_0280A0_SWAP_STD
;
1673 if (desc
->layout
!= UTIL_FORMAT_LAYOUT_PLAIN
)
1676 switch (desc
->nr_channels
) {
1678 if (HAS_SWIZZLE(0,X
))
1679 return V_0280A0_SWAP_STD
; /* X___ */
1680 else if (HAS_SWIZZLE(3,X
))
1681 return V_0280A0_SWAP_ALT_REV
; /* ___X */
1684 if ((HAS_SWIZZLE(0,X
) && HAS_SWIZZLE(1,Y
)) ||
1685 (HAS_SWIZZLE(0,X
) && HAS_SWIZZLE(1,NONE
)) ||
1686 (HAS_SWIZZLE(0,NONE
) && HAS_SWIZZLE(1,Y
)))
1687 return V_0280A0_SWAP_STD
; /* XY__ */
1688 else if ((HAS_SWIZZLE(0,Y
) && HAS_SWIZZLE(1,X
)) ||
1689 (HAS_SWIZZLE(0,Y
) && HAS_SWIZZLE(1,NONE
)) ||
1690 (HAS_SWIZZLE(0,NONE
) && HAS_SWIZZLE(1,X
)))
1692 return (do_endian_swap
? V_0280A0_SWAP_STD
: V_0280A0_SWAP_STD_REV
);
1693 else if (HAS_SWIZZLE(0,X
) && HAS_SWIZZLE(3,Y
))
1694 return V_0280A0_SWAP_ALT
; /* X__Y */
1695 else if (HAS_SWIZZLE(0,Y
) && HAS_SWIZZLE(3,X
))
1696 return V_0280A0_SWAP_ALT_REV
; /* Y__X */
1699 if (HAS_SWIZZLE(0,X
))
1700 return (do_endian_swap
? V_0280A0_SWAP_STD_REV
: V_0280A0_SWAP_STD
);
1701 else if (HAS_SWIZZLE(0,Z
))
1702 return V_0280A0_SWAP_STD_REV
; /* ZYX */
1705 /* check the middle channels, the 1st and 4th channel can be NONE */
1706 if (HAS_SWIZZLE(1,Y
) && HAS_SWIZZLE(2,Z
)) {
1707 return V_0280A0_SWAP_STD
; /* XYZW */
1708 } else if (HAS_SWIZZLE(1,Z
) && HAS_SWIZZLE(2,Y
)) {
1709 return V_0280A0_SWAP_STD_REV
; /* WZYX */
1710 } else if (HAS_SWIZZLE(1,Y
) && HAS_SWIZZLE(2,X
)) {
1711 return V_0280A0_SWAP_ALT
; /* ZYXW */
1712 } else if (HAS_SWIZZLE(1,Z
) && HAS_SWIZZLE(2,W
)) {
1715 return V_0280A0_SWAP_ALT_REV
;
1717 return (do_endian_swap
? V_0280A0_SWAP_ALT
: V_0280A0_SWAP_ALT_REV
);
1724 /* FAST COLOR CLEAR */
1726 static void evergreen_set_clear_color(struct r600_texture
*rtex
,
1727 enum pipe_format surface_format
,
1728 const union pipe_color_union
*color
)
1730 union util_color uc
;
1732 memset(&uc
, 0, sizeof(uc
));
1734 if (rtex
->surface
.bpe
== 16) {
1735 /* DCC fast clear only:
1736 * CLEAR_WORD0 = R = G = B
1739 assert(color
->ui
[0] == color
->ui
[1] &&
1740 color
->ui
[0] == color
->ui
[2]);
1741 uc
.ui
[0] = color
->ui
[0];
1742 uc
.ui
[1] = color
->ui
[3];
1744 util_pack_color_union(surface_format
, &uc
, color
);
1747 memcpy(rtex
->color_clear_value
, &uc
, 2 * sizeof(uint32_t));
1750 void evergreen_do_fast_color_clear(struct r600_common_context
*rctx
,
1751 struct pipe_framebuffer_state
*fb
,
1752 struct r600_atom
*fb_state
,
1753 unsigned *buffers
, ubyte
*dirty_cbufs
,
1754 const union pipe_color_union
*color
)
1758 /* This function is broken in BE, so just disable this path for now */
1759 #if UTIL_ARCH_BIG_ENDIAN
1763 if (rctx
->render_cond
)
1766 for (i
= 0; i
< fb
->nr_cbufs
; i
++) {
1767 struct r600_texture
*tex
;
1768 unsigned clear_bit
= PIPE_CLEAR_COLOR0
<< i
;
1773 /* if this colorbuffer is not being cleared */
1774 if (!(*buffers
& clear_bit
))
1777 tex
= (struct r600_texture
*)fb
->cbufs
[i
]->texture
;
1779 /* the clear is allowed if all layers are bound */
1780 if (fb
->cbufs
[i
]->u
.tex
.first_layer
!= 0 ||
1781 fb
->cbufs
[i
]->u
.tex
.last_layer
!= util_max_layer(&tex
->resource
.b
.b
, 0)) {
1785 /* cannot clear mipmapped textures */
1786 if (fb
->cbufs
[i
]->texture
->last_level
!= 0) {
1790 /* only supported on tiled surfaces */
1791 if (tex
->surface
.is_linear
) {
1795 /* shared textures can't use fast clear without an explicit flush,
1796 * because there is no way to communicate the clear color among
1799 if (tex
->resource
.b
.is_shared
&&
1800 !(tex
->resource
.external_usage
& PIPE_HANDLE_USAGE_EXPLICIT_FLUSH
))
1803 /* Use a slow clear for small surfaces where the cost of
1804 * the eliminate pass can be higher than the benefit of fast
1805 * clear. AMDGPU-pro does this, but the numbers may differ.
1807 * This helps on both dGPUs and APUs, even small ones.
1809 if (tex
->resource
.b
.b
.nr_samples
<= 1 &&
1810 tex
->resource
.b
.b
.width0
* tex
->resource
.b
.b
.height0
<= 300 * 300)
1814 /* 128-bit formats are unusupported */
1815 if (tex
->surface
.bpe
> 8) {
1819 /* ensure CMASK is enabled */
1820 r600_texture_alloc_cmask_separate(rctx
->screen
, tex
);
1821 if (tex
->cmask
.size
== 0) {
1825 /* Do the fast clear. */
1826 rctx
->clear_buffer(&rctx
->b
, &tex
->cmask_buffer
->b
.b
,
1827 tex
->cmask
.offset
, tex
->cmask
.size
, 0,
1828 R600_COHERENCY_CB_META
);
1830 bool need_compressed_update
= !tex
->dirty_level_mask
;
1832 tex
->dirty_level_mask
|= 1 << fb
->cbufs
[i
]->u
.tex
.level
;
1834 if (need_compressed_update
)
1835 p_atomic_inc(&rctx
->screen
->compressed_colortex_counter
);
1838 evergreen_set_clear_color(tex
, fb
->cbufs
[i
]->format
, color
);
1841 *dirty_cbufs
|= 1 << i
;
1842 rctx
->set_atom_dirty(rctx
, fb_state
, true);
1843 *buffers
&= ~clear_bit
;
1847 static struct pipe_memory_object
*
1848 r600_memobj_from_handle(struct pipe_screen
*screen
,
1849 struct winsys_handle
*whandle
,
1852 struct r600_common_screen
*rscreen
= (struct r600_common_screen
*)screen
;
1853 struct r600_memory_object
*memobj
= CALLOC_STRUCT(r600_memory_object
);
1854 struct pb_buffer
*buf
= NULL
;
1859 buf
= rscreen
->ws
->buffer_from_handle(rscreen
->ws
, whandle
,
1860 rscreen
->info
.max_alignment
);
1866 memobj
->b
.dedicated
= dedicated
;
1868 memobj
->stride
= whandle
->stride
;
1869 memobj
->offset
= whandle
->offset
;
1871 return (struct pipe_memory_object
*)memobj
;
1876 r600_memobj_destroy(struct pipe_screen
*screen
,
1877 struct pipe_memory_object
*_memobj
)
1879 struct r600_memory_object
*memobj
= (struct r600_memory_object
*)_memobj
;
1881 pb_reference(&memobj
->buf
, NULL
);
1885 static struct pipe_resource
*
1886 r600_texture_from_memobj(struct pipe_screen
*screen
,
1887 const struct pipe_resource
*templ
,
1888 struct pipe_memory_object
*_memobj
,
1892 struct r600_common_screen
*rscreen
= (struct r600_common_screen
*)screen
;
1893 struct r600_memory_object
*memobj
= (struct r600_memory_object
*)_memobj
;
1894 struct r600_texture
*rtex
;
1895 struct radeon_surf surface
= {};
1896 struct radeon_bo_metadata metadata
= {};
1897 enum radeon_surf_mode array_mode
;
1899 struct pb_buffer
*buf
= NULL
;
1901 if (memobj
->b
.dedicated
) {
1902 rscreen
->ws
->buffer_get_metadata(memobj
->buf
, &metadata
, NULL
);
1903 r600_surface_import_metadata(rscreen
, &surface
, &metadata
,
1904 &array_mode
, &is_scanout
);
1907 * The bo metadata is unset for un-dedicated images. So we fall
1908 * back to linear. See answer to question 5 of the
1909 * VK_KHX_external_memory spec for some details.
1911 * It is possible that this case isn't going to work if the
1912 * surface pitch isn't correctly aligned by default.
1914 * In order to support it correctly we require multi-image
1915 * metadata to be syncrhonized between radv and radeonsi. The
1916 * semantics of associating multiple image metadata to a memory
1917 * object on the vulkan export side are not concretely defined
1920 * All the use cases we are aware of at the moment for memory
1921 * objects use dedicated allocations. So lets keep the initial
1922 * implementation simple.
1924 * A possible alternative is to attempt to reconstruct the
1925 * tiling information when the TexParameter TEXTURE_TILING_EXT
1928 array_mode
= RADEON_SURF_MODE_LINEAR_ALIGNED
;
1933 r
= r600_init_surface(rscreen
, &surface
, templ
,
1934 array_mode
, memobj
->stride
,
1935 offset
, true, is_scanout
,
1940 rtex
= r600_texture_create_object(screen
, templ
, memobj
->buf
, &surface
);
1944 /* r600_texture_create_object doesn't increment refcount of
1945 * memobj->buf, so increment it here.
1947 pb_reference(&buf
, memobj
->buf
);
1949 rtex
->resource
.b
.is_shared
= true;
1950 rtex
->resource
.external_usage
= PIPE_HANDLE_USAGE_FRAMEBUFFER_WRITE
;
1952 return &rtex
->resource
.b
.b
;
1955 void r600_init_screen_texture_functions(struct r600_common_screen
*rscreen
)
1957 rscreen
->b
.resource_from_handle
= r600_texture_from_handle
;
1958 rscreen
->b
.resource_get_handle
= r600_texture_get_handle
;
1959 rscreen
->b
.resource_get_info
= r600_texture_get_info
;
1960 rscreen
->b
.resource_from_memobj
= r600_texture_from_memobj
;
1961 rscreen
->b
.memobj_create_from_handle
= r600_memobj_from_handle
;
1962 rscreen
->b
.memobj_destroy
= r600_memobj_destroy
;
1965 void r600_init_context_texture_functions(struct r600_common_context
*rctx
)
1967 rctx
->b
.create_surface
= r600_create_surface
;
1968 rctx
->b
.surface_destroy
= r600_surface_destroy
;
1969 rctx
->b
.clear_texture
= r600_clear_texture
;