radeonsi: fix and enable transform feedback for CIK
[mesa.git] / src / gallium / drivers / radeon / r600_cs.h
1 /*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Marek Olšák <maraeo@gmail.com>
24 */
25
26 /**
27 * This file contains helpers for writing commands to commands streams.
28 */
29
30 #ifndef R600_CS_H
31 #define R600_CS_H
32
33 #include "r600_pipe_common.h"
34 #include "r600d_common.h"
35
36 static INLINE uint64_t r600_resource_va(struct pipe_screen *screen,
37 struct pipe_resource *resource)
38 {
39 struct r600_common_screen *rscreen = (struct r600_common_screen*)screen;
40 struct r600_resource *rresource = (struct r600_resource*)resource;
41
42 return rscreen->ws->buffer_get_virtual_address(rresource->cs_buf);
43 }
44
45 static INLINE unsigned r600_context_bo_reloc(struct r600_common_context *rctx,
46 struct r600_ring *ring,
47 struct r600_resource *rbo,
48 enum radeon_bo_usage usage)
49 {
50 assert(usage);
51
52 /* Make sure that all previous rings are flushed so that everything
53 * looks serialized from the driver point of view.
54 */
55 if (!ring->flushing) {
56 if (ring == &rctx->rings.gfx) {
57 if (rctx->rings.dma.cs) {
58 /* flush dma ring */
59 rctx->rings.dma.flush(rctx, RADEON_FLUSH_ASYNC);
60 }
61 } else {
62 /* flush gfx ring */
63 rctx->rings.gfx.flush(rctx, RADEON_FLUSH_ASYNC);
64 }
65 }
66 return rctx->ws->cs_add_reloc(ring->cs, rbo->cs_buf, usage, rbo->domains) * 4;
67 }
68
69 static INLINE void r600_write_config_reg_seq(struct radeon_winsys_cs *cs, unsigned reg, unsigned num)
70 {
71 assert(reg < R600_CONTEXT_REG_OFFSET);
72 assert(cs->cdw+2+num <= RADEON_MAX_CMDBUF_DWORDS);
73 radeon_emit(cs, PKT3(PKT3_SET_CONFIG_REG, num, 0));
74 radeon_emit(cs, (reg - R600_CONFIG_REG_OFFSET) >> 2);
75 }
76
77 static INLINE void r600_write_config_reg(struct radeon_winsys_cs *cs, unsigned reg, unsigned value)
78 {
79 r600_write_config_reg_seq(cs, reg, 1);
80 radeon_emit(cs, value);
81 }
82
83 static INLINE void r600_write_context_reg_seq(struct radeon_winsys_cs *cs, unsigned reg, unsigned num)
84 {
85 assert(reg >= R600_CONTEXT_REG_OFFSET);
86 assert(cs->cdw+2+num <= RADEON_MAX_CMDBUF_DWORDS);
87 radeon_emit(cs, PKT3(PKT3_SET_CONTEXT_REG, num, 0));
88 radeon_emit(cs, (reg - R600_CONTEXT_REG_OFFSET) >> 2);
89 }
90
91 static INLINE void r600_write_context_reg(struct radeon_winsys_cs *cs, unsigned reg, unsigned value)
92 {
93 r600_write_context_reg_seq(cs, reg, 1);
94 radeon_emit(cs, value);
95 }
96
97 static INLINE void cik_write_uconfig_reg_seq(struct radeon_winsys_cs *cs, unsigned reg, unsigned num)
98 {
99 assert(reg >= CIK_UCONFIG_REG_OFFSET && reg < CIK_UCONFIG_REG_END);
100 assert(cs->cdw+2+num <= RADEON_MAX_CMDBUF_DWORDS);
101 radeon_emit(cs, PKT3(PKT3_SET_UCONFIG_REG, num, 0));
102 radeon_emit(cs, (reg - CIK_UCONFIG_REG_OFFSET) >> 2);
103 }
104
105 static INLINE void cik_write_uconfig_reg(struct radeon_winsys_cs *cs, unsigned reg, unsigned value)
106 {
107 cik_write_uconfig_reg_seq(cs, reg, 1);
108 radeon_emit(cs, value);
109 }
110
111 #endif