2 * Copyright 2013 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23 * Authors: Marek Olšák <maraeo@gmail.com>
28 * This file contains common screen and context structures and functions
29 * for r600g and radeonsi.
32 #ifndef R600_PIPE_COMMON_H
33 #define R600_PIPE_COMMON_H
37 #include "amd/common/ac_binary.h"
39 #include "radeon/radeon_winsys.h"
41 #include "util/disk_cache.h"
42 #include "util/u_blitter.h"
43 #include "util/list.h"
44 #include "util/u_range.h"
45 #include "util/slab.h"
46 #include "util/u_suballoc.h"
47 #include "util/u_transfer.h"
49 #define ATI_VENDOR_ID 0x1002
51 #define R600_RESOURCE_FLAG_TRANSFER (PIPE_RESOURCE_FLAG_DRV_PRIV << 0)
52 #define R600_RESOURCE_FLAG_FLUSHED_DEPTH (PIPE_RESOURCE_FLAG_DRV_PRIV << 1)
53 #define R600_RESOURCE_FLAG_FORCE_TILING (PIPE_RESOURCE_FLAG_DRV_PRIV << 2)
54 #define R600_RESOURCE_FLAG_DISABLE_DCC (PIPE_RESOURCE_FLAG_DRV_PRIV << 3)
55 #define R600_RESOURCE_FLAG_UNMAPPABLE (PIPE_RESOURCE_FLAG_DRV_PRIV << 4)
57 #define R600_CONTEXT_STREAMOUT_FLUSH (1u << 0)
58 /* Pipeline & streamout query controls. */
59 #define R600_CONTEXT_START_PIPELINE_STATS (1u << 1)
60 #define R600_CONTEXT_STOP_PIPELINE_STATS (1u << 2)
61 #define R600_CONTEXT_PRIVATE_FLAG (1u << 3)
63 /* special primitive types */
64 #define R600_PRIM_RECTANGLE_LIST PIPE_PRIM_MAX
68 #define DBG_TEX (1 << 0)
70 #define DBG_COMPUTE (1 << 2)
71 #define DBG_VM (1 << 3)
74 #define DBG_FS (1 << 5)
75 #define DBG_VS (1 << 6)
76 #define DBG_GS (1 << 7)
77 #define DBG_PS (1 << 8)
78 #define DBG_CS (1 << 9)
79 #define DBG_TCS (1 << 10)
80 #define DBG_TES (1 << 11)
81 #define DBG_NO_IR (1 << 12)
82 #define DBG_NO_TGSI (1 << 13)
83 #define DBG_NO_ASM (1 << 14)
84 #define DBG_PREOPT_IR (1 << 15)
85 #define DBG_CHECK_IR (1 << 16)
86 #define DBG_NO_OPT_VARIANT (1 << 17)
88 #define DBG_TEST_DMA (1 << 20)
89 /* Bits 21-31 are reserved for the r600g driver. */
91 #define DBG_NO_ASYNC_DMA (1llu << 32)
92 #define DBG_NO_HYPERZ (1llu << 33)
93 #define DBG_NO_DISCARD_RANGE (1llu << 34)
94 #define DBG_NO_2D_TILING (1llu << 35)
95 #define DBG_NO_TILING (1llu << 36)
96 #define DBG_SWITCH_ON_EOP (1llu << 37)
97 #define DBG_FORCE_DMA (1llu << 38)
98 #define DBG_PRECOMPILE (1llu << 39)
99 #define DBG_INFO (1llu << 40)
100 #define DBG_NO_WC (1llu << 41)
101 #define DBG_CHECK_VM (1llu << 42)
102 #define DBG_NO_DCC (1llu << 43)
103 #define DBG_NO_DCC_CLEAR (1llu << 44)
104 #define DBG_NO_RB_PLUS (1llu << 45)
105 #define DBG_SI_SCHED (1llu << 46)
106 #define DBG_MONOLITHIC_SHADERS (1llu << 47)
107 #define DBG_NO_CE (1llu << 48)
108 #define DBG_UNSAFE_MATH (1llu << 49)
109 #define DBG_NO_DCC_FB (1llu << 50)
111 #define R600_MAP_BUFFER_ALIGNMENT 64
112 #define R600_MAX_VIEWPORTS 16
114 #define SI_MAX_VARIABLE_THREADS_PER_BLOCK 1024
116 enum r600_coherency
{
117 R600_COHERENCY_NONE
, /* no cache flushes needed */
118 R600_COHERENCY_SHADER
,
119 R600_COHERENCY_CB_META
,
122 #ifdef PIPE_ARCH_BIG_ENDIAN
123 #define R600_BIG_ENDIAN 1
125 #define R600_BIG_ENDIAN 0
128 struct r600_common_context
;
129 struct r600_perfcounters
;
130 struct tgsi_shader_info
;
131 struct r600_qbo_state
;
133 void radeon_shader_binary_init(struct ac_shader_binary
*b
);
134 void radeon_shader_binary_clean(struct ac_shader_binary
*b
);
136 /* Only 32-bit buffer allocations are supported, gallium doesn't support more
139 struct r600_resource
{
142 /* Winsys objects. */
143 struct pb_buffer
*buf
;
144 uint64_t gpu_address
;
145 /* Memory usage if the buffer placement is optimal. */
149 /* Resource properties. */
151 unsigned bo_alignment
;
152 enum radeon_bo_domain domains
;
153 enum radeon_bo_flag flags
;
154 unsigned bind_history
;
156 /* The buffer range which is initialized (with a write transfer,
157 * streamout, DMA, or as a random access target). The rest of
158 * the buffer is considered invalid and can be mapped unsynchronized.
160 * This allows unsychronized mapping of a buffer range which hasn't
161 * been used yet. It's for applications which forget to use
162 * the unsynchronized map flag and expect the driver to figure it out.
164 struct util_range valid_buffer_range
;
166 /* For buffers only. This indicates that a write operation has been
167 * performed by TC L2, but the cache hasn't been flushed.
168 * Any hw block which doesn't use or bypasses TC L2 should check this
169 * flag and flush the cache before using the buffer.
171 * For example, TC L2 must be flushed if a buffer which has been
172 * modified by a shader store instruction is about to be used as
173 * an index buffer. The reason is that VGT DMA index fetching doesn't
178 /* Whether the resource has been exported via resource_get_handle. */
180 unsigned external_usage
; /* PIPE_HANDLE_USAGE_* */
183 struct r600_transfer
{
184 struct pipe_transfer transfer
;
185 struct r600_resource
*staging
;
189 struct r600_fmask_info
{
193 unsigned pitch_in_pixels
;
194 unsigned bank_height
;
195 unsigned slice_tile_max
;
196 unsigned tile_mode_index
;
199 struct r600_cmask_info
{
203 unsigned slice_tile_max
;
204 uint64_t base_address_reg
;
207 struct r600_texture
{
208 struct r600_resource resource
;
211 unsigned num_level0_transfers
;
212 enum pipe_format db_render_format
;
217 unsigned dirty_level_mask
; /* each bit says if that mipmap is compressed */
218 unsigned stencil_dirty_level_mask
; /* each bit says if that mipmap is compressed */
219 struct r600_texture
*flushed_depth_texture
;
220 struct radeon_surf surface
;
222 /* Colorbuffer compression and fast clear. */
223 struct r600_fmask_info fmask
;
224 struct r600_cmask_info cmask
;
225 struct r600_resource
*cmask_buffer
;
226 uint64_t dcc_offset
; /* 0 = disabled */
227 unsigned cb_color_info
; /* fast clear enable bit */
228 unsigned color_clear_value
[2];
229 unsigned last_msaa_resolve_target_micro_mode
;
231 /* Depth buffer compression and fast clear. */
232 struct r600_resource
*htile_buffer
;
233 bool tc_compatible_htile
;
234 bool depth_cleared
; /* if it was cleared at least once */
235 float depth_clear_value
;
236 bool stencil_cleared
; /* if it was cleared at least once */
237 uint8_t stencil_clear_value
;
239 bool non_disp_tiling
; /* R600-Cayman only */
241 /* Whether the texture is a displayable back buffer and needs DCC
242 * decompression, which is expensive. Therefore, it's enabled only
243 * if statistics suggest that it will pay off and it's allocated
244 * separately. It can't be bound as a sampler by apps. Limited to
245 * target == 2D and last_level == 0. If enabled, dcc_offset contains
246 * the absolute GPUVM address, not the relative one.
248 struct r600_resource
*dcc_separate_buffer
;
249 /* When DCC is temporarily disabled, the separate buffer is here. */
250 struct r600_resource
*last_dcc_separate_buffer
;
251 /* We need to track DCC dirtiness, because st/dri usually calls
252 * flush_resource twice per frame (not a bug) and we don't wanna
253 * decompress DCC twice. Also, the dirty tracking must be done even
254 * if DCC isn't used, because it's required by the DCC usage analysis
255 * for a possible future enablement.
257 bool separate_dcc_dirty
;
258 /* Statistics gathering for the DCC enablement heuristic. */
259 bool dcc_gather_statistics
;
260 /* Estimate of how much this color buffer is written to in units of
261 * full-screen draws: ps_invocations / (width * height)
262 * Shader kills, late Z, and blending with trivial discards make it
263 * inaccurate (we need to count CB updates, not PS invocations).
265 unsigned ps_draw_ratio
;
266 /* The number of clears since the last DCC usage analysis. */
267 unsigned num_slow_clears
;
269 /* Counter that should be non-zero if the texture is bound to a
270 * framebuffer. Implemented in radeonsi only.
272 uint32_t framebuffers_bound
;
275 struct r600_surface
{
276 struct pipe_surface base
;
278 /* These can vary with block-compressed textures. */
282 bool color_initialized
;
283 bool depth_initialized
;
285 /* Misc. color flags. */
286 bool alphatest_bypass
;
291 /* Color registers. */
292 unsigned cb_color_info
;
293 unsigned cb_color_base
;
294 unsigned cb_color_view
;
295 unsigned cb_color_size
; /* R600 only */
296 unsigned cb_color_dim
; /* EG only */
297 unsigned cb_color_pitch
; /* EG and later */
298 unsigned cb_color_slice
; /* EG and later */
299 unsigned cb_color_attrib
; /* EG and later */
300 unsigned cb_color_attrib2
; /* GFX9 and later */
301 unsigned cb_dcc_control
; /* VI and later */
302 unsigned cb_color_fmask
; /* CB_COLORn_FMASK (EG and later) or CB_COLORn_FRAG (r600) */
303 unsigned cb_color_fmask_slice
; /* EG and later */
304 unsigned cb_color_cmask
; /* CB_COLORn_TILE (r600 only) */
305 unsigned cb_color_mask
; /* R600 only */
306 unsigned spi_shader_col_format
; /* SI+, no blending, no alpha-to-coverage. */
307 unsigned spi_shader_col_format_alpha
; /* SI+, alpha-to-coverage */
308 unsigned spi_shader_col_format_blend
; /* SI+, blending without alpha. */
309 unsigned spi_shader_col_format_blend_alpha
; /* SI+, blending with alpha. */
310 struct r600_resource
*cb_buffer_fmask
; /* Used for FMASK relocations. R600 only */
311 struct r600_resource
*cb_buffer_cmask
; /* Used for CMASK relocations. R600 only */
314 uint64_t db_depth_base
; /* DB_Z_READ/WRITE_BASE (EG and later) or DB_DEPTH_BASE (r600) */
315 uint64_t db_stencil_base
; /* EG and later */
316 uint64_t db_htile_data_base
;
317 unsigned db_depth_info
; /* R600 only, then SI and later */
318 unsigned db_z_info
; /* EG and later */
319 unsigned db_z_info2
; /* GFX9+ */
320 unsigned db_depth_view
;
321 unsigned db_depth_size
;
322 unsigned db_depth_slice
; /* EG and later */
323 unsigned db_stencil_info
; /* EG and later */
324 unsigned db_stencil_info2
; /* GFX9+ */
325 unsigned db_prefetch_limit
; /* R600 only */
326 unsigned db_htile_surface
;
327 unsigned db_preload_control
; /* EG and later */
330 struct r600_mmio_counter
{
335 union r600_mmio_counters
{
337 /* For global GPU load including SDMA. */
338 struct r600_mmio_counter gpu
;
341 struct r600_mmio_counter spi
;
342 struct r600_mmio_counter gui
;
343 struct r600_mmio_counter ta
;
344 struct r600_mmio_counter gds
;
345 struct r600_mmio_counter vgt
;
346 struct r600_mmio_counter ia
;
347 struct r600_mmio_counter sx
;
348 struct r600_mmio_counter wd
;
349 struct r600_mmio_counter bci
;
350 struct r600_mmio_counter sc
;
351 struct r600_mmio_counter pa
;
352 struct r600_mmio_counter db
;
353 struct r600_mmio_counter cp
;
354 struct r600_mmio_counter cb
;
357 struct r600_mmio_counter sdma
;
360 struct r600_mmio_counter pfp
;
361 struct r600_mmio_counter meq
;
362 struct r600_mmio_counter me
;
363 struct r600_mmio_counter surf_sync
;
364 struct r600_mmio_counter dma
;
365 struct r600_mmio_counter scratch_ram
;
366 struct r600_mmio_counter ce
;
371 struct r600_common_screen
{
372 struct pipe_screen b
;
373 struct radeon_winsys
*ws
;
374 enum radeon_family family
;
375 enum chip_class chip_class
;
376 struct radeon_info info
;
377 uint64_t debug_flags
;
380 bool has_rbplus
; /* if RB+ registers exist */
381 bool rbplus_allowed
; /* if RB+ is allowed */
383 struct disk_cache
*disk_shader_cache
;
385 struct slab_parent_pool pool_transfers
;
387 /* Texture filter settings. */
388 int force_aniso
; /* -1 = disabled */
390 /* Auxiliary context. Mainly used to initialize resources.
391 * It must be locked prior to using and flushed before unlocking. */
392 struct pipe_context
*aux_context
;
393 mtx_t aux_context_lock
;
395 /* This must be in the screen, because UE4 uses one context for
396 * compilation and another one for rendering.
398 unsigned num_compilations
;
399 /* Along with ST_DEBUG=precompile, this should show if applications
400 * are loading shaders on demand. This is a monotonic counter.
402 unsigned num_shaders_created
;
403 unsigned num_shader_cache_hits
;
405 /* GPU load thread. */
406 mtx_t gpu_load_mutex
;
407 thrd_t gpu_load_thread
;
408 union r600_mmio_counters mmio_counters
;
409 volatile unsigned gpu_load_stop_thread
; /* bool */
411 char renderer_string
[100];
413 /* Performance counters. */
414 struct r600_perfcounters
*perfcounters
;
416 /* If pipe_screen wants to recompute and re-emit the framebuffer,
417 * sampler, and image states of all contexts, it should atomically
420 * Each context will compare this with its own last known value of
421 * the counter before drawing and re-emit the states accordingly.
423 unsigned dirty_tex_counter
;
425 /* Atomically increment this counter when an existing texture's
426 * metadata is enabled or disabled in a way that requires changing
427 * contexts' compressed texture binding masks.
429 unsigned compressed_colortex_counter
;
432 /* Context flags to set so that all writes from earlier jobs
433 * in the CP are seen by L2 clients.
437 /* Context flags to set so that all writes from earlier
438 * compute jobs are seen by L2 clients.
440 unsigned compute_to_L2
;
443 void (*query_opaque_metadata
)(struct r600_common_screen
*rscreen
,
444 struct r600_texture
*rtex
,
445 struct radeon_bo_metadata
*md
);
447 void (*apply_opaque_metadata
)(struct r600_common_screen
*rscreen
,
448 struct r600_texture
*rtex
,
449 struct radeon_bo_metadata
*md
);
452 /* This encapsulates a state or an operation which can emitted into the GPU
455 void (*emit
)(struct r600_common_context
*ctx
, struct r600_atom
*state
);
460 struct r600_so_target
{
461 struct pipe_stream_output_target b
;
463 /* The buffer where BUFFER_FILLED_SIZE is stored. */
464 struct r600_resource
*buf_filled_size
;
465 unsigned buf_filled_size_offset
;
466 bool buf_filled_size_valid
;
468 unsigned stride_in_dw
;
471 struct r600_streamout
{
472 struct r600_atom begin_atom
;
474 unsigned num_dw_for_end
;
476 unsigned enabled_mask
;
477 unsigned num_targets
;
478 struct r600_so_target
*targets
[PIPE_MAX_SO_BUFFERS
];
480 unsigned append_bitmask
;
483 /* External state which comes from the vertex shader,
484 * it must be set explicitly when binding a shader. */
485 unsigned *stride_in_dw
;
486 unsigned enabled_stream_buffers_mask
; /* stream0 buffers0-3 in 4 LSB */
488 /* The state of VGT_STRMOUT_BUFFER_(CONFIG|EN). */
489 unsigned hw_enabled_mask
;
491 /* The state of VGT_STRMOUT_(CONFIG|EN). */
492 struct r600_atom enable_atom
;
493 bool streamout_enabled
;
494 bool prims_gen_query_enabled
;
495 int num_prims_gen_queries
;
498 struct r600_signed_scissor
{
505 struct r600_scissors
{
506 struct r600_atom atom
;
508 struct pipe_scissor_state states
[R600_MAX_VIEWPORTS
];
511 struct r600_viewports
{
512 struct r600_atom atom
;
514 unsigned depth_range_dirty_mask
;
515 struct pipe_viewport_state states
[R600_MAX_VIEWPORTS
];
516 struct r600_signed_scissor as_scissor
[R600_MAX_VIEWPORTS
];
520 struct radeon_winsys_cs
*cs
;
521 void (*flush
)(void *ctx
, unsigned flags
,
522 struct pipe_fence_handle
**fence
);
525 /* Saved CS data for debugging features. */
526 struct radeon_saved_cs
{
530 struct radeon_bo_list_item
*bo_list
;
534 struct r600_common_context
{
535 struct pipe_context b
; /* base class */
537 struct r600_common_screen
*screen
;
538 struct radeon_winsys
*ws
;
539 struct radeon_winsys_ctx
*ctx
;
540 enum radeon_family family
;
541 enum chip_class chip_class
;
542 struct r600_ring gfx
;
543 struct r600_ring dma
;
544 struct pipe_fence_handle
*last_gfx_fence
;
545 struct pipe_fence_handle
*last_sdma_fence
;
546 unsigned num_gfx_cs_flushes
;
547 unsigned initial_gfx_cs_size
;
548 unsigned gpu_reset_counter
;
549 unsigned last_dirty_tex_counter
;
550 unsigned last_compressed_colortex_counter
;
552 struct u_suballocator
*allocator_zeroed_memory
;
553 struct slab_child_pool pool_transfers
;
555 /* Current unaccounted memory usage. */
560 struct r600_streamout streamout
;
561 struct r600_scissors scissors
;
562 struct r600_viewports viewports
;
563 bool scissor_enabled
;
565 bool vs_writes_viewport_index
;
566 bool vs_disables_clipping_viewport
;
568 /* Additional context states. */
569 unsigned flags
; /* flush flags */
572 /* Maintain the list of active queries for pausing between IBs. */
573 int num_occlusion_queries
;
574 int num_perfect_occlusion_queries
;
575 struct list_head active_queries
;
576 unsigned num_cs_dw_queries_suspend
;
578 unsigned num_draw_calls
;
579 unsigned num_spill_draw_calls
;
580 unsigned num_compute_calls
;
581 unsigned num_spill_compute_calls
;
582 unsigned num_dma_calls
;
583 unsigned num_cp_dma_calls
;
584 unsigned num_vs_flushes
;
585 unsigned num_ps_flushes
;
586 unsigned num_cs_flushes
;
587 unsigned num_fb_cache_flushes
;
588 unsigned num_L2_invalidates
;
589 unsigned num_L2_writebacks
;
590 uint64_t num_alloc_tex_transfer_bytes
;
591 unsigned last_tex_ps_draw_ratio
; /* for query */
593 /* Render condition. */
594 struct r600_atom render_cond_atom
;
595 struct pipe_query
*render_cond
;
596 unsigned render_cond_mode
;
597 bool render_cond_invert
;
598 bool render_cond_force_off
; /* for u_blitter */
600 /* MSAA sample locations.
601 * The first index is the sample index.
602 * The second index is the coordinate: X, Y. */
603 float sample_locations_1x
[1][2];
604 float sample_locations_2x
[2][2];
605 float sample_locations_4x
[4][2];
606 float sample_locations_8x
[8][2];
607 float sample_locations_16x
[16][2];
609 /* Statistics gathering for the DCC enablement heuristic. It can't be
610 * in r600_texture because r600_texture can be shared by multiple
611 * contexts. This is for back buffers only. We shouldn't get too many
614 * X11 DRI3 rotates among a finite set of back buffers. They should
615 * all fit in this array. If they don't, separate DCC might never be
616 * enabled by DCC stat gathering.
619 struct r600_texture
*tex
;
620 /* Query queue: 0 = usually active, 1 = waiting, 2 = readback. */
621 struct pipe_query
*ps_stats
[3];
622 /* If all slots are used and another slot is needed,
623 * the least recently used slot is evicted based on this. */
624 int64_t last_use_timestamp
;
628 struct pipe_debug_callback debug
;
629 struct pipe_device_reset_callback device_reset_callback
;
631 void *query_result_shader
;
633 /* Copy one resource to another using async DMA. */
634 void (*dma_copy
)(struct pipe_context
*ctx
,
635 struct pipe_resource
*dst
,
637 unsigned dst_x
, unsigned dst_y
, unsigned dst_z
,
638 struct pipe_resource
*src
,
640 const struct pipe_box
*src_box
);
642 void (*dma_clear_buffer
)(struct pipe_context
*ctx
, struct pipe_resource
*dst
,
643 uint64_t offset
, uint64_t size
, unsigned value
);
645 void (*clear_buffer
)(struct pipe_context
*ctx
, struct pipe_resource
*dst
,
646 uint64_t offset
, uint64_t size
, unsigned value
,
647 enum r600_coherency coher
);
649 void (*blit_decompress_depth
)(struct pipe_context
*ctx
,
650 struct r600_texture
*texture
,
651 struct r600_texture
*staging
,
652 unsigned first_level
, unsigned last_level
,
653 unsigned first_layer
, unsigned last_layer
,
654 unsigned first_sample
, unsigned last_sample
);
656 void (*decompress_dcc
)(struct pipe_context
*ctx
,
657 struct r600_texture
*rtex
);
659 /* Reallocate the buffer and update all resource bindings where
660 * the buffer is bound, including all resource descriptors. */
661 void (*invalidate_buffer
)(struct pipe_context
*ctx
, struct pipe_resource
*buf
);
663 /* Enable or disable occlusion queries. */
664 void (*set_occlusion_query_state
)(struct pipe_context
*ctx
, bool enable
);
666 void (*save_qbo_state
)(struct pipe_context
*ctx
, struct r600_qbo_state
*st
);
668 /* This ensures there is enough space in the command stream. */
669 void (*need_gfx_cs_space
)(struct pipe_context
*ctx
, unsigned num_dw
,
670 bool include_draw_vbo
);
672 void (*set_atom_dirty
)(struct r600_common_context
*ctx
,
673 struct r600_atom
*atom
, bool dirty
);
675 void (*check_vm_faults
)(struct r600_common_context
*ctx
,
676 struct radeon_saved_cs
*saved
,
677 enum ring_type ring
);
681 bool r600_rings_is_buffer_referenced(struct r600_common_context
*ctx
,
682 struct pb_buffer
*buf
,
683 enum radeon_bo_usage usage
);
684 void *r600_buffer_map_sync_with_rings(struct r600_common_context
*ctx
,
685 struct r600_resource
*resource
,
687 void r600_buffer_subdata(struct pipe_context
*ctx
,
688 struct pipe_resource
*buffer
,
689 unsigned usage
, unsigned offset
,
690 unsigned size
, const void *data
);
691 void r600_init_resource_fields(struct r600_common_screen
*rscreen
,
692 struct r600_resource
*res
,
693 uint64_t size
, unsigned alignment
);
694 bool r600_alloc_resource(struct r600_common_screen
*rscreen
,
695 struct r600_resource
*res
);
696 struct pipe_resource
*r600_buffer_create(struct pipe_screen
*screen
,
697 const struct pipe_resource
*templ
,
699 struct pipe_resource
* r600_aligned_buffer_create(struct pipe_screen
*screen
,
704 struct pipe_resource
*
705 r600_buffer_from_user_memory(struct pipe_screen
*screen
,
706 const struct pipe_resource
*templ
,
709 r600_invalidate_resource(struct pipe_context
*ctx
,
710 struct pipe_resource
*resource
);
712 /* r600_common_pipe.c */
713 void r600_gfx_write_event_eop(struct r600_common_context
*ctx
,
714 unsigned event
, unsigned event_flags
,
716 struct r600_resource
*buf
, uint64_t va
,
717 uint32_t old_fence
, uint32_t new_fence
);
718 unsigned r600_gfx_write_fence_dwords(struct r600_common_screen
*screen
);
719 void r600_gfx_wait_fence(struct r600_common_context
*ctx
,
720 uint64_t va
, uint32_t ref
, uint32_t mask
);
721 void r600_draw_rectangle(struct blitter_context
*blitter
,
722 int x1
, int y1
, int x2
, int y2
, float depth
,
723 enum blitter_attrib_type type
,
724 const union pipe_color_union
*attrib
);
725 bool r600_common_screen_init(struct r600_common_screen
*rscreen
,
726 struct radeon_winsys
*ws
);
727 void r600_destroy_common_screen(struct r600_common_screen
*rscreen
);
728 void r600_preflush_suspend_features(struct r600_common_context
*ctx
);
729 void r600_postflush_resume_features(struct r600_common_context
*ctx
);
730 bool r600_common_context_init(struct r600_common_context
*rctx
,
731 struct r600_common_screen
*rscreen
,
732 unsigned context_flags
);
733 void r600_common_context_cleanup(struct r600_common_context
*rctx
);
734 bool r600_can_dump_shader(struct r600_common_screen
*rscreen
,
736 bool r600_extra_shader_checks(struct r600_common_screen
*rscreen
,
738 void r600_screen_clear_buffer(struct r600_common_screen
*rscreen
, struct pipe_resource
*dst
,
739 uint64_t offset
, uint64_t size
, unsigned value
);
740 struct pipe_resource
*r600_resource_create_common(struct pipe_screen
*screen
,
741 const struct pipe_resource
*templ
);
742 const char *r600_get_llvm_processor_name(enum radeon_family family
);
743 void r600_need_dma_space(struct r600_common_context
*ctx
, unsigned num_dw
,
744 struct r600_resource
*dst
, struct r600_resource
*src
);
745 void radeon_save_cs(struct radeon_winsys
*ws
, struct radeon_winsys_cs
*cs
,
746 struct radeon_saved_cs
*saved
);
747 void radeon_clear_saved_cs(struct radeon_saved_cs
*saved
);
748 bool r600_check_device_reset(struct r600_common_context
*rctx
);
750 /* r600_gpu_load.c */
751 void r600_gpu_load_kill_thread(struct r600_common_screen
*rscreen
);
752 uint64_t r600_begin_counter(struct r600_common_screen
*rscreen
, unsigned type
);
753 unsigned r600_end_counter(struct r600_common_screen
*rscreen
, unsigned type
,
756 /* r600_perfcounters.c */
757 void r600_perfcounters_destroy(struct r600_common_screen
*rscreen
);
760 void r600_init_screen_query_functions(struct r600_common_screen
*rscreen
);
761 void r600_query_init(struct r600_common_context
*rctx
);
762 void r600_suspend_queries(struct r600_common_context
*ctx
);
763 void r600_resume_queries(struct r600_common_context
*ctx
);
764 void r600_query_fix_enabled_rb_mask(struct r600_common_screen
*rscreen
);
766 /* r600_streamout.c */
767 void r600_streamout_buffers_dirty(struct r600_common_context
*rctx
);
768 void r600_set_streamout_targets(struct pipe_context
*ctx
,
769 unsigned num_targets
,
770 struct pipe_stream_output_target
**targets
,
771 const unsigned *offset
);
772 void r600_emit_streamout_end(struct r600_common_context
*rctx
);
773 void r600_update_prims_generated_query_state(struct r600_common_context
*rctx
,
774 unsigned type
, int diff
);
775 void r600_streamout_init(struct r600_common_context
*rctx
);
777 /* r600_test_dma.c */
778 void r600_test_dma(struct r600_common_screen
*rscreen
);
781 bool r600_prepare_for_dma_blit(struct r600_common_context
*rctx
,
782 struct r600_texture
*rdst
,
783 unsigned dst_level
, unsigned dstx
,
784 unsigned dsty
, unsigned dstz
,
785 struct r600_texture
*rsrc
,
787 const struct pipe_box
*src_box
);
788 void r600_texture_get_fmask_info(struct r600_common_screen
*rscreen
,
789 struct r600_texture
*rtex
,
791 struct r600_fmask_info
*out
);
792 void r600_texture_get_cmask_info(struct r600_common_screen
*rscreen
,
793 struct r600_texture
*rtex
,
794 struct r600_cmask_info
*out
);
795 bool r600_init_flushed_depth_texture(struct pipe_context
*ctx
,
796 struct pipe_resource
*texture
,
797 struct r600_texture
**staging
);
798 void r600_print_texture_info(struct r600_common_screen
*rscreen
,
799 struct r600_texture
*rtex
, FILE *f
);
800 struct pipe_resource
*r600_texture_create(struct pipe_screen
*screen
,
801 const struct pipe_resource
*templ
);
802 bool vi_dcc_formats_compatible(enum pipe_format format1
,
803 enum pipe_format format2
);
804 void vi_disable_dcc_if_incompatible_format(struct r600_common_context
*rctx
,
805 struct pipe_resource
*tex
,
807 enum pipe_format view_format
);
808 struct pipe_surface
*r600_create_surface_custom(struct pipe_context
*pipe
,
809 struct pipe_resource
*texture
,
810 const struct pipe_surface
*templ
,
811 unsigned width0
, unsigned height0
,
812 unsigned width
, unsigned height
);
813 unsigned r600_translate_colorswap(enum pipe_format format
, bool do_endian_swap
);
814 void vi_separate_dcc_start_query(struct pipe_context
*ctx
,
815 struct r600_texture
*tex
);
816 void vi_separate_dcc_stop_query(struct pipe_context
*ctx
,
817 struct r600_texture
*tex
);
818 void vi_separate_dcc_process_and_reset_stats(struct pipe_context
*ctx
,
819 struct r600_texture
*tex
);
820 void vi_dcc_clear_level(struct r600_common_context
*rctx
,
821 struct r600_texture
*rtex
,
822 unsigned level
, unsigned clear_value
);
823 void evergreen_do_fast_color_clear(struct r600_common_context
*rctx
,
824 struct pipe_framebuffer_state
*fb
,
825 struct r600_atom
*fb_state
,
826 unsigned *buffers
, unsigned *dirty_cbufs
,
827 const union pipe_color_union
*color
);
828 bool r600_texture_disable_dcc(struct r600_common_context
*rctx
,
829 struct r600_texture
*rtex
);
830 void r600_init_screen_texture_functions(struct r600_common_screen
*rscreen
);
831 void r600_init_context_texture_functions(struct r600_common_context
*rctx
);
833 /* r600_viewport.c */
834 void evergreen_apply_scissor_bug_workaround(struct r600_common_context
*rctx
,
835 struct pipe_scissor_state
*scissor
);
836 void r600_viewport_set_rast_deps(struct r600_common_context
*rctx
,
837 bool scissor_enable
, bool clip_halfz
);
838 void r600_update_vs_writes_viewport_index(struct r600_common_context
*rctx
,
839 struct tgsi_shader_info
*info
);
840 void r600_init_viewport_functions(struct r600_common_context
*rctx
);
843 extern const uint32_t eg_sample_locs_2x
[4];
844 extern const unsigned eg_max_dist_2x
;
845 extern const uint32_t eg_sample_locs_4x
[4];
846 extern const unsigned eg_max_dist_4x
;
847 void cayman_get_sample_position(struct pipe_context
*ctx
, unsigned sample_count
,
848 unsigned sample_index
, float *out_value
);
849 void cayman_init_msaa(struct pipe_context
*ctx
);
850 void cayman_emit_msaa_sample_locs(struct radeon_winsys_cs
*cs
, int nr_samples
);
851 void cayman_emit_msaa_config(struct radeon_winsys_cs
*cs
, int nr_samples
,
852 int ps_iter_samples
, int overrast_samples
,
853 unsigned sc_mode_cntl_1
);
856 /* Inline helpers. */
858 static inline struct r600_resource
*r600_resource(struct pipe_resource
*r
)
860 return (struct r600_resource
*)r
;
864 r600_resource_reference(struct r600_resource
**ptr
, struct r600_resource
*res
)
866 pipe_resource_reference((struct pipe_resource
**)ptr
,
867 (struct pipe_resource
*)res
);
871 r600_texture_reference(struct r600_texture
**ptr
, struct r600_texture
*res
)
873 pipe_resource_reference((struct pipe_resource
**)ptr
, &res
->resource
.b
.b
);
877 r600_context_add_resource_size(struct pipe_context
*ctx
, struct pipe_resource
*r
)
879 struct r600_common_context
*rctx
= (struct r600_common_context
*)ctx
;
880 struct r600_resource
*res
= (struct r600_resource
*)r
;
883 /* Add memory usage for need_gfx_cs_space */
884 rctx
->vram
+= res
->vram_usage
;
885 rctx
->gtt
+= res
->gart_usage
;
889 static inline bool r600_get_strmout_en(struct r600_common_context
*rctx
)
891 return rctx
->streamout
.streamout_enabled
||
892 rctx
->streamout
.prims_gen_query_enabled
;
895 #define SQ_TEX_XY_FILTER_POINT 0x00
896 #define SQ_TEX_XY_FILTER_BILINEAR 0x01
897 #define SQ_TEX_XY_FILTER_ANISO_POINT 0x02
898 #define SQ_TEX_XY_FILTER_ANISO_BILINEAR 0x03
900 static inline unsigned eg_tex_filter(unsigned filter
, unsigned max_aniso
)
902 if (filter
== PIPE_TEX_FILTER_LINEAR
)
903 return max_aniso
> 1 ? SQ_TEX_XY_FILTER_ANISO_BILINEAR
904 : SQ_TEX_XY_FILTER_BILINEAR
;
906 return max_aniso
> 1 ? SQ_TEX_XY_FILTER_ANISO_POINT
907 : SQ_TEX_XY_FILTER_POINT
;
910 static inline unsigned r600_tex_aniso_filter(unsigned filter
)
923 static inline unsigned r600_wavefront_size(enum radeon_family family
)
943 static inline enum radeon_bo_priority
944 r600_get_sampler_view_priority(struct r600_resource
*res
)
946 if (res
->b
.b
.target
== PIPE_BUFFER
)
947 return RADEON_PRIO_SAMPLER_BUFFER
;
949 if (res
->b
.b
.nr_samples
> 1)
950 return RADEON_PRIO_SAMPLER_TEXTURE_MSAA
;
952 return RADEON_PRIO_SAMPLER_TEXTURE
;
956 r600_can_sample_zs(struct r600_texture
*tex
, bool stencil_sampler
)
958 return (stencil_sampler
&& tex
->can_sample_s
) ||
959 (!stencil_sampler
&& tex
->can_sample_z
);
963 vi_dcc_enabled(struct r600_texture
*tex
, unsigned level
)
965 return tex
->dcc_offset
&& level
< tex
->surface
.num_dcc_levels
;
968 #define COMPUTE_DBG(rscreen, fmt, args...) \
970 if ((rscreen->b.debug_flags & DBG_COMPUTE)) fprintf(stderr, fmt, ##args); \
973 #define R600_ERR(fmt, args...) \
974 fprintf(stderr, "EE %s:%d %s - " fmt, __FILE__, __LINE__, __func__, ##args)
976 /* For MSAA sample positions. */
977 #define FILL_SREG(s0x, s0y, s1x, s1y, s2x, s2y, s3x, s3y) \
978 (((s0x) & 0xf) | (((unsigned)(s0y) & 0xf) << 4) | \
979 (((unsigned)(s1x) & 0xf) << 8) | (((unsigned)(s1y) & 0xf) << 12) | \
980 (((unsigned)(s2x) & 0xf) << 16) | (((unsigned)(s2y) & 0xf) << 20) | \
981 (((unsigned)(s3x) & 0xf) << 24) | (((unsigned)(s3y) & 0xf) << 28))