ilo: fold drm_intel_get_aperture_sizes() within probe_winsys()
[mesa.git] / src / gallium / drivers / radeon / r600_texture.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Jerome Glisse
25 * Corbin Simpson
26 */
27 #include "r600_pipe_common.h"
28 #include "r600_cs.h"
29 #include "util/u_format.h"
30 #include "util/u_memory.h"
31 #include "util/u_pack_color.h"
32 #include <errno.h>
33 #include <inttypes.h>
34
35 /* Same as resource_copy_region, except that both upsampling and downsampling are allowed. */
36 static void r600_copy_region_with_blit(struct pipe_context *pipe,
37 struct pipe_resource *dst,
38 unsigned dst_level,
39 unsigned dstx, unsigned dsty, unsigned dstz,
40 struct pipe_resource *src,
41 unsigned src_level,
42 const struct pipe_box *src_box)
43 {
44 struct pipe_blit_info blit;
45
46 memset(&blit, 0, sizeof(blit));
47 blit.src.resource = src;
48 blit.src.format = src->format;
49 blit.src.level = src_level;
50 blit.src.box = *src_box;
51 blit.dst.resource = dst;
52 blit.dst.format = dst->format;
53 blit.dst.level = dst_level;
54 blit.dst.box.x = dstx;
55 blit.dst.box.y = dsty;
56 blit.dst.box.z = dstz;
57 blit.dst.box.width = src_box->width;
58 blit.dst.box.height = src_box->height;
59 blit.dst.box.depth = src_box->depth;
60 blit.mask = util_format_get_mask(src->format) &
61 util_format_get_mask(dst->format);
62 blit.filter = PIPE_TEX_FILTER_NEAREST;
63
64 if (blit.mask) {
65 pipe->blit(pipe, &blit);
66 }
67 }
68
69 /* Copy from a full GPU texture to a transfer's staging one. */
70 static void r600_copy_to_staging_texture(struct pipe_context *ctx, struct r600_transfer *rtransfer)
71 {
72 struct r600_common_context *rctx = (struct r600_common_context*)ctx;
73 struct pipe_transfer *transfer = (struct pipe_transfer*)rtransfer;
74 struct pipe_resource *dst = &rtransfer->staging->b.b;
75 struct pipe_resource *src = transfer->resource;
76
77 if (src->nr_samples > 1) {
78 r600_copy_region_with_blit(ctx, dst, 0, 0, 0, 0,
79 src, transfer->level, &transfer->box);
80 return;
81 }
82
83 rctx->dma_copy(ctx, dst, 0, 0, 0, 0, src, transfer->level,
84 &transfer->box);
85 }
86
87 /* Copy from a transfer's staging texture to a full GPU one. */
88 static void r600_copy_from_staging_texture(struct pipe_context *ctx, struct r600_transfer *rtransfer)
89 {
90 struct r600_common_context *rctx = (struct r600_common_context*)ctx;
91 struct pipe_transfer *transfer = (struct pipe_transfer*)rtransfer;
92 struct pipe_resource *dst = transfer->resource;
93 struct pipe_resource *src = &rtransfer->staging->b.b;
94 struct pipe_box sbox;
95
96 u_box_3d(0, 0, 0, transfer->box.width, transfer->box.height, transfer->box.depth, &sbox);
97
98 if (dst->nr_samples > 1) {
99 r600_copy_region_with_blit(ctx, dst, transfer->level,
100 transfer->box.x, transfer->box.y, transfer->box.z,
101 src, 0, &sbox);
102 return;
103 }
104
105 rctx->dma_copy(ctx, dst, transfer->level,
106 transfer->box.x, transfer->box.y, transfer->box.z,
107 src, 0, &sbox);
108 }
109
110 static unsigned r600_texture_get_offset(struct r600_texture *rtex, unsigned level,
111 const struct pipe_box *box)
112 {
113 enum pipe_format format = rtex->resource.b.b.format;
114
115 return rtex->surface.level[level].offset +
116 box->z * rtex->surface.level[level].slice_size +
117 box->y / util_format_get_blockheight(format) * rtex->surface.level[level].pitch_bytes +
118 box->x / util_format_get_blockwidth(format) * util_format_get_blocksize(format);
119 }
120
121 static int r600_init_surface(struct r600_common_screen *rscreen,
122 struct radeon_surface *surface,
123 const struct pipe_resource *ptex,
124 unsigned array_mode,
125 bool is_flushed_depth)
126 {
127 const struct util_format_description *desc =
128 util_format_description(ptex->format);
129 bool is_depth, is_stencil;
130
131 is_depth = util_format_has_depth(desc);
132 is_stencil = util_format_has_stencil(desc);
133
134 surface->npix_x = ptex->width0;
135 surface->npix_y = ptex->height0;
136 surface->npix_z = ptex->depth0;
137 surface->blk_w = util_format_get_blockwidth(ptex->format);
138 surface->blk_h = util_format_get_blockheight(ptex->format);
139 surface->blk_d = 1;
140 surface->array_size = 1;
141 surface->last_level = ptex->last_level;
142
143 if (rscreen->chip_class >= EVERGREEN && !is_flushed_depth &&
144 ptex->format == PIPE_FORMAT_Z32_FLOAT_S8X24_UINT) {
145 surface->bpe = 4; /* stencil is allocated separately on evergreen */
146 } else {
147 surface->bpe = util_format_get_blocksize(ptex->format);
148 /* align byte per element on dword */
149 if (surface->bpe == 3) {
150 surface->bpe = 4;
151 }
152 }
153
154 surface->nsamples = ptex->nr_samples ? ptex->nr_samples : 1;
155 surface->flags = RADEON_SURF_SET(array_mode, MODE);
156
157 switch (ptex->target) {
158 case PIPE_TEXTURE_1D:
159 surface->flags |= RADEON_SURF_SET(RADEON_SURF_TYPE_1D, TYPE);
160 break;
161 case PIPE_TEXTURE_RECT:
162 case PIPE_TEXTURE_2D:
163 surface->flags |= RADEON_SURF_SET(RADEON_SURF_TYPE_2D, TYPE);
164 break;
165 case PIPE_TEXTURE_3D:
166 surface->flags |= RADEON_SURF_SET(RADEON_SURF_TYPE_3D, TYPE);
167 break;
168 case PIPE_TEXTURE_1D_ARRAY:
169 surface->flags |= RADEON_SURF_SET(RADEON_SURF_TYPE_1D_ARRAY, TYPE);
170 surface->array_size = ptex->array_size;
171 break;
172 case PIPE_TEXTURE_2D_ARRAY:
173 case PIPE_TEXTURE_CUBE_ARRAY: /* cube array layout like 2d array */
174 surface->flags |= RADEON_SURF_SET(RADEON_SURF_TYPE_2D_ARRAY, TYPE);
175 surface->array_size = ptex->array_size;
176 break;
177 case PIPE_TEXTURE_CUBE:
178 surface->flags |= RADEON_SURF_SET(RADEON_SURF_TYPE_CUBEMAP, TYPE);
179 break;
180 case PIPE_BUFFER:
181 default:
182 return -EINVAL;
183 }
184 if (ptex->bind & PIPE_BIND_SCANOUT) {
185 surface->flags |= RADEON_SURF_SCANOUT;
186 }
187
188 if (!is_flushed_depth && is_depth) {
189 surface->flags |= RADEON_SURF_ZBUFFER;
190
191 if (is_stencil) {
192 surface->flags |= RADEON_SURF_SBUFFER |
193 RADEON_SURF_HAS_SBUFFER_MIPTREE;
194 }
195 }
196 if (rscreen->chip_class >= SI) {
197 surface->flags |= RADEON_SURF_HAS_TILE_MODE_INDEX;
198 }
199 return 0;
200 }
201
202 static int r600_setup_surface(struct pipe_screen *screen,
203 struct r600_texture *rtex,
204 unsigned pitch_in_bytes_override)
205 {
206 struct r600_common_screen *rscreen = (struct r600_common_screen*)screen;
207 int r;
208
209 r = rscreen->ws->surface_init(rscreen->ws, &rtex->surface);
210 if (r) {
211 return r;
212 }
213
214 rtex->size = rtex->surface.bo_size;
215
216 if (pitch_in_bytes_override && pitch_in_bytes_override != rtex->surface.level[0].pitch_bytes) {
217 /* old ddx on evergreen over estimate alignment for 1d, only 1 level
218 * for those
219 */
220 rtex->surface.level[0].nblk_x = pitch_in_bytes_override / rtex->surface.bpe;
221 rtex->surface.level[0].pitch_bytes = pitch_in_bytes_override;
222 rtex->surface.level[0].slice_size = pitch_in_bytes_override * rtex->surface.level[0].nblk_y;
223 if (rtex->surface.flags & RADEON_SURF_SBUFFER) {
224 rtex->surface.stencil_offset =
225 rtex->surface.stencil_level[0].offset = rtex->surface.level[0].slice_size;
226 }
227 }
228 return 0;
229 }
230
231 static boolean r600_texture_get_handle(struct pipe_screen* screen,
232 struct pipe_resource *ptex,
233 struct winsys_handle *whandle)
234 {
235 struct r600_texture *rtex = (struct r600_texture*)ptex;
236 struct r600_resource *resource = &rtex->resource;
237 struct radeon_surface *surface = &rtex->surface;
238 struct r600_common_screen *rscreen = (struct r600_common_screen*)screen;
239
240 rscreen->ws->buffer_set_tiling(resource->buf,
241 NULL,
242 surface->level[0].mode >= RADEON_SURF_MODE_1D ?
243 RADEON_LAYOUT_TILED : RADEON_LAYOUT_LINEAR,
244 surface->level[0].mode >= RADEON_SURF_MODE_2D ?
245 RADEON_LAYOUT_TILED : RADEON_LAYOUT_LINEAR,
246 surface->bankw, surface->bankh,
247 surface->tile_split,
248 surface->stencil_tile_split,
249 surface->mtilea,
250 surface->level[0].pitch_bytes,
251 (surface->flags & RADEON_SURF_SCANOUT) != 0);
252
253 return rscreen->ws->buffer_get_handle(resource->buf,
254 surface->level[0].pitch_bytes, whandle);
255 }
256
257 static void r600_texture_destroy(struct pipe_screen *screen,
258 struct pipe_resource *ptex)
259 {
260 struct r600_texture *rtex = (struct r600_texture*)ptex;
261 struct r600_resource *resource = &rtex->resource;
262
263 if (rtex->flushed_depth_texture)
264 pipe_resource_reference((struct pipe_resource **)&rtex->flushed_depth_texture, NULL);
265
266 pipe_resource_reference((struct pipe_resource**)&rtex->htile_buffer, NULL);
267 if (rtex->cmask_buffer != &rtex->resource) {
268 pipe_resource_reference((struct pipe_resource**)&rtex->cmask_buffer, NULL);
269 }
270 pb_reference(&resource->buf, NULL);
271 FREE(rtex);
272 }
273
274 static const struct u_resource_vtbl r600_texture_vtbl;
275
276 /* The number of samples can be specified independently of the texture. */
277 void r600_texture_get_fmask_info(struct r600_common_screen *rscreen,
278 struct r600_texture *rtex,
279 unsigned nr_samples,
280 struct r600_fmask_info *out)
281 {
282 /* FMASK is allocated like an ordinary texture. */
283 struct radeon_surface fmask = rtex->surface;
284
285 memset(out, 0, sizeof(*out));
286
287 fmask.bo_alignment = 0;
288 fmask.bo_size = 0;
289 fmask.nsamples = 1;
290 fmask.flags |= RADEON_SURF_FMASK;
291
292 /* Force 2D tiling if it wasn't set. This may occur when creating
293 * FMASK for MSAA resolve on R6xx. On R6xx, the single-sample
294 * destination buffer must have an FMASK too. */
295 fmask.flags = RADEON_SURF_CLR(fmask.flags, MODE);
296 fmask.flags |= RADEON_SURF_SET(RADEON_SURF_MODE_2D, MODE);
297
298 if (rscreen->chip_class >= SI) {
299 fmask.flags |= RADEON_SURF_HAS_TILE_MODE_INDEX;
300 }
301
302 switch (nr_samples) {
303 case 2:
304 case 4:
305 fmask.bpe = 1;
306 if (rscreen->chip_class <= CAYMAN) {
307 fmask.bankh = 4;
308 }
309 break;
310 case 8:
311 fmask.bpe = 4;
312 break;
313 default:
314 R600_ERR("Invalid sample count for FMASK allocation.\n");
315 return;
316 }
317
318 /* Overallocate FMASK on R600-R700 to fix colorbuffer corruption.
319 * This can be fixed by writing a separate FMASK allocator specifically
320 * for R600-R700 asics. */
321 if (rscreen->chip_class <= R700) {
322 fmask.bpe *= 2;
323 }
324
325 if (rscreen->ws->surface_init(rscreen->ws, &fmask)) {
326 R600_ERR("Got error in surface_init while allocating FMASK.\n");
327 return;
328 }
329
330 assert(fmask.level[0].mode == RADEON_SURF_MODE_2D);
331
332 out->slice_tile_max = (fmask.level[0].nblk_x * fmask.level[0].nblk_y) / 64;
333 if (out->slice_tile_max)
334 out->slice_tile_max -= 1;
335
336 out->tile_mode_index = fmask.tiling_index[0];
337 out->pitch = fmask.level[0].nblk_x;
338 out->bank_height = fmask.bankh;
339 out->alignment = MAX2(256, fmask.bo_alignment);
340 out->size = fmask.bo_size;
341 }
342
343 static void r600_texture_allocate_fmask(struct r600_common_screen *rscreen,
344 struct r600_texture *rtex)
345 {
346 r600_texture_get_fmask_info(rscreen, rtex,
347 rtex->resource.b.b.nr_samples, &rtex->fmask);
348
349 rtex->fmask.offset = align(rtex->size, rtex->fmask.alignment);
350 rtex->size = rtex->fmask.offset + rtex->fmask.size;
351 }
352
353 void r600_texture_get_cmask_info(struct r600_common_screen *rscreen,
354 struct r600_texture *rtex,
355 struct r600_cmask_info *out)
356 {
357 unsigned cmask_tile_width = 8;
358 unsigned cmask_tile_height = 8;
359 unsigned cmask_tile_elements = cmask_tile_width * cmask_tile_height;
360 unsigned element_bits = 4;
361 unsigned cmask_cache_bits = 1024;
362 unsigned num_pipes = rscreen->tiling_info.num_channels;
363 unsigned pipe_interleave_bytes = rscreen->tiling_info.group_bytes;
364
365 unsigned elements_per_macro_tile = (cmask_cache_bits / element_bits) * num_pipes;
366 unsigned pixels_per_macro_tile = elements_per_macro_tile * cmask_tile_elements;
367 unsigned sqrt_pixels_per_macro_tile = sqrt(pixels_per_macro_tile);
368 unsigned macro_tile_width = util_next_power_of_two(sqrt_pixels_per_macro_tile);
369 unsigned macro_tile_height = pixels_per_macro_tile / macro_tile_width;
370
371 unsigned pitch_elements = align(rtex->surface.npix_x, macro_tile_width);
372 unsigned height = align(rtex->surface.npix_y, macro_tile_height);
373
374 unsigned base_align = num_pipes * pipe_interleave_bytes;
375 unsigned slice_bytes =
376 ((pitch_elements * height * element_bits + 7) / 8) / cmask_tile_elements;
377
378 assert(macro_tile_width % 128 == 0);
379 assert(macro_tile_height % 128 == 0);
380
381 out->slice_tile_max = ((pitch_elements * height) / (128*128)) - 1;
382 out->alignment = MAX2(256, base_align);
383 out->size = (util_max_layer(&rtex->resource.b.b, 0) + 1) *
384 align(slice_bytes, base_align);
385 }
386
387 static void si_texture_get_cmask_info(struct r600_common_screen *rscreen,
388 struct r600_texture *rtex,
389 struct r600_cmask_info *out)
390 {
391 unsigned pipe_interleave_bytes = rscreen->tiling_info.group_bytes;
392 unsigned num_pipes = rscreen->tiling_info.num_channels;
393 unsigned cl_width, cl_height;
394
395 switch (num_pipes) {
396 case 2:
397 cl_width = 32;
398 cl_height = 16;
399 break;
400 case 4:
401 cl_width = 32;
402 cl_height = 32;
403 break;
404 case 8:
405 cl_width = 64;
406 cl_height = 32;
407 break;
408 case 16: /* Hawaii */
409 cl_width = 64;
410 cl_height = 64;
411 break;
412 default:
413 assert(0);
414 return;
415 }
416
417 unsigned base_align = num_pipes * pipe_interleave_bytes;
418
419 unsigned width = align(rtex->surface.npix_x, cl_width*8);
420 unsigned height = align(rtex->surface.npix_y, cl_height*8);
421 unsigned slice_elements = (width * height) / (8*8);
422
423 /* Each element of CMASK is a nibble. */
424 unsigned slice_bytes = slice_elements / 2;
425
426 out->slice_tile_max = (width * height) / (128*128);
427 if (out->slice_tile_max)
428 out->slice_tile_max -= 1;
429
430 out->alignment = MAX2(256, base_align);
431 out->size = (util_max_layer(&rtex->resource.b.b, 0) + 1) *
432 align(slice_bytes, base_align);
433 }
434
435 static void r600_texture_allocate_cmask(struct r600_common_screen *rscreen,
436 struct r600_texture *rtex)
437 {
438 if (rscreen->chip_class >= SI) {
439 si_texture_get_cmask_info(rscreen, rtex, &rtex->cmask);
440 } else {
441 r600_texture_get_cmask_info(rscreen, rtex, &rtex->cmask);
442 }
443
444 rtex->cmask.offset = align(rtex->size, rtex->cmask.alignment);
445 rtex->size = rtex->cmask.offset + rtex->cmask.size;
446
447 if (rscreen->chip_class >= SI)
448 rtex->cb_color_info |= SI_S_028C70_FAST_CLEAR(1);
449 else
450 rtex->cb_color_info |= EG_S_028C70_FAST_CLEAR(1);
451 }
452
453 static void r600_texture_alloc_cmask_separate(struct r600_common_screen *rscreen,
454 struct r600_texture *rtex)
455 {
456 if (rtex->cmask_buffer)
457 return;
458
459 assert(rtex->cmask.size == 0);
460
461 if (rscreen->chip_class >= SI) {
462 si_texture_get_cmask_info(rscreen, rtex, &rtex->cmask);
463 } else {
464 r600_texture_get_cmask_info(rscreen, rtex, &rtex->cmask);
465 }
466
467 rtex->cmask_buffer = (struct r600_resource *)
468 pipe_buffer_create(&rscreen->b, PIPE_BIND_CUSTOM,
469 PIPE_USAGE_DEFAULT, rtex->cmask.size);
470 if (rtex->cmask_buffer == NULL) {
471 rtex->cmask.size = 0;
472 return;
473 }
474
475 /* update colorbuffer state bits */
476 rtex->cmask.base_address_reg = rtex->cmask_buffer->gpu_address >> 8;
477
478 if (rscreen->chip_class >= SI)
479 rtex->cb_color_info |= SI_S_028C70_FAST_CLEAR(1);
480 else
481 rtex->cb_color_info |= EG_S_028C70_FAST_CLEAR(1);
482 }
483
484 static unsigned si_texture_htile_alloc_size(struct r600_common_screen *rscreen,
485 struct r600_texture *rtex)
486 {
487 unsigned cl_width, cl_height, width, height;
488 unsigned slice_elements, slice_bytes, pipe_interleave_bytes, base_align;
489 unsigned num_pipes = rscreen->tiling_info.num_channels;
490
491 /* HTILE is broken with 1D tiling on old kernels and CIK. */
492 if (rtex->surface.level[0].mode == RADEON_SURF_MODE_1D &&
493 rscreen->chip_class >= CIK && rscreen->info.drm_minor < 38)
494 return 0;
495
496 switch (num_pipes) {
497 case 2:
498 cl_width = 32;
499 cl_height = 32;
500 break;
501 case 4:
502 cl_width = 64;
503 cl_height = 32;
504 break;
505 case 8:
506 cl_width = 64;
507 cl_height = 64;
508 break;
509 case 16:
510 cl_width = 128;
511 cl_height = 64;
512 break;
513 default:
514 assert(0);
515 return 0;
516 }
517
518 width = align(rtex->surface.npix_x, cl_width * 8);
519 height = align(rtex->surface.npix_y, cl_height * 8);
520
521 slice_elements = (width * height) / (8 * 8);
522 slice_bytes = slice_elements * 4;
523
524 pipe_interleave_bytes = rscreen->tiling_info.group_bytes;
525 base_align = num_pipes * pipe_interleave_bytes;
526
527 return (util_max_layer(&rtex->resource.b.b, 0) + 1) *
528 align(slice_bytes, base_align);
529 }
530
531 static unsigned r600_texture_htile_alloc_size(struct r600_common_screen *rscreen,
532 struct r600_texture *rtex)
533 {
534 unsigned sw = rtex->surface.level[0].nblk_x * rtex->surface.blk_w;
535 unsigned sh = rtex->surface.level[0].nblk_y * rtex->surface.blk_h;
536 unsigned npipes = rscreen->info.r600_num_tile_pipes;
537 unsigned htile_size;
538
539 /* XXX also use it for other texture targets */
540 if (rscreen->info.drm_minor < 26 ||
541 rtex->resource.b.b.target != PIPE_TEXTURE_2D ||
542 rtex->surface.level[0].nblk_x < 32 ||
543 rtex->surface.level[0].nblk_y < 32) {
544 return 0;
545 }
546
547 /* HW bug on R6xx. */
548 if (rscreen->chip_class == R600 &&
549 (rtex->surface.level[0].npix_x > 7680 ||
550 rtex->surface.level[0].npix_y > 7680))
551 return 0;
552
553 /* this alignment and htile size only apply to linear htile buffer */
554 sw = align(sw, 16 << 3);
555 sh = align(sh, npipes << 3);
556 htile_size = (sw >> 3) * (sh >> 3) * 4;
557 /* must be aligned with 2K * npipes */
558 htile_size = align(htile_size, (2 << 10) * npipes);
559 return htile_size;
560 }
561
562 static void r600_texture_allocate_htile(struct r600_common_screen *rscreen,
563 struct r600_texture *rtex)
564 {
565 unsigned htile_size;
566 if (rscreen->chip_class >= SI) {
567 htile_size = si_texture_htile_alloc_size(rscreen, rtex);
568 } else {
569 htile_size = r600_texture_htile_alloc_size(rscreen, rtex);
570 }
571
572 if (!htile_size)
573 return;
574
575 /* XXX don't allocate it separately */
576 rtex->htile_buffer = (struct r600_resource*)
577 pipe_buffer_create(&rscreen->b, PIPE_BIND_CUSTOM,
578 PIPE_USAGE_DEFAULT, htile_size);
579 if (rtex->htile_buffer == NULL) {
580 /* this is not a fatal error as we can still keep rendering
581 * without htile buffer */
582 R600_ERR("Failed to create buffer object for htile buffer.\n");
583 } else {
584 r600_screen_clear_buffer(rscreen, &rtex->htile_buffer->b.b, 0, htile_size, 0);
585 }
586 }
587
588 /* Common processing for r600_texture_create and r600_texture_from_handle */
589 static struct r600_texture *
590 r600_texture_create_object(struct pipe_screen *screen,
591 const struct pipe_resource *base,
592 unsigned pitch_in_bytes_override,
593 struct pb_buffer *buf,
594 struct radeon_surface *surface)
595 {
596 struct r600_texture *rtex;
597 struct r600_resource *resource;
598 struct r600_common_screen *rscreen = (struct r600_common_screen*)screen;
599
600 rtex = CALLOC_STRUCT(r600_texture);
601 if (rtex == NULL)
602 return NULL;
603
604 resource = &rtex->resource;
605 resource->b.b = *base;
606 resource->b.vtbl = &r600_texture_vtbl;
607 pipe_reference_init(&resource->b.b.reference, 1);
608 resource->b.b.screen = screen;
609 rtex->pitch_override = pitch_in_bytes_override;
610
611 /* don't include stencil-only formats which we don't support for rendering */
612 rtex->is_depth = util_format_has_depth(util_format_description(rtex->resource.b.b.format));
613
614 rtex->surface = *surface;
615 if (r600_setup_surface(screen, rtex, pitch_in_bytes_override)) {
616 FREE(rtex);
617 return NULL;
618 }
619
620 /* Tiled depth textures utilize the non-displayable tile order.
621 * This must be done after r600_setup_surface.
622 * Applies to R600-Cayman. */
623 rtex->non_disp_tiling = rtex->is_depth && rtex->surface.level[0].mode >= RADEON_SURF_MODE_1D;
624
625 if (rtex->is_depth) {
626 if (!(base->flags & (R600_RESOURCE_FLAG_TRANSFER |
627 R600_RESOURCE_FLAG_FLUSHED_DEPTH)) &&
628 (rscreen->debug_flags & DBG_HYPERZ)) {
629
630 r600_texture_allocate_htile(rscreen, rtex);
631 }
632 } else {
633 if (base->nr_samples > 1) {
634 if (!buf) {
635 r600_texture_allocate_fmask(rscreen, rtex);
636 r600_texture_allocate_cmask(rscreen, rtex);
637 rtex->cmask_buffer = &rtex->resource;
638 }
639 if (!rtex->fmask.size || !rtex->cmask.size) {
640 FREE(rtex);
641 return NULL;
642 }
643 }
644 }
645
646 /* Now create the backing buffer. */
647 if (!buf) {
648 if (!r600_init_resource(rscreen, resource, rtex->size,
649 rtex->surface.bo_alignment, TRUE)) {
650 FREE(rtex);
651 return NULL;
652 }
653 } else {
654 resource->buf = buf;
655 resource->cs_buf = rscreen->ws->buffer_get_cs_handle(buf);
656 resource->gpu_address = rscreen->ws->buffer_get_virtual_address(resource->cs_buf);
657 resource->domains = rscreen->ws->buffer_get_initial_domain(resource->cs_buf);
658 }
659
660 if (rtex->cmask.size) {
661 /* Initialize the cmask to 0xCC (= compressed state). */
662 r600_screen_clear_buffer(rscreen, &rtex->cmask_buffer->b.b,
663 rtex->cmask.offset, rtex->cmask.size, 0xCCCCCCCC);
664 }
665
666 /* Initialize the CMASK base register value. */
667 rtex->cmask.base_address_reg =
668 (rtex->resource.gpu_address + rtex->cmask.offset) >> 8;
669
670 if (rscreen->debug_flags & DBG_VM) {
671 fprintf(stderr, "VM start=0x%"PRIX64" end=0x%"PRIX64" | Texture %ix%ix%i, %i levels, %i samples, %s\n",
672 rtex->resource.gpu_address,
673 rtex->resource.gpu_address + rtex->resource.buf->size,
674 base->width0, base->height0, util_max_layer(base, 0)+1, base->last_level+1,
675 base->nr_samples ? base->nr_samples : 1, util_format_short_name(base->format));
676 }
677
678 if (rscreen->debug_flags & DBG_TEX ||
679 (rtex->resource.b.b.last_level > 0 && rscreen->debug_flags & DBG_TEXMIP)) {
680 printf("Texture: npix_x=%u, npix_y=%u, npix_z=%u, blk_w=%u, "
681 "blk_h=%u, blk_d=%u, array_size=%u, last_level=%u, "
682 "bpe=%u, nsamples=%u, flags=0x%x, %s\n",
683 rtex->surface.npix_x, rtex->surface.npix_y,
684 rtex->surface.npix_z, rtex->surface.blk_w,
685 rtex->surface.blk_h, rtex->surface.blk_d,
686 rtex->surface.array_size, rtex->surface.last_level,
687 rtex->surface.bpe, rtex->surface.nsamples,
688 rtex->surface.flags, util_format_short_name(base->format));
689 for (int i = 0; i <= rtex->surface.last_level; i++) {
690 printf(" L %i: offset=%"PRIu64", slice_size=%"PRIu64", npix_x=%u, "
691 "npix_y=%u, npix_z=%u, nblk_x=%u, nblk_y=%u, "
692 "nblk_z=%u, pitch_bytes=%u, mode=%u\n",
693 i, rtex->surface.level[i].offset,
694 rtex->surface.level[i].slice_size,
695 u_minify(rtex->resource.b.b.width0, i),
696 u_minify(rtex->resource.b.b.height0, i),
697 u_minify(rtex->resource.b.b.depth0, i),
698 rtex->surface.level[i].nblk_x,
699 rtex->surface.level[i].nblk_y,
700 rtex->surface.level[i].nblk_z,
701 rtex->surface.level[i].pitch_bytes,
702 rtex->surface.level[i].mode);
703 }
704 if (rtex->surface.flags & RADEON_SURF_SBUFFER) {
705 for (int i = 0; i <= rtex->surface.last_level; i++) {
706 printf(" S %i: offset=%"PRIu64", slice_size=%"PRIu64", npix_x=%u, "
707 "npix_y=%u, npix_z=%u, nblk_x=%u, nblk_y=%u, "
708 "nblk_z=%u, pitch_bytes=%u, mode=%u\n",
709 i, rtex->surface.stencil_level[i].offset,
710 rtex->surface.stencil_level[i].slice_size,
711 u_minify(rtex->resource.b.b.width0, i),
712 u_minify(rtex->resource.b.b.height0, i),
713 u_minify(rtex->resource.b.b.depth0, i),
714 rtex->surface.stencil_level[i].nblk_x,
715 rtex->surface.stencil_level[i].nblk_y,
716 rtex->surface.stencil_level[i].nblk_z,
717 rtex->surface.stencil_level[i].pitch_bytes,
718 rtex->surface.stencil_level[i].mode);
719 }
720 }
721 }
722 return rtex;
723 }
724
725 static unsigned r600_choose_tiling(struct r600_common_screen *rscreen,
726 const struct pipe_resource *templ)
727 {
728 const struct util_format_description *desc = util_format_description(templ->format);
729
730 /* MSAA resources must be 2D tiled. */
731 if (templ->nr_samples > 1)
732 return RADEON_SURF_MODE_2D;
733
734 /* Transfer resources should be linear. */
735 if (templ->flags & R600_RESOURCE_FLAG_TRANSFER)
736 return RADEON_SURF_MODE_LINEAR_ALIGNED;
737
738 /* Handle common candidates for the linear mode.
739 * Compressed textures must always be tiled. */
740 if (!(templ->flags & R600_RESOURCE_FLAG_FORCE_TILING) &&
741 !util_format_is_compressed(templ->format)) {
742 /* Not everything can be linear, so we cannot enforce it
743 * for all textures. */
744 if ((rscreen->debug_flags & DBG_NO_TILING) &&
745 (!util_format_is_depth_or_stencil(templ->format) ||
746 !(templ->flags & R600_RESOURCE_FLAG_FLUSHED_DEPTH)))
747 return RADEON_SURF_MODE_LINEAR_ALIGNED;
748
749 /* Tiling doesn't work with the 422 (SUBSAMPLED) formats on R600+. */
750 if (desc->layout == UTIL_FORMAT_LAYOUT_SUBSAMPLED)
751 return RADEON_SURF_MODE_LINEAR_ALIGNED;
752
753 /* Cursors are linear on SI.
754 * (XXX double-check, maybe also use RADEON_SURF_SCANOUT) */
755 if (rscreen->chip_class >= SI &&
756 (templ->bind & PIPE_BIND_CURSOR))
757 return RADEON_SURF_MODE_LINEAR_ALIGNED;
758
759 if (templ->bind & PIPE_BIND_LINEAR)
760 return RADEON_SURF_MODE_LINEAR_ALIGNED;
761
762 /* Textures with a very small height are recommended to be linear. */
763 if (templ->target == PIPE_TEXTURE_1D ||
764 templ->target == PIPE_TEXTURE_1D_ARRAY ||
765 templ->height0 <= 4)
766 return RADEON_SURF_MODE_LINEAR_ALIGNED;
767
768 /* Textures likely to be mapped often. */
769 if (templ->usage == PIPE_USAGE_STAGING ||
770 templ->usage == PIPE_USAGE_STREAM)
771 return RADEON_SURF_MODE_LINEAR_ALIGNED;
772 }
773
774 /* Make small textures 1D tiled. */
775 if (templ->width0 <= 16 || templ->height0 <= 16 ||
776 (rscreen->debug_flags & DBG_NO_2D_TILING))
777 return RADEON_SURF_MODE_1D;
778
779 /* The allocator will switch to 1D if needed. */
780 return RADEON_SURF_MODE_2D;
781 }
782
783 struct pipe_resource *r600_texture_create(struct pipe_screen *screen,
784 const struct pipe_resource *templ)
785 {
786 struct r600_common_screen *rscreen = (struct r600_common_screen*)screen;
787 struct radeon_surface surface = {0};
788 int r;
789
790 r = r600_init_surface(rscreen, &surface, templ,
791 r600_choose_tiling(rscreen, templ),
792 templ->flags & R600_RESOURCE_FLAG_FLUSHED_DEPTH);
793 if (r) {
794 return NULL;
795 }
796 r = rscreen->ws->surface_best(rscreen->ws, &surface);
797 if (r) {
798 return NULL;
799 }
800 return (struct pipe_resource *)r600_texture_create_object(screen, templ,
801 0, NULL, &surface);
802 }
803
804 static struct pipe_resource *r600_texture_from_handle(struct pipe_screen *screen,
805 const struct pipe_resource *templ,
806 struct winsys_handle *whandle)
807 {
808 struct r600_common_screen *rscreen = (struct r600_common_screen*)screen;
809 struct pb_buffer *buf = NULL;
810 unsigned stride = 0;
811 unsigned array_mode;
812 enum radeon_bo_layout micro, macro;
813 struct radeon_surface surface;
814 bool scanout;
815 int r;
816
817 /* Support only 2D textures without mipmaps */
818 if ((templ->target != PIPE_TEXTURE_2D && templ->target != PIPE_TEXTURE_RECT) ||
819 templ->depth0 != 1 || templ->last_level != 0)
820 return NULL;
821
822 buf = rscreen->ws->buffer_from_handle(rscreen->ws, whandle, &stride);
823 if (!buf)
824 return NULL;
825
826 rscreen->ws->buffer_get_tiling(buf, &micro, &macro,
827 &surface.bankw, &surface.bankh,
828 &surface.tile_split,
829 &surface.stencil_tile_split,
830 &surface.mtilea, &scanout);
831
832 if (macro == RADEON_LAYOUT_TILED)
833 array_mode = RADEON_SURF_MODE_2D;
834 else if (micro == RADEON_LAYOUT_TILED)
835 array_mode = RADEON_SURF_MODE_1D;
836 else
837 array_mode = RADEON_SURF_MODE_LINEAR_ALIGNED;
838
839 r = r600_init_surface(rscreen, &surface, templ, array_mode, false);
840 if (r) {
841 return NULL;
842 }
843
844 if (scanout)
845 surface.flags |= RADEON_SURF_SCANOUT;
846
847 return (struct pipe_resource *)r600_texture_create_object(screen, templ,
848 stride, buf, &surface);
849 }
850
851 bool r600_init_flushed_depth_texture(struct pipe_context *ctx,
852 struct pipe_resource *texture,
853 struct r600_texture **staging)
854 {
855 struct r600_texture *rtex = (struct r600_texture*)texture;
856 struct pipe_resource resource;
857 struct r600_texture **flushed_depth_texture = staging ?
858 staging : &rtex->flushed_depth_texture;
859
860 if (!staging && rtex->flushed_depth_texture)
861 return true; /* it's ready */
862
863 resource.target = texture->target;
864 resource.format = texture->format;
865 resource.width0 = texture->width0;
866 resource.height0 = texture->height0;
867 resource.depth0 = texture->depth0;
868 resource.array_size = texture->array_size;
869 resource.last_level = texture->last_level;
870 resource.nr_samples = texture->nr_samples;
871 resource.usage = staging ? PIPE_USAGE_STAGING : PIPE_USAGE_DEFAULT;
872 resource.bind = texture->bind & ~PIPE_BIND_DEPTH_STENCIL;
873 resource.flags = texture->flags | R600_RESOURCE_FLAG_FLUSHED_DEPTH;
874
875 if (staging)
876 resource.flags |= R600_RESOURCE_FLAG_TRANSFER;
877
878 *flushed_depth_texture = (struct r600_texture *)ctx->screen->resource_create(ctx->screen, &resource);
879 if (*flushed_depth_texture == NULL) {
880 R600_ERR("failed to create temporary texture to hold flushed depth\n");
881 return false;
882 }
883
884 (*flushed_depth_texture)->is_flushing_texture = TRUE;
885 (*flushed_depth_texture)->non_disp_tiling = false;
886 return true;
887 }
888
889 /**
890 * Initialize the pipe_resource descriptor to be of the same size as the box,
891 * which is supposed to hold a subregion of the texture "orig" at the given
892 * mipmap level.
893 */
894 static void r600_init_temp_resource_from_box(struct pipe_resource *res,
895 struct pipe_resource *orig,
896 const struct pipe_box *box,
897 unsigned level, unsigned flags)
898 {
899 memset(res, 0, sizeof(*res));
900 res->format = orig->format;
901 res->width0 = box->width;
902 res->height0 = box->height;
903 res->depth0 = 1;
904 res->array_size = 1;
905 res->usage = flags & R600_RESOURCE_FLAG_TRANSFER ? PIPE_USAGE_STAGING : PIPE_USAGE_DEFAULT;
906 res->flags = flags;
907
908 /* We must set the correct texture target and dimensions for a 3D box. */
909 if (box->depth > 1 && util_max_layer(orig, level) > 0)
910 res->target = orig->target;
911 else
912 res->target = PIPE_TEXTURE_2D;
913
914 switch (res->target) {
915 case PIPE_TEXTURE_1D_ARRAY:
916 case PIPE_TEXTURE_2D_ARRAY:
917 case PIPE_TEXTURE_CUBE_ARRAY:
918 res->array_size = box->depth;
919 break;
920 case PIPE_TEXTURE_3D:
921 res->depth0 = box->depth;
922 break;
923 default:;
924 }
925 }
926
927 static void *r600_texture_transfer_map(struct pipe_context *ctx,
928 struct pipe_resource *texture,
929 unsigned level,
930 unsigned usage,
931 const struct pipe_box *box,
932 struct pipe_transfer **ptransfer)
933 {
934 struct r600_common_context *rctx = (struct r600_common_context*)ctx;
935 struct r600_texture *rtex = (struct r600_texture*)texture;
936 struct r600_transfer *trans;
937 boolean use_staging_texture = FALSE;
938 struct r600_resource *buf;
939 unsigned offset = 0;
940 char *map;
941
942 /* We cannot map a tiled texture directly because the data is
943 * in a different order, therefore we do detiling using a blit.
944 *
945 * Also, use a temporary in GTT memory for read transfers, as
946 * the CPU is much happier reading out of cached system memory
947 * than uncached VRAM.
948 */
949 if (rtex->surface.level[level].mode >= RADEON_SURF_MODE_1D)
950 use_staging_texture = TRUE;
951
952 /* Untiled buffers in VRAM, which is slow for CPU reads */
953 if ((usage & PIPE_TRANSFER_READ) && !(usage & PIPE_TRANSFER_MAP_DIRECTLY) &&
954 (rtex->resource.domains == RADEON_DOMAIN_VRAM)) {
955 use_staging_texture = TRUE;
956 }
957
958 /* Use a staging texture for uploads if the underlying BO is busy. */
959 if (!(usage & PIPE_TRANSFER_READ) &&
960 (r600_rings_is_buffer_referenced(rctx, rtex->resource.cs_buf, RADEON_USAGE_READWRITE) ||
961 rctx->ws->buffer_is_busy(rtex->resource.buf, RADEON_USAGE_READWRITE))) {
962 use_staging_texture = TRUE;
963 }
964
965 if (texture->flags & R600_RESOURCE_FLAG_TRANSFER) {
966 use_staging_texture = FALSE;
967 }
968
969 if (use_staging_texture && (usage & PIPE_TRANSFER_MAP_DIRECTLY)) {
970 return NULL;
971 }
972
973 trans = CALLOC_STRUCT(r600_transfer);
974 if (trans == NULL)
975 return NULL;
976 trans->transfer.resource = texture;
977 trans->transfer.level = level;
978 trans->transfer.usage = usage;
979 trans->transfer.box = *box;
980
981 if (rtex->is_depth) {
982 struct r600_texture *staging_depth;
983
984 if (rtex->resource.b.b.nr_samples > 1) {
985 /* MSAA depth buffers need to be converted to single sample buffers.
986 *
987 * Mapping MSAA depth buffers can occur if ReadPixels is called
988 * with a multisample GLX visual.
989 *
990 * First downsample the depth buffer to a temporary texture,
991 * then decompress the temporary one to staging.
992 *
993 * Only the region being mapped is transfered.
994 */
995 struct pipe_resource resource;
996
997 r600_init_temp_resource_from_box(&resource, texture, box, level, 0);
998
999 if (!r600_init_flushed_depth_texture(ctx, &resource, &staging_depth)) {
1000 R600_ERR("failed to create temporary texture to hold untiled copy\n");
1001 FREE(trans);
1002 return NULL;
1003 }
1004
1005 if (usage & PIPE_TRANSFER_READ) {
1006 struct pipe_resource *temp = ctx->screen->resource_create(ctx->screen, &resource);
1007
1008 r600_copy_region_with_blit(ctx, temp, 0, 0, 0, 0, texture, level, box);
1009 rctx->blit_decompress_depth(ctx, (struct r600_texture*)temp, staging_depth,
1010 0, 0, 0, box->depth, 0, 0);
1011 pipe_resource_reference((struct pipe_resource**)&temp, NULL);
1012 }
1013 }
1014 else {
1015 /* XXX: only readback the rectangle which is being mapped? */
1016 /* XXX: when discard is true, no need to read back from depth texture */
1017 if (!r600_init_flushed_depth_texture(ctx, texture, &staging_depth)) {
1018 R600_ERR("failed to create temporary texture to hold untiled copy\n");
1019 FREE(trans);
1020 return NULL;
1021 }
1022
1023 rctx->blit_decompress_depth(ctx, rtex, staging_depth,
1024 level, level,
1025 box->z, box->z + box->depth - 1,
1026 0, 0);
1027
1028 offset = r600_texture_get_offset(staging_depth, level, box);
1029 }
1030
1031 trans->transfer.stride = staging_depth->surface.level[level].pitch_bytes;
1032 trans->transfer.layer_stride = staging_depth->surface.level[level].slice_size;
1033 trans->staging = (struct r600_resource*)staging_depth;
1034 } else if (use_staging_texture) {
1035 struct pipe_resource resource;
1036 struct r600_texture *staging;
1037
1038 r600_init_temp_resource_from_box(&resource, texture, box, level,
1039 R600_RESOURCE_FLAG_TRANSFER);
1040 resource.usage = (usage & PIPE_TRANSFER_READ) ?
1041 PIPE_USAGE_STAGING : PIPE_USAGE_STREAM;
1042
1043 /* Create the temporary texture. */
1044 staging = (struct r600_texture*)ctx->screen->resource_create(ctx->screen, &resource);
1045 if (staging == NULL) {
1046 R600_ERR("failed to create temporary texture to hold untiled copy\n");
1047 FREE(trans);
1048 return NULL;
1049 }
1050 trans->staging = &staging->resource;
1051 trans->transfer.stride = staging->surface.level[0].pitch_bytes;
1052 trans->transfer.layer_stride = staging->surface.level[0].slice_size;
1053 if (usage & PIPE_TRANSFER_READ) {
1054 r600_copy_to_staging_texture(ctx, trans);
1055 }
1056 } else {
1057 /* the resource is mapped directly */
1058 trans->transfer.stride = rtex->surface.level[level].pitch_bytes;
1059 trans->transfer.layer_stride = rtex->surface.level[level].slice_size;
1060 offset = r600_texture_get_offset(rtex, level, box);
1061 }
1062
1063 if (trans->staging) {
1064 buf = trans->staging;
1065 if (!rtex->is_depth && !(usage & PIPE_TRANSFER_READ))
1066 usage |= PIPE_TRANSFER_UNSYNCHRONIZED;
1067 } else {
1068 buf = &rtex->resource;
1069 }
1070
1071 if (!(map = r600_buffer_map_sync_with_rings(rctx, buf, usage))) {
1072 pipe_resource_reference((struct pipe_resource**)&trans->staging, NULL);
1073 FREE(trans);
1074 return NULL;
1075 }
1076
1077 *ptransfer = &trans->transfer;
1078 return map + offset;
1079 }
1080
1081 static void r600_texture_transfer_unmap(struct pipe_context *ctx,
1082 struct pipe_transfer* transfer)
1083 {
1084 struct r600_transfer *rtransfer = (struct r600_transfer*)transfer;
1085 struct r600_common_context *rctx = (struct r600_common_context*)ctx;
1086 struct radeon_winsys_cs_handle *buf;
1087 struct pipe_resource *texture = transfer->resource;
1088 struct r600_texture *rtex = (struct r600_texture*)texture;
1089
1090 if (rtransfer->staging) {
1091 buf = rtransfer->staging->cs_buf;
1092 } else {
1093 buf = r600_resource(transfer->resource)->cs_buf;
1094 }
1095 rctx->ws->buffer_unmap(buf);
1096
1097 if ((transfer->usage & PIPE_TRANSFER_WRITE) && rtransfer->staging) {
1098 if (rtex->is_depth && rtex->resource.b.b.nr_samples <= 1) {
1099 ctx->resource_copy_region(ctx, texture, transfer->level,
1100 transfer->box.x, transfer->box.y, transfer->box.z,
1101 &rtransfer->staging->b.b, transfer->level,
1102 &transfer->box);
1103 } else {
1104 r600_copy_from_staging_texture(ctx, rtransfer);
1105 }
1106 }
1107
1108 if (rtransfer->staging)
1109 pipe_resource_reference((struct pipe_resource**)&rtransfer->staging, NULL);
1110
1111 FREE(transfer);
1112 }
1113
1114 static const struct u_resource_vtbl r600_texture_vtbl =
1115 {
1116 NULL, /* get_handle */
1117 r600_texture_destroy, /* resource_destroy */
1118 r600_texture_transfer_map, /* transfer_map */
1119 NULL, /* transfer_flush_region */
1120 r600_texture_transfer_unmap, /* transfer_unmap */
1121 NULL /* transfer_inline_write */
1122 };
1123
1124 struct pipe_surface *r600_create_surface_custom(struct pipe_context *pipe,
1125 struct pipe_resource *texture,
1126 const struct pipe_surface *templ,
1127 unsigned width, unsigned height)
1128 {
1129 struct r600_surface *surface = CALLOC_STRUCT(r600_surface);
1130
1131 if (surface == NULL)
1132 return NULL;
1133
1134 assert(templ->u.tex.first_layer <= util_max_layer(texture, templ->u.tex.level));
1135 assert(templ->u.tex.last_layer <= util_max_layer(texture, templ->u.tex.level));
1136
1137 pipe_reference_init(&surface->base.reference, 1);
1138 pipe_resource_reference(&surface->base.texture, texture);
1139 surface->base.context = pipe;
1140 surface->base.format = templ->format;
1141 surface->base.width = width;
1142 surface->base.height = height;
1143 surface->base.u = templ->u;
1144 return &surface->base;
1145 }
1146
1147 static struct pipe_surface *r600_create_surface(struct pipe_context *pipe,
1148 struct pipe_resource *tex,
1149 const struct pipe_surface *templ)
1150 {
1151 unsigned level = templ->u.tex.level;
1152
1153 return r600_create_surface_custom(pipe, tex, templ,
1154 u_minify(tex->width0, level),
1155 u_minify(tex->height0, level));
1156 }
1157
1158 static void r600_surface_destroy(struct pipe_context *pipe,
1159 struct pipe_surface *surface)
1160 {
1161 struct r600_surface *surf = (struct r600_surface*)surface;
1162 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_fmask, NULL);
1163 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_cmask, NULL);
1164 pipe_resource_reference(&surface->texture, NULL);
1165 FREE(surface);
1166 }
1167
1168 unsigned r600_translate_colorswap(enum pipe_format format)
1169 {
1170 const struct util_format_description *desc = util_format_description(format);
1171
1172 #define HAS_SWIZZLE(chan,swz) (desc->swizzle[chan] == UTIL_FORMAT_SWIZZLE_##swz)
1173
1174 if (format == PIPE_FORMAT_R11G11B10_FLOAT) /* isn't plain */
1175 return V_0280A0_SWAP_STD;
1176
1177 if (desc->layout != UTIL_FORMAT_LAYOUT_PLAIN)
1178 return ~0U;
1179
1180 switch (desc->nr_channels) {
1181 case 1:
1182 if (HAS_SWIZZLE(0,X))
1183 return V_0280A0_SWAP_STD; /* X___ */
1184 else if (HAS_SWIZZLE(3,X))
1185 return V_0280A0_SWAP_ALT_REV; /* ___X */
1186 break;
1187 case 2:
1188 if ((HAS_SWIZZLE(0,X) && HAS_SWIZZLE(1,Y)) ||
1189 (HAS_SWIZZLE(0,X) && HAS_SWIZZLE(1,NONE)) ||
1190 (HAS_SWIZZLE(0,NONE) && HAS_SWIZZLE(1,Y)))
1191 return V_0280A0_SWAP_STD; /* XY__ */
1192 else if ((HAS_SWIZZLE(0,Y) && HAS_SWIZZLE(1,X)) ||
1193 (HAS_SWIZZLE(0,Y) && HAS_SWIZZLE(1,NONE)) ||
1194 (HAS_SWIZZLE(0,NONE) && HAS_SWIZZLE(1,X)))
1195 return V_0280A0_SWAP_STD_REV; /* YX__ */
1196 else if (HAS_SWIZZLE(0,X) && HAS_SWIZZLE(3,Y))
1197 return V_0280A0_SWAP_ALT; /* X__Y */
1198 else if (HAS_SWIZZLE(0,Y) && HAS_SWIZZLE(3,X))
1199 return V_0280A0_SWAP_ALT_REV; /* Y__X */
1200 break;
1201 case 3:
1202 if (HAS_SWIZZLE(0,X))
1203 return V_0280A0_SWAP_STD; /* XYZ */
1204 else if (HAS_SWIZZLE(0,Z))
1205 return V_0280A0_SWAP_STD_REV; /* ZYX */
1206 break;
1207 case 4:
1208 /* check the middle channels, the 1st and 4th channel can be NONE */
1209 if (HAS_SWIZZLE(1,Y) && HAS_SWIZZLE(2,Z))
1210 return V_0280A0_SWAP_STD; /* XYZW */
1211 else if (HAS_SWIZZLE(1,Z) && HAS_SWIZZLE(2,Y))
1212 return V_0280A0_SWAP_STD_REV; /* WZYX */
1213 else if (HAS_SWIZZLE(1,Y) && HAS_SWIZZLE(2,X))
1214 return V_0280A0_SWAP_ALT; /* ZYXW */
1215 else if (HAS_SWIZZLE(1,X) && HAS_SWIZZLE(2,Y))
1216 return V_0280A0_SWAP_ALT_REV; /* WXYZ */
1217 break;
1218 }
1219 return ~0U;
1220 }
1221
1222 static void evergreen_set_clear_color(struct r600_texture *rtex,
1223 enum pipe_format surface_format,
1224 const union pipe_color_union *color)
1225 {
1226 union util_color uc;
1227
1228 memset(&uc, 0, sizeof(uc));
1229
1230 if (util_format_is_pure_uint(surface_format)) {
1231 util_format_write_4ui(surface_format, color->ui, 0, &uc, 0, 0, 0, 1, 1);
1232 } else if (util_format_is_pure_sint(surface_format)) {
1233 util_format_write_4i(surface_format, color->i, 0, &uc, 0, 0, 0, 1, 1);
1234 } else {
1235 util_pack_color(color->f, surface_format, &uc);
1236 }
1237
1238 memcpy(rtex->color_clear_value, &uc, 2 * sizeof(uint32_t));
1239 }
1240
1241 void evergreen_do_fast_color_clear(struct r600_common_context *rctx,
1242 struct pipe_framebuffer_state *fb,
1243 struct r600_atom *fb_state,
1244 unsigned *buffers,
1245 const union pipe_color_union *color)
1246 {
1247 int i;
1248
1249 if (rctx->current_render_cond)
1250 return;
1251
1252 for (i = 0; i < fb->nr_cbufs; i++) {
1253 struct r600_texture *tex;
1254 unsigned clear_bit = PIPE_CLEAR_COLOR0 << i;
1255
1256 if (!fb->cbufs[i])
1257 continue;
1258
1259 /* if this colorbuffer is not being cleared */
1260 if (!(*buffers & clear_bit))
1261 continue;
1262
1263 tex = (struct r600_texture *)fb->cbufs[i]->texture;
1264
1265 /* 128-bit formats are unusupported */
1266 if (util_format_get_blocksizebits(fb->cbufs[i]->format) > 64) {
1267 continue;
1268 }
1269
1270 /* the clear is allowed if all layers are bound */
1271 if (fb->cbufs[i]->u.tex.first_layer != 0 ||
1272 fb->cbufs[i]->u.tex.last_layer != util_max_layer(&tex->resource.b.b, 0)) {
1273 continue;
1274 }
1275
1276 /* cannot clear mipmapped textures */
1277 if (fb->cbufs[i]->texture->last_level != 0) {
1278 continue;
1279 }
1280
1281 /* only supported on tiled surfaces */
1282 if (tex->surface.level[0].mode < RADEON_SURF_MODE_1D) {
1283 continue;
1284 }
1285
1286 /* fast color clear with 1D tiling doesn't work on old kernels and CIK */
1287 if (tex->surface.level[0].mode == RADEON_SURF_MODE_1D &&
1288 rctx->chip_class >= CIK && rctx->screen->info.drm_minor < 38) {
1289 continue;
1290 }
1291
1292 /* ensure CMASK is enabled */
1293 r600_texture_alloc_cmask_separate(rctx->screen, tex);
1294 if (tex->cmask.size == 0) {
1295 continue;
1296 }
1297
1298 /* Do the fast clear. */
1299 evergreen_set_clear_color(tex, fb->cbufs[i]->format, color);
1300 rctx->clear_buffer(&rctx->b, &tex->cmask_buffer->b.b,
1301 tex->cmask.offset, tex->cmask.size, 0);
1302
1303 tex->dirty_level_mask |= 1 << fb->cbufs[i]->u.tex.level;
1304 fb_state->dirty = true;
1305 *buffers &= ~clear_bit;
1306 }
1307 }
1308
1309 void r600_init_screen_texture_functions(struct r600_common_screen *rscreen)
1310 {
1311 rscreen->b.resource_from_handle = r600_texture_from_handle;
1312 rscreen->b.resource_get_handle = r600_texture_get_handle;
1313 }
1314
1315 void r600_init_context_texture_functions(struct r600_common_context *rctx)
1316 {
1317 rctx->b.create_surface = r600_create_surface;
1318 rctx->b.surface_destroy = r600_surface_destroy;
1319 }