Merge ../mesa into vulkan
[mesa.git] / src / gallium / drivers / radeon / radeon_uvd.h
1 /**************************************************************************
2 *
3 * Copyright 2011 Advanced Micro Devices, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28 /*
29 * Authors:
30 * Christian König <christian.koenig@amd.com>
31 *
32 */
33
34 #ifndef RADEON_UVD_H
35 #define RADEON_UVD_H
36
37 #include "radeon/radeon_winsys.h"
38 #include "vl/vl_video_buffer.h"
39
40 /* UVD uses PM4 packet type 0 and 2 */
41 #define RUVD_PKT_TYPE_S(x) (((x) & 0x3) << 30)
42 #define RUVD_PKT_TYPE_G(x) (((x) >> 30) & 0x3)
43 #define RUVD_PKT_TYPE_C 0x3FFFFFFF
44 #define RUVD_PKT_COUNT_S(x) (((x) & 0x3FFF) << 16)
45 #define RUVD_PKT_COUNT_G(x) (((x) >> 16) & 0x3FFF)
46 #define RUVD_PKT_COUNT_C 0xC000FFFF
47 #define RUVD_PKT0_BASE_INDEX_S(x) (((x) & 0xFFFF) << 0)
48 #define RUVD_PKT0_BASE_INDEX_G(x) (((x) >> 0) & 0xFFFF)
49 #define RUVD_PKT0_BASE_INDEX_C 0xFFFF0000
50 #define RUVD_PKT0(index, count) (RUVD_PKT_TYPE_S(0) | RUVD_PKT0_BASE_INDEX_S(index) | RUVD_PKT_COUNT_S(count))
51 #define RUVD_PKT2() (RUVD_PKT_TYPE_S(2))
52
53 /* registers involved with UVD */
54 #define RUVD_GPCOM_VCPU_CMD 0xEF0C
55 #define RUVD_GPCOM_VCPU_DATA0 0xEF10
56 #define RUVD_GPCOM_VCPU_DATA1 0xEF14
57 #define RUVD_ENGINE_CNTL 0xEF18
58
59 /* UVD commands to VCPU */
60 #define RUVD_CMD_MSG_BUFFER 0x00000000
61 #define RUVD_CMD_DPB_BUFFER 0x00000001
62 #define RUVD_CMD_DECODING_TARGET_BUFFER 0x00000002
63 #define RUVD_CMD_FEEDBACK_BUFFER 0x00000003
64 #define RUVD_CMD_BITSTREAM_BUFFER 0x00000100
65 #define RUVD_CMD_ITSCALING_TABLE_BUFFER 0x00000204
66 #define RUVD_CMD_CONTEXT_BUFFER 0x00000206
67
68 /* UVD message types */
69 #define RUVD_MSG_CREATE 0
70 #define RUVD_MSG_DECODE 1
71 #define RUVD_MSG_DESTROY 2
72
73 /* UVD stream types */
74 #define RUVD_CODEC_H264 0x00000000
75 #define RUVD_CODEC_VC1 0x00000001
76 #define RUVD_CODEC_MPEG2 0x00000003
77 #define RUVD_CODEC_MPEG4 0x00000004
78 #define RUVD_CODEC_H264_PERF 0x00000007
79 #define RUVD_CODEC_H265 0x00000010
80
81 /* UVD decode target buffer tiling mode */
82 #define RUVD_TILE_LINEAR 0x00000000
83 #define RUVD_TILE_8X4 0x00000001
84 #define RUVD_TILE_8X8 0x00000002
85 #define RUVD_TILE_32AS8 0x00000003
86
87 /* UVD decode target buffer array mode */
88 #define RUVD_ARRAY_MODE_LINEAR 0x00000000
89 #define RUVD_ARRAY_MODE_MACRO_LINEAR_MICRO_TILED 0x00000001
90 #define RUVD_ARRAY_MODE_1D_THIN 0x00000002
91 #define RUVD_ARRAY_MODE_2D_THIN 0x00000004
92 #define RUVD_ARRAY_MODE_MACRO_TILED_MICRO_LINEAR 0x00000004
93 #define RUVD_ARRAY_MODE_MACRO_TILED_MICRO_TILED 0x00000005
94
95 /* UVD tile config */
96 #define RUVD_BANK_WIDTH(x) ((x) << 0)
97 #define RUVD_BANK_HEIGHT(x) ((x) << 3)
98 #define RUVD_MACRO_TILE_ASPECT_RATIO(x) ((x) << 6)
99 #define RUVD_NUM_BANKS(x) ((x) << 9)
100
101 /* H.264 profile definitions */
102 #define RUVD_H264_PROFILE_BASELINE 0x00000000
103 #define RUVD_H264_PROFILE_MAIN 0x00000001
104 #define RUVD_H264_PROFILE_HIGH 0x00000002
105 #define RUVD_H264_PROFILE_STEREO_HIGH 0x00000003
106 #define RUVD_H264_PROFILE_MVC 0x00000004
107
108 /* VC-1 profile definitions */
109 #define RUVD_VC1_PROFILE_SIMPLE 0x00000000
110 #define RUVD_VC1_PROFILE_MAIN 0x00000001
111 #define RUVD_VC1_PROFILE_ADVANCED 0x00000002
112
113 struct ruvd_mvc_element {
114 uint16_t viewOrderIndex;
115 uint16_t viewId;
116 uint16_t numOfAnchorRefsInL0;
117 uint16_t viewIdOfAnchorRefsInL0[15];
118 uint16_t numOfAnchorRefsInL1;
119 uint16_t viewIdOfAnchorRefsInL1[15];
120 uint16_t numOfNonAnchorRefsInL0;
121 uint16_t viewIdOfNonAnchorRefsInL0[15];
122 uint16_t numOfNonAnchorRefsInL1;
123 uint16_t viewIdOfNonAnchorRefsInL1[15];
124 };
125
126 struct ruvd_h264 {
127 uint32_t profile;
128 uint32_t level;
129
130 uint32_t sps_info_flags;
131 uint32_t pps_info_flags;
132 uint8_t chroma_format;
133 uint8_t bit_depth_luma_minus8;
134 uint8_t bit_depth_chroma_minus8;
135 uint8_t log2_max_frame_num_minus4;
136
137 uint8_t pic_order_cnt_type;
138 uint8_t log2_max_pic_order_cnt_lsb_minus4;
139 uint8_t num_ref_frames;
140 uint8_t reserved_8bit;
141
142 int8_t pic_init_qp_minus26;
143 int8_t pic_init_qs_minus26;
144 int8_t chroma_qp_index_offset;
145 int8_t second_chroma_qp_index_offset;
146
147 uint8_t num_slice_groups_minus1;
148 uint8_t slice_group_map_type;
149 uint8_t num_ref_idx_l0_active_minus1;
150 uint8_t num_ref_idx_l1_active_minus1;
151
152 uint16_t slice_group_change_rate_minus1;
153 uint16_t reserved_16bit_1;
154
155 uint8_t scaling_list_4x4[6][16];
156 uint8_t scaling_list_8x8[2][64];
157
158 uint32_t frame_num;
159 uint32_t frame_num_list[16];
160 int32_t curr_field_order_cnt_list[2];
161 int32_t field_order_cnt_list[16][2];
162
163 uint32_t decoded_pic_idx;
164
165 uint32_t curr_pic_ref_frame_num;
166
167 uint8_t ref_frame_list[16];
168
169 uint32_t reserved[122];
170
171 struct {
172 uint32_t numViews;
173 uint32_t viewId0;
174 struct ruvd_mvc_element mvcElements[1];
175 } mvc;
176 };
177
178 struct ruvd_h265 {
179 uint32_t sps_info_flags;
180 uint32_t pps_info_flags;
181
182 uint8_t chroma_format;
183 uint8_t bit_depth_luma_minus8;
184 uint8_t bit_depth_chroma_minus8;
185 uint8_t log2_max_pic_order_cnt_lsb_minus4;
186
187 uint8_t sps_max_dec_pic_buffering_minus1;
188 uint8_t log2_min_luma_coding_block_size_minus3;
189 uint8_t log2_diff_max_min_luma_coding_block_size;
190 uint8_t log2_min_transform_block_size_minus2;
191
192 uint8_t log2_diff_max_min_transform_block_size;
193 uint8_t max_transform_hierarchy_depth_inter;
194 uint8_t max_transform_hierarchy_depth_intra;
195 uint8_t pcm_sample_bit_depth_luma_minus1;
196
197 uint8_t pcm_sample_bit_depth_chroma_minus1;
198 uint8_t log2_min_pcm_luma_coding_block_size_minus3;
199 uint8_t log2_diff_max_min_pcm_luma_coding_block_size;
200 uint8_t num_extra_slice_header_bits;
201
202 uint8_t num_short_term_ref_pic_sets;
203 uint8_t num_long_term_ref_pic_sps;
204 uint8_t num_ref_idx_l0_default_active_minus1;
205 uint8_t num_ref_idx_l1_default_active_minus1;
206
207 int8_t pps_cb_qp_offset;
208 int8_t pps_cr_qp_offset;
209 int8_t pps_beta_offset_div2;
210 int8_t pps_tc_offset_div2;
211
212 uint8_t diff_cu_qp_delta_depth;
213 uint8_t num_tile_columns_minus1;
214 uint8_t num_tile_rows_minus1;
215 uint8_t log2_parallel_merge_level_minus2;
216
217 uint16_t column_width_minus1[19];
218 uint16_t row_height_minus1[21];
219
220 int8_t init_qp_minus26;
221 uint8_t num_delta_pocs_ref_rps_idx;
222 uint8_t curr_idx;
223 uint8_t reserved1;
224 int32_t curr_poc;
225 uint8_t ref_pic_list[16];
226 int32_t poc_list[16];
227 uint8_t ref_pic_set_st_curr_before[8];
228 uint8_t ref_pic_set_st_curr_after[8];
229 uint8_t ref_pic_set_lt_curr[8];
230
231 uint8_t ucScalingListDCCoefSizeID2[6];
232 uint8_t ucScalingListDCCoefSizeID3[2];
233
234 uint8_t highestTid;
235 uint8_t isNonRef;
236
237 uint8_t p010_mode;
238 uint8_t msb_mode;
239 uint8_t luma_10to8;
240 uint8_t chroma_10to8;
241 uint8_t sclr_luma10to8;
242 uint8_t sclr_chroma10to8;
243
244 uint8_t direct_reflist[2][15];
245 };
246
247 struct ruvd_vc1 {
248 uint32_t profile;
249 uint32_t level;
250 uint32_t sps_info_flags;
251 uint32_t pps_info_flags;
252 uint32_t pic_structure;
253 uint32_t chroma_format;
254 };
255
256 struct ruvd_mpeg2 {
257 uint32_t decoded_pic_idx;
258 uint32_t ref_pic_idx[2];
259
260 uint8_t load_intra_quantiser_matrix;
261 uint8_t load_nonintra_quantiser_matrix;
262 uint8_t reserved_quantiser_alignement[2];
263 uint8_t intra_quantiser_matrix[64];
264 uint8_t nonintra_quantiser_matrix[64];
265
266 uint8_t profile_and_level_indication;
267 uint8_t chroma_format;
268
269 uint8_t picture_coding_type;
270
271 uint8_t reserved_1;
272
273 uint8_t f_code[2][2];
274 uint8_t intra_dc_precision;
275 uint8_t pic_structure;
276 uint8_t top_field_first;
277 uint8_t frame_pred_frame_dct;
278 uint8_t concealment_motion_vectors;
279 uint8_t q_scale_type;
280 uint8_t intra_vlc_format;
281 uint8_t alternate_scan;
282 };
283
284 struct ruvd_mpeg4
285 {
286 uint32_t decoded_pic_idx;
287 uint32_t ref_pic_idx[2];
288
289 uint32_t variant_type;
290 uint8_t profile_and_level_indication;
291
292 uint8_t video_object_layer_verid;
293 uint8_t video_object_layer_shape;
294
295 uint8_t reserved_1;
296
297 uint16_t video_object_layer_width;
298 uint16_t video_object_layer_height;
299
300 uint16_t vop_time_increment_resolution;
301
302 uint16_t reserved_2;
303
304 uint32_t flags;
305
306 uint8_t quant_type;
307
308 uint8_t reserved_3[3];
309
310 uint8_t intra_quant_mat[64];
311 uint8_t nonintra_quant_mat[64];
312
313 struct {
314 uint8_t sprite_enable;
315
316 uint8_t reserved_4[3];
317
318 uint16_t sprite_width;
319 uint16_t sprite_height;
320 int16_t sprite_left_coordinate;
321 int16_t sprite_top_coordinate;
322
323 uint8_t no_of_sprite_warping_points;
324 uint8_t sprite_warping_accuracy;
325 uint8_t sprite_brightness_change;
326 uint8_t low_latency_sprite_enable;
327 } sprite_config;
328
329 struct {
330 uint32_t flags;
331 uint8_t vol_mode;
332 uint8_t reserved_5[3];
333 } divx_311_config;
334 };
335
336 /* message between driver and hardware */
337 struct ruvd_msg {
338
339 uint32_t size;
340 uint32_t msg_type;
341 uint32_t stream_handle;
342 uint32_t status_report_feedback_number;
343
344 union {
345 struct {
346 uint32_t stream_type;
347 uint32_t session_flags;
348 uint32_t asic_id;
349 uint32_t width_in_samples;
350 uint32_t height_in_samples;
351 uint32_t dpb_buffer;
352 uint32_t dpb_size;
353 uint32_t dpb_model;
354 uint32_t version_info;
355 } create;
356
357 struct {
358 uint32_t stream_type;
359 uint32_t decode_flags;
360 uint32_t width_in_samples;
361 uint32_t height_in_samples;
362
363 uint32_t dpb_buffer;
364 uint32_t dpb_size;
365 uint32_t dpb_model;
366 uint32_t dpb_reserved;
367
368 uint32_t db_offset_alignment;
369 uint32_t db_pitch;
370 uint32_t db_tiling_mode;
371 uint32_t db_array_mode;
372 uint32_t db_field_mode;
373 uint32_t db_surf_tile_config;
374 uint32_t db_aligned_height;
375 uint32_t db_reserved;
376
377 uint32_t use_addr_macro;
378
379 uint32_t bsd_buffer;
380 uint32_t bsd_size;
381
382 uint32_t pic_param_buffer;
383 uint32_t pic_param_size;
384 uint32_t mb_cntl_buffer;
385 uint32_t mb_cntl_size;
386
387 uint32_t dt_buffer;
388 uint32_t dt_pitch;
389 uint32_t dt_tiling_mode;
390 uint32_t dt_array_mode;
391 uint32_t dt_field_mode;
392 uint32_t dt_luma_top_offset;
393 uint32_t dt_luma_bottom_offset;
394 uint32_t dt_chroma_top_offset;
395 uint32_t dt_chroma_bottom_offset;
396 uint32_t dt_surf_tile_config;
397 uint32_t dt_uv_surf_tile_config;
398 // re-use dt_wa_chroma_top_offset as dt_ext_info for UV pitch in stoney
399 uint32_t dt_wa_chroma_top_offset;
400 uint32_t dt_wa_chroma_bottom_offset;
401
402 uint32_t reserved[16];
403
404 union {
405 struct ruvd_h264 h264;
406 struct ruvd_h265 h265;
407 struct ruvd_vc1 vc1;
408 struct ruvd_mpeg2 mpeg2;
409 struct ruvd_mpeg4 mpeg4;
410
411 uint32_t info[768];
412 } codec;
413
414 uint8_t extension_support;
415 uint8_t reserved_8bit_1;
416 uint8_t reserved_8bit_2;
417 uint8_t reserved_8bit_3;
418 uint32_t extension_reserved[64];
419 } decode;
420 } body;
421 };
422
423 /* driver dependent callback */
424 typedef struct pb_buffer* (*ruvd_set_dtb)
425 (struct ruvd_msg* msg, struct vl_video_buffer *vb);
426
427 /* create an UVD decode */
428 struct pipe_video_codec *ruvd_create_decoder(struct pipe_context *context,
429 const struct pipe_video_codec *templat,
430 ruvd_set_dtb set_dtb);
431
432 /* fill decoding target field from the luma and chroma surfaces */
433 void ruvd_set_dt_surfaces(struct ruvd_msg *msg, struct radeon_surf *luma,
434 struct radeon_surf *chroma);
435 #endif