2 * Copyright 2008 Corbin Simpson <MostAwesomeDude@gmail.com>
3 * Copyright 2010 Marek Olšák <maraeo@gmail.com>
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE. */
24 #ifndef RADEON_WINSYS_H
25 #define RADEON_WINSYS_H
27 /* The public winsys interface header for the radeon driver. */
29 /* R300 features in DRM.
33 * - GB_Z_PEQ_CONFIG on rv350->r4xx
34 * - R500 FG_ALPHA_VALUE
37 * - R500 US_FORMAT regs
38 * - R500 ARGB2101010 colorbuffer
43 #include "pipebuffer/pb_buffer.h"
45 #define RADEON_FLUSH_ASYNC (1 << 0)
46 #define RADEON_FLUSH_KEEP_TILING_FLAGS (1 << 1) /* needs DRM 2.12.0 */
47 #define RADEON_FLUSH_END_OF_FRAME (1 << 2)
50 enum radeon_bo_layout
{
51 RADEON_LAYOUT_LINEAR
= 0,
53 RADEON_LAYOUT_SQUARETILED
,
58 enum radeon_bo_domain
{ /* bitfield */
59 RADEON_DOMAIN_GTT
= 2,
60 RADEON_DOMAIN_VRAM
= 4,
61 RADEON_DOMAIN_VRAM_GTT
= RADEON_DOMAIN_VRAM
| RADEON_DOMAIN_GTT
64 enum radeon_bo_flag
{ /* bitfield */
65 RADEON_FLAG_GTT_WC
= (1 << 0),
66 RADEON_FLAG_CPU_ACCESS
= (1 << 1),
67 RADEON_FLAG_NO_CPU_ACCESS
= (1 << 2),
70 enum radeon_bo_usage
{ /* bitfield */
71 RADEON_USAGE_READ
= 2,
72 RADEON_USAGE_WRITE
= 4,
73 RADEON_USAGE_READWRITE
= RADEON_USAGE_READ
| RADEON_USAGE_WRITE
78 CHIP_R300
, /* R3xx-based cores. */
86 CHIP_R420
, /* R4xx-based cores. */
95 CHIP_RV515
, /* R5xx-based cores. */
166 enum radeon_value_id
{
167 RADEON_REQUESTED_VRAM_MEMORY
,
168 RADEON_REQUESTED_GTT_MEMORY
,
169 RADEON_BUFFER_WAIT_TIME_NS
,
171 RADEON_NUM_CS_FLUSHES
,
172 RADEON_NUM_BYTES_MOVED
,
175 RADEON_GPU_TEMPERATURE
, /* DRM 2.42.0 */
178 RADEON_GPU_RESET_COUNTER
, /* DRM 2.43.0 */
181 enum radeon_bo_priority
{
183 RADEON_PRIO_SHADER_DATA
, /* shader code, resource descriptors */
184 RADEON_PRIO_SHADER_BUFFER_RO
, /* read-only */
185 RADEON_PRIO_SHADER_TEXTURE_RO
, /* read-only */
186 RADEON_PRIO_SHADER_RESOURCE_RW
, /* buffers, textures, streamout, GS rings, RATs; read/write */
187 RADEON_PRIO_COLOR_BUFFER
,
188 RADEON_PRIO_DEPTH_BUFFER
,
189 RADEON_PRIO_SHADER_TEXTURE_MSAA
,
190 RADEON_PRIO_COLOR_BUFFER_MSAA
,
191 RADEON_PRIO_DEPTH_BUFFER_MSAA
,
192 RADEON_PRIO_COLOR_META
,
193 RADEON_PRIO_DEPTH_META
,
194 RADEON_PRIO_MAX
/* must be <= 15 */
197 struct winsys_handle
;
198 struct radeon_winsys_cs_handle
;
199 struct radeon_winsys_ctx
;
201 struct radeon_winsys_cs
{
202 unsigned cdw
; /* Number of used dwords. */
203 unsigned max_dw
; /* Maximum number of dwords. */
204 uint32_t *buf
; /* The command buffer. */
205 enum ring_type ring_type
;
210 enum radeon_family family
;
211 enum chip_class chip_class
;
215 uint32_t max_compute_units
;
217 uint32_t max_sh_per_se
;
219 uint32_t drm_major
; /* version */
221 uint32_t drm_patchlevel
;
224 uint32_t vce_fw_version
;
227 uint32_t r300_num_gb_pipes
;
228 uint32_t r300_num_z_pipes
;
230 uint32_t r600_num_backends
;
231 uint32_t r600_clock_crystal_freq
;
232 uint32_t r600_tiling_config
;
233 uint32_t r600_num_tile_pipes
;
234 uint32_t r600_max_pipes
;
235 boolean r600_virtual_address
;
236 boolean r600_has_dma
;
238 uint32_t r600_backend_map
;
239 boolean r600_backend_map_valid
;
241 boolean si_tile_mode_array_valid
;
242 uint32_t si_tile_mode_array
[32];
243 uint32_t si_backend_enabled_mask
;
245 boolean cik_macrotile_mode_array_valid
;
246 uint32_t cik_macrotile_mode_array
[16];
247 uint32_t vce_harvest_config
;
250 enum radeon_feature_id
{
251 RADEON_FID_R300_HYPERZ_ACCESS
, /* ZMask + HiZ */
252 RADEON_FID_R300_CMASK_ACCESS
,
255 #define RADEON_SURF_MAX_LEVEL 32
257 #define RADEON_SURF_TYPE_MASK 0xFF
258 #define RADEON_SURF_TYPE_SHIFT 0
259 #define RADEON_SURF_TYPE_1D 0
260 #define RADEON_SURF_TYPE_2D 1
261 #define RADEON_SURF_TYPE_3D 2
262 #define RADEON_SURF_TYPE_CUBEMAP 3
263 #define RADEON_SURF_TYPE_1D_ARRAY 4
264 #define RADEON_SURF_TYPE_2D_ARRAY 5
265 #define RADEON_SURF_MODE_MASK 0xFF
266 #define RADEON_SURF_MODE_SHIFT 8
267 #define RADEON_SURF_MODE_LINEAR 0
268 #define RADEON_SURF_MODE_LINEAR_ALIGNED 1
269 #define RADEON_SURF_MODE_1D 2
270 #define RADEON_SURF_MODE_2D 3
271 #define RADEON_SURF_SCANOUT (1 << 16)
272 #define RADEON_SURF_ZBUFFER (1 << 17)
273 #define RADEON_SURF_SBUFFER (1 << 18)
274 #define RADEON_SURF_Z_OR_SBUFFER (RADEON_SURF_ZBUFFER | RADEON_SURF_SBUFFER)
275 #define RADEON_SURF_HAS_SBUFFER_MIPTREE (1 << 19)
276 #define RADEON_SURF_HAS_TILE_MODE_INDEX (1 << 20)
277 #define RADEON_SURF_FMASK (1 << 21)
279 #define RADEON_SURF_GET(v, field) (((v) >> RADEON_SURF_ ## field ## _SHIFT) & RADEON_SURF_ ## field ## _MASK)
280 #define RADEON_SURF_SET(v, field) (((v) & RADEON_SURF_ ## field ## _MASK) << RADEON_SURF_ ## field ## _SHIFT)
281 #define RADEON_SURF_CLR(v, field) ((v) & ~(RADEON_SURF_ ## field ## _MASK << RADEON_SURF_ ## field ## _SHIFT))
283 struct radeon_surf_level
{
292 uint32_t pitch_bytes
;
297 /* These are inputs to the calculator. */
310 /* These are return values. Some of them can be set by the caller, but
311 * they will be treated as hints (e.g. bankw, bankh) and might be
312 * changed by the calculator.
315 uint64_t bo_alignment
;
316 /* This applies to EG and later. */
321 uint32_t stencil_tile_split
;
322 uint64_t stencil_offset
;
323 struct radeon_surf_level level
[RADEON_SURF_MAX_LEVEL
];
324 struct radeon_surf_level stencil_level
[RADEON_SURF_MAX_LEVEL
];
325 uint32_t tiling_index
[RADEON_SURF_MAX_LEVEL
];
326 uint32_t stencil_tiling_index
[RADEON_SURF_MAX_LEVEL
];
327 uint32_t pipe_config
;
331 struct radeon_winsys
{
333 * The screen object this winsys was created for
335 struct pipe_screen
*screen
;
338 * Decrement the winsys reference count.
340 * \param ws The winsys this function is called for.
341 * \return True if the winsys and screen should be destroyed.
343 bool (*unref
)(struct radeon_winsys
*ws
);
346 * Destroy this winsys.
348 * \param ws The winsys this function is called from.
350 void (*destroy
)(struct radeon_winsys
*ws
);
353 * Query an info structure from winsys.
355 * \param ws The winsys this function is called from.
356 * \param info Return structure
358 void (*query_info
)(struct radeon_winsys
*ws
,
359 struct radeon_info
*info
);
361 /**************************************************************************
362 * Buffer management. Buffer attributes are mostly fixed over its lifetime.
364 * Remember that gallium gets to choose the interface it needs, and the
365 * window systems must then implement that interface (rather than the
366 * other way around...).
367 *************************************************************************/
370 * Create a buffer object.
372 * \param ws The winsys this function is called from.
373 * \param size The size to allocate.
374 * \param alignment An alignment of the buffer in memory.
375 * \param use_reusable_pool Whether the cache buffer manager should be used.
376 * \param domain A bitmask of the RADEON_DOMAIN_* flags.
377 * \return The created buffer object.
379 struct pb_buffer
*(*buffer_create
)(struct radeon_winsys
*ws
,
382 boolean use_reusable_pool
,
383 enum radeon_bo_domain domain
,
384 enum radeon_bo_flag flags
);
386 struct radeon_winsys_cs_handle
*(*buffer_get_cs_handle
)(
387 struct pb_buffer
*buf
);
390 * Map the entire data store of a buffer object into the client's address
393 * \param buf A winsys buffer object to map.
394 * \param cs A command stream to flush if the buffer is referenced by it.
395 * \param usage A bitmask of the PIPE_TRANSFER_* flags.
396 * \return The pointer at the beginning of the buffer.
398 void *(*buffer_map
)(struct radeon_winsys_cs_handle
*buf
,
399 struct radeon_winsys_cs
*cs
,
400 enum pipe_transfer_usage usage
);
403 * Unmap a buffer object from the client's address space.
405 * \param buf A winsys buffer object to unmap.
407 void (*buffer_unmap
)(struct radeon_winsys_cs_handle
*buf
);
410 * Wait for the buffer and return true if the buffer is not used
413 * The timeout of 0 will only return the status.
414 * The timeout of PIPE_TIMEOUT_INFINITE will always wait until the buffer
417 bool (*buffer_wait
)(struct pb_buffer
*buf
, uint64_t timeout
,
418 enum radeon_bo_usage usage
);
421 * Return tiling flags describing a memory layout of a buffer object.
423 * \param buf A winsys buffer object to get the flags from.
424 * \param macrotile A pointer to the return value of the microtile flag.
425 * \param microtile A pointer to the return value of the macrotile flag.
427 * \note microtile and macrotile are not bitmasks!
429 void (*buffer_get_tiling
)(struct pb_buffer
*buf
,
430 enum radeon_bo_layout
*microtile
,
431 enum radeon_bo_layout
*macrotile
,
432 unsigned *bankw
, unsigned *bankh
,
433 unsigned *tile_split
,
434 unsigned *stencil_tile_split
,
439 * Set tiling flags describing a memory layout of a buffer object.
441 * \param buf A winsys buffer object to set the flags for.
442 * \param cs A command stream to flush if the buffer is referenced by it.
443 * \param macrotile A macrotile flag.
444 * \param microtile A microtile flag.
445 * \param stride A stride of the buffer in bytes, for texturing.
447 * \note microtile and macrotile are not bitmasks!
449 void (*buffer_set_tiling
)(struct pb_buffer
*buf
,
450 struct radeon_winsys_cs
*rcs
,
451 enum radeon_bo_layout microtile
,
452 enum radeon_bo_layout macrotile
,
453 unsigned pipe_config
,
454 unsigned bankw
, unsigned bankh
,
456 unsigned stencil_tile_split
,
457 unsigned mtilea
, unsigned num_banks
,
462 * Get a winsys buffer from a winsys handle. The internal structure
463 * of the handle is platform-specific and only a winsys should access it.
465 * \param ws The winsys this function is called from.
466 * \param whandle A winsys handle pointer as was received from a state
468 * \param stride The returned buffer stride in bytes.
470 struct pb_buffer
*(*buffer_from_handle
)(struct radeon_winsys
*ws
,
471 struct winsys_handle
*whandle
,
475 * Get a winsys buffer from a user pointer. The resulting buffer can't
476 * be exported. Both pointer and size must be page aligned.
478 * \param ws The winsys this function is called from.
479 * \param pointer User pointer to turn into a buffer object.
480 * \param Size Size in bytes for the new buffer.
482 struct pb_buffer
*(*buffer_from_ptr
)(struct radeon_winsys
*ws
,
483 void *pointer
, unsigned size
);
486 * Get a winsys handle from a winsys buffer. The internal structure
487 * of the handle is platform-specific and only a winsys should access it.
489 * \param buf A winsys buffer object to get the handle from.
490 * \param whandle A winsys handle pointer.
491 * \param stride A stride of the buffer in bytes, for texturing.
492 * \return TRUE on success.
494 boolean (*buffer_get_handle
)(struct pb_buffer
*buf
,
496 struct winsys_handle
*whandle
);
499 * Return the virtual address of a buffer.
501 * \param buf A winsys buffer object
502 * \return virtual address
504 uint64_t (*buffer_get_virtual_address
)(struct radeon_winsys_cs_handle
*buf
);
507 * Query the initial placement of the buffer from the kernel driver.
509 enum radeon_bo_domain (*buffer_get_initial_domain
)(struct radeon_winsys_cs_handle
*buf
);
511 /**************************************************************************
512 * Command submission.
514 * Each pipe context should create its own command stream and submit
515 * commands independently of other contexts.
516 *************************************************************************/
519 * Create a command submission context.
520 * Various command streams can be submitted to the same context.
522 struct radeon_winsys_ctx
*(*ctx_create
)(struct radeon_winsys
*ws
);
527 void (*ctx_destroy
)(struct radeon_winsys_ctx
*ctx
);
530 * Query a GPU reset status.
532 enum pipe_reset_status (*ctx_query_reset_status
)(struct radeon_winsys_ctx
*ctx
);
535 * Create a command stream.
537 * \param ctx The submission context
538 * \param ring_type The ring type (GFX, DMA, UVD)
539 * \param flush Flush callback function associated with the command stream.
540 * \param user User pointer that will be passed to the flush callback.
541 * \param trace_buf Trace buffer when tracing is enabled
543 struct radeon_winsys_cs
*(*cs_create
)(struct radeon_winsys_ctx
*ctx
,
544 enum ring_type ring_type
,
545 void (*flush
)(void *ctx
, unsigned flags
,
546 struct pipe_fence_handle
**fence
),
548 struct radeon_winsys_cs_handle
*trace_buf
);
551 * Destroy a command stream.
553 * \param cs A command stream to destroy.
555 void (*cs_destroy
)(struct radeon_winsys_cs
*cs
);
558 * Add a new buffer relocation. Every relocation must first be added
559 * before it can be written.
561 * \param cs A command stream to add buffer for validation against.
562 * \param buf A winsys buffer to validate.
563 * \param usage Whether the buffer is used for read and/or write.
564 * \param domain Bitmask of the RADEON_DOMAIN_* flags.
565 * \param priority A higher number means a greater chance of being
566 * placed in the requested domain. 15 is the maximum.
567 * \return Relocation index.
569 unsigned (*cs_add_reloc
)(struct radeon_winsys_cs
*cs
,
570 struct radeon_winsys_cs_handle
*buf
,
571 enum radeon_bo_usage usage
,
572 enum radeon_bo_domain domain
,
573 enum radeon_bo_priority priority
);
576 * Return the index of an already-added buffer.
578 * \param cs Command stream
580 * \return The buffer index, or -1 if the buffer has not been added.
582 int (*cs_get_reloc
)(struct radeon_winsys_cs
*cs
,
583 struct radeon_winsys_cs_handle
*buf
);
586 * Return TRUE if there is enough memory in VRAM and GTT for the relocs
587 * added so far. If the validation fails, all the relocations which have
588 * been added since the last call of cs_validate will be removed and
589 * the CS will be flushed (provided there are still any relocations).
591 * \param cs A command stream to validate.
593 boolean (*cs_validate
)(struct radeon_winsys_cs
*cs
);
596 * Return TRUE if there is enough memory in VRAM and GTT for the relocs
599 * \param cs A command stream to validate.
600 * \param vram VRAM memory size pending to be use
601 * \param gtt GTT memory size pending to be use
603 boolean (*cs_memory_below_limit
)(struct radeon_winsys_cs
*cs
, uint64_t vram
, uint64_t gtt
);
606 * Flush a command stream.
608 * \param cs A command stream to flush.
609 * \param flags, RADEON_FLUSH_ASYNC or 0.
610 * \param fence Pointer to a fence. If non-NULL, a fence is inserted
611 * after the CS and is returned through this parameter.
612 * \param cs_trace_id A unique identifier of the cs, used for tracing.
614 void (*cs_flush
)(struct radeon_winsys_cs
*cs
,
616 struct pipe_fence_handle
**fence
,
617 uint32_t cs_trace_id
);
620 * Return TRUE if a buffer is referenced by a command stream.
622 * \param cs A command stream.
623 * \param buf A winsys buffer.
625 boolean (*cs_is_buffer_referenced
)(struct radeon_winsys_cs
*cs
,
626 struct radeon_winsys_cs_handle
*buf
,
627 enum radeon_bo_usage usage
);
630 * Request access to a feature for a command stream.
632 * \param cs A command stream.
633 * \param fid Feature ID, one of RADEON_FID_*
634 * \param enable Whether to enable or disable the feature.
636 boolean (*cs_request_feature
)(struct radeon_winsys_cs
*cs
,
637 enum radeon_feature_id fid
,
640 * Make sure all asynchronous flush of the cs have completed
642 * \param cs A command stream.
644 void (*cs_sync_flush
)(struct radeon_winsys_cs
*cs
);
647 * Wait for the fence and return true if the fence has been signalled.
648 * The timeout of 0 will only return the status.
649 * The timeout of PIPE_TIMEOUT_INFINITE will always wait until the fence
652 bool (*fence_wait
)(struct radeon_winsys
*ws
,
653 struct pipe_fence_handle
*fence
,
657 * Reference counting for fences.
659 void (*fence_reference
)(struct pipe_fence_handle
**dst
,
660 struct pipe_fence_handle
*src
);
665 * \param ws The winsys this function is called from.
666 * \param surf Surface structure ptr
668 int (*surface_init
)(struct radeon_winsys
*ws
,
669 struct radeon_surf
*surf
);
672 * Find best values for a surface
674 * \param ws The winsys this function is called from.
675 * \param surf Surface structure ptr
677 int (*surface_best
)(struct radeon_winsys
*ws
,
678 struct radeon_surf
*surf
);
680 uint64_t (*query_value
)(struct radeon_winsys
*ws
,
681 enum radeon_value_id value
);
683 void (*read_registers
)(struct radeon_winsys
*ws
, unsigned reg_offset
,
684 unsigned num_registers
, uint32_t *out
);
688 static inline void radeon_emit(struct radeon_winsys_cs
*cs
, uint32_t value
)
690 cs
->buf
[cs
->cdw
++] = value
;
693 static inline void radeon_emit_array(struct radeon_winsys_cs
*cs
,
694 const uint32_t *values
, unsigned count
)
696 memcpy(cs
->buf
+cs
->cdw
, values
, count
* 4);