winsys/amdgpu: allow drivers to set/get opaque metadata
[mesa.git] / src / gallium / drivers / radeon / radeon_winsys.h
1 /*
2 * Copyright 2008 Corbin Simpson <MostAwesomeDude@gmail.com>
3 * Copyright 2010 Marek Olšák <maraeo@gmail.com>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE. */
23
24 #ifndef RADEON_WINSYS_H
25 #define RADEON_WINSYS_H
26
27 /* The public winsys interface header for the radeon driver. */
28
29 #include "pipebuffer/pb_buffer.h"
30
31 #define RADEON_FLUSH_ASYNC (1 << 0)
32 #define RADEON_FLUSH_KEEP_TILING_FLAGS (1 << 1)
33 #define RADEON_FLUSH_END_OF_FRAME (1 << 2)
34
35 /* Tiling flags. */
36 enum radeon_bo_layout {
37 RADEON_LAYOUT_LINEAR = 0,
38 RADEON_LAYOUT_TILED,
39 RADEON_LAYOUT_SQUARETILED,
40
41 RADEON_LAYOUT_UNKNOWN
42 };
43
44 enum radeon_bo_domain { /* bitfield */
45 RADEON_DOMAIN_GTT = 2,
46 RADEON_DOMAIN_VRAM = 4,
47 RADEON_DOMAIN_VRAM_GTT = RADEON_DOMAIN_VRAM | RADEON_DOMAIN_GTT
48 };
49
50 enum radeon_bo_flag { /* bitfield */
51 RADEON_FLAG_GTT_WC = (1 << 0),
52 RADEON_FLAG_CPU_ACCESS = (1 << 1),
53 RADEON_FLAG_NO_CPU_ACCESS = (1 << 2),
54 };
55
56 enum radeon_bo_usage { /* bitfield */
57 RADEON_USAGE_READ = 2,
58 RADEON_USAGE_WRITE = 4,
59 RADEON_USAGE_READWRITE = RADEON_USAGE_READ | RADEON_USAGE_WRITE
60 };
61
62 enum radeon_family {
63 CHIP_UNKNOWN = 0,
64 CHIP_R300, /* R3xx-based cores. */
65 CHIP_R350,
66 CHIP_RV350,
67 CHIP_RV370,
68 CHIP_RV380,
69 CHIP_RS400,
70 CHIP_RC410,
71 CHIP_RS480,
72 CHIP_R420, /* R4xx-based cores. */
73 CHIP_R423,
74 CHIP_R430,
75 CHIP_R480,
76 CHIP_R481,
77 CHIP_RV410,
78 CHIP_RS600,
79 CHIP_RS690,
80 CHIP_RS740,
81 CHIP_RV515, /* R5xx-based cores. */
82 CHIP_R520,
83 CHIP_RV530,
84 CHIP_R580,
85 CHIP_RV560,
86 CHIP_RV570,
87 CHIP_R600,
88 CHIP_RV610,
89 CHIP_RV630,
90 CHIP_RV670,
91 CHIP_RV620,
92 CHIP_RV635,
93 CHIP_RS780,
94 CHIP_RS880,
95 CHIP_RV770,
96 CHIP_RV730,
97 CHIP_RV710,
98 CHIP_RV740,
99 CHIP_CEDAR,
100 CHIP_REDWOOD,
101 CHIP_JUNIPER,
102 CHIP_CYPRESS,
103 CHIP_HEMLOCK,
104 CHIP_PALM,
105 CHIP_SUMO,
106 CHIP_SUMO2,
107 CHIP_BARTS,
108 CHIP_TURKS,
109 CHIP_CAICOS,
110 CHIP_CAYMAN,
111 CHIP_ARUBA,
112 CHIP_TAHITI,
113 CHIP_PITCAIRN,
114 CHIP_VERDE,
115 CHIP_OLAND,
116 CHIP_HAINAN,
117 CHIP_BONAIRE,
118 CHIP_KAVERI,
119 CHIP_KABINI,
120 CHIP_HAWAII,
121 CHIP_MULLINS,
122 CHIP_TONGA,
123 CHIP_ICELAND,
124 CHIP_CARRIZO,
125 CHIP_FIJI,
126 CHIP_STONEY,
127 CHIP_LAST,
128 };
129
130 enum chip_class {
131 CLASS_UNKNOWN = 0,
132 R300,
133 R400,
134 R500,
135 R600,
136 R700,
137 EVERGREEN,
138 CAYMAN,
139 SI,
140 CIK,
141 VI,
142 };
143
144 enum ring_type {
145 RING_GFX = 0,
146 RING_COMPUTE,
147 RING_DMA,
148 RING_UVD,
149 RING_VCE,
150 RING_LAST,
151 };
152
153 enum radeon_value_id {
154 RADEON_REQUESTED_VRAM_MEMORY,
155 RADEON_REQUESTED_GTT_MEMORY,
156 RADEON_BUFFER_WAIT_TIME_NS,
157 RADEON_TIMESTAMP,
158 RADEON_NUM_CS_FLUSHES,
159 RADEON_NUM_BYTES_MOVED,
160 RADEON_VRAM_USAGE,
161 RADEON_GTT_USAGE,
162 RADEON_GPU_TEMPERATURE, /* DRM 2.42.0 */
163 RADEON_CURRENT_SCLK,
164 RADEON_CURRENT_MCLK,
165 RADEON_GPU_RESET_COUNTER, /* DRM 2.43.0 */
166 };
167
168 /* Each group of four has the same priority. */
169 enum radeon_bo_priority {
170 RADEON_PRIO_FENCE = 0,
171 RADEON_PRIO_TRACE,
172 RADEON_PRIO_SO_FILLED_SIZE,
173 RADEON_PRIO_QUERY,
174
175 RADEON_PRIO_IB1 = 4, /* main IB submitted to the kernel */
176 RADEON_PRIO_IB2, /* IB executed with INDIRECT_BUFFER */
177 RADEON_PRIO_DRAW_INDIRECT,
178 RADEON_PRIO_INDEX_BUFFER,
179
180 RADEON_PRIO_CP_DMA = 8,
181
182 RADEON_PRIO_VCE = 12,
183 RADEON_PRIO_UVD,
184 RADEON_PRIO_SDMA_BUFFER,
185 RADEON_PRIO_SDMA_TEXTURE,
186
187 RADEON_PRIO_USER_SHADER = 16,
188 RADEON_PRIO_INTERNAL_SHADER, /* fetch shader, etc. */
189
190 /* gap: 20 */
191
192 RADEON_PRIO_CONST_BUFFER = 24,
193 RADEON_PRIO_DESCRIPTORS,
194 RADEON_PRIO_BORDER_COLORS,
195
196 RADEON_PRIO_SAMPLER_BUFFER = 28,
197 RADEON_PRIO_VERTEX_BUFFER,
198
199 RADEON_PRIO_SHADER_RW_BUFFER = 32,
200 RADEON_PRIO_RINGS_STREAMOUT,
201 RADEON_PRIO_SCRATCH_BUFFER,
202 RADEON_PRIO_COMPUTE_GLOBAL,
203
204 RADEON_PRIO_SAMPLER_TEXTURE = 36,
205 RADEON_PRIO_SHADER_RW_IMAGE,
206
207 RADEON_PRIO_SAMPLER_TEXTURE_MSAA = 40,
208
209 RADEON_PRIO_COLOR_BUFFER = 44,
210
211 RADEON_PRIO_DEPTH_BUFFER = 48,
212
213 RADEON_PRIO_COLOR_BUFFER_MSAA = 52,
214
215 RADEON_PRIO_DEPTH_BUFFER_MSAA = 56,
216
217 RADEON_PRIO_CMASK = 60,
218 RADEON_PRIO_DCC,
219 RADEON_PRIO_HTILE,
220 /* 63 is the maximum value */
221 };
222
223 struct winsys_handle;
224 struct radeon_winsys_ctx;
225
226 struct radeon_winsys_cs {
227 unsigned cdw; /* Number of used dwords. */
228 unsigned max_dw; /* Maximum number of dwords. */
229 uint32_t *buf; /* The command buffer. */
230 enum ring_type ring_type;
231 };
232
233 struct radeon_info {
234 /* Device info. */
235 uint32_t pci_id;
236 enum radeon_family family;
237 enum chip_class chip_class;
238 uint64_t gart_size;
239 uint64_t vram_size;
240 boolean has_virtual_memory;
241 bool gfx_ib_pad_with_type2;
242 boolean has_sdma;
243 boolean has_uvd;
244 uint32_t vce_fw_version;
245 uint32_t vce_harvest_config;
246 uint32_t clock_crystal_freq;
247
248 /* Kernel info. */
249 uint32_t drm_major; /* version */
250 uint32_t drm_minor;
251 uint32_t drm_patchlevel;
252 boolean has_userptr;
253
254 /* Shader cores. */
255 uint32_t r600_max_quad_pipes; /* wave size / 16 */
256 uint32_t max_shader_clock;
257 uint32_t num_good_compute_units;
258 uint32_t max_se; /* shader engines */
259 uint32_t max_sh_per_se; /* shader arrays per shader engine */
260
261 /* Render backends (color + depth blocks). */
262 uint32_t r300_num_gb_pipes;
263 uint32_t r300_num_z_pipes;
264 uint32_t r600_gb_backend_map; /* R600 harvest config */
265 boolean r600_gb_backend_map_valid;
266 uint32_t r600_num_banks;
267 uint32_t num_render_backends;
268 uint32_t num_tile_pipes; /* pipe count from PIPE_CONFIG */
269 uint32_t pipe_interleave_bytes;
270 uint32_t enabled_rb_mask; /* GCN harvest config */
271
272 /* Tile modes. */
273 boolean si_tile_mode_array_valid;
274 uint32_t si_tile_mode_array[32];
275 boolean cik_macrotile_mode_array_valid;
276 uint32_t cik_macrotile_mode_array[16];
277 };
278
279 /* Tiling info for display code, DRI sharing, and other data. */
280 struct radeon_bo_metadata {
281 /* Tiling flags describing the texture layout for display code
282 * and DRI sharing.
283 */
284 enum radeon_bo_layout microtile;
285 enum radeon_bo_layout macrotile;
286 unsigned pipe_config;
287 unsigned bankw;
288 unsigned bankh;
289 unsigned tile_split;
290 unsigned stencil_tile_split;
291 unsigned mtilea;
292 unsigned num_banks;
293 unsigned stride;
294 bool scanout;
295
296 /* Additional metadata associated with the buffer, in bytes.
297 * The maximum size is 64 * 4. This is opaque for the winsys & kernel.
298 * Supported by amdgpu only.
299 */
300 uint32_t size_metadata;
301 uint32_t metadata[64];
302 };
303
304 enum radeon_feature_id {
305 RADEON_FID_R300_HYPERZ_ACCESS, /* ZMask + HiZ */
306 RADEON_FID_R300_CMASK_ACCESS,
307 };
308
309 #define RADEON_SURF_MAX_LEVEL 32
310
311 #define RADEON_SURF_TYPE_MASK 0xFF
312 #define RADEON_SURF_TYPE_SHIFT 0
313 #define RADEON_SURF_TYPE_1D 0
314 #define RADEON_SURF_TYPE_2D 1
315 #define RADEON_SURF_TYPE_3D 2
316 #define RADEON_SURF_TYPE_CUBEMAP 3
317 #define RADEON_SURF_TYPE_1D_ARRAY 4
318 #define RADEON_SURF_TYPE_2D_ARRAY 5
319 #define RADEON_SURF_MODE_MASK 0xFF
320 #define RADEON_SURF_MODE_SHIFT 8
321 #define RADEON_SURF_MODE_LINEAR 0
322 #define RADEON_SURF_MODE_LINEAR_ALIGNED 1
323 #define RADEON_SURF_MODE_1D 2
324 #define RADEON_SURF_MODE_2D 3
325 #define RADEON_SURF_SCANOUT (1 << 16)
326 #define RADEON_SURF_ZBUFFER (1 << 17)
327 #define RADEON_SURF_SBUFFER (1 << 18)
328 #define RADEON_SURF_Z_OR_SBUFFER (RADEON_SURF_ZBUFFER | RADEON_SURF_SBUFFER)
329 #define RADEON_SURF_HAS_SBUFFER_MIPTREE (1 << 19)
330 #define RADEON_SURF_HAS_TILE_MODE_INDEX (1 << 20)
331 #define RADEON_SURF_FMASK (1 << 21)
332
333 #define RADEON_SURF_GET(v, field) (((v) >> RADEON_SURF_ ## field ## _SHIFT) & RADEON_SURF_ ## field ## _MASK)
334 #define RADEON_SURF_SET(v, field) (((v) & RADEON_SURF_ ## field ## _MASK) << RADEON_SURF_ ## field ## _SHIFT)
335 #define RADEON_SURF_CLR(v, field) ((v) & ~(RADEON_SURF_ ## field ## _MASK << RADEON_SURF_ ## field ## _SHIFT))
336
337 struct radeon_surf_level {
338 uint64_t offset;
339 uint64_t slice_size;
340 uint32_t npix_x;
341 uint32_t npix_y;
342 uint32_t npix_z;
343 uint32_t nblk_x;
344 uint32_t nblk_y;
345 uint32_t nblk_z;
346 uint32_t pitch_bytes;
347 uint32_t mode;
348 uint64_t dcc_offset;
349 };
350
351 struct radeon_surf {
352 /* These are inputs to the calculator. */
353 uint32_t npix_x;
354 uint32_t npix_y;
355 uint32_t npix_z;
356 uint32_t blk_w;
357 uint32_t blk_h;
358 uint32_t blk_d;
359 uint32_t array_size;
360 uint32_t last_level;
361 uint32_t bpe;
362 uint32_t nsamples;
363 uint32_t flags;
364
365 /* These are return values. Some of them can be set by the caller, but
366 * they will be treated as hints (e.g. bankw, bankh) and might be
367 * changed by the calculator.
368 */
369 uint64_t bo_size;
370 uint64_t bo_alignment;
371 /* This applies to EG and later. */
372 uint32_t bankw;
373 uint32_t bankh;
374 uint32_t mtilea;
375 uint32_t tile_split;
376 uint32_t stencil_tile_split;
377 uint64_t stencil_offset;
378 struct radeon_surf_level level[RADEON_SURF_MAX_LEVEL];
379 struct radeon_surf_level stencil_level[RADEON_SURF_MAX_LEVEL];
380 uint32_t tiling_index[RADEON_SURF_MAX_LEVEL];
381 uint32_t stencil_tiling_index[RADEON_SURF_MAX_LEVEL];
382 uint32_t pipe_config;
383 uint32_t num_banks;
384
385 uint64_t dcc_size;
386 uint64_t dcc_alignment;
387 };
388
389 struct radeon_bo_list_item {
390 struct pb_buffer *buf;
391 uint64_t vm_address;
392 uint64_t priority_usage; /* mask of (1 << RADEON_PRIO_*) */
393 };
394
395 struct radeon_winsys {
396 /**
397 * The screen object this winsys was created for
398 */
399 struct pipe_screen *screen;
400
401 /**
402 * Decrement the winsys reference count.
403 *
404 * \param ws The winsys this function is called for.
405 * \return True if the winsys and screen should be destroyed.
406 */
407 bool (*unref)(struct radeon_winsys *ws);
408
409 /**
410 * Destroy this winsys.
411 *
412 * \param ws The winsys this function is called from.
413 */
414 void (*destroy)(struct radeon_winsys *ws);
415
416 /**
417 * Query an info structure from winsys.
418 *
419 * \param ws The winsys this function is called from.
420 * \param info Return structure
421 */
422 void (*query_info)(struct radeon_winsys *ws,
423 struct radeon_info *info);
424
425 /**************************************************************************
426 * Buffer management. Buffer attributes are mostly fixed over its lifetime.
427 *
428 * Remember that gallium gets to choose the interface it needs, and the
429 * window systems must then implement that interface (rather than the
430 * other way around...).
431 *************************************************************************/
432
433 /**
434 * Create a buffer object.
435 *
436 * \param ws The winsys this function is called from.
437 * \param size The size to allocate.
438 * \param alignment An alignment of the buffer in memory.
439 * \param use_reusable_pool Whether the cache buffer manager should be used.
440 * \param domain A bitmask of the RADEON_DOMAIN_* flags.
441 * \return The created buffer object.
442 */
443 struct pb_buffer *(*buffer_create)(struct radeon_winsys *ws,
444 unsigned size,
445 unsigned alignment,
446 boolean use_reusable_pool,
447 enum radeon_bo_domain domain,
448 enum radeon_bo_flag flags);
449
450 /**
451 * Map the entire data store of a buffer object into the client's address
452 * space.
453 *
454 * \param buf A winsys buffer object to map.
455 * \param cs A command stream to flush if the buffer is referenced by it.
456 * \param usage A bitmask of the PIPE_TRANSFER_* flags.
457 * \return The pointer at the beginning of the buffer.
458 */
459 void *(*buffer_map)(struct pb_buffer *buf,
460 struct radeon_winsys_cs *cs,
461 enum pipe_transfer_usage usage);
462
463 /**
464 * Unmap a buffer object from the client's address space.
465 *
466 * \param buf A winsys buffer object to unmap.
467 */
468 void (*buffer_unmap)(struct pb_buffer *buf);
469
470 /**
471 * Wait for the buffer and return true if the buffer is not used
472 * by the device.
473 *
474 * The timeout of 0 will only return the status.
475 * The timeout of PIPE_TIMEOUT_INFINITE will always wait until the buffer
476 * is idle.
477 */
478 bool (*buffer_wait)(struct pb_buffer *buf, uint64_t timeout,
479 enum radeon_bo_usage usage);
480
481 /**
482 * Return buffer metadata.
483 * (tiling info for display code, DRI sharing, and other data)
484 *
485 * \param buf A winsys buffer object to get the flags from.
486 * \param md Metadata
487 */
488 void (*buffer_get_metadata)(struct pb_buffer *buf,
489 struct radeon_bo_metadata *md);
490
491 /**
492 * Set buffer metadata.
493 * (tiling info for display code, DRI sharing, and other data)
494 *
495 * \param buf A winsys buffer object to set the flags for.
496 * \param md Metadata
497 */
498 void (*buffer_set_metadata)(struct pb_buffer *buf,
499 struct radeon_bo_metadata *md);
500
501 /**
502 * Get a winsys buffer from a winsys handle. The internal structure
503 * of the handle is platform-specific and only a winsys should access it.
504 *
505 * \param ws The winsys this function is called from.
506 * \param whandle A winsys handle pointer as was received from a state
507 * tracker.
508 * \param stride The returned buffer stride in bytes.
509 */
510 struct pb_buffer *(*buffer_from_handle)(struct radeon_winsys *ws,
511 struct winsys_handle *whandle,
512 unsigned *stride);
513
514 /**
515 * Get a winsys buffer from a user pointer. The resulting buffer can't
516 * be exported. Both pointer and size must be page aligned.
517 *
518 * \param ws The winsys this function is called from.
519 * \param pointer User pointer to turn into a buffer object.
520 * \param Size Size in bytes for the new buffer.
521 */
522 struct pb_buffer *(*buffer_from_ptr)(struct radeon_winsys *ws,
523 void *pointer, unsigned size);
524
525 /**
526 * Whether the buffer was created from a user pointer.
527 *
528 * \param buf A winsys buffer object
529 * \return whether \p buf was created via buffer_from_ptr
530 */
531 bool (*buffer_is_user_ptr)(struct pb_buffer *buf);
532
533 /**
534 * Get a winsys handle from a winsys buffer. The internal structure
535 * of the handle is platform-specific and only a winsys should access it.
536 *
537 * \param buf A winsys buffer object to get the handle from.
538 * \param whandle A winsys handle pointer.
539 * \param stride A stride of the buffer in bytes, for texturing.
540 * \return TRUE on success.
541 */
542 boolean (*buffer_get_handle)(struct pb_buffer *buf,
543 unsigned stride,
544 struct winsys_handle *whandle);
545
546 /**
547 * Return the virtual address of a buffer.
548 *
549 * \param buf A winsys buffer object
550 * \return virtual address
551 */
552 uint64_t (*buffer_get_virtual_address)(struct pb_buffer *buf);
553
554 /**
555 * Query the initial placement of the buffer from the kernel driver.
556 */
557 enum radeon_bo_domain (*buffer_get_initial_domain)(struct pb_buffer *buf);
558
559 /**************************************************************************
560 * Command submission.
561 *
562 * Each pipe context should create its own command stream and submit
563 * commands independently of other contexts.
564 *************************************************************************/
565
566 /**
567 * Create a command submission context.
568 * Various command streams can be submitted to the same context.
569 */
570 struct radeon_winsys_ctx *(*ctx_create)(struct radeon_winsys *ws);
571
572 /**
573 * Destroy a context.
574 */
575 void (*ctx_destroy)(struct radeon_winsys_ctx *ctx);
576
577 /**
578 * Query a GPU reset status.
579 */
580 enum pipe_reset_status (*ctx_query_reset_status)(struct radeon_winsys_ctx *ctx);
581
582 /**
583 * Create a command stream.
584 *
585 * \param ctx The submission context
586 * \param ring_type The ring type (GFX, DMA, UVD)
587 * \param flush Flush callback function associated with the command stream.
588 * \param user User pointer that will be passed to the flush callback.
589 * \param trace_buf Trace buffer when tracing is enabled
590 */
591 struct radeon_winsys_cs *(*cs_create)(struct radeon_winsys_ctx *ctx,
592 enum ring_type ring_type,
593 void (*flush)(void *ctx, unsigned flags,
594 struct pipe_fence_handle **fence),
595 void *flush_ctx,
596 struct pb_buffer *trace_buf);
597
598 /**
599 * Destroy a command stream.
600 *
601 * \param cs A command stream to destroy.
602 */
603 void (*cs_destroy)(struct radeon_winsys_cs *cs);
604
605 /**
606 * Add a buffer. Each buffer used by a CS must be added using this function.
607 *
608 * \param cs Command stream
609 * \param buf Buffer
610 * \param usage Whether the buffer is used for read and/or write.
611 * \param domain Bitmask of the RADEON_DOMAIN_* flags.
612 * \param priority A higher number means a greater chance of being
613 * placed in the requested domain. 15 is the maximum.
614 * \return Buffer index.
615 */
616 unsigned (*cs_add_buffer)(struct radeon_winsys_cs *cs,
617 struct pb_buffer *buf,
618 enum radeon_bo_usage usage,
619 enum radeon_bo_domain domain,
620 enum radeon_bo_priority priority);
621
622 /**
623 * Return the index of an already-added buffer.
624 *
625 * \param cs Command stream
626 * \param buf Buffer
627 * \return The buffer index, or -1 if the buffer has not been added.
628 */
629 int (*cs_lookup_buffer)(struct radeon_winsys_cs *cs,
630 struct pb_buffer *buf);
631
632 /**
633 * Return TRUE if there is enough memory in VRAM and GTT for the buffers
634 * added so far. If the validation fails, all buffers which have
635 * been added since the last call of cs_validate will be removed and
636 * the CS will be flushed (provided there are still any buffers).
637 *
638 * \param cs A command stream to validate.
639 */
640 boolean (*cs_validate)(struct radeon_winsys_cs *cs);
641
642 /**
643 * Return TRUE if there is enough memory in VRAM and GTT for the buffers
644 * added so far.
645 *
646 * \param cs A command stream to validate.
647 * \param vram VRAM memory size pending to be use
648 * \param gtt GTT memory size pending to be use
649 */
650 boolean (*cs_memory_below_limit)(struct radeon_winsys_cs *cs, uint64_t vram, uint64_t gtt);
651
652 /**
653 * Return the buffer list.
654 *
655 * \param cs Command stream
656 * \param list Returned buffer list. Set to NULL to query the count only.
657 * \return The buffer count.
658 */
659 unsigned (*cs_get_buffer_list)(struct radeon_winsys_cs *cs,
660 struct radeon_bo_list_item *list);
661
662 /**
663 * Flush a command stream.
664 *
665 * \param cs A command stream to flush.
666 * \param flags, RADEON_FLUSH_ASYNC or 0.
667 * \param fence Pointer to a fence. If non-NULL, a fence is inserted
668 * after the CS and is returned through this parameter.
669 * \param cs_trace_id A unique identifier of the cs, used for tracing.
670 */
671 void (*cs_flush)(struct radeon_winsys_cs *cs,
672 unsigned flags,
673 struct pipe_fence_handle **fence,
674 uint32_t cs_trace_id);
675
676 /**
677 * Return TRUE if a buffer is referenced by a command stream.
678 *
679 * \param cs A command stream.
680 * \param buf A winsys buffer.
681 */
682 boolean (*cs_is_buffer_referenced)(struct radeon_winsys_cs *cs,
683 struct pb_buffer *buf,
684 enum radeon_bo_usage usage);
685
686 /**
687 * Request access to a feature for a command stream.
688 *
689 * \param cs A command stream.
690 * \param fid Feature ID, one of RADEON_FID_*
691 * \param enable Whether to enable or disable the feature.
692 */
693 boolean (*cs_request_feature)(struct radeon_winsys_cs *cs,
694 enum radeon_feature_id fid,
695 boolean enable);
696 /**
697 * Make sure all asynchronous flush of the cs have completed
698 *
699 * \param cs A command stream.
700 */
701 void (*cs_sync_flush)(struct radeon_winsys_cs *cs);
702
703 /**
704 * Wait for the fence and return true if the fence has been signalled.
705 * The timeout of 0 will only return the status.
706 * The timeout of PIPE_TIMEOUT_INFINITE will always wait until the fence
707 * is signalled.
708 */
709 bool (*fence_wait)(struct radeon_winsys *ws,
710 struct pipe_fence_handle *fence,
711 uint64_t timeout);
712
713 /**
714 * Reference counting for fences.
715 */
716 void (*fence_reference)(struct pipe_fence_handle **dst,
717 struct pipe_fence_handle *src);
718
719 /**
720 * Initialize surface
721 *
722 * \param ws The winsys this function is called from.
723 * \param surf Surface structure ptr
724 */
725 int (*surface_init)(struct radeon_winsys *ws,
726 struct radeon_surf *surf);
727
728 /**
729 * Find best values for a surface
730 *
731 * \param ws The winsys this function is called from.
732 * \param surf Surface structure ptr
733 */
734 int (*surface_best)(struct radeon_winsys *ws,
735 struct radeon_surf *surf);
736
737 uint64_t (*query_value)(struct radeon_winsys *ws,
738 enum radeon_value_id value);
739
740 bool (*read_registers)(struct radeon_winsys *ws, unsigned reg_offset,
741 unsigned num_registers, uint32_t *out);
742 };
743
744
745 static inline void radeon_emit(struct radeon_winsys_cs *cs, uint32_t value)
746 {
747 cs->buf[cs->cdw++] = value;
748 }
749
750 static inline void radeon_emit_array(struct radeon_winsys_cs *cs,
751 const uint32_t *values, unsigned count)
752 {
753 memcpy(cs->buf+cs->cdw, values, count * 4);
754 cs->cdw += count;
755 }
756
757 #endif