radeonsi: Fix sampler views for depth textures.
[mesa.git] / src / gallium / drivers / radeonsi / radeonsi_pipe.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include <stdio.h>
24 #include <errno.h>
25 #include "pipe/p_defines.h"
26 #include "pipe/p_state.h"
27 #include "pipe/p_context.h"
28 #include "tgsi/tgsi_scan.h"
29 #include "tgsi/tgsi_parse.h"
30 #include "tgsi/tgsi_util.h"
31 #include "util/u_blitter.h"
32 #include "util/u_double_list.h"
33 #include "util/u_format.h"
34 #include "util/u_format_s3tc.h"
35 #include "util/u_transfer.h"
36 #include "util/u_surface.h"
37 #include "util/u_pack_color.h"
38 #include "util/u_memory.h"
39 #include "util/u_inlines.h"
40 #include "util/u_simple_shaders.h"
41 #include "util/u_upload_mgr.h"
42 #include "vl/vl_decoder.h"
43 #include "vl/vl_video_buffer.h"
44 #include "os/os_time.h"
45 #include "pipebuffer/pb_buffer.h"
46 #include "r600.h"
47 #include "sid.h"
48 #include "r600_resource.h"
49 #include "radeonsi_pipe.h"
50 #include "r600_hw_context_priv.h"
51 #include "si_state.h"
52
53 /*
54 * pipe_context
55 */
56 static struct r600_fence *r600_create_fence(struct r600_context *rctx)
57 {
58 struct r600_screen *rscreen = rctx->screen;
59 struct r600_fence *fence = NULL;
60
61 pipe_mutex_lock(rscreen->fences.mutex);
62
63 if (!rscreen->fences.bo) {
64 /* Create the shared buffer object */
65 rscreen->fences.bo = si_resource_create_custom(&rscreen->screen,
66 PIPE_USAGE_STAGING,
67 4096);
68 if (!rscreen->fences.bo) {
69 R600_ERR("r600: failed to create bo for fence objects\n");
70 goto out;
71 }
72 rscreen->fences.data = rctx->ws->buffer_map(rscreen->fences.bo->cs_buf,
73 rctx->cs,
74 PIPE_TRANSFER_READ_WRITE);
75 }
76
77 if (!LIST_IS_EMPTY(&rscreen->fences.pool)) {
78 struct r600_fence *entry;
79
80 /* Try to find a freed fence that has been signalled */
81 LIST_FOR_EACH_ENTRY(entry, &rscreen->fences.pool, head) {
82 if (rscreen->fences.data[entry->index] != 0) {
83 LIST_DELINIT(&entry->head);
84 fence = entry;
85 break;
86 }
87 }
88 }
89
90 if (!fence) {
91 /* Allocate a new fence */
92 struct r600_fence_block *block;
93 unsigned index;
94
95 if ((rscreen->fences.next_index + 1) >= 1024) {
96 R600_ERR("r600: too many concurrent fences\n");
97 goto out;
98 }
99
100 index = rscreen->fences.next_index++;
101
102 if (!(index % FENCE_BLOCK_SIZE)) {
103 /* Allocate a new block */
104 block = CALLOC_STRUCT(r600_fence_block);
105 if (block == NULL)
106 goto out;
107
108 LIST_ADD(&block->head, &rscreen->fences.blocks);
109 } else {
110 block = LIST_ENTRY(struct r600_fence_block, rscreen->fences.blocks.next, head);
111 }
112
113 fence = &block->fences[index % FENCE_BLOCK_SIZE];
114 fence->index = index;
115 }
116
117 pipe_reference_init(&fence->reference, 1);
118
119 rscreen->fences.data[fence->index] = 0;
120 si_context_emit_fence(rctx, rscreen->fences.bo, fence->index, 1);
121
122 /* Create a dummy BO so that fence_finish without a timeout can sleep waiting for completion */
123 fence->sleep_bo = si_resource_create_custom(&rctx->screen->screen, PIPE_USAGE_STAGING, 1);
124
125 /* Add the fence as a dummy relocation. */
126 r600_context_bo_reloc(rctx, fence->sleep_bo, RADEON_USAGE_READWRITE);
127
128 out:
129 pipe_mutex_unlock(rscreen->fences.mutex);
130 return fence;
131 }
132
133
134 void radeonsi_flush(struct pipe_context *ctx, struct pipe_fence_handle **fence,
135 unsigned flags)
136 {
137 struct r600_context *rctx = (struct r600_context *)ctx;
138 struct r600_fence **rfence = (struct r600_fence**)fence;
139 struct pipe_query *render_cond = NULL;
140 unsigned render_cond_mode = 0;
141
142 if (rfence)
143 *rfence = r600_create_fence(rctx);
144
145 /* Disable render condition. */
146 if (rctx->current_render_cond) {
147 render_cond = rctx->current_render_cond;
148 render_cond_mode = rctx->current_render_cond_mode;
149 ctx->render_condition(ctx, NULL, 0);
150 }
151
152 si_context_flush(rctx, flags);
153
154 /* Re-enable render condition. */
155 if (render_cond) {
156 ctx->render_condition(ctx, render_cond, render_cond_mode);
157 }
158 }
159
160 static void r600_flush_from_st(struct pipe_context *ctx,
161 struct pipe_fence_handle **fence)
162 {
163 radeonsi_flush(ctx, fence, 0);
164 }
165
166 static void r600_flush_from_winsys(void *ctx, unsigned flags)
167 {
168 radeonsi_flush((struct pipe_context*)ctx, NULL, flags);
169 }
170
171 static void r600_destroy_context(struct pipe_context *context)
172 {
173 struct r600_context *rctx = (struct r600_context *)context;
174
175 si_resource_reference(&rctx->border_color_table, NULL);
176
177 if (rctx->dummy_pixel_shader) {
178 rctx->context.delete_fs_state(&rctx->context, rctx->dummy_pixel_shader);
179 }
180 rctx->context.delete_depth_stencil_alpha_state(&rctx->context, rctx->custom_dsa_flush);
181 util_unreference_framebuffer_state(&rctx->framebuffer);
182
183 util_blitter_destroy(rctx->blitter);
184
185 if (rctx->uploader) {
186 u_upload_destroy(rctx->uploader);
187 }
188 util_slab_destroy(&rctx->pool_transfers);
189 FREE(rctx);
190 }
191
192 static struct pipe_context *r600_create_context(struct pipe_screen *screen, void *priv)
193 {
194 struct r600_context *rctx = CALLOC_STRUCT(r600_context);
195 struct r600_screen* rscreen = (struct r600_screen *)screen;
196
197 if (rctx == NULL)
198 return NULL;
199
200 rctx->context.screen = screen;
201 rctx->context.priv = priv;
202 rctx->context.destroy = r600_destroy_context;
203 rctx->context.flush = r600_flush_from_st;
204
205 /* Easy accessing of screen/winsys. */
206 rctx->screen = rscreen;
207 rctx->ws = rscreen->ws;
208 rctx->family = rscreen->family;
209 rctx->chip_class = rscreen->chip_class;
210
211 si_init_blit_functions(rctx);
212 r600_init_query_functions(rctx);
213 r600_init_context_resource_functions(rctx);
214 si_init_surface_functions(rctx);
215
216 rctx->context.create_video_decoder = vl_create_decoder;
217 rctx->context.create_video_buffer = vl_video_buffer_create;
218
219 switch (rctx->chip_class) {
220 case TAHITI:
221 si_init_state_functions(rctx);
222 LIST_INITHEAD(&rctx->active_query_list);
223 rctx->cs = rctx->ws->cs_create(rctx->ws);
224 rctx->max_db = 8;
225 si_init_config(rctx);
226 break;
227 default:
228 R600_ERR("Unsupported chip class %d.\n", rctx->chip_class);
229 r600_destroy_context(&rctx->context);
230 return NULL;
231 }
232
233 rctx->ws->cs_set_flush_callback(rctx->cs, r600_flush_from_winsys, rctx);
234
235 util_slab_create(&rctx->pool_transfers,
236 sizeof(struct pipe_transfer), 64,
237 UTIL_SLAB_SINGLETHREADED);
238
239 rctx->uploader = u_upload_create(&rctx->context, 1024 * 1024, 256,
240 PIPE_BIND_INDEX_BUFFER |
241 PIPE_BIND_CONSTANT_BUFFER);
242 if (!rctx->uploader) {
243 r600_destroy_context(&rctx->context);
244 return NULL;
245 }
246
247 rctx->blitter = util_blitter_create(&rctx->context);
248 if (rctx->blitter == NULL) {
249 r600_destroy_context(&rctx->context);
250 return NULL;
251 }
252
253 si_get_backend_mask(rctx); /* this emits commands and must be last */
254
255 rctx->dummy_pixel_shader =
256 util_make_fragment_cloneinput_shader(&rctx->context, 0,
257 TGSI_SEMANTIC_GENERIC,
258 TGSI_INTERPOLATE_CONSTANT);
259 rctx->context.bind_fs_state(&rctx->context, rctx->dummy_pixel_shader);
260
261 return &rctx->context;
262 }
263
264 /*
265 * pipe_screen
266 */
267 static const char* r600_get_vendor(struct pipe_screen* pscreen)
268 {
269 return "X.Org";
270 }
271
272 static const char *r600_get_family_name(enum radeon_family family)
273 {
274 switch(family) {
275 case CHIP_TAHITI: return "AMD TAHITI";
276 case CHIP_PITCAIRN: return "AMD PITCAIRN";
277 case CHIP_VERDE: return "AMD CAPE VERDE";
278 default: return "AMD unknown";
279 }
280 }
281
282 static const char* r600_get_name(struct pipe_screen* pscreen)
283 {
284 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
285
286 return r600_get_family_name(rscreen->family);
287 }
288
289 static int r600_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
290 {
291 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
292
293 switch (param) {
294 /* Supported features (boolean caps). */
295 case PIPE_CAP_TWO_SIDED_STENCIL:
296 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
297 case PIPE_CAP_ANISOTROPIC_FILTER:
298 case PIPE_CAP_POINT_SPRITE:
299 case PIPE_CAP_OCCLUSION_QUERY:
300 case PIPE_CAP_TEXTURE_SHADOW_MAP:
301 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
302 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
303 case PIPE_CAP_TEXTURE_SWIZZLE:
304 case PIPE_CAP_DEPTHSTENCIL_CLEAR_SEPARATE:
305 case PIPE_CAP_DEPTH_CLIP_DISABLE:
306 case PIPE_CAP_SHADER_STENCIL_EXPORT:
307 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
308 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
309 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
310 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
311 case PIPE_CAP_SM3:
312 case PIPE_CAP_SEAMLESS_CUBE_MAP:
313 case PIPE_CAP_PRIMITIVE_RESTART:
314 case PIPE_CAP_CONDITIONAL_RENDER:
315 case PIPE_CAP_TEXTURE_BARRIER:
316 case PIPE_CAP_INDEP_BLEND_ENABLE:
317 case PIPE_CAP_INDEP_BLEND_FUNC:
318 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
319 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
320 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
321 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
322 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
323 case PIPE_CAP_USER_INDEX_BUFFERS:
324 case PIPE_CAP_USER_CONSTANT_BUFFERS:
325 case PIPE_CAP_START_INSTANCE:
326 case PIPE_CAP_NPOT_TEXTURES:
327 return 1;
328
329 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
330 return 64;
331
332 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
333 return 256;
334
335 case PIPE_CAP_GLSL_FEATURE_LEVEL:
336 return debug_get_bool_option("R600_GLSL130", FALSE) ? 130 : 120;
337
338 /* Unsupported features. */
339 case PIPE_CAP_TGSI_INSTANCEID:
340 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
341 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
342 case PIPE_CAP_SCALED_RESOLVE:
343 case PIPE_CAP_TGSI_CAN_COMPACT_VARYINGS:
344 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
345 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
346 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
347 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
348 case PIPE_CAP_USER_VERTEX_BUFFERS:
349 case PIPE_CAP_TEXTURE_MULTISAMPLE:
350 case PIPE_CAP_COMPUTE:
351 case PIPE_CAP_QUERY_TIMESTAMP:
352 return 0;
353
354 /* Stream output. */
355 #if 0
356 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
357 return debug_get_bool_option("R600_STREAMOUT", FALSE) ? 4 : 0;
358 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
359 return debug_get_bool_option("R600_STREAMOUT", FALSE) ? 1 : 0;
360 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
361 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
362 return 16*4;
363 #endif
364 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
365 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
366 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
367 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
368 return 0;
369
370 /* Texturing. */
371 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
372 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
373 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
374 return 15;
375 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
376 return /*rscreen->info.drm_minor >= 9 ? 16384 :*/ 0;
377 case PIPE_CAP_MAX_COMBINED_SAMPLERS:
378 return 32;
379
380 /* Render targets. */
381 case PIPE_CAP_MAX_RENDER_TARGETS:
382 /* FIXME some r6xx are buggy and can only do 4 */
383 return 8;
384
385 /* Timer queries, present when the clock frequency is non zero. */
386 case PIPE_CAP_TIMER_QUERY:
387 return rscreen->info.r600_clock_crystal_freq != 0;
388
389 case PIPE_CAP_MIN_TEXEL_OFFSET:
390 return -8;
391
392 case PIPE_CAP_MAX_TEXEL_OFFSET:
393 return 7;
394 }
395 return 0;
396 }
397
398 static float r600_get_paramf(struct pipe_screen* pscreen,
399 enum pipe_capf param)
400 {
401 switch (param) {
402 case PIPE_CAPF_MAX_LINE_WIDTH:
403 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
404 case PIPE_CAPF_MAX_POINT_WIDTH:
405 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
406 return 16384.0f;
407 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
408 return 16.0f;
409 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
410 return 16.0f;
411 case PIPE_CAPF_GUARD_BAND_LEFT:
412 case PIPE_CAPF_GUARD_BAND_TOP:
413 case PIPE_CAPF_GUARD_BAND_RIGHT:
414 case PIPE_CAPF_GUARD_BAND_BOTTOM:
415 return 0.0f;
416 }
417 return 0.0f;
418 }
419
420 static int r600_get_shader_param(struct pipe_screen* pscreen, unsigned shader, enum pipe_shader_cap param)
421 {
422 switch(shader)
423 {
424 case PIPE_SHADER_FRAGMENT:
425 case PIPE_SHADER_VERTEX:
426 break;
427 case PIPE_SHADER_GEOMETRY:
428 /* TODO: support and enable geometry programs */
429 return 0;
430 default:
431 /* TODO: support tessellation */
432 return 0;
433 }
434
435 /* TODO: all these should be fixed, since r600 surely supports much more! */
436 switch (param) {
437 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
438 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
439 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
440 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
441 return 16384;
442 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
443 return 8; /* FIXME */
444 case PIPE_SHADER_CAP_MAX_INPUTS:
445 if(shader == PIPE_SHADER_FRAGMENT)
446 return 34;
447 else
448 return 32;
449 case PIPE_SHADER_CAP_MAX_TEMPS:
450 return 256; /* Max native temporaries. */
451 case PIPE_SHADER_CAP_MAX_ADDRS:
452 /* FIXME Isn't this equal to TEMPS? */
453 return 1; /* Max native address registers */
454 case PIPE_SHADER_CAP_MAX_CONSTS:
455 return 64;
456 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
457 return 1;
458 case PIPE_SHADER_CAP_MAX_PREDS:
459 return 0; /* FIXME */
460 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
461 return 1;
462 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
463 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
464 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
465 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
466 return 0;
467 case PIPE_SHADER_CAP_INTEGERS:
468 return 1;
469 case PIPE_SHADER_CAP_SUBROUTINES:
470 return 0;
471 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
472 return 16;
473 case PIPE_SHADER_CAP_PREFERRED_IR:
474 return PIPE_SHADER_IR_TGSI;
475 }
476 return 0;
477 }
478
479 static int r600_get_video_param(struct pipe_screen *screen,
480 enum pipe_video_profile profile,
481 enum pipe_video_cap param)
482 {
483 switch (param) {
484 case PIPE_VIDEO_CAP_SUPPORTED:
485 return vl_profile_supported(screen, profile);
486 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
487 return 1;
488 case PIPE_VIDEO_CAP_MAX_WIDTH:
489 case PIPE_VIDEO_CAP_MAX_HEIGHT:
490 return vl_video_buffer_max_size(screen);
491 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
492 return PIPE_FORMAT_NV12;
493 default:
494 return 0;
495 }
496 }
497
498 static void r600_destroy_screen(struct pipe_screen* pscreen)
499 {
500 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
501
502 if (rscreen == NULL)
503 return;
504
505 if (rscreen->fences.bo) {
506 struct r600_fence_block *entry, *tmp;
507
508 LIST_FOR_EACH_ENTRY_SAFE(entry, tmp, &rscreen->fences.blocks, head) {
509 LIST_DEL(&entry->head);
510 FREE(entry);
511 }
512
513 rscreen->ws->buffer_unmap(rscreen->fences.bo->cs_buf);
514 si_resource_reference(&rscreen->fences.bo, NULL);
515 }
516 pipe_mutex_destroy(rscreen->fences.mutex);
517
518 rscreen->ws->destroy(rscreen->ws);
519 FREE(rscreen);
520 }
521
522 static void r600_fence_reference(struct pipe_screen *pscreen,
523 struct pipe_fence_handle **ptr,
524 struct pipe_fence_handle *fence)
525 {
526 struct r600_fence **oldf = (struct r600_fence**)ptr;
527 struct r600_fence *newf = (struct r600_fence*)fence;
528
529 if (pipe_reference(&(*oldf)->reference, &newf->reference)) {
530 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
531 pipe_mutex_lock(rscreen->fences.mutex);
532 si_resource_reference(&(*oldf)->sleep_bo, NULL);
533 LIST_ADDTAIL(&(*oldf)->head, &rscreen->fences.pool);
534 pipe_mutex_unlock(rscreen->fences.mutex);
535 }
536
537 *ptr = fence;
538 }
539
540 static boolean r600_fence_signalled(struct pipe_screen *pscreen,
541 struct pipe_fence_handle *fence)
542 {
543 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
544 struct r600_fence *rfence = (struct r600_fence*)fence;
545
546 return rscreen->fences.data[rfence->index];
547 }
548
549 static boolean r600_fence_finish(struct pipe_screen *pscreen,
550 struct pipe_fence_handle *fence,
551 uint64_t timeout)
552 {
553 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
554 struct r600_fence *rfence = (struct r600_fence*)fence;
555 int64_t start_time = 0;
556 unsigned spins = 0;
557
558 if (timeout != PIPE_TIMEOUT_INFINITE) {
559 start_time = os_time_get();
560
561 /* Convert to microseconds. */
562 timeout /= 1000;
563 }
564
565 while (rscreen->fences.data[rfence->index] == 0) {
566 /* Special-case infinite timeout - wait for the dummy BO to become idle */
567 if (timeout == PIPE_TIMEOUT_INFINITE) {
568 rscreen->ws->buffer_wait(rfence->sleep_bo->buf, RADEON_USAGE_READWRITE);
569 break;
570 }
571
572 /* The dummy BO will be busy until the CS including the fence has completed, or
573 * the GPU is reset. Don't bother continuing to spin when the BO is idle. */
574 if (!rscreen->ws->buffer_is_busy(rfence->sleep_bo->buf, RADEON_USAGE_READWRITE))
575 break;
576
577 if (++spins % 256)
578 continue;
579 #ifdef PIPE_OS_UNIX
580 sched_yield();
581 #else
582 os_time_sleep(10);
583 #endif
584 if (timeout != PIPE_TIMEOUT_INFINITE &&
585 os_time_get() - start_time >= timeout) {
586 break;
587 }
588 }
589
590 return rscreen->fences.data[rfence->index] != 0;
591 }
592
593 static int evergreen_interpret_tiling(struct r600_screen *rscreen, uint32_t tiling_config)
594 {
595 switch (tiling_config & 0xf) {
596 case 0:
597 rscreen->tiling_info.num_channels = 1;
598 break;
599 case 1:
600 rscreen->tiling_info.num_channels = 2;
601 break;
602 case 2:
603 rscreen->tiling_info.num_channels = 4;
604 break;
605 case 3:
606 rscreen->tiling_info.num_channels = 8;
607 break;
608 default:
609 return -EINVAL;
610 }
611
612 switch ((tiling_config & 0xf0) >> 4) {
613 case 0:
614 rscreen->tiling_info.num_banks = 4;
615 break;
616 case 1:
617 rscreen->tiling_info.num_banks = 8;
618 break;
619 case 2:
620 rscreen->tiling_info.num_banks = 16;
621 break;
622 default:
623 return -EINVAL;
624 }
625
626 switch ((tiling_config & 0xf00) >> 8) {
627 case 0:
628 rscreen->tiling_info.group_bytes = 256;
629 break;
630 case 1:
631 rscreen->tiling_info.group_bytes = 512;
632 break;
633 default:
634 return -EINVAL;
635 }
636 return 0;
637 }
638
639 static int r600_init_tiling(struct r600_screen *rscreen)
640 {
641 uint32_t tiling_config = rscreen->info.r600_tiling_config;
642
643 /* set default group bytes, overridden by tiling info ioctl */
644 rscreen->tiling_info.group_bytes = 512;
645
646 if (!tiling_config)
647 return 0;
648
649 return evergreen_interpret_tiling(rscreen, tiling_config);
650 }
651
652 static unsigned radeon_family_from_device(unsigned device)
653 {
654 switch (device) {
655 #define CHIPSET(pciid, name, family) case pciid: return CHIP_##family;
656 #include "pci_ids/radeonsi_pci_ids.h"
657 #undef CHIPSET
658 default:
659 return CHIP_UNKNOWN;
660 }
661 }
662
663 struct pipe_screen *radeonsi_screen_create(struct radeon_winsys *ws)
664 {
665 struct r600_screen *rscreen = CALLOC_STRUCT(r600_screen);
666 if (rscreen == NULL) {
667 return NULL;
668 }
669
670 rscreen->ws = ws;
671 ws->query_info(ws, &rscreen->info);
672
673 rscreen->family = radeon_family_from_device(rscreen->info.pci_id);
674 if (rscreen->family == CHIP_UNKNOWN) {
675 fprintf(stderr, "r600: Unknown chipset 0x%04X\n", rscreen->info.pci_id);
676 FREE(rscreen);
677 return NULL;
678 }
679
680 /* setup class */
681 if (rscreen->family >= CHIP_TAHITI) {
682 rscreen->chip_class = TAHITI;
683 } else {
684 fprintf(stderr, "r600: Unsupported family %d\n", rscreen->family);
685 FREE(rscreen);
686 return NULL;
687 }
688
689 if (r600_init_tiling(rscreen)) {
690 FREE(rscreen);
691 return NULL;
692 }
693
694 rscreen->screen.destroy = r600_destroy_screen;
695 rscreen->screen.get_name = r600_get_name;
696 rscreen->screen.get_vendor = r600_get_vendor;
697 rscreen->screen.get_param = r600_get_param;
698 rscreen->screen.get_shader_param = r600_get_shader_param;
699 rscreen->screen.get_paramf = r600_get_paramf;
700 rscreen->screen.get_video_param = r600_get_video_param;
701 rscreen->screen.is_format_supported = si_is_format_supported;
702 rscreen->screen.is_video_format_supported = vl_video_buffer_is_format_supported;
703 rscreen->screen.context_create = r600_create_context;
704 rscreen->screen.fence_reference = r600_fence_reference;
705 rscreen->screen.fence_signalled = r600_fence_signalled;
706 rscreen->screen.fence_finish = r600_fence_finish;
707 r600_init_screen_resource_functions(&rscreen->screen);
708
709 util_format_s3tc_init();
710
711 rscreen->fences.bo = NULL;
712 rscreen->fences.data = NULL;
713 rscreen->fences.next_index = 0;
714 LIST_INITHEAD(&rscreen->fences.pool);
715 LIST_INITHEAD(&rscreen->fences.blocks);
716 pipe_mutex_init(rscreen->fences.mutex);
717
718 return &rscreen->screen;
719 }