ac/gpu_info: add has_2d_tiling
[mesa.git] / src / gallium / drivers / radeonsi / si_get.c
1 /*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #include "si_pipe.h"
26 #include "radeon/radeon_video.h"
27 #include "radeon/radeon_vce.h"
28 #include "radeon/radeon_uvd_enc.h"
29 #include "ac_llvm_util.h"
30 #include "vl/vl_decoder.h"
31 #include "vl/vl_video_buffer.h"
32 #include "util/u_video.h"
33 #include "compiler/nir/nir.h"
34
35 #include <sys/utsname.h>
36
37 static const char *si_get_vendor(struct pipe_screen *pscreen)
38 {
39 /* Don't change this. Games such as Alien Isolation are broken if this
40 * returns "Advanced Micro Devices, Inc."
41 */
42 return "X.Org";
43 }
44
45 static const char *si_get_device_vendor(struct pipe_screen *pscreen)
46 {
47 return "AMD";
48 }
49
50 static const char *si_get_marketing_name(struct radeon_winsys *ws)
51 {
52 if (!ws->get_chip_name)
53 return NULL;
54 return ws->get_chip_name(ws);
55 }
56
57 const char *si_get_family_name(const struct si_screen *sscreen)
58 {
59 switch (sscreen->info.family) {
60 case CHIP_TAHITI: return "AMD TAHITI";
61 case CHIP_PITCAIRN: return "AMD PITCAIRN";
62 case CHIP_VERDE: return "AMD CAPE VERDE";
63 case CHIP_OLAND: return "AMD OLAND";
64 case CHIP_HAINAN: return "AMD HAINAN";
65 case CHIP_BONAIRE: return "AMD BONAIRE";
66 case CHIP_KAVERI: return "AMD KAVERI";
67 case CHIP_KABINI: return "AMD KABINI";
68 case CHIP_HAWAII: return "AMD HAWAII";
69 case CHIP_MULLINS: return "AMD MULLINS";
70 case CHIP_TONGA: return "AMD TONGA";
71 case CHIP_ICELAND: return "AMD ICELAND";
72 case CHIP_CARRIZO: return "AMD CARRIZO";
73 case CHIP_FIJI: return "AMD FIJI";
74 case CHIP_STONEY: return "AMD STONEY";
75 case CHIP_POLARIS10: return "AMD POLARIS10";
76 case CHIP_POLARIS11: return "AMD POLARIS11";
77 case CHIP_POLARIS12: return "AMD POLARIS12";
78 case CHIP_VEGAM: return "AMD VEGAM";
79 case CHIP_VEGA10: return "AMD VEGA10";
80 case CHIP_VEGA12: return "AMD VEGA12";
81 case CHIP_RAVEN: return "AMD RAVEN";
82 default: return "AMD unknown";
83 }
84 }
85
86 static int si_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
87 {
88 struct si_screen *sscreen = (struct si_screen *)pscreen;
89
90 switch (param) {
91 /* Supported features (boolean caps). */
92 case PIPE_CAP_ACCELERATED:
93 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
94 case PIPE_CAP_ANISOTROPIC_FILTER:
95 case PIPE_CAP_POINT_SPRITE:
96 case PIPE_CAP_OCCLUSION_QUERY:
97 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
98 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
99 case PIPE_CAP_TEXTURE_SWIZZLE:
100 case PIPE_CAP_DEPTH_CLIP_DISABLE:
101 case PIPE_CAP_SHADER_STENCIL_EXPORT:
102 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
103 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
104 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
105 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
106 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
107 case PIPE_CAP_SM3:
108 case PIPE_CAP_SEAMLESS_CUBE_MAP:
109 case PIPE_CAP_PRIMITIVE_RESTART:
110 case PIPE_CAP_CONDITIONAL_RENDER:
111 case PIPE_CAP_TEXTURE_BARRIER:
112 case PIPE_CAP_INDEP_BLEND_ENABLE:
113 case PIPE_CAP_INDEP_BLEND_FUNC:
114 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
115 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
116 case PIPE_CAP_START_INSTANCE:
117 case PIPE_CAP_NPOT_TEXTURES:
118 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
119 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
120 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
121 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
122 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
123 case PIPE_CAP_TGSI_INSTANCEID:
124 case PIPE_CAP_COMPUTE:
125 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
126 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
127 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
128 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
129 case PIPE_CAP_CUBE_MAP_ARRAY:
130 case PIPE_CAP_SAMPLE_SHADING:
131 case PIPE_CAP_DRAW_INDIRECT:
132 case PIPE_CAP_CLIP_HALFZ:
133 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
134 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
135 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
136 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
137 case PIPE_CAP_TGSI_TEXCOORD:
138 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
139 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
140 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
141 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
142 case PIPE_CAP_SHAREABLE_SHADERS:
143 case PIPE_CAP_DEPTH_BOUNDS_TEST:
144 case PIPE_CAP_SAMPLER_VIEW_TARGET:
145 case PIPE_CAP_TEXTURE_QUERY_LOD:
146 case PIPE_CAP_TEXTURE_GATHER_SM5:
147 case PIPE_CAP_TGSI_TXQS:
148 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
149 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
150 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
151 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
152 case PIPE_CAP_INVALIDATE_BUFFER:
153 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
154 case PIPE_CAP_QUERY_BUFFER_OBJECT:
155 case PIPE_CAP_QUERY_MEMORY_INFO:
156 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
157 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
158 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
159 case PIPE_CAP_GENERATE_MIPMAP:
160 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
161 case PIPE_CAP_STRING_MARKER:
162 case PIPE_CAP_CLEAR_TEXTURE:
163 case PIPE_CAP_CULL_DISTANCE:
164 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
165 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
166 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
167 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
168 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
169 case PIPE_CAP_DOUBLES:
170 case PIPE_CAP_TGSI_TEX_TXF_LZ:
171 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
172 case PIPE_CAP_BINDLESS_TEXTURE:
173 case PIPE_CAP_QUERY_TIMESTAMP:
174 case PIPE_CAP_QUERY_TIME_ELAPSED:
175 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
176 case PIPE_CAP_QUERY_SO_OVERFLOW:
177 case PIPE_CAP_MEMOBJ:
178 case PIPE_CAP_LOAD_CONSTBUF:
179 case PIPE_CAP_INT64:
180 case PIPE_CAP_INT64_DIVMOD:
181 case PIPE_CAP_TGSI_CLOCK:
182 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
183 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
184 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
185 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
186 case PIPE_CAP_TGSI_VOTE:
187 case PIPE_CAP_TGSI_FS_FBFETCH:
188 return 1;
189
190 case PIPE_CAP_TGSI_BALLOT:
191 return HAVE_LLVM >= 0x0500;
192
193 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
194 return !SI_BIG_ENDIAN && sscreen->info.has_userptr;
195
196 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
197 return sscreen->info.has_gpu_reset_status_query ||
198 sscreen->info.has_gpu_reset_counter_query;
199
200 case PIPE_CAP_TEXTURE_MULTISAMPLE:
201 return sscreen->info.has_2d_tiling;
202
203 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
204 return SI_MAP_BUFFER_ALIGNMENT;
205
206 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
207 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
208 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
209 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
210 case PIPE_CAP_MAX_VERTEX_STREAMS:
211 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
212 return 4;
213
214 case PIPE_CAP_GLSL_FEATURE_LEVEL:
215 if (sscreen->info.has_indirect_compute_dispatch)
216 return 450;
217 return 420;
218
219 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
220 return MIN2(sscreen->info.max_alloc_size, INT_MAX);
221
222 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
223 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
224 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
225 return !sscreen->info.has_unaligned_shader_loads;
226
227 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
228 return sscreen->info.has_sparse_vm_mappings ?
229 RADEON_SPARSE_PAGE_SIZE : 0;
230
231 case PIPE_CAP_PACKED_UNIFORMS:
232 if (sscreen->debug_flags & DBG(NIR))
233 return 1;
234 return 0;
235
236 /* Unsupported features. */
237 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
238 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
239 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
240 case PIPE_CAP_USER_VERTEX_BUFFERS:
241 case PIPE_CAP_FAKE_SW_MSAA:
242 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
243 case PIPE_CAP_VERTEXID_NOBASE:
244 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
245 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
246 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
247 case PIPE_CAP_UMA:
248 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
249 case PIPE_CAP_POST_DEPTH_COVERAGE:
250 case PIPE_CAP_TILE_RASTER_ORDER:
251 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
252 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
253 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_TRIANGLES:
254 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_POINTS_LINES:
255 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_TRIANGLES:
256 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_POINTS_LINES:
257 case PIPE_CAP_CONSERVATIVE_RASTER_POST_DEPTH_COVERAGE:
258 case PIPE_CAP_MAX_CONSERVATIVE_RASTER_SUBPIXEL_PRECISION_BIAS:
259 return 0;
260
261 case PIPE_CAP_FENCE_SIGNAL:
262 return sscreen->info.has_syncobj;
263
264 case PIPE_CAP_CONSTBUF0_FLAGS:
265 return SI_RESOURCE_FLAG_32BIT;
266
267 case PIPE_CAP_NATIVE_FENCE_FD:
268 return sscreen->info.has_fence_to_handle;
269
270 case PIPE_CAP_DRAW_PARAMETERS:
271 case PIPE_CAP_MULTI_DRAW_INDIRECT:
272 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
273 return sscreen->has_draw_indirect_multi;
274
275 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
276 return 30;
277
278 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
279 return sscreen->info.chip_class <= VI ?
280 PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 : 0;
281
282 /* Stream output. */
283 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
284 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
285 return 32*4;
286
287 /* Geometry shader output. */
288 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
289 return 1024;
290 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
291 return 4095;
292
293 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
294 return 2048;
295
296 /* Texturing. */
297 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
298 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
299 return 15; /* 16384 */
300 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
301 /* textures support 8192, but layered rendering supports 2048 */
302 return 12;
303 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
304 /* textures support 8192, but layered rendering supports 2048 */
305 return 2048;
306
307 /* Viewports and render targets. */
308 case PIPE_CAP_MAX_VIEWPORTS:
309 return SI_MAX_VIEWPORTS;
310 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
311 case PIPE_CAP_MAX_RENDER_TARGETS:
312 return 8;
313
314 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
315 case PIPE_CAP_MIN_TEXEL_OFFSET:
316 return -32;
317
318 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
319 case PIPE_CAP_MAX_TEXEL_OFFSET:
320 return 31;
321
322 case PIPE_CAP_ENDIANNESS:
323 return PIPE_ENDIAN_LITTLE;
324
325 case PIPE_CAP_VENDOR_ID:
326 return ATI_VENDOR_ID;
327 case PIPE_CAP_DEVICE_ID:
328 return sscreen->info.pci_id;
329 case PIPE_CAP_VIDEO_MEMORY:
330 return sscreen->info.vram_size >> 20;
331 case PIPE_CAP_PCI_GROUP:
332 return sscreen->info.pci_domain;
333 case PIPE_CAP_PCI_BUS:
334 return sscreen->info.pci_bus;
335 case PIPE_CAP_PCI_DEVICE:
336 return sscreen->info.pci_dev;
337 case PIPE_CAP_PCI_FUNCTION:
338 return sscreen->info.pci_func;
339 }
340 return 0;
341 }
342
343 static float si_get_paramf(struct pipe_screen* pscreen, enum pipe_capf param)
344 {
345 switch (param) {
346 case PIPE_CAPF_MAX_LINE_WIDTH:
347 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
348 case PIPE_CAPF_MAX_POINT_WIDTH:
349 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
350 return 8192.0f;
351 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
352 return 16.0f;
353 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
354 return 16.0f;
355 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
356 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
357 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
358 return 0.0f;
359 }
360 return 0.0f;
361 }
362
363 static int si_get_shader_param(struct pipe_screen* pscreen,
364 enum pipe_shader_type shader,
365 enum pipe_shader_cap param)
366 {
367 struct si_screen *sscreen = (struct si_screen *)pscreen;
368
369 switch(shader)
370 {
371 case PIPE_SHADER_FRAGMENT:
372 case PIPE_SHADER_VERTEX:
373 case PIPE_SHADER_GEOMETRY:
374 case PIPE_SHADER_TESS_CTRL:
375 case PIPE_SHADER_TESS_EVAL:
376 break;
377 case PIPE_SHADER_COMPUTE:
378 switch (param) {
379 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
380 int ir = 1 << PIPE_SHADER_IR_NATIVE;
381
382 if (sscreen->info.has_indirect_compute_dispatch)
383 ir |= 1 << PIPE_SHADER_IR_TGSI;
384
385 return ir;
386 }
387
388 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
389 uint64_t max_const_buffer_size;
390 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
391 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
392 &max_const_buffer_size);
393 return MIN2(max_const_buffer_size, INT_MAX);
394 }
395 default:
396 /* If compute shaders don't require a special value
397 * for this cap, we can return the same value we
398 * do for other shader types. */
399 break;
400 }
401 break;
402 default:
403 return 0;
404 }
405
406 switch (param) {
407 /* Shader limits. */
408 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
409 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
410 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
411 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
412 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
413 return 16384;
414 case PIPE_SHADER_CAP_MAX_INPUTS:
415 return shader == PIPE_SHADER_VERTEX ? SI_MAX_ATTRIBS : 32;
416 case PIPE_SHADER_CAP_MAX_OUTPUTS:
417 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
418 case PIPE_SHADER_CAP_MAX_TEMPS:
419 return 256; /* Max native temporaries. */
420 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
421 return 4096 * sizeof(float[4]); /* actually only memory limits this */
422 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
423 return SI_NUM_CONST_BUFFERS;
424 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
425 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
426 return SI_NUM_SAMPLERS;
427 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
428 return SI_NUM_SHADER_BUFFERS;
429 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
430 return SI_NUM_IMAGES;
431 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
432 if (sscreen->debug_flags & DBG(NIR))
433 return 0;
434 return 32;
435 case PIPE_SHADER_CAP_PREFERRED_IR:
436 if (sscreen->debug_flags & DBG(NIR))
437 return PIPE_SHADER_IR_NIR;
438 return PIPE_SHADER_IR_TGSI;
439 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
440 return 4;
441
442 /* Supported boolean features. */
443 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
444 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
445 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
446 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
447 case PIPE_SHADER_CAP_INTEGERS:
448 case PIPE_SHADER_CAP_INT64_ATOMICS:
449 case PIPE_SHADER_CAP_FP16:
450 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
451 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
452 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
453 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
454 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
455 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
456 return 1;
457
458 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
459 /* TODO: Indirect indexing of GS inputs is unimplemented. */
460 if (shader == PIPE_SHADER_GEOMETRY)
461 return 0;
462
463 if (shader == PIPE_SHADER_VERTEX &&
464 !sscreen->llvm_has_working_vgpr_indexing)
465 return 0;
466
467 /* Doing indirect indexing on GFX9 with LLVM 6.0 hangs.
468 * This means we don't support INTERP instructions with
469 * indirect indexing on inputs.
470 */
471 if (shader == PIPE_SHADER_FRAGMENT &&
472 !sscreen->llvm_has_working_vgpr_indexing &&
473 HAVE_LLVM < 0x0700)
474 return 0;
475
476 /* TCS and TES load inputs directly from LDS or offchip
477 * memory, so indirect indexing is always supported.
478 * PS has to support indirect indexing, because we can't
479 * lower that to TEMPs for INTERP instructions.
480 */
481 return 1;
482
483 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
484 return sscreen->llvm_has_working_vgpr_indexing ||
485 /* TCS stores outputs directly to memory. */
486 shader == PIPE_SHADER_TESS_CTRL;
487
488 /* Unsupported boolean features. */
489 case PIPE_SHADER_CAP_SUBROUTINES:
490 case PIPE_SHADER_CAP_SUPPORTED_IRS:
491 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
492 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
493 return 0;
494 }
495 return 0;
496 }
497
498 static const struct nir_shader_compiler_options nir_options = {
499 .lower_scmp = true,
500 .lower_flrp32 = true,
501 .lower_flrp64 = true,
502 .lower_fpow = true,
503 .lower_fsat = true,
504 .lower_fdiv = true,
505 .lower_sub = true,
506 .lower_ffma = true,
507 .lower_pack_snorm_2x16 = true,
508 .lower_pack_snorm_4x8 = true,
509 .lower_pack_unorm_2x16 = true,
510 .lower_pack_unorm_4x8 = true,
511 .lower_unpack_snorm_2x16 = true,
512 .lower_unpack_snorm_4x8 = true,
513 .lower_unpack_unorm_2x16 = true,
514 .lower_unpack_unorm_4x8 = true,
515 .lower_extract_byte = true,
516 .lower_extract_word = true,
517 .max_unroll_iterations = 32,
518 .native_integers = true,
519 };
520
521 static const void *
522 si_get_compiler_options(struct pipe_screen *screen,
523 enum pipe_shader_ir ir,
524 enum pipe_shader_type shader)
525 {
526 assert(ir == PIPE_SHADER_IR_NIR);
527 return &nir_options;
528 }
529
530 static void si_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
531 {
532 ac_compute_driver_uuid(uuid, PIPE_UUID_SIZE);
533 }
534
535 static void si_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
536 {
537 struct si_screen *sscreen = (struct si_screen *)pscreen;
538
539 ac_compute_device_uuid(&sscreen->info, uuid, PIPE_UUID_SIZE);
540 }
541
542 static const char* si_get_name(struct pipe_screen *pscreen)
543 {
544 struct si_screen *sscreen = (struct si_screen*)pscreen;
545
546 return sscreen->renderer_string;
547 }
548
549 static int si_get_video_param_no_decode(struct pipe_screen *screen,
550 enum pipe_video_profile profile,
551 enum pipe_video_entrypoint entrypoint,
552 enum pipe_video_cap param)
553 {
554 switch (param) {
555 case PIPE_VIDEO_CAP_SUPPORTED:
556 return vl_profile_supported(screen, profile, entrypoint);
557 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
558 return 1;
559 case PIPE_VIDEO_CAP_MAX_WIDTH:
560 case PIPE_VIDEO_CAP_MAX_HEIGHT:
561 return vl_video_buffer_max_size(screen);
562 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
563 return PIPE_FORMAT_NV12;
564 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
565 return false;
566 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
567 return false;
568 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
569 return true;
570 case PIPE_VIDEO_CAP_MAX_LEVEL:
571 return vl_level_supported(screen, profile);
572 default:
573 return 0;
574 }
575 }
576
577 static int si_get_video_param(struct pipe_screen *screen,
578 enum pipe_video_profile profile,
579 enum pipe_video_entrypoint entrypoint,
580 enum pipe_video_cap param)
581 {
582 struct si_screen *sscreen = (struct si_screen *)screen;
583 enum pipe_video_format codec = u_reduce_video_profile(profile);
584
585 if (entrypoint == PIPE_VIDEO_ENTRYPOINT_ENCODE) {
586 switch (param) {
587 case PIPE_VIDEO_CAP_SUPPORTED:
588 return (codec == PIPE_VIDEO_FORMAT_MPEG4_AVC &&
589 (si_vce_is_fw_version_supported(sscreen) ||
590 sscreen->info.family == CHIP_RAVEN)) ||
591 (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN &&
592 (sscreen->info.family == CHIP_RAVEN ||
593 si_radeon_uvd_enc_supported(sscreen)));
594 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
595 return 1;
596 case PIPE_VIDEO_CAP_MAX_WIDTH:
597 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
598 case PIPE_VIDEO_CAP_MAX_HEIGHT:
599 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 2304;
600 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
601 return PIPE_FORMAT_NV12;
602 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
603 return false;
604 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
605 return false;
606 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
607 return true;
608 case PIPE_VIDEO_CAP_STACKED_FRAMES:
609 return (sscreen->info.family < CHIP_TONGA) ? 1 : 2;
610 default:
611 return 0;
612 }
613 }
614
615 switch (param) {
616 case PIPE_VIDEO_CAP_SUPPORTED:
617 switch (codec) {
618 case PIPE_VIDEO_FORMAT_MPEG12:
619 return profile != PIPE_VIDEO_PROFILE_MPEG1;
620 case PIPE_VIDEO_FORMAT_MPEG4:
621 return 1;
622 case PIPE_VIDEO_FORMAT_MPEG4_AVC:
623 if ((sscreen->info.family == CHIP_POLARIS10 ||
624 sscreen->info.family == CHIP_POLARIS11) &&
625 sscreen->info.uvd_fw_version < UVD_FW_1_66_16 ) {
626 RVID_ERR("POLARIS10/11 firmware version need to be updated.\n");
627 return false;
628 }
629 return true;
630 case PIPE_VIDEO_FORMAT_VC1:
631 return true;
632 case PIPE_VIDEO_FORMAT_HEVC:
633 /* Carrizo only supports HEVC Main */
634 if (sscreen->info.family >= CHIP_STONEY)
635 return (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN ||
636 profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10);
637 else if (sscreen->info.family >= CHIP_CARRIZO)
638 return profile == PIPE_VIDEO_PROFILE_HEVC_MAIN;
639 return false;
640 case PIPE_VIDEO_FORMAT_JPEG:
641 if (sscreen->info.family < CHIP_CARRIZO || sscreen->info.family >= CHIP_VEGA10)
642 return false;
643 if (!(sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 19)) {
644 RVID_ERR("No MJPEG support for the kernel version\n");
645 return false;
646 }
647 return true;
648 case PIPE_VIDEO_FORMAT_VP9:
649 if (sscreen->info.family < CHIP_RAVEN)
650 return false;
651 return true;
652 default:
653 return false;
654 }
655 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
656 return 1;
657 case PIPE_VIDEO_CAP_MAX_WIDTH:
658 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
659 case PIPE_VIDEO_CAP_MAX_HEIGHT:
660 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 4096;
661 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
662 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10 ||
663 profile == PIPE_VIDEO_PROFILE_VP9_PROFILE2)
664 return PIPE_FORMAT_P016;
665 else
666 return PIPE_FORMAT_NV12;
667
668 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
669 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED: {
670 enum pipe_video_format format = u_reduce_video_profile(profile);
671
672 if (format == PIPE_VIDEO_FORMAT_HEVC)
673 return false; //The firmware doesn't support interlaced HEVC.
674 else if (format == PIPE_VIDEO_FORMAT_JPEG)
675 return false;
676 else if (format == PIPE_VIDEO_FORMAT_VP9)
677 return false;
678 return true;
679 }
680 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
681 return true;
682 case PIPE_VIDEO_CAP_MAX_LEVEL:
683 switch (profile) {
684 case PIPE_VIDEO_PROFILE_MPEG1:
685 return 0;
686 case PIPE_VIDEO_PROFILE_MPEG2_SIMPLE:
687 case PIPE_VIDEO_PROFILE_MPEG2_MAIN:
688 return 3;
689 case PIPE_VIDEO_PROFILE_MPEG4_SIMPLE:
690 return 3;
691 case PIPE_VIDEO_PROFILE_MPEG4_ADVANCED_SIMPLE:
692 return 5;
693 case PIPE_VIDEO_PROFILE_VC1_SIMPLE:
694 return 1;
695 case PIPE_VIDEO_PROFILE_VC1_MAIN:
696 return 2;
697 case PIPE_VIDEO_PROFILE_VC1_ADVANCED:
698 return 4;
699 case PIPE_VIDEO_PROFILE_MPEG4_AVC_BASELINE:
700 case PIPE_VIDEO_PROFILE_MPEG4_AVC_MAIN:
701 case PIPE_VIDEO_PROFILE_MPEG4_AVC_HIGH:
702 return (sscreen->info.family < CHIP_TONGA) ? 41 : 52;
703 case PIPE_VIDEO_PROFILE_HEVC_MAIN:
704 case PIPE_VIDEO_PROFILE_HEVC_MAIN_10:
705 return 186;
706 default:
707 return 0;
708 }
709 default:
710 return 0;
711 }
712 }
713
714 static boolean si_vid_is_format_supported(struct pipe_screen *screen,
715 enum pipe_format format,
716 enum pipe_video_profile profile,
717 enum pipe_video_entrypoint entrypoint)
718 {
719 /* HEVC 10 bit decoding should use P016 instead of NV12 if possible */
720 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
721 return (format == PIPE_FORMAT_NV12) ||
722 (format == PIPE_FORMAT_P016);
723
724 /* we can only handle this one with UVD */
725 if (profile != PIPE_VIDEO_PROFILE_UNKNOWN)
726 return format == PIPE_FORMAT_NV12;
727
728 return vl_video_buffer_is_format_supported(screen, format, profile, entrypoint);
729 }
730
731 static unsigned get_max_threads_per_block(struct si_screen *screen,
732 enum pipe_shader_ir ir_type)
733 {
734 if (ir_type == PIPE_SHADER_IR_NATIVE)
735 return 256;
736
737 /* Only 16 waves per thread-group on gfx9. */
738 if (screen->info.chip_class >= GFX9)
739 return 1024;
740
741 /* Up to 40 waves per thread-group on GCN < gfx9. Expose a nice
742 * round number.
743 */
744 return 2048;
745 }
746
747 static int si_get_compute_param(struct pipe_screen *screen,
748 enum pipe_shader_ir ir_type,
749 enum pipe_compute_cap param,
750 void *ret)
751 {
752 struct si_screen *sscreen = (struct si_screen *)screen;
753
754 //TODO: select these params by asic
755 switch (param) {
756 case PIPE_COMPUTE_CAP_IR_TARGET: {
757 const char *gpu, *triple;
758
759 triple = "amdgcn-mesa-mesa3d";
760 gpu = ac_get_llvm_processor_name(sscreen->info.family);
761 if (ret) {
762 sprintf(ret, "%s-%s", gpu, triple);
763 }
764 /* +2 for dash and terminating NIL byte */
765 return (strlen(triple) + strlen(gpu) + 2) * sizeof(char);
766 }
767 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
768 if (ret) {
769 uint64_t *grid_dimension = ret;
770 grid_dimension[0] = 3;
771 }
772 return 1 * sizeof(uint64_t);
773
774 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
775 if (ret) {
776 uint64_t *grid_size = ret;
777 grid_size[0] = 65535;
778 grid_size[1] = 65535;
779 grid_size[2] = 65535;
780 }
781 return 3 * sizeof(uint64_t) ;
782
783 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
784 if (ret) {
785 uint64_t *block_size = ret;
786 unsigned threads_per_block = get_max_threads_per_block(sscreen, ir_type);
787 block_size[0] = threads_per_block;
788 block_size[1] = threads_per_block;
789 block_size[2] = threads_per_block;
790 }
791 return 3 * sizeof(uint64_t);
792
793 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
794 if (ret) {
795 uint64_t *max_threads_per_block = ret;
796 *max_threads_per_block = get_max_threads_per_block(sscreen, ir_type);
797 }
798 return sizeof(uint64_t);
799 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
800 if (ret) {
801 uint32_t *address_bits = ret;
802 address_bits[0] = 64;
803 }
804 return 1 * sizeof(uint32_t);
805
806 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
807 if (ret) {
808 uint64_t *max_global_size = ret;
809 uint64_t max_mem_alloc_size;
810
811 si_get_compute_param(screen, ir_type,
812 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
813 &max_mem_alloc_size);
814
815 /* In OpenCL, the MAX_MEM_ALLOC_SIZE must be at least
816 * 1/4 of the MAX_GLOBAL_SIZE. Since the
817 * MAX_MEM_ALLOC_SIZE is fixed for older kernels,
818 * make sure we never report more than
819 * 4 * MAX_MEM_ALLOC_SIZE.
820 */
821 *max_global_size = MIN2(4 * max_mem_alloc_size,
822 MAX2(sscreen->info.gart_size,
823 sscreen->info.vram_size));
824 }
825 return sizeof(uint64_t);
826
827 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
828 if (ret) {
829 uint64_t *max_local_size = ret;
830 /* Value reported by the closed source driver. */
831 *max_local_size = 32768;
832 }
833 return sizeof(uint64_t);
834
835 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
836 if (ret) {
837 uint64_t *max_input_size = ret;
838 /* Value reported by the closed source driver. */
839 *max_input_size = 1024;
840 }
841 return sizeof(uint64_t);
842
843 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
844 if (ret) {
845 uint64_t *max_mem_alloc_size = ret;
846
847 *max_mem_alloc_size = sscreen->info.max_alloc_size;
848 }
849 return sizeof(uint64_t);
850
851 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
852 if (ret) {
853 uint32_t *max_clock_frequency = ret;
854 *max_clock_frequency = sscreen->info.max_shader_clock;
855 }
856 return sizeof(uint32_t);
857
858 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
859 if (ret) {
860 uint32_t *max_compute_units = ret;
861 *max_compute_units = sscreen->info.num_good_compute_units;
862 }
863 return sizeof(uint32_t);
864
865 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
866 if (ret) {
867 uint32_t *images_supported = ret;
868 *images_supported = 0;
869 }
870 return sizeof(uint32_t);
871 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
872 break; /* unused */
873 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
874 if (ret) {
875 uint32_t *subgroup_size = ret;
876 *subgroup_size = 64;
877 }
878 return sizeof(uint32_t);
879 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
880 if (ret) {
881 uint64_t *max_variable_threads_per_block = ret;
882 if (ir_type == PIPE_SHADER_IR_NATIVE)
883 *max_variable_threads_per_block = 0;
884 else
885 *max_variable_threads_per_block = SI_MAX_VARIABLE_THREADS_PER_BLOCK;
886 }
887 return sizeof(uint64_t);
888 }
889
890 fprintf(stderr, "unknown PIPE_COMPUTE_CAP %d\n", param);
891 return 0;
892 }
893
894 static uint64_t si_get_timestamp(struct pipe_screen *screen)
895 {
896 struct si_screen *sscreen = (struct si_screen*)screen;
897
898 return 1000000 * sscreen->ws->query_value(sscreen->ws, RADEON_TIMESTAMP) /
899 sscreen->info.clock_crystal_freq;
900 }
901
902 static void si_query_memory_info(struct pipe_screen *screen,
903 struct pipe_memory_info *info)
904 {
905 struct si_screen *sscreen = (struct si_screen*)screen;
906 struct radeon_winsys *ws = sscreen->ws;
907 unsigned vram_usage, gtt_usage;
908
909 info->total_device_memory = sscreen->info.vram_size / 1024;
910 info->total_staging_memory = sscreen->info.gart_size / 1024;
911
912 /* The real TTM memory usage is somewhat random, because:
913 *
914 * 1) TTM delays freeing memory, because it can only free it after
915 * fences expire.
916 *
917 * 2) The memory usage can be really low if big VRAM evictions are
918 * taking place, but the real usage is well above the size of VRAM.
919 *
920 * Instead, return statistics of this process.
921 */
922 vram_usage = ws->query_value(ws, RADEON_REQUESTED_VRAM_MEMORY) / 1024;
923 gtt_usage = ws->query_value(ws, RADEON_REQUESTED_GTT_MEMORY) / 1024;
924
925 info->avail_device_memory =
926 vram_usage <= info->total_device_memory ?
927 info->total_device_memory - vram_usage : 0;
928 info->avail_staging_memory =
929 gtt_usage <= info->total_staging_memory ?
930 info->total_staging_memory - gtt_usage : 0;
931
932 info->device_memory_evicted =
933 ws->query_value(ws, RADEON_NUM_BYTES_MOVED) / 1024;
934
935 if (sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 4)
936 info->nr_device_memory_evictions =
937 ws->query_value(ws, RADEON_NUM_EVICTIONS);
938 else
939 /* Just return the number of evicted 64KB pages. */
940 info->nr_device_memory_evictions = info->device_memory_evicted / 64;
941 }
942
943 static struct disk_cache *si_get_disk_shader_cache(struct pipe_screen *pscreen)
944 {
945 struct si_screen *sscreen = (struct si_screen*)pscreen;
946
947 return sscreen->disk_shader_cache;
948 }
949
950 static void si_init_renderer_string(struct si_screen *sscreen)
951 {
952 struct radeon_winsys *ws = sscreen->ws;
953 char family_name[32] = {}, kernel_version[128] = {};
954 struct utsname uname_data;
955
956 const char *chip_name = si_get_marketing_name(ws);
957
958 if (chip_name)
959 snprintf(family_name, sizeof(family_name), "%s, ",
960 si_get_family_name(sscreen) + 4);
961 else
962 chip_name = si_get_family_name(sscreen);
963
964 if (uname(&uname_data) == 0)
965 snprintf(kernel_version, sizeof(kernel_version),
966 ", %s", uname_data.release);
967
968 snprintf(sscreen->renderer_string, sizeof(sscreen->renderer_string),
969 "%s (%sDRM %i.%i.%i%s, LLVM %i.%i.%i)",
970 chip_name, family_name, sscreen->info.drm_major,
971 sscreen->info.drm_minor, sscreen->info.drm_patchlevel,
972 kernel_version,
973 (HAVE_LLVM >> 8) & 0xff,
974 HAVE_LLVM & 0xff,
975 MESA_LLVM_VERSION_PATCH);
976 }
977
978 void si_init_screen_get_functions(struct si_screen *sscreen)
979 {
980 sscreen->b.get_name = si_get_name;
981 sscreen->b.get_vendor = si_get_vendor;
982 sscreen->b.get_device_vendor = si_get_device_vendor;
983 sscreen->b.get_param = si_get_param;
984 sscreen->b.get_paramf = si_get_paramf;
985 sscreen->b.get_compute_param = si_get_compute_param;
986 sscreen->b.get_timestamp = si_get_timestamp;
987 sscreen->b.get_shader_param = si_get_shader_param;
988 sscreen->b.get_compiler_options = si_get_compiler_options;
989 sscreen->b.get_device_uuid = si_get_device_uuid;
990 sscreen->b.get_driver_uuid = si_get_driver_uuid;
991 sscreen->b.query_memory_info = si_query_memory_info;
992 sscreen->b.get_disk_shader_cache = si_get_disk_shader_cache;
993
994 if (sscreen->info.has_hw_decode) {
995 sscreen->b.get_video_param = si_get_video_param;
996 sscreen->b.is_video_format_supported = si_vid_is_format_supported;
997 } else {
998 sscreen->b.get_video_param = si_get_video_param_no_decode;
999 sscreen->b.is_video_format_supported = vl_video_buffer_is_format_supported;
1000 }
1001
1002 si_init_renderer_string(sscreen);
1003 }