2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 * Copyright 2018 Advanced Micro Devices, Inc.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * on the rights to use, copy, modify, merge, publish, distribute, sub
10 * license, and/or sell copies of the Software, and to permit persons to whom
11 * the Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
21 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
22 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
23 * USE OR OTHER DEALINGS IN THE SOFTWARE.
28 #include "driver_ddebug/dd_util.h"
29 #include "gallium/winsys/amdgpu/drm/amdgpu_public.h"
30 #include "gallium/winsys/radeon/drm/radeon_drm_public.h"
31 #include "radeon/radeon_uvd.h"
32 #include "si_compute.h"
33 #include "si_public.h"
34 #include "si_shader_internal.h"
36 #include "util/disk_cache.h"
37 #include "util/u_log.h"
38 #include "util/u_memory.h"
39 #include "util/u_suballoc.h"
40 #include "util/u_tests.h"
41 #include "util/u_upload_mgr.h"
42 #include "util/xmlconfig.h"
43 #include "vl/vl_decoder.h"
47 static struct pipe_context
*si_create_context(struct pipe_screen
*screen
, unsigned flags
);
49 static const struct debug_named_value debug_options
[] = {
50 /* Shader logging options: */
51 {"vs", DBG(VS
), "Print vertex shaders"},
52 {"ps", DBG(PS
), "Print pixel shaders"},
53 {"gs", DBG(GS
), "Print geometry shaders"},
54 {"tcs", DBG(TCS
), "Print tessellation control shaders"},
55 {"tes", DBG(TES
), "Print tessellation evaluation shaders"},
56 {"cs", DBG(CS
), "Print compute shaders"},
57 {"noir", DBG(NO_IR
), "Don't print the LLVM IR"},
58 {"nonir", DBG(NO_NIR
), "Don't print NIR when printing shaders"},
59 {"noasm", DBG(NO_ASM
), "Don't print disassembled shaders"},
60 {"preoptir", DBG(PREOPT_IR
), "Print the LLVM IR before initial optimizations"},
62 /* Shader compiler options the shader cache should be aware of: */
63 {"gisel", DBG(GISEL
), "Enable LLVM global instruction selector."},
64 {"w32ge", DBG(W32_GE
), "Use Wave32 for vertex, tessellation, and geometry shaders."},
65 {"w32ps", DBG(W32_PS
), "Use Wave32 for pixel shaders."},
66 {"w32cs", DBG(W32_CS
), "Use Wave32 for computes shaders."},
67 {"w64ge", DBG(W64_GE
), "Use Wave64 for vertex, tessellation, and geometry shaders."},
68 {"w64ps", DBG(W64_PS
), "Use Wave64 for pixel shaders."},
69 {"w64cs", DBG(W64_CS
), "Use Wave64 for computes shaders."},
70 {"noinfinterp", DBG(KILL_PS_INF_INTERP
), "Kill PS with infinite interp coeff"},
72 /* Shader compiler options (with no effect on the shader cache): */
73 {"checkir", DBG(CHECK_IR
), "Enable additional sanity checks on shader IR"},
74 {"mono", DBG(MONOLITHIC_SHADERS
), "Use old-style monolithic shaders compiled on demand"},
75 {"nooptvariant", DBG(NO_OPT_VARIANT
), "Disable compiling optimized shader variants."},
77 /* Information logging options: */
78 {"info", DBG(INFO
), "Print driver information"},
79 {"tex", DBG(TEX
), "Print texture info"},
80 {"compute", DBG(COMPUTE
), "Print compute info"},
81 {"vm", DBG(VM
), "Print virtual addresses when creating resources"},
82 {"cache_stats", DBG(CACHE_STATS
), "Print shader cache statistics."},
85 {"forcedma", DBG(FORCE_SDMA
), "Use SDMA for all operations when possible."},
86 {"nodma", DBG(NO_SDMA
), "Disable SDMA"},
87 {"nodmaclear", DBG(NO_SDMA_CLEARS
), "Disable SDMA clears"},
88 {"nodmacopyimage", DBG(NO_SDMA_COPY_IMAGE
), "Disable SDMA image copies"},
89 {"nowc", DBG(NO_WC
), "Disable GTT write combining"},
90 {"check_vm", DBG(CHECK_VM
), "Check VM faults and dump debug info."},
91 {"reserve_vmid", DBG(RESERVE_VMID
), "Force VMID reservation per context."},
92 {"zerovram", DBG(ZERO_VRAM
), "Clear VRAM allocations."},
94 /* 3D engine options: */
95 {"nogfx", DBG(NO_GFX
), "Disable graphics. Only multimedia compute paths can be used."},
96 {"nongg", DBG(NO_NGG
), "Disable NGG and use the legacy pipeline."},
97 {"nggc", DBG(ALWAYS_NGG_CULLING
), "Always use NGG culling even when it can hurt."},
98 {"nonggc", DBG(NO_NGG_CULLING
), "Disable NGG culling."},
99 {"alwayspd", DBG(ALWAYS_PD
), "Always enable the primitive discard compute shader."},
100 {"pd", DBG(PD
), "Enable the primitive discard compute shader for large draw calls."},
101 {"nopd", DBG(NO_PD
), "Disable the primitive discard compute shader."},
102 {"switch_on_eop", DBG(SWITCH_ON_EOP
), "Program WD/IA to switch on end-of-packet."},
103 {"nooutoforder", DBG(NO_OUT_OF_ORDER
), "Disable out-of-order rasterization"},
104 {"nodpbb", DBG(NO_DPBB
), "Disable DPBB."},
105 {"nodfsm", DBG(NO_DFSM
), "Disable DFSM."},
106 {"dpbb", DBG(DPBB
), "Enable DPBB."},
107 {"dfsm", DBG(DFSM
), "Enable DFSM."},
108 {"nohyperz", DBG(NO_HYPERZ
), "Disable Hyper-Z"},
109 {"norbplus", DBG(NO_RB_PLUS
), "Disable RB+."},
110 {"no2d", DBG(NO_2D_TILING
), "Disable 2D tiling"},
111 {"notiling", DBG(NO_TILING
), "Disable tiling"},
112 {"nodcc", DBG(NO_DCC
), "Disable DCC."},
113 {"nodccclear", DBG(NO_DCC_CLEAR
), "Disable DCC fast clear."},
114 {"nodccfb", DBG(NO_DCC_FB
), "Disable separate DCC on the main framebuffer"},
115 {"nodccmsaa", DBG(NO_DCC_MSAA
), "Disable DCC for MSAA"},
116 {"nofmask", DBG(NO_FMASK
), "Disable MSAA compression"},
118 DEBUG_NAMED_VALUE_END
/* must be last */
121 static const struct debug_named_value test_options
[] = {
123 {"testdma", DBG(TEST_DMA
), "Invoke SDMA tests and exit."},
124 {"testvmfaultcp", DBG(TEST_VMFAULT_CP
), "Invoke a CP VM fault test and exit."},
125 {"testvmfaultsdma", DBG(TEST_VMFAULT_SDMA
), "Invoke a SDMA VM fault test and exit."},
126 {"testvmfaultshader", DBG(TEST_VMFAULT_SHADER
), "Invoke a shader VM fault test and exit."},
127 {"testdmaperf", DBG(TEST_DMA_PERF
), "Test DMA performance"},
128 {"testgds", DBG(TEST_GDS
), "Test GDS."},
129 {"testgdsmm", DBG(TEST_GDS_MM
), "Test GDS memory management."},
130 {"testgdsoamm", DBG(TEST_GDS_OA_MM
), "Test GDS OA memory management."},
132 DEBUG_NAMED_VALUE_END
/* must be last */
135 void si_init_compiler(struct si_screen
*sscreen
, struct ac_llvm_compiler
*compiler
)
137 /* Only create the less-optimizing version of the compiler on APUs
138 * predating Ryzen (Raven). */
139 bool create_low_opt_compiler
=
140 !sscreen
->info
.has_dedicated_vram
&& sscreen
->info
.chip_class
<= GFX8
;
142 enum ac_target_machine_options tm_options
=
143 (sscreen
->debug_flags
& DBG(GISEL
) ? AC_TM_ENABLE_GLOBAL_ISEL
: 0) |
144 (sscreen
->info
.chip_class
>= GFX9
? AC_TM_FORCE_ENABLE_XNACK
: 0) |
145 (sscreen
->info
.chip_class
< GFX9
? AC_TM_FORCE_DISABLE_XNACK
: 0) |
146 (!sscreen
->llvm_has_working_vgpr_indexing
? AC_TM_PROMOTE_ALLOCA_TO_SCRATCH
: 0) |
147 (sscreen
->debug_flags
& DBG(CHECK_IR
) ? AC_TM_CHECK_IR
: 0) |
148 (create_low_opt_compiler
? AC_TM_CREATE_LOW_OPT
: 0);
151 ac_init_llvm_compiler(compiler
, sscreen
->info
.family
, tm_options
);
152 compiler
->passes
= ac_create_llvm_passes(compiler
->tm
);
154 if (compiler
->tm_wave32
)
155 compiler
->passes_wave32
= ac_create_llvm_passes(compiler
->tm_wave32
);
156 if (compiler
->low_opt_tm
)
157 compiler
->low_opt_passes
= ac_create_llvm_passes(compiler
->low_opt_tm
);
160 static void si_destroy_compiler(struct ac_llvm_compiler
*compiler
)
162 ac_destroy_llvm_compiler(compiler
);
168 static void si_destroy_context(struct pipe_context
*context
)
170 struct si_context
*sctx
= (struct si_context
*)context
;
173 /* Unreference the framebuffer normally to disable related logic
176 struct pipe_framebuffer_state fb
= {};
177 if (context
->set_framebuffer_state
)
178 context
->set_framebuffer_state(context
, &fb
);
180 si_release_all_descriptors(sctx
);
182 if (sctx
->chip_class
>= GFX10
&& sctx
->has_graphics
)
183 gfx10_destroy_query(sctx
);
185 pipe_resource_reference(&sctx
->esgs_ring
, NULL
);
186 pipe_resource_reference(&sctx
->gsvs_ring
, NULL
);
187 pipe_resource_reference(&sctx
->tess_rings
, NULL
);
188 pipe_resource_reference(&sctx
->null_const_buf
.buffer
, NULL
);
189 pipe_resource_reference(&sctx
->sample_pos_buffer
, NULL
);
190 si_resource_reference(&sctx
->border_color_buffer
, NULL
);
191 free(sctx
->border_color_table
);
192 si_resource_reference(&sctx
->scratch_buffer
, NULL
);
193 si_resource_reference(&sctx
->compute_scratch_buffer
, NULL
);
194 si_resource_reference(&sctx
->wait_mem_scratch
, NULL
);
195 si_resource_reference(&sctx
->small_prim_cull_info_buf
, NULL
);
197 si_pm4_free_state(sctx
, sctx
->init_config
, ~0);
198 if (sctx
->init_config_gs_rings
)
199 si_pm4_free_state(sctx
, sctx
->init_config_gs_rings
, ~0);
200 for (i
= 0; i
< ARRAY_SIZE(sctx
->vgt_shader_config
); i
++)
201 si_pm4_delete_state(sctx
, vgt_shader_config
, sctx
->vgt_shader_config
[i
]);
203 if (sctx
->fixed_func_tcs_shader
.cso
)
204 sctx
->b
.delete_tcs_state(&sctx
->b
, sctx
->fixed_func_tcs_shader
.cso
);
205 if (sctx
->custom_dsa_flush
)
206 sctx
->b
.delete_depth_stencil_alpha_state(&sctx
->b
, sctx
->custom_dsa_flush
);
207 if (sctx
->custom_blend_resolve
)
208 sctx
->b
.delete_blend_state(&sctx
->b
, sctx
->custom_blend_resolve
);
209 if (sctx
->custom_blend_fmask_decompress
)
210 sctx
->b
.delete_blend_state(&sctx
->b
, sctx
->custom_blend_fmask_decompress
);
211 if (sctx
->custom_blend_eliminate_fastclear
)
212 sctx
->b
.delete_blend_state(&sctx
->b
, sctx
->custom_blend_eliminate_fastclear
);
213 if (sctx
->custom_blend_dcc_decompress
)
214 sctx
->b
.delete_blend_state(&sctx
->b
, sctx
->custom_blend_dcc_decompress
);
215 if (sctx
->vs_blit_pos
)
216 sctx
->b
.delete_vs_state(&sctx
->b
, sctx
->vs_blit_pos
);
217 if (sctx
->vs_blit_pos_layered
)
218 sctx
->b
.delete_vs_state(&sctx
->b
, sctx
->vs_blit_pos_layered
);
219 if (sctx
->vs_blit_color
)
220 sctx
->b
.delete_vs_state(&sctx
->b
, sctx
->vs_blit_color
);
221 if (sctx
->vs_blit_color_layered
)
222 sctx
->b
.delete_vs_state(&sctx
->b
, sctx
->vs_blit_color_layered
);
223 if (sctx
->vs_blit_texcoord
)
224 sctx
->b
.delete_vs_state(&sctx
->b
, sctx
->vs_blit_texcoord
);
225 if (sctx
->cs_clear_buffer
)
226 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_clear_buffer
);
227 if (sctx
->cs_copy_buffer
)
228 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_copy_buffer
);
229 if (sctx
->cs_copy_image
)
230 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_copy_image
);
231 if (sctx
->cs_copy_image_1d_array
)
232 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_copy_image_1d_array
);
233 if (sctx
->cs_clear_render_target
)
234 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_clear_render_target
);
235 if (sctx
->cs_clear_render_target_1d_array
)
236 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_clear_render_target_1d_array
);
237 if (sctx
->cs_clear_12bytes_buffer
)
238 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_clear_12bytes_buffer
);
239 if (sctx
->cs_dcc_decompress
)
240 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_dcc_decompress
);
241 if (sctx
->cs_dcc_retile
)
242 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_dcc_retile
);
244 for (unsigned i
= 0; i
< ARRAY_SIZE(sctx
->cs_fmask_expand
); i
++) {
245 for (unsigned j
= 0; j
< ARRAY_SIZE(sctx
->cs_fmask_expand
[i
]); j
++) {
246 if (sctx
->cs_fmask_expand
[i
][j
]) {
247 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->cs_fmask_expand
[i
][j
]);
253 util_blitter_destroy(sctx
->blitter
);
255 /* Release DCC stats. */
256 for (int i
= 0; i
< ARRAY_SIZE(sctx
->dcc_stats
); i
++) {
257 assert(!sctx
->dcc_stats
[i
].query_active
);
259 for (int j
= 0; j
< ARRAY_SIZE(sctx
->dcc_stats
[i
].ps_stats
); j
++)
260 if (sctx
->dcc_stats
[i
].ps_stats
[j
])
261 sctx
->b
.destroy_query(&sctx
->b
, sctx
->dcc_stats
[i
].ps_stats
[j
]);
263 si_texture_reference(&sctx
->dcc_stats
[i
].tex
, NULL
);
266 if (sctx
->query_result_shader
)
267 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->query_result_shader
);
268 if (sctx
->sh_query_result_shader
)
269 sctx
->b
.delete_compute_state(&sctx
->b
, sctx
->sh_query_result_shader
);
272 sctx
->ws
->cs_destroy(sctx
->gfx_cs
);
274 sctx
->ws
->cs_destroy(sctx
->sdma_cs
);
276 sctx
->ws
->ctx_destroy(sctx
->ctx
);
278 if (sctx
->b
.stream_uploader
)
279 u_upload_destroy(sctx
->b
.stream_uploader
);
280 if (sctx
->b
.const_uploader
)
281 u_upload_destroy(sctx
->b
.const_uploader
);
282 if (sctx
->cached_gtt_allocator
)
283 u_upload_destroy(sctx
->cached_gtt_allocator
);
285 slab_destroy_child(&sctx
->pool_transfers
);
286 slab_destroy_child(&sctx
->pool_transfers_unsync
);
288 if (sctx
->allocator_zeroed_memory
)
289 u_suballocator_destroy(sctx
->allocator_zeroed_memory
);
291 sctx
->ws
->fence_reference(&sctx
->last_gfx_fence
, NULL
);
292 sctx
->ws
->fence_reference(&sctx
->last_sdma_fence
, NULL
);
293 sctx
->ws
->fence_reference(&sctx
->last_ib_barrier_fence
, NULL
);
294 si_resource_reference(&sctx
->eop_bug_scratch
, NULL
);
295 si_resource_reference(&sctx
->index_ring
, NULL
);
296 si_resource_reference(&sctx
->barrier_buf
, NULL
);
297 si_resource_reference(&sctx
->last_ib_barrier_buf
, NULL
);
298 pb_reference(&sctx
->gds
, NULL
);
299 pb_reference(&sctx
->gds_oa
, NULL
);
301 si_destroy_compiler(&sctx
->compiler
);
303 si_saved_cs_reference(&sctx
->current_saved_cs
, NULL
);
305 _mesa_hash_table_destroy(sctx
->tex_handles
, NULL
);
306 _mesa_hash_table_destroy(sctx
->img_handles
, NULL
);
308 util_dynarray_fini(&sctx
->resident_tex_handles
);
309 util_dynarray_fini(&sctx
->resident_img_handles
);
310 util_dynarray_fini(&sctx
->resident_tex_needs_color_decompress
);
311 util_dynarray_fini(&sctx
->resident_img_needs_color_decompress
);
312 util_dynarray_fini(&sctx
->resident_tex_needs_depth_decompress
);
313 si_unref_sdma_uploads(sctx
);
314 free(sctx
->sdma_uploads
);
318 static enum pipe_reset_status
si_get_reset_status(struct pipe_context
*ctx
)
320 struct si_context
*sctx
= (struct si_context
*)ctx
;
321 struct si_screen
*sscreen
= sctx
->screen
;
322 enum pipe_reset_status status
= sctx
->ws
->ctx_query_reset_status(sctx
->ctx
);
324 if (status
!= PIPE_NO_RESET
) {
325 /* Call the gallium frontend to set a no-op API dispatch. */
326 if (sctx
->device_reset_callback
.reset
) {
327 sctx
->device_reset_callback
.reset(sctx
->device_reset_callback
.data
, status
);
330 /* Re-create the auxiliary context, because it won't submit
331 * any new IBs due to a GPU reset.
333 simple_mtx_lock(&sscreen
->aux_context_lock
);
335 struct u_log_context
*aux_log
= ((struct si_context
*)sscreen
->aux_context
)->log
;
336 sscreen
->aux_context
->set_log_context(sscreen
->aux_context
, NULL
);
337 sscreen
->aux_context
->destroy(sscreen
->aux_context
);
339 sscreen
->aux_context
= si_create_context(
340 &sscreen
->b
, (sscreen
->options
.aux_debug
? PIPE_CONTEXT_DEBUG
: 0) |
341 (sscreen
->info
.has_graphics
? 0 : PIPE_CONTEXT_COMPUTE_ONLY
));
342 sscreen
->aux_context
->set_log_context(sscreen
->aux_context
, aux_log
);
343 simple_mtx_unlock(&sscreen
->aux_context_lock
);
348 static void si_set_device_reset_callback(struct pipe_context
*ctx
,
349 const struct pipe_device_reset_callback
*cb
)
351 struct si_context
*sctx
= (struct si_context
*)ctx
;
354 sctx
->device_reset_callback
= *cb
;
356 memset(&sctx
->device_reset_callback
, 0, sizeof(sctx
->device_reset_callback
));
359 /* Apitrace profiling:
360 * 1) qapitrace : Tools -> Profile: Measure CPU & GPU times
361 * 2) In the middle panel, zoom in (mouse wheel) on some bad draw call
362 * and remember its number.
363 * 3) In Mesa, enable queries and performance counters around that draw
364 * call and print the results.
365 * 4) glretrace --benchmark --markers ..
367 static void si_emit_string_marker(struct pipe_context
*ctx
, const char *string
, int len
)
369 struct si_context
*sctx
= (struct si_context
*)ctx
;
371 dd_parse_apitrace_marker(string
, len
, &sctx
->apitrace_call_number
);
374 u_log_printf(sctx
->log
, "\nString marker: %*s\n", len
, string
);
377 static void si_set_debug_callback(struct pipe_context
*ctx
, const struct pipe_debug_callback
*cb
)
379 struct si_context
*sctx
= (struct si_context
*)ctx
;
380 struct si_screen
*screen
= sctx
->screen
;
382 util_queue_finish(&screen
->shader_compiler_queue
);
383 util_queue_finish(&screen
->shader_compiler_queue_low_priority
);
388 memset(&sctx
->debug
, 0, sizeof(sctx
->debug
));
391 static void si_set_log_context(struct pipe_context
*ctx
, struct u_log_context
*log
)
393 struct si_context
*sctx
= (struct si_context
*)ctx
;
397 u_log_add_auto_logger(log
, si_auto_log_cs
, sctx
);
400 static void si_set_context_param(struct pipe_context
*ctx
, enum pipe_context_param param
,
403 struct radeon_winsys
*ws
= ((struct si_context
*)ctx
)->ws
;
406 case PIPE_CONTEXT_PARAM_PIN_THREADS_TO_L3_CACHE
:
407 ws
->pin_threads_to_L3_cache(ws
, value
);
413 static struct pipe_context
*si_create_context(struct pipe_screen
*screen
, unsigned flags
)
415 struct si_screen
*sscreen
= (struct si_screen
*)screen
;
416 STATIC_ASSERT(DBG_COUNT
<= 64);
418 /* Don't create a context if it's not compute-only and hw is compute-only. */
419 if (!sscreen
->info
.has_graphics
&& !(flags
& PIPE_CONTEXT_COMPUTE_ONLY
))
422 struct si_context
*sctx
= CALLOC_STRUCT(si_context
);
423 struct radeon_winsys
*ws
= sscreen
->ws
;
425 bool stop_exec_on_failure
= (flags
& PIPE_CONTEXT_LOSE_CONTEXT_ON_RESET
) != 0;
430 sctx
->has_graphics
= sscreen
->info
.chip_class
== GFX6
|| !(flags
& PIPE_CONTEXT_COMPUTE_ONLY
);
432 if (flags
& PIPE_CONTEXT_DEBUG
)
433 sscreen
->record_llvm_ir
= true; /* racy but not critical */
435 sctx
->b
.screen
= screen
; /* this must be set first */
437 sctx
->b
.destroy
= si_destroy_context
;
438 sctx
->screen
= sscreen
; /* Easy accessing of screen/winsys. */
439 sctx
->is_debug
= (flags
& PIPE_CONTEXT_DEBUG
) != 0;
441 slab_create_child(&sctx
->pool_transfers
, &sscreen
->pool_transfers
);
442 slab_create_child(&sctx
->pool_transfers_unsync
, &sscreen
->pool_transfers
);
444 sctx
->ws
= sscreen
->ws
;
445 sctx
->family
= sscreen
->info
.family
;
446 sctx
->chip_class
= sscreen
->info
.chip_class
;
448 if (sctx
->chip_class
== GFX7
|| sctx
->chip_class
== GFX8
|| sctx
->chip_class
== GFX9
) {
449 sctx
->eop_bug_scratch
= si_resource(pipe_buffer_create(
450 &sscreen
->b
, 0, PIPE_USAGE_DEFAULT
, 16 * sscreen
->info
.num_render_backends
));
451 if (!sctx
->eop_bug_scratch
)
455 /* Initialize context allocators. */
456 sctx
->allocator_zeroed_memory
=
457 u_suballocator_create(&sctx
->b
, 128 * 1024, 0, PIPE_USAGE_DEFAULT
,
458 SI_RESOURCE_FLAG_UNMAPPABLE
| SI_RESOURCE_FLAG_CLEAR
, false);
459 if (!sctx
->allocator_zeroed_memory
)
462 sctx
->b
.stream_uploader
=
463 u_upload_create(&sctx
->b
, 1024 * 1024, 0, PIPE_USAGE_STREAM
, SI_RESOURCE_FLAG_READ_ONLY
);
464 if (!sctx
->b
.stream_uploader
)
467 sctx
->cached_gtt_allocator
= u_upload_create(&sctx
->b
, 16 * 1024, 0, PIPE_USAGE_STAGING
, 0);
468 if (!sctx
->cached_gtt_allocator
)
471 sctx
->ctx
= sctx
->ws
->ctx_create(sctx
->ws
);
475 if (sscreen
->info
.num_rings
[RING_DMA
] && !(sscreen
->debug_flags
& DBG(NO_SDMA
)) &&
476 /* SDMA causes corruption on RX 580:
477 * https://gitlab.freedesktop.org/mesa/mesa/issues/1399
478 * https://gitlab.freedesktop.org/mesa/mesa/issues/1889
480 (sctx
->chip_class
!= GFX8
|| sscreen
->debug_flags
& DBG(FORCE_SDMA
)) &&
481 /* SDMA timeouts sometimes on gfx10 so disable it for now. See:
482 * https://bugs.freedesktop.org/show_bug.cgi?id=111481
483 * https://gitlab.freedesktop.org/mesa/mesa/issues/1907
485 (sctx
->chip_class
!= GFX10
|| sscreen
->debug_flags
& DBG(FORCE_SDMA
))) {
486 sctx
->sdma_cs
= sctx
->ws
->cs_create(sctx
->ctx
, RING_DMA
, (void *)si_flush_dma_cs
, sctx
,
487 stop_exec_on_failure
);
490 bool use_sdma_upload
= sscreen
->info
.has_dedicated_vram
&& sctx
->sdma_cs
;
491 sctx
->b
.const_uploader
=
492 u_upload_create(&sctx
->b
, 256 * 1024, 0, PIPE_USAGE_DEFAULT
,
493 SI_RESOURCE_FLAG_32BIT
|
494 (use_sdma_upload
? SI_RESOURCE_FLAG_UPLOAD_FLUSH_EXPLICIT_VIA_SDMA
: 0));
495 if (!sctx
->b
.const_uploader
)
499 u_upload_enable_flush_explicit(sctx
->b
.const_uploader
);
501 sctx
->gfx_cs
= ws
->cs_create(sctx
->ctx
, sctx
->has_graphics
? RING_GFX
: RING_COMPUTE
,
502 (void *)si_flush_gfx_cs
, sctx
, stop_exec_on_failure
);
505 sctx
->border_color_table
= malloc(SI_MAX_BORDER_COLORS
* sizeof(*sctx
->border_color_table
));
506 if (!sctx
->border_color_table
)
509 sctx
->border_color_buffer
= si_resource(pipe_buffer_create(
510 screen
, 0, PIPE_USAGE_DEFAULT
, SI_MAX_BORDER_COLORS
* sizeof(*sctx
->border_color_table
)));
511 if (!sctx
->border_color_buffer
)
514 sctx
->border_color_map
=
515 ws
->buffer_map(sctx
->border_color_buffer
->buf
, NULL
, PIPE_TRANSFER_WRITE
);
516 if (!sctx
->border_color_map
)
519 sctx
->ngg
= sscreen
->use_ngg
;
521 /* Initialize context functions used by graphics and compute. */
522 if (sctx
->chip_class
>= GFX10
)
523 sctx
->emit_cache_flush
= gfx10_emit_cache_flush
;
525 sctx
->emit_cache_flush
= si_emit_cache_flush
;
527 sctx
->b
.emit_string_marker
= si_emit_string_marker
;
528 sctx
->b
.set_debug_callback
= si_set_debug_callback
;
529 sctx
->b
.set_log_context
= si_set_log_context
;
530 sctx
->b
.set_context_param
= si_set_context_param
;
531 sctx
->b
.get_device_reset_status
= si_get_reset_status
;
532 sctx
->b
.set_device_reset_callback
= si_set_device_reset_callback
;
534 si_init_all_descriptors(sctx
);
535 si_init_buffer_functions(sctx
);
536 si_init_clear_functions(sctx
);
537 si_init_blit_functions(sctx
);
538 si_init_compute_functions(sctx
);
539 si_init_compute_blit_functions(sctx
);
540 si_init_debug_functions(sctx
);
541 si_init_fence_functions(sctx
);
542 si_init_query_functions(sctx
);
543 si_init_state_compute_functions(sctx
);
544 si_init_context_texture_functions(sctx
);
546 /* Initialize graphics-only context functions. */
547 if (sctx
->has_graphics
) {
548 if (sctx
->chip_class
>= GFX10
)
549 gfx10_init_query(sctx
);
550 si_init_msaa_functions(sctx
);
551 si_init_shader_functions(sctx
);
552 si_init_state_functions(sctx
);
553 si_init_streamout_functions(sctx
);
554 si_init_viewport_functions(sctx
);
556 sctx
->blitter
= util_blitter_create(&sctx
->b
);
557 if (sctx
->blitter
== NULL
)
559 sctx
->blitter
->skip_viewport_restore
= true;
561 /* Some states are expected to be always non-NULL. */
562 sctx
->noop_blend
= util_blitter_get_noop_blend_state(sctx
->blitter
);
563 sctx
->queued
.named
.blend
= sctx
->noop_blend
;
565 sctx
->noop_dsa
= util_blitter_get_noop_dsa_state(sctx
->blitter
);
566 sctx
->queued
.named
.dsa
= sctx
->noop_dsa
;
568 sctx
->discard_rasterizer_state
= util_blitter_get_discard_rasterizer_state(sctx
->blitter
);
569 sctx
->queued
.named
.rasterizer
= sctx
->discard_rasterizer_state
;
571 si_init_draw_functions(sctx
);
573 /* If aux_context == NULL, we are initializing aux_context right now. */
574 bool is_aux_context
= !sscreen
->aux_context
;
575 si_initialize_prim_discard_tunables(sscreen
, is_aux_context
,
576 &sctx
->prim_discard_vertex_count_threshold
,
577 &sctx
->index_ring_size_per_ib
);
580 /* Initialize SDMA functions. */
581 if (sctx
->chip_class
>= GFX7
)
582 cik_init_sdma_functions(sctx
);
584 sctx
->dma_copy
= si_resource_copy_region
;
586 if (sscreen
->debug_flags
& DBG(FORCE_SDMA
))
587 sctx
->b
.resource_copy_region
= sctx
->dma_copy
;
589 sctx
->sample_mask
= 0xffff;
591 /* Initialize multimedia functions. */
592 if (sscreen
->info
.has_hw_decode
) {
593 sctx
->b
.create_video_codec
= si_uvd_create_decoder
;
594 sctx
->b
.create_video_buffer
= si_video_buffer_create
;
596 sctx
->b
.create_video_codec
= vl_create_decoder
;
597 sctx
->b
.create_video_buffer
= vl_video_buffer_create
;
600 if (sctx
->chip_class
>= GFX9
|| si_compute_prim_discard_enabled(sctx
)) {
601 sctx
->wait_mem_scratch
= si_resource(pipe_buffer_create(screen
, 0, PIPE_USAGE_DEFAULT
, 8));
602 if (!sctx
->wait_mem_scratch
)
605 /* Initialize the memory. */
606 si_cp_write_data(sctx
, sctx
->wait_mem_scratch
, 0, 4, V_370_MEM
, V_370_ME
,
607 &sctx
->wait_mem_number
);
610 /* GFX7 cannot unbind a constant buffer (S_BUFFER_LOAD doesn't skip loads
611 * if NUM_RECORDS == 0). We need to use a dummy buffer instead. */
612 if (sctx
->chip_class
== GFX7
) {
613 sctx
->null_const_buf
.buffer
=
614 pipe_aligned_buffer_create(screen
, SI_RESOURCE_FLAG_32BIT
, PIPE_USAGE_DEFAULT
, 16,
615 sctx
->screen
->info
.tcc_cache_line_size
);
616 if (!sctx
->null_const_buf
.buffer
)
618 sctx
->null_const_buf
.buffer_size
= sctx
->null_const_buf
.buffer
->width0
;
620 unsigned start_shader
= sctx
->has_graphics
? 0 : PIPE_SHADER_COMPUTE
;
621 for (shader
= start_shader
; shader
< SI_NUM_SHADERS
; shader
++) {
622 for (i
= 0; i
< SI_NUM_CONST_BUFFERS
; i
++) {
623 sctx
->b
.set_constant_buffer(&sctx
->b
, shader
, i
, &sctx
->null_const_buf
);
627 si_set_rw_buffer(sctx
, SI_HS_CONST_DEFAULT_TESS_LEVELS
, &sctx
->null_const_buf
);
628 si_set_rw_buffer(sctx
, SI_VS_CONST_INSTANCE_DIVISORS
, &sctx
->null_const_buf
);
629 si_set_rw_buffer(sctx
, SI_VS_CONST_CLIP_PLANES
, &sctx
->null_const_buf
);
630 si_set_rw_buffer(sctx
, SI_PS_CONST_POLY_STIPPLE
, &sctx
->null_const_buf
);
631 si_set_rw_buffer(sctx
, SI_PS_CONST_SAMPLE_POSITIONS
, &sctx
->null_const_buf
);
634 uint64_t max_threads_per_block
;
635 screen
->get_compute_param(screen
, PIPE_SHADER_IR_NIR
, PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK
,
636 &max_threads_per_block
);
638 /* The maximum number of scratch waves. Scratch space isn't divided
639 * evenly between CUs. The number is only a function of the number of CUs.
640 * We can decrease the constant to decrease the scratch buffer size.
642 * sctx->scratch_waves must be >= the maximum posible size of
643 * 1 threadgroup, so that the hw doesn't hang from being unable
646 * The recommended value is 4 per CU at most. Higher numbers don't
647 * bring much benefit, but they still occupy chip resources (think
648 * async compute). I've seen ~2% performance difference between 4 and 32.
650 sctx
->scratch_waves
=
651 MAX2(32 * sscreen
->info
.num_good_compute_units
, max_threads_per_block
/ 64);
653 /* Bindless handles. */
654 sctx
->tex_handles
= _mesa_hash_table_create(NULL
, _mesa_hash_pointer
, _mesa_key_pointer_equal
);
655 sctx
->img_handles
= _mesa_hash_table_create(NULL
, _mesa_hash_pointer
, _mesa_key_pointer_equal
);
657 util_dynarray_init(&sctx
->resident_tex_handles
, NULL
);
658 util_dynarray_init(&sctx
->resident_img_handles
, NULL
);
659 util_dynarray_init(&sctx
->resident_tex_needs_color_decompress
, NULL
);
660 util_dynarray_init(&sctx
->resident_img_needs_color_decompress
, NULL
);
661 util_dynarray_init(&sctx
->resident_tex_needs_depth_decompress
, NULL
);
663 sctx
->sample_pos_buffer
=
664 pipe_buffer_create(sctx
->b
.screen
, 0, PIPE_USAGE_DEFAULT
, sizeof(sctx
->sample_positions
));
665 pipe_buffer_write(&sctx
->b
, sctx
->sample_pos_buffer
, 0, sizeof(sctx
->sample_positions
),
666 &sctx
->sample_positions
);
668 /* this must be last */
669 si_begin_new_gfx_cs(sctx
);
671 if (sctx
->chip_class
== GFX7
) {
672 /* Clear the NULL constant buffer, because loads should return zeros.
673 * Note that this forces CP DMA to be used, because clover deadlocks
674 * for some reason when the compute codepath is used.
676 uint32_t clear_value
= 0;
677 si_clear_buffer(sctx
, sctx
->null_const_buf
.buffer
, 0, sctx
->null_const_buf
.buffer
->width0
,
678 &clear_value
, 4, SI_COHERENCY_SHADER
, true);
682 fprintf(stderr
, "radeonsi: Failed to create a context.\n");
683 si_destroy_context(&sctx
->b
);
687 static struct pipe_context
*si_pipe_create_context(struct pipe_screen
*screen
, void *priv
,
690 struct si_screen
*sscreen
= (struct si_screen
*)screen
;
691 struct pipe_context
*ctx
;
694 if (sscreen
->debug_flags
& DBG(CHECK_VM
))
695 flags
|= PIPE_CONTEXT_DEBUG
;
697 ctx
= si_create_context(screen
, flags
);
699 if (!(flags
& PIPE_CONTEXT_PREFER_THREADED
))
702 /* Clover (compute-only) is unsupported. */
703 if (flags
& PIPE_CONTEXT_COMPUTE_ONLY
)
706 /* When shaders are logged to stderr, asynchronous compilation is
708 if (sscreen
->debug_flags
& DBG_ALL_SHADERS
)
711 /* Use asynchronous flushes only on amdgpu, since the radeon
712 * implementation for fence_server_sync is incomplete. */
713 struct pipe_context
* tc
= threaded_context_create(
714 ctx
, &sscreen
->pool_transfers
, si_replace_buffer_storage
,
715 sscreen
->info
.is_amdgpu
? si_create_fence
: NULL
,
716 &((struct si_context
*)ctx
)->tc
);
718 if (tc
&& tc
!= ctx
&& os_get_total_physical_memory(&total_ram
)) {
719 ((struct threaded_context
*) tc
)->bytes_mapped_limit
= total_ram
/ 4;
728 static void si_destroy_screen(struct pipe_screen
*pscreen
)
730 struct si_screen
*sscreen
= (struct si_screen
*)pscreen
;
731 struct si_shader_part
*parts
[] = {sscreen
->vs_prologs
, sscreen
->tcs_epilogs
, sscreen
->gs_prologs
,
732 sscreen
->ps_prologs
, sscreen
->ps_epilogs
};
735 if (!sscreen
->ws
->unref(sscreen
->ws
))
738 if (sscreen
->debug_flags
& DBG(CACHE_STATS
)) {
739 printf("live shader cache: hits = %u, misses = %u\n", sscreen
->live_shader_cache
.hits
,
740 sscreen
->live_shader_cache
.misses
);
741 printf("memory shader cache: hits = %u, misses = %u\n", sscreen
->num_memory_shader_cache_hits
,
742 sscreen
->num_memory_shader_cache_misses
);
743 printf("disk shader cache: hits = %u, misses = %u\n", sscreen
->num_disk_shader_cache_hits
,
744 sscreen
->num_disk_shader_cache_misses
);
747 simple_mtx_destroy(&sscreen
->aux_context_lock
);
749 struct u_log_context
*aux_log
= ((struct si_context
*)sscreen
->aux_context
)->log
;
751 sscreen
->aux_context
->set_log_context(sscreen
->aux_context
, NULL
);
752 u_log_context_destroy(aux_log
);
756 sscreen
->aux_context
->destroy(sscreen
->aux_context
);
758 util_queue_destroy(&sscreen
->shader_compiler_queue
);
759 util_queue_destroy(&sscreen
->shader_compiler_queue_low_priority
);
761 /* Release the reference on glsl types of the compiler threads. */
762 glsl_type_singleton_decref();
764 for (i
= 0; i
< ARRAY_SIZE(sscreen
->compiler
); i
++)
765 si_destroy_compiler(&sscreen
->compiler
[i
]);
767 for (i
= 0; i
< ARRAY_SIZE(sscreen
->compiler_lowp
); i
++)
768 si_destroy_compiler(&sscreen
->compiler_lowp
[i
]);
770 /* Free shader parts. */
771 for (i
= 0; i
< ARRAY_SIZE(parts
); i
++) {
773 struct si_shader_part
*part
= parts
[i
];
775 parts
[i
] = part
->next
;
776 si_shader_binary_clean(&part
->binary
);
780 simple_mtx_destroy(&sscreen
->shader_parts_mutex
);
781 si_destroy_shader_cache(sscreen
);
783 si_destroy_perfcounters(sscreen
);
784 si_gpu_load_kill_thread(sscreen
);
786 simple_mtx_destroy(&sscreen
->gpu_load_mutex
);
788 slab_destroy_parent(&sscreen
->pool_transfers
);
790 disk_cache_destroy(sscreen
->disk_shader_cache
);
791 util_live_shader_cache_deinit(&sscreen
->live_shader_cache
);
792 sscreen
->ws
->destroy(sscreen
->ws
);
796 static void si_init_gs_info(struct si_screen
*sscreen
)
798 sscreen
->gs_table_depth
= ac_get_gs_table_depth(sscreen
->info
.chip_class
, sscreen
->info
.family
);
801 static void si_test_vmfault(struct si_screen
*sscreen
, uint64_t test_flags
)
803 struct pipe_context
*ctx
= sscreen
->aux_context
;
804 struct si_context
*sctx
= (struct si_context
*)ctx
;
805 struct pipe_resource
*buf
= pipe_buffer_create_const0(&sscreen
->b
, 0, PIPE_USAGE_DEFAULT
, 64);
808 puts("Buffer allocation failed.");
812 si_resource(buf
)->gpu_address
= 0; /* cause a VM fault */
814 if (test_flags
& DBG(TEST_VMFAULT_CP
)) {
815 si_cp_dma_copy_buffer(sctx
, buf
, buf
, 0, 4, 4, 0, SI_COHERENCY_NONE
, L2_BYPASS
);
816 ctx
->flush(ctx
, NULL
, 0);
817 puts("VM fault test: CP - done.");
819 if (test_flags
& DBG(TEST_VMFAULT_SDMA
)) {
820 si_sdma_clear_buffer(sctx
, buf
, 0, 4, 0);
821 ctx
->flush(ctx
, NULL
, 0);
822 puts("VM fault test: SDMA - done.");
824 if (test_flags
& DBG(TEST_VMFAULT_SHADER
)) {
825 util_test_constant_buffer(ctx
, buf
);
826 puts("VM fault test: Shader - done.");
831 static void si_test_gds_memory_management(struct si_context
*sctx
, unsigned alloc_size
,
832 unsigned alignment
, enum radeon_bo_domain domain
)
834 struct radeon_winsys
*ws
= sctx
->ws
;
835 struct radeon_cmdbuf
*cs
[8];
836 struct pb_buffer
*gds_bo
[ARRAY_SIZE(cs
)];
838 for (unsigned i
= 0; i
< ARRAY_SIZE(cs
); i
++) {
839 cs
[i
] = ws
->cs_create(sctx
->ctx
, RING_COMPUTE
, NULL
, NULL
, false);
840 gds_bo
[i
] = ws
->buffer_create(ws
, alloc_size
, alignment
, domain
, 0);
844 for (unsigned iterations
= 0; iterations
< 20000; iterations
++) {
845 for (unsigned i
= 0; i
< ARRAY_SIZE(cs
); i
++) {
846 /* This clears GDS with CP DMA.
848 * We don't care if GDS is present. Just add some packet
849 * to make the GPU busy for a moment.
851 si_cp_dma_clear_buffer(
852 sctx
, cs
[i
], NULL
, 0, alloc_size
, 0,
853 SI_CPDMA_SKIP_BO_LIST_UPDATE
| SI_CPDMA_SKIP_CHECK_CS_SPACE
| SI_CPDMA_SKIP_GFX_SYNC
, 0,
856 ws
->cs_add_buffer(cs
[i
], gds_bo
[i
], RADEON_USAGE_READWRITE
, domain
, 0);
857 ws
->cs_flush(cs
[i
], PIPE_FLUSH_ASYNC
, NULL
);
863 static void si_disk_cache_create(struct si_screen
*sscreen
)
865 /* Don't use the cache if shader dumping is enabled. */
866 if (sscreen
->debug_flags
& DBG_ALL_SHADERS
)
869 struct mesa_sha1 ctx
;
870 unsigned char sha1
[20];
871 char cache_id
[20 * 2 + 1];
873 _mesa_sha1_init(&ctx
);
875 if (!disk_cache_get_function_identifier(si_disk_cache_create
, &ctx
) ||
876 !disk_cache_get_function_identifier(LLVMInitializeAMDGPUTargetInfo
, &ctx
))
879 _mesa_sha1_final(&ctx
, sha1
);
880 disk_cache_format_hex_id(cache_id
, sha1
, 20 * 2);
882 /* These flags affect shader compilation. */
883 #define ALL_FLAGS (DBG(GISEL) | DBG(KILL_PS_INF_INTERP))
884 uint64_t shader_debug_flags
= sscreen
->debug_flags
& ALL_FLAGS
;
886 /* Add the high bits of 32-bit addresses, which affects
887 * how 32-bit addresses are expanded to 64 bits.
889 STATIC_ASSERT(ALL_FLAGS
<= UINT_MAX
);
890 assert((int16_t)sscreen
->info
.address32_hi
== (int32_t)sscreen
->info
.address32_hi
);
891 shader_debug_flags
|= (uint64_t)(sscreen
->info
.address32_hi
& 0xffff) << 32;
893 sscreen
->disk_shader_cache
= disk_cache_create(sscreen
->info
.name
, cache_id
, shader_debug_flags
);
896 static void si_set_max_shader_compiler_threads(struct pipe_screen
*screen
, unsigned max_threads
)
898 struct si_screen
*sscreen
= (struct si_screen
*)screen
;
900 /* This function doesn't allow a greater number of threads than
901 * the queue had at its creation. */
902 util_queue_adjust_num_threads(&sscreen
->shader_compiler_queue
, max_threads
);
903 /* Don't change the number of threads on the low priority queue. */
906 static bool si_is_parallel_shader_compilation_finished(struct pipe_screen
*screen
, void *shader
,
907 enum pipe_shader_type shader_type
)
909 struct si_shader_selector
*sel
= (struct si_shader_selector
*)shader
;
911 return util_queue_fence_is_signalled(&sel
->ready
);
914 static struct pipe_screen
*radeonsi_screen_create_impl(struct radeon_winsys
*ws
,
915 const struct pipe_screen_config
*config
)
917 struct si_screen
*sscreen
= CALLOC_STRUCT(si_screen
);
918 unsigned hw_threads
, num_comp_hi_threads
, num_comp_lo_threads
;
926 ws
->query_info(ws
, &sscreen
->info
);
928 if (sscreen
->info
.chip_class
== GFX10
&& LLVM_VERSION_MAJOR
< 9) {
929 fprintf(stderr
, "radeonsi: Navi family support requires LLVM 9 or higher\n");
934 if (sscreen
->info
.chip_class
>= GFX9
) {
935 sscreen
->se_tile_repeat
= 32 * sscreen
->info
.max_se
;
937 ac_get_raster_config(&sscreen
->info
, &sscreen
->pa_sc_raster_config
,
938 &sscreen
->pa_sc_raster_config_1
, &sscreen
->se_tile_repeat
);
941 sscreen
->debug_flags
= debug_get_flags_option("R600_DEBUG", debug_options
, 0);
942 sscreen
->debug_flags
|= debug_get_flags_option("AMD_DEBUG", debug_options
, 0);
943 test_flags
= debug_get_flags_option("AMD_TEST", test_options
, 0);
945 if (sscreen
->debug_flags
& DBG(NO_GFX
))
946 sscreen
->info
.has_graphics
= false;
948 /* Set functions first. */
949 sscreen
->b
.context_create
= si_pipe_create_context
;
950 sscreen
->b
.destroy
= si_destroy_screen
;
951 sscreen
->b
.set_max_shader_compiler_threads
= si_set_max_shader_compiler_threads
;
952 sscreen
->b
.is_parallel_shader_compilation_finished
= si_is_parallel_shader_compilation_finished
;
953 sscreen
->b
.finalize_nir
= si_finalize_nir
;
955 si_init_screen_get_functions(sscreen
);
956 si_init_screen_buffer_functions(sscreen
);
957 si_init_screen_fence_functions(sscreen
);
958 si_init_screen_state_functions(sscreen
);
959 si_init_screen_texture_functions(sscreen
);
960 si_init_screen_query_functions(sscreen
);
961 si_init_screen_live_shader_cache(sscreen
);
963 /* Set these flags in debug_flags early, so that the shader cache takes
966 if (driQueryOptionb(config
->options
, "glsl_correct_derivatives_after_discard"))
967 sscreen
->debug_flags
|= DBG(FS_CORRECT_DERIVS_AFTER_KILL
);
969 if (sscreen
->debug_flags
& DBG(INFO
))
970 ac_print_gpu_info(&sscreen
->info
);
972 slab_create_parent(&sscreen
->pool_transfers
, sizeof(struct si_transfer
), 64);
974 sscreen
->force_aniso
= MIN2(16, debug_get_num_option("R600_TEX_ANISO", -1));
975 if (sscreen
->force_aniso
== -1) {
976 sscreen
->force_aniso
= MIN2(16, debug_get_num_option("AMD_TEX_ANISO", -1));
979 if (sscreen
->force_aniso
>= 0) {
980 printf("radeonsi: Forcing anisotropy filter to %ix\n",
981 /* round down to a power of two */
982 1 << util_logbase2(sscreen
->force_aniso
));
985 (void)simple_mtx_init(&sscreen
->aux_context_lock
, mtx_plain
);
986 (void)simple_mtx_init(&sscreen
->gpu_load_mutex
, mtx_plain
);
988 si_init_gs_info(sscreen
);
989 if (!si_init_shader_cache(sscreen
)) {
995 #define OPT_BOOL(name, dflt, description) \
996 sscreen->options.name = driQueryOptionb(config->options, "radeonsi_" #name);
997 #include "si_debug_options.h"
1000 if (sscreen
->options
.no_infinite_interp
) {
1001 sscreen
->debug_flags
|= DBG(KILL_PS_INF_INTERP
);
1004 si_disk_cache_create(sscreen
);
1006 /* Determine the number of shader compiler threads. */
1007 hw_threads
= sysconf(_SC_NPROCESSORS_ONLN
);
1009 if (hw_threads
>= 12) {
1010 num_comp_hi_threads
= hw_threads
* 3 / 4;
1011 num_comp_lo_threads
= hw_threads
/ 3;
1012 } else if (hw_threads
>= 6) {
1013 num_comp_hi_threads
= hw_threads
- 2;
1014 num_comp_lo_threads
= hw_threads
/ 2;
1015 } else if (hw_threads
>= 2) {
1016 num_comp_hi_threads
= hw_threads
- 1;
1017 num_comp_lo_threads
= hw_threads
/ 2;
1019 num_comp_hi_threads
= 1;
1020 num_comp_lo_threads
= 1;
1023 num_comp_hi_threads
= MIN2(num_comp_hi_threads
, ARRAY_SIZE(sscreen
->compiler
));
1024 num_comp_lo_threads
= MIN2(num_comp_lo_threads
, ARRAY_SIZE(sscreen
->compiler_lowp
));
1026 /* Take a reference on the glsl types for the compiler threads. */
1027 glsl_type_singleton_init_or_ref();
1029 if (!util_queue_init(
1030 &sscreen
->shader_compiler_queue
, "sh", 64, num_comp_hi_threads
,
1031 UTIL_QUEUE_INIT_RESIZE_IF_FULL
| UTIL_QUEUE_INIT_SET_FULL_THREAD_AFFINITY
)) {
1032 si_destroy_shader_cache(sscreen
);
1034 glsl_type_singleton_decref();
1038 if (!util_queue_init(&sscreen
->shader_compiler_queue_low_priority
, "shlo", 64,
1039 num_comp_lo_threads
,
1040 UTIL_QUEUE_INIT_RESIZE_IF_FULL
| UTIL_QUEUE_INIT_SET_FULL_THREAD_AFFINITY
|
1041 UTIL_QUEUE_INIT_USE_MINIMUM_PRIORITY
)) {
1042 si_destroy_shader_cache(sscreen
);
1044 glsl_type_singleton_decref();
1048 if (!debug_get_bool_option("RADEON_DISABLE_PERFCOUNTERS", false))
1049 si_init_perfcounters(sscreen
);
1051 unsigned prim_discard_vertex_count_threshold
, tmp
;
1052 si_initialize_prim_discard_tunables(sscreen
, false, &prim_discard_vertex_count_threshold
, &tmp
);
1053 /* Compute-shader-based culling doesn't support VBOs in user SGPRs. */
1054 if (prim_discard_vertex_count_threshold
== UINT_MAX
)
1055 sscreen
->num_vbos_in_user_sgprs
= sscreen
->info
.chip_class
>= GFX9
? 5 : 1;
1057 /* Determine tessellation ring info. */
1058 bool double_offchip_buffers
= sscreen
->info
.chip_class
>= GFX7
&&
1059 sscreen
->info
.family
!= CHIP_CARRIZO
&&
1060 sscreen
->info
.family
!= CHIP_STONEY
;
1061 /* This must be one less than the maximum number due to a hw limitation.
1062 * Various hardware bugs need this.
1064 unsigned max_offchip_buffers_per_se
;
1066 if (sscreen
->info
.chip_class
>= GFX10
)
1067 max_offchip_buffers_per_se
= 256;
1068 /* Only certain chips can use the maximum value. */
1069 else if (sscreen
->info
.family
== CHIP_VEGA12
|| sscreen
->info
.family
== CHIP_VEGA20
)
1070 max_offchip_buffers_per_se
= double_offchip_buffers
? 128 : 64;
1072 max_offchip_buffers_per_se
= double_offchip_buffers
? 127 : 63;
1074 unsigned max_offchip_buffers
= max_offchip_buffers_per_se
* sscreen
->info
.max_se
;
1075 unsigned offchip_granularity
;
1077 /* Hawaii has a bug with offchip buffers > 256 that can be worked
1078 * around by setting 4K granularity.
1080 if (sscreen
->info
.family
== CHIP_HAWAII
) {
1081 sscreen
->tess_offchip_block_dw_size
= 4096;
1082 offchip_granularity
= V_03093C_X_4K_DWORDS
;
1084 sscreen
->tess_offchip_block_dw_size
= 8192;
1085 offchip_granularity
= V_03093C_X_8K_DWORDS
;
1088 sscreen
->tess_factor_ring_size
= 32768 * sscreen
->info
.max_se
;
1089 sscreen
->tess_offchip_ring_size
= max_offchip_buffers
* sscreen
->tess_offchip_block_dw_size
* 4;
1091 if (sscreen
->info
.chip_class
>= GFX7
) {
1092 if (sscreen
->info
.chip_class
>= GFX8
)
1093 --max_offchip_buffers
;
1094 sscreen
->vgt_hs_offchip_param
= S_03093C_OFFCHIP_BUFFERING(max_offchip_buffers
) |
1095 S_03093C_OFFCHIP_GRANULARITY(offchip_granularity
);
1097 assert(offchip_granularity
== V_03093C_X_8K_DWORDS
);
1098 sscreen
->vgt_hs_offchip_param
= S_0089B0_OFFCHIP_BUFFERING(max_offchip_buffers
);
1101 sscreen
->has_draw_indirect_multi
=
1102 (sscreen
->info
.family
>= CHIP_POLARIS10
) ||
1103 (sscreen
->info
.chip_class
== GFX8
&& sscreen
->info
.pfp_fw_version
>= 121 &&
1104 sscreen
->info
.me_fw_version
>= 87) ||
1105 (sscreen
->info
.chip_class
== GFX7
&& sscreen
->info
.pfp_fw_version
>= 211 &&
1106 sscreen
->info
.me_fw_version
>= 173) ||
1107 (sscreen
->info
.chip_class
== GFX6
&& sscreen
->info
.pfp_fw_version
>= 79 &&
1108 sscreen
->info
.me_fw_version
>= 142);
1110 sscreen
->has_out_of_order_rast
=
1111 sscreen
->info
.has_out_of_order_rast
&& !(sscreen
->debug_flags
& DBG(NO_OUT_OF_ORDER
));
1112 sscreen
->assume_no_z_fights
= driQueryOptionb(config
->options
, "radeonsi_assume_no_z_fights") ||
1113 driQueryOptionb(config
->options
, "allow_draw_out_of_order");
1114 sscreen
->commutative_blend_add
=
1115 driQueryOptionb(config
->options
, "radeonsi_commutative_blend_add") ||
1116 driQueryOptionb(config
->options
, "allow_draw_out_of_order");
1118 sscreen
->use_ngg
= sscreen
->info
.chip_class
>= GFX10
&& sscreen
->info
.family
!= CHIP_NAVI14
&&
1119 !(sscreen
->debug_flags
& DBG(NO_NGG
));
1120 sscreen
->use_ngg_culling
= sscreen
->use_ngg
&& !(sscreen
->debug_flags
& DBG(NO_NGG_CULLING
));
1121 sscreen
->always_use_ngg_culling
=
1122 sscreen
->use_ngg_culling
&& sscreen
->debug_flags
& DBG(ALWAYS_NGG_CULLING
);
1123 sscreen
->use_ngg_streamout
= false;
1125 /* Only enable primitive binning on APUs by default. */
1126 if (sscreen
->info
.chip_class
>= GFX10
) {
1127 sscreen
->dpbb_allowed
= true;
1128 sscreen
->dfsm_allowed
= !sscreen
->info
.has_dedicated_vram
;
1129 } else if (sscreen
->info
.chip_class
== GFX9
) {
1130 sscreen
->dpbb_allowed
= !sscreen
->info
.has_dedicated_vram
;
1131 sscreen
->dfsm_allowed
= !sscreen
->info
.has_dedicated_vram
;
1134 /* Process DPBB enable flags. */
1135 if (sscreen
->debug_flags
& DBG(DPBB
)) {
1136 sscreen
->dpbb_allowed
= true;
1137 if (sscreen
->debug_flags
& DBG(DFSM
))
1138 sscreen
->dfsm_allowed
= true;
1141 /* Process DPBB disable flags. */
1142 if (sscreen
->debug_flags
& DBG(NO_DPBB
)) {
1143 sscreen
->dpbb_allowed
= false;
1144 sscreen
->dfsm_allowed
= false;
1145 } else if (sscreen
->debug_flags
& DBG(NO_DFSM
)) {
1146 sscreen
->dfsm_allowed
= false;
1149 /* While it would be nice not to have this flag, we are constrained
1150 * by the reality that LLVM 9.0 has buggy VGPR indexing on GFX9.
1152 sscreen
->llvm_has_working_vgpr_indexing
= sscreen
->info
.chip_class
!= GFX9
;
1154 sscreen
->dcc_msaa_allowed
= !(sscreen
->debug_flags
& DBG(NO_DCC_MSAA
));
1156 (void)simple_mtx_init(&sscreen
->shader_parts_mutex
, mtx_plain
);
1157 sscreen
->use_monolithic_shaders
= (sscreen
->debug_flags
& DBG(MONOLITHIC_SHADERS
)) != 0;
1159 sscreen
->barrier_flags
.cp_to_L2
= SI_CONTEXT_INV_SCACHE
| SI_CONTEXT_INV_VCACHE
;
1160 if (sscreen
->info
.chip_class
<= GFX8
) {
1161 sscreen
->barrier_flags
.cp_to_L2
|= SI_CONTEXT_INV_L2
;
1162 sscreen
->barrier_flags
.L2_to_cp
|= SI_CONTEXT_WB_L2
;
1165 if (debug_get_bool_option("RADEON_DUMP_SHADERS", false))
1166 sscreen
->debug_flags
|= DBG_ALL_SHADERS
;
1173 * That means 8 coverage samples, 4 Z/S samples, and 2 color samples.
1175 * s >= z >= c (ignoring this only wastes memory)
1180 * Only MSAA color and depth buffers are overriden.
1182 if (sscreen
->info
.has_eqaa_surface_allocator
) {
1183 const char *eqaa
= debug_get_option("EQAA", NULL
);
1186 if (eqaa
&& sscanf(eqaa
, "%u,%u,%u", &s
, &z
, &f
) == 3 && s
&& z
&& f
) {
1187 sscreen
->eqaa_force_coverage_samples
= s
;
1188 sscreen
->eqaa_force_z_samples
= z
;
1189 sscreen
->eqaa_force_color_samples
= f
;
1193 sscreen
->ge_wave_size
= 64;
1194 sscreen
->ps_wave_size
= 64;
1195 sscreen
->compute_wave_size
= 64;
1197 if (sscreen
->info
.chip_class
>= GFX10
) {
1198 /* Pixels shaders: Wave64 is recommended.
1199 * Compute shaders: There are piglit failures with Wave32.
1201 sscreen
->ge_wave_size
= 32;
1203 if (sscreen
->debug_flags
& DBG(W32_GE
))
1204 sscreen
->ge_wave_size
= 32;
1205 if (sscreen
->debug_flags
& DBG(W32_PS
))
1206 sscreen
->ps_wave_size
= 32;
1207 if (sscreen
->debug_flags
& DBG(W32_CS
))
1208 sscreen
->compute_wave_size
= 32;
1210 if (sscreen
->debug_flags
& DBG(W64_GE
))
1211 sscreen
->ge_wave_size
= 64;
1212 if (sscreen
->debug_flags
& DBG(W64_PS
))
1213 sscreen
->ps_wave_size
= 64;
1214 if (sscreen
->debug_flags
& DBG(W64_CS
))
1215 sscreen
->compute_wave_size
= 64;
1218 /* Create the auxiliary context. This must be done last. */
1219 sscreen
->aux_context
= si_create_context(
1220 &sscreen
->b
, (sscreen
->options
.aux_debug
? PIPE_CONTEXT_DEBUG
: 0) |
1221 (sscreen
->info
.has_graphics
? 0 : PIPE_CONTEXT_COMPUTE_ONLY
));
1222 if (sscreen
->options
.aux_debug
) {
1223 struct u_log_context
*log
= CALLOC_STRUCT(u_log_context
);
1224 u_log_context_init(log
);
1225 sscreen
->aux_context
->set_log_context(sscreen
->aux_context
, log
);
1228 if (test_flags
& DBG(TEST_DMA
))
1229 si_test_dma(sscreen
);
1231 if (test_flags
& DBG(TEST_DMA_PERF
)) {
1232 si_test_dma_perf(sscreen
);
1235 if (test_flags
& (DBG(TEST_VMFAULT_CP
) | DBG(TEST_VMFAULT_SDMA
) | DBG(TEST_VMFAULT_SHADER
)))
1236 si_test_vmfault(sscreen
, test_flags
);
1238 if (test_flags
& DBG(TEST_GDS
))
1239 si_test_gds((struct si_context
*)sscreen
->aux_context
);
1241 if (test_flags
& DBG(TEST_GDS_MM
)) {
1242 si_test_gds_memory_management((struct si_context
*)sscreen
->aux_context
, 32 * 1024, 4,
1245 if (test_flags
& DBG(TEST_GDS_OA_MM
)) {
1246 si_test_gds_memory_management((struct si_context
*)sscreen
->aux_context
, 4, 1,
1250 STATIC_ASSERT(sizeof(union si_vgt_stages_key
) == 4);
1254 struct pipe_screen
*radeonsi_screen_create(int fd
, const struct pipe_screen_config
*config
)
1256 drmVersionPtr version
= drmGetVersion(fd
);
1257 struct radeon_winsys
*rw
= NULL
;
1259 switch (version
->version_major
) {
1261 rw
= radeon_drm_winsys_create(fd
, config
, radeonsi_screen_create_impl
);
1264 rw
= amdgpu_winsys_create(fd
, config
, radeonsi_screen_create_impl
);
1268 drmFreeVersion(version
);
1269 return rw
? rw
->screen
: NULL
;