radeonsi: clean up si_get_param
[mesa.git] / src / gallium / drivers / radeonsi / si_pipe.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24 #include "si_pipe.h"
25 #include "si_public.h"
26 #include "si_shader_internal.h"
27 #include "sid.h"
28
29 #include "radeon/radeon_uvd.h"
30 #include "util/u_memory.h"
31 #include "util/u_suballoc.h"
32 #include "vl/vl_decoder.h"
33 #include "../ddebug/dd_util.h"
34
35 #define SI_LLVM_DEFAULT_FEATURES \
36 "+DumpCode,+vgpr-spilling,-fp32-denormals,-xnack"
37
38 /*
39 * pipe_context
40 */
41 static void si_destroy_context(struct pipe_context *context)
42 {
43 struct si_context *sctx = (struct si_context *)context;
44 int i;
45
46 /* Unreference the framebuffer normally to disable related logic
47 * properly.
48 */
49 struct pipe_framebuffer_state fb = {};
50 context->set_framebuffer_state(context, &fb);
51
52 si_release_all_descriptors(sctx);
53
54 if (sctx->ce_suballocator)
55 u_suballocator_destroy(sctx->ce_suballocator);
56
57 pipe_resource_reference(&sctx->esgs_ring, NULL);
58 pipe_resource_reference(&sctx->gsvs_ring, NULL);
59 pipe_resource_reference(&sctx->tf_ring, NULL);
60 pipe_resource_reference(&sctx->tess_offchip_ring, NULL);
61 pipe_resource_reference(&sctx->null_const_buf.buffer, NULL);
62 r600_resource_reference(&sctx->border_color_buffer, NULL);
63 free(sctx->border_color_table);
64 r600_resource_reference(&sctx->scratch_buffer, NULL);
65 r600_resource_reference(&sctx->compute_scratch_buffer, NULL);
66
67 si_pm4_free_state(sctx, sctx->init_config, ~0);
68 if (sctx->init_config_gs_rings)
69 si_pm4_free_state(sctx, sctx->init_config_gs_rings, ~0);
70 for (i = 0; i < ARRAY_SIZE(sctx->vgt_shader_config); i++)
71 si_pm4_delete_state(sctx, vgt_shader_config, sctx->vgt_shader_config[i]);
72
73 if (sctx->fixed_func_tcs_shader.cso)
74 sctx->b.b.delete_tcs_state(&sctx->b.b, sctx->fixed_func_tcs_shader.cso);
75 if (sctx->custom_dsa_flush)
76 sctx->b.b.delete_depth_stencil_alpha_state(&sctx->b.b, sctx->custom_dsa_flush);
77 if (sctx->custom_blend_resolve)
78 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_resolve);
79 if (sctx->custom_blend_decompress)
80 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_decompress);
81 if (sctx->custom_blend_fastclear)
82 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_fastclear);
83 if (sctx->custom_blend_dcc_decompress)
84 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_dcc_decompress);
85
86 if (sctx->blitter)
87 util_blitter_destroy(sctx->blitter);
88
89 r600_common_context_cleanup(&sctx->b);
90
91 LLVMDisposeTargetMachine(sctx->tm);
92
93 r600_resource_reference(&sctx->trace_buf, NULL);
94 r600_resource_reference(&sctx->last_trace_buf, NULL);
95 radeon_clear_saved_cs(&sctx->last_gfx);
96
97 FREE(sctx);
98 }
99
100 static enum pipe_reset_status
101 si_amdgpu_get_reset_status(struct pipe_context *ctx)
102 {
103 struct si_context *sctx = (struct si_context *)ctx;
104
105 return sctx->b.ws->ctx_query_reset_status(sctx->b.ctx);
106 }
107
108 /* Apitrace profiling:
109 * 1) qapitrace : Tools -> Profile: Measure CPU & GPU times
110 * 2) In the middle panel, zoom in (mouse wheel) on some bad draw call
111 * and remember its number.
112 * 3) In Mesa, enable queries and performance counters around that draw
113 * call and print the results.
114 * 4) glretrace --benchmark --markers ..
115 */
116 static void si_emit_string_marker(struct pipe_context *ctx,
117 const char *string, int len)
118 {
119 struct si_context *sctx = (struct si_context *)ctx;
120
121 dd_parse_apitrace_marker(string, len, &sctx->apitrace_call_number);
122 }
123
124 static LLVMTargetMachineRef
125 si_create_llvm_target_machine(struct si_screen *sscreen)
126 {
127 const char *triple = "amdgcn--";
128
129 return LLVMCreateTargetMachine(si_llvm_get_amdgpu_target(triple), triple,
130 r600_get_llvm_processor_name(sscreen->b.family),
131 #if HAVE_LLVM >= 0x0308
132 sscreen->b.debug_flags & DBG_SI_SCHED ?
133 SI_LLVM_DEFAULT_FEATURES ",+si-scheduler" :
134 #endif
135 SI_LLVM_DEFAULT_FEATURES,
136 LLVMCodeGenLevelDefault,
137 LLVMRelocDefault,
138 LLVMCodeModelDefault);
139 }
140
141 static struct pipe_context *si_create_context(struct pipe_screen *screen,
142 void *priv, unsigned flags)
143 {
144 struct si_context *sctx = CALLOC_STRUCT(si_context);
145 struct si_screen* sscreen = (struct si_screen *)screen;
146 struct radeon_winsys *ws = sscreen->b.ws;
147 int shader, i;
148
149 if (!sctx)
150 return NULL;
151
152 if (sscreen->b.debug_flags & DBG_CHECK_VM)
153 flags |= PIPE_CONTEXT_DEBUG;
154
155 if (flags & PIPE_CONTEXT_DEBUG)
156 sscreen->record_llvm_ir = true; /* racy but not critical */
157
158 sctx->b.b.screen = screen; /* this must be set first */
159 sctx->b.b.priv = priv;
160 sctx->b.b.destroy = si_destroy_context;
161 sctx->b.b.emit_string_marker = si_emit_string_marker;
162 sctx->b.set_atom_dirty = (void *)si_set_atom_dirty;
163 sctx->screen = sscreen; /* Easy accessing of screen/winsys. */
164 sctx->is_debug = (flags & PIPE_CONTEXT_DEBUG) != 0;
165
166 if (!r600_common_context_init(&sctx->b, &sscreen->b, flags))
167 goto fail;
168
169 if (sscreen->b.info.drm_major == 3)
170 sctx->b.b.get_device_reset_status = si_amdgpu_get_reset_status;
171
172 si_init_blit_functions(sctx);
173 si_init_compute_functions(sctx);
174 si_init_cp_dma_functions(sctx);
175 si_init_debug_functions(sctx);
176
177 if (sscreen->b.info.has_uvd) {
178 sctx->b.b.create_video_codec = si_uvd_create_decoder;
179 sctx->b.b.create_video_buffer = si_video_buffer_create;
180 } else {
181 sctx->b.b.create_video_codec = vl_create_decoder;
182 sctx->b.b.create_video_buffer = vl_video_buffer_create;
183 }
184
185 sctx->b.gfx.cs = ws->cs_create(sctx->b.ctx, RING_GFX,
186 si_context_gfx_flush, sctx);
187
188 /* SI + AMDGPU + CE = GPU hang */
189 if (!(sscreen->b.debug_flags & DBG_NO_CE) && ws->cs_add_const_ib &&
190 sscreen->b.chip_class != SI &&
191 /* These can't use CE due to a power gating bug in the kernel. */
192 sscreen->b.family != CHIP_CARRIZO &&
193 sscreen->b.family != CHIP_STONEY) {
194 sctx->ce_ib = ws->cs_add_const_ib(sctx->b.gfx.cs);
195 if (!sctx->ce_ib)
196 goto fail;
197
198 if (ws->cs_add_const_preamble_ib) {
199 sctx->ce_preamble_ib =
200 ws->cs_add_const_preamble_ib(sctx->b.gfx.cs);
201
202 if (!sctx->ce_preamble_ib)
203 goto fail;
204 }
205
206 sctx->ce_suballocator =
207 u_suballocator_create(&sctx->b.b, 1024 * 1024,
208 0, PIPE_USAGE_DEFAULT, false);
209 if (!sctx->ce_suballocator)
210 goto fail;
211 }
212
213 sctx->b.gfx.flush = si_context_gfx_flush;
214
215 /* Border colors. */
216 sctx->border_color_table = malloc(SI_MAX_BORDER_COLORS *
217 sizeof(*sctx->border_color_table));
218 if (!sctx->border_color_table)
219 goto fail;
220
221 sctx->border_color_buffer = (struct r600_resource*)
222 pipe_buffer_create(screen, 0, PIPE_USAGE_DEFAULT,
223 SI_MAX_BORDER_COLORS *
224 sizeof(*sctx->border_color_table));
225 if (!sctx->border_color_buffer)
226 goto fail;
227
228 sctx->border_color_map =
229 ws->buffer_map(sctx->border_color_buffer->buf,
230 NULL, PIPE_TRANSFER_WRITE);
231 if (!sctx->border_color_map)
232 goto fail;
233
234 si_init_all_descriptors(sctx);
235 si_init_state_functions(sctx);
236 si_init_shader_functions(sctx);
237 si_init_ia_multi_vgt_param_table(sctx);
238
239 if (sctx->b.chip_class >= CIK)
240 cik_init_sdma_functions(sctx);
241 else
242 si_init_dma_functions(sctx);
243
244 if (sscreen->b.debug_flags & DBG_FORCE_DMA)
245 sctx->b.b.resource_copy_region = sctx->b.dma_copy;
246
247 sctx->blitter = util_blitter_create(&sctx->b.b);
248 if (sctx->blitter == NULL)
249 goto fail;
250 sctx->blitter->draw_rectangle = r600_draw_rectangle;
251
252 sctx->sample_mask.sample_mask = 0xffff;
253
254 /* these must be last */
255 si_begin_new_cs(sctx);
256
257 /* CIK cannot unbind a constant buffer (S_BUFFER_LOAD doesn't skip loads
258 * if NUM_RECORDS == 0). We need to use a dummy buffer instead. */
259 if (sctx->b.chip_class == CIK) {
260 sctx->null_const_buf.buffer = pipe_buffer_create(screen, PIPE_BIND_CONSTANT_BUFFER,
261 PIPE_USAGE_DEFAULT, 16);
262 if (!sctx->null_const_buf.buffer)
263 goto fail;
264 sctx->null_const_buf.buffer_size = sctx->null_const_buf.buffer->width0;
265
266 for (shader = 0; shader < SI_NUM_SHADERS; shader++) {
267 for (i = 0; i < SI_NUM_CONST_BUFFERS; i++) {
268 sctx->b.b.set_constant_buffer(&sctx->b.b, shader, i,
269 &sctx->null_const_buf);
270 }
271 }
272
273 si_set_rw_buffer(sctx, SI_HS_CONST_DEFAULT_TESS_LEVELS,
274 &sctx->null_const_buf);
275 si_set_rw_buffer(sctx, SI_VS_CONST_CLIP_PLANES,
276 &sctx->null_const_buf);
277 si_set_rw_buffer(sctx, SI_PS_CONST_POLY_STIPPLE,
278 &sctx->null_const_buf);
279 si_set_rw_buffer(sctx, SI_PS_CONST_SAMPLE_POSITIONS,
280 &sctx->null_const_buf);
281
282 /* Clear the NULL constant buffer, because loads should return zeros. */
283 sctx->b.clear_buffer(&sctx->b.b, sctx->null_const_buf.buffer, 0,
284 sctx->null_const_buf.buffer->width0, 0,
285 R600_COHERENCY_SHADER);
286 }
287
288 uint64_t max_threads_per_block;
289 screen->get_compute_param(screen, PIPE_SHADER_IR_TGSI,
290 PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK,
291 &max_threads_per_block);
292
293 /* The maximum number of scratch waves. Scratch space isn't divided
294 * evenly between CUs. The number is only a function of the number of CUs.
295 * We can decrease the constant to decrease the scratch buffer size.
296 *
297 * sctx->scratch_waves must be >= the maximum posible size of
298 * 1 threadgroup, so that the hw doesn't hang from being unable
299 * to start any.
300 *
301 * The recommended value is 4 per CU at most. Higher numbers don't
302 * bring much benefit, but they still occupy chip resources (think
303 * async compute). I've seen ~2% performance difference between 4 and 32.
304 */
305 sctx->scratch_waves = MAX2(32 * sscreen->b.info.num_good_compute_units,
306 max_threads_per_block / 64);
307
308 sctx->tm = si_create_llvm_target_machine(sscreen);
309
310 return &sctx->b.b;
311 fail:
312 fprintf(stderr, "radeonsi: Failed to create a context.\n");
313 si_destroy_context(&sctx->b.b);
314 return NULL;
315 }
316
317 /*
318 * pipe_screen
319 */
320 static bool si_have_tgsi_compute(struct si_screen *sscreen)
321 {
322 /* Old kernels disallowed some register writes for SI
323 * that are used for indirect dispatches. */
324 return HAVE_LLVM >= 0x309 &&
325 (sscreen->b.chip_class >= CIK ||
326 sscreen->b.info.drm_major == 3 ||
327 (sscreen->b.info.drm_major == 2 &&
328 sscreen->b.info.drm_minor >= 45));
329 }
330
331 static int si_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
332 {
333 struct si_screen *sscreen = (struct si_screen *)pscreen;
334
335 switch (param) {
336 /* Supported features (boolean caps). */
337 case PIPE_CAP_ACCELERATED:
338 case PIPE_CAP_TWO_SIDED_STENCIL:
339 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
340 case PIPE_CAP_ANISOTROPIC_FILTER:
341 case PIPE_CAP_POINT_SPRITE:
342 case PIPE_CAP_OCCLUSION_QUERY:
343 case PIPE_CAP_TEXTURE_SHADOW_MAP:
344 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
345 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
346 case PIPE_CAP_TEXTURE_SWIZZLE:
347 case PIPE_CAP_DEPTH_CLIP_DISABLE:
348 case PIPE_CAP_SHADER_STENCIL_EXPORT:
349 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
350 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
351 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
352 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
353 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
354 case PIPE_CAP_SM3:
355 case PIPE_CAP_SEAMLESS_CUBE_MAP:
356 case PIPE_CAP_PRIMITIVE_RESTART:
357 case PIPE_CAP_CONDITIONAL_RENDER:
358 case PIPE_CAP_TEXTURE_BARRIER:
359 case PIPE_CAP_INDEP_BLEND_ENABLE:
360 case PIPE_CAP_INDEP_BLEND_FUNC:
361 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
362 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
363 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
364 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
365 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
366 case PIPE_CAP_USER_INDEX_BUFFERS:
367 case PIPE_CAP_USER_CONSTANT_BUFFERS:
368 case PIPE_CAP_START_INSTANCE:
369 case PIPE_CAP_NPOT_TEXTURES:
370 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
371 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
372 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
373 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
374 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
375 case PIPE_CAP_TGSI_INSTANCEID:
376 case PIPE_CAP_COMPUTE:
377 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
378 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
379 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
380 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
381 case PIPE_CAP_CUBE_MAP_ARRAY:
382 case PIPE_CAP_SAMPLE_SHADING:
383 case PIPE_CAP_DRAW_INDIRECT:
384 case PIPE_CAP_CLIP_HALFZ:
385 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
386 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
387 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
388 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
389 case PIPE_CAP_TGSI_TEXCOORD:
390 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
391 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
392 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
393 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
394 case PIPE_CAP_SHAREABLE_SHADERS:
395 case PIPE_CAP_DEPTH_BOUNDS_TEST:
396 case PIPE_CAP_SAMPLER_VIEW_TARGET:
397 case PIPE_CAP_TEXTURE_QUERY_LOD:
398 case PIPE_CAP_TEXTURE_GATHER_SM5:
399 case PIPE_CAP_TGSI_TXQS:
400 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
401 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
402 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
403 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
404 case PIPE_CAP_INVALIDATE_BUFFER:
405 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
406 case PIPE_CAP_QUERY_MEMORY_INFO:
407 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
408 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
409 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
410 case PIPE_CAP_GENERATE_MIPMAP:
411 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
412 case PIPE_CAP_STRING_MARKER:
413 case PIPE_CAP_CLEAR_TEXTURE:
414 case PIPE_CAP_CULL_DISTANCE:
415 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
416 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
417 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
418 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
419 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
420 return 1;
421
422 case PIPE_CAP_DOUBLES:
423 return HAVE_LLVM >= 0x0307;
424 case PIPE_CAP_INT64:
425 case PIPE_CAP_INT64_DIVMOD:
426 return HAVE_LLVM >= 0x0309;
427
428 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
429 return !SI_BIG_ENDIAN && sscreen->b.info.has_userptr;
430
431 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
432 return (sscreen->b.info.drm_major == 2 &&
433 sscreen->b.info.drm_minor >= 43) ||
434 sscreen->b.info.drm_major == 3;
435
436 case PIPE_CAP_TEXTURE_MULTISAMPLE:
437 /* 2D tiling on CIK is supported since DRM 2.35.0 */
438 return sscreen->b.chip_class < CIK ||
439 (sscreen->b.info.drm_major == 2 &&
440 sscreen->b.info.drm_minor >= 35) ||
441 sscreen->b.info.drm_major == 3;
442
443 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
444 return R600_MAP_BUFFER_ALIGNMENT;
445
446 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
447 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
448 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
449 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
450 case PIPE_CAP_MAX_VERTEX_STREAMS:
451 return 4;
452
453 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
454 return HAVE_LLVM >= 0x0309 ? 4 : 0;
455
456 case PIPE_CAP_GLSL_FEATURE_LEVEL:
457 if (si_have_tgsi_compute(sscreen))
458 return 450;
459 return HAVE_LLVM >= 0x0309 ? 420 :
460 HAVE_LLVM >= 0x0307 ? 410 : 330;
461
462 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
463 return MIN2(sscreen->b.info.max_alloc_size, INT_MAX);
464
465 /* Unsupported features. */
466 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
467 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
468 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
469 case PIPE_CAP_USER_VERTEX_BUFFERS:
470 case PIPE_CAP_FAKE_SW_MSAA:
471 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
472 case PIPE_CAP_VERTEXID_NOBASE:
473 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
474 case PIPE_CAP_TGSI_VOTE:
475 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
476 case PIPE_CAP_NATIVE_FENCE_FD:
477 case PIPE_CAP_TGSI_FS_FBFETCH:
478 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
479 case PIPE_CAP_UMA:
480 return 0;
481
482 case PIPE_CAP_QUERY_BUFFER_OBJECT:
483 return si_have_tgsi_compute(sscreen);
484
485 case PIPE_CAP_DRAW_PARAMETERS:
486 case PIPE_CAP_MULTI_DRAW_INDIRECT:
487 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
488 return sscreen->has_draw_indirect_multi;
489
490 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
491 return 30;
492
493 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
494 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600;
495
496 /* Stream output. */
497 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
498 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
499 return 32*4;
500
501 /* Geometry shader output. */
502 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
503 return 1024;
504 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
505 return 4095;
506
507 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
508 return 2048;
509
510 /* Texturing. */
511 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
512 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
513 return 15; /* 16384 */
514 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
515 /* textures support 8192, but layered rendering supports 2048 */
516 return 12;
517 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
518 /* textures support 8192, but layered rendering supports 2048 */
519 return 2048;
520
521 /* Viewports and render targets. */
522 case PIPE_CAP_MAX_VIEWPORTS:
523 return R600_MAX_VIEWPORTS;
524 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
525 case PIPE_CAP_MAX_RENDER_TARGETS:
526 return 8;
527
528 /* Timer queries, present when the clock frequency is non zero. */
529 case PIPE_CAP_QUERY_TIMESTAMP:
530 case PIPE_CAP_QUERY_TIME_ELAPSED:
531 return sscreen->b.info.clock_crystal_freq != 0;
532
533 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
534 case PIPE_CAP_MIN_TEXEL_OFFSET:
535 return -32;
536
537 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
538 case PIPE_CAP_MAX_TEXEL_OFFSET:
539 return 31;
540
541 case PIPE_CAP_ENDIANNESS:
542 return PIPE_ENDIAN_LITTLE;
543
544 case PIPE_CAP_VENDOR_ID:
545 return ATI_VENDOR_ID;
546 case PIPE_CAP_DEVICE_ID:
547 return sscreen->b.info.pci_id;
548 case PIPE_CAP_VIDEO_MEMORY:
549 return sscreen->b.info.vram_size >> 20;
550 case PIPE_CAP_PCI_GROUP:
551 return sscreen->b.info.pci_domain;
552 case PIPE_CAP_PCI_BUS:
553 return sscreen->b.info.pci_bus;
554 case PIPE_CAP_PCI_DEVICE:
555 return sscreen->b.info.pci_dev;
556 case PIPE_CAP_PCI_FUNCTION:
557 return sscreen->b.info.pci_func;
558 }
559 return 0;
560 }
561
562 static int si_get_shader_param(struct pipe_screen* pscreen, unsigned shader, enum pipe_shader_cap param)
563 {
564 struct si_screen *sscreen = (struct si_screen *)pscreen;
565
566 switch(shader)
567 {
568 case PIPE_SHADER_FRAGMENT:
569 case PIPE_SHADER_VERTEX:
570 case PIPE_SHADER_GEOMETRY:
571 break;
572 case PIPE_SHADER_TESS_CTRL:
573 case PIPE_SHADER_TESS_EVAL:
574 /* LLVM 3.6.2 is required for tessellation because of bug fixes there */
575 if (HAVE_LLVM == 0x0306 && MESA_LLVM_VERSION_PATCH < 2)
576 return 0;
577 break;
578 case PIPE_SHADER_COMPUTE:
579 switch (param) {
580 case PIPE_SHADER_CAP_PREFERRED_IR:
581 return PIPE_SHADER_IR_NATIVE;
582
583 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
584 int ir = 1 << PIPE_SHADER_IR_NATIVE;
585
586 if (si_have_tgsi_compute(sscreen))
587 ir |= 1 << PIPE_SHADER_IR_TGSI;
588
589 return ir;
590 }
591
592 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
593 uint64_t max_const_buffer_size;
594 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
595 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
596 &max_const_buffer_size);
597 return MIN2(max_const_buffer_size, INT_MAX);
598 }
599 default:
600 /* If compute shaders don't require a special value
601 * for this cap, we can return the same value we
602 * do for other shader types. */
603 break;
604 }
605 break;
606 default:
607 return 0;
608 }
609
610 switch (param) {
611 /* Shader limits. */
612 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
613 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
614 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
615 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
616 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
617 return 16384;
618 case PIPE_SHADER_CAP_MAX_INPUTS:
619 return shader == PIPE_SHADER_VERTEX ? SI_NUM_VERTEX_BUFFERS : 32;
620 case PIPE_SHADER_CAP_MAX_OUTPUTS:
621 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
622 case PIPE_SHADER_CAP_MAX_TEMPS:
623 return 256; /* Max native temporaries. */
624 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
625 return 4096 * sizeof(float[4]); /* actually only memory limits this */
626 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
627 return SI_NUM_CONST_BUFFERS;
628 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
629 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
630 return SI_NUM_SAMPLERS;
631 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
632 return HAVE_LLVM >= 0x0309 ? SI_NUM_SHADER_BUFFERS : 0;
633 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
634 return HAVE_LLVM >= 0x0309 ? SI_NUM_IMAGES : 0;
635 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
636 return 32;
637 case PIPE_SHADER_CAP_PREFERRED_IR:
638 return PIPE_SHADER_IR_TGSI;
639 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
640 return 3;
641
642 /* Supported boolean features. */
643 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
644 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
645 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
646 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
647 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
648 case PIPE_SHADER_CAP_INTEGERS:
649 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
650 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
651 return 1;
652
653 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
654 /* TODO: Indirection of geometry shader input dimension is not
655 * handled yet
656 */
657 return shader != PIPE_SHADER_GEOMETRY;
658
659 /* Unsupported boolean features. */
660 case PIPE_SHADER_CAP_MAX_PREDS:
661 case PIPE_SHADER_CAP_SUBROUTINES:
662 case PIPE_SHADER_CAP_SUPPORTED_IRS:
663 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
664 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
665 return 0;
666 }
667 return 0;
668 }
669
670 static void si_destroy_screen(struct pipe_screen* pscreen)
671 {
672 struct si_screen *sscreen = (struct si_screen *)pscreen;
673 struct si_shader_part *parts[] = {
674 sscreen->vs_prologs,
675 sscreen->vs_epilogs,
676 sscreen->tcs_epilogs,
677 sscreen->gs_prologs,
678 sscreen->ps_prologs,
679 sscreen->ps_epilogs
680 };
681 unsigned i;
682
683 if (!sscreen)
684 return;
685
686 if (!sscreen->b.ws->unref(sscreen->b.ws))
687 return;
688
689 if (util_queue_is_initialized(&sscreen->shader_compiler_queue))
690 util_queue_destroy(&sscreen->shader_compiler_queue);
691
692 for (i = 0; i < ARRAY_SIZE(sscreen->tm); i++)
693 if (sscreen->tm[i])
694 LLVMDisposeTargetMachine(sscreen->tm[i]);
695
696 /* Free shader parts. */
697 for (i = 0; i < ARRAY_SIZE(parts); i++) {
698 while (parts[i]) {
699 struct si_shader_part *part = parts[i];
700
701 parts[i] = part->next;
702 radeon_shader_binary_clean(&part->binary);
703 FREE(part);
704 }
705 }
706 pipe_mutex_destroy(sscreen->shader_parts_mutex);
707 si_destroy_shader_cache(sscreen);
708 r600_destroy_common_screen(&sscreen->b);
709 }
710
711 static bool si_init_gs_info(struct si_screen *sscreen)
712 {
713 switch (sscreen->b.family) {
714 case CHIP_OLAND:
715 case CHIP_HAINAN:
716 case CHIP_KAVERI:
717 case CHIP_KABINI:
718 case CHIP_MULLINS:
719 case CHIP_ICELAND:
720 case CHIP_CARRIZO:
721 case CHIP_STONEY:
722 sscreen->gs_table_depth = 16;
723 return true;
724 case CHIP_TAHITI:
725 case CHIP_PITCAIRN:
726 case CHIP_VERDE:
727 case CHIP_BONAIRE:
728 case CHIP_HAWAII:
729 case CHIP_TONGA:
730 case CHIP_FIJI:
731 case CHIP_POLARIS10:
732 case CHIP_POLARIS11:
733 case CHIP_POLARIS12:
734 sscreen->gs_table_depth = 32;
735 return true;
736 default:
737 return false;
738 }
739 }
740
741 static void si_handle_env_var_force_family(struct si_screen *sscreen)
742 {
743 const char *family = debug_get_option("SI_FORCE_FAMILY", NULL);
744 unsigned i;
745
746 if (!family)
747 return;
748
749 for (i = CHIP_TAHITI; i < CHIP_LAST; i++) {
750 if (!strcmp(family, r600_get_llvm_processor_name(i))) {
751 /* Override family and chip_class. */
752 sscreen->b.family = sscreen->b.info.family = i;
753
754 if (i >= CHIP_TONGA)
755 sscreen->b.chip_class = sscreen->b.info.chip_class = VI;
756 else if (i >= CHIP_BONAIRE)
757 sscreen->b.chip_class = sscreen->b.info.chip_class = CIK;
758 else
759 sscreen->b.chip_class = sscreen->b.info.chip_class = SI;
760
761 /* Don't submit any IBs. */
762 setenv("RADEON_NOOP", "1", 1);
763 return;
764 }
765 }
766
767 fprintf(stderr, "radeonsi: Unknown family: %s\n", family);
768 exit(1);
769 }
770
771 struct pipe_screen *radeonsi_screen_create(struct radeon_winsys *ws)
772 {
773 struct si_screen *sscreen = CALLOC_STRUCT(si_screen);
774 unsigned num_cpus, num_compiler_threads, i;
775
776 if (!sscreen) {
777 return NULL;
778 }
779
780 /* Set functions first. */
781 sscreen->b.b.context_create = si_create_context;
782 sscreen->b.b.destroy = si_destroy_screen;
783 sscreen->b.b.get_param = si_get_param;
784 sscreen->b.b.get_shader_param = si_get_shader_param;
785 sscreen->b.b.resource_create = r600_resource_create_common;
786
787 si_init_screen_state_functions(sscreen);
788
789 if (!r600_common_screen_init(&sscreen->b, ws) ||
790 !si_init_gs_info(sscreen) ||
791 !si_init_shader_cache(sscreen)) {
792 FREE(sscreen);
793 return NULL;
794 }
795
796 si_handle_env_var_force_family(sscreen);
797
798 if (!debug_get_bool_option("RADEON_DISABLE_PERFCOUNTERS", false))
799 si_init_perfcounters(sscreen);
800
801 /* Hawaii has a bug with offchip buffers > 256 that can be worked
802 * around by setting 4K granularity.
803 */
804 sscreen->tess_offchip_block_dw_size =
805 sscreen->b.family == CHIP_HAWAII ? 4096 : 8192;
806
807 sscreen->has_distributed_tess =
808 sscreen->b.chip_class >= VI &&
809 sscreen->b.info.max_se >= 2;
810
811 sscreen->has_draw_indirect_multi =
812 (sscreen->b.family >= CHIP_POLARIS10) ||
813 (sscreen->b.chip_class == VI &&
814 sscreen->b.info.pfp_fw_version >= 121 &&
815 sscreen->b.info.me_fw_version >= 87) ||
816 (sscreen->b.chip_class == CIK &&
817 sscreen->b.info.pfp_fw_version >= 211 &&
818 sscreen->b.info.me_fw_version >= 173) ||
819 (sscreen->b.chip_class == SI &&
820 sscreen->b.info.pfp_fw_version >= 121 &&
821 sscreen->b.info.me_fw_version >= 87);
822
823 sscreen->has_ds_bpermute = HAVE_LLVM >= 0x0309 &&
824 sscreen->b.chip_class >= VI;
825
826 sscreen->b.has_cp_dma = true;
827 sscreen->b.has_streamout = true;
828 pipe_mutex_init(sscreen->shader_parts_mutex);
829 sscreen->use_monolithic_shaders =
830 HAVE_LLVM < 0x0308 ||
831 (sscreen->b.debug_flags & DBG_MONOLITHIC_SHADERS) != 0;
832
833 sscreen->b.barrier_flags.cp_to_L2 = SI_CONTEXT_INV_SMEM_L1 |
834 SI_CONTEXT_INV_VMEM_L1 |
835 SI_CONTEXT_INV_GLOBAL_L2;
836 sscreen->b.barrier_flags.compute_to_L2 = SI_CONTEXT_CS_PARTIAL_FLUSH;
837
838 if (debug_get_bool_option("RADEON_DUMP_SHADERS", false))
839 sscreen->b.debug_flags |= DBG_FS | DBG_VS | DBG_GS | DBG_PS | DBG_CS;
840
841 /* Only enable as many threads as we have target machines and CPUs. */
842 num_cpus = sysconf(_SC_NPROCESSORS_ONLN);
843 num_compiler_threads = MIN2(num_cpus, ARRAY_SIZE(sscreen->tm));
844
845 for (i = 0; i < num_compiler_threads; i++)
846 sscreen->tm[i] = si_create_llvm_target_machine(sscreen);
847
848 util_queue_init(&sscreen->shader_compiler_queue, "si_shader",
849 32, num_compiler_threads);
850
851 /* Create the auxiliary context. This must be done last. */
852 sscreen->b.aux_context = sscreen->b.b.context_create(&sscreen->b.b, NULL, 0);
853
854 if (sscreen->b.debug_flags & DBG_TEST_DMA)
855 r600_test_dma(&sscreen->b);
856
857 return &sscreen->b.b;
858 }