r600g: move queries to drivers/radeon
[mesa.git] / src / gallium / drivers / radeonsi / si_pipe.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include <stdio.h>
24 #include <errno.h>
25 #include "pipe/p_defines.h"
26 #include "pipe/p_state.h"
27 #include "pipe/p_context.h"
28 #include "tgsi/tgsi_scan.h"
29 #include "tgsi/tgsi_parse.h"
30 #include "tgsi/tgsi_util.h"
31 #include "util/u_blitter.h"
32 #include "util/u_double_list.h"
33 #include "util/u_format.h"
34 #include "util/u_transfer.h"
35 #include "util/u_surface.h"
36 #include "util/u_pack_color.h"
37 #include "util/u_memory.h"
38 #include "util/u_inlines.h"
39 #include "util/u_simple_shaders.h"
40 #include "util/u_upload_mgr.h"
41 #include "vl/vl_decoder.h"
42 #include "vl/vl_video_buffer.h"
43 #include "os/os_time.h"
44 #include "pipebuffer/pb_buffer.h"
45 #include "si_pipe.h"
46 #include "radeon/radeon_uvd.h"
47 #include "si.h"
48 #include "sid.h"
49 #include "si_resource.h"
50 #include "si_pipe.h"
51 #include "si_state.h"
52 #include "../radeon/r600_cs.h"
53
54 /*
55 * pipe_context
56 */
57 void si_flush(struct pipe_context *ctx, struct pipe_fence_handle **fence,
58 unsigned flags)
59 {
60 struct si_context *sctx = (struct si_context *)ctx;
61 struct pipe_query *render_cond = NULL;
62 boolean render_cond_cond = FALSE;
63 unsigned render_cond_mode = 0;
64
65 if (fence) {
66 *fence = sctx->b.ws->cs_create_fence(sctx->b.rings.gfx.cs);
67 }
68
69 /* Disable render condition. */
70 if (sctx->current_render_cond) {
71 render_cond = sctx->current_render_cond;
72 render_cond_cond = sctx->current_render_cond_cond;
73 render_cond_mode = sctx->current_render_cond_mode;
74 ctx->render_condition(ctx, NULL, FALSE, 0);
75 }
76
77 si_context_flush(sctx, flags);
78
79 /* Re-enable render condition. */
80 if (render_cond) {
81 ctx->render_condition(ctx, render_cond, render_cond_cond, render_cond_mode);
82 }
83 }
84
85 static void si_flush_from_st(struct pipe_context *ctx,
86 struct pipe_fence_handle **fence,
87 unsigned flags)
88 {
89 si_flush(ctx, fence,
90 flags & PIPE_FLUSH_END_OF_FRAME ? RADEON_FLUSH_END_OF_FRAME : 0);
91 }
92
93 static void si_flush_from_winsys(void *ctx, unsigned flags)
94 {
95 si_flush((struct pipe_context*)ctx, NULL, flags);
96 }
97
98 static void si_destroy_context(struct pipe_context *context)
99 {
100 struct si_context *sctx = (struct si_context *)context;
101
102 si_release_all_descriptors(sctx);
103
104 pipe_resource_reference(&sctx->null_const_buf.buffer, NULL);
105 r600_resource_reference(&sctx->border_color_table, NULL);
106
107 if (sctx->dummy_pixel_shader) {
108 sctx->b.b.delete_fs_state(&sctx->b.b, sctx->dummy_pixel_shader);
109 }
110 for (int i = 0; i < 8; i++) {
111 sctx->b.b.delete_depth_stencil_alpha_state(&sctx->b.b, sctx->custom_dsa_flush_depth_stencil[i]);
112 sctx->b.b.delete_depth_stencil_alpha_state(&sctx->b.b, sctx->custom_dsa_flush_depth[i]);
113 sctx->b.b.delete_depth_stencil_alpha_state(&sctx->b.b, sctx->custom_dsa_flush_stencil[i]);
114 }
115 sctx->b.b.delete_depth_stencil_alpha_state(&sctx->b.b, sctx->custom_dsa_flush_inplace);
116 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_resolve);
117 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_decompress);
118 util_unreference_framebuffer_state(&sctx->framebuffer);
119
120 util_blitter_destroy(sctx->blitter);
121
122 r600_common_context_cleanup(&sctx->b);
123 FREE(sctx);
124 }
125
126 static struct pipe_context *si_create_context(struct pipe_screen *screen, void *priv)
127 {
128 struct si_context *sctx = CALLOC_STRUCT(si_context);
129 struct si_screen* sscreen = (struct si_screen *)screen;
130 int shader, i;
131
132 if (sctx == NULL)
133 return NULL;
134
135 sctx->b.b.screen = screen; /* this must be set first */
136 sctx->b.b.priv = priv;
137 sctx->b.b.destroy = si_destroy_context;
138 sctx->b.b.flush = si_flush_from_st;
139 sctx->screen = sscreen; /* Easy accessing of screen/winsys. */
140
141 if (!r600_common_context_init(&sctx->b, &sscreen->b))
142 goto fail;
143
144 si_init_blit_functions(sctx);
145 si_init_query_functions(sctx);
146 si_init_context_resource_functions(sctx);
147 si_init_compute_functions(sctx);
148
149 if (sscreen->b.info.has_uvd) {
150 sctx->b.b.create_video_codec = si_uvd_create_decoder;
151 sctx->b.b.create_video_buffer = si_video_buffer_create;
152 } else {
153 sctx->b.b.create_video_codec = vl_create_decoder;
154 sctx->b.b.create_video_buffer = vl_video_buffer_create;
155 }
156
157 sctx->b.rings.gfx.cs = sctx->b.ws->cs_create(sctx->b.ws, RING_GFX, NULL);
158 sctx->b.rings.gfx.flush = si_flush_from_winsys;
159
160 si_init_all_descriptors(sctx);
161
162 /* Initialize cache_flush. */
163 sctx->cache_flush = si_atom_cache_flush;
164 sctx->atoms.cache_flush = &sctx->cache_flush;
165
166 sctx->atoms.streamout_begin = &sctx->b.streamout.begin_atom;
167
168 switch (sctx->b.chip_class) {
169 case SI:
170 case CIK:
171 si_init_state_functions(sctx);
172 LIST_INITHEAD(&sctx->active_nontimer_query_list);
173 sctx->max_db = 8;
174 si_init_config(sctx);
175 break;
176 default:
177 R600_ERR("Unsupported chip class %d.\n", sctx->b.chip_class);
178 goto fail;
179 }
180
181 sctx->b.ws->cs_set_flush_callback(sctx->b.rings.gfx.cs, si_flush_from_winsys, sctx);
182
183 sctx->blitter = util_blitter_create(&sctx->b.b);
184 if (sctx->blitter == NULL)
185 goto fail;
186
187 sctx->dummy_pixel_shader =
188 util_make_fragment_cloneinput_shader(&sctx->b.b, 0,
189 TGSI_SEMANTIC_GENERIC,
190 TGSI_INTERPOLATE_CONSTANT);
191 sctx->b.b.bind_fs_state(&sctx->b.b, sctx->dummy_pixel_shader);
192
193 /* these must be last */
194 si_begin_new_cs(sctx);
195 si_get_backend_mask(sctx);
196
197 /* CIK cannot unbind a constant buffer (S_BUFFER_LOAD is buggy
198 * with a NULL buffer). We need to use a dummy buffer instead. */
199 if (sctx->b.chip_class == CIK) {
200 sctx->null_const_buf.buffer = pipe_buffer_create(screen, PIPE_BIND_CONSTANT_BUFFER,
201 PIPE_USAGE_STATIC, 16);
202 sctx->null_const_buf.buffer_size = sctx->null_const_buf.buffer->width0;
203
204 for (shader = 0; shader < SI_NUM_SHADERS; shader++) {
205 for (i = 0; i < NUM_CONST_BUFFERS; i++) {
206 sctx->b.b.set_constant_buffer(&sctx->b.b, shader, i,
207 &sctx->null_const_buf);
208 }
209 }
210
211 /* Clear the NULL constant buffer, because loads should return zeros. */
212 sctx->b.clear_buffer(&sctx->b.b, sctx->null_const_buf.buffer, 0,
213 sctx->null_const_buf.buffer->width0, 0);
214 }
215
216 return &sctx->b.b;
217 fail:
218 si_destroy_context(&sctx->b.b);
219 return NULL;
220 }
221
222 /*
223 * pipe_screen
224 */
225 static const char* si_get_vendor(struct pipe_screen* pscreen)
226 {
227 return "X.Org";
228 }
229
230 const char *si_get_llvm_processor_name(enum radeon_family family)
231 {
232 switch (family) {
233 case CHIP_TAHITI: return "tahiti";
234 case CHIP_PITCAIRN: return "pitcairn";
235 case CHIP_VERDE: return "verde";
236 case CHIP_OLAND: return "oland";
237 #if HAVE_LLVM <= 0x0303
238 default: return "SI";
239 #else
240 case CHIP_HAINAN: return "hainan";
241 case CHIP_BONAIRE: return "bonaire";
242 case CHIP_KABINI: return "kabini";
243 case CHIP_KAVERI: return "kaveri";
244 case CHIP_HAWAII: return "hawaii";
245 default: return "";
246 #endif
247 }
248 }
249
250 static const char *si_get_family_name(enum radeon_family family)
251 {
252 switch(family) {
253 case CHIP_TAHITI: return "AMD TAHITI";
254 case CHIP_PITCAIRN: return "AMD PITCAIRN";
255 case CHIP_VERDE: return "AMD CAPE VERDE";
256 case CHIP_OLAND: return "AMD OLAND";
257 case CHIP_HAINAN: return "AMD HAINAN";
258 case CHIP_BONAIRE: return "AMD BONAIRE";
259 case CHIP_KAVERI: return "AMD KAVERI";
260 case CHIP_KABINI: return "AMD KABINI";
261 case CHIP_HAWAII: return "AMD HAWAII";
262 default: return "AMD unknown";
263 }
264 }
265
266 static const char* si_get_name(struct pipe_screen* pscreen)
267 {
268 struct si_screen *sscreen = (struct si_screen *)pscreen;
269
270 return si_get_family_name(sscreen->b.family);
271 }
272
273 static int si_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
274 {
275 struct si_screen *sscreen = (struct si_screen *)pscreen;
276
277 switch (param) {
278 /* Supported features (boolean caps). */
279 case PIPE_CAP_TWO_SIDED_STENCIL:
280 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
281 case PIPE_CAP_ANISOTROPIC_FILTER:
282 case PIPE_CAP_POINT_SPRITE:
283 case PIPE_CAP_OCCLUSION_QUERY:
284 case PIPE_CAP_TEXTURE_SHADOW_MAP:
285 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
286 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
287 case PIPE_CAP_TEXTURE_SWIZZLE:
288 case PIPE_CAP_DEPTH_CLIP_DISABLE:
289 case PIPE_CAP_SHADER_STENCIL_EXPORT:
290 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
291 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
292 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
293 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
294 case PIPE_CAP_SM3:
295 case PIPE_CAP_SEAMLESS_CUBE_MAP:
296 case PIPE_CAP_PRIMITIVE_RESTART:
297 case PIPE_CAP_CONDITIONAL_RENDER:
298 case PIPE_CAP_TEXTURE_BARRIER:
299 case PIPE_CAP_INDEP_BLEND_ENABLE:
300 case PIPE_CAP_INDEP_BLEND_FUNC:
301 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
302 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
303 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
304 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
305 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
306 case PIPE_CAP_USER_INDEX_BUFFERS:
307 case PIPE_CAP_USER_CONSTANT_BUFFERS:
308 case PIPE_CAP_START_INSTANCE:
309 case PIPE_CAP_NPOT_TEXTURES:
310 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
311 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
312 case PIPE_CAP_TGSI_INSTANCEID:
313 case PIPE_CAP_COMPUTE:
314 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
315 case PIPE_CAP_TGSI_VS_LAYER:
316 return 1;
317
318 case PIPE_CAP_TEXTURE_MULTISAMPLE:
319 /* 2D tiling on CIK is supported since DRM 2.35.0 */
320 return HAVE_LLVM >= 0x0304 && (sscreen->b.chip_class < CIK ||
321 sscreen->b.info.drm_minor >= 35);
322
323 case PIPE_CAP_TGSI_TEXCOORD:
324 return 0;
325
326 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
327 return 64;
328
329 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
330 return 256;
331
332 case PIPE_CAP_GLSL_FEATURE_LEVEL:
333 return 140;
334
335 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
336 return 1;
337 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
338 return MIN2(sscreen->b.info.vram_size, 0xFFFFFFFF);
339
340 /* Unsupported features. */
341 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
342 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
343 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
344 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
345 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
346 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
347 case PIPE_CAP_USER_VERTEX_BUFFERS:
348 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
349 case PIPE_CAP_CUBE_MAP_ARRAY:
350 return 0;
351
352 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
353 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600;
354
355 /* Stream output. */
356 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
357 return sscreen->b.has_streamout ? 4 : 0;
358 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
359 return sscreen->b.has_streamout ? 1 : 0;
360 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
361 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
362 return sscreen->b.has_streamout ? 32*4 : 0;
363
364 /* Texturing. */
365 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
366 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
367 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
368 return 15;
369 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
370 return 16384;
371 case PIPE_CAP_MAX_COMBINED_SAMPLERS:
372 return 32;
373
374 /* Render targets. */
375 case PIPE_CAP_MAX_RENDER_TARGETS:
376 return 8;
377
378 case PIPE_CAP_MAX_VIEWPORTS:
379 return 1;
380
381 /* Timer queries, present when the clock frequency is non zero. */
382 case PIPE_CAP_QUERY_TIMESTAMP:
383 case PIPE_CAP_QUERY_TIME_ELAPSED:
384 return sscreen->b.info.r600_clock_crystal_freq != 0;
385
386 case PIPE_CAP_MIN_TEXEL_OFFSET:
387 return -8;
388
389 case PIPE_CAP_MAX_TEXEL_OFFSET:
390 return 7;
391 case PIPE_CAP_ENDIANNESS:
392 return PIPE_ENDIAN_LITTLE;
393 }
394 return 0;
395 }
396
397 static float si_get_paramf(struct pipe_screen* pscreen,
398 enum pipe_capf param)
399 {
400 switch (param) {
401 case PIPE_CAPF_MAX_LINE_WIDTH:
402 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
403 case PIPE_CAPF_MAX_POINT_WIDTH:
404 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
405 return 16384.0f;
406 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
407 return 16.0f;
408 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
409 return 16.0f;
410 case PIPE_CAPF_GUARD_BAND_LEFT:
411 case PIPE_CAPF_GUARD_BAND_TOP:
412 case PIPE_CAPF_GUARD_BAND_RIGHT:
413 case PIPE_CAPF_GUARD_BAND_BOTTOM:
414 return 0.0f;
415 }
416 return 0.0f;
417 }
418
419 static int si_get_shader_param(struct pipe_screen* pscreen, unsigned shader, enum pipe_shader_cap param)
420 {
421 switch(shader)
422 {
423 case PIPE_SHADER_FRAGMENT:
424 case PIPE_SHADER_VERTEX:
425 break;
426 case PIPE_SHADER_GEOMETRY:
427 /* TODO: support and enable geometry programs */
428 return 0;
429 case PIPE_SHADER_COMPUTE:
430 switch (param) {
431 case PIPE_SHADER_CAP_PREFERRED_IR:
432 return PIPE_SHADER_IR_LLVM;
433 default:
434 return 0;
435 }
436 default:
437 /* TODO: support tessellation */
438 return 0;
439 }
440
441 switch (param) {
442 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
443 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
444 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
445 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
446 return 16384;
447 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
448 return 32;
449 case PIPE_SHADER_CAP_MAX_INPUTS:
450 return 32;
451 case PIPE_SHADER_CAP_MAX_TEMPS:
452 return 256; /* Max native temporaries. */
453 case PIPE_SHADER_CAP_MAX_ADDRS:
454 /* FIXME Isn't this equal to TEMPS? */
455 return 1; /* Max native address registers */
456 case PIPE_SHADER_CAP_MAX_CONSTS:
457 return 4096; /* actually only memory limits this */
458 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
459 return NUM_PIPE_CONST_BUFFERS;
460 case PIPE_SHADER_CAP_MAX_PREDS:
461 return 0; /* FIXME */
462 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
463 return 1;
464 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
465 return 0;
466 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
467 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
468 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
469 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
470 return 1;
471 case PIPE_SHADER_CAP_INTEGERS:
472 return 1;
473 case PIPE_SHADER_CAP_SUBROUTINES:
474 return 0;
475 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
476 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
477 return 16;
478 case PIPE_SHADER_CAP_PREFERRED_IR:
479 return PIPE_SHADER_IR_TGSI;
480 }
481 return 0;
482 }
483
484 static int si_get_video_param(struct pipe_screen *screen,
485 enum pipe_video_profile profile,
486 enum pipe_video_entrypoint entrypoint,
487 enum pipe_video_cap param)
488 {
489 switch (param) {
490 case PIPE_VIDEO_CAP_SUPPORTED:
491 return vl_profile_supported(screen, profile, entrypoint);
492 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
493 return 1;
494 case PIPE_VIDEO_CAP_MAX_WIDTH:
495 case PIPE_VIDEO_CAP_MAX_HEIGHT:
496 return vl_video_buffer_max_size(screen);
497 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
498 return PIPE_FORMAT_NV12;
499 case PIPE_VIDEO_CAP_MAX_LEVEL:
500 return vl_level_supported(screen, profile);
501 default:
502 return 0;
503 }
504 }
505
506 static int si_get_compute_param(struct pipe_screen *screen,
507 enum pipe_compute_cap param,
508 void *ret)
509 {
510 struct si_screen *sscreen = (struct si_screen *)screen;
511 //TODO: select these params by asic
512 switch (param) {
513 case PIPE_COMPUTE_CAP_IR_TARGET: {
514 const char *gpu = si_get_llvm_processor_name(sscreen->b.family);
515 if (ret) {
516 sprintf(ret, "%s-r600--", gpu);
517 }
518 return (8 + strlen(gpu)) * sizeof(char);
519 }
520 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
521 if (ret) {
522 uint64_t * grid_dimension = ret;
523 grid_dimension[0] = 3;
524 }
525 return 1 * sizeof(uint64_t);
526 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
527 if (ret) {
528 uint64_t * grid_size = ret;
529 grid_size[0] = 65535;
530 grid_size[1] = 65535;
531 grid_size[2] = 1;
532 }
533 return 3 * sizeof(uint64_t) ;
534
535 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
536 if (ret) {
537 uint64_t * block_size = ret;
538 block_size[0] = 256;
539 block_size[1] = 256;
540 block_size[2] = 256;
541 }
542 return 3 * sizeof(uint64_t);
543 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
544 if (ret) {
545 uint64_t * max_threads_per_block = ret;
546 *max_threads_per_block = 256;
547 }
548 return sizeof(uint64_t);
549
550 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
551 if (ret) {
552 uint64_t *max_global_size = ret;
553 /* XXX: Not sure what to put here. */
554 *max_global_size = 2000000000;
555 }
556 return sizeof(uint64_t);
557 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
558 if (ret) {
559 uint64_t *max_local_size = ret;
560 /* Value reported by the closed source driver. */
561 *max_local_size = 32768;
562 }
563 return sizeof(uint64_t);
564 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
565 if (ret) {
566 uint64_t *max_input_size = ret;
567 /* Value reported by the closed source driver. */
568 *max_input_size = 1024;
569 }
570 return sizeof(uint64_t);
571 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
572 if (ret) {
573 uint64_t max_global_size;
574 uint64_t *max_mem_alloc_size = ret;
575 si_get_compute_param(screen, PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE, &max_global_size);
576 *max_mem_alloc_size = max_global_size / 4;
577 }
578 return sizeof(uint64_t);
579 default:
580 fprintf(stderr, "unknown PIPE_COMPUTE_CAP %d\n", param);
581 return 0;
582 }
583 }
584
585 static void si_destroy_screen(struct pipe_screen* pscreen)
586 {
587 struct si_screen *sscreen = (struct si_screen *)pscreen;
588
589 if (sscreen == NULL)
590 return;
591
592 if (!radeon_winsys_unref(sscreen->b.ws))
593 return;
594
595 r600_common_screen_cleanup(&sscreen->b);
596
597 #if SI_TRACE_CS
598 if (sscreen->trace_bo) {
599 sscreen->ws->buffer_unmap(sscreen->trace_bo->cs_buf);
600 pipe_resource_reference((struct pipe_resource**)&sscreen->trace_bo, NULL);
601 }
602 #endif
603
604 sscreen->b.ws->destroy(sscreen->b.ws);
605 FREE(sscreen);
606 }
607
608 static uint64_t si_get_timestamp(struct pipe_screen *screen)
609 {
610 struct si_screen *sscreen = (struct si_screen*)screen;
611
612 return 1000000 * sscreen->b.ws->query_value(sscreen->b.ws, RADEON_TIMESTAMP) /
613 sscreen->b.info.r600_clock_crystal_freq;
614 }
615
616 struct pipe_screen *radeonsi_screen_create(struct radeon_winsys *ws)
617 {
618 struct si_screen *sscreen = CALLOC_STRUCT(si_screen);
619 if (sscreen == NULL) {
620 return NULL;
621 }
622
623 ws->query_info(ws, &sscreen->b.info);
624
625 /* Set functions first. */
626 sscreen->b.b.context_create = si_create_context;
627 sscreen->b.b.destroy = si_destroy_screen;
628 sscreen->b.b.get_name = si_get_name;
629 sscreen->b.b.get_vendor = si_get_vendor;
630 sscreen->b.b.get_param = si_get_param;
631 sscreen->b.b.get_shader_param = si_get_shader_param;
632 sscreen->b.b.get_paramf = si_get_paramf;
633 sscreen->b.b.get_compute_param = si_get_compute_param;
634 sscreen->b.b.get_timestamp = si_get_timestamp;
635 sscreen->b.b.is_format_supported = si_is_format_supported;
636 if (sscreen->b.info.has_uvd) {
637 sscreen->b.b.get_video_param = ruvd_get_video_param;
638 sscreen->b.b.is_video_format_supported = ruvd_is_format_supported;
639 } else {
640 sscreen->b.b.get_video_param = si_get_video_param;
641 sscreen->b.b.is_video_format_supported = vl_video_buffer_is_format_supported;
642 }
643 si_init_screen_resource_functions(&sscreen->b.b);
644
645 if (!r600_common_screen_init(&sscreen->b, ws)) {
646 FREE(sscreen);
647 return NULL;
648 }
649
650 sscreen->b.has_cp_dma = true;
651 sscreen->b.has_streamout = HAVE_LLVM >= 0x0304;
652
653 if (debug_get_bool_option("RADEON_DUMP_SHADERS", FALSE))
654 sscreen->b.debug_flags |= DBG_FS | DBG_VS | DBG_GS | DBG_PS | DBG_CS;
655
656 #if SI_TRACE_CS
657 sscreen->cs_count = 0;
658 if (sscreen->info.drm_minor >= 28) {
659 sscreen->trace_bo = (struct r600_resource*)pipe_buffer_create(&sscreen->screen,
660 PIPE_BIND_CUSTOM,
661 PIPE_USAGE_STAGING,
662 4096);
663 if (sscreen->trace_bo) {
664 sscreen->trace_ptr = sscreen->ws->buffer_map(sscreen->trace_bo->cs_buf, NULL,
665 PIPE_TRANSFER_UNSYNCHRONIZED);
666 }
667 }
668 #endif
669
670 /* Create the auxiliary context. This must be done last. */
671 sscreen->b.aux_context = sscreen->b.b.context_create(&sscreen->b.b, NULL);
672
673 return &sscreen->b.b;
674 }