gallium: add PIPE_CAP_TGSI_BALLOT
[mesa.git] / src / gallium / drivers / radeonsi / si_pipe.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24 #include "si_pipe.h"
25 #include "si_public.h"
26 #include "si_shader_internal.h"
27 #include "sid.h"
28
29 #include "radeon/radeon_uvd.h"
30 #include "util/u_memory.h"
31 #include "util/u_suballoc.h"
32 #include "util/u_tests.h"
33 #include "vl/vl_decoder.h"
34 #include "../ddebug/dd_util.h"
35
36 #define SI_LLVM_DEFAULT_FEATURES \
37 "+DumpCode,+vgpr-spilling,-fp32-denormals,-xnack"
38
39 /*
40 * pipe_context
41 */
42 static void si_destroy_context(struct pipe_context *context)
43 {
44 struct si_context *sctx = (struct si_context *)context;
45 int i;
46
47 /* Unreference the framebuffer normally to disable related logic
48 * properly.
49 */
50 struct pipe_framebuffer_state fb = {};
51 context->set_framebuffer_state(context, &fb);
52
53 si_release_all_descriptors(sctx);
54
55 if (sctx->ce_suballocator)
56 u_suballocator_destroy(sctx->ce_suballocator);
57
58 pipe_resource_reference(&sctx->esgs_ring, NULL);
59 pipe_resource_reference(&sctx->gsvs_ring, NULL);
60 pipe_resource_reference(&sctx->tf_ring, NULL);
61 pipe_resource_reference(&sctx->tess_offchip_ring, NULL);
62 pipe_resource_reference(&sctx->null_const_buf.buffer, NULL);
63 r600_resource_reference(&sctx->border_color_buffer, NULL);
64 free(sctx->border_color_table);
65 r600_resource_reference(&sctx->scratch_buffer, NULL);
66 r600_resource_reference(&sctx->compute_scratch_buffer, NULL);
67
68 si_pm4_free_state(sctx, sctx->init_config, ~0);
69 if (sctx->init_config_gs_rings)
70 si_pm4_free_state(sctx, sctx->init_config_gs_rings, ~0);
71 for (i = 0; i < ARRAY_SIZE(sctx->vgt_shader_config); i++)
72 si_pm4_delete_state(sctx, vgt_shader_config, sctx->vgt_shader_config[i]);
73
74 if (sctx->fixed_func_tcs_shader.cso)
75 sctx->b.b.delete_tcs_state(&sctx->b.b, sctx->fixed_func_tcs_shader.cso);
76 if (sctx->custom_dsa_flush)
77 sctx->b.b.delete_depth_stencil_alpha_state(&sctx->b.b, sctx->custom_dsa_flush);
78 if (sctx->custom_blend_resolve)
79 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_resolve);
80 if (sctx->custom_blend_decompress)
81 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_decompress);
82 if (sctx->custom_blend_fastclear)
83 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_fastclear);
84 if (sctx->custom_blend_dcc_decompress)
85 sctx->b.b.delete_blend_state(&sctx->b.b, sctx->custom_blend_dcc_decompress);
86
87 if (sctx->blitter)
88 util_blitter_destroy(sctx->blitter);
89
90 r600_common_context_cleanup(&sctx->b);
91
92 LLVMDisposeTargetMachine(sctx->tm);
93
94 r600_resource_reference(&sctx->trace_buf, NULL);
95 r600_resource_reference(&sctx->last_trace_buf, NULL);
96 radeon_clear_saved_cs(&sctx->last_gfx);
97
98 FREE(sctx);
99 }
100
101 static enum pipe_reset_status
102 si_amdgpu_get_reset_status(struct pipe_context *ctx)
103 {
104 struct si_context *sctx = (struct si_context *)ctx;
105
106 return sctx->b.ws->ctx_query_reset_status(sctx->b.ctx);
107 }
108
109 /* Apitrace profiling:
110 * 1) qapitrace : Tools -> Profile: Measure CPU & GPU times
111 * 2) In the middle panel, zoom in (mouse wheel) on some bad draw call
112 * and remember its number.
113 * 3) In Mesa, enable queries and performance counters around that draw
114 * call and print the results.
115 * 4) glretrace --benchmark --markers ..
116 */
117 static void si_emit_string_marker(struct pipe_context *ctx,
118 const char *string, int len)
119 {
120 struct si_context *sctx = (struct si_context *)ctx;
121
122 dd_parse_apitrace_marker(string, len, &sctx->apitrace_call_number);
123 }
124
125 static LLVMTargetMachineRef
126 si_create_llvm_target_machine(struct si_screen *sscreen)
127 {
128 const char *triple = "amdgcn--";
129
130 return LLVMCreateTargetMachine(si_llvm_get_amdgpu_target(triple), triple,
131 r600_get_llvm_processor_name(sscreen->b.family),
132 sscreen->b.debug_flags & DBG_SI_SCHED ?
133 SI_LLVM_DEFAULT_FEATURES ",+si-scheduler" :
134 SI_LLVM_DEFAULT_FEATURES,
135 LLVMCodeGenLevelDefault,
136 LLVMRelocDefault,
137 LLVMCodeModelDefault);
138 }
139
140 static struct pipe_context *si_create_context(struct pipe_screen *screen,
141 void *priv, unsigned flags)
142 {
143 struct si_context *sctx = CALLOC_STRUCT(si_context);
144 struct si_screen* sscreen = (struct si_screen *)screen;
145 struct radeon_winsys *ws = sscreen->b.ws;
146 int shader, i;
147
148 if (!sctx)
149 return NULL;
150
151 if (sscreen->b.debug_flags & DBG_CHECK_VM)
152 flags |= PIPE_CONTEXT_DEBUG;
153
154 if (flags & PIPE_CONTEXT_DEBUG)
155 sscreen->record_llvm_ir = true; /* racy but not critical */
156
157 sctx->b.b.screen = screen; /* this must be set first */
158 sctx->b.b.priv = priv;
159 sctx->b.b.destroy = si_destroy_context;
160 sctx->b.b.emit_string_marker = si_emit_string_marker;
161 sctx->b.set_atom_dirty = (void *)si_set_atom_dirty;
162 sctx->screen = sscreen; /* Easy accessing of screen/winsys. */
163 sctx->is_debug = (flags & PIPE_CONTEXT_DEBUG) != 0;
164
165 if (!r600_common_context_init(&sctx->b, &sscreen->b, flags))
166 goto fail;
167
168 if (sscreen->b.info.drm_major == 3)
169 sctx->b.b.get_device_reset_status = si_amdgpu_get_reset_status;
170
171 si_init_blit_functions(sctx);
172 si_init_compute_functions(sctx);
173 si_init_cp_dma_functions(sctx);
174 si_init_debug_functions(sctx);
175
176 if (sscreen->b.info.has_uvd) {
177 sctx->b.b.create_video_codec = si_uvd_create_decoder;
178 sctx->b.b.create_video_buffer = si_video_buffer_create;
179 } else {
180 sctx->b.b.create_video_codec = vl_create_decoder;
181 sctx->b.b.create_video_buffer = vl_video_buffer_create;
182 }
183
184 sctx->b.gfx.cs = ws->cs_create(sctx->b.ctx, RING_GFX,
185 si_context_gfx_flush, sctx);
186
187 /* SI + AMDGPU + CE = GPU hang */
188 if (!(sscreen->b.debug_flags & DBG_NO_CE) && ws->cs_add_const_ib &&
189 sscreen->b.chip_class != SI &&
190 /* These can't use CE due to a power gating bug in the kernel. */
191 sscreen->b.family != CHIP_CARRIZO &&
192 sscreen->b.family != CHIP_STONEY &&
193 /* Some CE bug is causing green screen corruption w/ MPV video
194 * playback and occasional corruption w/ 3D. */
195 sscreen->b.chip_class != GFX9) {
196 sctx->ce_ib = ws->cs_add_const_ib(sctx->b.gfx.cs);
197 if (!sctx->ce_ib)
198 goto fail;
199
200 if (ws->cs_add_const_preamble_ib) {
201 sctx->ce_preamble_ib =
202 ws->cs_add_const_preamble_ib(sctx->b.gfx.cs);
203
204 if (!sctx->ce_preamble_ib)
205 goto fail;
206 }
207
208 sctx->ce_suballocator =
209 u_suballocator_create(&sctx->b.b, 1024 * 1024, 0,
210 PIPE_USAGE_DEFAULT,
211 R600_RESOURCE_FLAG_UNMAPPABLE, false);
212 if (!sctx->ce_suballocator)
213 goto fail;
214 }
215
216 sctx->b.gfx.flush = si_context_gfx_flush;
217
218 /* Border colors. */
219 sctx->border_color_table = malloc(SI_MAX_BORDER_COLORS *
220 sizeof(*sctx->border_color_table));
221 if (!sctx->border_color_table)
222 goto fail;
223
224 sctx->border_color_buffer = (struct r600_resource*)
225 pipe_buffer_create(screen, 0, PIPE_USAGE_DEFAULT,
226 SI_MAX_BORDER_COLORS *
227 sizeof(*sctx->border_color_table));
228 if (!sctx->border_color_buffer)
229 goto fail;
230
231 sctx->border_color_map =
232 ws->buffer_map(sctx->border_color_buffer->buf,
233 NULL, PIPE_TRANSFER_WRITE);
234 if (!sctx->border_color_map)
235 goto fail;
236
237 si_init_all_descriptors(sctx);
238 si_init_state_functions(sctx);
239 si_init_shader_functions(sctx);
240 si_init_ia_multi_vgt_param_table(sctx);
241
242 if (sctx->b.chip_class >= CIK)
243 cik_init_sdma_functions(sctx);
244 else
245 si_init_dma_functions(sctx);
246
247 if (sscreen->b.debug_flags & DBG_FORCE_DMA)
248 sctx->b.b.resource_copy_region = sctx->b.dma_copy;
249
250 sctx->blitter = util_blitter_create(&sctx->b.b);
251 if (sctx->blitter == NULL)
252 goto fail;
253 sctx->blitter->draw_rectangle = r600_draw_rectangle;
254
255 sctx->sample_mask.sample_mask = 0xffff;
256
257 /* these must be last */
258 si_begin_new_cs(sctx);
259
260 /* CIK cannot unbind a constant buffer (S_BUFFER_LOAD doesn't skip loads
261 * if NUM_RECORDS == 0). We need to use a dummy buffer instead. */
262 if (sctx->b.chip_class == CIK) {
263 sctx->null_const_buf.buffer =
264 r600_aligned_buffer_create(screen,
265 R600_RESOURCE_FLAG_UNMAPPABLE,
266 PIPE_USAGE_DEFAULT, 16,
267 sctx->screen->b.info.tcc_cache_line_size);
268 if (!sctx->null_const_buf.buffer)
269 goto fail;
270 sctx->null_const_buf.buffer_size = sctx->null_const_buf.buffer->width0;
271
272 for (shader = 0; shader < SI_NUM_SHADERS; shader++) {
273 for (i = 0; i < SI_NUM_CONST_BUFFERS; i++) {
274 sctx->b.b.set_constant_buffer(&sctx->b.b, shader, i,
275 &sctx->null_const_buf);
276 }
277 }
278
279 si_set_rw_buffer(sctx, SI_HS_CONST_DEFAULT_TESS_LEVELS,
280 &sctx->null_const_buf);
281 si_set_rw_buffer(sctx, SI_VS_CONST_CLIP_PLANES,
282 &sctx->null_const_buf);
283 si_set_rw_buffer(sctx, SI_PS_CONST_POLY_STIPPLE,
284 &sctx->null_const_buf);
285 si_set_rw_buffer(sctx, SI_PS_CONST_SAMPLE_POSITIONS,
286 &sctx->null_const_buf);
287
288 /* Clear the NULL constant buffer, because loads should return zeros. */
289 sctx->b.clear_buffer(&sctx->b.b, sctx->null_const_buf.buffer, 0,
290 sctx->null_const_buf.buffer->width0, 0,
291 R600_COHERENCY_SHADER);
292 }
293
294 uint64_t max_threads_per_block;
295 screen->get_compute_param(screen, PIPE_SHADER_IR_TGSI,
296 PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK,
297 &max_threads_per_block);
298
299 /* The maximum number of scratch waves. Scratch space isn't divided
300 * evenly between CUs. The number is only a function of the number of CUs.
301 * We can decrease the constant to decrease the scratch buffer size.
302 *
303 * sctx->scratch_waves must be >= the maximum posible size of
304 * 1 threadgroup, so that the hw doesn't hang from being unable
305 * to start any.
306 *
307 * The recommended value is 4 per CU at most. Higher numbers don't
308 * bring much benefit, but they still occupy chip resources (think
309 * async compute). I've seen ~2% performance difference between 4 and 32.
310 */
311 sctx->scratch_waves = MAX2(32 * sscreen->b.info.num_good_compute_units,
312 max_threads_per_block / 64);
313
314 sctx->tm = si_create_llvm_target_machine(sscreen);
315
316 return &sctx->b.b;
317 fail:
318 fprintf(stderr, "radeonsi: Failed to create a context.\n");
319 si_destroy_context(&sctx->b.b);
320 return NULL;
321 }
322
323 /*
324 * pipe_screen
325 */
326 static bool si_have_tgsi_compute(struct si_screen *sscreen)
327 {
328 /* Old kernels disallowed some register writes for SI
329 * that are used for indirect dispatches. */
330 return HAVE_LLVM >= 0x309 &&
331 (sscreen->b.chip_class >= CIK ||
332 sscreen->b.info.drm_major == 3 ||
333 (sscreen->b.info.drm_major == 2 &&
334 sscreen->b.info.drm_minor >= 45));
335 }
336
337 static int si_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
338 {
339 struct si_screen *sscreen = (struct si_screen *)pscreen;
340
341 switch (param) {
342 /* Supported features (boolean caps). */
343 case PIPE_CAP_ACCELERATED:
344 case PIPE_CAP_TWO_SIDED_STENCIL:
345 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
346 case PIPE_CAP_ANISOTROPIC_FILTER:
347 case PIPE_CAP_POINT_SPRITE:
348 case PIPE_CAP_OCCLUSION_QUERY:
349 case PIPE_CAP_TEXTURE_SHADOW_MAP:
350 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
351 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
352 case PIPE_CAP_TEXTURE_SWIZZLE:
353 case PIPE_CAP_DEPTH_CLIP_DISABLE:
354 case PIPE_CAP_SHADER_STENCIL_EXPORT:
355 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
356 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
357 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
358 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
359 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
360 case PIPE_CAP_SM3:
361 case PIPE_CAP_SEAMLESS_CUBE_MAP:
362 case PIPE_CAP_PRIMITIVE_RESTART:
363 case PIPE_CAP_CONDITIONAL_RENDER:
364 case PIPE_CAP_TEXTURE_BARRIER:
365 case PIPE_CAP_INDEP_BLEND_ENABLE:
366 case PIPE_CAP_INDEP_BLEND_FUNC:
367 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
368 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
369 case PIPE_CAP_USER_CONSTANT_BUFFERS:
370 case PIPE_CAP_START_INSTANCE:
371 case PIPE_CAP_NPOT_TEXTURES:
372 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
373 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
374 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
375 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
376 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
377 case PIPE_CAP_TGSI_INSTANCEID:
378 case PIPE_CAP_COMPUTE:
379 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
380 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
381 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
382 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
383 case PIPE_CAP_CUBE_MAP_ARRAY:
384 case PIPE_CAP_SAMPLE_SHADING:
385 case PIPE_CAP_DRAW_INDIRECT:
386 case PIPE_CAP_CLIP_HALFZ:
387 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
388 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
389 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
390 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
391 case PIPE_CAP_TGSI_TEXCOORD:
392 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
393 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
394 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
395 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
396 case PIPE_CAP_SHAREABLE_SHADERS:
397 case PIPE_CAP_DEPTH_BOUNDS_TEST:
398 case PIPE_CAP_SAMPLER_VIEW_TARGET:
399 case PIPE_CAP_TEXTURE_QUERY_LOD:
400 case PIPE_CAP_TEXTURE_GATHER_SM5:
401 case PIPE_CAP_TGSI_TXQS:
402 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
403 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
404 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
405 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
406 case PIPE_CAP_INVALIDATE_BUFFER:
407 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
408 case PIPE_CAP_QUERY_MEMORY_INFO:
409 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
410 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
411 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
412 case PIPE_CAP_GENERATE_MIPMAP:
413 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
414 case PIPE_CAP_STRING_MARKER:
415 case PIPE_CAP_CLEAR_TEXTURE:
416 case PIPE_CAP_CULL_DISTANCE:
417 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
418 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
419 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
420 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
421 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
422 case PIPE_CAP_DOUBLES:
423 case PIPE_CAP_TGSI_TEX_TXF_LZ:
424 return 1;
425
426 case PIPE_CAP_INT64:
427 case PIPE_CAP_INT64_DIVMOD:
428 case PIPE_CAP_TGSI_CLOCK:
429 return HAVE_LLVM >= 0x0309;
430
431 case PIPE_CAP_TGSI_VOTE:
432 return HAVE_LLVM >= 0x0400;
433
434 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
435 return !SI_BIG_ENDIAN && sscreen->b.info.has_userptr;
436
437 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
438 return (sscreen->b.info.drm_major == 2 &&
439 sscreen->b.info.drm_minor >= 43) ||
440 sscreen->b.info.drm_major == 3;
441
442 case PIPE_CAP_TEXTURE_MULTISAMPLE:
443 /* 2D tiling on CIK is supported since DRM 2.35.0 */
444 return sscreen->b.chip_class < CIK ||
445 (sscreen->b.info.drm_major == 2 &&
446 sscreen->b.info.drm_minor >= 35) ||
447 sscreen->b.info.drm_major == 3;
448
449 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
450 return R600_MAP_BUFFER_ALIGNMENT;
451
452 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
453 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
454 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
455 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
456 case PIPE_CAP_MAX_VERTEX_STREAMS:
457 return 4;
458
459 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
460 return HAVE_LLVM >= 0x0309 ? 4 : 0;
461
462 case PIPE_CAP_GLSL_FEATURE_LEVEL:
463 if (sscreen->b.chip_class >= GFX9)
464 return 140;
465 if (si_have_tgsi_compute(sscreen))
466 return 450;
467 return HAVE_LLVM >= 0x0309 ? 420 : 410;
468
469 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
470 return MIN2(sscreen->b.info.max_alloc_size, INT_MAX);
471
472 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
473 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
474 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
475 /* SI doesn't support unaligned loads.
476 * CIK needs DRM 2.50.0 on radeon. */
477 return sscreen->b.chip_class == SI ||
478 (sscreen->b.info.drm_major == 2 &&
479 sscreen->b.info.drm_minor < 50);
480
481 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
482 /* Disable on SI due to VM faults in CP DMA. Enable once these
483 * faults are mitigated in software.
484 */
485 if (sscreen->b.chip_class >= CIK &&
486 sscreen->b.info.drm_major == 3 &&
487 sscreen->b.info.drm_minor >= 13)
488 return RADEON_SPARSE_PAGE_SIZE;
489 return 0;
490
491 /* Unsupported features. */
492 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
493 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
494 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
495 case PIPE_CAP_USER_VERTEX_BUFFERS:
496 case PIPE_CAP_FAKE_SW_MSAA:
497 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
498 case PIPE_CAP_VERTEXID_NOBASE:
499 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
500 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
501 case PIPE_CAP_NATIVE_FENCE_FD:
502 case PIPE_CAP_TGSI_FS_FBFETCH:
503 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
504 case PIPE_CAP_UMA:
505 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
506 case PIPE_CAP_TGSI_BALLOT:
507 return 0;
508
509 case PIPE_CAP_QUERY_BUFFER_OBJECT:
510 return si_have_tgsi_compute(sscreen);
511
512 case PIPE_CAP_DRAW_PARAMETERS:
513 case PIPE_CAP_MULTI_DRAW_INDIRECT:
514 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
515 return sscreen->has_draw_indirect_multi;
516
517 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
518 return 30;
519
520 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
521 return sscreen->b.chip_class <= VI ?
522 PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 : 0;
523
524 /* Stream output. */
525 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
526 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
527 return 32*4;
528
529 /* Geometry shader output. */
530 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
531 return 1024;
532 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
533 return 4095;
534
535 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
536 return 2048;
537
538 /* Texturing. */
539 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
540 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
541 return 15; /* 16384 */
542 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
543 /* textures support 8192, but layered rendering supports 2048 */
544 return 12;
545 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
546 /* textures support 8192, but layered rendering supports 2048 */
547 return 2048;
548
549 /* Viewports and render targets. */
550 case PIPE_CAP_MAX_VIEWPORTS:
551 return R600_MAX_VIEWPORTS;
552 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
553 case PIPE_CAP_MAX_RENDER_TARGETS:
554 return 8;
555
556 /* Timer queries, present when the clock frequency is non zero. */
557 case PIPE_CAP_QUERY_TIMESTAMP:
558 case PIPE_CAP_QUERY_TIME_ELAPSED:
559 return sscreen->b.info.clock_crystal_freq != 0;
560
561 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
562 case PIPE_CAP_MIN_TEXEL_OFFSET:
563 return -32;
564
565 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
566 case PIPE_CAP_MAX_TEXEL_OFFSET:
567 return 31;
568
569 case PIPE_CAP_ENDIANNESS:
570 return PIPE_ENDIAN_LITTLE;
571
572 case PIPE_CAP_VENDOR_ID:
573 return ATI_VENDOR_ID;
574 case PIPE_CAP_DEVICE_ID:
575 return sscreen->b.info.pci_id;
576 case PIPE_CAP_VIDEO_MEMORY:
577 return sscreen->b.info.vram_size >> 20;
578 case PIPE_CAP_PCI_GROUP:
579 return sscreen->b.info.pci_domain;
580 case PIPE_CAP_PCI_BUS:
581 return sscreen->b.info.pci_bus;
582 case PIPE_CAP_PCI_DEVICE:
583 return sscreen->b.info.pci_dev;
584 case PIPE_CAP_PCI_FUNCTION:
585 return sscreen->b.info.pci_func;
586 }
587 return 0;
588 }
589
590 static int si_get_shader_param(struct pipe_screen* pscreen,
591 enum pipe_shader_type shader,
592 enum pipe_shader_cap param)
593 {
594 struct si_screen *sscreen = (struct si_screen *)pscreen;
595
596 switch(shader)
597 {
598 case PIPE_SHADER_FRAGMENT:
599 case PIPE_SHADER_VERTEX:
600 break;
601 case PIPE_SHADER_GEOMETRY:
602 case PIPE_SHADER_TESS_CTRL:
603 case PIPE_SHADER_TESS_EVAL:
604 if (sscreen->b.chip_class >= GFX9)
605 return 0;
606 break;
607 case PIPE_SHADER_COMPUTE:
608 switch (param) {
609 case PIPE_SHADER_CAP_PREFERRED_IR:
610 return PIPE_SHADER_IR_NATIVE;
611
612 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
613 int ir = 1 << PIPE_SHADER_IR_NATIVE;
614
615 if (si_have_tgsi_compute(sscreen))
616 ir |= 1 << PIPE_SHADER_IR_TGSI;
617
618 return ir;
619 }
620
621 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
622 uint64_t max_const_buffer_size;
623 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
624 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
625 &max_const_buffer_size);
626 return MIN2(max_const_buffer_size, INT_MAX);
627 }
628 default:
629 /* If compute shaders don't require a special value
630 * for this cap, we can return the same value we
631 * do for other shader types. */
632 break;
633 }
634 break;
635 default:
636 return 0;
637 }
638
639 switch (param) {
640 /* Shader limits. */
641 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
642 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
643 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
644 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
645 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
646 return 16384;
647 case PIPE_SHADER_CAP_MAX_INPUTS:
648 return shader == PIPE_SHADER_VERTEX ? SI_MAX_ATTRIBS : 32;
649 case PIPE_SHADER_CAP_MAX_OUTPUTS:
650 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
651 case PIPE_SHADER_CAP_MAX_TEMPS:
652 return 256; /* Max native temporaries. */
653 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
654 return 4096 * sizeof(float[4]); /* actually only memory limits this */
655 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
656 return SI_NUM_CONST_BUFFERS;
657 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
658 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
659 return SI_NUM_SAMPLERS;
660 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
661 return HAVE_LLVM >= 0x0309 ? SI_NUM_SHADER_BUFFERS : 0;
662 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
663 return HAVE_LLVM >= 0x0309 ? SI_NUM_IMAGES : 0;
664 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
665 return 32;
666 case PIPE_SHADER_CAP_PREFERRED_IR:
667 return PIPE_SHADER_IR_TGSI;
668 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
669 return 3;
670
671 /* Supported boolean features. */
672 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
673 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
674 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
675 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
676 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
677 case PIPE_SHADER_CAP_INTEGERS:
678 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
679 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
680 return 1;
681
682 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
683 /* TODO: Indirection of geometry shader input dimension is not
684 * handled yet
685 */
686 return shader != PIPE_SHADER_GEOMETRY;
687
688 /* Unsupported boolean features. */
689 case PIPE_SHADER_CAP_SUBROUTINES:
690 case PIPE_SHADER_CAP_SUPPORTED_IRS:
691 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
692 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
693 return 0;
694 }
695 return 0;
696 }
697
698 static void si_destroy_screen(struct pipe_screen* pscreen)
699 {
700 struct si_screen *sscreen = (struct si_screen *)pscreen;
701 struct si_shader_part *parts[] = {
702 sscreen->vs_prologs,
703 sscreen->vs_epilogs,
704 sscreen->tcs_epilogs,
705 sscreen->gs_prologs,
706 sscreen->ps_prologs,
707 sscreen->ps_epilogs
708 };
709 unsigned i;
710
711 if (!sscreen->b.ws->unref(sscreen->b.ws))
712 return;
713
714 util_queue_destroy(&sscreen->shader_compiler_queue);
715
716 for (i = 0; i < ARRAY_SIZE(sscreen->tm); i++)
717 if (sscreen->tm[i])
718 LLVMDisposeTargetMachine(sscreen->tm[i]);
719
720 /* Free shader parts. */
721 for (i = 0; i < ARRAY_SIZE(parts); i++) {
722 while (parts[i]) {
723 struct si_shader_part *part = parts[i];
724
725 parts[i] = part->next;
726 radeon_shader_binary_clean(&part->binary);
727 FREE(part);
728 }
729 }
730 mtx_destroy(&sscreen->shader_parts_mutex);
731 si_destroy_shader_cache(sscreen);
732 r600_destroy_common_screen(&sscreen->b);
733 }
734
735 static bool si_init_gs_info(struct si_screen *sscreen)
736 {
737 switch (sscreen->b.family) {
738 case CHIP_OLAND:
739 case CHIP_HAINAN:
740 case CHIP_KAVERI:
741 case CHIP_KABINI:
742 case CHIP_MULLINS:
743 case CHIP_ICELAND:
744 case CHIP_CARRIZO:
745 case CHIP_STONEY:
746 sscreen->gs_table_depth = 16;
747 return true;
748 case CHIP_TAHITI:
749 case CHIP_PITCAIRN:
750 case CHIP_VERDE:
751 case CHIP_BONAIRE:
752 case CHIP_HAWAII:
753 case CHIP_TONGA:
754 case CHIP_FIJI:
755 case CHIP_POLARIS10:
756 case CHIP_POLARIS11:
757 case CHIP_POLARIS12:
758 case CHIP_VEGA10:
759 sscreen->gs_table_depth = 32;
760 return true;
761 default:
762 return false;
763 }
764 }
765
766 static void si_handle_env_var_force_family(struct si_screen *sscreen)
767 {
768 const char *family = debug_get_option("SI_FORCE_FAMILY", NULL);
769 unsigned i;
770
771 if (!family)
772 return;
773
774 for (i = CHIP_TAHITI; i < CHIP_LAST; i++) {
775 if (!strcmp(family, r600_get_llvm_processor_name(i))) {
776 /* Override family and chip_class. */
777 sscreen->b.family = sscreen->b.info.family = i;
778
779 if (i >= CHIP_VEGA10)
780 sscreen->b.chip_class = sscreen->b.info.chip_class = GFX9;
781 else if (i >= CHIP_TONGA)
782 sscreen->b.chip_class = sscreen->b.info.chip_class = VI;
783 else if (i >= CHIP_BONAIRE)
784 sscreen->b.chip_class = sscreen->b.info.chip_class = CIK;
785 else
786 sscreen->b.chip_class = sscreen->b.info.chip_class = SI;
787
788 /* Don't submit any IBs. */
789 setenv("RADEON_NOOP", "1", 1);
790 return;
791 }
792 }
793
794 fprintf(stderr, "radeonsi: Unknown family: %s\n", family);
795 exit(1);
796 }
797
798 static void si_test_vmfault(struct si_screen *sscreen)
799 {
800 struct pipe_context *ctx = sscreen->b.aux_context;
801 struct si_context *sctx = (struct si_context *)ctx;
802 struct pipe_resource *buf =
803 pipe_buffer_create(&sscreen->b.b, 0, PIPE_USAGE_DEFAULT, 64);
804
805 if (!buf) {
806 puts("Buffer allocation failed.");
807 exit(1);
808 }
809
810 r600_resource(buf)->gpu_address = 0; /* cause a VM fault */
811
812 if (sscreen->b.debug_flags & DBG_TEST_VMFAULT_CP) {
813 si_copy_buffer(sctx, buf, buf, 0, 4, 4, 0);
814 ctx->flush(ctx, NULL, 0);
815 puts("VM fault test: CP - done.");
816 }
817 if (sscreen->b.debug_flags & DBG_TEST_VMFAULT_SDMA) {
818 sctx->b.dma_clear_buffer(ctx, buf, 0, 4, 0);
819 ctx->flush(ctx, NULL, 0);
820 puts("VM fault test: SDMA - done.");
821 }
822 if (sscreen->b.debug_flags & DBG_TEST_VMFAULT_SHADER) {
823 util_test_constant_buffer(ctx, buf);
824 puts("VM fault test: Shader - done.");
825 }
826 exit(0);
827 }
828
829 struct pipe_screen *radeonsi_screen_create(struct radeon_winsys *ws)
830 {
831 struct si_screen *sscreen = CALLOC_STRUCT(si_screen);
832 unsigned num_cpus, num_compiler_threads, i;
833
834 if (!sscreen) {
835 return NULL;
836 }
837
838 /* Set functions first. */
839 sscreen->b.b.context_create = si_create_context;
840 sscreen->b.b.destroy = si_destroy_screen;
841 sscreen->b.b.get_param = si_get_param;
842 sscreen->b.b.get_shader_param = si_get_shader_param;
843 sscreen->b.b.resource_create = r600_resource_create_common;
844
845 si_init_screen_state_functions(sscreen);
846
847 if (!r600_common_screen_init(&sscreen->b, ws) ||
848 !si_init_gs_info(sscreen) ||
849 !si_init_shader_cache(sscreen)) {
850 FREE(sscreen);
851 return NULL;
852 }
853
854 /* Only enable as many threads as we have target machines and CPUs. */
855 num_cpus = sysconf(_SC_NPROCESSORS_ONLN);
856 num_compiler_threads = MIN2(num_cpus, ARRAY_SIZE(sscreen->tm));
857
858 if (!util_queue_init(&sscreen->shader_compiler_queue, "si_shader",
859 32, num_compiler_threads)) {
860 si_destroy_shader_cache(sscreen);
861 FREE(sscreen);
862 return NULL;
863 }
864
865 si_handle_env_var_force_family(sscreen);
866
867 if (!debug_get_bool_option("RADEON_DISABLE_PERFCOUNTERS", false))
868 si_init_perfcounters(sscreen);
869
870 /* Hawaii has a bug with offchip buffers > 256 that can be worked
871 * around by setting 4K granularity.
872 */
873 sscreen->tess_offchip_block_dw_size =
874 sscreen->b.family == CHIP_HAWAII ? 4096 : 8192;
875
876 sscreen->has_distributed_tess =
877 sscreen->b.chip_class >= VI &&
878 sscreen->b.info.max_se >= 2;
879
880 sscreen->has_draw_indirect_multi =
881 (sscreen->b.family >= CHIP_POLARIS10) ||
882 (sscreen->b.chip_class == VI &&
883 sscreen->b.info.pfp_fw_version >= 121 &&
884 sscreen->b.info.me_fw_version >= 87) ||
885 (sscreen->b.chip_class == CIK &&
886 sscreen->b.info.pfp_fw_version >= 211 &&
887 sscreen->b.info.me_fw_version >= 173) ||
888 (sscreen->b.chip_class == SI &&
889 sscreen->b.info.pfp_fw_version >= 121 &&
890 sscreen->b.info.me_fw_version >= 87);
891
892 sscreen->has_ds_bpermute = HAVE_LLVM >= 0x0309 &&
893 sscreen->b.chip_class >= VI;
894
895 sscreen->has_msaa_sample_loc_bug = (sscreen->b.family >= CHIP_POLARIS10 &&
896 sscreen->b.family <= CHIP_POLARIS12) ||
897 sscreen->b.family == CHIP_VEGA10;
898
899 sscreen->b.has_cp_dma = true;
900 sscreen->b.has_streamout = true;
901
902 /* Some chips have RB+ registers, but don't support RB+. Those must
903 * always disable it.
904 */
905 if (sscreen->b.family == CHIP_STONEY ||
906 sscreen->b.chip_class >= GFX9) {
907 sscreen->b.has_rbplus = true;
908
909 sscreen->b.rbplus_allowed =
910 !(sscreen->b.debug_flags & DBG_NO_RB_PLUS) &&
911 sscreen->b.family == CHIP_STONEY;
912 }
913
914 (void) mtx_init(&sscreen->shader_parts_mutex, mtx_plain);
915 sscreen->use_monolithic_shaders =
916 (sscreen->b.debug_flags & DBG_MONOLITHIC_SHADERS) != 0;
917
918 sscreen->b.barrier_flags.cp_to_L2 = SI_CONTEXT_INV_SMEM_L1 |
919 SI_CONTEXT_INV_VMEM_L1 |
920 SI_CONTEXT_INV_GLOBAL_L2;
921 sscreen->b.barrier_flags.compute_to_L2 = SI_CONTEXT_CS_PARTIAL_FLUSH;
922
923 if (debug_get_bool_option("RADEON_DUMP_SHADERS", false))
924 sscreen->b.debug_flags |= DBG_FS | DBG_VS | DBG_GS | DBG_PS | DBG_CS;
925
926 for (i = 0; i < num_compiler_threads; i++)
927 sscreen->tm[i] = si_create_llvm_target_machine(sscreen);
928
929 /* Create the auxiliary context. This must be done last. */
930 sscreen->b.aux_context = sscreen->b.b.context_create(&sscreen->b.b, NULL, 0);
931
932 if (sscreen->b.debug_flags & DBG_TEST_DMA)
933 r600_test_dma(&sscreen->b);
934
935 if (sscreen->b.debug_flags & (DBG_TEST_VMFAULT_CP |
936 DBG_TEST_VMFAULT_SDMA |
937 DBG_TEST_VMFAULT_SHADER))
938 si_test_vmfault(sscreen);
939
940 return &sscreen->b.b;
941 }