2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
29 #include "si_shader.h"
31 #include "util/u_dynarray.h"
33 #ifdef PIPE_ARCH_BIG_ENDIAN
34 #define SI_BIG_ENDIAN 1
36 #define SI_BIG_ENDIAN 0
39 /* The base vertex and primitive restart can be any number, but we must pick
40 * one which will mean "unknown" for the purpose of state tracking and
41 * the number shouldn't be a commonly-used one. */
42 #define SI_BASE_VERTEX_UNKNOWN INT_MIN
43 #define SI_RESTART_INDEX_UNKNOWN INT_MIN
44 #define SI_NUM_SMOOTH_AA_SAMPLES 8
45 #define SI_GS_PER_ES 128
46 /* Alignment for optimal CP DMA performance. */
47 #define SI_CPDMA_ALIGNMENT 32
49 /* Instruction cache. */
50 #define SI_CONTEXT_INV_ICACHE (R600_CONTEXT_PRIVATE_FLAG << 0)
51 /* SMEM L1, other names: KCACHE, constant cache, DCACHE, data cache */
52 #define SI_CONTEXT_INV_SMEM_L1 (R600_CONTEXT_PRIVATE_FLAG << 1)
53 /* VMEM L1 can optionally be bypassed (GLC=1). Other names: TC L1 */
54 #define SI_CONTEXT_INV_VMEM_L1 (R600_CONTEXT_PRIVATE_FLAG << 2)
55 /* Used by everything except CB/DB, can be bypassed (SLC=1). Other names: TC L2 */
56 #define SI_CONTEXT_INV_GLOBAL_L2 (R600_CONTEXT_PRIVATE_FLAG << 3)
57 /* Write dirty L2 lines back to memory (shader and CP DMA stores), but don't
58 * invalidate L2. SI-CIK can't do it, so they will do complete invalidation. */
59 #define SI_CONTEXT_WRITEBACK_GLOBAL_L2 (R600_CONTEXT_PRIVATE_FLAG << 4)
61 /* Framebuffer caches. */
62 #define SI_CONTEXT_FLUSH_AND_INV_DB (R600_CONTEXT_PRIVATE_FLAG << 7)
63 #define SI_CONTEXT_FLUSH_AND_INV_CB (R600_CONTEXT_PRIVATE_FLAG << 8)
64 /* Engine synchronization. */
65 #define SI_CONTEXT_VS_PARTIAL_FLUSH (R600_CONTEXT_PRIVATE_FLAG << 9)
66 #define SI_CONTEXT_PS_PARTIAL_FLUSH (R600_CONTEXT_PRIVATE_FLAG << 10)
67 #define SI_CONTEXT_CS_PARTIAL_FLUSH (R600_CONTEXT_PRIVATE_FLAG << 11)
68 #define SI_CONTEXT_VGT_FLUSH (R600_CONTEXT_PRIVATE_FLAG << 12)
69 #define SI_CONTEXT_VGT_STREAMOUT_SYNC (R600_CONTEXT_PRIVATE_FLAG << 13)
71 #define SI_MAX_BORDER_COLORS 4096
76 struct u_suballocator
;
79 struct r600_common_screen b
;
80 unsigned gs_table_depth
;
81 unsigned tess_offchip_block_dw_size
;
82 bool has_distributed_tess
;
83 bool has_draw_indirect_multi
;
85 bool has_msaa_sample_loc_bug
;
87 /* Whether shaders are monolithic (1-part) or separate (3-part). */
88 bool use_monolithic_shaders
;
91 mtx_t shader_parts_mutex
;
92 struct si_shader_part
*vs_prologs
;
93 struct si_shader_part
*tcs_epilogs
;
94 struct si_shader_part
*gs_prologs
;
95 struct si_shader_part
*ps_prologs
;
96 struct si_shader_part
*ps_epilogs
;
98 /* Shader cache in memory.
100 * Design & limitations:
101 * - The shader cache is per screen (= per process), never saved to
102 * disk, and skips redundant shader compilations from TGSI to bytecode.
103 * - It can only be used with one-variant-per-shader support, in which
104 * case only the main (typically middle) part of shaders is cached.
105 * - Only VS, TCS, TES, PS are cached, out of which only the hw VS
106 * variants of VS and TES are cached, so LS and ES aren't.
107 * - GS and CS aren't cached, but it's certainly possible to cache
110 mtx_t shader_cache_mutex
;
111 struct hash_table
*shader_cache
;
113 /* Shader compiler queue for multithreaded compilation. */
114 struct util_queue shader_compiler_queue
;
115 LLVMTargetMachineRef tm
[4]; /* used by the queue only */
117 struct util_queue shader_compiler_queue_low_priority
;
118 LLVMTargetMachineRef tm_low_priority
[4];
121 struct si_blend_color
{
122 struct r600_atom atom
;
123 struct pipe_blend_color state
;
126 struct si_sampler_view
{
127 struct pipe_sampler_view base
;
128 /* [0..7] = image descriptor
129 * [4..7] = buffer descriptor */
131 uint32_t fmask_state
[8];
132 const struct legacy_surf_level
*base_level_info
;
135 bool is_stencil_sampler
;
136 bool dcc_incompatible
;
139 #define SI_SAMPLER_STATE_MAGIC 0x34f1c35a
141 struct si_sampler_state
{
148 struct si_cs_shader_state
{
149 struct si_compute
*program
;
150 struct si_compute
*emitted_program
;
156 struct si_textures_info
{
157 struct si_sampler_views views
;
158 uint32_t needs_depth_decompress_mask
;
159 uint32_t needs_color_decompress_mask
;
162 struct si_images_info
{
163 struct pipe_image_view views
[SI_NUM_IMAGES
];
164 uint32_t needs_color_decompress_mask
;
165 unsigned enabled_mask
;
168 struct si_framebuffer
{
169 struct r600_atom atom
;
170 struct pipe_framebuffer_state state
;
171 unsigned colorbuf_enabled_4bit
;
172 unsigned spi_shader_col_format
;
173 unsigned spi_shader_col_format_alpha
;
174 unsigned spi_shader_col_format_blend
;
175 unsigned spi_shader_col_format_blend_alpha
;
176 ubyte nr_samples
:5; /* at most 16xAA */
177 ubyte log_samples
:3; /* at most 4 = 16xAA */
178 ubyte compressed_cb_mask
;
180 ubyte color_is_int10
;
184 bool do_update_surf_dirtiness
;
187 struct si_clip_state
{
188 struct r600_atom atom
;
189 struct pipe_clip_state state
;
192 struct si_sample_locs
{
193 struct r600_atom atom
;
197 struct si_sample_mask
{
198 struct r600_atom atom
;
199 uint16_t sample_mask
;
202 /* A shader state consists of the shader selector, which is a constant state
203 * object shared by multiple contexts and shouldn't be modified, and
204 * the current shader variant selected for this context.
206 struct si_shader_ctx_state
{
207 struct si_shader_selector
*cso
;
208 struct si_shader
*current
;
211 #define SI_NUM_VGT_PARAM_KEY_BITS 12
212 #define SI_NUM_VGT_PARAM_STATES (1 << SI_NUM_VGT_PARAM_KEY_BITS)
214 /* The IA_MULTI_VGT_PARAM key used to index the table of precomputed values.
215 * Some fields are set by state-change calls, most are set by draw_vbo.
217 union si_vgt_param_key
{
220 unsigned uses_instancing
:1;
221 unsigned multi_instances_smaller_than_primgroup
:1;
222 unsigned primitive_restart
:1;
223 unsigned count_from_stream_output
:1;
224 unsigned line_stipple_enabled
:1;
225 unsigned uses_tess
:1;
226 unsigned tess_uses_prim_id
:1;
228 unsigned _pad
:32 - SI_NUM_VGT_PARAM_KEY_BITS
;
233 struct si_bindless_descriptor
235 struct pb_slab_entry entry
;
236 struct r600_resource
*buffer
;
238 uint32_t desc_list
[16];
242 struct si_texture_handle
244 struct si_bindless_descriptor
*desc
;
245 struct pipe_sampler_view
*view
;
246 struct si_sampler_state sstate
;
249 struct si_image_handle
251 struct si_bindless_descriptor
*desc
;
252 struct pipe_image_view view
;
256 struct r600_common_context b
;
257 struct blitter_context
*blitter
;
258 void *custom_dsa_flush
;
259 void *custom_blend_resolve
;
260 void *custom_blend_fmask_decompress
;
261 void *custom_blend_eliminate_fastclear
;
262 void *custom_blend_dcc_decompress
;
263 struct si_screen
*screen
;
264 LLVMTargetMachineRef tm
; /* only non-threaded compilation */
265 struct si_shader_ctx_state fixed_func_tcs_shader
;
266 struct r600_resource
*wait_mem_scratch
;
267 unsigned wait_mem_number
;
269 struct radeon_winsys_cs
*ce_ib
;
270 struct radeon_winsys_cs
*ce_preamble_ib
;
271 struct r600_resource
*ce_ram_saved_buffer
;
272 struct u_suballocator
*ce_suballocator
;
273 unsigned ce_ram_saved_offset
;
274 uint16_t total_ce_ram_allocated
;
275 bool ce_need_synchronization
:1;
277 bool gfx_flush_in_progress
:1;
278 bool compute_is_busy
:1;
280 /* Atoms (direct states). */
281 union si_state_atoms atoms
;
282 unsigned dirty_atoms
; /* mask */
283 /* PM4 states (precomputed immutable states) */
284 unsigned dirty_states
;
285 union si_state queued
;
286 union si_state emitted
;
288 /* Atom declarations. */
289 struct r600_atom prefetch_L2
;
290 struct si_framebuffer framebuffer
;
291 struct si_sample_locs msaa_sample_locs
;
292 struct r600_atom db_render_state
;
293 struct r600_atom msaa_config
;
294 struct si_sample_mask sample_mask
;
295 struct r600_atom cb_render_state
;
296 unsigned last_cb_target_mask
;
297 struct si_blend_color blend_color
;
298 struct r600_atom clip_regs
;
299 struct si_clip_state clip_state
;
300 struct si_shader_data shader_userdata
;
301 struct si_stencil_ref stencil_ref
;
302 struct r600_atom spi_map
;
304 /* Precomputed states. */
305 struct si_pm4_state
*init_config
;
306 struct si_pm4_state
*init_config_gs_rings
;
307 bool init_config_has_vgt_flush
;
308 struct si_pm4_state
*vgt_shader_config
[4];
311 struct si_shader_ctx_state ps_shader
;
312 struct si_shader_ctx_state gs_shader
;
313 struct si_shader_ctx_state vs_shader
;
314 struct si_shader_ctx_state tcs_shader
;
315 struct si_shader_ctx_state tes_shader
;
316 struct si_cs_shader_state cs_shader_state
;
318 /* shader information */
319 struct si_vertex_elements
*vertex_elements
;
320 unsigned sprite_coord_enable
;
322 bool do_update_shaders
;
324 /* shader descriptors */
325 struct si_descriptors vertex_buffers
;
326 struct si_descriptors descriptors
[SI_NUM_DESCS
];
327 unsigned descriptors_dirty
;
328 unsigned shader_pointers_dirty
;
329 unsigned shader_needs_decompress_mask
;
330 struct si_buffer_resources rw_buffers
;
331 struct si_buffer_resources const_and_shader_buffers
[SI_NUM_SHADERS
];
332 struct si_textures_info samplers
[SI_NUM_SHADERS
];
333 struct si_images_info images
[SI_NUM_SHADERS
];
335 /* other shader resources */
336 struct pipe_constant_buffer null_const_buf
; /* used for set_constant_buffer(NULL) on CIK */
337 struct pipe_resource
*esgs_ring
;
338 struct pipe_resource
*gsvs_ring
;
339 struct pipe_resource
*tf_ring
;
340 struct pipe_resource
*tess_offchip_ring
;
341 union pipe_color_union
*border_color_table
; /* in CPU memory, any endian */
342 struct r600_resource
*border_color_buffer
;
343 union pipe_color_union
*border_color_map
; /* in VRAM (slow access), little endian */
344 unsigned border_color_count
;
346 /* Vertex and index buffers. */
347 bool vertex_buffers_dirty
;
348 bool vertex_buffer_pointer_dirty
;
349 struct pipe_vertex_buffer vertex_buffer
[SI_NUM_VERTEX_BUFFERS
];
351 /* MSAA config state. */
353 bool smoothing_enabled
;
355 /* DB render state. */
356 unsigned ps_db_shader_control
;
357 unsigned dbcb_copy_sample
;
358 bool dbcb_depth_copy_enabled
:1;
359 bool dbcb_stencil_copy_enabled
:1;
360 bool db_flush_depth_inplace
:1;
361 bool db_flush_stencil_inplace
:1;
362 bool db_depth_clear
:1;
363 bool db_depth_disable_expclear
:1;
364 bool db_stencil_clear
:1;
365 bool db_stencil_disable_expclear
:1;
366 bool occlusion_queries_disabled
:1;
367 bool generate_mipmap_for_depth
:1;
369 /* Emitted draw state. */
370 bool gs_tri_strip_adj_fix
:1;
372 int last_base_vertex
;
373 int last_start_instance
;
375 int last_sh_base_reg
;
376 int last_primitive_restart_en
;
377 int last_restart_index
;
378 int last_gs_out_prim
;
380 int last_multi_vgt_param
;
382 unsigned last_sc_line_stipple
;
383 unsigned current_vs_state
;
384 unsigned last_vs_state
;
385 enum pipe_prim_type current_rast_prim
; /* primitive type after TES, GS */
388 struct r600_atom scratch_state
;
389 struct r600_resource
*scratch_buffer
;
390 unsigned scratch_waves
;
391 unsigned spi_tmpring_size
;
393 struct r600_resource
*compute_scratch_buffer
;
395 /* Emitted derived tessellation state. */
396 /* Local shader (VS), or HS if LS-HS are merged. */
397 struct si_shader
*last_ls
;
398 struct si_shader_selector
*last_tcs
;
399 int last_num_tcs_input_cp
;
400 int last_tes_sh_base
;
401 bool last_tess_uses_primid
;
402 unsigned last_num_patches
;
406 struct radeon_saved_cs last_gfx
;
407 struct r600_resource
*last_trace_buf
;
408 struct r600_resource
*trace_buf
;
410 uint64_t dmesg_timestamp
;
411 unsigned apitrace_call_number
;
414 bool need_check_render_feedback
;
415 bool decompression_enabled
;
417 /* Precomputed IA_MULTI_VGT_PARAM */
418 union si_vgt_param_key ia_multi_vgt_param_key
;
419 unsigned ia_multi_vgt_param
[SI_NUM_VGT_PARAM_STATES
];
421 /* Slab allocator for bindless descriptors. */
422 struct pb_slabs bindless_descriptor_slabs
;
424 /* Bindless descriptors. */
425 struct util_dynarray bindless_descriptors
;
426 bool bindless_descriptors_dirty
;
428 /* Allocated bindless handles */
429 struct hash_table
*tex_handles
;
430 struct hash_table
*img_handles
;
432 /* Resident bindless handles */
433 struct util_dynarray resident_tex_handles
;
434 struct util_dynarray resident_img_handles
;
436 /* Resident bindless handles which need decompression */
437 struct util_dynarray resident_tex_needs_color_decompress
;
438 struct util_dynarray resident_img_needs_color_decompress
;
439 struct util_dynarray resident_tex_needs_depth_decompress
;
442 bool uses_bindless_samplers
;
443 bool uses_bindless_images
;
447 void cik_init_sdma_functions(struct si_context
*sctx
);
450 void si_init_blit_functions(struct si_context
*sctx
);
451 void si_decompress_graphics_textures(struct si_context
*sctx
);
452 void si_decompress_compute_textures(struct si_context
*sctx
);
453 void si_resource_copy_region(struct pipe_context
*ctx
,
454 struct pipe_resource
*dst
,
456 unsigned dstx
, unsigned dsty
, unsigned dstz
,
457 struct pipe_resource
*src
,
459 const struct pipe_box
*src_box
);
462 #define SI_CPDMA_SKIP_CHECK_CS_SPACE (1 << 0) /* don't call need_cs_space */
463 #define SI_CPDMA_SKIP_SYNC_AFTER (1 << 1) /* don't wait for DMA after the copy */
464 #define SI_CPDMA_SKIP_SYNC_BEFORE (1 << 2) /* don't wait for DMA before the copy (RAW hazards) */
465 #define SI_CPDMA_SKIP_GFX_SYNC (1 << 3) /* don't flush caches and don't wait for PS/CS */
466 #define SI_CPDMA_SKIP_BO_LIST_UPDATE (1 << 4) /* don't update the BO list */
467 #define SI_CPDMA_SKIP_ALL (SI_CPDMA_SKIP_CHECK_CS_SPACE | \
468 SI_CPDMA_SKIP_SYNC_AFTER | \
469 SI_CPDMA_SKIP_SYNC_BEFORE | \
470 SI_CPDMA_SKIP_GFX_SYNC | \
471 SI_CPDMA_SKIP_BO_LIST_UPDATE)
473 void si_copy_buffer(struct si_context
*sctx
,
474 struct pipe_resource
*dst
, struct pipe_resource
*src
,
475 uint64_t dst_offset
, uint64_t src_offset
, unsigned size
,
476 unsigned user_flags
);
477 void cik_prefetch_TC_L2_async(struct si_context
*sctx
, struct pipe_resource
*buf
,
478 uint64_t offset
, unsigned size
);
479 void si_init_cp_dma_functions(struct si_context
*sctx
);
482 void si_init_debug_functions(struct si_context
*sctx
);
483 void si_check_vm_faults(struct r600_common_context
*ctx
,
484 struct radeon_saved_cs
*saved
, enum ring_type ring
);
485 bool si_replace_shader(unsigned num
, struct ac_shader_binary
*binary
);
488 void si_init_dma_functions(struct si_context
*sctx
);
490 /* si_hw_context.c */
491 void si_context_gfx_flush(void *context
, unsigned flags
,
492 struct pipe_fence_handle
**fence
);
493 void si_begin_new_cs(struct si_context
*ctx
);
494 void si_need_cs_space(struct si_context
*ctx
);
497 void si_init_compute_functions(struct si_context
*sctx
);
499 /* si_perfcounters.c */
500 void si_init_perfcounters(struct si_screen
*screen
);
503 struct pipe_video_codec
*si_uvd_create_decoder(struct pipe_context
*context
,
504 const struct pipe_video_codec
*templ
);
506 struct pipe_video_buffer
*si_video_buffer_create(struct pipe_context
*pipe
,
507 const struct pipe_video_buffer
*tmpl
);
514 si_invalidate_draw_sh_constants(struct si_context
*sctx
)
516 sctx
->last_base_vertex
= SI_BASE_VERTEX_UNKNOWN
;
520 si_set_atom_dirty(struct si_context
*sctx
,
521 struct r600_atom
*atom
, bool dirty
)
523 unsigned bit
= 1 << atom
->id
;
526 sctx
->dirty_atoms
|= bit
;
528 sctx
->dirty_atoms
&= ~bit
;
532 si_is_atom_dirty(struct si_context
*sctx
,
533 struct r600_atom
*atom
)
535 unsigned bit
= 1 << atom
->id
;
537 return sctx
->dirty_atoms
& bit
;
541 si_mark_atom_dirty(struct si_context
*sctx
,
542 struct r600_atom
*atom
)
544 si_set_atom_dirty(sctx
, atom
, true);
547 static inline struct si_shader_ctx_state
*si_get_vs(struct si_context
*sctx
)
549 if (sctx
->gs_shader
.cso
)
550 return &sctx
->gs_shader
;
551 if (sctx
->tes_shader
.cso
)
552 return &sctx
->tes_shader
;
554 return &sctx
->vs_shader
;
557 static inline struct tgsi_shader_info
*si_get_vs_info(struct si_context
*sctx
)
559 struct si_shader_ctx_state
*vs
= si_get_vs(sctx
);
561 return vs
->cso
? &vs
->cso
->info
: NULL
;
564 static inline struct si_shader
* si_get_vs_state(struct si_context
*sctx
)
566 if (sctx
->gs_shader
.cso
)
567 return sctx
->gs_shader
.cso
->gs_copy_shader
;
569 struct si_shader_ctx_state
*vs
= si_get_vs(sctx
);
570 return vs
->current
? vs
->current
: NULL
;
573 static inline unsigned
574 si_optimal_tcc_alignment(struct si_context
*sctx
, unsigned upload_size
)
576 unsigned alignment
, tcc_cache_line_size
;
578 /* If the upload size is less than the cache line size (e.g. 16, 32),
579 * the whole thing will fit into a cache line if we align it to its size.
580 * The idea is that multiple small uploads can share a cache line.
581 * If the upload size is greater, align it to the cache line size.
583 alignment
= util_next_power_of_two(upload_size
);
584 tcc_cache_line_size
= sctx
->screen
->b
.info
.tcc_cache_line_size
;
585 return MIN2(alignment
, tcc_cache_line_size
);