radeonsi: add per-level dcc_enabled flags
[mesa.git] / src / gallium / drivers / radeonsi / si_state.c
1 /*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Christian König <christian.koenig@amd.com>
25 */
26
27 #include "si_pipe.h"
28 #include "si_shader.h"
29 #include "sid.h"
30 #include "radeon/r600_cs.h"
31
32 #include "util/u_dual_blend.h"
33 #include "util/u_format.h"
34 #include "util/u_format_s3tc.h"
35 #include "util/u_memory.h"
36 #include "util/u_pstipple.h"
37 #include "util/u_resource.h"
38
39 /* Initialize an external atom (owned by ../radeon). */
40 static void
41 si_init_external_atom(struct si_context *sctx, struct r600_atom *atom,
42 struct r600_atom **list_elem)
43 {
44 atom->id = list_elem - sctx->atoms.array + 1;
45 *list_elem = atom;
46 }
47
48 /* Initialize an atom owned by radeonsi. */
49 void si_init_atom(struct si_context *sctx, struct r600_atom *atom,
50 struct r600_atom **list_elem,
51 void (*emit_func)(struct si_context *ctx, struct r600_atom *state))
52 {
53 atom->emit = (void*)emit_func;
54 atom->id = list_elem - sctx->atoms.array + 1; /* index+1 in the atom array */
55 *list_elem = atom;
56 }
57
58 static unsigned si_map_swizzle(unsigned swizzle)
59 {
60 switch (swizzle) {
61 case PIPE_SWIZZLE_Y:
62 return V_008F0C_SQ_SEL_Y;
63 case PIPE_SWIZZLE_Z:
64 return V_008F0C_SQ_SEL_Z;
65 case PIPE_SWIZZLE_W:
66 return V_008F0C_SQ_SEL_W;
67 case PIPE_SWIZZLE_0:
68 return V_008F0C_SQ_SEL_0;
69 case PIPE_SWIZZLE_1:
70 return V_008F0C_SQ_SEL_1;
71 default: /* PIPE_SWIZZLE_X */
72 return V_008F0C_SQ_SEL_X;
73 }
74 }
75
76 static uint32_t S_FIXED(float value, uint32_t frac_bits)
77 {
78 return value * (1 << frac_bits);
79 }
80
81 /* 12.4 fixed-point */
82 static unsigned si_pack_float_12p4(float x)
83 {
84 return x <= 0 ? 0 :
85 x >= 4096 ? 0xffff : x * 16;
86 }
87
88 /*
89 * Inferred framebuffer and blender state.
90 *
91 * One of the reasons CB_TARGET_MASK must be derived from the framebuffer state
92 * is that:
93 * - The blend state mask is 0xf most of the time.
94 * - The COLOR1 format isn't INVALID because of possible dual-source blending,
95 * so COLOR1 is enabled pretty much all the time.
96 * So CB_TARGET_MASK is the only register that can disable COLOR1.
97 *
98 * Another reason is to avoid a hang with dual source blending.
99 */
100 static void si_emit_cb_render_state(struct si_context *sctx, struct r600_atom *atom)
101 {
102 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
103 struct si_state_blend *blend = sctx->queued.named.blend;
104 uint32_t cb_target_mask = 0, i;
105
106 for (i = 0; i < sctx->framebuffer.state.nr_cbufs; i++)
107 if (sctx->framebuffer.state.cbufs[i])
108 cb_target_mask |= 0xf << (4*i);
109
110 if (blend)
111 cb_target_mask &= blend->cb_target_mask;
112
113 /* Avoid a hang that happens when dual source blending is enabled
114 * but there is not enough color outputs. This is undefined behavior,
115 * so disable color writes completely.
116 *
117 * Reproducible with Unigine Heaven 4.0 and drirc missing.
118 */
119 if (blend && blend->dual_src_blend &&
120 sctx->ps_shader.cso &&
121 (sctx->ps_shader.cso->info.colors_written & 0x3) != 0x3)
122 cb_target_mask = 0;
123
124 radeon_set_context_reg(cs, R_028238_CB_TARGET_MASK, cb_target_mask);
125
126 /* STONEY-specific register settings. */
127 if (sctx->b.family == CHIP_STONEY) {
128 unsigned spi_shader_col_format =
129 sctx->ps_shader.cso ?
130 sctx->ps_shader.current->key.ps.epilog.spi_shader_col_format : 0;
131 unsigned sx_ps_downconvert = 0;
132 unsigned sx_blend_opt_epsilon = 0;
133 unsigned sx_blend_opt_control = 0;
134
135 for (i = 0; i < sctx->framebuffer.state.nr_cbufs; i++) {
136 struct r600_surface *surf =
137 (struct r600_surface*)sctx->framebuffer.state.cbufs[i];
138 unsigned format, swap, spi_format, colormask;
139 bool has_alpha, has_rgb;
140
141 if (!surf)
142 continue;
143
144 format = G_028C70_FORMAT(surf->cb_color_info);
145 swap = G_028C70_COMP_SWAP(surf->cb_color_info);
146 spi_format = (spi_shader_col_format >> (i * 4)) & 0xf;
147 colormask = (cb_target_mask >> (i * 4)) & 0xf;
148
149 /* Set if RGB and A are present. */
150 has_alpha = !G_028C74_FORCE_DST_ALPHA_1(surf->cb_color_attrib);
151
152 if (format == V_028C70_COLOR_8 ||
153 format == V_028C70_COLOR_16 ||
154 format == V_028C70_COLOR_32)
155 has_rgb = !has_alpha;
156 else
157 has_rgb = true;
158
159 /* Check the colormask and export format. */
160 if (!(colormask & (PIPE_MASK_RGBA & ~PIPE_MASK_A)))
161 has_rgb = false;
162 if (!(colormask & PIPE_MASK_A))
163 has_alpha = false;
164
165 if (spi_format == V_028714_SPI_SHADER_ZERO) {
166 has_rgb = false;
167 has_alpha = false;
168 }
169
170 /* Disable value checking for disabled channels. */
171 if (!has_rgb)
172 sx_blend_opt_control |= S_02875C_MRT0_COLOR_OPT_DISABLE(1) << (i * 4);
173 if (!has_alpha)
174 sx_blend_opt_control |= S_02875C_MRT0_ALPHA_OPT_DISABLE(1) << (i * 4);
175
176 /* Enable down-conversion for 32bpp and smaller formats. */
177 switch (format) {
178 case V_028C70_COLOR_8:
179 case V_028C70_COLOR_8_8:
180 case V_028C70_COLOR_8_8_8_8:
181 /* For 1 and 2-channel formats, use the superset thereof. */
182 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR ||
183 spi_format == V_028714_SPI_SHADER_UINT16_ABGR ||
184 spi_format == V_028714_SPI_SHADER_SINT16_ABGR) {
185 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_8_8_8_8 << (i * 4);
186 sx_blend_opt_epsilon |= V_028758_8BIT_FORMAT << (i * 4);
187 }
188 break;
189
190 case V_028C70_COLOR_5_6_5:
191 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
192 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_5_6_5 << (i * 4);
193 sx_blend_opt_epsilon |= V_028758_6BIT_FORMAT << (i * 4);
194 }
195 break;
196
197 case V_028C70_COLOR_1_5_5_5:
198 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
199 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_1_5_5_5 << (i * 4);
200 sx_blend_opt_epsilon |= V_028758_5BIT_FORMAT << (i * 4);
201 }
202 break;
203
204 case V_028C70_COLOR_4_4_4_4:
205 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
206 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_4_4_4_4 << (i * 4);
207 sx_blend_opt_epsilon |= V_028758_4BIT_FORMAT << (i * 4);
208 }
209 break;
210
211 case V_028C70_COLOR_32:
212 if (swap == V_0280A0_SWAP_STD &&
213 spi_format == V_028714_SPI_SHADER_32_R)
214 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_32_R << (i * 4);
215 else if (swap == V_0280A0_SWAP_ALT_REV &&
216 spi_format == V_028714_SPI_SHADER_32_AR)
217 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_32_A << (i * 4);
218 break;
219
220 case V_028C70_COLOR_16:
221 case V_028C70_COLOR_16_16:
222 /* For 1-channel formats, use the superset thereof. */
223 if (spi_format == V_028714_SPI_SHADER_UNORM16_ABGR ||
224 spi_format == V_028714_SPI_SHADER_SNORM16_ABGR ||
225 spi_format == V_028714_SPI_SHADER_UINT16_ABGR ||
226 spi_format == V_028714_SPI_SHADER_SINT16_ABGR) {
227 if (swap == V_0280A0_SWAP_STD ||
228 swap == V_0280A0_SWAP_STD_REV)
229 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_16_16_GR << (i * 4);
230 else
231 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_16_16_AR << (i * 4);
232 }
233 break;
234
235 case V_028C70_COLOR_10_11_11:
236 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
237 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_10_11_11 << (i * 4);
238 sx_blend_opt_epsilon |= V_028758_11BIT_FORMAT << (i * 4);
239 }
240 break;
241
242 case V_028C70_COLOR_2_10_10_10:
243 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
244 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_2_10_10_10 << (i * 4);
245 sx_blend_opt_epsilon |= V_028758_10BIT_FORMAT << (i * 4);
246 }
247 break;
248 }
249 }
250
251 if (sctx->screen->b.debug_flags & DBG_NO_RB_PLUS) {
252 sx_ps_downconvert = 0;
253 sx_blend_opt_epsilon = 0;
254 sx_blend_opt_control = 0;
255 }
256
257 radeon_set_context_reg_seq(cs, R_028754_SX_PS_DOWNCONVERT, 3);
258 radeon_emit(cs, sx_ps_downconvert); /* R_028754_SX_PS_DOWNCONVERT */
259 radeon_emit(cs, sx_blend_opt_epsilon); /* R_028758_SX_BLEND_OPT_EPSILON */
260 radeon_emit(cs, sx_blend_opt_control); /* R_02875C_SX_BLEND_OPT_CONTROL */
261 }
262 }
263
264 /*
265 * Blender functions
266 */
267
268 static uint32_t si_translate_blend_function(int blend_func)
269 {
270 switch (blend_func) {
271 case PIPE_BLEND_ADD:
272 return V_028780_COMB_DST_PLUS_SRC;
273 case PIPE_BLEND_SUBTRACT:
274 return V_028780_COMB_SRC_MINUS_DST;
275 case PIPE_BLEND_REVERSE_SUBTRACT:
276 return V_028780_COMB_DST_MINUS_SRC;
277 case PIPE_BLEND_MIN:
278 return V_028780_COMB_MIN_DST_SRC;
279 case PIPE_BLEND_MAX:
280 return V_028780_COMB_MAX_DST_SRC;
281 default:
282 R600_ERR("Unknown blend function %d\n", blend_func);
283 assert(0);
284 break;
285 }
286 return 0;
287 }
288
289 static uint32_t si_translate_blend_factor(int blend_fact)
290 {
291 switch (blend_fact) {
292 case PIPE_BLENDFACTOR_ONE:
293 return V_028780_BLEND_ONE;
294 case PIPE_BLENDFACTOR_SRC_COLOR:
295 return V_028780_BLEND_SRC_COLOR;
296 case PIPE_BLENDFACTOR_SRC_ALPHA:
297 return V_028780_BLEND_SRC_ALPHA;
298 case PIPE_BLENDFACTOR_DST_ALPHA:
299 return V_028780_BLEND_DST_ALPHA;
300 case PIPE_BLENDFACTOR_DST_COLOR:
301 return V_028780_BLEND_DST_COLOR;
302 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
303 return V_028780_BLEND_SRC_ALPHA_SATURATE;
304 case PIPE_BLENDFACTOR_CONST_COLOR:
305 return V_028780_BLEND_CONSTANT_COLOR;
306 case PIPE_BLENDFACTOR_CONST_ALPHA:
307 return V_028780_BLEND_CONSTANT_ALPHA;
308 case PIPE_BLENDFACTOR_ZERO:
309 return V_028780_BLEND_ZERO;
310 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
311 return V_028780_BLEND_ONE_MINUS_SRC_COLOR;
312 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
313 return V_028780_BLEND_ONE_MINUS_SRC_ALPHA;
314 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
315 return V_028780_BLEND_ONE_MINUS_DST_ALPHA;
316 case PIPE_BLENDFACTOR_INV_DST_COLOR:
317 return V_028780_BLEND_ONE_MINUS_DST_COLOR;
318 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
319 return V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR;
320 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
321 return V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA;
322 case PIPE_BLENDFACTOR_SRC1_COLOR:
323 return V_028780_BLEND_SRC1_COLOR;
324 case PIPE_BLENDFACTOR_SRC1_ALPHA:
325 return V_028780_BLEND_SRC1_ALPHA;
326 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
327 return V_028780_BLEND_INV_SRC1_COLOR;
328 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
329 return V_028780_BLEND_INV_SRC1_ALPHA;
330 default:
331 R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
332 assert(0);
333 break;
334 }
335 return 0;
336 }
337
338 static uint32_t si_translate_blend_opt_function(int blend_func)
339 {
340 switch (blend_func) {
341 case PIPE_BLEND_ADD:
342 return V_028760_OPT_COMB_ADD;
343 case PIPE_BLEND_SUBTRACT:
344 return V_028760_OPT_COMB_SUBTRACT;
345 case PIPE_BLEND_REVERSE_SUBTRACT:
346 return V_028760_OPT_COMB_REVSUBTRACT;
347 case PIPE_BLEND_MIN:
348 return V_028760_OPT_COMB_MIN;
349 case PIPE_BLEND_MAX:
350 return V_028760_OPT_COMB_MAX;
351 default:
352 return V_028760_OPT_COMB_BLEND_DISABLED;
353 }
354 }
355
356 static uint32_t si_translate_blend_opt_factor(int blend_fact, bool is_alpha)
357 {
358 switch (blend_fact) {
359 case PIPE_BLENDFACTOR_ZERO:
360 return V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_ALL;
361 case PIPE_BLENDFACTOR_ONE:
362 return V_028760_BLEND_OPT_PRESERVE_ALL_IGNORE_NONE;
363 case PIPE_BLENDFACTOR_SRC_COLOR:
364 return is_alpha ? V_028760_BLEND_OPT_PRESERVE_A1_IGNORE_A0
365 : V_028760_BLEND_OPT_PRESERVE_C1_IGNORE_C0;
366 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
367 return is_alpha ? V_028760_BLEND_OPT_PRESERVE_A0_IGNORE_A1
368 : V_028760_BLEND_OPT_PRESERVE_C0_IGNORE_C1;
369 case PIPE_BLENDFACTOR_SRC_ALPHA:
370 return V_028760_BLEND_OPT_PRESERVE_A1_IGNORE_A0;
371 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
372 return V_028760_BLEND_OPT_PRESERVE_A0_IGNORE_A1;
373 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
374 return is_alpha ? V_028760_BLEND_OPT_PRESERVE_ALL_IGNORE_NONE
375 : V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_A0;
376 default:
377 return V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE;
378 }
379 }
380
381 /**
382 * Get rid of DST in the blend factors by commuting the operands:
383 * func(src * DST, dst * 0) ---> func(src * 0, dst * SRC)
384 */
385 static void si_blend_remove_dst(unsigned *func, unsigned *src_factor,
386 unsigned *dst_factor, unsigned expected_dst,
387 unsigned replacement_src)
388 {
389 if (*src_factor == expected_dst &&
390 *dst_factor == PIPE_BLENDFACTOR_ZERO) {
391 *src_factor = PIPE_BLENDFACTOR_ZERO;
392 *dst_factor = replacement_src;
393
394 /* Commuting the operands requires reversing subtractions. */
395 if (*func == PIPE_BLEND_SUBTRACT)
396 *func = PIPE_BLEND_REVERSE_SUBTRACT;
397 else if (*func == PIPE_BLEND_REVERSE_SUBTRACT)
398 *func = PIPE_BLEND_SUBTRACT;
399 }
400 }
401
402 static bool si_blend_factor_uses_dst(unsigned factor)
403 {
404 return factor == PIPE_BLENDFACTOR_DST_COLOR ||
405 factor == PIPE_BLENDFACTOR_DST_ALPHA ||
406 factor == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE ||
407 factor == PIPE_BLENDFACTOR_INV_DST_ALPHA ||
408 factor == PIPE_BLENDFACTOR_INV_DST_COLOR;
409 }
410
411 static void *si_create_blend_state_mode(struct pipe_context *ctx,
412 const struct pipe_blend_state *state,
413 unsigned mode)
414 {
415 struct si_context *sctx = (struct si_context*)ctx;
416 struct si_state_blend *blend = CALLOC_STRUCT(si_state_blend);
417 struct si_pm4_state *pm4 = &blend->pm4;
418 uint32_t sx_mrt_blend_opt[8] = {0};
419 uint32_t color_control = 0;
420
421 if (!blend)
422 return NULL;
423
424 blend->alpha_to_coverage = state->alpha_to_coverage;
425 blend->alpha_to_one = state->alpha_to_one;
426 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
427
428 if (state->logicop_enable) {
429 color_control |= S_028808_ROP3(state->logicop_func | (state->logicop_func << 4));
430 } else {
431 color_control |= S_028808_ROP3(0xcc);
432 }
433
434 si_pm4_set_reg(pm4, R_028B70_DB_ALPHA_TO_MASK,
435 S_028B70_ALPHA_TO_MASK_ENABLE(state->alpha_to_coverage) |
436 S_028B70_ALPHA_TO_MASK_OFFSET0(2) |
437 S_028B70_ALPHA_TO_MASK_OFFSET1(2) |
438 S_028B70_ALPHA_TO_MASK_OFFSET2(2) |
439 S_028B70_ALPHA_TO_MASK_OFFSET3(2));
440
441 if (state->alpha_to_coverage)
442 blend->need_src_alpha_4bit |= 0xf;
443
444 blend->cb_target_mask = 0;
445 for (int i = 0; i < 8; i++) {
446 /* state->rt entries > 0 only written if independent blending */
447 const int j = state->independent_blend_enable ? i : 0;
448
449 unsigned eqRGB = state->rt[j].rgb_func;
450 unsigned srcRGB = state->rt[j].rgb_src_factor;
451 unsigned dstRGB = state->rt[j].rgb_dst_factor;
452 unsigned eqA = state->rt[j].alpha_func;
453 unsigned srcA = state->rt[j].alpha_src_factor;
454 unsigned dstA = state->rt[j].alpha_dst_factor;
455
456 unsigned srcRGB_opt, dstRGB_opt, srcA_opt, dstA_opt;
457 unsigned blend_cntl = 0;
458
459 sx_mrt_blend_opt[i] =
460 S_028760_COLOR_COMB_FCN(V_028760_OPT_COMB_BLEND_DISABLED) |
461 S_028760_ALPHA_COMB_FCN(V_028760_OPT_COMB_BLEND_DISABLED);
462
463 if (!state->rt[j].colormask)
464 continue;
465
466 /* cb_render_state will disable unused ones */
467 blend->cb_target_mask |= (unsigned)state->rt[j].colormask << (4 * i);
468
469 if (!state->rt[j].blend_enable) {
470 si_pm4_set_reg(pm4, R_028780_CB_BLEND0_CONTROL + i * 4, blend_cntl);
471 continue;
472 }
473
474 /* Blending optimizations for Stoney.
475 * These transformations don't change the behavior.
476 *
477 * First, get rid of DST in the blend factors:
478 * func(src * DST, dst * 0) ---> func(src * 0, dst * SRC)
479 */
480 si_blend_remove_dst(&eqRGB, &srcRGB, &dstRGB,
481 PIPE_BLENDFACTOR_DST_COLOR,
482 PIPE_BLENDFACTOR_SRC_COLOR);
483 si_blend_remove_dst(&eqA, &srcA, &dstA,
484 PIPE_BLENDFACTOR_DST_COLOR,
485 PIPE_BLENDFACTOR_SRC_COLOR);
486 si_blend_remove_dst(&eqA, &srcA, &dstA,
487 PIPE_BLENDFACTOR_DST_ALPHA,
488 PIPE_BLENDFACTOR_SRC_ALPHA);
489
490 /* Look up the ideal settings from tables. */
491 srcRGB_opt = si_translate_blend_opt_factor(srcRGB, false);
492 dstRGB_opt = si_translate_blend_opt_factor(dstRGB, false);
493 srcA_opt = si_translate_blend_opt_factor(srcA, true);
494 dstA_opt = si_translate_blend_opt_factor(dstA, true);
495
496 /* Handle interdependencies. */
497 if (si_blend_factor_uses_dst(srcRGB))
498 dstRGB_opt = V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE;
499 if (si_blend_factor_uses_dst(srcA))
500 dstA_opt = V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE;
501
502 if (srcRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE &&
503 (dstRGB == PIPE_BLENDFACTOR_ZERO ||
504 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA ||
505 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE))
506 dstRGB_opt = V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_A0;
507
508 /* Set the final value. */
509 sx_mrt_blend_opt[i] =
510 S_028760_COLOR_SRC_OPT(srcRGB_opt) |
511 S_028760_COLOR_DST_OPT(dstRGB_opt) |
512 S_028760_COLOR_COMB_FCN(si_translate_blend_opt_function(eqRGB)) |
513 S_028760_ALPHA_SRC_OPT(srcA_opt) |
514 S_028760_ALPHA_DST_OPT(dstA_opt) |
515 S_028760_ALPHA_COMB_FCN(si_translate_blend_opt_function(eqA));
516
517 /* Set blend state. */
518 blend_cntl |= S_028780_ENABLE(1);
519 blend_cntl |= S_028780_COLOR_COMB_FCN(si_translate_blend_function(eqRGB));
520 blend_cntl |= S_028780_COLOR_SRCBLEND(si_translate_blend_factor(srcRGB));
521 blend_cntl |= S_028780_COLOR_DESTBLEND(si_translate_blend_factor(dstRGB));
522
523 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
524 blend_cntl |= S_028780_SEPARATE_ALPHA_BLEND(1);
525 blend_cntl |= S_028780_ALPHA_COMB_FCN(si_translate_blend_function(eqA));
526 blend_cntl |= S_028780_ALPHA_SRCBLEND(si_translate_blend_factor(srcA));
527 blend_cntl |= S_028780_ALPHA_DESTBLEND(si_translate_blend_factor(dstA));
528 }
529 si_pm4_set_reg(pm4, R_028780_CB_BLEND0_CONTROL + i * 4, blend_cntl);
530
531 blend->blend_enable_4bit |= 0xfu << (i * 4);
532
533 /* This is only important for formats without alpha. */
534 if (srcRGB == PIPE_BLENDFACTOR_SRC_ALPHA ||
535 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA ||
536 srcRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE ||
537 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE ||
538 srcRGB == PIPE_BLENDFACTOR_INV_SRC_ALPHA ||
539 dstRGB == PIPE_BLENDFACTOR_INV_SRC_ALPHA)
540 blend->need_src_alpha_4bit |= 0xfu << (i * 4);
541 }
542
543 if (blend->cb_target_mask) {
544 color_control |= S_028808_MODE(mode);
545 } else {
546 color_control |= S_028808_MODE(V_028808_CB_DISABLE);
547 }
548
549 if (sctx->b.family == CHIP_STONEY) {
550 for (int i = 0; i < 8; i++)
551 si_pm4_set_reg(pm4, R_028760_SX_MRT0_BLEND_OPT + i * 4,
552 sx_mrt_blend_opt[i]);
553
554 /* RB+ doesn't work with dual source blending, logic op, and RESOLVE. */
555 if (blend->dual_src_blend || state->logicop_enable ||
556 mode == V_028808_CB_RESOLVE)
557 color_control |= S_028808_DISABLE_DUAL_QUAD(1);
558 }
559
560 si_pm4_set_reg(pm4, R_028808_CB_COLOR_CONTROL, color_control);
561 return blend;
562 }
563
564 static void *si_create_blend_state(struct pipe_context *ctx,
565 const struct pipe_blend_state *state)
566 {
567 return si_create_blend_state_mode(ctx, state, V_028808_CB_NORMAL);
568 }
569
570 static void si_bind_blend_state(struct pipe_context *ctx, void *state)
571 {
572 struct si_context *sctx = (struct si_context *)ctx;
573 si_pm4_bind_state(sctx, blend, (struct si_state_blend *)state);
574 si_mark_atom_dirty(sctx, &sctx->cb_render_state);
575 }
576
577 static void si_delete_blend_state(struct pipe_context *ctx, void *state)
578 {
579 struct si_context *sctx = (struct si_context *)ctx;
580 si_pm4_delete_state(sctx, blend, (struct si_state_blend *)state);
581 }
582
583 static void si_set_blend_color(struct pipe_context *ctx,
584 const struct pipe_blend_color *state)
585 {
586 struct si_context *sctx = (struct si_context *)ctx;
587
588 if (memcmp(&sctx->blend_color.state, state, sizeof(*state)) == 0)
589 return;
590
591 sctx->blend_color.state = *state;
592 si_mark_atom_dirty(sctx, &sctx->blend_color.atom);
593 }
594
595 static void si_emit_blend_color(struct si_context *sctx, struct r600_atom *atom)
596 {
597 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
598
599 radeon_set_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
600 radeon_emit_array(cs, (uint32_t*)sctx->blend_color.state.color, 4);
601 }
602
603 /*
604 * Clipping
605 */
606
607 static void si_set_clip_state(struct pipe_context *ctx,
608 const struct pipe_clip_state *state)
609 {
610 struct si_context *sctx = (struct si_context *)ctx;
611 struct pipe_constant_buffer cb;
612
613 if (memcmp(&sctx->clip_state.state, state, sizeof(*state)) == 0)
614 return;
615
616 sctx->clip_state.state = *state;
617 si_mark_atom_dirty(sctx, &sctx->clip_state.atom);
618
619 cb.buffer = NULL;
620 cb.user_buffer = state->ucp;
621 cb.buffer_offset = 0;
622 cb.buffer_size = 4*4*8;
623 si_set_rw_buffer(sctx, SI_VS_CONST_CLIP_PLANES, &cb);
624 pipe_resource_reference(&cb.buffer, NULL);
625 }
626
627 static void si_emit_clip_state(struct si_context *sctx, struct r600_atom *atom)
628 {
629 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
630
631 radeon_set_context_reg_seq(cs, R_0285BC_PA_CL_UCP_0_X, 6*4);
632 radeon_emit_array(cs, (uint32_t*)sctx->clip_state.state.ucp, 6*4);
633 }
634
635 #define SIX_BITS 0x3F
636
637 static void si_emit_clip_regs(struct si_context *sctx, struct r600_atom *atom)
638 {
639 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
640 struct tgsi_shader_info *info = si_get_vs_info(sctx);
641 unsigned window_space =
642 info->properties[TGSI_PROPERTY_VS_WINDOW_SPACE_POSITION];
643 unsigned clipdist_mask =
644 info->writes_clipvertex ? SIX_BITS : info->clipdist_writemask;
645
646 radeon_set_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
647 S_02881C_USE_VTX_POINT_SIZE(info->writes_psize) |
648 S_02881C_USE_VTX_EDGE_FLAG(info->writes_edgeflag) |
649 S_02881C_USE_VTX_RENDER_TARGET_INDX(info->writes_layer) |
650 S_02881C_USE_VTX_VIEWPORT_INDX(info->writes_viewport_index) |
651 S_02881C_VS_OUT_CCDIST0_VEC_ENA((clipdist_mask & 0x0F) != 0) |
652 S_02881C_VS_OUT_CCDIST1_VEC_ENA((clipdist_mask & 0xF0) != 0) |
653 S_02881C_VS_OUT_MISC_VEC_ENA(info->writes_psize ||
654 info->writes_edgeflag ||
655 info->writes_layer ||
656 info->writes_viewport_index) |
657 S_02881C_VS_OUT_MISC_SIDE_BUS_ENA(1) |
658 (sctx->queued.named.rasterizer->clip_plane_enable &
659 clipdist_mask));
660 radeon_set_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
661 sctx->queued.named.rasterizer->pa_cl_clip_cntl |
662 (clipdist_mask ? 0 :
663 sctx->queued.named.rasterizer->clip_plane_enable & SIX_BITS) |
664 S_028810_CLIP_DISABLE(window_space));
665
666 /* reuse needs to be set off if we write oViewport */
667 radeon_set_context_reg(cs, R_028AB4_VGT_REUSE_OFF,
668 S_028AB4_REUSE_OFF(info->writes_viewport_index));
669 }
670
671 /*
672 * inferred state between framebuffer and rasterizer
673 */
674 static void si_update_poly_offset_state(struct si_context *sctx)
675 {
676 struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
677
678 if (!rs || !rs->uses_poly_offset || !sctx->framebuffer.state.zsbuf)
679 return;
680
681 switch (sctx->framebuffer.state.zsbuf->texture->format) {
682 case PIPE_FORMAT_Z16_UNORM:
683 si_pm4_bind_state(sctx, poly_offset, &rs->pm4_poly_offset[0]);
684 break;
685 default: /* 24-bit */
686 si_pm4_bind_state(sctx, poly_offset, &rs->pm4_poly_offset[1]);
687 break;
688 case PIPE_FORMAT_Z32_FLOAT:
689 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
690 si_pm4_bind_state(sctx, poly_offset, &rs->pm4_poly_offset[2]);
691 break;
692 }
693 }
694
695 /*
696 * Rasterizer
697 */
698
699 static uint32_t si_translate_fill(uint32_t func)
700 {
701 switch(func) {
702 case PIPE_POLYGON_MODE_FILL:
703 return V_028814_X_DRAW_TRIANGLES;
704 case PIPE_POLYGON_MODE_LINE:
705 return V_028814_X_DRAW_LINES;
706 case PIPE_POLYGON_MODE_POINT:
707 return V_028814_X_DRAW_POINTS;
708 default:
709 assert(0);
710 return V_028814_X_DRAW_POINTS;
711 }
712 }
713
714 static void *si_create_rs_state(struct pipe_context *ctx,
715 const struct pipe_rasterizer_state *state)
716 {
717 struct si_state_rasterizer *rs = CALLOC_STRUCT(si_state_rasterizer);
718 struct si_pm4_state *pm4 = &rs->pm4;
719 unsigned tmp, i;
720 float psize_min, psize_max;
721
722 if (!rs) {
723 return NULL;
724 }
725
726 rs->scissor_enable = state->scissor;
727 rs->two_side = state->light_twoside;
728 rs->multisample_enable = state->multisample;
729 rs->force_persample_interp = state->force_persample_interp;
730 rs->clip_plane_enable = state->clip_plane_enable;
731 rs->line_stipple_enable = state->line_stipple_enable;
732 rs->poly_stipple_enable = state->poly_stipple_enable;
733 rs->line_smooth = state->line_smooth;
734 rs->poly_smooth = state->poly_smooth;
735 rs->uses_poly_offset = state->offset_point || state->offset_line ||
736 state->offset_tri;
737 rs->clamp_fragment_color = state->clamp_fragment_color;
738 rs->flatshade = state->flatshade;
739 rs->sprite_coord_enable = state->sprite_coord_enable;
740 rs->rasterizer_discard = state->rasterizer_discard;
741 rs->pa_sc_line_stipple = state->line_stipple_enable ?
742 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
743 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
744 rs->pa_cl_clip_cntl =
745 S_028810_PS_UCP_MODE(3) |
746 S_028810_DX_CLIP_SPACE_DEF(state->clip_halfz) |
747 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip) |
748 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip) |
749 S_028810_DX_RASTERIZATION_KILL(state->rasterizer_discard) |
750 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
751
752 si_pm4_set_reg(pm4, R_0286D4_SPI_INTERP_CONTROL_0,
753 S_0286D4_FLAT_SHADE_ENA(1) |
754 S_0286D4_PNT_SPRITE_ENA(1) |
755 S_0286D4_PNT_SPRITE_OVRD_X(V_0286D4_SPI_PNT_SPRITE_SEL_S) |
756 S_0286D4_PNT_SPRITE_OVRD_Y(V_0286D4_SPI_PNT_SPRITE_SEL_T) |
757 S_0286D4_PNT_SPRITE_OVRD_Z(V_0286D4_SPI_PNT_SPRITE_SEL_0) |
758 S_0286D4_PNT_SPRITE_OVRD_W(V_0286D4_SPI_PNT_SPRITE_SEL_1) |
759 S_0286D4_PNT_SPRITE_TOP_1(state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT));
760
761 /* point size 12.4 fixed point */
762 tmp = (unsigned)(state->point_size * 8.0);
763 si_pm4_set_reg(pm4, R_028A00_PA_SU_POINT_SIZE, S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
764
765 if (state->point_size_per_vertex) {
766 psize_min = util_get_min_point_size(state);
767 psize_max = 8192;
768 } else {
769 /* Force the point size to be as if the vertex output was disabled. */
770 psize_min = state->point_size;
771 psize_max = state->point_size;
772 }
773 /* Divide by two, because 0.5 = 1 pixel. */
774 si_pm4_set_reg(pm4, R_028A04_PA_SU_POINT_MINMAX,
775 S_028A04_MIN_SIZE(si_pack_float_12p4(psize_min/2)) |
776 S_028A04_MAX_SIZE(si_pack_float_12p4(psize_max/2)));
777
778 tmp = (unsigned)state->line_width * 8;
779 si_pm4_set_reg(pm4, R_028A08_PA_SU_LINE_CNTL, S_028A08_WIDTH(tmp));
780 si_pm4_set_reg(pm4, R_028A48_PA_SC_MODE_CNTL_0,
781 S_028A48_LINE_STIPPLE_ENABLE(state->line_stipple_enable) |
782 S_028A48_MSAA_ENABLE(state->multisample ||
783 state->poly_smooth ||
784 state->line_smooth) |
785 S_028A48_VPORT_SCISSOR_ENABLE(1));
786
787 si_pm4_set_reg(pm4, R_028BE4_PA_SU_VTX_CNTL,
788 S_028BE4_PIX_CENTER(state->half_pixel_center) |
789 S_028BE4_QUANT_MODE(V_028BE4_X_16_8_FIXED_POINT_1_256TH));
790
791 si_pm4_set_reg(pm4, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
792 si_pm4_set_reg(pm4, R_028814_PA_SU_SC_MODE_CNTL,
793 S_028814_PROVOKING_VTX_LAST(!state->flatshade_first) |
794 S_028814_CULL_FRONT((state->cull_face & PIPE_FACE_FRONT) ? 1 : 0) |
795 S_028814_CULL_BACK((state->cull_face & PIPE_FACE_BACK) ? 1 : 0) |
796 S_028814_FACE(!state->front_ccw) |
797 S_028814_POLY_OFFSET_FRONT_ENABLE(util_get_offset(state, state->fill_front)) |
798 S_028814_POLY_OFFSET_BACK_ENABLE(util_get_offset(state, state->fill_back)) |
799 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_point || state->offset_line) |
800 S_028814_POLY_MODE(state->fill_front != PIPE_POLYGON_MODE_FILL ||
801 state->fill_back != PIPE_POLYGON_MODE_FILL) |
802 S_028814_POLYMODE_FRONT_PTYPE(si_translate_fill(state->fill_front)) |
803 S_028814_POLYMODE_BACK_PTYPE(si_translate_fill(state->fill_back)));
804 si_pm4_set_reg(pm4, R_00B130_SPI_SHADER_USER_DATA_VS_0 +
805 SI_SGPR_VS_STATE_BITS * 4, state->clamp_vertex_color);
806
807 /* Precalculate polygon offset states for 16-bit, 24-bit, and 32-bit zbuffers. */
808 for (i = 0; i < 3; i++) {
809 struct si_pm4_state *pm4 = &rs->pm4_poly_offset[i];
810 float offset_units = state->offset_units;
811 float offset_scale = state->offset_scale * 16.0f;
812
813 switch (i) {
814 case 0: /* 16-bit zbuffer */
815 offset_units *= 4.0f;
816 break;
817 case 1: /* 24-bit zbuffer */
818 offset_units *= 2.0f;
819 break;
820 case 2: /* 32-bit zbuffer */
821 offset_units *= 1.0f;
822 break;
823 }
824
825 si_pm4_set_reg(pm4, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE,
826 fui(offset_scale));
827 si_pm4_set_reg(pm4, R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET,
828 fui(offset_units));
829 si_pm4_set_reg(pm4, R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE,
830 fui(offset_scale));
831 si_pm4_set_reg(pm4, R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET,
832 fui(offset_units));
833 }
834
835 return rs;
836 }
837
838 static void si_bind_rs_state(struct pipe_context *ctx, void *state)
839 {
840 struct si_context *sctx = (struct si_context *)ctx;
841 struct si_state_rasterizer *old_rs =
842 (struct si_state_rasterizer*)sctx->queued.named.rasterizer;
843 struct si_state_rasterizer *rs = (struct si_state_rasterizer *)state;
844
845 if (!state)
846 return;
847
848 if (sctx->framebuffer.nr_samples > 1 &&
849 (!old_rs || old_rs->multisample_enable != rs->multisample_enable))
850 si_mark_atom_dirty(sctx, &sctx->db_render_state);
851
852 r600_set_scissor_enable(&sctx->b, rs->scissor_enable);
853
854 si_pm4_bind_state(sctx, rasterizer, rs);
855 si_update_poly_offset_state(sctx);
856
857 si_mark_atom_dirty(sctx, &sctx->clip_regs);
858 }
859
860 static void si_delete_rs_state(struct pipe_context *ctx, void *state)
861 {
862 struct si_context *sctx = (struct si_context *)ctx;
863
864 if (sctx->queued.named.rasterizer == state)
865 si_pm4_bind_state(sctx, poly_offset, NULL);
866 si_pm4_delete_state(sctx, rasterizer, (struct si_state_rasterizer *)state);
867 }
868
869 /*
870 * infeered state between dsa and stencil ref
871 */
872 static void si_emit_stencil_ref(struct si_context *sctx, struct r600_atom *atom)
873 {
874 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
875 struct pipe_stencil_ref *ref = &sctx->stencil_ref.state;
876 struct si_dsa_stencil_ref_part *dsa = &sctx->stencil_ref.dsa_part;
877
878 radeon_set_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
879 radeon_emit(cs, S_028430_STENCILTESTVAL(ref->ref_value[0]) |
880 S_028430_STENCILMASK(dsa->valuemask[0]) |
881 S_028430_STENCILWRITEMASK(dsa->writemask[0]) |
882 S_028430_STENCILOPVAL(1));
883 radeon_emit(cs, S_028434_STENCILTESTVAL_BF(ref->ref_value[1]) |
884 S_028434_STENCILMASK_BF(dsa->valuemask[1]) |
885 S_028434_STENCILWRITEMASK_BF(dsa->writemask[1]) |
886 S_028434_STENCILOPVAL_BF(1));
887 }
888
889 static void si_set_stencil_ref(struct pipe_context *ctx,
890 const struct pipe_stencil_ref *state)
891 {
892 struct si_context *sctx = (struct si_context *)ctx;
893
894 if (memcmp(&sctx->stencil_ref.state, state, sizeof(*state)) == 0)
895 return;
896
897 sctx->stencil_ref.state = *state;
898 si_mark_atom_dirty(sctx, &sctx->stencil_ref.atom);
899 }
900
901
902 /*
903 * DSA
904 */
905
906 static uint32_t si_translate_stencil_op(int s_op)
907 {
908 switch (s_op) {
909 case PIPE_STENCIL_OP_KEEP:
910 return V_02842C_STENCIL_KEEP;
911 case PIPE_STENCIL_OP_ZERO:
912 return V_02842C_STENCIL_ZERO;
913 case PIPE_STENCIL_OP_REPLACE:
914 return V_02842C_STENCIL_REPLACE_TEST;
915 case PIPE_STENCIL_OP_INCR:
916 return V_02842C_STENCIL_ADD_CLAMP;
917 case PIPE_STENCIL_OP_DECR:
918 return V_02842C_STENCIL_SUB_CLAMP;
919 case PIPE_STENCIL_OP_INCR_WRAP:
920 return V_02842C_STENCIL_ADD_WRAP;
921 case PIPE_STENCIL_OP_DECR_WRAP:
922 return V_02842C_STENCIL_SUB_WRAP;
923 case PIPE_STENCIL_OP_INVERT:
924 return V_02842C_STENCIL_INVERT;
925 default:
926 R600_ERR("Unknown stencil op %d", s_op);
927 assert(0);
928 break;
929 }
930 return 0;
931 }
932
933 static void *si_create_dsa_state(struct pipe_context *ctx,
934 const struct pipe_depth_stencil_alpha_state *state)
935 {
936 struct si_state_dsa *dsa = CALLOC_STRUCT(si_state_dsa);
937 struct si_pm4_state *pm4 = &dsa->pm4;
938 unsigned db_depth_control;
939 uint32_t db_stencil_control = 0;
940
941 if (!dsa) {
942 return NULL;
943 }
944
945 dsa->stencil_ref.valuemask[0] = state->stencil[0].valuemask;
946 dsa->stencil_ref.valuemask[1] = state->stencil[1].valuemask;
947 dsa->stencil_ref.writemask[0] = state->stencil[0].writemask;
948 dsa->stencil_ref.writemask[1] = state->stencil[1].writemask;
949
950 db_depth_control = S_028800_Z_ENABLE(state->depth.enabled) |
951 S_028800_Z_WRITE_ENABLE(state->depth.writemask) |
952 S_028800_ZFUNC(state->depth.func) |
953 S_028800_DEPTH_BOUNDS_ENABLE(state->depth.bounds_test);
954
955 /* stencil */
956 if (state->stencil[0].enabled) {
957 db_depth_control |= S_028800_STENCIL_ENABLE(1);
958 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func);
959 db_stencil_control |= S_02842C_STENCILFAIL(si_translate_stencil_op(state->stencil[0].fail_op));
960 db_stencil_control |= S_02842C_STENCILZPASS(si_translate_stencil_op(state->stencil[0].zpass_op));
961 db_stencil_control |= S_02842C_STENCILZFAIL(si_translate_stencil_op(state->stencil[0].zfail_op));
962
963 if (state->stencil[1].enabled) {
964 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
965 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func);
966 db_stencil_control |= S_02842C_STENCILFAIL_BF(si_translate_stencil_op(state->stencil[1].fail_op));
967 db_stencil_control |= S_02842C_STENCILZPASS_BF(si_translate_stencil_op(state->stencil[1].zpass_op));
968 db_stencil_control |= S_02842C_STENCILZFAIL_BF(si_translate_stencil_op(state->stencil[1].zfail_op));
969 }
970 }
971
972 /* alpha */
973 if (state->alpha.enabled) {
974 dsa->alpha_func = state->alpha.func;
975
976 si_pm4_set_reg(pm4, R_00B030_SPI_SHADER_USER_DATA_PS_0 +
977 SI_SGPR_ALPHA_REF * 4, fui(state->alpha.ref_value));
978 } else {
979 dsa->alpha_func = PIPE_FUNC_ALWAYS;
980 }
981
982 si_pm4_set_reg(pm4, R_028800_DB_DEPTH_CONTROL, db_depth_control);
983 si_pm4_set_reg(pm4, R_02842C_DB_STENCIL_CONTROL, db_stencil_control);
984 if (state->depth.bounds_test) {
985 si_pm4_set_reg(pm4, R_028020_DB_DEPTH_BOUNDS_MIN, fui(state->depth.bounds_min));
986 si_pm4_set_reg(pm4, R_028024_DB_DEPTH_BOUNDS_MAX, fui(state->depth.bounds_max));
987 }
988
989 return dsa;
990 }
991
992 static void si_bind_dsa_state(struct pipe_context *ctx, void *state)
993 {
994 struct si_context *sctx = (struct si_context *)ctx;
995 struct si_state_dsa *dsa = state;
996
997 if (!state)
998 return;
999
1000 si_pm4_bind_state(sctx, dsa, dsa);
1001
1002 if (memcmp(&dsa->stencil_ref, &sctx->stencil_ref.dsa_part,
1003 sizeof(struct si_dsa_stencil_ref_part)) != 0) {
1004 sctx->stencil_ref.dsa_part = dsa->stencil_ref;
1005 si_mark_atom_dirty(sctx, &sctx->stencil_ref.atom);
1006 }
1007 }
1008
1009 static void si_delete_dsa_state(struct pipe_context *ctx, void *state)
1010 {
1011 struct si_context *sctx = (struct si_context *)ctx;
1012 si_pm4_delete_state(sctx, dsa, (struct si_state_dsa *)state);
1013 }
1014
1015 static void *si_create_db_flush_dsa(struct si_context *sctx)
1016 {
1017 struct pipe_depth_stencil_alpha_state dsa = {};
1018
1019 return sctx->b.b.create_depth_stencil_alpha_state(&sctx->b.b, &dsa);
1020 }
1021
1022 /* DB RENDER STATE */
1023
1024 static void si_set_active_query_state(struct pipe_context *ctx, boolean enable)
1025 {
1026 struct si_context *sctx = (struct si_context*)ctx;
1027
1028 /* Pipeline stat & streamout queries. */
1029 if (enable) {
1030 sctx->b.flags &= ~R600_CONTEXT_STOP_PIPELINE_STATS;
1031 sctx->b.flags |= R600_CONTEXT_START_PIPELINE_STATS;
1032 } else {
1033 sctx->b.flags &= ~R600_CONTEXT_START_PIPELINE_STATS;
1034 sctx->b.flags |= R600_CONTEXT_STOP_PIPELINE_STATS;
1035 }
1036
1037 /* Occlusion queries. */
1038 if (sctx->occlusion_queries_disabled != !enable) {
1039 sctx->occlusion_queries_disabled = !enable;
1040 si_mark_atom_dirty(sctx, &sctx->db_render_state);
1041 }
1042 }
1043
1044 static void si_set_occlusion_query_state(struct pipe_context *ctx, bool enable)
1045 {
1046 struct si_context *sctx = (struct si_context*)ctx;
1047
1048 si_mark_atom_dirty(sctx, &sctx->db_render_state);
1049 }
1050
1051 static void si_emit_db_render_state(struct si_context *sctx, struct r600_atom *state)
1052 {
1053 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
1054 struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
1055 unsigned db_shader_control;
1056
1057 radeon_set_context_reg_seq(cs, R_028000_DB_RENDER_CONTROL, 2);
1058
1059 /* DB_RENDER_CONTROL */
1060 if (sctx->dbcb_depth_copy_enabled ||
1061 sctx->dbcb_stencil_copy_enabled) {
1062 radeon_emit(cs,
1063 S_028000_DEPTH_COPY(sctx->dbcb_depth_copy_enabled) |
1064 S_028000_STENCIL_COPY(sctx->dbcb_stencil_copy_enabled) |
1065 S_028000_COPY_CENTROID(1) |
1066 S_028000_COPY_SAMPLE(sctx->dbcb_copy_sample));
1067 } else if (sctx->db_flush_depth_inplace || sctx->db_flush_stencil_inplace) {
1068 radeon_emit(cs,
1069 S_028000_DEPTH_COMPRESS_DISABLE(sctx->db_flush_depth_inplace) |
1070 S_028000_STENCIL_COMPRESS_DISABLE(sctx->db_flush_stencil_inplace));
1071 } else {
1072 radeon_emit(cs,
1073 S_028000_DEPTH_CLEAR_ENABLE(sctx->db_depth_clear) |
1074 S_028000_STENCIL_CLEAR_ENABLE(sctx->db_stencil_clear));
1075 }
1076
1077 /* DB_COUNT_CONTROL (occlusion queries) */
1078 if (sctx->b.num_occlusion_queries > 0 &&
1079 !sctx->occlusion_queries_disabled) {
1080 bool perfect = sctx->b.num_perfect_occlusion_queries > 0;
1081
1082 if (sctx->b.chip_class >= CIK) {
1083 radeon_emit(cs,
1084 S_028004_PERFECT_ZPASS_COUNTS(perfect) |
1085 S_028004_SAMPLE_RATE(sctx->framebuffer.log_samples) |
1086 S_028004_ZPASS_ENABLE(1) |
1087 S_028004_SLICE_EVEN_ENABLE(1) |
1088 S_028004_SLICE_ODD_ENABLE(1));
1089 } else {
1090 radeon_emit(cs,
1091 S_028004_PERFECT_ZPASS_COUNTS(perfect) |
1092 S_028004_SAMPLE_RATE(sctx->framebuffer.log_samples));
1093 }
1094 } else {
1095 /* Disable occlusion queries. */
1096 if (sctx->b.chip_class >= CIK) {
1097 radeon_emit(cs, 0);
1098 } else {
1099 radeon_emit(cs, S_028004_ZPASS_INCREMENT_DISABLE(1));
1100 }
1101 }
1102
1103 /* DB_RENDER_OVERRIDE2 */
1104 radeon_set_context_reg(cs, R_028010_DB_RENDER_OVERRIDE2,
1105 S_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION(sctx->db_depth_disable_expclear) |
1106 S_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION(sctx->db_stencil_disable_expclear) |
1107 S_028010_DECOMPRESS_Z_ON_FLUSH(sctx->framebuffer.nr_samples >= 4));
1108
1109 db_shader_control = S_02880C_ALPHA_TO_MASK_DISABLE(sctx->framebuffer.cb0_is_integer) |
1110 sctx->ps_db_shader_control;
1111
1112 /* Bug workaround for smoothing (overrasterization) on SI. */
1113 if (sctx->b.chip_class == SI && sctx->smoothing_enabled) {
1114 db_shader_control &= C_02880C_Z_ORDER;
1115 db_shader_control |= S_02880C_Z_ORDER(V_02880C_LATE_Z);
1116 }
1117
1118 /* Disable the gl_SampleMask fragment shader output if MSAA is disabled. */
1119 if (sctx->framebuffer.nr_samples <= 1 || (rs && !rs->multisample_enable))
1120 db_shader_control &= C_02880C_MASK_EXPORT_ENABLE;
1121
1122 if (sctx->b.family == CHIP_STONEY &&
1123 sctx->screen->b.debug_flags & DBG_NO_RB_PLUS)
1124 db_shader_control |= S_02880C_DUAL_QUAD_DISABLE(1);
1125
1126 radeon_set_context_reg(cs, R_02880C_DB_SHADER_CONTROL,
1127 db_shader_control);
1128 }
1129
1130 /*
1131 * format translation
1132 */
1133 static uint32_t si_translate_colorformat(enum pipe_format format)
1134 {
1135 const struct util_format_description *desc = util_format_description(format);
1136
1137 #define HAS_SIZE(x,y,z,w) \
1138 (desc->channel[0].size == (x) && desc->channel[1].size == (y) && \
1139 desc->channel[2].size == (z) && desc->channel[3].size == (w))
1140
1141 if (format == PIPE_FORMAT_R11G11B10_FLOAT) /* isn't plain */
1142 return V_028C70_COLOR_10_11_11;
1143
1144 if (desc->layout != UTIL_FORMAT_LAYOUT_PLAIN)
1145 return V_028C70_COLOR_INVALID;
1146
1147 /* hw cannot support mixed formats (except depth/stencil, since
1148 * stencil is not written to). */
1149 if (desc->is_mixed && desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS)
1150 return V_028C70_COLOR_INVALID;
1151
1152 switch (desc->nr_channels) {
1153 case 1:
1154 switch (desc->channel[0].size) {
1155 case 8:
1156 return V_028C70_COLOR_8;
1157 case 16:
1158 return V_028C70_COLOR_16;
1159 case 32:
1160 return V_028C70_COLOR_32;
1161 }
1162 break;
1163 case 2:
1164 if (desc->channel[0].size == desc->channel[1].size) {
1165 switch (desc->channel[0].size) {
1166 case 8:
1167 return V_028C70_COLOR_8_8;
1168 case 16:
1169 return V_028C70_COLOR_16_16;
1170 case 32:
1171 return V_028C70_COLOR_32_32;
1172 }
1173 } else if (HAS_SIZE(8,24,0,0)) {
1174 return V_028C70_COLOR_24_8;
1175 } else if (HAS_SIZE(24,8,0,0)) {
1176 return V_028C70_COLOR_8_24;
1177 }
1178 break;
1179 case 3:
1180 if (HAS_SIZE(5,6,5,0)) {
1181 return V_028C70_COLOR_5_6_5;
1182 } else if (HAS_SIZE(32,8,24,0)) {
1183 return V_028C70_COLOR_X24_8_32_FLOAT;
1184 }
1185 break;
1186 case 4:
1187 if (desc->channel[0].size == desc->channel[1].size &&
1188 desc->channel[0].size == desc->channel[2].size &&
1189 desc->channel[0].size == desc->channel[3].size) {
1190 switch (desc->channel[0].size) {
1191 case 4:
1192 return V_028C70_COLOR_4_4_4_4;
1193 case 8:
1194 return V_028C70_COLOR_8_8_8_8;
1195 case 16:
1196 return V_028C70_COLOR_16_16_16_16;
1197 case 32:
1198 return V_028C70_COLOR_32_32_32_32;
1199 }
1200 } else if (HAS_SIZE(5,5,5,1)) {
1201 return V_028C70_COLOR_1_5_5_5;
1202 } else if (HAS_SIZE(10,10,10,2)) {
1203 return V_028C70_COLOR_2_10_10_10;
1204 }
1205 break;
1206 }
1207 return V_028C70_COLOR_INVALID;
1208 }
1209
1210 static uint32_t si_colorformat_endian_swap(uint32_t colorformat)
1211 {
1212 if (SI_BIG_ENDIAN) {
1213 switch(colorformat) {
1214 /* 8-bit buffers. */
1215 case V_028C70_COLOR_8:
1216 return V_028C70_ENDIAN_NONE;
1217
1218 /* 16-bit buffers. */
1219 case V_028C70_COLOR_5_6_5:
1220 case V_028C70_COLOR_1_5_5_5:
1221 case V_028C70_COLOR_4_4_4_4:
1222 case V_028C70_COLOR_16:
1223 case V_028C70_COLOR_8_8:
1224 return V_028C70_ENDIAN_8IN16;
1225
1226 /* 32-bit buffers. */
1227 case V_028C70_COLOR_8_8_8_8:
1228 case V_028C70_COLOR_2_10_10_10:
1229 case V_028C70_COLOR_8_24:
1230 case V_028C70_COLOR_24_8:
1231 case V_028C70_COLOR_16_16:
1232 return V_028C70_ENDIAN_8IN32;
1233
1234 /* 64-bit buffers. */
1235 case V_028C70_COLOR_16_16_16_16:
1236 return V_028C70_ENDIAN_8IN16;
1237
1238 case V_028C70_COLOR_32_32:
1239 return V_028C70_ENDIAN_8IN32;
1240
1241 /* 128-bit buffers. */
1242 case V_028C70_COLOR_32_32_32_32:
1243 return V_028C70_ENDIAN_8IN32;
1244 default:
1245 return V_028C70_ENDIAN_NONE; /* Unsupported. */
1246 }
1247 } else {
1248 return V_028C70_ENDIAN_NONE;
1249 }
1250 }
1251
1252 static uint32_t si_translate_dbformat(enum pipe_format format)
1253 {
1254 switch (format) {
1255 case PIPE_FORMAT_Z16_UNORM:
1256 return V_028040_Z_16;
1257 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1258 case PIPE_FORMAT_X8Z24_UNORM:
1259 case PIPE_FORMAT_Z24X8_UNORM:
1260 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1261 return V_028040_Z_24; /* deprecated on SI */
1262 case PIPE_FORMAT_Z32_FLOAT:
1263 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
1264 return V_028040_Z_32_FLOAT;
1265 default:
1266 return V_028040_Z_INVALID;
1267 }
1268 }
1269
1270 /*
1271 * Texture translation
1272 */
1273
1274 static uint32_t si_translate_texformat(struct pipe_screen *screen,
1275 enum pipe_format format,
1276 const struct util_format_description *desc,
1277 int first_non_void)
1278 {
1279 struct si_screen *sscreen = (struct si_screen*)screen;
1280 bool enable_compressed_formats = (sscreen->b.info.drm_major == 2 &&
1281 sscreen->b.info.drm_minor >= 31) ||
1282 sscreen->b.info.drm_major == 3;
1283 boolean uniform = TRUE;
1284 int i;
1285
1286 /* Colorspace (return non-RGB formats directly). */
1287 switch (desc->colorspace) {
1288 /* Depth stencil formats */
1289 case UTIL_FORMAT_COLORSPACE_ZS:
1290 switch (format) {
1291 case PIPE_FORMAT_Z16_UNORM:
1292 return V_008F14_IMG_DATA_FORMAT_16;
1293 case PIPE_FORMAT_X24S8_UINT:
1294 case PIPE_FORMAT_Z24X8_UNORM:
1295 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1296 return V_008F14_IMG_DATA_FORMAT_8_24;
1297 case PIPE_FORMAT_X8Z24_UNORM:
1298 case PIPE_FORMAT_S8X24_UINT:
1299 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1300 return V_008F14_IMG_DATA_FORMAT_24_8;
1301 case PIPE_FORMAT_S8_UINT:
1302 return V_008F14_IMG_DATA_FORMAT_8;
1303 case PIPE_FORMAT_Z32_FLOAT:
1304 return V_008F14_IMG_DATA_FORMAT_32;
1305 case PIPE_FORMAT_X32_S8X24_UINT:
1306 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
1307 return V_008F14_IMG_DATA_FORMAT_X24_8_32;
1308 default:
1309 goto out_unknown;
1310 }
1311
1312 case UTIL_FORMAT_COLORSPACE_YUV:
1313 goto out_unknown; /* TODO */
1314
1315 case UTIL_FORMAT_COLORSPACE_SRGB:
1316 if (desc->nr_channels != 4 && desc->nr_channels != 1)
1317 goto out_unknown;
1318 break;
1319
1320 default:
1321 break;
1322 }
1323
1324 if (desc->layout == UTIL_FORMAT_LAYOUT_RGTC) {
1325 if (!enable_compressed_formats)
1326 goto out_unknown;
1327
1328 switch (format) {
1329 case PIPE_FORMAT_RGTC1_SNORM:
1330 case PIPE_FORMAT_LATC1_SNORM:
1331 case PIPE_FORMAT_RGTC1_UNORM:
1332 case PIPE_FORMAT_LATC1_UNORM:
1333 return V_008F14_IMG_DATA_FORMAT_BC4;
1334 case PIPE_FORMAT_RGTC2_SNORM:
1335 case PIPE_FORMAT_LATC2_SNORM:
1336 case PIPE_FORMAT_RGTC2_UNORM:
1337 case PIPE_FORMAT_LATC2_UNORM:
1338 return V_008F14_IMG_DATA_FORMAT_BC5;
1339 default:
1340 goto out_unknown;
1341 }
1342 }
1343
1344 if (desc->layout == UTIL_FORMAT_LAYOUT_ETC &&
1345 sscreen->b.family == CHIP_STONEY) {
1346 switch (format) {
1347 case PIPE_FORMAT_ETC1_RGB8:
1348 case PIPE_FORMAT_ETC2_RGB8:
1349 case PIPE_FORMAT_ETC2_SRGB8:
1350 return V_008F14_IMG_DATA_FORMAT_ETC2_RGB;
1351 case PIPE_FORMAT_ETC2_RGB8A1:
1352 case PIPE_FORMAT_ETC2_SRGB8A1:
1353 return V_008F14_IMG_DATA_FORMAT_ETC2_RGBA1;
1354 case PIPE_FORMAT_ETC2_RGBA8:
1355 case PIPE_FORMAT_ETC2_SRGBA8:
1356 return V_008F14_IMG_DATA_FORMAT_ETC2_RGBA;
1357 case PIPE_FORMAT_ETC2_R11_UNORM:
1358 case PIPE_FORMAT_ETC2_R11_SNORM:
1359 return V_008F14_IMG_DATA_FORMAT_ETC2_R;
1360 case PIPE_FORMAT_ETC2_RG11_UNORM:
1361 case PIPE_FORMAT_ETC2_RG11_SNORM:
1362 return V_008F14_IMG_DATA_FORMAT_ETC2_RG;
1363 default:
1364 goto out_unknown;
1365 }
1366 }
1367
1368 if (desc->layout == UTIL_FORMAT_LAYOUT_BPTC) {
1369 if (!enable_compressed_formats)
1370 goto out_unknown;
1371
1372 switch (format) {
1373 case PIPE_FORMAT_BPTC_RGBA_UNORM:
1374 case PIPE_FORMAT_BPTC_SRGBA:
1375 return V_008F14_IMG_DATA_FORMAT_BC7;
1376 case PIPE_FORMAT_BPTC_RGB_FLOAT:
1377 case PIPE_FORMAT_BPTC_RGB_UFLOAT:
1378 return V_008F14_IMG_DATA_FORMAT_BC6;
1379 default:
1380 goto out_unknown;
1381 }
1382 }
1383
1384 if (desc->layout == UTIL_FORMAT_LAYOUT_SUBSAMPLED) {
1385 switch (format) {
1386 case PIPE_FORMAT_R8G8_B8G8_UNORM:
1387 case PIPE_FORMAT_G8R8_B8R8_UNORM:
1388 return V_008F14_IMG_DATA_FORMAT_GB_GR;
1389 case PIPE_FORMAT_G8R8_G8B8_UNORM:
1390 case PIPE_FORMAT_R8G8_R8B8_UNORM:
1391 return V_008F14_IMG_DATA_FORMAT_BG_RG;
1392 default:
1393 goto out_unknown;
1394 }
1395 }
1396
1397 if (desc->layout == UTIL_FORMAT_LAYOUT_S3TC) {
1398 if (!enable_compressed_formats)
1399 goto out_unknown;
1400
1401 if (!util_format_s3tc_enabled) {
1402 goto out_unknown;
1403 }
1404
1405 switch (format) {
1406 case PIPE_FORMAT_DXT1_RGB:
1407 case PIPE_FORMAT_DXT1_RGBA:
1408 case PIPE_FORMAT_DXT1_SRGB:
1409 case PIPE_FORMAT_DXT1_SRGBA:
1410 return V_008F14_IMG_DATA_FORMAT_BC1;
1411 case PIPE_FORMAT_DXT3_RGBA:
1412 case PIPE_FORMAT_DXT3_SRGBA:
1413 return V_008F14_IMG_DATA_FORMAT_BC2;
1414 case PIPE_FORMAT_DXT5_RGBA:
1415 case PIPE_FORMAT_DXT5_SRGBA:
1416 return V_008F14_IMG_DATA_FORMAT_BC3;
1417 default:
1418 goto out_unknown;
1419 }
1420 }
1421
1422 if (format == PIPE_FORMAT_R9G9B9E5_FLOAT) {
1423 return V_008F14_IMG_DATA_FORMAT_5_9_9_9;
1424 } else if (format == PIPE_FORMAT_R11G11B10_FLOAT) {
1425 return V_008F14_IMG_DATA_FORMAT_10_11_11;
1426 }
1427
1428 /* R8G8Bx_SNORM - TODO CxV8U8 */
1429
1430 /* hw cannot support mixed formats (except depth/stencil, since only
1431 * depth is read).*/
1432 if (desc->is_mixed && desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS)
1433 goto out_unknown;
1434
1435 /* See whether the components are of the same size. */
1436 for (i = 1; i < desc->nr_channels; i++) {
1437 uniform = uniform && desc->channel[0].size == desc->channel[i].size;
1438 }
1439
1440 /* Non-uniform formats. */
1441 if (!uniform) {
1442 switch(desc->nr_channels) {
1443 case 3:
1444 if (desc->channel[0].size == 5 &&
1445 desc->channel[1].size == 6 &&
1446 desc->channel[2].size == 5) {
1447 return V_008F14_IMG_DATA_FORMAT_5_6_5;
1448 }
1449 goto out_unknown;
1450 case 4:
1451 if (desc->channel[0].size == 5 &&
1452 desc->channel[1].size == 5 &&
1453 desc->channel[2].size == 5 &&
1454 desc->channel[3].size == 1) {
1455 return V_008F14_IMG_DATA_FORMAT_1_5_5_5;
1456 }
1457 if (desc->channel[0].size == 10 &&
1458 desc->channel[1].size == 10 &&
1459 desc->channel[2].size == 10 &&
1460 desc->channel[3].size == 2) {
1461 return V_008F14_IMG_DATA_FORMAT_2_10_10_10;
1462 }
1463 goto out_unknown;
1464 }
1465 goto out_unknown;
1466 }
1467
1468 if (first_non_void < 0 || first_non_void > 3)
1469 goto out_unknown;
1470
1471 /* uniform formats */
1472 switch (desc->channel[first_non_void].size) {
1473 case 4:
1474 switch (desc->nr_channels) {
1475 #if 0 /* Not supported for render targets */
1476 case 2:
1477 return V_008F14_IMG_DATA_FORMAT_4_4;
1478 #endif
1479 case 4:
1480 return V_008F14_IMG_DATA_FORMAT_4_4_4_4;
1481 }
1482 break;
1483 case 8:
1484 switch (desc->nr_channels) {
1485 case 1:
1486 return V_008F14_IMG_DATA_FORMAT_8;
1487 case 2:
1488 return V_008F14_IMG_DATA_FORMAT_8_8;
1489 case 4:
1490 return V_008F14_IMG_DATA_FORMAT_8_8_8_8;
1491 }
1492 break;
1493 case 16:
1494 switch (desc->nr_channels) {
1495 case 1:
1496 return V_008F14_IMG_DATA_FORMAT_16;
1497 case 2:
1498 return V_008F14_IMG_DATA_FORMAT_16_16;
1499 case 4:
1500 return V_008F14_IMG_DATA_FORMAT_16_16_16_16;
1501 }
1502 break;
1503 case 32:
1504 switch (desc->nr_channels) {
1505 case 1:
1506 return V_008F14_IMG_DATA_FORMAT_32;
1507 case 2:
1508 return V_008F14_IMG_DATA_FORMAT_32_32;
1509 #if 0 /* Not supported for render targets */
1510 case 3:
1511 return V_008F14_IMG_DATA_FORMAT_32_32_32;
1512 #endif
1513 case 4:
1514 return V_008F14_IMG_DATA_FORMAT_32_32_32_32;
1515 }
1516 }
1517
1518 out_unknown:
1519 /* R600_ERR("Unable to handle texformat %d %s\n", format, util_format_name(format)); */
1520 return ~0;
1521 }
1522
1523 static unsigned si_tex_wrap(unsigned wrap)
1524 {
1525 switch (wrap) {
1526 default:
1527 case PIPE_TEX_WRAP_REPEAT:
1528 return V_008F30_SQ_TEX_WRAP;
1529 case PIPE_TEX_WRAP_CLAMP:
1530 return V_008F30_SQ_TEX_CLAMP_HALF_BORDER;
1531 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
1532 return V_008F30_SQ_TEX_CLAMP_LAST_TEXEL;
1533 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
1534 return V_008F30_SQ_TEX_CLAMP_BORDER;
1535 case PIPE_TEX_WRAP_MIRROR_REPEAT:
1536 return V_008F30_SQ_TEX_MIRROR;
1537 case PIPE_TEX_WRAP_MIRROR_CLAMP:
1538 return V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
1539 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
1540 return V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
1541 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
1542 return V_008F30_SQ_TEX_MIRROR_ONCE_BORDER;
1543 }
1544 }
1545
1546 static unsigned si_tex_mipfilter(unsigned filter)
1547 {
1548 switch (filter) {
1549 case PIPE_TEX_MIPFILTER_NEAREST:
1550 return V_008F38_SQ_TEX_Z_FILTER_POINT;
1551 case PIPE_TEX_MIPFILTER_LINEAR:
1552 return V_008F38_SQ_TEX_Z_FILTER_LINEAR;
1553 default:
1554 case PIPE_TEX_MIPFILTER_NONE:
1555 return V_008F38_SQ_TEX_Z_FILTER_NONE;
1556 }
1557 }
1558
1559 static unsigned si_tex_compare(unsigned compare)
1560 {
1561 switch (compare) {
1562 default:
1563 case PIPE_FUNC_NEVER:
1564 return V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER;
1565 case PIPE_FUNC_LESS:
1566 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESS;
1567 case PIPE_FUNC_EQUAL:
1568 return V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL;
1569 case PIPE_FUNC_LEQUAL:
1570 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
1571 case PIPE_FUNC_GREATER:
1572 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER;
1573 case PIPE_FUNC_NOTEQUAL:
1574 return V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
1575 case PIPE_FUNC_GEQUAL:
1576 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
1577 case PIPE_FUNC_ALWAYS:
1578 return V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS;
1579 }
1580 }
1581
1582 static unsigned si_tex_dim(unsigned res_target, unsigned view_target,
1583 unsigned nr_samples)
1584 {
1585 if (view_target == PIPE_TEXTURE_CUBE ||
1586 view_target == PIPE_TEXTURE_CUBE_ARRAY)
1587 res_target = view_target;
1588
1589 switch (res_target) {
1590 default:
1591 case PIPE_TEXTURE_1D:
1592 return V_008F1C_SQ_RSRC_IMG_1D;
1593 case PIPE_TEXTURE_1D_ARRAY:
1594 return V_008F1C_SQ_RSRC_IMG_1D_ARRAY;
1595 case PIPE_TEXTURE_2D:
1596 case PIPE_TEXTURE_RECT:
1597 return nr_samples > 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA :
1598 V_008F1C_SQ_RSRC_IMG_2D;
1599 case PIPE_TEXTURE_2D_ARRAY:
1600 return nr_samples > 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY :
1601 V_008F1C_SQ_RSRC_IMG_2D_ARRAY;
1602 case PIPE_TEXTURE_3D:
1603 return V_008F1C_SQ_RSRC_IMG_3D;
1604 case PIPE_TEXTURE_CUBE:
1605 case PIPE_TEXTURE_CUBE_ARRAY:
1606 return V_008F1C_SQ_RSRC_IMG_CUBE;
1607 }
1608 }
1609
1610 /*
1611 * Format support testing
1612 */
1613
1614 static bool si_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
1615 {
1616 return si_translate_texformat(screen, format, util_format_description(format),
1617 util_format_get_first_non_void_channel(format)) != ~0U;
1618 }
1619
1620 static uint32_t si_translate_buffer_dataformat(struct pipe_screen *screen,
1621 const struct util_format_description *desc,
1622 int first_non_void)
1623 {
1624 unsigned type;
1625 int i;
1626
1627 if (desc->format == PIPE_FORMAT_R11G11B10_FLOAT)
1628 return V_008F0C_BUF_DATA_FORMAT_10_11_11;
1629
1630 assert(first_non_void >= 0);
1631 type = desc->channel[first_non_void].type;
1632
1633 if (type == UTIL_FORMAT_TYPE_FIXED)
1634 return V_008F0C_BUF_DATA_FORMAT_INVALID;
1635
1636 if (desc->nr_channels == 4 &&
1637 desc->channel[0].size == 10 &&
1638 desc->channel[1].size == 10 &&
1639 desc->channel[2].size == 10 &&
1640 desc->channel[3].size == 2)
1641 return V_008F0C_BUF_DATA_FORMAT_2_10_10_10;
1642
1643 /* See whether the components are of the same size. */
1644 for (i = 0; i < desc->nr_channels; i++) {
1645 if (desc->channel[first_non_void].size != desc->channel[i].size)
1646 return V_008F0C_BUF_DATA_FORMAT_INVALID;
1647 }
1648
1649 switch (desc->channel[first_non_void].size) {
1650 case 8:
1651 switch (desc->nr_channels) {
1652 case 1:
1653 return V_008F0C_BUF_DATA_FORMAT_8;
1654 case 2:
1655 return V_008F0C_BUF_DATA_FORMAT_8_8;
1656 case 3:
1657 case 4:
1658 return V_008F0C_BUF_DATA_FORMAT_8_8_8_8;
1659 }
1660 break;
1661 case 16:
1662 switch (desc->nr_channels) {
1663 case 1:
1664 return V_008F0C_BUF_DATA_FORMAT_16;
1665 case 2:
1666 return V_008F0C_BUF_DATA_FORMAT_16_16;
1667 case 3:
1668 case 4:
1669 return V_008F0C_BUF_DATA_FORMAT_16_16_16_16;
1670 }
1671 break;
1672 case 32:
1673 /* From the Southern Islands ISA documentation about MTBUF:
1674 * 'Memory reads of data in memory that is 32 or 64 bits do not
1675 * undergo any format conversion.'
1676 */
1677 if (type != UTIL_FORMAT_TYPE_FLOAT &&
1678 !desc->channel[first_non_void].pure_integer)
1679 return V_008F0C_BUF_DATA_FORMAT_INVALID;
1680
1681 switch (desc->nr_channels) {
1682 case 1:
1683 return V_008F0C_BUF_DATA_FORMAT_32;
1684 case 2:
1685 return V_008F0C_BUF_DATA_FORMAT_32_32;
1686 case 3:
1687 return V_008F0C_BUF_DATA_FORMAT_32_32_32;
1688 case 4:
1689 return V_008F0C_BUF_DATA_FORMAT_32_32_32_32;
1690 }
1691 break;
1692 }
1693
1694 return V_008F0C_BUF_DATA_FORMAT_INVALID;
1695 }
1696
1697 static uint32_t si_translate_buffer_numformat(struct pipe_screen *screen,
1698 const struct util_format_description *desc,
1699 int first_non_void)
1700 {
1701 if (desc->format == PIPE_FORMAT_R11G11B10_FLOAT)
1702 return V_008F0C_BUF_NUM_FORMAT_FLOAT;
1703
1704 assert(first_non_void >= 0);
1705
1706 switch (desc->channel[first_non_void].type) {
1707 case UTIL_FORMAT_TYPE_SIGNED:
1708 if (desc->channel[first_non_void].normalized)
1709 return V_008F0C_BUF_NUM_FORMAT_SNORM;
1710 else if (desc->channel[first_non_void].pure_integer)
1711 return V_008F0C_BUF_NUM_FORMAT_SINT;
1712 else
1713 return V_008F0C_BUF_NUM_FORMAT_SSCALED;
1714 break;
1715 case UTIL_FORMAT_TYPE_UNSIGNED:
1716 if (desc->channel[first_non_void].normalized)
1717 return V_008F0C_BUF_NUM_FORMAT_UNORM;
1718 else if (desc->channel[first_non_void].pure_integer)
1719 return V_008F0C_BUF_NUM_FORMAT_UINT;
1720 else
1721 return V_008F0C_BUF_NUM_FORMAT_USCALED;
1722 break;
1723 case UTIL_FORMAT_TYPE_FLOAT:
1724 default:
1725 return V_008F0C_BUF_NUM_FORMAT_FLOAT;
1726 }
1727 }
1728
1729 static bool si_is_vertex_format_supported(struct pipe_screen *screen, enum pipe_format format)
1730 {
1731 const struct util_format_description *desc;
1732 int first_non_void;
1733 unsigned data_format;
1734
1735 desc = util_format_description(format);
1736 first_non_void = util_format_get_first_non_void_channel(format);
1737 data_format = si_translate_buffer_dataformat(screen, desc, first_non_void);
1738 return data_format != V_008F0C_BUF_DATA_FORMAT_INVALID;
1739 }
1740
1741 static bool si_is_colorbuffer_format_supported(enum pipe_format format)
1742 {
1743 return si_translate_colorformat(format) != V_028C70_COLOR_INVALID &&
1744 r600_translate_colorswap(format, FALSE) != ~0U;
1745 }
1746
1747 static bool si_is_zs_format_supported(enum pipe_format format)
1748 {
1749 return si_translate_dbformat(format) != V_028040_Z_INVALID;
1750 }
1751
1752 boolean si_is_format_supported(struct pipe_screen *screen,
1753 enum pipe_format format,
1754 enum pipe_texture_target target,
1755 unsigned sample_count,
1756 unsigned usage)
1757 {
1758 unsigned retval = 0;
1759
1760 if (target >= PIPE_MAX_TEXTURE_TYPES) {
1761 R600_ERR("r600: unsupported texture type %d\n", target);
1762 return FALSE;
1763 }
1764
1765 if (!util_format_is_supported(format, usage))
1766 return FALSE;
1767
1768 if (sample_count > 1) {
1769 if (!screen->get_param(screen, PIPE_CAP_TEXTURE_MULTISAMPLE))
1770 return FALSE;
1771
1772 switch (sample_count) {
1773 case 2:
1774 case 4:
1775 case 8:
1776 break;
1777 case 16:
1778 if (format == PIPE_FORMAT_NONE)
1779 return TRUE;
1780 else
1781 return FALSE;
1782 default:
1783 return FALSE;
1784 }
1785 }
1786
1787 if (usage & PIPE_BIND_SAMPLER_VIEW) {
1788 if (target == PIPE_BUFFER) {
1789 if (si_is_vertex_format_supported(screen, format))
1790 retval |= PIPE_BIND_SAMPLER_VIEW;
1791 } else {
1792 if (si_is_sampler_format_supported(screen, format))
1793 retval |= PIPE_BIND_SAMPLER_VIEW;
1794 }
1795 }
1796
1797 if ((usage & (PIPE_BIND_RENDER_TARGET |
1798 PIPE_BIND_DISPLAY_TARGET |
1799 PIPE_BIND_SCANOUT |
1800 PIPE_BIND_SHARED |
1801 PIPE_BIND_BLENDABLE)) &&
1802 si_is_colorbuffer_format_supported(format)) {
1803 retval |= usage &
1804 (PIPE_BIND_RENDER_TARGET |
1805 PIPE_BIND_DISPLAY_TARGET |
1806 PIPE_BIND_SCANOUT |
1807 PIPE_BIND_SHARED);
1808 if (!util_format_is_pure_integer(format) &&
1809 !util_format_is_depth_or_stencil(format))
1810 retval |= usage & PIPE_BIND_BLENDABLE;
1811 }
1812
1813 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
1814 si_is_zs_format_supported(format)) {
1815 retval |= PIPE_BIND_DEPTH_STENCIL;
1816 }
1817
1818 if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
1819 si_is_vertex_format_supported(screen, format)) {
1820 retval |= PIPE_BIND_VERTEX_BUFFER;
1821 }
1822
1823 if (usage & PIPE_BIND_TRANSFER_READ)
1824 retval |= PIPE_BIND_TRANSFER_READ;
1825 if (usage & PIPE_BIND_TRANSFER_WRITE)
1826 retval |= PIPE_BIND_TRANSFER_WRITE;
1827
1828 if ((usage & PIPE_BIND_LINEAR) &&
1829 !util_format_is_compressed(format) &&
1830 !(usage & PIPE_BIND_DEPTH_STENCIL))
1831 retval |= PIPE_BIND_LINEAR;
1832
1833 return retval == usage;
1834 }
1835
1836 /*
1837 * framebuffer handling
1838 */
1839
1840 static void si_choose_spi_color_formats(struct r600_surface *surf,
1841 unsigned format, unsigned swap,
1842 unsigned ntype, bool is_depth)
1843 {
1844 /* Alpha is needed for alpha-to-coverage.
1845 * Blending may be with or without alpha.
1846 */
1847 unsigned normal = 0; /* most optimal, may not support blending or export alpha */
1848 unsigned alpha = 0; /* exports alpha, but may not support blending */
1849 unsigned blend = 0; /* supports blending, but may not export alpha */
1850 unsigned blend_alpha = 0; /* least optimal, supports blending and exports alpha */
1851
1852 /* Choose the SPI color formats. These are required values for Stoney/RB+.
1853 * Other chips have multiple choices, though they are not necessarily better.
1854 */
1855 switch (format) {
1856 case V_028C70_COLOR_5_6_5:
1857 case V_028C70_COLOR_1_5_5_5:
1858 case V_028C70_COLOR_5_5_5_1:
1859 case V_028C70_COLOR_4_4_4_4:
1860 case V_028C70_COLOR_10_11_11:
1861 case V_028C70_COLOR_11_11_10:
1862 case V_028C70_COLOR_8:
1863 case V_028C70_COLOR_8_8:
1864 case V_028C70_COLOR_8_8_8_8:
1865 case V_028C70_COLOR_10_10_10_2:
1866 case V_028C70_COLOR_2_10_10_10:
1867 if (ntype == V_028C70_NUMBER_UINT)
1868 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_UINT16_ABGR;
1869 else if (ntype == V_028C70_NUMBER_SINT)
1870 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_SINT16_ABGR;
1871 else
1872 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_FP16_ABGR;
1873 break;
1874
1875 case V_028C70_COLOR_16:
1876 case V_028C70_COLOR_16_16:
1877 case V_028C70_COLOR_16_16_16_16:
1878 if (ntype == V_028C70_NUMBER_UNORM ||
1879 ntype == V_028C70_NUMBER_SNORM) {
1880 /* UNORM16 and SNORM16 don't support blending */
1881 if (ntype == V_028C70_NUMBER_UNORM)
1882 normal = alpha = V_028714_SPI_SHADER_UNORM16_ABGR;
1883 else
1884 normal = alpha = V_028714_SPI_SHADER_SNORM16_ABGR;
1885
1886 /* Use 32 bits per channel for blending. */
1887 if (format == V_028C70_COLOR_16) {
1888 if (swap == V_028C70_SWAP_STD) { /* R */
1889 blend = V_028714_SPI_SHADER_32_R;
1890 blend_alpha = V_028714_SPI_SHADER_32_AR;
1891 } else if (swap == V_028C70_SWAP_ALT_REV) /* A */
1892 blend = blend_alpha = V_028714_SPI_SHADER_32_AR;
1893 else
1894 assert(0);
1895 } else if (format == V_028C70_COLOR_16_16) {
1896 if (swap == V_028C70_SWAP_STD) { /* RG */
1897 blend = V_028714_SPI_SHADER_32_GR;
1898 blend_alpha = V_028714_SPI_SHADER_32_ABGR;
1899 } else if (swap == V_028C70_SWAP_ALT) /* RA */
1900 blend = blend_alpha = V_028714_SPI_SHADER_32_AR;
1901 else
1902 assert(0);
1903 } else /* 16_16_16_16 */
1904 blend = blend_alpha = V_028714_SPI_SHADER_32_ABGR;
1905 } else if (ntype == V_028C70_NUMBER_UINT)
1906 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_UINT16_ABGR;
1907 else if (ntype == V_028C70_NUMBER_SINT)
1908 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_SINT16_ABGR;
1909 else if (ntype == V_028C70_NUMBER_FLOAT)
1910 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_FP16_ABGR;
1911 else
1912 assert(0);
1913 break;
1914
1915 case V_028C70_COLOR_32:
1916 if (swap == V_028C70_SWAP_STD) { /* R */
1917 blend = normal = V_028714_SPI_SHADER_32_R;
1918 alpha = blend_alpha = V_028714_SPI_SHADER_32_AR;
1919 } else if (swap == V_028C70_SWAP_ALT_REV) /* A */
1920 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_AR;
1921 else
1922 assert(0);
1923 break;
1924
1925 case V_028C70_COLOR_32_32:
1926 if (swap == V_028C70_SWAP_STD) { /* RG */
1927 blend = normal = V_028714_SPI_SHADER_32_GR;
1928 alpha = blend_alpha = V_028714_SPI_SHADER_32_ABGR;
1929 } else if (swap == V_028C70_SWAP_ALT) /* RA */
1930 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_AR;
1931 else
1932 assert(0);
1933 break;
1934
1935 case V_028C70_COLOR_32_32_32_32:
1936 case V_028C70_COLOR_8_24:
1937 case V_028C70_COLOR_24_8:
1938 case V_028C70_COLOR_X24_8_32_FLOAT:
1939 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_ABGR;
1940 break;
1941
1942 default:
1943 assert(0);
1944 return;
1945 }
1946
1947 /* The DB->CB copy needs 32_ABGR. */
1948 if (is_depth)
1949 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_ABGR;
1950
1951 surf->spi_shader_col_format = normal;
1952 surf->spi_shader_col_format_alpha = alpha;
1953 surf->spi_shader_col_format_blend = blend;
1954 surf->spi_shader_col_format_blend_alpha = blend_alpha;
1955 }
1956
1957 static void si_initialize_color_surface(struct si_context *sctx,
1958 struct r600_surface *surf)
1959 {
1960 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1961 unsigned color_info, color_attrib, color_view;
1962 unsigned format, swap, ntype, endian;
1963 const struct util_format_description *desc;
1964 int i;
1965 unsigned blend_clamp = 0, blend_bypass = 0;
1966
1967 color_view = S_028C6C_SLICE_START(surf->base.u.tex.first_layer) |
1968 S_028C6C_SLICE_MAX(surf->base.u.tex.last_layer);
1969
1970 desc = util_format_description(surf->base.format);
1971 for (i = 0; i < 4; i++) {
1972 if (desc->channel[i].type != UTIL_FORMAT_TYPE_VOID) {
1973 break;
1974 }
1975 }
1976 if (i == 4 || desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT) {
1977 ntype = V_028C70_NUMBER_FLOAT;
1978 } else {
1979 ntype = V_028C70_NUMBER_UNORM;
1980 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1981 ntype = V_028C70_NUMBER_SRGB;
1982 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1983 if (desc->channel[i].pure_integer) {
1984 ntype = V_028C70_NUMBER_SINT;
1985 } else {
1986 assert(desc->channel[i].normalized);
1987 ntype = V_028C70_NUMBER_SNORM;
1988 }
1989 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1990 if (desc->channel[i].pure_integer) {
1991 ntype = V_028C70_NUMBER_UINT;
1992 } else {
1993 assert(desc->channel[i].normalized);
1994 ntype = V_028C70_NUMBER_UNORM;
1995 }
1996 }
1997 }
1998
1999 format = si_translate_colorformat(surf->base.format);
2000 if (format == V_028C70_COLOR_INVALID) {
2001 R600_ERR("Invalid CB format: %d, disabling CB.\n", surf->base.format);
2002 }
2003 assert(format != V_028C70_COLOR_INVALID);
2004 swap = r600_translate_colorswap(surf->base.format, FALSE);
2005 endian = si_colorformat_endian_swap(format);
2006
2007 /* blend clamp should be set for all NORM/SRGB types */
2008 if (ntype == V_028C70_NUMBER_UNORM ||
2009 ntype == V_028C70_NUMBER_SNORM ||
2010 ntype == V_028C70_NUMBER_SRGB)
2011 blend_clamp = 1;
2012
2013 /* set blend bypass according to docs if SINT/UINT or
2014 8/24 COLOR variants */
2015 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT ||
2016 format == V_028C70_COLOR_8_24 || format == V_028C70_COLOR_24_8 ||
2017 format == V_028C70_COLOR_X24_8_32_FLOAT) {
2018 blend_clamp = 0;
2019 blend_bypass = 1;
2020 }
2021
2022 if ((ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT) &&
2023 (format == V_028C70_COLOR_8 ||
2024 format == V_028C70_COLOR_8_8 ||
2025 format == V_028C70_COLOR_8_8_8_8))
2026 surf->color_is_int8 = true;
2027
2028 color_info = S_028C70_FORMAT(format) |
2029 S_028C70_COMP_SWAP(swap) |
2030 S_028C70_BLEND_CLAMP(blend_clamp) |
2031 S_028C70_BLEND_BYPASS(blend_bypass) |
2032 S_028C70_NUMBER_TYPE(ntype) |
2033 S_028C70_ENDIAN(endian);
2034
2035 /* Intensity is implemented as Red, so treat it that way. */
2036 color_attrib = S_028C74_FORCE_DST_ALPHA_1(desc->swizzle[3] == PIPE_SWIZZLE_1 ||
2037 util_format_is_intensity(surf->base.format));
2038
2039 if (rtex->resource.b.b.nr_samples > 1) {
2040 unsigned log_samples = util_logbase2(rtex->resource.b.b.nr_samples);
2041
2042 color_attrib |= S_028C74_NUM_SAMPLES(log_samples) |
2043 S_028C74_NUM_FRAGMENTS(log_samples);
2044
2045 if (rtex->fmask.size) {
2046 color_info |= S_028C70_COMPRESSION(1);
2047 unsigned fmask_bankh = util_logbase2(rtex->fmask.bank_height);
2048
2049 if (sctx->b.chip_class == SI) {
2050 /* due to a hw bug, FMASK_BANK_HEIGHT must be set on SI too */
2051 color_attrib |= S_028C74_FMASK_BANK_HEIGHT(fmask_bankh);
2052 }
2053 }
2054 }
2055
2056 surf->cb_color_view = color_view;
2057 surf->cb_color_info = color_info;
2058 surf->cb_color_attrib = color_attrib;
2059
2060 if (sctx->b.chip_class >= VI) {
2061 unsigned max_uncompressed_block_size = 2;
2062
2063 if (rtex->surface.nsamples > 1) {
2064 if (rtex->surface.bpe == 1)
2065 max_uncompressed_block_size = 0;
2066 else if (rtex->surface.bpe == 2)
2067 max_uncompressed_block_size = 1;
2068 }
2069
2070 surf->cb_dcc_control = S_028C78_MAX_UNCOMPRESSED_BLOCK_SIZE(max_uncompressed_block_size) |
2071 S_028C78_INDEPENDENT_64B_BLOCKS(1);
2072 }
2073
2074 /* This must be set for fast clear to work without FMASK. */
2075 if (!rtex->fmask.size && sctx->b.chip_class == SI) {
2076 unsigned bankh = util_logbase2(rtex->surface.bankh);
2077 surf->cb_color_attrib |= S_028C74_FMASK_BANK_HEIGHT(bankh);
2078 }
2079
2080 /* Determine pixel shader export format */
2081 si_choose_spi_color_formats(surf, format, swap, ntype, rtex->is_depth);
2082
2083 surf->color_initialized = true;
2084 }
2085
2086 static void si_init_depth_surface(struct si_context *sctx,
2087 struct r600_surface *surf)
2088 {
2089 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
2090 unsigned level = surf->base.u.tex.level;
2091 struct radeon_surf_level *levelinfo = &rtex->surface.level[level];
2092 unsigned format;
2093 uint32_t z_info, s_info, db_depth_info;
2094 uint64_t z_offs, s_offs;
2095 uint32_t db_htile_data_base, db_htile_surface, pa_su_poly_offset_db_fmt_cntl = 0;
2096
2097 switch (sctx->framebuffer.state.zsbuf->texture->format) {
2098 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
2099 case PIPE_FORMAT_X8Z24_UNORM:
2100 case PIPE_FORMAT_Z24X8_UNORM:
2101 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
2102 pa_su_poly_offset_db_fmt_cntl = S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-24);
2103 break;
2104 case PIPE_FORMAT_Z32_FLOAT:
2105 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
2106 pa_su_poly_offset_db_fmt_cntl = S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-23) |
2107 S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
2108 break;
2109 case PIPE_FORMAT_Z16_UNORM:
2110 pa_su_poly_offset_db_fmt_cntl = S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-16);
2111 break;
2112 default:
2113 assert(0);
2114 }
2115
2116 format = si_translate_dbformat(rtex->resource.b.b.format);
2117
2118 if (format == V_028040_Z_INVALID) {
2119 R600_ERR("Invalid DB format: %d, disabling DB.\n", rtex->resource.b.b.format);
2120 }
2121 assert(format != V_028040_Z_INVALID);
2122
2123 s_offs = z_offs = rtex->resource.gpu_address;
2124 z_offs += rtex->surface.level[level].offset;
2125 s_offs += rtex->surface.stencil_level[level].offset;
2126
2127 db_depth_info = S_02803C_ADDR5_SWIZZLE_MASK(1);
2128
2129 z_info = S_028040_FORMAT(format);
2130 if (rtex->resource.b.b.nr_samples > 1) {
2131 z_info |= S_028040_NUM_SAMPLES(util_logbase2(rtex->resource.b.b.nr_samples));
2132 }
2133
2134 if (rtex->surface.flags & RADEON_SURF_SBUFFER)
2135 s_info = S_028044_FORMAT(V_028044_STENCIL_8);
2136 else
2137 s_info = S_028044_FORMAT(V_028044_STENCIL_INVALID);
2138
2139 if (sctx->b.chip_class >= CIK) {
2140 struct radeon_info *info = &sctx->screen->b.info;
2141 unsigned index = rtex->surface.tiling_index[level];
2142 unsigned stencil_index = rtex->surface.stencil_tiling_index[level];
2143 unsigned macro_index = rtex->surface.macro_tile_index;
2144 unsigned tile_mode = info->si_tile_mode_array[index];
2145 unsigned stencil_tile_mode = info->si_tile_mode_array[stencil_index];
2146 unsigned macro_mode = info->cik_macrotile_mode_array[macro_index];
2147
2148 db_depth_info |=
2149 S_02803C_ARRAY_MODE(G_009910_ARRAY_MODE(tile_mode)) |
2150 S_02803C_PIPE_CONFIG(G_009910_PIPE_CONFIG(tile_mode)) |
2151 S_02803C_BANK_WIDTH(G_009990_BANK_WIDTH(macro_mode)) |
2152 S_02803C_BANK_HEIGHT(G_009990_BANK_HEIGHT(macro_mode)) |
2153 S_02803C_MACRO_TILE_ASPECT(G_009990_MACRO_TILE_ASPECT(macro_mode)) |
2154 S_02803C_NUM_BANKS(G_009990_NUM_BANKS(macro_mode));
2155 z_info |= S_028040_TILE_SPLIT(G_009910_TILE_SPLIT(tile_mode));
2156 s_info |= S_028044_TILE_SPLIT(G_009910_TILE_SPLIT(stencil_tile_mode));
2157 } else {
2158 unsigned tile_mode_index = si_tile_mode_index(rtex, level, false);
2159 z_info |= S_028040_TILE_MODE_INDEX(tile_mode_index);
2160 tile_mode_index = si_tile_mode_index(rtex, level, true);
2161 s_info |= S_028044_TILE_MODE_INDEX(tile_mode_index);
2162 }
2163
2164 /* HiZ aka depth buffer htile */
2165 /* use htile only for first level */
2166 if (rtex->htile_buffer && !level) {
2167 z_info |= S_028040_TILE_SURFACE_ENABLE(1) |
2168 S_028040_ALLOW_EXPCLEAR(1);
2169
2170 if (rtex->surface.flags & RADEON_SURF_SBUFFER) {
2171 /* Workaround: For a not yet understood reason, the
2172 * combination of MSAA, fast stencil clear and stencil
2173 * decompress messes with subsequent stencil buffer
2174 * uses. Problem was reproduced on Verde, Bonaire,
2175 * Tonga, and Carrizo.
2176 *
2177 * Disabling EXPCLEAR works around the problem.
2178 *
2179 * Check piglit's arb_texture_multisample-stencil-clear
2180 * test if you want to try changing this.
2181 */
2182 if (rtex->resource.b.b.nr_samples <= 1)
2183 s_info |= S_028044_ALLOW_EXPCLEAR(1);
2184 } else
2185 /* Use all of the htile_buffer for depth if there's no stencil. */
2186 s_info |= S_028044_TILE_STENCIL_DISABLE(1);
2187
2188 uint64_t va = rtex->htile_buffer->gpu_address;
2189 db_htile_data_base = va >> 8;
2190 db_htile_surface = S_028ABC_FULL_CACHE(1);
2191 } else {
2192 db_htile_data_base = 0;
2193 db_htile_surface = 0;
2194 }
2195
2196 assert(levelinfo->nblk_x % 8 == 0 && levelinfo->nblk_y % 8 == 0);
2197
2198 surf->db_depth_view = S_028008_SLICE_START(surf->base.u.tex.first_layer) |
2199 S_028008_SLICE_MAX(surf->base.u.tex.last_layer);
2200 surf->db_htile_data_base = db_htile_data_base;
2201 surf->db_depth_info = db_depth_info;
2202 surf->db_z_info = z_info;
2203 surf->db_stencil_info = s_info;
2204 surf->db_depth_base = z_offs >> 8;
2205 surf->db_stencil_base = s_offs >> 8;
2206 surf->db_depth_size = S_028058_PITCH_TILE_MAX((levelinfo->nblk_x / 8) - 1) |
2207 S_028058_HEIGHT_TILE_MAX((levelinfo->nblk_y / 8) - 1);
2208 surf->db_depth_slice = S_02805C_SLICE_TILE_MAX((levelinfo->nblk_x *
2209 levelinfo->nblk_y) / 64 - 1);
2210 surf->db_htile_surface = db_htile_surface;
2211 surf->pa_su_poly_offset_db_fmt_cntl = pa_su_poly_offset_db_fmt_cntl;
2212
2213 surf->depth_initialized = true;
2214 }
2215
2216 void si_dec_framebuffer_counters(const struct pipe_framebuffer_state *state)
2217 {
2218 for (int i = 0; i < state->nr_cbufs; ++i) {
2219 struct r600_surface *surf = NULL;
2220 struct r600_texture *rtex;
2221
2222 if (!state->cbufs[i])
2223 continue;
2224 surf = (struct r600_surface*)state->cbufs[i];
2225 rtex = (struct r600_texture*)surf->base.texture;
2226
2227 p_atomic_dec(&rtex->framebuffers_bound);
2228 }
2229 }
2230
2231 static void si_set_framebuffer_state(struct pipe_context *ctx,
2232 const struct pipe_framebuffer_state *state)
2233 {
2234 struct si_context *sctx = (struct si_context *)ctx;
2235 struct pipe_constant_buffer constbuf = {0};
2236 struct r600_surface *surf = NULL;
2237 struct r600_texture *rtex;
2238 bool old_cb0_is_integer = sctx->framebuffer.cb0_is_integer;
2239 unsigned old_nr_samples = sctx->framebuffer.nr_samples;
2240 int i;
2241
2242 /* Only flush TC when changing the framebuffer state, because
2243 * the only client not using TC that can change textures is
2244 * the framebuffer.
2245 *
2246 * Flush all CB and DB caches here because all buffers can be used
2247 * for write by both TC (with shader image stores) and CB/DB.
2248 */
2249 sctx->b.flags |= SI_CONTEXT_INV_VMEM_L1 |
2250 SI_CONTEXT_INV_GLOBAL_L2 |
2251 SI_CONTEXT_FLUSH_AND_INV_FRAMEBUFFER |
2252 SI_CONTEXT_CS_PARTIAL_FLUSH;
2253
2254 /* Take the maximum of the old and new count. If the new count is lower,
2255 * dirtying is needed to disable the unbound colorbuffers.
2256 */
2257 sctx->framebuffer.dirty_cbufs |=
2258 (1 << MAX2(sctx->framebuffer.state.nr_cbufs, state->nr_cbufs)) - 1;
2259 sctx->framebuffer.dirty_zsbuf |= sctx->framebuffer.state.zsbuf != state->zsbuf;
2260
2261 si_dec_framebuffer_counters(&sctx->framebuffer.state);
2262 util_copy_framebuffer_state(&sctx->framebuffer.state, state);
2263
2264 sctx->framebuffer.spi_shader_col_format = 0;
2265 sctx->framebuffer.spi_shader_col_format_alpha = 0;
2266 sctx->framebuffer.spi_shader_col_format_blend = 0;
2267 sctx->framebuffer.spi_shader_col_format_blend_alpha = 0;
2268 sctx->framebuffer.color_is_int8 = 0;
2269
2270 sctx->framebuffer.compressed_cb_mask = 0;
2271 sctx->framebuffer.nr_samples = util_framebuffer_get_num_samples(state);
2272 sctx->framebuffer.log_samples = util_logbase2(sctx->framebuffer.nr_samples);
2273 sctx->framebuffer.cb0_is_integer = state->nr_cbufs && state->cbufs[0] &&
2274 util_format_is_pure_integer(state->cbufs[0]->format);
2275
2276 if (sctx->framebuffer.cb0_is_integer != old_cb0_is_integer)
2277 si_mark_atom_dirty(sctx, &sctx->db_render_state);
2278
2279 for (i = 0; i < state->nr_cbufs; i++) {
2280 if (!state->cbufs[i])
2281 continue;
2282
2283 surf = (struct r600_surface*)state->cbufs[i];
2284 rtex = (struct r600_texture*)surf->base.texture;
2285
2286 if (!surf->color_initialized) {
2287 si_initialize_color_surface(sctx, surf);
2288 }
2289
2290 sctx->framebuffer.spi_shader_col_format |=
2291 surf->spi_shader_col_format << (i * 4);
2292 sctx->framebuffer.spi_shader_col_format_alpha |=
2293 surf->spi_shader_col_format_alpha << (i * 4);
2294 sctx->framebuffer.spi_shader_col_format_blend |=
2295 surf->spi_shader_col_format_blend << (i * 4);
2296 sctx->framebuffer.spi_shader_col_format_blend_alpha |=
2297 surf->spi_shader_col_format_blend_alpha << (i * 4);
2298
2299 if (surf->color_is_int8)
2300 sctx->framebuffer.color_is_int8 |= 1 << i;
2301
2302 if (rtex->fmask.size && rtex->cmask.size) {
2303 sctx->framebuffer.compressed_cb_mask |= 1 << i;
2304 }
2305 r600_context_add_resource_size(ctx, surf->base.texture);
2306
2307 p_atomic_inc(&rtex->framebuffers_bound);
2308 }
2309 /* Set the second SPI format for possible dual-src blending. */
2310 if (i == 1 && surf) {
2311 sctx->framebuffer.spi_shader_col_format |=
2312 surf->spi_shader_col_format << (i * 4);
2313 sctx->framebuffer.spi_shader_col_format_alpha |=
2314 surf->spi_shader_col_format_alpha << (i * 4);
2315 sctx->framebuffer.spi_shader_col_format_blend |=
2316 surf->spi_shader_col_format_blend << (i * 4);
2317 sctx->framebuffer.spi_shader_col_format_blend_alpha |=
2318 surf->spi_shader_col_format_blend_alpha << (i * 4);
2319 }
2320
2321 if (state->zsbuf) {
2322 surf = (struct r600_surface*)state->zsbuf;
2323
2324 if (!surf->depth_initialized) {
2325 si_init_depth_surface(sctx, surf);
2326 }
2327 r600_context_add_resource_size(ctx, surf->base.texture);
2328 }
2329
2330 si_update_poly_offset_state(sctx);
2331 si_mark_atom_dirty(sctx, &sctx->cb_render_state);
2332 si_mark_atom_dirty(sctx, &sctx->framebuffer.atom);
2333
2334 if (sctx->framebuffer.nr_samples != old_nr_samples) {
2335 si_mark_atom_dirty(sctx, &sctx->msaa_config);
2336 si_mark_atom_dirty(sctx, &sctx->db_render_state);
2337
2338 /* Set sample locations as fragment shader constants. */
2339 switch (sctx->framebuffer.nr_samples) {
2340 case 1:
2341 constbuf.user_buffer = sctx->b.sample_locations_1x;
2342 break;
2343 case 2:
2344 constbuf.user_buffer = sctx->b.sample_locations_2x;
2345 break;
2346 case 4:
2347 constbuf.user_buffer = sctx->b.sample_locations_4x;
2348 break;
2349 case 8:
2350 constbuf.user_buffer = sctx->b.sample_locations_8x;
2351 break;
2352 case 16:
2353 constbuf.user_buffer = sctx->b.sample_locations_16x;
2354 break;
2355 default:
2356 R600_ERR("Requested an invalid number of samples %i.\n",
2357 sctx->framebuffer.nr_samples);
2358 assert(0);
2359 }
2360 constbuf.buffer_size = sctx->framebuffer.nr_samples * 2 * 4;
2361 si_set_rw_buffer(sctx, SI_PS_CONST_SAMPLE_POSITIONS, &constbuf);
2362
2363 /* Smoothing (only possible with nr_samples == 1) uses the same
2364 * sample locations as the MSAA it simulates.
2365 *
2366 * Therefore, don't update the sample locations when
2367 * transitioning from no AA to smoothing-equivalent AA, and
2368 * vice versa.
2369 */
2370 if ((sctx->framebuffer.nr_samples != 1 ||
2371 old_nr_samples != SI_NUM_SMOOTH_AA_SAMPLES) &&
2372 (sctx->framebuffer.nr_samples != SI_NUM_SMOOTH_AA_SAMPLES ||
2373 old_nr_samples != 1))
2374 si_mark_atom_dirty(sctx, &sctx->msaa_sample_locs);
2375 }
2376
2377 sctx->need_check_render_feedback = true;
2378 }
2379
2380 static void si_emit_framebuffer_state(struct si_context *sctx, struct r600_atom *atom)
2381 {
2382 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
2383 struct pipe_framebuffer_state *state = &sctx->framebuffer.state;
2384 unsigned i, nr_cbufs = state->nr_cbufs;
2385 struct r600_texture *tex = NULL;
2386 struct r600_surface *cb = NULL;
2387 unsigned cb_color_info = 0;
2388
2389 /* Colorbuffers. */
2390 for (i = 0; i < nr_cbufs; i++) {
2391 unsigned pitch_tile_max, slice_tile_max, tile_mode_index;
2392 unsigned cb_color_base, cb_color_fmask, cb_color_attrib;
2393 unsigned cb_color_pitch, cb_color_slice, cb_color_fmask_slice;
2394
2395 if (!(sctx->framebuffer.dirty_cbufs & (1 << i)))
2396 continue;
2397
2398 cb = (struct r600_surface*)state->cbufs[i];
2399 if (!cb) {
2400 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C,
2401 S_028C70_FORMAT(V_028C70_COLOR_INVALID));
2402 continue;
2403 }
2404
2405 tex = (struct r600_texture *)cb->base.texture;
2406 radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
2407 &tex->resource, RADEON_USAGE_READWRITE,
2408 tex->surface.nsamples > 1 ?
2409 RADEON_PRIO_COLOR_BUFFER_MSAA :
2410 RADEON_PRIO_COLOR_BUFFER);
2411
2412 if (tex->cmask_buffer && tex->cmask_buffer != &tex->resource) {
2413 radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
2414 tex->cmask_buffer, RADEON_USAGE_READWRITE,
2415 RADEON_PRIO_CMASK);
2416 }
2417
2418 /* Compute mutable surface parameters. */
2419 pitch_tile_max = cb->level_info->nblk_x / 8 - 1;
2420 slice_tile_max = cb->level_info->nblk_x *
2421 cb->level_info->nblk_y / 64 - 1;
2422 tile_mode_index = si_tile_mode_index(tex, cb->base.u.tex.level, false);
2423
2424 cb_color_base = (tex->resource.gpu_address + cb->level_info->offset) >> 8;
2425 cb_color_pitch = S_028C64_TILE_MAX(pitch_tile_max);
2426 cb_color_slice = S_028C68_TILE_MAX(slice_tile_max);
2427 cb_color_attrib = cb->cb_color_attrib |
2428 S_028C74_TILE_MODE_INDEX(tile_mode_index);
2429
2430 if (tex->fmask.size) {
2431 if (sctx->b.chip_class >= CIK)
2432 cb_color_pitch |= S_028C64_FMASK_TILE_MAX(tex->fmask.pitch_in_pixels / 8 - 1);
2433 cb_color_attrib |= S_028C74_FMASK_TILE_MODE_INDEX(tex->fmask.tile_mode_index);
2434 cb_color_fmask = (tex->resource.gpu_address + tex->fmask.offset) >> 8;
2435 cb_color_fmask_slice = S_028C88_TILE_MAX(tex->fmask.slice_tile_max);
2436 } else {
2437 /* This must be set for fast clear to work without FMASK. */
2438 if (sctx->b.chip_class >= CIK)
2439 cb_color_pitch |= S_028C64_FMASK_TILE_MAX(pitch_tile_max);
2440 cb_color_attrib |= S_028C74_FMASK_TILE_MODE_INDEX(tile_mode_index);
2441 cb_color_fmask = cb_color_base;
2442 cb_color_fmask_slice = S_028C88_TILE_MAX(slice_tile_max);
2443 }
2444
2445 cb_color_info = cb->cb_color_info | tex->cb_color_info;
2446 if (tex->dcc_offset && cb->level_info->dcc_enabled)
2447 cb_color_info |= S_028C70_DCC_ENABLE(1);
2448
2449 radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + i * 0x3C,
2450 sctx->b.chip_class >= VI ? 14 : 13);
2451 radeon_emit(cs, cb_color_base); /* R_028C60_CB_COLOR0_BASE */
2452 radeon_emit(cs, cb_color_pitch); /* R_028C64_CB_COLOR0_PITCH */
2453 radeon_emit(cs, cb_color_slice); /* R_028C68_CB_COLOR0_SLICE */
2454 radeon_emit(cs, cb->cb_color_view); /* R_028C6C_CB_COLOR0_VIEW */
2455 radeon_emit(cs, cb_color_info); /* R_028C70_CB_COLOR0_INFO */
2456 radeon_emit(cs, cb_color_attrib); /* R_028C74_CB_COLOR0_ATTRIB */
2457 radeon_emit(cs, cb->cb_dcc_control); /* R_028C78_CB_COLOR0_DCC_CONTROL */
2458 radeon_emit(cs, tex->cmask.base_address_reg); /* R_028C7C_CB_COLOR0_CMASK */
2459 radeon_emit(cs, tex->cmask.slice_tile_max); /* R_028C80_CB_COLOR0_CMASK_SLICE */
2460 radeon_emit(cs, cb_color_fmask); /* R_028C84_CB_COLOR0_FMASK */
2461 radeon_emit(cs, cb_color_fmask_slice); /* R_028C88_CB_COLOR0_FMASK_SLICE */
2462 radeon_emit(cs, tex->color_clear_value[0]); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
2463 radeon_emit(cs, tex->color_clear_value[1]); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
2464
2465 if (sctx->b.chip_class >= VI) /* R_028C94_CB_COLOR0_DCC_BASE */
2466 radeon_emit(cs, (tex->resource.gpu_address +
2467 tex->dcc_offset +
2468 tex->surface.level[cb->base.u.tex.level].dcc_offset) >> 8);
2469 }
2470 /* set CB_COLOR1_INFO for possible dual-src blending */
2471 if (i == 1 && state->cbufs[0] &&
2472 sctx->framebuffer.dirty_cbufs & (1 << 0)) {
2473 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + 1 * 0x3C,
2474 cb_color_info);
2475 i++;
2476 }
2477 for (; i < 8 ; i++)
2478 if (sctx->framebuffer.dirty_cbufs & (1 << i))
2479 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C, 0);
2480
2481 /* ZS buffer. */
2482 if (state->zsbuf && sctx->framebuffer.dirty_zsbuf) {
2483 struct r600_surface *zb = (struct r600_surface*)state->zsbuf;
2484 struct r600_texture *rtex = (struct r600_texture*)zb->base.texture;
2485
2486 radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
2487 &rtex->resource, RADEON_USAGE_READWRITE,
2488 zb->base.texture->nr_samples > 1 ?
2489 RADEON_PRIO_DEPTH_BUFFER_MSAA :
2490 RADEON_PRIO_DEPTH_BUFFER);
2491
2492 if (zb->db_htile_data_base) {
2493 radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
2494 rtex->htile_buffer, RADEON_USAGE_READWRITE,
2495 RADEON_PRIO_HTILE);
2496 }
2497
2498 radeon_set_context_reg(cs, R_028008_DB_DEPTH_VIEW, zb->db_depth_view);
2499 radeon_set_context_reg(cs, R_028014_DB_HTILE_DATA_BASE, zb->db_htile_data_base);
2500
2501 radeon_set_context_reg_seq(cs, R_02803C_DB_DEPTH_INFO, 9);
2502 radeon_emit(cs, zb->db_depth_info); /* R_02803C_DB_DEPTH_INFO */
2503 radeon_emit(cs, zb->db_z_info | /* R_028040_DB_Z_INFO */
2504 S_028040_ZRANGE_PRECISION(rtex->depth_clear_value != 0));
2505 radeon_emit(cs, zb->db_stencil_info); /* R_028044_DB_STENCIL_INFO */
2506 radeon_emit(cs, zb->db_depth_base); /* R_028048_DB_Z_READ_BASE */
2507 radeon_emit(cs, zb->db_stencil_base); /* R_02804C_DB_STENCIL_READ_BASE */
2508 radeon_emit(cs, zb->db_depth_base); /* R_028050_DB_Z_WRITE_BASE */
2509 radeon_emit(cs, zb->db_stencil_base); /* R_028054_DB_STENCIL_WRITE_BASE */
2510 radeon_emit(cs, zb->db_depth_size); /* R_028058_DB_DEPTH_SIZE */
2511 radeon_emit(cs, zb->db_depth_slice); /* R_02805C_DB_DEPTH_SLICE */
2512
2513 radeon_set_context_reg_seq(cs, R_028028_DB_STENCIL_CLEAR, 2);
2514 radeon_emit(cs, rtex->stencil_clear_value); /* R_028028_DB_STENCIL_CLEAR */
2515 radeon_emit(cs, fui(rtex->depth_clear_value)); /* R_02802C_DB_DEPTH_CLEAR */
2516
2517 radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, zb->db_htile_surface);
2518 radeon_set_context_reg(cs, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
2519 zb->pa_su_poly_offset_db_fmt_cntl);
2520 } else if (sctx->framebuffer.dirty_zsbuf) {
2521 radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 2);
2522 radeon_emit(cs, S_028040_FORMAT(V_028040_Z_INVALID)); /* R_028040_DB_Z_INFO */
2523 radeon_emit(cs, S_028044_FORMAT(V_028044_STENCIL_INVALID)); /* R_028044_DB_STENCIL_INFO */
2524 }
2525
2526 /* Framebuffer dimensions. */
2527 /* PA_SC_WINDOW_SCISSOR_TL is set in si_init_config() */
2528 radeon_set_context_reg(cs, R_028208_PA_SC_WINDOW_SCISSOR_BR,
2529 S_028208_BR_X(state->width) | S_028208_BR_Y(state->height));
2530
2531 sctx->framebuffer.dirty_cbufs = 0;
2532 sctx->framebuffer.dirty_zsbuf = false;
2533 }
2534
2535 static void si_emit_msaa_sample_locs(struct si_context *sctx,
2536 struct r600_atom *atom)
2537 {
2538 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
2539 unsigned nr_samples = sctx->framebuffer.nr_samples;
2540
2541 cayman_emit_msaa_sample_locs(cs, nr_samples > 1 ? nr_samples :
2542 SI_NUM_SMOOTH_AA_SAMPLES);
2543 }
2544
2545 static void si_emit_msaa_config(struct si_context *sctx, struct r600_atom *atom)
2546 {
2547 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
2548
2549 cayman_emit_msaa_config(cs, sctx->framebuffer.nr_samples,
2550 sctx->ps_iter_samples,
2551 sctx->smoothing_enabled ? SI_NUM_SMOOTH_AA_SAMPLES : 0);
2552 }
2553
2554
2555 static void si_set_min_samples(struct pipe_context *ctx, unsigned min_samples)
2556 {
2557 struct si_context *sctx = (struct si_context *)ctx;
2558
2559 if (sctx->ps_iter_samples == min_samples)
2560 return;
2561
2562 sctx->ps_iter_samples = min_samples;
2563
2564 if (sctx->framebuffer.nr_samples > 1)
2565 si_mark_atom_dirty(sctx, &sctx->msaa_config);
2566 }
2567
2568 /*
2569 * Samplers
2570 */
2571
2572 /**
2573 * Build the sampler view descriptor for a buffer texture.
2574 * @param state 256-bit descriptor; only the high 128 bits are filled in
2575 */
2576 void
2577 si_make_buffer_descriptor(struct si_screen *screen, struct r600_resource *buf,
2578 enum pipe_format format,
2579 unsigned first_element, unsigned last_element,
2580 uint32_t *state)
2581 {
2582 const struct util_format_description *desc;
2583 int first_non_void;
2584 uint64_t va;
2585 unsigned stride;
2586 unsigned num_records;
2587 unsigned num_format, data_format;
2588
2589 desc = util_format_description(format);
2590 first_non_void = util_format_get_first_non_void_channel(format);
2591 stride = desc->block.bits / 8;
2592 va = buf->gpu_address + first_element * stride;
2593 num_format = si_translate_buffer_numformat(&screen->b.b, desc, first_non_void);
2594 data_format = si_translate_buffer_dataformat(&screen->b.b, desc, first_non_void);
2595
2596 num_records = last_element + 1 - first_element;
2597 num_records = MIN2(num_records, buf->b.b.width0 / stride);
2598
2599 if (screen->b.chip_class >= VI)
2600 num_records *= stride;
2601
2602 state[4] = va;
2603 state[5] = S_008F04_BASE_ADDRESS_HI(va >> 32) |
2604 S_008F04_STRIDE(stride);
2605 state[6] = num_records;
2606 state[7] = S_008F0C_DST_SEL_X(si_map_swizzle(desc->swizzle[0])) |
2607 S_008F0C_DST_SEL_Y(si_map_swizzle(desc->swizzle[1])) |
2608 S_008F0C_DST_SEL_Z(si_map_swizzle(desc->swizzle[2])) |
2609 S_008F0C_DST_SEL_W(si_map_swizzle(desc->swizzle[3])) |
2610 S_008F0C_NUM_FORMAT(num_format) |
2611 S_008F0C_DATA_FORMAT(data_format);
2612 }
2613
2614 /**
2615 * Build the sampler view descriptor for a texture.
2616 */
2617 void
2618 si_make_texture_descriptor(struct si_screen *screen,
2619 struct r600_texture *tex,
2620 bool sampler,
2621 enum pipe_texture_target target,
2622 enum pipe_format pipe_format,
2623 const unsigned char state_swizzle[4],
2624 unsigned first_level, unsigned last_level,
2625 unsigned first_layer, unsigned last_layer,
2626 unsigned width, unsigned height, unsigned depth,
2627 uint32_t *state,
2628 uint32_t *fmask_state)
2629 {
2630 struct pipe_resource *res = &tex->resource.b.b;
2631 const struct util_format_description *desc;
2632 unsigned char swizzle[4];
2633 int first_non_void;
2634 unsigned num_format, data_format, type;
2635 uint64_t va;
2636
2637 desc = util_format_description(pipe_format);
2638
2639 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_ZS) {
2640 const unsigned char swizzle_xxxx[4] = {0, 0, 0, 0};
2641 const unsigned char swizzle_yyyy[4] = {1, 1, 1, 1};
2642
2643 switch (pipe_format) {
2644 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
2645 case PIPE_FORMAT_X24S8_UINT:
2646 case PIPE_FORMAT_X32_S8X24_UINT:
2647 case PIPE_FORMAT_X8Z24_UNORM:
2648 util_format_compose_swizzles(swizzle_yyyy, state_swizzle, swizzle);
2649 break;
2650 default:
2651 util_format_compose_swizzles(swizzle_xxxx, state_swizzle, swizzle);
2652 }
2653 } else {
2654 util_format_compose_swizzles(desc->swizzle, state_swizzle, swizzle);
2655 }
2656
2657 first_non_void = util_format_get_first_non_void_channel(pipe_format);
2658
2659 switch (pipe_format) {
2660 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
2661 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
2662 break;
2663 default:
2664 if (first_non_void < 0) {
2665 if (util_format_is_compressed(pipe_format)) {
2666 switch (pipe_format) {
2667 case PIPE_FORMAT_DXT1_SRGB:
2668 case PIPE_FORMAT_DXT1_SRGBA:
2669 case PIPE_FORMAT_DXT3_SRGBA:
2670 case PIPE_FORMAT_DXT5_SRGBA:
2671 case PIPE_FORMAT_BPTC_SRGBA:
2672 case PIPE_FORMAT_ETC2_SRGB8:
2673 case PIPE_FORMAT_ETC2_SRGB8A1:
2674 case PIPE_FORMAT_ETC2_SRGBA8:
2675 num_format = V_008F14_IMG_NUM_FORMAT_SRGB;
2676 break;
2677 case PIPE_FORMAT_RGTC1_SNORM:
2678 case PIPE_FORMAT_LATC1_SNORM:
2679 case PIPE_FORMAT_RGTC2_SNORM:
2680 case PIPE_FORMAT_LATC2_SNORM:
2681 case PIPE_FORMAT_ETC2_R11_SNORM:
2682 case PIPE_FORMAT_ETC2_RG11_SNORM:
2683 /* implies float, so use SNORM/UNORM to determine
2684 whether data is signed or not */
2685 case PIPE_FORMAT_BPTC_RGB_FLOAT:
2686 num_format = V_008F14_IMG_NUM_FORMAT_SNORM;
2687 break;
2688 default:
2689 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
2690 break;
2691 }
2692 } else if (desc->layout == UTIL_FORMAT_LAYOUT_SUBSAMPLED) {
2693 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
2694 } else {
2695 num_format = V_008F14_IMG_NUM_FORMAT_FLOAT;
2696 }
2697 } else if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB) {
2698 num_format = V_008F14_IMG_NUM_FORMAT_SRGB;
2699 } else {
2700 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
2701
2702 switch (desc->channel[first_non_void].type) {
2703 case UTIL_FORMAT_TYPE_FLOAT:
2704 num_format = V_008F14_IMG_NUM_FORMAT_FLOAT;
2705 break;
2706 case UTIL_FORMAT_TYPE_SIGNED:
2707 if (desc->channel[first_non_void].normalized)
2708 num_format = V_008F14_IMG_NUM_FORMAT_SNORM;
2709 else if (desc->channel[first_non_void].pure_integer)
2710 num_format = V_008F14_IMG_NUM_FORMAT_SINT;
2711 else
2712 num_format = V_008F14_IMG_NUM_FORMAT_SSCALED;
2713 break;
2714 case UTIL_FORMAT_TYPE_UNSIGNED:
2715 if (desc->channel[first_non_void].normalized)
2716 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
2717 else if (desc->channel[first_non_void].pure_integer)
2718 num_format = V_008F14_IMG_NUM_FORMAT_UINT;
2719 else
2720 num_format = V_008F14_IMG_NUM_FORMAT_USCALED;
2721 }
2722 }
2723 }
2724
2725 data_format = si_translate_texformat(&screen->b.b, pipe_format, desc, first_non_void);
2726 if (data_format == ~0) {
2727 data_format = 0;
2728 }
2729
2730 if (!sampler &&
2731 (res->target == PIPE_TEXTURE_CUBE ||
2732 res->target == PIPE_TEXTURE_CUBE_ARRAY ||
2733 res->target == PIPE_TEXTURE_3D)) {
2734 /* For the purpose of shader images, treat cube maps and 3D
2735 * textures as 2D arrays. For 3D textures, the address
2736 * calculations for mipmaps are different, so we rely on the
2737 * caller to effectively disable mipmaps.
2738 */
2739 type = V_008F1C_SQ_RSRC_IMG_2D_ARRAY;
2740
2741 assert(res->target != PIPE_TEXTURE_3D || (first_level == 0 && last_level == 0));
2742 } else {
2743 type = si_tex_dim(res->target, target, res->nr_samples);
2744 }
2745
2746 if (type == V_008F1C_SQ_RSRC_IMG_1D_ARRAY) {
2747 height = 1;
2748 depth = res->array_size;
2749 } else if (type == V_008F1C_SQ_RSRC_IMG_2D_ARRAY ||
2750 type == V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY) {
2751 if (sampler || res->target != PIPE_TEXTURE_3D)
2752 depth = res->array_size;
2753 } else if (type == V_008F1C_SQ_RSRC_IMG_CUBE)
2754 depth = res->array_size / 6;
2755
2756 state[0] = 0;
2757 state[1] = (S_008F14_DATA_FORMAT(data_format) |
2758 S_008F14_NUM_FORMAT(num_format));
2759 state[2] = (S_008F18_WIDTH(width - 1) |
2760 S_008F18_HEIGHT(height - 1));
2761 state[3] = (S_008F1C_DST_SEL_X(si_map_swizzle(swizzle[0])) |
2762 S_008F1C_DST_SEL_Y(si_map_swizzle(swizzle[1])) |
2763 S_008F1C_DST_SEL_Z(si_map_swizzle(swizzle[2])) |
2764 S_008F1C_DST_SEL_W(si_map_swizzle(swizzle[3])) |
2765 S_008F1C_BASE_LEVEL(res->nr_samples > 1 ?
2766 0 : first_level) |
2767 S_008F1C_LAST_LEVEL(res->nr_samples > 1 ?
2768 util_logbase2(res->nr_samples) :
2769 last_level) |
2770 S_008F1C_POW2_PAD(res->last_level > 0) |
2771 S_008F1C_TYPE(type));
2772 state[4] = S_008F20_DEPTH(depth - 1);
2773 state[5] = (S_008F24_BASE_ARRAY(first_layer) |
2774 S_008F24_LAST_ARRAY(last_layer));
2775 state[6] = 0;
2776 state[7] = 0;
2777
2778 if (tex->dcc_offset) {
2779 unsigned swap = r600_translate_colorswap(pipe_format, FALSE);
2780
2781 state[6] = S_008F28_ALPHA_IS_ON_MSB(swap <= 1);
2782 } else {
2783 /* The last dword is unused by hw. The shader uses it to clear
2784 * bits in the first dword of sampler state.
2785 */
2786 if (screen->b.chip_class <= CIK && res->nr_samples <= 1) {
2787 if (first_level == last_level)
2788 state[7] = C_008F30_MAX_ANISO_RATIO;
2789 else
2790 state[7] = 0xffffffff;
2791 }
2792 }
2793
2794 /* Initialize the sampler view for FMASK. */
2795 if (tex->fmask.size) {
2796 uint32_t fmask_format;
2797
2798 va = tex->resource.gpu_address + tex->fmask.offset;
2799
2800 switch (res->nr_samples) {
2801 case 2:
2802 fmask_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F2;
2803 break;
2804 case 4:
2805 fmask_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F4;
2806 break;
2807 case 8:
2808 fmask_format = V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F8;
2809 break;
2810 default:
2811 assert(0);
2812 fmask_format = V_008F14_IMG_DATA_FORMAT_INVALID;
2813 }
2814
2815 fmask_state[0] = va >> 8;
2816 fmask_state[1] = S_008F14_BASE_ADDRESS_HI(va >> 40) |
2817 S_008F14_DATA_FORMAT(fmask_format) |
2818 S_008F14_NUM_FORMAT(V_008F14_IMG_NUM_FORMAT_UINT);
2819 fmask_state[2] = S_008F18_WIDTH(width - 1) |
2820 S_008F18_HEIGHT(height - 1);
2821 fmask_state[3] = S_008F1C_DST_SEL_X(V_008F1C_SQ_SEL_X) |
2822 S_008F1C_DST_SEL_Y(V_008F1C_SQ_SEL_X) |
2823 S_008F1C_DST_SEL_Z(V_008F1C_SQ_SEL_X) |
2824 S_008F1C_DST_SEL_W(V_008F1C_SQ_SEL_X) |
2825 S_008F1C_TILING_INDEX(tex->fmask.tile_mode_index) |
2826 S_008F1C_TYPE(si_tex_dim(res->target, target, 0));
2827 fmask_state[4] = S_008F20_DEPTH(depth - 1) |
2828 S_008F20_PITCH(tex->fmask.pitch_in_pixels - 1);
2829 fmask_state[5] = S_008F24_BASE_ARRAY(first_layer) |
2830 S_008F24_LAST_ARRAY(last_layer);
2831 fmask_state[6] = 0;
2832 fmask_state[7] = 0;
2833 }
2834 }
2835
2836 /**
2837 * Create a sampler view.
2838 *
2839 * @param ctx context
2840 * @param texture texture
2841 * @param state sampler view template
2842 * @param width0 width0 override (for compressed textures as int)
2843 * @param height0 height0 override (for compressed textures as int)
2844 * @param force_level set the base address to the level (for compressed textures)
2845 */
2846 struct pipe_sampler_view *
2847 si_create_sampler_view_custom(struct pipe_context *ctx,
2848 struct pipe_resource *texture,
2849 const struct pipe_sampler_view *state,
2850 unsigned width0, unsigned height0,
2851 unsigned force_level)
2852 {
2853 struct si_context *sctx = (struct si_context*)ctx;
2854 struct si_sampler_view *view = CALLOC_STRUCT(si_sampler_view);
2855 struct r600_texture *tmp = (struct r600_texture*)texture;
2856 unsigned base_level, first_level, last_level;
2857 unsigned char state_swizzle[4];
2858 unsigned height, depth, width;
2859 unsigned last_layer = state->u.tex.last_layer;
2860 enum pipe_format pipe_format;
2861 const struct radeon_surf_level *surflevel;
2862
2863 if (!view)
2864 return NULL;
2865
2866 /* initialize base object */
2867 view->base = *state;
2868 view->base.texture = NULL;
2869 view->base.reference.count = 1;
2870 view->base.context = ctx;
2871
2872 /* NULL resource, obey swizzle (only ZERO and ONE make sense). */
2873 if (!texture) {
2874 view->state[3] = S_008F1C_DST_SEL_X(si_map_swizzle(state->swizzle_r)) |
2875 S_008F1C_DST_SEL_Y(si_map_swizzle(state->swizzle_g)) |
2876 S_008F1C_DST_SEL_Z(si_map_swizzle(state->swizzle_b)) |
2877 S_008F1C_DST_SEL_W(si_map_swizzle(state->swizzle_a)) |
2878 S_008F1C_TYPE(V_008F1C_SQ_RSRC_IMG_1D);
2879 return &view->base;
2880 }
2881
2882 pipe_resource_reference(&view->base.texture, texture);
2883
2884 if (state->format == PIPE_FORMAT_X24S8_UINT ||
2885 state->format == PIPE_FORMAT_S8X24_UINT ||
2886 state->format == PIPE_FORMAT_X32_S8X24_UINT ||
2887 state->format == PIPE_FORMAT_S8_UINT)
2888 view->is_stencil_sampler = true;
2889
2890 /* Buffer resource. */
2891 if (texture->target == PIPE_BUFFER) {
2892 si_make_buffer_descriptor(sctx->screen,
2893 (struct r600_resource *)texture,
2894 state->format,
2895 state->u.buf.first_element,
2896 state->u.buf.last_element,
2897 view->state);
2898
2899 LIST_ADDTAIL(&view->list, &sctx->b.texture_buffers);
2900 return &view->base;
2901 }
2902
2903 state_swizzle[0] = state->swizzle_r;
2904 state_swizzle[1] = state->swizzle_g;
2905 state_swizzle[2] = state->swizzle_b;
2906 state_swizzle[3] = state->swizzle_a;
2907
2908 base_level = 0;
2909 first_level = state->u.tex.first_level;
2910 last_level = state->u.tex.last_level;
2911 width = width0;
2912 height = height0;
2913 depth = texture->depth0;
2914
2915 if (force_level) {
2916 assert(force_level == first_level &&
2917 force_level == last_level);
2918 base_level = force_level;
2919 first_level = 0;
2920 last_level = 0;
2921 width = u_minify(width, force_level);
2922 height = u_minify(height, force_level);
2923 depth = u_minify(depth, force_level);
2924 }
2925
2926 /* This is not needed if state trackers set last_layer correctly. */
2927 if (state->target == PIPE_TEXTURE_1D ||
2928 state->target == PIPE_TEXTURE_2D ||
2929 state->target == PIPE_TEXTURE_RECT ||
2930 state->target == PIPE_TEXTURE_CUBE)
2931 last_layer = state->u.tex.first_layer;
2932
2933 /* Texturing with separate depth and stencil. */
2934 pipe_format = state->format;
2935 surflevel = tmp->surface.level;
2936
2937 if (tmp->is_depth && !tmp->is_flushing_texture) {
2938 switch (pipe_format) {
2939 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
2940 pipe_format = PIPE_FORMAT_Z32_FLOAT;
2941 break;
2942 case PIPE_FORMAT_X8Z24_UNORM:
2943 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
2944 /* Z24 is always stored like this. */
2945 pipe_format = PIPE_FORMAT_Z24X8_UNORM;
2946 break;
2947 case PIPE_FORMAT_X24S8_UINT:
2948 case PIPE_FORMAT_S8X24_UINT:
2949 case PIPE_FORMAT_X32_S8X24_UINT:
2950 pipe_format = PIPE_FORMAT_S8_UINT;
2951 surflevel = tmp->surface.stencil_level;
2952 break;
2953 default:;
2954 }
2955 }
2956
2957 si_make_texture_descriptor(sctx->screen, tmp, true,
2958 state->target, pipe_format, state_swizzle,
2959 first_level, last_level,
2960 state->u.tex.first_layer, last_layer,
2961 width, height, depth,
2962 view->state, view->fmask_state);
2963
2964 view->base_level_info = &surflevel[base_level];
2965 view->base_level = base_level;
2966 view->block_width = util_format_get_blockwidth(pipe_format);
2967 return &view->base;
2968 }
2969
2970 static struct pipe_sampler_view *
2971 si_create_sampler_view(struct pipe_context *ctx,
2972 struct pipe_resource *texture,
2973 const struct pipe_sampler_view *state)
2974 {
2975 return si_create_sampler_view_custom(ctx, texture, state,
2976 texture ? texture->width0 : 0,
2977 texture ? texture->height0 : 0, 0);
2978 }
2979
2980 static void si_sampler_view_destroy(struct pipe_context *ctx,
2981 struct pipe_sampler_view *state)
2982 {
2983 struct si_sampler_view *view = (struct si_sampler_view *)state;
2984
2985 if (state->texture && state->texture->target == PIPE_BUFFER)
2986 LIST_DELINIT(&view->list);
2987
2988 pipe_resource_reference(&state->texture, NULL);
2989 FREE(view);
2990 }
2991
2992 static bool wrap_mode_uses_border_color(unsigned wrap, bool linear_filter)
2993 {
2994 return wrap == PIPE_TEX_WRAP_CLAMP_TO_BORDER ||
2995 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER ||
2996 (linear_filter &&
2997 (wrap == PIPE_TEX_WRAP_CLAMP ||
2998 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP));
2999 }
3000
3001 static bool sampler_state_needs_border_color(const struct pipe_sampler_state *state)
3002 {
3003 bool linear_filter = state->min_img_filter != PIPE_TEX_FILTER_NEAREST ||
3004 state->mag_img_filter != PIPE_TEX_FILTER_NEAREST;
3005
3006 return (state->border_color.ui[0] || state->border_color.ui[1] ||
3007 state->border_color.ui[2] || state->border_color.ui[3]) &&
3008 (wrap_mode_uses_border_color(state->wrap_s, linear_filter) ||
3009 wrap_mode_uses_border_color(state->wrap_t, linear_filter) ||
3010 wrap_mode_uses_border_color(state->wrap_r, linear_filter));
3011 }
3012
3013 static void *si_create_sampler_state(struct pipe_context *ctx,
3014 const struct pipe_sampler_state *state)
3015 {
3016 struct si_context *sctx = (struct si_context *)ctx;
3017 struct r600_common_screen *rscreen = sctx->b.screen;
3018 struct si_sampler_state *rstate = CALLOC_STRUCT(si_sampler_state);
3019 unsigned border_color_type, border_color_index = 0;
3020 unsigned max_aniso = rscreen->force_aniso >= 0 ? rscreen->force_aniso
3021 : state->max_anisotropy;
3022 unsigned max_aniso_ratio = r600_tex_aniso_filter(max_aniso);
3023
3024 if (!rstate) {
3025 return NULL;
3026 }
3027
3028 if (!sampler_state_needs_border_color(state))
3029 border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK;
3030 else if (state->border_color.f[0] == 0 &&
3031 state->border_color.f[1] == 0 &&
3032 state->border_color.f[2] == 0 &&
3033 state->border_color.f[3] == 0)
3034 border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK;
3035 else if (state->border_color.f[0] == 0 &&
3036 state->border_color.f[1] == 0 &&
3037 state->border_color.f[2] == 0 &&
3038 state->border_color.f[3] == 1)
3039 border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_BLACK;
3040 else if (state->border_color.f[0] == 1 &&
3041 state->border_color.f[1] == 1 &&
3042 state->border_color.f[2] == 1 &&
3043 state->border_color.f[3] == 1)
3044 border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_WHITE;
3045 else {
3046 int i;
3047
3048 border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER;
3049
3050 /* Check if the border has been uploaded already. */
3051 for (i = 0; i < sctx->border_color_count; i++)
3052 if (memcmp(&sctx->border_color_table[i], &state->border_color,
3053 sizeof(state->border_color)) == 0)
3054 break;
3055
3056 if (i >= SI_MAX_BORDER_COLORS) {
3057 /* Getting 4096 unique border colors is very unlikely. */
3058 fprintf(stderr, "radeonsi: The border color table is full. "
3059 "Any new border colors will be just black. "
3060 "Please file a bug.\n");
3061 border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK;
3062 } else {
3063 if (i == sctx->border_color_count) {
3064 /* Upload a new border color. */
3065 memcpy(&sctx->border_color_table[i], &state->border_color,
3066 sizeof(state->border_color));
3067 util_memcpy_cpu_to_le32(&sctx->border_color_map[i],
3068 &state->border_color,
3069 sizeof(state->border_color));
3070 sctx->border_color_count++;
3071 }
3072
3073 border_color_index = i;
3074 }
3075 }
3076
3077 rstate->val[0] = (S_008F30_CLAMP_X(si_tex_wrap(state->wrap_s)) |
3078 S_008F30_CLAMP_Y(si_tex_wrap(state->wrap_t)) |
3079 S_008F30_CLAMP_Z(si_tex_wrap(state->wrap_r)) |
3080 S_008F30_MAX_ANISO_RATIO(max_aniso_ratio) |
3081 S_008F30_DEPTH_COMPARE_FUNC(si_tex_compare(state->compare_func)) |
3082 S_008F30_FORCE_UNNORMALIZED(!state->normalized_coords) |
3083 S_008F30_DISABLE_CUBE_WRAP(!state->seamless_cube_map) |
3084 S_008F30_COMPAT_MODE(sctx->b.chip_class >= VI));
3085 rstate->val[1] = (S_008F34_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 8)) |
3086 S_008F34_MAX_LOD(S_FIXED(CLAMP(state->max_lod, 0, 15), 8)));
3087 rstate->val[2] = (S_008F38_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 8)) |
3088 S_008F38_XY_MAG_FILTER(eg_tex_filter(state->mag_img_filter, max_aniso)) |
3089 S_008F38_XY_MIN_FILTER(eg_tex_filter(state->min_img_filter, max_aniso)) |
3090 S_008F38_MIP_FILTER(si_tex_mipfilter(state->min_mip_filter)) |
3091 S_008F38_MIP_POINT_PRECLAMP(1) |
3092 S_008F38_DISABLE_LSB_CEIL(1) |
3093 S_008F38_FILTER_PREC_FIX(1) |
3094 S_008F38_ANISO_OVERRIDE(sctx->b.chip_class >= VI));
3095 rstate->val[3] = S_008F3C_BORDER_COLOR_PTR(border_color_index) |
3096 S_008F3C_BORDER_COLOR_TYPE(border_color_type);
3097 return rstate;
3098 }
3099
3100 static void si_set_sample_mask(struct pipe_context *ctx, unsigned sample_mask)
3101 {
3102 struct si_context *sctx = (struct si_context *)ctx;
3103
3104 if (sctx->sample_mask.sample_mask == (uint16_t)sample_mask)
3105 return;
3106
3107 sctx->sample_mask.sample_mask = sample_mask;
3108 si_mark_atom_dirty(sctx, &sctx->sample_mask.atom);
3109 }
3110
3111 static void si_emit_sample_mask(struct si_context *sctx, struct r600_atom *atom)
3112 {
3113 struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
3114 unsigned mask = sctx->sample_mask.sample_mask;
3115
3116 radeon_set_context_reg_seq(cs, R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
3117 radeon_emit(cs, mask | (mask << 16));
3118 radeon_emit(cs, mask | (mask << 16));
3119 }
3120
3121 static void si_delete_sampler_state(struct pipe_context *ctx, void *state)
3122 {
3123 free(state);
3124 }
3125
3126 /*
3127 * Vertex elements & buffers
3128 */
3129
3130 static void *si_create_vertex_elements(struct pipe_context *ctx,
3131 unsigned count,
3132 const struct pipe_vertex_element *elements)
3133 {
3134 struct si_vertex_element *v = CALLOC_STRUCT(si_vertex_element);
3135 int i;
3136
3137 assert(count <= SI_MAX_ATTRIBS);
3138 if (!v)
3139 return NULL;
3140
3141 v->count = count;
3142 for (i = 0; i < count; ++i) {
3143 const struct util_format_description *desc;
3144 unsigned data_format, num_format;
3145 int first_non_void;
3146
3147 desc = util_format_description(elements[i].src_format);
3148 first_non_void = util_format_get_first_non_void_channel(elements[i].src_format);
3149 data_format = si_translate_buffer_dataformat(ctx->screen, desc, first_non_void);
3150 num_format = si_translate_buffer_numformat(ctx->screen, desc, first_non_void);
3151
3152 v->rsrc_word3[i] = S_008F0C_DST_SEL_X(si_map_swizzle(desc->swizzle[0])) |
3153 S_008F0C_DST_SEL_Y(si_map_swizzle(desc->swizzle[1])) |
3154 S_008F0C_DST_SEL_Z(si_map_swizzle(desc->swizzle[2])) |
3155 S_008F0C_DST_SEL_W(si_map_swizzle(desc->swizzle[3])) |
3156 S_008F0C_NUM_FORMAT(num_format) |
3157 S_008F0C_DATA_FORMAT(data_format);
3158 v->format_size[i] = desc->block.bits / 8;
3159 }
3160 memcpy(v->elements, elements, sizeof(struct pipe_vertex_element) * count);
3161
3162 return v;
3163 }
3164
3165 static void si_bind_vertex_elements(struct pipe_context *ctx, void *state)
3166 {
3167 struct si_context *sctx = (struct si_context *)ctx;
3168 struct si_vertex_element *v = (struct si_vertex_element*)state;
3169
3170 sctx->vertex_elements = v;
3171 sctx->vertex_buffers_dirty = true;
3172 }
3173
3174 static void si_delete_vertex_element(struct pipe_context *ctx, void *state)
3175 {
3176 struct si_context *sctx = (struct si_context *)ctx;
3177
3178 if (sctx->vertex_elements == state)
3179 sctx->vertex_elements = NULL;
3180 FREE(state);
3181 }
3182
3183 static void si_set_vertex_buffers(struct pipe_context *ctx,
3184 unsigned start_slot, unsigned count,
3185 const struct pipe_vertex_buffer *buffers)
3186 {
3187 struct si_context *sctx = (struct si_context *)ctx;
3188 struct pipe_vertex_buffer *dst = sctx->vertex_buffer + start_slot;
3189 int i;
3190
3191 assert(start_slot + count <= ARRAY_SIZE(sctx->vertex_buffer));
3192
3193 if (buffers) {
3194 for (i = 0; i < count; i++) {
3195 const struct pipe_vertex_buffer *src = buffers + i;
3196 struct pipe_vertex_buffer *dsti = dst + i;
3197
3198 pipe_resource_reference(&dsti->buffer, src->buffer);
3199 dsti->buffer_offset = src->buffer_offset;
3200 dsti->stride = src->stride;
3201 r600_context_add_resource_size(ctx, src->buffer);
3202 }
3203 } else {
3204 for (i = 0; i < count; i++) {
3205 pipe_resource_reference(&dst[i].buffer, NULL);
3206 }
3207 }
3208 sctx->vertex_buffers_dirty = true;
3209 }
3210
3211 static void si_set_index_buffer(struct pipe_context *ctx,
3212 const struct pipe_index_buffer *ib)
3213 {
3214 struct si_context *sctx = (struct si_context *)ctx;
3215
3216 if (ib) {
3217 pipe_resource_reference(&sctx->index_buffer.buffer, ib->buffer);
3218 memcpy(&sctx->index_buffer, ib, sizeof(*ib));
3219 r600_context_add_resource_size(ctx, ib->buffer);
3220 } else {
3221 pipe_resource_reference(&sctx->index_buffer.buffer, NULL);
3222 }
3223 }
3224
3225 /*
3226 * Misc
3227 */
3228
3229 static void si_set_tess_state(struct pipe_context *ctx,
3230 const float default_outer_level[4],
3231 const float default_inner_level[2])
3232 {
3233 struct si_context *sctx = (struct si_context *)ctx;
3234 struct pipe_constant_buffer cb;
3235 float array[8];
3236
3237 memcpy(array, default_outer_level, sizeof(float) * 4);
3238 memcpy(array+4, default_inner_level, sizeof(float) * 2);
3239
3240 cb.buffer = NULL;
3241 cb.user_buffer = NULL;
3242 cb.buffer_size = sizeof(array);
3243
3244 si_upload_const_buffer(sctx, (struct r600_resource**)&cb.buffer,
3245 (void*)array, sizeof(array),
3246 &cb.buffer_offset);
3247
3248 si_set_rw_buffer(sctx, SI_HS_CONST_DEFAULT_TESS_LEVELS, &cb);
3249 pipe_resource_reference(&cb.buffer, NULL);
3250 }
3251
3252 static void si_texture_barrier(struct pipe_context *ctx)
3253 {
3254 struct si_context *sctx = (struct si_context *)ctx;
3255
3256 sctx->b.flags |= SI_CONTEXT_INV_VMEM_L1 |
3257 SI_CONTEXT_INV_GLOBAL_L2 |
3258 SI_CONTEXT_FLUSH_AND_INV_CB |
3259 SI_CONTEXT_CS_PARTIAL_FLUSH;
3260 }
3261
3262 static void si_memory_barrier(struct pipe_context *ctx, unsigned flags)
3263 {
3264 struct si_context *sctx = (struct si_context *)ctx;
3265
3266 /* Subsequent commands must wait for all shader invocations to
3267 * complete. */
3268 sctx->b.flags |= SI_CONTEXT_PS_PARTIAL_FLUSH |
3269 SI_CONTEXT_CS_PARTIAL_FLUSH;
3270
3271 if (flags & PIPE_BARRIER_CONSTANT_BUFFER)
3272 sctx->b.flags |= SI_CONTEXT_INV_SMEM_L1 |
3273 SI_CONTEXT_INV_VMEM_L1;
3274
3275 if (flags & (PIPE_BARRIER_VERTEX_BUFFER |
3276 PIPE_BARRIER_SHADER_BUFFER |
3277 PIPE_BARRIER_TEXTURE |
3278 PIPE_BARRIER_IMAGE |
3279 PIPE_BARRIER_STREAMOUT_BUFFER |
3280 PIPE_BARRIER_GLOBAL_BUFFER)) {
3281 /* As far as I can tell, L1 contents are written back to L2
3282 * automatically at end of shader, but the contents of other
3283 * L1 caches might still be stale. */
3284 sctx->b.flags |= SI_CONTEXT_INV_VMEM_L1;
3285 }
3286
3287 if (flags & PIPE_BARRIER_INDEX_BUFFER) {
3288 sctx->b.flags |= SI_CONTEXT_INV_VMEM_L1;
3289
3290 /* Indices are read through TC L2 since VI. */
3291 if (sctx->screen->b.chip_class <= CIK)
3292 sctx->b.flags |= SI_CONTEXT_INV_GLOBAL_L2;
3293 }
3294
3295 if (flags & PIPE_BARRIER_FRAMEBUFFER)
3296 sctx->b.flags |= SI_CONTEXT_FLUSH_AND_INV_FRAMEBUFFER;
3297
3298 if (flags & (PIPE_BARRIER_MAPPED_BUFFER |
3299 PIPE_BARRIER_FRAMEBUFFER |
3300 PIPE_BARRIER_INDIRECT_BUFFER)) {
3301 /* Not sure if INV_GLOBAL_L2 is the best thing here.
3302 *
3303 * We need to make sure that TC L1 & L2 are written back to
3304 * memory, because neither CPU accesses nor CB fetches consider
3305 * TC, but there's no need to invalidate any TC cache lines. */
3306 sctx->b.flags |= SI_CONTEXT_INV_GLOBAL_L2;
3307 }
3308 }
3309
3310 static void *si_create_blend_custom(struct si_context *sctx, unsigned mode)
3311 {
3312 struct pipe_blend_state blend;
3313
3314 memset(&blend, 0, sizeof(blend));
3315 blend.independent_blend_enable = true;
3316 blend.rt[0].colormask = 0xf;
3317 return si_create_blend_state_mode(&sctx->b.b, &blend, mode);
3318 }
3319
3320 static void si_need_gfx_cs_space(struct pipe_context *ctx, unsigned num_dw,
3321 bool include_draw_vbo)
3322 {
3323 si_need_cs_space((struct si_context*)ctx);
3324 }
3325
3326 static void si_init_config(struct si_context *sctx);
3327
3328 void si_init_state_functions(struct si_context *sctx)
3329 {
3330 si_init_external_atom(sctx, &sctx->b.render_cond_atom, &sctx->atoms.s.render_cond);
3331 si_init_external_atom(sctx, &sctx->b.streamout.begin_atom, &sctx->atoms.s.streamout_begin);
3332 si_init_external_atom(sctx, &sctx->b.streamout.enable_atom, &sctx->atoms.s.streamout_enable);
3333 si_init_external_atom(sctx, &sctx->b.scissors.atom, &sctx->atoms.s.scissors);
3334 si_init_external_atom(sctx, &sctx->b.viewports.atom, &sctx->atoms.s.viewports);
3335
3336 si_init_atom(sctx, &sctx->cache_flush, &sctx->atoms.s.cache_flush, si_emit_cache_flush);
3337 si_init_atom(sctx, &sctx->framebuffer.atom, &sctx->atoms.s.framebuffer, si_emit_framebuffer_state);
3338 si_init_atom(sctx, &sctx->msaa_sample_locs, &sctx->atoms.s.msaa_sample_locs, si_emit_msaa_sample_locs);
3339 si_init_atom(sctx, &sctx->db_render_state, &sctx->atoms.s.db_render_state, si_emit_db_render_state);
3340 si_init_atom(sctx, &sctx->msaa_config, &sctx->atoms.s.msaa_config, si_emit_msaa_config);
3341 si_init_atom(sctx, &sctx->sample_mask.atom, &sctx->atoms.s.sample_mask, si_emit_sample_mask);
3342 si_init_atom(sctx, &sctx->cb_render_state, &sctx->atoms.s.cb_render_state, si_emit_cb_render_state);
3343 si_init_atom(sctx, &sctx->blend_color.atom, &sctx->atoms.s.blend_color, si_emit_blend_color);
3344 si_init_atom(sctx, &sctx->clip_regs, &sctx->atoms.s.clip_regs, si_emit_clip_regs);
3345 si_init_atom(sctx, &sctx->clip_state.atom, &sctx->atoms.s.clip_state, si_emit_clip_state);
3346 si_init_atom(sctx, &sctx->stencil_ref.atom, &sctx->atoms.s.stencil_ref, si_emit_stencil_ref);
3347
3348 sctx->b.b.create_blend_state = si_create_blend_state;
3349 sctx->b.b.bind_blend_state = si_bind_blend_state;
3350 sctx->b.b.delete_blend_state = si_delete_blend_state;
3351 sctx->b.b.set_blend_color = si_set_blend_color;
3352
3353 sctx->b.b.create_rasterizer_state = si_create_rs_state;
3354 sctx->b.b.bind_rasterizer_state = si_bind_rs_state;
3355 sctx->b.b.delete_rasterizer_state = si_delete_rs_state;
3356
3357 sctx->b.b.create_depth_stencil_alpha_state = si_create_dsa_state;
3358 sctx->b.b.bind_depth_stencil_alpha_state = si_bind_dsa_state;
3359 sctx->b.b.delete_depth_stencil_alpha_state = si_delete_dsa_state;
3360
3361 sctx->custom_dsa_flush = si_create_db_flush_dsa(sctx);
3362 sctx->custom_blend_resolve = si_create_blend_custom(sctx, V_028808_CB_RESOLVE);
3363 sctx->custom_blend_decompress = si_create_blend_custom(sctx, V_028808_CB_FMASK_DECOMPRESS);
3364 sctx->custom_blend_fastclear = si_create_blend_custom(sctx, V_028808_CB_ELIMINATE_FAST_CLEAR);
3365 sctx->custom_blend_dcc_decompress = si_create_blend_custom(sctx, V_028808_CB_DCC_DECOMPRESS);
3366
3367 sctx->b.b.set_clip_state = si_set_clip_state;
3368 sctx->b.b.set_stencil_ref = si_set_stencil_ref;
3369
3370 sctx->b.b.set_framebuffer_state = si_set_framebuffer_state;
3371 sctx->b.b.get_sample_position = cayman_get_sample_position;
3372
3373 sctx->b.b.create_sampler_state = si_create_sampler_state;
3374 sctx->b.b.delete_sampler_state = si_delete_sampler_state;
3375
3376 sctx->b.b.create_sampler_view = si_create_sampler_view;
3377 sctx->b.b.sampler_view_destroy = si_sampler_view_destroy;
3378
3379 sctx->b.b.set_sample_mask = si_set_sample_mask;
3380
3381 sctx->b.b.create_vertex_elements_state = si_create_vertex_elements;
3382 sctx->b.b.bind_vertex_elements_state = si_bind_vertex_elements;
3383 sctx->b.b.delete_vertex_elements_state = si_delete_vertex_element;
3384 sctx->b.b.set_vertex_buffers = si_set_vertex_buffers;
3385 sctx->b.b.set_index_buffer = si_set_index_buffer;
3386
3387 sctx->b.b.texture_barrier = si_texture_barrier;
3388 sctx->b.b.memory_barrier = si_memory_barrier;
3389 sctx->b.b.set_min_samples = si_set_min_samples;
3390 sctx->b.b.set_tess_state = si_set_tess_state;
3391
3392 sctx->b.b.set_active_query_state = si_set_active_query_state;
3393 sctx->b.set_occlusion_query_state = si_set_occlusion_query_state;
3394 sctx->b.need_gfx_cs_space = si_need_gfx_cs_space;
3395
3396 sctx->b.b.draw_vbo = si_draw_vbo;
3397
3398 si_init_config(sctx);
3399 }
3400
3401 static uint32_t si_get_bo_metadata_word1(struct r600_common_screen *rscreen)
3402 {
3403 return (ATI_VENDOR_ID << 16) | rscreen->info.pci_id;
3404 }
3405
3406 static void si_query_opaque_metadata(struct r600_common_screen *rscreen,
3407 struct r600_texture *rtex,
3408 struct radeon_bo_metadata *md)
3409 {
3410 struct si_screen *sscreen = (struct si_screen*)rscreen;
3411 struct pipe_resource *res = &rtex->resource.b.b;
3412 static const unsigned char swizzle[] = {
3413 PIPE_SWIZZLE_X,
3414 PIPE_SWIZZLE_Y,
3415 PIPE_SWIZZLE_Z,
3416 PIPE_SWIZZLE_W
3417 };
3418 uint32_t desc[8], i;
3419 bool is_array = util_resource_is_array_texture(res);
3420
3421 /* DRM 2.x.x doesn't support this. */
3422 if (rscreen->info.drm_major != 3)
3423 return;
3424
3425 assert(rtex->fmask.size == 0);
3426
3427 /* Metadata image format format version 1:
3428 * [0] = 1 (metadata format identifier)
3429 * [1] = (VENDOR_ID << 16) | PCI_ID
3430 * [2:9] = image descriptor for the whole resource
3431 * [2] is always 0, because the base address is cleared
3432 * [9] is the DCC offset bits [39:8] from the beginning of
3433 * the buffer
3434 * [10:10+LAST_LEVEL] = mipmap level offset bits [39:8] for each level
3435 */
3436
3437 md->metadata[0] = 1; /* metadata image format version 1 */
3438
3439 /* TILE_MODE_INDEX is ambiguous without a PCI ID. */
3440 md->metadata[1] = si_get_bo_metadata_word1(rscreen);
3441
3442 si_make_texture_descriptor(sscreen, rtex, true,
3443 res->target, res->format,
3444 swizzle, 0, res->last_level, 0,
3445 is_array ? res->array_size - 1 : 0,
3446 res->width0, res->height0, res->depth0,
3447 desc, NULL);
3448
3449 si_set_mutable_tex_desc_fields(rtex, &rtex->surface.level[0], 0,
3450 rtex->surface.blk_w, false, desc);
3451
3452 /* Clear the base address and set the relative DCC offset. */
3453 desc[0] = 0;
3454 desc[1] &= C_008F14_BASE_ADDRESS_HI;
3455 desc[7] = rtex->dcc_offset >> 8;
3456
3457 /* Dwords [2:9] contain the image descriptor. */
3458 memcpy(&md->metadata[2], desc, sizeof(desc));
3459
3460 /* Dwords [10:..] contain the mipmap level offsets. */
3461 for (i = 0; i <= res->last_level; i++)
3462 md->metadata[10+i] = rtex->surface.level[i].offset >> 8;
3463
3464 md->size_metadata = (11 + res->last_level) * 4;
3465 }
3466
3467 static void si_apply_opaque_metadata(struct r600_common_screen *rscreen,
3468 struct r600_texture *rtex,
3469 struct radeon_bo_metadata *md)
3470 {
3471 uint32_t *desc = &md->metadata[2];
3472
3473 if (rscreen->chip_class < VI)
3474 return;
3475
3476 /* Return if DCC is enabled. The texture should be set up with it
3477 * already.
3478 */
3479 if (md->size_metadata >= 11 * 4 &&
3480 md->metadata[0] != 0 &&
3481 md->metadata[1] == si_get_bo_metadata_word1(rscreen) &&
3482 G_008F28_COMPRESSION_EN(desc[6])) {
3483 assert(rtex->dcc_offset == ((uint64_t)desc[7] << 8));
3484 return;
3485 }
3486
3487 /* Disable DCC. These are always set by texture_from_handle and must
3488 * be cleared here.
3489 */
3490 rtex->dcc_offset = 0;
3491 }
3492
3493 void si_init_screen_state_functions(struct si_screen *sscreen)
3494 {
3495 sscreen->b.query_opaque_metadata = si_query_opaque_metadata;
3496 sscreen->b.apply_opaque_metadata = si_apply_opaque_metadata;
3497 }
3498
3499 static void
3500 si_write_harvested_raster_configs(struct si_context *sctx,
3501 struct si_pm4_state *pm4,
3502 unsigned raster_config,
3503 unsigned raster_config_1)
3504 {
3505 unsigned sh_per_se = MAX2(sctx->screen->b.info.max_sh_per_se, 1);
3506 unsigned num_se = MAX2(sctx->screen->b.info.max_se, 1);
3507 unsigned rb_mask = sctx->screen->b.info.enabled_rb_mask;
3508 unsigned num_rb = MIN2(sctx->screen->b.info.num_render_backends, 16);
3509 unsigned rb_per_pkr = MIN2(num_rb / num_se / sh_per_se, 2);
3510 unsigned rb_per_se = num_rb / num_se;
3511 unsigned se_mask[4];
3512 unsigned se;
3513
3514 se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
3515 se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
3516 se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
3517 se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
3518
3519 assert(num_se == 1 || num_se == 2 || num_se == 4);
3520 assert(sh_per_se == 1 || sh_per_se == 2);
3521 assert(rb_per_pkr == 1 || rb_per_pkr == 2);
3522
3523 /* XXX: I can't figure out what the *_XSEL and *_YSEL
3524 * fields are for, so I'm leaving them as their default
3525 * values. */
3526
3527 if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
3528 (!se_mask[2] && !se_mask[3]))) {
3529 raster_config_1 &= C_028354_SE_PAIR_MAP;
3530
3531 if (!se_mask[0] && !se_mask[1]) {
3532 raster_config_1 |=
3533 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_3);
3534 } else {
3535 raster_config_1 |=
3536 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_0);
3537 }
3538 }
3539
3540 for (se = 0; se < num_se; se++) {
3541 unsigned raster_config_se = raster_config;
3542 unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
3543 unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
3544 int idx = (se / 2) * 2;
3545
3546 if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
3547 raster_config_se &= C_028350_SE_MAP;
3548
3549 if (!se_mask[idx]) {
3550 raster_config_se |=
3551 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_3);
3552 } else {
3553 raster_config_se |=
3554 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_0);
3555 }
3556 }
3557
3558 pkr0_mask &= rb_mask;
3559 pkr1_mask &= rb_mask;
3560 if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
3561 raster_config_se &= C_028350_PKR_MAP;
3562
3563 if (!pkr0_mask) {
3564 raster_config_se |=
3565 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_3);
3566 } else {
3567 raster_config_se |=
3568 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_0);
3569 }
3570 }
3571
3572 if (rb_per_se >= 2) {
3573 unsigned rb0_mask = 1 << (se * rb_per_se);
3574 unsigned rb1_mask = rb0_mask << 1;
3575
3576 rb0_mask &= rb_mask;
3577 rb1_mask &= rb_mask;
3578 if (!rb0_mask || !rb1_mask) {
3579 raster_config_se &= C_028350_RB_MAP_PKR0;
3580
3581 if (!rb0_mask) {
3582 raster_config_se |=
3583 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_3);
3584 } else {
3585 raster_config_se |=
3586 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_0);
3587 }
3588 }
3589
3590 if (rb_per_se > 2) {
3591 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
3592 rb1_mask = rb0_mask << 1;
3593 rb0_mask &= rb_mask;
3594 rb1_mask &= rb_mask;
3595 if (!rb0_mask || !rb1_mask) {
3596 raster_config_se &= C_028350_RB_MAP_PKR1;
3597
3598 if (!rb0_mask) {
3599 raster_config_se |=
3600 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_3);
3601 } else {
3602 raster_config_se |=
3603 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_0);
3604 }
3605 }
3606 }
3607 }
3608
3609 /* GRBM_GFX_INDEX has a different offset on SI and CI+ */
3610 if (sctx->b.chip_class < CIK)
3611 si_pm4_set_reg(pm4, GRBM_GFX_INDEX,
3612 SE_INDEX(se) | SH_BROADCAST_WRITES |
3613 INSTANCE_BROADCAST_WRITES);
3614 else
3615 si_pm4_set_reg(pm4, R_030800_GRBM_GFX_INDEX,
3616 S_030800_SE_INDEX(se) | S_030800_SH_BROADCAST_WRITES(1) |
3617 S_030800_INSTANCE_BROADCAST_WRITES(1));
3618 si_pm4_set_reg(pm4, R_028350_PA_SC_RASTER_CONFIG, raster_config_se);
3619 if (sctx->b.chip_class >= CIK)
3620 si_pm4_set_reg(pm4, R_028354_PA_SC_RASTER_CONFIG_1, raster_config_1);
3621 }
3622
3623 /* GRBM_GFX_INDEX has a different offset on SI and CI+ */
3624 if (sctx->b.chip_class < CIK)
3625 si_pm4_set_reg(pm4, GRBM_GFX_INDEX,
3626 SE_BROADCAST_WRITES | SH_BROADCAST_WRITES |
3627 INSTANCE_BROADCAST_WRITES);
3628 else
3629 si_pm4_set_reg(pm4, R_030800_GRBM_GFX_INDEX,
3630 S_030800_SE_BROADCAST_WRITES(1) | S_030800_SH_BROADCAST_WRITES(1) |
3631 S_030800_INSTANCE_BROADCAST_WRITES(1));
3632 }
3633
3634 static void si_init_config(struct si_context *sctx)
3635 {
3636 struct si_screen *sscreen = sctx->screen;
3637 unsigned num_rb = MIN2(sctx->screen->b.info.num_render_backends, 16);
3638 unsigned rb_mask = sctx->screen->b.info.enabled_rb_mask;
3639 unsigned raster_config, raster_config_1;
3640 uint64_t border_color_va = sctx->border_color_buffer->gpu_address;
3641 struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
3642 int i;
3643
3644 if (!pm4)
3645 return;
3646
3647 si_pm4_cmd_begin(pm4, PKT3_CONTEXT_CONTROL);
3648 si_pm4_cmd_add(pm4, CONTEXT_CONTROL_LOAD_ENABLE(1));
3649 si_pm4_cmd_add(pm4, CONTEXT_CONTROL_SHADOW_ENABLE(1));
3650 si_pm4_cmd_end(pm4, false);
3651
3652 si_pm4_set_reg(pm4, R_028A18_VGT_HOS_MAX_TESS_LEVEL, fui(64));
3653 si_pm4_set_reg(pm4, R_028A1C_VGT_HOS_MIN_TESS_LEVEL, fui(0));
3654
3655 /* FIXME calculate these values somehow ??? */
3656 si_pm4_set_reg(pm4, R_028A54_VGT_GS_PER_ES, SI_GS_PER_ES);
3657 si_pm4_set_reg(pm4, R_028A58_VGT_ES_PER_GS, 0x40);
3658 si_pm4_set_reg(pm4, R_028A5C_VGT_GS_PER_VS, 0x2);
3659
3660 si_pm4_set_reg(pm4, R_028A8C_VGT_PRIMITIVEID_RESET, 0x0);
3661 si_pm4_set_reg(pm4, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
3662
3663 si_pm4_set_reg(pm4, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0x0);
3664 si_pm4_set_reg(pm4, R_028AB8_VGT_VTX_CNT_EN, 0x0);
3665 if (sctx->b.chip_class < CIK)
3666 si_pm4_set_reg(pm4, R_008A14_PA_CL_ENHANCE, S_008A14_NUM_CLIP_SEQ(3) |
3667 S_008A14_CLIP_VTX_REORDER_ENA(1));
3668
3669 si_pm4_set_reg(pm4, R_028BD4_PA_SC_CENTROID_PRIORITY_0, 0x76543210);
3670 si_pm4_set_reg(pm4, R_028BD8_PA_SC_CENTROID_PRIORITY_1, 0xfedcba98);
3671
3672 si_pm4_set_reg(pm4, R_02882C_PA_SU_PRIM_FILTER_CNTL, 0);
3673
3674 for (i = 0; i < 16; i++) {
3675 si_pm4_set_reg(pm4, R_0282D0_PA_SC_VPORT_ZMIN_0 + i*8, 0);
3676 si_pm4_set_reg(pm4, R_0282D4_PA_SC_VPORT_ZMAX_0 + i*8, fui(1.0));
3677 }
3678
3679 switch (sctx->screen->b.family) {
3680 case CHIP_TAHITI:
3681 case CHIP_PITCAIRN:
3682 raster_config = 0x2a00126a;
3683 raster_config_1 = 0x00000000;
3684 break;
3685 case CHIP_VERDE:
3686 raster_config = 0x0000124a;
3687 raster_config_1 = 0x00000000;
3688 break;
3689 case CHIP_OLAND:
3690 raster_config = 0x00000082;
3691 raster_config_1 = 0x00000000;
3692 break;
3693 case CHIP_HAINAN:
3694 raster_config = 0x00000000;
3695 raster_config_1 = 0x00000000;
3696 break;
3697 case CHIP_BONAIRE:
3698 raster_config = 0x16000012;
3699 raster_config_1 = 0x00000000;
3700 break;
3701 case CHIP_HAWAII:
3702 raster_config = 0x3a00161a;
3703 raster_config_1 = 0x0000002e;
3704 break;
3705 case CHIP_FIJI:
3706 if (sscreen->b.info.cik_macrotile_mode_array[0] == 0x000000e8) {
3707 /* old kernels with old tiling config */
3708 raster_config = 0x16000012;
3709 raster_config_1 = 0x0000002a;
3710 } else {
3711 raster_config = 0x3a00161a;
3712 raster_config_1 = 0x0000002e;
3713 }
3714 break;
3715 case CHIP_POLARIS10:
3716 raster_config = 0x16000012;
3717 raster_config_1 = 0x0000002a;
3718 break;
3719 case CHIP_POLARIS11:
3720 raster_config = 0x16000012;
3721 raster_config_1 = 0x00000000;
3722 break;
3723 case CHIP_TONGA:
3724 raster_config = 0x16000012;
3725 raster_config_1 = 0x0000002a;
3726 break;
3727 case CHIP_ICELAND:
3728 if (num_rb == 1)
3729 raster_config = 0x00000000;
3730 else
3731 raster_config = 0x00000002;
3732 raster_config_1 = 0x00000000;
3733 break;
3734 case CHIP_CARRIZO:
3735 raster_config = 0x00000002;
3736 raster_config_1 = 0x00000000;
3737 break;
3738 case CHIP_KAVERI:
3739 /* KV should be 0x00000002, but that causes problems with radeon */
3740 raster_config = 0x00000000; /* 0x00000002 */
3741 raster_config_1 = 0x00000000;
3742 break;
3743 case CHIP_KABINI:
3744 case CHIP_MULLINS:
3745 case CHIP_STONEY:
3746 raster_config = 0x00000000;
3747 raster_config_1 = 0x00000000;
3748 break;
3749 default:
3750 fprintf(stderr,
3751 "radeonsi: Unknown GPU, using 0 for raster_config\n");
3752 raster_config = 0x00000000;
3753 raster_config_1 = 0x00000000;
3754 break;
3755 }
3756
3757 /* Always use the default config when all backends are enabled
3758 * (or when we failed to determine the enabled backends).
3759 */
3760 if (!rb_mask || util_bitcount(rb_mask) >= num_rb) {
3761 si_pm4_set_reg(pm4, R_028350_PA_SC_RASTER_CONFIG,
3762 raster_config);
3763 if (sctx->b.chip_class >= CIK)
3764 si_pm4_set_reg(pm4, R_028354_PA_SC_RASTER_CONFIG_1,
3765 raster_config_1);
3766 } else {
3767 si_write_harvested_raster_configs(sctx, pm4, raster_config, raster_config_1);
3768 }
3769
3770 si_pm4_set_reg(pm4, R_028204_PA_SC_WINDOW_SCISSOR_TL, S_028204_WINDOW_OFFSET_DISABLE(1));
3771 si_pm4_set_reg(pm4, R_028240_PA_SC_GENERIC_SCISSOR_TL, S_028240_WINDOW_OFFSET_DISABLE(1));
3772 si_pm4_set_reg(pm4, R_028244_PA_SC_GENERIC_SCISSOR_BR,
3773 S_028244_BR_X(16384) | S_028244_BR_Y(16384));
3774 si_pm4_set_reg(pm4, R_028030_PA_SC_SCREEN_SCISSOR_TL, 0);
3775 si_pm4_set_reg(pm4, R_028034_PA_SC_SCREEN_SCISSOR_BR,
3776 S_028034_BR_X(16384) | S_028034_BR_Y(16384));
3777
3778 si_pm4_set_reg(pm4, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
3779 si_pm4_set_reg(pm4, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
3780 /* PA_SU_HARDWARE_SCREEN_OFFSET must be 0 due to hw bug on SI */
3781 si_pm4_set_reg(pm4, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
3782 si_pm4_set_reg(pm4, R_028820_PA_CL_NANINF_CNTL, 0);
3783 si_pm4_set_reg(pm4, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 0x0);
3784 si_pm4_set_reg(pm4, R_028AC4_DB_SRESULTS_COMPARE_STATE1, 0x0);
3785 si_pm4_set_reg(pm4, R_028AC8_DB_PRELOAD_CONTROL, 0x0);
3786 si_pm4_set_reg(pm4, R_02800C_DB_RENDER_OVERRIDE,
3787 S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE) |
3788 S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE));
3789
3790 si_pm4_set_reg(pm4, R_028400_VGT_MAX_VTX_INDX, ~0);
3791 si_pm4_set_reg(pm4, R_028404_VGT_MIN_VTX_INDX, 0);
3792 si_pm4_set_reg(pm4, R_028408_VGT_INDX_OFFSET, 0);
3793
3794 if (sctx->b.chip_class >= CIK) {
3795 si_pm4_set_reg(pm4, R_00B41C_SPI_SHADER_PGM_RSRC3_HS, 0);
3796 si_pm4_set_reg(pm4, R_00B31C_SPI_SHADER_PGM_RSRC3_ES, S_00B31C_CU_EN(0xffff));
3797 si_pm4_set_reg(pm4, R_00B21C_SPI_SHADER_PGM_RSRC3_GS, S_00B21C_CU_EN(0xffff));
3798
3799 if (sscreen->b.info.num_good_compute_units /
3800 (sscreen->b.info.max_se * sscreen->b.info.max_sh_per_se) <= 4) {
3801 /* Too few available compute units per SH. Disallowing
3802 * VS to run on CU0 could hurt us more than late VS
3803 * allocation would help.
3804 *
3805 * LATE_ALLOC_VS = 2 is the highest safe number.
3806 */
3807 si_pm4_set_reg(pm4, R_00B51C_SPI_SHADER_PGM_RSRC3_LS, S_00B51C_CU_EN(0xffff));
3808 si_pm4_set_reg(pm4, R_00B118_SPI_SHADER_PGM_RSRC3_VS, S_00B118_CU_EN(0xffff));
3809 si_pm4_set_reg(pm4, R_00B11C_SPI_SHADER_LATE_ALLOC_VS, S_00B11C_LIMIT(2));
3810 } else {
3811 /* Set LATE_ALLOC_VS == 31. It should be less than
3812 * the number of scratch waves. Limitations:
3813 * - VS can't execute on CU0.
3814 * - If HS writes outputs to LDS, LS can't execute on CU0.
3815 */
3816 si_pm4_set_reg(pm4, R_00B51C_SPI_SHADER_PGM_RSRC3_LS, S_00B51C_CU_EN(0xfffe));
3817 si_pm4_set_reg(pm4, R_00B118_SPI_SHADER_PGM_RSRC3_VS, S_00B118_CU_EN(0xfffe));
3818 si_pm4_set_reg(pm4, R_00B11C_SPI_SHADER_LATE_ALLOC_VS, S_00B11C_LIMIT(31));
3819 }
3820
3821 si_pm4_set_reg(pm4, R_00B01C_SPI_SHADER_PGM_RSRC3_PS, S_00B01C_CU_EN(0xffff));
3822 }
3823
3824 if (sctx->b.chip_class >= VI) {
3825 si_pm4_set_reg(pm4, R_028424_CB_DCC_CONTROL,
3826 S_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE(1) |
3827 S_028424_OVERWRITE_COMBINER_WATERMARK(4));
3828 si_pm4_set_reg(pm4, R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL, 30);
3829 si_pm4_set_reg(pm4, R_028C5C_VGT_OUT_DEALLOC_CNTL, 32);
3830 si_pm4_set_reg(pm4, R_028B50_VGT_TESS_DISTRIBUTION,
3831 S_028B50_ACCUM_ISOLINE(32) |
3832 S_028B50_ACCUM_TRI(11) |
3833 S_028B50_ACCUM_QUAD(11) |
3834 S_028B50_DONUT_SPLIT(16));
3835 }
3836
3837 if (sctx->b.family == CHIP_STONEY)
3838 si_pm4_set_reg(pm4, R_028C40_PA_SC_SHADER_CONTROL, 0);
3839
3840 si_pm4_set_reg(pm4, R_028080_TA_BC_BASE_ADDR, border_color_va >> 8);
3841 if (sctx->b.chip_class >= CIK)
3842 si_pm4_set_reg(pm4, R_028084_TA_BC_BASE_ADDR_HI, border_color_va >> 40);
3843 si_pm4_add_bo(pm4, sctx->border_color_buffer, RADEON_USAGE_READ,
3844 RADEON_PRIO_BORDER_COLORS);
3845
3846 si_pm4_upload_indirect_buffer(sctx, pm4);
3847 sctx->init_config = pm4;
3848 }