2 * Copyright 2012 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
24 * Christian König <christian.koenig@amd.com>
28 #include "si_shader.h"
30 #include "radeon/r600_cs.h"
32 #include "util/u_dual_blend.h"
33 #include "util/u_format.h"
34 #include "util/u_format_s3tc.h"
35 #include "util/u_memory.h"
36 #include "util/u_pstipple.h"
37 #include "util/u_resource.h"
39 /* Initialize an external atom (owned by ../radeon). */
41 si_init_external_atom(struct si_context
*sctx
, struct r600_atom
*atom
,
42 struct r600_atom
**list_elem
)
44 atom
->id
= list_elem
- sctx
->atoms
.array
+ 1;
48 /* Initialize an atom owned by radeonsi. */
49 void si_init_atom(struct si_context
*sctx
, struct r600_atom
*atom
,
50 struct r600_atom
**list_elem
,
51 void (*emit_func
)(struct si_context
*ctx
, struct r600_atom
*state
))
53 atom
->emit
= (void*)emit_func
;
54 atom
->id
= list_elem
- sctx
->atoms
.array
+ 1; /* index+1 in the atom array */
58 static unsigned si_map_swizzle(unsigned swizzle
)
62 return V_008F0C_SQ_SEL_Y
;
64 return V_008F0C_SQ_SEL_Z
;
66 return V_008F0C_SQ_SEL_W
;
68 return V_008F0C_SQ_SEL_0
;
70 return V_008F0C_SQ_SEL_1
;
71 default: /* PIPE_SWIZZLE_X */
72 return V_008F0C_SQ_SEL_X
;
76 static uint32_t S_FIXED(float value
, uint32_t frac_bits
)
78 return value
* (1 << frac_bits
);
81 /* 12.4 fixed-point */
82 static unsigned si_pack_float_12p4(float x
)
85 x
>= 4096 ? 0xffff : x
* 16;
89 * Inferred framebuffer and blender state.
91 * One of the reasons CB_TARGET_MASK must be derived from the framebuffer state
93 * - The blend state mask is 0xf most of the time.
94 * - The COLOR1 format isn't INVALID because of possible dual-source blending,
95 * so COLOR1 is enabled pretty much all the time.
96 * So CB_TARGET_MASK is the only register that can disable COLOR1.
98 * Another reason is to avoid a hang with dual source blending.
100 static void si_emit_cb_render_state(struct si_context
*sctx
, struct r600_atom
*atom
)
102 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
103 struct si_state_blend
*blend
= sctx
->queued
.named
.blend
;
104 uint32_t cb_target_mask
= 0, i
;
106 for (i
= 0; i
< sctx
->framebuffer
.state
.nr_cbufs
; i
++)
107 if (sctx
->framebuffer
.state
.cbufs
[i
])
108 cb_target_mask
|= 0xf << (4*i
);
111 cb_target_mask
&= blend
->cb_target_mask
;
113 /* Avoid a hang that happens when dual source blending is enabled
114 * but there is not enough color outputs. This is undefined behavior,
115 * so disable color writes completely.
117 * Reproducible with Unigine Heaven 4.0 and drirc missing.
119 if (blend
&& blend
->dual_src_blend
&&
120 sctx
->ps_shader
.cso
&&
121 (sctx
->ps_shader
.cso
->info
.colors_written
& 0x3) != 0x3)
124 radeon_set_context_reg(cs
, R_028238_CB_TARGET_MASK
, cb_target_mask
);
126 /* STONEY-specific register settings. */
127 if (sctx
->b
.family
== CHIP_STONEY
) {
128 unsigned spi_shader_col_format
=
129 sctx
->ps_shader
.cso
?
130 sctx
->ps_shader
.current
->key
.ps
.epilog
.spi_shader_col_format
: 0;
131 unsigned sx_ps_downconvert
= 0;
132 unsigned sx_blend_opt_epsilon
= 0;
133 unsigned sx_blend_opt_control
= 0;
135 for (i
= 0; i
< sctx
->framebuffer
.state
.nr_cbufs
; i
++) {
136 struct r600_surface
*surf
=
137 (struct r600_surface
*)sctx
->framebuffer
.state
.cbufs
[i
];
138 unsigned format
, swap
, spi_format
, colormask
;
139 bool has_alpha
, has_rgb
;
144 format
= G_028C70_FORMAT(surf
->cb_color_info
);
145 swap
= G_028C70_COMP_SWAP(surf
->cb_color_info
);
146 spi_format
= (spi_shader_col_format
>> (i
* 4)) & 0xf;
147 colormask
= (cb_target_mask
>> (i
* 4)) & 0xf;
149 /* Set if RGB and A are present. */
150 has_alpha
= !G_028C74_FORCE_DST_ALPHA_1(surf
->cb_color_attrib
);
152 if (format
== V_028C70_COLOR_8
||
153 format
== V_028C70_COLOR_16
||
154 format
== V_028C70_COLOR_32
)
155 has_rgb
= !has_alpha
;
159 /* Check the colormask and export format. */
160 if (!(colormask
& (PIPE_MASK_RGBA
& ~PIPE_MASK_A
)))
162 if (!(colormask
& PIPE_MASK_A
))
165 if (spi_format
== V_028714_SPI_SHADER_ZERO
) {
170 /* Disable value checking for disabled channels. */
172 sx_blend_opt_control
|= S_02875C_MRT0_COLOR_OPT_DISABLE(1) << (i
* 4);
174 sx_blend_opt_control
|= S_02875C_MRT0_ALPHA_OPT_DISABLE(1) << (i
* 4);
176 /* Enable down-conversion for 32bpp and smaller formats. */
178 case V_028C70_COLOR_8
:
179 case V_028C70_COLOR_8_8
:
180 case V_028C70_COLOR_8_8_8_8
:
181 /* For 1 and 2-channel formats, use the superset thereof. */
182 if (spi_format
== V_028714_SPI_SHADER_FP16_ABGR
||
183 spi_format
== V_028714_SPI_SHADER_UINT16_ABGR
||
184 spi_format
== V_028714_SPI_SHADER_SINT16_ABGR
) {
185 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_8_8_8_8
<< (i
* 4);
186 sx_blend_opt_epsilon
|= V_028758_8BIT_FORMAT
<< (i
* 4);
190 case V_028C70_COLOR_5_6_5
:
191 if (spi_format
== V_028714_SPI_SHADER_FP16_ABGR
) {
192 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_5_6_5
<< (i
* 4);
193 sx_blend_opt_epsilon
|= V_028758_6BIT_FORMAT
<< (i
* 4);
197 case V_028C70_COLOR_1_5_5_5
:
198 if (spi_format
== V_028714_SPI_SHADER_FP16_ABGR
) {
199 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_1_5_5_5
<< (i
* 4);
200 sx_blend_opt_epsilon
|= V_028758_5BIT_FORMAT
<< (i
* 4);
204 case V_028C70_COLOR_4_4_4_4
:
205 if (spi_format
== V_028714_SPI_SHADER_FP16_ABGR
) {
206 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_4_4_4_4
<< (i
* 4);
207 sx_blend_opt_epsilon
|= V_028758_4BIT_FORMAT
<< (i
* 4);
211 case V_028C70_COLOR_32
:
212 if (swap
== V_0280A0_SWAP_STD
&&
213 spi_format
== V_028714_SPI_SHADER_32_R
)
214 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_32_R
<< (i
* 4);
215 else if (swap
== V_0280A0_SWAP_ALT_REV
&&
216 spi_format
== V_028714_SPI_SHADER_32_AR
)
217 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_32_A
<< (i
* 4);
220 case V_028C70_COLOR_16
:
221 case V_028C70_COLOR_16_16
:
222 /* For 1-channel formats, use the superset thereof. */
223 if (spi_format
== V_028714_SPI_SHADER_UNORM16_ABGR
||
224 spi_format
== V_028714_SPI_SHADER_SNORM16_ABGR
||
225 spi_format
== V_028714_SPI_SHADER_UINT16_ABGR
||
226 spi_format
== V_028714_SPI_SHADER_SINT16_ABGR
) {
227 if (swap
== V_0280A0_SWAP_STD
||
228 swap
== V_0280A0_SWAP_STD_REV
)
229 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_16_16_GR
<< (i
* 4);
231 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_16_16_AR
<< (i
* 4);
235 case V_028C70_COLOR_10_11_11
:
236 if (spi_format
== V_028714_SPI_SHADER_FP16_ABGR
) {
237 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_10_11_11
<< (i
* 4);
238 sx_blend_opt_epsilon
|= V_028758_11BIT_FORMAT
<< (i
* 4);
242 case V_028C70_COLOR_2_10_10_10
:
243 if (spi_format
== V_028714_SPI_SHADER_FP16_ABGR
) {
244 sx_ps_downconvert
|= V_028754_SX_RT_EXPORT_2_10_10_10
<< (i
* 4);
245 sx_blend_opt_epsilon
|= V_028758_10BIT_FORMAT
<< (i
* 4);
251 if (sctx
->screen
->b
.debug_flags
& DBG_NO_RB_PLUS
) {
252 sx_ps_downconvert
= 0;
253 sx_blend_opt_epsilon
= 0;
254 sx_blend_opt_control
= 0;
257 radeon_set_context_reg_seq(cs
, R_028754_SX_PS_DOWNCONVERT
, 3);
258 radeon_emit(cs
, sx_ps_downconvert
); /* R_028754_SX_PS_DOWNCONVERT */
259 radeon_emit(cs
, sx_blend_opt_epsilon
); /* R_028758_SX_BLEND_OPT_EPSILON */
260 radeon_emit(cs
, sx_blend_opt_control
); /* R_02875C_SX_BLEND_OPT_CONTROL */
268 static uint32_t si_translate_blend_function(int blend_func
)
270 switch (blend_func
) {
272 return V_028780_COMB_DST_PLUS_SRC
;
273 case PIPE_BLEND_SUBTRACT
:
274 return V_028780_COMB_SRC_MINUS_DST
;
275 case PIPE_BLEND_REVERSE_SUBTRACT
:
276 return V_028780_COMB_DST_MINUS_SRC
;
278 return V_028780_COMB_MIN_DST_SRC
;
280 return V_028780_COMB_MAX_DST_SRC
;
282 R600_ERR("Unknown blend function %d\n", blend_func
);
289 static uint32_t si_translate_blend_factor(int blend_fact
)
291 switch (blend_fact
) {
292 case PIPE_BLENDFACTOR_ONE
:
293 return V_028780_BLEND_ONE
;
294 case PIPE_BLENDFACTOR_SRC_COLOR
:
295 return V_028780_BLEND_SRC_COLOR
;
296 case PIPE_BLENDFACTOR_SRC_ALPHA
:
297 return V_028780_BLEND_SRC_ALPHA
;
298 case PIPE_BLENDFACTOR_DST_ALPHA
:
299 return V_028780_BLEND_DST_ALPHA
;
300 case PIPE_BLENDFACTOR_DST_COLOR
:
301 return V_028780_BLEND_DST_COLOR
;
302 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
:
303 return V_028780_BLEND_SRC_ALPHA_SATURATE
;
304 case PIPE_BLENDFACTOR_CONST_COLOR
:
305 return V_028780_BLEND_CONSTANT_COLOR
;
306 case PIPE_BLENDFACTOR_CONST_ALPHA
:
307 return V_028780_BLEND_CONSTANT_ALPHA
;
308 case PIPE_BLENDFACTOR_ZERO
:
309 return V_028780_BLEND_ZERO
;
310 case PIPE_BLENDFACTOR_INV_SRC_COLOR
:
311 return V_028780_BLEND_ONE_MINUS_SRC_COLOR
;
312 case PIPE_BLENDFACTOR_INV_SRC_ALPHA
:
313 return V_028780_BLEND_ONE_MINUS_SRC_ALPHA
;
314 case PIPE_BLENDFACTOR_INV_DST_ALPHA
:
315 return V_028780_BLEND_ONE_MINUS_DST_ALPHA
;
316 case PIPE_BLENDFACTOR_INV_DST_COLOR
:
317 return V_028780_BLEND_ONE_MINUS_DST_COLOR
;
318 case PIPE_BLENDFACTOR_INV_CONST_COLOR
:
319 return V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR
;
320 case PIPE_BLENDFACTOR_INV_CONST_ALPHA
:
321 return V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA
;
322 case PIPE_BLENDFACTOR_SRC1_COLOR
:
323 return V_028780_BLEND_SRC1_COLOR
;
324 case PIPE_BLENDFACTOR_SRC1_ALPHA
:
325 return V_028780_BLEND_SRC1_ALPHA
;
326 case PIPE_BLENDFACTOR_INV_SRC1_COLOR
:
327 return V_028780_BLEND_INV_SRC1_COLOR
;
328 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA
:
329 return V_028780_BLEND_INV_SRC1_ALPHA
;
331 R600_ERR("Bad blend factor %d not supported!\n", blend_fact
);
338 static uint32_t si_translate_blend_opt_function(int blend_func
)
340 switch (blend_func
) {
342 return V_028760_OPT_COMB_ADD
;
343 case PIPE_BLEND_SUBTRACT
:
344 return V_028760_OPT_COMB_SUBTRACT
;
345 case PIPE_BLEND_REVERSE_SUBTRACT
:
346 return V_028760_OPT_COMB_REVSUBTRACT
;
348 return V_028760_OPT_COMB_MIN
;
350 return V_028760_OPT_COMB_MAX
;
352 return V_028760_OPT_COMB_BLEND_DISABLED
;
356 static uint32_t si_translate_blend_opt_factor(int blend_fact
, bool is_alpha
)
358 switch (blend_fact
) {
359 case PIPE_BLENDFACTOR_ZERO
:
360 return V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_ALL
;
361 case PIPE_BLENDFACTOR_ONE
:
362 return V_028760_BLEND_OPT_PRESERVE_ALL_IGNORE_NONE
;
363 case PIPE_BLENDFACTOR_SRC_COLOR
:
364 return is_alpha
? V_028760_BLEND_OPT_PRESERVE_A1_IGNORE_A0
365 : V_028760_BLEND_OPT_PRESERVE_C1_IGNORE_C0
;
366 case PIPE_BLENDFACTOR_INV_SRC_COLOR
:
367 return is_alpha
? V_028760_BLEND_OPT_PRESERVE_A0_IGNORE_A1
368 : V_028760_BLEND_OPT_PRESERVE_C0_IGNORE_C1
;
369 case PIPE_BLENDFACTOR_SRC_ALPHA
:
370 return V_028760_BLEND_OPT_PRESERVE_A1_IGNORE_A0
;
371 case PIPE_BLENDFACTOR_INV_SRC_ALPHA
:
372 return V_028760_BLEND_OPT_PRESERVE_A0_IGNORE_A1
;
373 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
:
374 return is_alpha
? V_028760_BLEND_OPT_PRESERVE_ALL_IGNORE_NONE
375 : V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_A0
;
377 return V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE
;
382 * Get rid of DST in the blend factors by commuting the operands:
383 * func(src * DST, dst * 0) ---> func(src * 0, dst * SRC)
385 static void si_blend_remove_dst(unsigned *func
, unsigned *src_factor
,
386 unsigned *dst_factor
, unsigned expected_dst
,
387 unsigned replacement_src
)
389 if (*src_factor
== expected_dst
&&
390 *dst_factor
== PIPE_BLENDFACTOR_ZERO
) {
391 *src_factor
= PIPE_BLENDFACTOR_ZERO
;
392 *dst_factor
= replacement_src
;
394 /* Commuting the operands requires reversing subtractions. */
395 if (*func
== PIPE_BLEND_SUBTRACT
)
396 *func
= PIPE_BLEND_REVERSE_SUBTRACT
;
397 else if (*func
== PIPE_BLEND_REVERSE_SUBTRACT
)
398 *func
= PIPE_BLEND_SUBTRACT
;
402 static bool si_blend_factor_uses_dst(unsigned factor
)
404 return factor
== PIPE_BLENDFACTOR_DST_COLOR
||
405 factor
== PIPE_BLENDFACTOR_DST_ALPHA
||
406 factor
== PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
||
407 factor
== PIPE_BLENDFACTOR_INV_DST_ALPHA
||
408 factor
== PIPE_BLENDFACTOR_INV_DST_COLOR
;
411 static void *si_create_blend_state_mode(struct pipe_context
*ctx
,
412 const struct pipe_blend_state
*state
,
415 struct si_context
*sctx
= (struct si_context
*)ctx
;
416 struct si_state_blend
*blend
= CALLOC_STRUCT(si_state_blend
);
417 struct si_pm4_state
*pm4
= &blend
->pm4
;
418 uint32_t sx_mrt_blend_opt
[8] = {0};
419 uint32_t color_control
= 0;
424 blend
->alpha_to_coverage
= state
->alpha_to_coverage
;
425 blend
->alpha_to_one
= state
->alpha_to_one
;
426 blend
->dual_src_blend
= util_blend_state_is_dual(state
, 0);
428 if (state
->logicop_enable
) {
429 color_control
|= S_028808_ROP3(state
->logicop_func
| (state
->logicop_func
<< 4));
431 color_control
|= S_028808_ROP3(0xcc);
434 si_pm4_set_reg(pm4
, R_028B70_DB_ALPHA_TO_MASK
,
435 S_028B70_ALPHA_TO_MASK_ENABLE(state
->alpha_to_coverage
) |
436 S_028B70_ALPHA_TO_MASK_OFFSET0(2) |
437 S_028B70_ALPHA_TO_MASK_OFFSET1(2) |
438 S_028B70_ALPHA_TO_MASK_OFFSET2(2) |
439 S_028B70_ALPHA_TO_MASK_OFFSET3(2));
441 if (state
->alpha_to_coverage
)
442 blend
->need_src_alpha_4bit
|= 0xf;
444 blend
->cb_target_mask
= 0;
445 for (int i
= 0; i
< 8; i
++) {
446 /* state->rt entries > 0 only written if independent blending */
447 const int j
= state
->independent_blend_enable
? i
: 0;
449 unsigned eqRGB
= state
->rt
[j
].rgb_func
;
450 unsigned srcRGB
= state
->rt
[j
].rgb_src_factor
;
451 unsigned dstRGB
= state
->rt
[j
].rgb_dst_factor
;
452 unsigned eqA
= state
->rt
[j
].alpha_func
;
453 unsigned srcA
= state
->rt
[j
].alpha_src_factor
;
454 unsigned dstA
= state
->rt
[j
].alpha_dst_factor
;
456 unsigned srcRGB_opt
, dstRGB_opt
, srcA_opt
, dstA_opt
;
457 unsigned blend_cntl
= 0;
459 sx_mrt_blend_opt
[i
] =
460 S_028760_COLOR_COMB_FCN(V_028760_OPT_COMB_BLEND_DISABLED
) |
461 S_028760_ALPHA_COMB_FCN(V_028760_OPT_COMB_BLEND_DISABLED
);
463 if (!state
->rt
[j
].colormask
)
466 /* cb_render_state will disable unused ones */
467 blend
->cb_target_mask
|= (unsigned)state
->rt
[j
].colormask
<< (4 * i
);
469 if (!state
->rt
[j
].blend_enable
) {
470 si_pm4_set_reg(pm4
, R_028780_CB_BLEND0_CONTROL
+ i
* 4, blend_cntl
);
474 /* Blending optimizations for Stoney.
475 * These transformations don't change the behavior.
477 * First, get rid of DST in the blend factors:
478 * func(src * DST, dst * 0) ---> func(src * 0, dst * SRC)
480 si_blend_remove_dst(&eqRGB
, &srcRGB
, &dstRGB
,
481 PIPE_BLENDFACTOR_DST_COLOR
,
482 PIPE_BLENDFACTOR_SRC_COLOR
);
483 si_blend_remove_dst(&eqA
, &srcA
, &dstA
,
484 PIPE_BLENDFACTOR_DST_COLOR
,
485 PIPE_BLENDFACTOR_SRC_COLOR
);
486 si_blend_remove_dst(&eqA
, &srcA
, &dstA
,
487 PIPE_BLENDFACTOR_DST_ALPHA
,
488 PIPE_BLENDFACTOR_SRC_ALPHA
);
490 /* Look up the ideal settings from tables. */
491 srcRGB_opt
= si_translate_blend_opt_factor(srcRGB
, false);
492 dstRGB_opt
= si_translate_blend_opt_factor(dstRGB
, false);
493 srcA_opt
= si_translate_blend_opt_factor(srcA
, true);
494 dstA_opt
= si_translate_blend_opt_factor(dstA
, true);
496 /* Handle interdependencies. */
497 if (si_blend_factor_uses_dst(srcRGB
))
498 dstRGB_opt
= V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE
;
499 if (si_blend_factor_uses_dst(srcA
))
500 dstA_opt
= V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE
;
502 if (srcRGB
== PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
&&
503 (dstRGB
== PIPE_BLENDFACTOR_ZERO
||
504 dstRGB
== PIPE_BLENDFACTOR_SRC_ALPHA
||
505 dstRGB
== PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
))
506 dstRGB_opt
= V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_A0
;
508 /* Set the final value. */
509 sx_mrt_blend_opt
[i
] =
510 S_028760_COLOR_SRC_OPT(srcRGB_opt
) |
511 S_028760_COLOR_DST_OPT(dstRGB_opt
) |
512 S_028760_COLOR_COMB_FCN(si_translate_blend_opt_function(eqRGB
)) |
513 S_028760_ALPHA_SRC_OPT(srcA_opt
) |
514 S_028760_ALPHA_DST_OPT(dstA_opt
) |
515 S_028760_ALPHA_COMB_FCN(si_translate_blend_opt_function(eqA
));
517 /* Set blend state. */
518 blend_cntl
|= S_028780_ENABLE(1);
519 blend_cntl
|= S_028780_COLOR_COMB_FCN(si_translate_blend_function(eqRGB
));
520 blend_cntl
|= S_028780_COLOR_SRCBLEND(si_translate_blend_factor(srcRGB
));
521 blend_cntl
|= S_028780_COLOR_DESTBLEND(si_translate_blend_factor(dstRGB
));
523 if (srcA
!= srcRGB
|| dstA
!= dstRGB
|| eqA
!= eqRGB
) {
524 blend_cntl
|= S_028780_SEPARATE_ALPHA_BLEND(1);
525 blend_cntl
|= S_028780_ALPHA_COMB_FCN(si_translate_blend_function(eqA
));
526 blend_cntl
|= S_028780_ALPHA_SRCBLEND(si_translate_blend_factor(srcA
));
527 blend_cntl
|= S_028780_ALPHA_DESTBLEND(si_translate_blend_factor(dstA
));
529 si_pm4_set_reg(pm4
, R_028780_CB_BLEND0_CONTROL
+ i
* 4, blend_cntl
);
531 blend
->blend_enable_4bit
|= 0xfu
<< (i
* 4);
533 /* This is only important for formats without alpha. */
534 if (srcRGB
== PIPE_BLENDFACTOR_SRC_ALPHA
||
535 dstRGB
== PIPE_BLENDFACTOR_SRC_ALPHA
||
536 srcRGB
== PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
||
537 dstRGB
== PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
||
538 srcRGB
== PIPE_BLENDFACTOR_INV_SRC_ALPHA
||
539 dstRGB
== PIPE_BLENDFACTOR_INV_SRC_ALPHA
)
540 blend
->need_src_alpha_4bit
|= 0xfu
<< (i
* 4);
543 if (blend
->cb_target_mask
) {
544 color_control
|= S_028808_MODE(mode
);
546 color_control
|= S_028808_MODE(V_028808_CB_DISABLE
);
549 if (sctx
->b
.family
== CHIP_STONEY
) {
550 for (int i
= 0; i
< 8; i
++)
551 si_pm4_set_reg(pm4
, R_028760_SX_MRT0_BLEND_OPT
+ i
* 4,
552 sx_mrt_blend_opt
[i
]);
554 /* RB+ doesn't work with dual source blending, logic op, and RESOLVE. */
555 if (blend
->dual_src_blend
|| state
->logicop_enable
||
556 mode
== V_028808_CB_RESOLVE
)
557 color_control
|= S_028808_DISABLE_DUAL_QUAD(1);
560 si_pm4_set_reg(pm4
, R_028808_CB_COLOR_CONTROL
, color_control
);
564 static void *si_create_blend_state(struct pipe_context
*ctx
,
565 const struct pipe_blend_state
*state
)
567 return si_create_blend_state_mode(ctx
, state
, V_028808_CB_NORMAL
);
570 static void si_bind_blend_state(struct pipe_context
*ctx
, void *state
)
572 struct si_context
*sctx
= (struct si_context
*)ctx
;
573 si_pm4_bind_state(sctx
, blend
, (struct si_state_blend
*)state
);
574 si_mark_atom_dirty(sctx
, &sctx
->cb_render_state
);
577 static void si_delete_blend_state(struct pipe_context
*ctx
, void *state
)
579 struct si_context
*sctx
= (struct si_context
*)ctx
;
580 si_pm4_delete_state(sctx
, blend
, (struct si_state_blend
*)state
);
583 static void si_set_blend_color(struct pipe_context
*ctx
,
584 const struct pipe_blend_color
*state
)
586 struct si_context
*sctx
= (struct si_context
*)ctx
;
588 if (memcmp(&sctx
->blend_color
.state
, state
, sizeof(*state
)) == 0)
591 sctx
->blend_color
.state
= *state
;
592 si_mark_atom_dirty(sctx
, &sctx
->blend_color
.atom
);
595 static void si_emit_blend_color(struct si_context
*sctx
, struct r600_atom
*atom
)
597 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
599 radeon_set_context_reg_seq(cs
, R_028414_CB_BLEND_RED
, 4);
600 radeon_emit_array(cs
, (uint32_t*)sctx
->blend_color
.state
.color
, 4);
607 static void si_set_clip_state(struct pipe_context
*ctx
,
608 const struct pipe_clip_state
*state
)
610 struct si_context
*sctx
= (struct si_context
*)ctx
;
611 struct pipe_constant_buffer cb
;
613 if (memcmp(&sctx
->clip_state
.state
, state
, sizeof(*state
)) == 0)
616 sctx
->clip_state
.state
= *state
;
617 si_mark_atom_dirty(sctx
, &sctx
->clip_state
.atom
);
620 cb
.user_buffer
= state
->ucp
;
621 cb
.buffer_offset
= 0;
622 cb
.buffer_size
= 4*4*8;
623 si_set_rw_buffer(sctx
, SI_VS_CONST_CLIP_PLANES
, &cb
);
624 pipe_resource_reference(&cb
.buffer
, NULL
);
627 static void si_emit_clip_state(struct si_context
*sctx
, struct r600_atom
*atom
)
629 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
631 radeon_set_context_reg_seq(cs
, R_0285BC_PA_CL_UCP_0_X
, 6*4);
632 radeon_emit_array(cs
, (uint32_t*)sctx
->clip_state
.state
.ucp
, 6*4);
635 #define SIX_BITS 0x3F
637 static void si_emit_clip_regs(struct si_context
*sctx
, struct r600_atom
*atom
)
639 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
640 struct tgsi_shader_info
*info
= si_get_vs_info(sctx
);
641 unsigned window_space
=
642 info
->properties
[TGSI_PROPERTY_VS_WINDOW_SPACE_POSITION
];
643 unsigned clipdist_mask
=
644 info
->writes_clipvertex
? SIX_BITS
: info
->clipdist_writemask
;
646 radeon_set_context_reg(cs
, R_02881C_PA_CL_VS_OUT_CNTL
,
647 S_02881C_USE_VTX_POINT_SIZE(info
->writes_psize
) |
648 S_02881C_USE_VTX_EDGE_FLAG(info
->writes_edgeflag
) |
649 S_02881C_USE_VTX_RENDER_TARGET_INDX(info
->writes_layer
) |
650 S_02881C_USE_VTX_VIEWPORT_INDX(info
->writes_viewport_index
) |
651 S_02881C_VS_OUT_CCDIST0_VEC_ENA((clipdist_mask
& 0x0F) != 0) |
652 S_02881C_VS_OUT_CCDIST1_VEC_ENA((clipdist_mask
& 0xF0) != 0) |
653 S_02881C_VS_OUT_MISC_VEC_ENA(info
->writes_psize
||
654 info
->writes_edgeflag
||
655 info
->writes_layer
||
656 info
->writes_viewport_index
) |
657 S_02881C_VS_OUT_MISC_SIDE_BUS_ENA(1) |
658 (sctx
->queued
.named
.rasterizer
->clip_plane_enable
&
660 radeon_set_context_reg(cs
, R_028810_PA_CL_CLIP_CNTL
,
661 sctx
->queued
.named
.rasterizer
->pa_cl_clip_cntl
|
663 sctx
->queued
.named
.rasterizer
->clip_plane_enable
& SIX_BITS
) |
664 S_028810_CLIP_DISABLE(window_space
));
666 /* reuse needs to be set off if we write oViewport */
667 radeon_set_context_reg(cs
, R_028AB4_VGT_REUSE_OFF
,
668 S_028AB4_REUSE_OFF(info
->writes_viewport_index
));
672 * inferred state between framebuffer and rasterizer
674 static void si_update_poly_offset_state(struct si_context
*sctx
)
676 struct si_state_rasterizer
*rs
= sctx
->queued
.named
.rasterizer
;
678 if (!rs
|| !rs
->uses_poly_offset
|| !sctx
->framebuffer
.state
.zsbuf
)
681 switch (sctx
->framebuffer
.state
.zsbuf
->texture
->format
) {
682 case PIPE_FORMAT_Z16_UNORM
:
683 si_pm4_bind_state(sctx
, poly_offset
, &rs
->pm4_poly_offset
[0]);
685 default: /* 24-bit */
686 si_pm4_bind_state(sctx
, poly_offset
, &rs
->pm4_poly_offset
[1]);
688 case PIPE_FORMAT_Z32_FLOAT
:
689 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
690 si_pm4_bind_state(sctx
, poly_offset
, &rs
->pm4_poly_offset
[2]);
699 static uint32_t si_translate_fill(uint32_t func
)
702 case PIPE_POLYGON_MODE_FILL
:
703 return V_028814_X_DRAW_TRIANGLES
;
704 case PIPE_POLYGON_MODE_LINE
:
705 return V_028814_X_DRAW_LINES
;
706 case PIPE_POLYGON_MODE_POINT
:
707 return V_028814_X_DRAW_POINTS
;
710 return V_028814_X_DRAW_POINTS
;
714 static void *si_create_rs_state(struct pipe_context
*ctx
,
715 const struct pipe_rasterizer_state
*state
)
717 struct si_state_rasterizer
*rs
= CALLOC_STRUCT(si_state_rasterizer
);
718 struct si_pm4_state
*pm4
= &rs
->pm4
;
720 float psize_min
, psize_max
;
726 rs
->scissor_enable
= state
->scissor
;
727 rs
->two_side
= state
->light_twoside
;
728 rs
->multisample_enable
= state
->multisample
;
729 rs
->force_persample_interp
= state
->force_persample_interp
;
730 rs
->clip_plane_enable
= state
->clip_plane_enable
;
731 rs
->line_stipple_enable
= state
->line_stipple_enable
;
732 rs
->poly_stipple_enable
= state
->poly_stipple_enable
;
733 rs
->line_smooth
= state
->line_smooth
;
734 rs
->poly_smooth
= state
->poly_smooth
;
735 rs
->uses_poly_offset
= state
->offset_point
|| state
->offset_line
||
737 rs
->clamp_fragment_color
= state
->clamp_fragment_color
;
738 rs
->flatshade
= state
->flatshade
;
739 rs
->sprite_coord_enable
= state
->sprite_coord_enable
;
740 rs
->rasterizer_discard
= state
->rasterizer_discard
;
741 rs
->pa_sc_line_stipple
= state
->line_stipple_enable
?
742 S_028A0C_LINE_PATTERN(state
->line_stipple_pattern
) |
743 S_028A0C_REPEAT_COUNT(state
->line_stipple_factor
) : 0;
744 rs
->pa_cl_clip_cntl
=
745 S_028810_PS_UCP_MODE(3) |
746 S_028810_DX_CLIP_SPACE_DEF(state
->clip_halfz
) |
747 S_028810_ZCLIP_NEAR_DISABLE(!state
->depth_clip
) |
748 S_028810_ZCLIP_FAR_DISABLE(!state
->depth_clip
) |
749 S_028810_DX_RASTERIZATION_KILL(state
->rasterizer_discard
) |
750 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
752 si_pm4_set_reg(pm4
, R_0286D4_SPI_INTERP_CONTROL_0
,
753 S_0286D4_FLAT_SHADE_ENA(1) |
754 S_0286D4_PNT_SPRITE_ENA(1) |
755 S_0286D4_PNT_SPRITE_OVRD_X(V_0286D4_SPI_PNT_SPRITE_SEL_S
) |
756 S_0286D4_PNT_SPRITE_OVRD_Y(V_0286D4_SPI_PNT_SPRITE_SEL_T
) |
757 S_0286D4_PNT_SPRITE_OVRD_Z(V_0286D4_SPI_PNT_SPRITE_SEL_0
) |
758 S_0286D4_PNT_SPRITE_OVRD_W(V_0286D4_SPI_PNT_SPRITE_SEL_1
) |
759 S_0286D4_PNT_SPRITE_TOP_1(state
->sprite_coord_mode
!= PIPE_SPRITE_COORD_UPPER_LEFT
));
761 /* point size 12.4 fixed point */
762 tmp
= (unsigned)(state
->point_size
* 8.0);
763 si_pm4_set_reg(pm4
, R_028A00_PA_SU_POINT_SIZE
, S_028A00_HEIGHT(tmp
) | S_028A00_WIDTH(tmp
));
765 if (state
->point_size_per_vertex
) {
766 psize_min
= util_get_min_point_size(state
);
769 /* Force the point size to be as if the vertex output was disabled. */
770 psize_min
= state
->point_size
;
771 psize_max
= state
->point_size
;
773 /* Divide by two, because 0.5 = 1 pixel. */
774 si_pm4_set_reg(pm4
, R_028A04_PA_SU_POINT_MINMAX
,
775 S_028A04_MIN_SIZE(si_pack_float_12p4(psize_min
/2)) |
776 S_028A04_MAX_SIZE(si_pack_float_12p4(psize_max
/2)));
778 tmp
= (unsigned)state
->line_width
* 8;
779 si_pm4_set_reg(pm4
, R_028A08_PA_SU_LINE_CNTL
, S_028A08_WIDTH(tmp
));
780 si_pm4_set_reg(pm4
, R_028A48_PA_SC_MODE_CNTL_0
,
781 S_028A48_LINE_STIPPLE_ENABLE(state
->line_stipple_enable
) |
782 S_028A48_MSAA_ENABLE(state
->multisample
||
783 state
->poly_smooth
||
784 state
->line_smooth
) |
785 S_028A48_VPORT_SCISSOR_ENABLE(1));
787 si_pm4_set_reg(pm4
, R_028BE4_PA_SU_VTX_CNTL
,
788 S_028BE4_PIX_CENTER(state
->half_pixel_center
) |
789 S_028BE4_QUANT_MODE(V_028BE4_X_16_8_FIXED_POINT_1_256TH
));
791 si_pm4_set_reg(pm4
, R_028B7C_PA_SU_POLY_OFFSET_CLAMP
, fui(state
->offset_clamp
));
792 si_pm4_set_reg(pm4
, R_028814_PA_SU_SC_MODE_CNTL
,
793 S_028814_PROVOKING_VTX_LAST(!state
->flatshade_first
) |
794 S_028814_CULL_FRONT((state
->cull_face
& PIPE_FACE_FRONT
) ? 1 : 0) |
795 S_028814_CULL_BACK((state
->cull_face
& PIPE_FACE_BACK
) ? 1 : 0) |
796 S_028814_FACE(!state
->front_ccw
) |
797 S_028814_POLY_OFFSET_FRONT_ENABLE(util_get_offset(state
, state
->fill_front
)) |
798 S_028814_POLY_OFFSET_BACK_ENABLE(util_get_offset(state
, state
->fill_back
)) |
799 S_028814_POLY_OFFSET_PARA_ENABLE(state
->offset_point
|| state
->offset_line
) |
800 S_028814_POLY_MODE(state
->fill_front
!= PIPE_POLYGON_MODE_FILL
||
801 state
->fill_back
!= PIPE_POLYGON_MODE_FILL
) |
802 S_028814_POLYMODE_FRONT_PTYPE(si_translate_fill(state
->fill_front
)) |
803 S_028814_POLYMODE_BACK_PTYPE(si_translate_fill(state
->fill_back
)));
804 si_pm4_set_reg(pm4
, R_00B130_SPI_SHADER_USER_DATA_VS_0
+
805 SI_SGPR_VS_STATE_BITS
* 4, state
->clamp_vertex_color
);
807 /* Precalculate polygon offset states for 16-bit, 24-bit, and 32-bit zbuffers. */
808 for (i
= 0; i
< 3; i
++) {
809 struct si_pm4_state
*pm4
= &rs
->pm4_poly_offset
[i
];
810 float offset_units
= state
->offset_units
;
811 float offset_scale
= state
->offset_scale
* 16.0f
;
814 case 0: /* 16-bit zbuffer */
815 offset_units
*= 4.0f
;
817 case 1: /* 24-bit zbuffer */
818 offset_units
*= 2.0f
;
820 case 2: /* 32-bit zbuffer */
821 offset_units
*= 1.0f
;
825 si_pm4_set_reg(pm4
, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE
,
827 si_pm4_set_reg(pm4
, R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET
,
829 si_pm4_set_reg(pm4
, R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE
,
831 si_pm4_set_reg(pm4
, R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET
,
838 static void si_bind_rs_state(struct pipe_context
*ctx
, void *state
)
840 struct si_context
*sctx
= (struct si_context
*)ctx
;
841 struct si_state_rasterizer
*old_rs
=
842 (struct si_state_rasterizer
*)sctx
->queued
.named
.rasterizer
;
843 struct si_state_rasterizer
*rs
= (struct si_state_rasterizer
*)state
;
848 if (sctx
->framebuffer
.nr_samples
> 1 &&
849 (!old_rs
|| old_rs
->multisample_enable
!= rs
->multisample_enable
))
850 si_mark_atom_dirty(sctx
, &sctx
->db_render_state
);
852 r600_set_scissor_enable(&sctx
->b
, rs
->scissor_enable
);
854 si_pm4_bind_state(sctx
, rasterizer
, rs
);
855 si_update_poly_offset_state(sctx
);
857 si_mark_atom_dirty(sctx
, &sctx
->clip_regs
);
860 static void si_delete_rs_state(struct pipe_context
*ctx
, void *state
)
862 struct si_context
*sctx
= (struct si_context
*)ctx
;
864 if (sctx
->queued
.named
.rasterizer
== state
)
865 si_pm4_bind_state(sctx
, poly_offset
, NULL
);
866 si_pm4_delete_state(sctx
, rasterizer
, (struct si_state_rasterizer
*)state
);
870 * infeered state between dsa and stencil ref
872 static void si_emit_stencil_ref(struct si_context
*sctx
, struct r600_atom
*atom
)
874 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
875 struct pipe_stencil_ref
*ref
= &sctx
->stencil_ref
.state
;
876 struct si_dsa_stencil_ref_part
*dsa
= &sctx
->stencil_ref
.dsa_part
;
878 radeon_set_context_reg_seq(cs
, R_028430_DB_STENCILREFMASK
, 2);
879 radeon_emit(cs
, S_028430_STENCILTESTVAL(ref
->ref_value
[0]) |
880 S_028430_STENCILMASK(dsa
->valuemask
[0]) |
881 S_028430_STENCILWRITEMASK(dsa
->writemask
[0]) |
882 S_028430_STENCILOPVAL(1));
883 radeon_emit(cs
, S_028434_STENCILTESTVAL_BF(ref
->ref_value
[1]) |
884 S_028434_STENCILMASK_BF(dsa
->valuemask
[1]) |
885 S_028434_STENCILWRITEMASK_BF(dsa
->writemask
[1]) |
886 S_028434_STENCILOPVAL_BF(1));
889 static void si_set_stencil_ref(struct pipe_context
*ctx
,
890 const struct pipe_stencil_ref
*state
)
892 struct si_context
*sctx
= (struct si_context
*)ctx
;
894 if (memcmp(&sctx
->stencil_ref
.state
, state
, sizeof(*state
)) == 0)
897 sctx
->stencil_ref
.state
= *state
;
898 si_mark_atom_dirty(sctx
, &sctx
->stencil_ref
.atom
);
906 static uint32_t si_translate_stencil_op(int s_op
)
909 case PIPE_STENCIL_OP_KEEP
:
910 return V_02842C_STENCIL_KEEP
;
911 case PIPE_STENCIL_OP_ZERO
:
912 return V_02842C_STENCIL_ZERO
;
913 case PIPE_STENCIL_OP_REPLACE
:
914 return V_02842C_STENCIL_REPLACE_TEST
;
915 case PIPE_STENCIL_OP_INCR
:
916 return V_02842C_STENCIL_ADD_CLAMP
;
917 case PIPE_STENCIL_OP_DECR
:
918 return V_02842C_STENCIL_SUB_CLAMP
;
919 case PIPE_STENCIL_OP_INCR_WRAP
:
920 return V_02842C_STENCIL_ADD_WRAP
;
921 case PIPE_STENCIL_OP_DECR_WRAP
:
922 return V_02842C_STENCIL_SUB_WRAP
;
923 case PIPE_STENCIL_OP_INVERT
:
924 return V_02842C_STENCIL_INVERT
;
926 R600_ERR("Unknown stencil op %d", s_op
);
933 static void *si_create_dsa_state(struct pipe_context
*ctx
,
934 const struct pipe_depth_stencil_alpha_state
*state
)
936 struct si_state_dsa
*dsa
= CALLOC_STRUCT(si_state_dsa
);
937 struct si_pm4_state
*pm4
= &dsa
->pm4
;
938 unsigned db_depth_control
;
939 uint32_t db_stencil_control
= 0;
945 dsa
->stencil_ref
.valuemask
[0] = state
->stencil
[0].valuemask
;
946 dsa
->stencil_ref
.valuemask
[1] = state
->stencil
[1].valuemask
;
947 dsa
->stencil_ref
.writemask
[0] = state
->stencil
[0].writemask
;
948 dsa
->stencil_ref
.writemask
[1] = state
->stencil
[1].writemask
;
950 db_depth_control
= S_028800_Z_ENABLE(state
->depth
.enabled
) |
951 S_028800_Z_WRITE_ENABLE(state
->depth
.writemask
) |
952 S_028800_ZFUNC(state
->depth
.func
) |
953 S_028800_DEPTH_BOUNDS_ENABLE(state
->depth
.bounds_test
);
956 if (state
->stencil
[0].enabled
) {
957 db_depth_control
|= S_028800_STENCIL_ENABLE(1);
958 db_depth_control
|= S_028800_STENCILFUNC(state
->stencil
[0].func
);
959 db_stencil_control
|= S_02842C_STENCILFAIL(si_translate_stencil_op(state
->stencil
[0].fail_op
));
960 db_stencil_control
|= S_02842C_STENCILZPASS(si_translate_stencil_op(state
->stencil
[0].zpass_op
));
961 db_stencil_control
|= S_02842C_STENCILZFAIL(si_translate_stencil_op(state
->stencil
[0].zfail_op
));
963 if (state
->stencil
[1].enabled
) {
964 db_depth_control
|= S_028800_BACKFACE_ENABLE(1);
965 db_depth_control
|= S_028800_STENCILFUNC_BF(state
->stencil
[1].func
);
966 db_stencil_control
|= S_02842C_STENCILFAIL_BF(si_translate_stencil_op(state
->stencil
[1].fail_op
));
967 db_stencil_control
|= S_02842C_STENCILZPASS_BF(si_translate_stencil_op(state
->stencil
[1].zpass_op
));
968 db_stencil_control
|= S_02842C_STENCILZFAIL_BF(si_translate_stencil_op(state
->stencil
[1].zfail_op
));
973 if (state
->alpha
.enabled
) {
974 dsa
->alpha_func
= state
->alpha
.func
;
976 si_pm4_set_reg(pm4
, R_00B030_SPI_SHADER_USER_DATA_PS_0
+
977 SI_SGPR_ALPHA_REF
* 4, fui(state
->alpha
.ref_value
));
979 dsa
->alpha_func
= PIPE_FUNC_ALWAYS
;
982 si_pm4_set_reg(pm4
, R_028800_DB_DEPTH_CONTROL
, db_depth_control
);
983 si_pm4_set_reg(pm4
, R_02842C_DB_STENCIL_CONTROL
, db_stencil_control
);
984 if (state
->depth
.bounds_test
) {
985 si_pm4_set_reg(pm4
, R_028020_DB_DEPTH_BOUNDS_MIN
, fui(state
->depth
.bounds_min
));
986 si_pm4_set_reg(pm4
, R_028024_DB_DEPTH_BOUNDS_MAX
, fui(state
->depth
.bounds_max
));
992 static void si_bind_dsa_state(struct pipe_context
*ctx
, void *state
)
994 struct si_context
*sctx
= (struct si_context
*)ctx
;
995 struct si_state_dsa
*dsa
= state
;
1000 si_pm4_bind_state(sctx
, dsa
, dsa
);
1002 if (memcmp(&dsa
->stencil_ref
, &sctx
->stencil_ref
.dsa_part
,
1003 sizeof(struct si_dsa_stencil_ref_part
)) != 0) {
1004 sctx
->stencil_ref
.dsa_part
= dsa
->stencil_ref
;
1005 si_mark_atom_dirty(sctx
, &sctx
->stencil_ref
.atom
);
1009 static void si_delete_dsa_state(struct pipe_context
*ctx
, void *state
)
1011 struct si_context
*sctx
= (struct si_context
*)ctx
;
1012 si_pm4_delete_state(sctx
, dsa
, (struct si_state_dsa
*)state
);
1015 static void *si_create_db_flush_dsa(struct si_context
*sctx
)
1017 struct pipe_depth_stencil_alpha_state dsa
= {};
1019 return sctx
->b
.b
.create_depth_stencil_alpha_state(&sctx
->b
.b
, &dsa
);
1022 /* DB RENDER STATE */
1024 static void si_set_active_query_state(struct pipe_context
*ctx
, boolean enable
)
1026 struct si_context
*sctx
= (struct si_context
*)ctx
;
1028 /* Pipeline stat & streamout queries. */
1030 sctx
->b
.flags
&= ~R600_CONTEXT_STOP_PIPELINE_STATS
;
1031 sctx
->b
.flags
|= R600_CONTEXT_START_PIPELINE_STATS
;
1033 sctx
->b
.flags
&= ~R600_CONTEXT_START_PIPELINE_STATS
;
1034 sctx
->b
.flags
|= R600_CONTEXT_STOP_PIPELINE_STATS
;
1037 /* Occlusion queries. */
1038 if (sctx
->occlusion_queries_disabled
!= !enable
) {
1039 sctx
->occlusion_queries_disabled
= !enable
;
1040 si_mark_atom_dirty(sctx
, &sctx
->db_render_state
);
1044 static void si_set_occlusion_query_state(struct pipe_context
*ctx
, bool enable
)
1046 struct si_context
*sctx
= (struct si_context
*)ctx
;
1048 si_mark_atom_dirty(sctx
, &sctx
->db_render_state
);
1051 static void si_emit_db_render_state(struct si_context
*sctx
, struct r600_atom
*state
)
1053 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
1054 struct si_state_rasterizer
*rs
= sctx
->queued
.named
.rasterizer
;
1055 unsigned db_shader_control
;
1057 radeon_set_context_reg_seq(cs
, R_028000_DB_RENDER_CONTROL
, 2);
1059 /* DB_RENDER_CONTROL */
1060 if (sctx
->dbcb_depth_copy_enabled
||
1061 sctx
->dbcb_stencil_copy_enabled
) {
1063 S_028000_DEPTH_COPY(sctx
->dbcb_depth_copy_enabled
) |
1064 S_028000_STENCIL_COPY(sctx
->dbcb_stencil_copy_enabled
) |
1065 S_028000_COPY_CENTROID(1) |
1066 S_028000_COPY_SAMPLE(sctx
->dbcb_copy_sample
));
1067 } else if (sctx
->db_flush_depth_inplace
|| sctx
->db_flush_stencil_inplace
) {
1069 S_028000_DEPTH_COMPRESS_DISABLE(sctx
->db_flush_depth_inplace
) |
1070 S_028000_STENCIL_COMPRESS_DISABLE(sctx
->db_flush_stencil_inplace
));
1073 S_028000_DEPTH_CLEAR_ENABLE(sctx
->db_depth_clear
) |
1074 S_028000_STENCIL_CLEAR_ENABLE(sctx
->db_stencil_clear
));
1077 /* DB_COUNT_CONTROL (occlusion queries) */
1078 if (sctx
->b
.num_occlusion_queries
> 0 &&
1079 !sctx
->occlusion_queries_disabled
) {
1080 bool perfect
= sctx
->b
.num_perfect_occlusion_queries
> 0;
1082 if (sctx
->b
.chip_class
>= CIK
) {
1084 S_028004_PERFECT_ZPASS_COUNTS(perfect
) |
1085 S_028004_SAMPLE_RATE(sctx
->framebuffer
.log_samples
) |
1086 S_028004_ZPASS_ENABLE(1) |
1087 S_028004_SLICE_EVEN_ENABLE(1) |
1088 S_028004_SLICE_ODD_ENABLE(1));
1091 S_028004_PERFECT_ZPASS_COUNTS(perfect
) |
1092 S_028004_SAMPLE_RATE(sctx
->framebuffer
.log_samples
));
1095 /* Disable occlusion queries. */
1096 if (sctx
->b
.chip_class
>= CIK
) {
1099 radeon_emit(cs
, S_028004_ZPASS_INCREMENT_DISABLE(1));
1103 /* DB_RENDER_OVERRIDE2 */
1104 radeon_set_context_reg(cs
, R_028010_DB_RENDER_OVERRIDE2
,
1105 S_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION(sctx
->db_depth_disable_expclear
) |
1106 S_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION(sctx
->db_stencil_disable_expclear
) |
1107 S_028010_DECOMPRESS_Z_ON_FLUSH(sctx
->framebuffer
.nr_samples
>= 4));
1109 db_shader_control
= S_02880C_ALPHA_TO_MASK_DISABLE(sctx
->framebuffer
.cb0_is_integer
) |
1110 sctx
->ps_db_shader_control
;
1112 /* Bug workaround for smoothing (overrasterization) on SI. */
1113 if (sctx
->b
.chip_class
== SI
&& sctx
->smoothing_enabled
) {
1114 db_shader_control
&= C_02880C_Z_ORDER
;
1115 db_shader_control
|= S_02880C_Z_ORDER(V_02880C_LATE_Z
);
1118 /* Disable the gl_SampleMask fragment shader output if MSAA is disabled. */
1119 if (sctx
->framebuffer
.nr_samples
<= 1 || (rs
&& !rs
->multisample_enable
))
1120 db_shader_control
&= C_02880C_MASK_EXPORT_ENABLE
;
1122 if (sctx
->b
.family
== CHIP_STONEY
&&
1123 sctx
->screen
->b
.debug_flags
& DBG_NO_RB_PLUS
)
1124 db_shader_control
|= S_02880C_DUAL_QUAD_DISABLE(1);
1126 radeon_set_context_reg(cs
, R_02880C_DB_SHADER_CONTROL
,
1131 * format translation
1133 static uint32_t si_translate_colorformat(enum pipe_format format
)
1135 const struct util_format_description
*desc
= util_format_description(format
);
1137 #define HAS_SIZE(x,y,z,w) \
1138 (desc->channel[0].size == (x) && desc->channel[1].size == (y) && \
1139 desc->channel[2].size == (z) && desc->channel[3].size == (w))
1141 if (format
== PIPE_FORMAT_R11G11B10_FLOAT
) /* isn't plain */
1142 return V_028C70_COLOR_10_11_11
;
1144 if (desc
->layout
!= UTIL_FORMAT_LAYOUT_PLAIN
)
1145 return V_028C70_COLOR_INVALID
;
1147 /* hw cannot support mixed formats (except depth/stencil, since
1148 * stencil is not written to). */
1149 if (desc
->is_mixed
&& desc
->colorspace
!= UTIL_FORMAT_COLORSPACE_ZS
)
1150 return V_028C70_COLOR_INVALID
;
1152 switch (desc
->nr_channels
) {
1154 switch (desc
->channel
[0].size
) {
1156 return V_028C70_COLOR_8
;
1158 return V_028C70_COLOR_16
;
1160 return V_028C70_COLOR_32
;
1164 if (desc
->channel
[0].size
== desc
->channel
[1].size
) {
1165 switch (desc
->channel
[0].size
) {
1167 return V_028C70_COLOR_8_8
;
1169 return V_028C70_COLOR_16_16
;
1171 return V_028C70_COLOR_32_32
;
1173 } else if (HAS_SIZE(8,24,0,0)) {
1174 return V_028C70_COLOR_24_8
;
1175 } else if (HAS_SIZE(24,8,0,0)) {
1176 return V_028C70_COLOR_8_24
;
1180 if (HAS_SIZE(5,6,5,0)) {
1181 return V_028C70_COLOR_5_6_5
;
1182 } else if (HAS_SIZE(32,8,24,0)) {
1183 return V_028C70_COLOR_X24_8_32_FLOAT
;
1187 if (desc
->channel
[0].size
== desc
->channel
[1].size
&&
1188 desc
->channel
[0].size
== desc
->channel
[2].size
&&
1189 desc
->channel
[0].size
== desc
->channel
[3].size
) {
1190 switch (desc
->channel
[0].size
) {
1192 return V_028C70_COLOR_4_4_4_4
;
1194 return V_028C70_COLOR_8_8_8_8
;
1196 return V_028C70_COLOR_16_16_16_16
;
1198 return V_028C70_COLOR_32_32_32_32
;
1200 } else if (HAS_SIZE(5,5,5,1)) {
1201 return V_028C70_COLOR_1_5_5_5
;
1202 } else if (HAS_SIZE(10,10,10,2)) {
1203 return V_028C70_COLOR_2_10_10_10
;
1207 return V_028C70_COLOR_INVALID
;
1210 static uint32_t si_colorformat_endian_swap(uint32_t colorformat
)
1212 if (SI_BIG_ENDIAN
) {
1213 switch(colorformat
) {
1214 /* 8-bit buffers. */
1215 case V_028C70_COLOR_8
:
1216 return V_028C70_ENDIAN_NONE
;
1218 /* 16-bit buffers. */
1219 case V_028C70_COLOR_5_6_5
:
1220 case V_028C70_COLOR_1_5_5_5
:
1221 case V_028C70_COLOR_4_4_4_4
:
1222 case V_028C70_COLOR_16
:
1223 case V_028C70_COLOR_8_8
:
1224 return V_028C70_ENDIAN_8IN16
;
1226 /* 32-bit buffers. */
1227 case V_028C70_COLOR_8_8_8_8
:
1228 case V_028C70_COLOR_2_10_10_10
:
1229 case V_028C70_COLOR_8_24
:
1230 case V_028C70_COLOR_24_8
:
1231 case V_028C70_COLOR_16_16
:
1232 return V_028C70_ENDIAN_8IN32
;
1234 /* 64-bit buffers. */
1235 case V_028C70_COLOR_16_16_16_16
:
1236 return V_028C70_ENDIAN_8IN16
;
1238 case V_028C70_COLOR_32_32
:
1239 return V_028C70_ENDIAN_8IN32
;
1241 /* 128-bit buffers. */
1242 case V_028C70_COLOR_32_32_32_32
:
1243 return V_028C70_ENDIAN_8IN32
;
1245 return V_028C70_ENDIAN_NONE
; /* Unsupported. */
1248 return V_028C70_ENDIAN_NONE
;
1252 static uint32_t si_translate_dbformat(enum pipe_format format
)
1255 case PIPE_FORMAT_Z16_UNORM
:
1256 return V_028040_Z_16
;
1257 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
1258 case PIPE_FORMAT_X8Z24_UNORM
:
1259 case PIPE_FORMAT_Z24X8_UNORM
:
1260 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
1261 return V_028040_Z_24
; /* deprecated on SI */
1262 case PIPE_FORMAT_Z32_FLOAT
:
1263 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
1264 return V_028040_Z_32_FLOAT
;
1266 return V_028040_Z_INVALID
;
1271 * Texture translation
1274 static uint32_t si_translate_texformat(struct pipe_screen
*screen
,
1275 enum pipe_format format
,
1276 const struct util_format_description
*desc
,
1279 struct si_screen
*sscreen
= (struct si_screen
*)screen
;
1280 bool enable_compressed_formats
= (sscreen
->b
.info
.drm_major
== 2 &&
1281 sscreen
->b
.info
.drm_minor
>= 31) ||
1282 sscreen
->b
.info
.drm_major
== 3;
1283 boolean uniform
= TRUE
;
1286 /* Colorspace (return non-RGB formats directly). */
1287 switch (desc
->colorspace
) {
1288 /* Depth stencil formats */
1289 case UTIL_FORMAT_COLORSPACE_ZS
:
1291 case PIPE_FORMAT_Z16_UNORM
:
1292 return V_008F14_IMG_DATA_FORMAT_16
;
1293 case PIPE_FORMAT_X24S8_UINT
:
1294 case PIPE_FORMAT_Z24X8_UNORM
:
1295 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
1296 return V_008F14_IMG_DATA_FORMAT_8_24
;
1297 case PIPE_FORMAT_X8Z24_UNORM
:
1298 case PIPE_FORMAT_S8X24_UINT
:
1299 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
1300 return V_008F14_IMG_DATA_FORMAT_24_8
;
1301 case PIPE_FORMAT_S8_UINT
:
1302 return V_008F14_IMG_DATA_FORMAT_8
;
1303 case PIPE_FORMAT_Z32_FLOAT
:
1304 return V_008F14_IMG_DATA_FORMAT_32
;
1305 case PIPE_FORMAT_X32_S8X24_UINT
:
1306 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
1307 return V_008F14_IMG_DATA_FORMAT_X24_8_32
;
1312 case UTIL_FORMAT_COLORSPACE_YUV
:
1313 goto out_unknown
; /* TODO */
1315 case UTIL_FORMAT_COLORSPACE_SRGB
:
1316 if (desc
->nr_channels
!= 4 && desc
->nr_channels
!= 1)
1324 if (desc
->layout
== UTIL_FORMAT_LAYOUT_RGTC
) {
1325 if (!enable_compressed_formats
)
1329 case PIPE_FORMAT_RGTC1_SNORM
:
1330 case PIPE_FORMAT_LATC1_SNORM
:
1331 case PIPE_FORMAT_RGTC1_UNORM
:
1332 case PIPE_FORMAT_LATC1_UNORM
:
1333 return V_008F14_IMG_DATA_FORMAT_BC4
;
1334 case PIPE_FORMAT_RGTC2_SNORM
:
1335 case PIPE_FORMAT_LATC2_SNORM
:
1336 case PIPE_FORMAT_RGTC2_UNORM
:
1337 case PIPE_FORMAT_LATC2_UNORM
:
1338 return V_008F14_IMG_DATA_FORMAT_BC5
;
1344 if (desc
->layout
== UTIL_FORMAT_LAYOUT_ETC
&&
1345 sscreen
->b
.family
== CHIP_STONEY
) {
1347 case PIPE_FORMAT_ETC1_RGB8
:
1348 case PIPE_FORMAT_ETC2_RGB8
:
1349 case PIPE_FORMAT_ETC2_SRGB8
:
1350 return V_008F14_IMG_DATA_FORMAT_ETC2_RGB
;
1351 case PIPE_FORMAT_ETC2_RGB8A1
:
1352 case PIPE_FORMAT_ETC2_SRGB8A1
:
1353 return V_008F14_IMG_DATA_FORMAT_ETC2_RGBA1
;
1354 case PIPE_FORMAT_ETC2_RGBA8
:
1355 case PIPE_FORMAT_ETC2_SRGBA8
:
1356 return V_008F14_IMG_DATA_FORMAT_ETC2_RGBA
;
1357 case PIPE_FORMAT_ETC2_R11_UNORM
:
1358 case PIPE_FORMAT_ETC2_R11_SNORM
:
1359 return V_008F14_IMG_DATA_FORMAT_ETC2_R
;
1360 case PIPE_FORMAT_ETC2_RG11_UNORM
:
1361 case PIPE_FORMAT_ETC2_RG11_SNORM
:
1362 return V_008F14_IMG_DATA_FORMAT_ETC2_RG
;
1368 if (desc
->layout
== UTIL_FORMAT_LAYOUT_BPTC
) {
1369 if (!enable_compressed_formats
)
1373 case PIPE_FORMAT_BPTC_RGBA_UNORM
:
1374 case PIPE_FORMAT_BPTC_SRGBA
:
1375 return V_008F14_IMG_DATA_FORMAT_BC7
;
1376 case PIPE_FORMAT_BPTC_RGB_FLOAT
:
1377 case PIPE_FORMAT_BPTC_RGB_UFLOAT
:
1378 return V_008F14_IMG_DATA_FORMAT_BC6
;
1384 if (desc
->layout
== UTIL_FORMAT_LAYOUT_SUBSAMPLED
) {
1386 case PIPE_FORMAT_R8G8_B8G8_UNORM
:
1387 case PIPE_FORMAT_G8R8_B8R8_UNORM
:
1388 return V_008F14_IMG_DATA_FORMAT_GB_GR
;
1389 case PIPE_FORMAT_G8R8_G8B8_UNORM
:
1390 case PIPE_FORMAT_R8G8_R8B8_UNORM
:
1391 return V_008F14_IMG_DATA_FORMAT_BG_RG
;
1397 if (desc
->layout
== UTIL_FORMAT_LAYOUT_S3TC
) {
1398 if (!enable_compressed_formats
)
1401 if (!util_format_s3tc_enabled
) {
1406 case PIPE_FORMAT_DXT1_RGB
:
1407 case PIPE_FORMAT_DXT1_RGBA
:
1408 case PIPE_FORMAT_DXT1_SRGB
:
1409 case PIPE_FORMAT_DXT1_SRGBA
:
1410 return V_008F14_IMG_DATA_FORMAT_BC1
;
1411 case PIPE_FORMAT_DXT3_RGBA
:
1412 case PIPE_FORMAT_DXT3_SRGBA
:
1413 return V_008F14_IMG_DATA_FORMAT_BC2
;
1414 case PIPE_FORMAT_DXT5_RGBA
:
1415 case PIPE_FORMAT_DXT5_SRGBA
:
1416 return V_008F14_IMG_DATA_FORMAT_BC3
;
1422 if (format
== PIPE_FORMAT_R9G9B9E5_FLOAT
) {
1423 return V_008F14_IMG_DATA_FORMAT_5_9_9_9
;
1424 } else if (format
== PIPE_FORMAT_R11G11B10_FLOAT
) {
1425 return V_008F14_IMG_DATA_FORMAT_10_11_11
;
1428 /* R8G8Bx_SNORM - TODO CxV8U8 */
1430 /* hw cannot support mixed formats (except depth/stencil, since only
1432 if (desc
->is_mixed
&& desc
->colorspace
!= UTIL_FORMAT_COLORSPACE_ZS
)
1435 /* See whether the components are of the same size. */
1436 for (i
= 1; i
< desc
->nr_channels
; i
++) {
1437 uniform
= uniform
&& desc
->channel
[0].size
== desc
->channel
[i
].size
;
1440 /* Non-uniform formats. */
1442 switch(desc
->nr_channels
) {
1444 if (desc
->channel
[0].size
== 5 &&
1445 desc
->channel
[1].size
== 6 &&
1446 desc
->channel
[2].size
== 5) {
1447 return V_008F14_IMG_DATA_FORMAT_5_6_5
;
1451 if (desc
->channel
[0].size
== 5 &&
1452 desc
->channel
[1].size
== 5 &&
1453 desc
->channel
[2].size
== 5 &&
1454 desc
->channel
[3].size
== 1) {
1455 return V_008F14_IMG_DATA_FORMAT_1_5_5_5
;
1457 if (desc
->channel
[0].size
== 10 &&
1458 desc
->channel
[1].size
== 10 &&
1459 desc
->channel
[2].size
== 10 &&
1460 desc
->channel
[3].size
== 2) {
1461 return V_008F14_IMG_DATA_FORMAT_2_10_10_10
;
1468 if (first_non_void
< 0 || first_non_void
> 3)
1471 /* uniform formats */
1472 switch (desc
->channel
[first_non_void
].size
) {
1474 switch (desc
->nr_channels
) {
1475 #if 0 /* Not supported for render targets */
1477 return V_008F14_IMG_DATA_FORMAT_4_4
;
1480 return V_008F14_IMG_DATA_FORMAT_4_4_4_4
;
1484 switch (desc
->nr_channels
) {
1486 return V_008F14_IMG_DATA_FORMAT_8
;
1488 return V_008F14_IMG_DATA_FORMAT_8_8
;
1490 return V_008F14_IMG_DATA_FORMAT_8_8_8_8
;
1494 switch (desc
->nr_channels
) {
1496 return V_008F14_IMG_DATA_FORMAT_16
;
1498 return V_008F14_IMG_DATA_FORMAT_16_16
;
1500 return V_008F14_IMG_DATA_FORMAT_16_16_16_16
;
1504 switch (desc
->nr_channels
) {
1506 return V_008F14_IMG_DATA_FORMAT_32
;
1508 return V_008F14_IMG_DATA_FORMAT_32_32
;
1509 #if 0 /* Not supported for render targets */
1511 return V_008F14_IMG_DATA_FORMAT_32_32_32
;
1514 return V_008F14_IMG_DATA_FORMAT_32_32_32_32
;
1519 /* R600_ERR("Unable to handle texformat %d %s\n", format, util_format_name(format)); */
1523 static unsigned si_tex_wrap(unsigned wrap
)
1527 case PIPE_TEX_WRAP_REPEAT
:
1528 return V_008F30_SQ_TEX_WRAP
;
1529 case PIPE_TEX_WRAP_CLAMP
:
1530 return V_008F30_SQ_TEX_CLAMP_HALF_BORDER
;
1531 case PIPE_TEX_WRAP_CLAMP_TO_EDGE
:
1532 return V_008F30_SQ_TEX_CLAMP_LAST_TEXEL
;
1533 case PIPE_TEX_WRAP_CLAMP_TO_BORDER
:
1534 return V_008F30_SQ_TEX_CLAMP_BORDER
;
1535 case PIPE_TEX_WRAP_MIRROR_REPEAT
:
1536 return V_008F30_SQ_TEX_MIRROR
;
1537 case PIPE_TEX_WRAP_MIRROR_CLAMP
:
1538 return V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER
;
1539 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE
:
1540 return V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL
;
1541 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER
:
1542 return V_008F30_SQ_TEX_MIRROR_ONCE_BORDER
;
1546 static unsigned si_tex_mipfilter(unsigned filter
)
1549 case PIPE_TEX_MIPFILTER_NEAREST
:
1550 return V_008F38_SQ_TEX_Z_FILTER_POINT
;
1551 case PIPE_TEX_MIPFILTER_LINEAR
:
1552 return V_008F38_SQ_TEX_Z_FILTER_LINEAR
;
1554 case PIPE_TEX_MIPFILTER_NONE
:
1555 return V_008F38_SQ_TEX_Z_FILTER_NONE
;
1559 static unsigned si_tex_compare(unsigned compare
)
1563 case PIPE_FUNC_NEVER
:
1564 return V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER
;
1565 case PIPE_FUNC_LESS
:
1566 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESS
;
1567 case PIPE_FUNC_EQUAL
:
1568 return V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL
;
1569 case PIPE_FUNC_LEQUAL
:
1570 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL
;
1571 case PIPE_FUNC_GREATER
:
1572 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER
;
1573 case PIPE_FUNC_NOTEQUAL
:
1574 return V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL
;
1575 case PIPE_FUNC_GEQUAL
:
1576 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL
;
1577 case PIPE_FUNC_ALWAYS
:
1578 return V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS
;
1582 static unsigned si_tex_dim(unsigned res_target
, unsigned view_target
,
1583 unsigned nr_samples
)
1585 if (view_target
== PIPE_TEXTURE_CUBE
||
1586 view_target
== PIPE_TEXTURE_CUBE_ARRAY
)
1587 res_target
= view_target
;
1589 switch (res_target
) {
1591 case PIPE_TEXTURE_1D
:
1592 return V_008F1C_SQ_RSRC_IMG_1D
;
1593 case PIPE_TEXTURE_1D_ARRAY
:
1594 return V_008F1C_SQ_RSRC_IMG_1D_ARRAY
;
1595 case PIPE_TEXTURE_2D
:
1596 case PIPE_TEXTURE_RECT
:
1597 return nr_samples
> 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA
:
1598 V_008F1C_SQ_RSRC_IMG_2D
;
1599 case PIPE_TEXTURE_2D_ARRAY
:
1600 return nr_samples
> 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY
:
1601 V_008F1C_SQ_RSRC_IMG_2D_ARRAY
;
1602 case PIPE_TEXTURE_3D
:
1603 return V_008F1C_SQ_RSRC_IMG_3D
;
1604 case PIPE_TEXTURE_CUBE
:
1605 case PIPE_TEXTURE_CUBE_ARRAY
:
1606 return V_008F1C_SQ_RSRC_IMG_CUBE
;
1611 * Format support testing
1614 static bool si_is_sampler_format_supported(struct pipe_screen
*screen
, enum pipe_format format
)
1616 return si_translate_texformat(screen
, format
, util_format_description(format
),
1617 util_format_get_first_non_void_channel(format
)) != ~0U;
1620 static uint32_t si_translate_buffer_dataformat(struct pipe_screen
*screen
,
1621 const struct util_format_description
*desc
,
1627 if (desc
->format
== PIPE_FORMAT_R11G11B10_FLOAT
)
1628 return V_008F0C_BUF_DATA_FORMAT_10_11_11
;
1630 assert(first_non_void
>= 0);
1631 type
= desc
->channel
[first_non_void
].type
;
1633 if (type
== UTIL_FORMAT_TYPE_FIXED
)
1634 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1636 if (desc
->nr_channels
== 4 &&
1637 desc
->channel
[0].size
== 10 &&
1638 desc
->channel
[1].size
== 10 &&
1639 desc
->channel
[2].size
== 10 &&
1640 desc
->channel
[3].size
== 2)
1641 return V_008F0C_BUF_DATA_FORMAT_2_10_10_10
;
1643 /* See whether the components are of the same size. */
1644 for (i
= 0; i
< desc
->nr_channels
; i
++) {
1645 if (desc
->channel
[first_non_void
].size
!= desc
->channel
[i
].size
)
1646 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1649 switch (desc
->channel
[first_non_void
].size
) {
1651 switch (desc
->nr_channels
) {
1653 return V_008F0C_BUF_DATA_FORMAT_8
;
1655 return V_008F0C_BUF_DATA_FORMAT_8_8
;
1658 return V_008F0C_BUF_DATA_FORMAT_8_8_8_8
;
1662 switch (desc
->nr_channels
) {
1664 return V_008F0C_BUF_DATA_FORMAT_16
;
1666 return V_008F0C_BUF_DATA_FORMAT_16_16
;
1669 return V_008F0C_BUF_DATA_FORMAT_16_16_16_16
;
1673 /* From the Southern Islands ISA documentation about MTBUF:
1674 * 'Memory reads of data in memory that is 32 or 64 bits do not
1675 * undergo any format conversion.'
1677 if (type
!= UTIL_FORMAT_TYPE_FLOAT
&&
1678 !desc
->channel
[first_non_void
].pure_integer
)
1679 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1681 switch (desc
->nr_channels
) {
1683 return V_008F0C_BUF_DATA_FORMAT_32
;
1685 return V_008F0C_BUF_DATA_FORMAT_32_32
;
1687 return V_008F0C_BUF_DATA_FORMAT_32_32_32
;
1689 return V_008F0C_BUF_DATA_FORMAT_32_32_32_32
;
1694 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1697 static uint32_t si_translate_buffer_numformat(struct pipe_screen
*screen
,
1698 const struct util_format_description
*desc
,
1701 if (desc
->format
== PIPE_FORMAT_R11G11B10_FLOAT
)
1702 return V_008F0C_BUF_NUM_FORMAT_FLOAT
;
1704 assert(first_non_void
>= 0);
1706 switch (desc
->channel
[first_non_void
].type
) {
1707 case UTIL_FORMAT_TYPE_SIGNED
:
1708 if (desc
->channel
[first_non_void
].normalized
)
1709 return V_008F0C_BUF_NUM_FORMAT_SNORM
;
1710 else if (desc
->channel
[first_non_void
].pure_integer
)
1711 return V_008F0C_BUF_NUM_FORMAT_SINT
;
1713 return V_008F0C_BUF_NUM_FORMAT_SSCALED
;
1715 case UTIL_FORMAT_TYPE_UNSIGNED
:
1716 if (desc
->channel
[first_non_void
].normalized
)
1717 return V_008F0C_BUF_NUM_FORMAT_UNORM
;
1718 else if (desc
->channel
[first_non_void
].pure_integer
)
1719 return V_008F0C_BUF_NUM_FORMAT_UINT
;
1721 return V_008F0C_BUF_NUM_FORMAT_USCALED
;
1723 case UTIL_FORMAT_TYPE_FLOAT
:
1725 return V_008F0C_BUF_NUM_FORMAT_FLOAT
;
1729 static bool si_is_vertex_format_supported(struct pipe_screen
*screen
, enum pipe_format format
)
1731 const struct util_format_description
*desc
;
1733 unsigned data_format
;
1735 desc
= util_format_description(format
);
1736 first_non_void
= util_format_get_first_non_void_channel(format
);
1737 data_format
= si_translate_buffer_dataformat(screen
, desc
, first_non_void
);
1738 return data_format
!= V_008F0C_BUF_DATA_FORMAT_INVALID
;
1741 static bool si_is_colorbuffer_format_supported(enum pipe_format format
)
1743 return si_translate_colorformat(format
) != V_028C70_COLOR_INVALID
&&
1744 r600_translate_colorswap(format
, FALSE
) != ~0U;
1747 static bool si_is_zs_format_supported(enum pipe_format format
)
1749 return si_translate_dbformat(format
) != V_028040_Z_INVALID
;
1752 boolean
si_is_format_supported(struct pipe_screen
*screen
,
1753 enum pipe_format format
,
1754 enum pipe_texture_target target
,
1755 unsigned sample_count
,
1758 unsigned retval
= 0;
1760 if (target
>= PIPE_MAX_TEXTURE_TYPES
) {
1761 R600_ERR("r600: unsupported texture type %d\n", target
);
1765 if (!util_format_is_supported(format
, usage
))
1768 if (sample_count
> 1) {
1769 if (!screen
->get_param(screen
, PIPE_CAP_TEXTURE_MULTISAMPLE
))
1772 switch (sample_count
) {
1778 if (format
== PIPE_FORMAT_NONE
)
1787 if (usage
& PIPE_BIND_SAMPLER_VIEW
) {
1788 if (target
== PIPE_BUFFER
) {
1789 if (si_is_vertex_format_supported(screen
, format
))
1790 retval
|= PIPE_BIND_SAMPLER_VIEW
;
1792 if (si_is_sampler_format_supported(screen
, format
))
1793 retval
|= PIPE_BIND_SAMPLER_VIEW
;
1797 if ((usage
& (PIPE_BIND_RENDER_TARGET
|
1798 PIPE_BIND_DISPLAY_TARGET
|
1801 PIPE_BIND_BLENDABLE
)) &&
1802 si_is_colorbuffer_format_supported(format
)) {
1804 (PIPE_BIND_RENDER_TARGET
|
1805 PIPE_BIND_DISPLAY_TARGET
|
1808 if (!util_format_is_pure_integer(format
) &&
1809 !util_format_is_depth_or_stencil(format
))
1810 retval
|= usage
& PIPE_BIND_BLENDABLE
;
1813 if ((usage
& PIPE_BIND_DEPTH_STENCIL
) &&
1814 si_is_zs_format_supported(format
)) {
1815 retval
|= PIPE_BIND_DEPTH_STENCIL
;
1818 if ((usage
& PIPE_BIND_VERTEX_BUFFER
) &&
1819 si_is_vertex_format_supported(screen
, format
)) {
1820 retval
|= PIPE_BIND_VERTEX_BUFFER
;
1823 if (usage
& PIPE_BIND_TRANSFER_READ
)
1824 retval
|= PIPE_BIND_TRANSFER_READ
;
1825 if (usage
& PIPE_BIND_TRANSFER_WRITE
)
1826 retval
|= PIPE_BIND_TRANSFER_WRITE
;
1828 if ((usage
& PIPE_BIND_LINEAR
) &&
1829 !util_format_is_compressed(format
) &&
1830 !(usage
& PIPE_BIND_DEPTH_STENCIL
))
1831 retval
|= PIPE_BIND_LINEAR
;
1833 return retval
== usage
;
1837 * framebuffer handling
1840 static void si_choose_spi_color_formats(struct r600_surface
*surf
,
1841 unsigned format
, unsigned swap
,
1842 unsigned ntype
, bool is_depth
)
1844 /* Alpha is needed for alpha-to-coverage.
1845 * Blending may be with or without alpha.
1847 unsigned normal
= 0; /* most optimal, may not support blending or export alpha */
1848 unsigned alpha
= 0; /* exports alpha, but may not support blending */
1849 unsigned blend
= 0; /* supports blending, but may not export alpha */
1850 unsigned blend_alpha
= 0; /* least optimal, supports blending and exports alpha */
1852 /* Choose the SPI color formats. These are required values for Stoney/RB+.
1853 * Other chips have multiple choices, though they are not necessarily better.
1856 case V_028C70_COLOR_5_6_5
:
1857 case V_028C70_COLOR_1_5_5_5
:
1858 case V_028C70_COLOR_5_5_5_1
:
1859 case V_028C70_COLOR_4_4_4_4
:
1860 case V_028C70_COLOR_10_11_11
:
1861 case V_028C70_COLOR_11_11_10
:
1862 case V_028C70_COLOR_8
:
1863 case V_028C70_COLOR_8_8
:
1864 case V_028C70_COLOR_8_8_8_8
:
1865 case V_028C70_COLOR_10_10_10_2
:
1866 case V_028C70_COLOR_2_10_10_10
:
1867 if (ntype
== V_028C70_NUMBER_UINT
)
1868 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_UINT16_ABGR
;
1869 else if (ntype
== V_028C70_NUMBER_SINT
)
1870 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_SINT16_ABGR
;
1872 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_FP16_ABGR
;
1875 case V_028C70_COLOR_16
:
1876 case V_028C70_COLOR_16_16
:
1877 case V_028C70_COLOR_16_16_16_16
:
1878 if (ntype
== V_028C70_NUMBER_UNORM
||
1879 ntype
== V_028C70_NUMBER_SNORM
) {
1880 /* UNORM16 and SNORM16 don't support blending */
1881 if (ntype
== V_028C70_NUMBER_UNORM
)
1882 normal
= alpha
= V_028714_SPI_SHADER_UNORM16_ABGR
;
1884 normal
= alpha
= V_028714_SPI_SHADER_SNORM16_ABGR
;
1886 /* Use 32 bits per channel for blending. */
1887 if (format
== V_028C70_COLOR_16
) {
1888 if (swap
== V_028C70_SWAP_STD
) { /* R */
1889 blend
= V_028714_SPI_SHADER_32_R
;
1890 blend_alpha
= V_028714_SPI_SHADER_32_AR
;
1891 } else if (swap
== V_028C70_SWAP_ALT_REV
) /* A */
1892 blend
= blend_alpha
= V_028714_SPI_SHADER_32_AR
;
1895 } else if (format
== V_028C70_COLOR_16_16
) {
1896 if (swap
== V_028C70_SWAP_STD
) { /* RG */
1897 blend
= V_028714_SPI_SHADER_32_GR
;
1898 blend_alpha
= V_028714_SPI_SHADER_32_ABGR
;
1899 } else if (swap
== V_028C70_SWAP_ALT
) /* RA */
1900 blend
= blend_alpha
= V_028714_SPI_SHADER_32_AR
;
1903 } else /* 16_16_16_16 */
1904 blend
= blend_alpha
= V_028714_SPI_SHADER_32_ABGR
;
1905 } else if (ntype
== V_028C70_NUMBER_UINT
)
1906 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_UINT16_ABGR
;
1907 else if (ntype
== V_028C70_NUMBER_SINT
)
1908 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_SINT16_ABGR
;
1909 else if (ntype
== V_028C70_NUMBER_FLOAT
)
1910 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_FP16_ABGR
;
1915 case V_028C70_COLOR_32
:
1916 if (swap
== V_028C70_SWAP_STD
) { /* R */
1917 blend
= normal
= V_028714_SPI_SHADER_32_R
;
1918 alpha
= blend_alpha
= V_028714_SPI_SHADER_32_AR
;
1919 } else if (swap
== V_028C70_SWAP_ALT_REV
) /* A */
1920 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_32_AR
;
1925 case V_028C70_COLOR_32_32
:
1926 if (swap
== V_028C70_SWAP_STD
) { /* RG */
1927 blend
= normal
= V_028714_SPI_SHADER_32_GR
;
1928 alpha
= blend_alpha
= V_028714_SPI_SHADER_32_ABGR
;
1929 } else if (swap
== V_028C70_SWAP_ALT
) /* RA */
1930 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_32_AR
;
1935 case V_028C70_COLOR_32_32_32_32
:
1936 case V_028C70_COLOR_8_24
:
1937 case V_028C70_COLOR_24_8
:
1938 case V_028C70_COLOR_X24_8_32_FLOAT
:
1939 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_32_ABGR
;
1947 /* The DB->CB copy needs 32_ABGR. */
1949 alpha
= blend
= blend_alpha
= normal
= V_028714_SPI_SHADER_32_ABGR
;
1951 surf
->spi_shader_col_format
= normal
;
1952 surf
->spi_shader_col_format_alpha
= alpha
;
1953 surf
->spi_shader_col_format_blend
= blend
;
1954 surf
->spi_shader_col_format_blend_alpha
= blend_alpha
;
1957 static void si_initialize_color_surface(struct si_context
*sctx
,
1958 struct r600_surface
*surf
)
1960 struct r600_texture
*rtex
= (struct r600_texture
*)surf
->base
.texture
;
1961 unsigned color_info
, color_attrib
, color_view
;
1962 unsigned format
, swap
, ntype
, endian
;
1963 const struct util_format_description
*desc
;
1965 unsigned blend_clamp
= 0, blend_bypass
= 0;
1967 color_view
= S_028C6C_SLICE_START(surf
->base
.u
.tex
.first_layer
) |
1968 S_028C6C_SLICE_MAX(surf
->base
.u
.tex
.last_layer
);
1970 desc
= util_format_description(surf
->base
.format
);
1971 for (i
= 0; i
< 4; i
++) {
1972 if (desc
->channel
[i
].type
!= UTIL_FORMAT_TYPE_VOID
) {
1976 if (i
== 4 || desc
->channel
[i
].type
== UTIL_FORMAT_TYPE_FLOAT
) {
1977 ntype
= V_028C70_NUMBER_FLOAT
;
1979 ntype
= V_028C70_NUMBER_UNORM
;
1980 if (desc
->colorspace
== UTIL_FORMAT_COLORSPACE_SRGB
)
1981 ntype
= V_028C70_NUMBER_SRGB
;
1982 else if (desc
->channel
[i
].type
== UTIL_FORMAT_TYPE_SIGNED
) {
1983 if (desc
->channel
[i
].pure_integer
) {
1984 ntype
= V_028C70_NUMBER_SINT
;
1986 assert(desc
->channel
[i
].normalized
);
1987 ntype
= V_028C70_NUMBER_SNORM
;
1989 } else if (desc
->channel
[i
].type
== UTIL_FORMAT_TYPE_UNSIGNED
) {
1990 if (desc
->channel
[i
].pure_integer
) {
1991 ntype
= V_028C70_NUMBER_UINT
;
1993 assert(desc
->channel
[i
].normalized
);
1994 ntype
= V_028C70_NUMBER_UNORM
;
1999 format
= si_translate_colorformat(surf
->base
.format
);
2000 if (format
== V_028C70_COLOR_INVALID
) {
2001 R600_ERR("Invalid CB format: %d, disabling CB.\n", surf
->base
.format
);
2003 assert(format
!= V_028C70_COLOR_INVALID
);
2004 swap
= r600_translate_colorswap(surf
->base
.format
, FALSE
);
2005 endian
= si_colorformat_endian_swap(format
);
2007 /* blend clamp should be set for all NORM/SRGB types */
2008 if (ntype
== V_028C70_NUMBER_UNORM
||
2009 ntype
== V_028C70_NUMBER_SNORM
||
2010 ntype
== V_028C70_NUMBER_SRGB
)
2013 /* set blend bypass according to docs if SINT/UINT or
2014 8/24 COLOR variants */
2015 if (ntype
== V_028C70_NUMBER_UINT
|| ntype
== V_028C70_NUMBER_SINT
||
2016 format
== V_028C70_COLOR_8_24
|| format
== V_028C70_COLOR_24_8
||
2017 format
== V_028C70_COLOR_X24_8_32_FLOAT
) {
2022 if ((ntype
== V_028C70_NUMBER_UINT
|| ntype
== V_028C70_NUMBER_SINT
) &&
2023 (format
== V_028C70_COLOR_8
||
2024 format
== V_028C70_COLOR_8_8
||
2025 format
== V_028C70_COLOR_8_8_8_8
))
2026 surf
->color_is_int8
= true;
2028 color_info
= S_028C70_FORMAT(format
) |
2029 S_028C70_COMP_SWAP(swap
) |
2030 S_028C70_BLEND_CLAMP(blend_clamp
) |
2031 S_028C70_BLEND_BYPASS(blend_bypass
) |
2032 S_028C70_NUMBER_TYPE(ntype
) |
2033 S_028C70_ENDIAN(endian
);
2035 /* Intensity is implemented as Red, so treat it that way. */
2036 color_attrib
= S_028C74_FORCE_DST_ALPHA_1(desc
->swizzle
[3] == PIPE_SWIZZLE_1
||
2037 util_format_is_intensity(surf
->base
.format
));
2039 if (rtex
->resource
.b
.b
.nr_samples
> 1) {
2040 unsigned log_samples
= util_logbase2(rtex
->resource
.b
.b
.nr_samples
);
2042 color_attrib
|= S_028C74_NUM_SAMPLES(log_samples
) |
2043 S_028C74_NUM_FRAGMENTS(log_samples
);
2045 if (rtex
->fmask
.size
) {
2046 color_info
|= S_028C70_COMPRESSION(1);
2047 unsigned fmask_bankh
= util_logbase2(rtex
->fmask
.bank_height
);
2049 if (sctx
->b
.chip_class
== SI
) {
2050 /* due to a hw bug, FMASK_BANK_HEIGHT must be set on SI too */
2051 color_attrib
|= S_028C74_FMASK_BANK_HEIGHT(fmask_bankh
);
2056 surf
->cb_color_view
= color_view
;
2057 surf
->cb_color_info
= color_info
;
2058 surf
->cb_color_attrib
= color_attrib
;
2060 if (sctx
->b
.chip_class
>= VI
) {
2061 unsigned max_uncompressed_block_size
= 2;
2063 if (rtex
->surface
.nsamples
> 1) {
2064 if (rtex
->surface
.bpe
== 1)
2065 max_uncompressed_block_size
= 0;
2066 else if (rtex
->surface
.bpe
== 2)
2067 max_uncompressed_block_size
= 1;
2070 surf
->cb_dcc_control
= S_028C78_MAX_UNCOMPRESSED_BLOCK_SIZE(max_uncompressed_block_size
) |
2071 S_028C78_INDEPENDENT_64B_BLOCKS(1);
2074 /* This must be set for fast clear to work without FMASK. */
2075 if (!rtex
->fmask
.size
&& sctx
->b
.chip_class
== SI
) {
2076 unsigned bankh
= util_logbase2(rtex
->surface
.bankh
);
2077 surf
->cb_color_attrib
|= S_028C74_FMASK_BANK_HEIGHT(bankh
);
2080 /* Determine pixel shader export format */
2081 si_choose_spi_color_formats(surf
, format
, swap
, ntype
, rtex
->is_depth
);
2083 surf
->color_initialized
= true;
2086 static void si_init_depth_surface(struct si_context
*sctx
,
2087 struct r600_surface
*surf
)
2089 struct r600_texture
*rtex
= (struct r600_texture
*)surf
->base
.texture
;
2090 unsigned level
= surf
->base
.u
.tex
.level
;
2091 struct radeon_surf_level
*levelinfo
= &rtex
->surface
.level
[level
];
2093 uint32_t z_info
, s_info
, db_depth_info
;
2094 uint64_t z_offs
, s_offs
;
2095 uint32_t db_htile_data_base
, db_htile_surface
, pa_su_poly_offset_db_fmt_cntl
= 0;
2097 switch (sctx
->framebuffer
.state
.zsbuf
->texture
->format
) {
2098 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
2099 case PIPE_FORMAT_X8Z24_UNORM
:
2100 case PIPE_FORMAT_Z24X8_UNORM
:
2101 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
2102 pa_su_poly_offset_db_fmt_cntl
= S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-24);
2104 case PIPE_FORMAT_Z32_FLOAT
:
2105 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
2106 pa_su_poly_offset_db_fmt_cntl
= S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-23) |
2107 S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
2109 case PIPE_FORMAT_Z16_UNORM
:
2110 pa_su_poly_offset_db_fmt_cntl
= S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-16);
2116 format
= si_translate_dbformat(rtex
->resource
.b
.b
.format
);
2118 if (format
== V_028040_Z_INVALID
) {
2119 R600_ERR("Invalid DB format: %d, disabling DB.\n", rtex
->resource
.b
.b
.format
);
2121 assert(format
!= V_028040_Z_INVALID
);
2123 s_offs
= z_offs
= rtex
->resource
.gpu_address
;
2124 z_offs
+= rtex
->surface
.level
[level
].offset
;
2125 s_offs
+= rtex
->surface
.stencil_level
[level
].offset
;
2127 db_depth_info
= S_02803C_ADDR5_SWIZZLE_MASK(1);
2129 z_info
= S_028040_FORMAT(format
);
2130 if (rtex
->resource
.b
.b
.nr_samples
> 1) {
2131 z_info
|= S_028040_NUM_SAMPLES(util_logbase2(rtex
->resource
.b
.b
.nr_samples
));
2134 if (rtex
->surface
.flags
& RADEON_SURF_SBUFFER
)
2135 s_info
= S_028044_FORMAT(V_028044_STENCIL_8
);
2137 s_info
= S_028044_FORMAT(V_028044_STENCIL_INVALID
);
2139 if (sctx
->b
.chip_class
>= CIK
) {
2140 struct radeon_info
*info
= &sctx
->screen
->b
.info
;
2141 unsigned index
= rtex
->surface
.tiling_index
[level
];
2142 unsigned stencil_index
= rtex
->surface
.stencil_tiling_index
[level
];
2143 unsigned macro_index
= rtex
->surface
.macro_tile_index
;
2144 unsigned tile_mode
= info
->si_tile_mode_array
[index
];
2145 unsigned stencil_tile_mode
= info
->si_tile_mode_array
[stencil_index
];
2146 unsigned macro_mode
= info
->cik_macrotile_mode_array
[macro_index
];
2149 S_02803C_ARRAY_MODE(G_009910_ARRAY_MODE(tile_mode
)) |
2150 S_02803C_PIPE_CONFIG(G_009910_PIPE_CONFIG(tile_mode
)) |
2151 S_02803C_BANK_WIDTH(G_009990_BANK_WIDTH(macro_mode
)) |
2152 S_02803C_BANK_HEIGHT(G_009990_BANK_HEIGHT(macro_mode
)) |
2153 S_02803C_MACRO_TILE_ASPECT(G_009990_MACRO_TILE_ASPECT(macro_mode
)) |
2154 S_02803C_NUM_BANKS(G_009990_NUM_BANKS(macro_mode
));
2155 z_info
|= S_028040_TILE_SPLIT(G_009910_TILE_SPLIT(tile_mode
));
2156 s_info
|= S_028044_TILE_SPLIT(G_009910_TILE_SPLIT(stencil_tile_mode
));
2158 unsigned tile_mode_index
= si_tile_mode_index(rtex
, level
, false);
2159 z_info
|= S_028040_TILE_MODE_INDEX(tile_mode_index
);
2160 tile_mode_index
= si_tile_mode_index(rtex
, level
, true);
2161 s_info
|= S_028044_TILE_MODE_INDEX(tile_mode_index
);
2164 /* HiZ aka depth buffer htile */
2165 /* use htile only for first level */
2166 if (rtex
->htile_buffer
&& !level
) {
2167 z_info
|= S_028040_TILE_SURFACE_ENABLE(1) |
2168 S_028040_ALLOW_EXPCLEAR(1);
2170 if (rtex
->surface
.flags
& RADEON_SURF_SBUFFER
) {
2171 /* Workaround: For a not yet understood reason, the
2172 * combination of MSAA, fast stencil clear and stencil
2173 * decompress messes with subsequent stencil buffer
2174 * uses. Problem was reproduced on Verde, Bonaire,
2175 * Tonga, and Carrizo.
2177 * Disabling EXPCLEAR works around the problem.
2179 * Check piglit's arb_texture_multisample-stencil-clear
2180 * test if you want to try changing this.
2182 if (rtex
->resource
.b
.b
.nr_samples
<= 1)
2183 s_info
|= S_028044_ALLOW_EXPCLEAR(1);
2185 /* Use all of the htile_buffer for depth if there's no stencil. */
2186 s_info
|= S_028044_TILE_STENCIL_DISABLE(1);
2188 uint64_t va
= rtex
->htile_buffer
->gpu_address
;
2189 db_htile_data_base
= va
>> 8;
2190 db_htile_surface
= S_028ABC_FULL_CACHE(1);
2192 db_htile_data_base
= 0;
2193 db_htile_surface
= 0;
2196 assert(levelinfo
->nblk_x
% 8 == 0 && levelinfo
->nblk_y
% 8 == 0);
2198 surf
->db_depth_view
= S_028008_SLICE_START(surf
->base
.u
.tex
.first_layer
) |
2199 S_028008_SLICE_MAX(surf
->base
.u
.tex
.last_layer
);
2200 surf
->db_htile_data_base
= db_htile_data_base
;
2201 surf
->db_depth_info
= db_depth_info
;
2202 surf
->db_z_info
= z_info
;
2203 surf
->db_stencil_info
= s_info
;
2204 surf
->db_depth_base
= z_offs
>> 8;
2205 surf
->db_stencil_base
= s_offs
>> 8;
2206 surf
->db_depth_size
= S_028058_PITCH_TILE_MAX((levelinfo
->nblk_x
/ 8) - 1) |
2207 S_028058_HEIGHT_TILE_MAX((levelinfo
->nblk_y
/ 8) - 1);
2208 surf
->db_depth_slice
= S_02805C_SLICE_TILE_MAX((levelinfo
->nblk_x
*
2209 levelinfo
->nblk_y
) / 64 - 1);
2210 surf
->db_htile_surface
= db_htile_surface
;
2211 surf
->pa_su_poly_offset_db_fmt_cntl
= pa_su_poly_offset_db_fmt_cntl
;
2213 surf
->depth_initialized
= true;
2216 void si_dec_framebuffer_counters(const struct pipe_framebuffer_state
*state
)
2218 for (int i
= 0; i
< state
->nr_cbufs
; ++i
) {
2219 struct r600_surface
*surf
= NULL
;
2220 struct r600_texture
*rtex
;
2222 if (!state
->cbufs
[i
])
2224 surf
= (struct r600_surface
*)state
->cbufs
[i
];
2225 rtex
= (struct r600_texture
*)surf
->base
.texture
;
2227 p_atomic_dec(&rtex
->framebuffers_bound
);
2231 static void si_set_framebuffer_state(struct pipe_context
*ctx
,
2232 const struct pipe_framebuffer_state
*state
)
2234 struct si_context
*sctx
= (struct si_context
*)ctx
;
2235 struct pipe_constant_buffer constbuf
= {0};
2236 struct r600_surface
*surf
= NULL
;
2237 struct r600_texture
*rtex
;
2238 bool old_cb0_is_integer
= sctx
->framebuffer
.cb0_is_integer
;
2239 unsigned old_nr_samples
= sctx
->framebuffer
.nr_samples
;
2242 /* Only flush TC when changing the framebuffer state, because
2243 * the only client not using TC that can change textures is
2246 * Flush all CB and DB caches here because all buffers can be used
2247 * for write by both TC (with shader image stores) and CB/DB.
2249 sctx
->b
.flags
|= SI_CONTEXT_INV_VMEM_L1
|
2250 SI_CONTEXT_INV_GLOBAL_L2
|
2251 SI_CONTEXT_FLUSH_AND_INV_FRAMEBUFFER
|
2252 SI_CONTEXT_CS_PARTIAL_FLUSH
;
2254 /* Take the maximum of the old and new count. If the new count is lower,
2255 * dirtying is needed to disable the unbound colorbuffers.
2257 sctx
->framebuffer
.dirty_cbufs
|=
2258 (1 << MAX2(sctx
->framebuffer
.state
.nr_cbufs
, state
->nr_cbufs
)) - 1;
2259 sctx
->framebuffer
.dirty_zsbuf
|= sctx
->framebuffer
.state
.zsbuf
!= state
->zsbuf
;
2261 si_dec_framebuffer_counters(&sctx
->framebuffer
.state
);
2262 util_copy_framebuffer_state(&sctx
->framebuffer
.state
, state
);
2264 sctx
->framebuffer
.spi_shader_col_format
= 0;
2265 sctx
->framebuffer
.spi_shader_col_format_alpha
= 0;
2266 sctx
->framebuffer
.spi_shader_col_format_blend
= 0;
2267 sctx
->framebuffer
.spi_shader_col_format_blend_alpha
= 0;
2268 sctx
->framebuffer
.color_is_int8
= 0;
2270 sctx
->framebuffer
.compressed_cb_mask
= 0;
2271 sctx
->framebuffer
.nr_samples
= util_framebuffer_get_num_samples(state
);
2272 sctx
->framebuffer
.log_samples
= util_logbase2(sctx
->framebuffer
.nr_samples
);
2273 sctx
->framebuffer
.cb0_is_integer
= state
->nr_cbufs
&& state
->cbufs
[0] &&
2274 util_format_is_pure_integer(state
->cbufs
[0]->format
);
2276 if (sctx
->framebuffer
.cb0_is_integer
!= old_cb0_is_integer
)
2277 si_mark_atom_dirty(sctx
, &sctx
->db_render_state
);
2279 for (i
= 0; i
< state
->nr_cbufs
; i
++) {
2280 if (!state
->cbufs
[i
])
2283 surf
= (struct r600_surface
*)state
->cbufs
[i
];
2284 rtex
= (struct r600_texture
*)surf
->base
.texture
;
2286 if (!surf
->color_initialized
) {
2287 si_initialize_color_surface(sctx
, surf
);
2290 sctx
->framebuffer
.spi_shader_col_format
|=
2291 surf
->spi_shader_col_format
<< (i
* 4);
2292 sctx
->framebuffer
.spi_shader_col_format_alpha
|=
2293 surf
->spi_shader_col_format_alpha
<< (i
* 4);
2294 sctx
->framebuffer
.spi_shader_col_format_blend
|=
2295 surf
->spi_shader_col_format_blend
<< (i
* 4);
2296 sctx
->framebuffer
.spi_shader_col_format_blend_alpha
|=
2297 surf
->spi_shader_col_format_blend_alpha
<< (i
* 4);
2299 if (surf
->color_is_int8
)
2300 sctx
->framebuffer
.color_is_int8
|= 1 << i
;
2302 if (rtex
->fmask
.size
&& rtex
->cmask
.size
) {
2303 sctx
->framebuffer
.compressed_cb_mask
|= 1 << i
;
2305 r600_context_add_resource_size(ctx
, surf
->base
.texture
);
2307 p_atomic_inc(&rtex
->framebuffers_bound
);
2309 /* Set the second SPI format for possible dual-src blending. */
2310 if (i
== 1 && surf
) {
2311 sctx
->framebuffer
.spi_shader_col_format
|=
2312 surf
->spi_shader_col_format
<< (i
* 4);
2313 sctx
->framebuffer
.spi_shader_col_format_alpha
|=
2314 surf
->spi_shader_col_format_alpha
<< (i
* 4);
2315 sctx
->framebuffer
.spi_shader_col_format_blend
|=
2316 surf
->spi_shader_col_format_blend
<< (i
* 4);
2317 sctx
->framebuffer
.spi_shader_col_format_blend_alpha
|=
2318 surf
->spi_shader_col_format_blend_alpha
<< (i
* 4);
2322 surf
= (struct r600_surface
*)state
->zsbuf
;
2324 if (!surf
->depth_initialized
) {
2325 si_init_depth_surface(sctx
, surf
);
2327 r600_context_add_resource_size(ctx
, surf
->base
.texture
);
2330 si_update_poly_offset_state(sctx
);
2331 si_mark_atom_dirty(sctx
, &sctx
->cb_render_state
);
2332 si_mark_atom_dirty(sctx
, &sctx
->framebuffer
.atom
);
2334 if (sctx
->framebuffer
.nr_samples
!= old_nr_samples
) {
2335 si_mark_atom_dirty(sctx
, &sctx
->msaa_config
);
2336 si_mark_atom_dirty(sctx
, &sctx
->db_render_state
);
2338 /* Set sample locations as fragment shader constants. */
2339 switch (sctx
->framebuffer
.nr_samples
) {
2341 constbuf
.user_buffer
= sctx
->b
.sample_locations_1x
;
2344 constbuf
.user_buffer
= sctx
->b
.sample_locations_2x
;
2347 constbuf
.user_buffer
= sctx
->b
.sample_locations_4x
;
2350 constbuf
.user_buffer
= sctx
->b
.sample_locations_8x
;
2353 constbuf
.user_buffer
= sctx
->b
.sample_locations_16x
;
2356 R600_ERR("Requested an invalid number of samples %i.\n",
2357 sctx
->framebuffer
.nr_samples
);
2360 constbuf
.buffer_size
= sctx
->framebuffer
.nr_samples
* 2 * 4;
2361 si_set_rw_buffer(sctx
, SI_PS_CONST_SAMPLE_POSITIONS
, &constbuf
);
2363 /* Smoothing (only possible with nr_samples == 1) uses the same
2364 * sample locations as the MSAA it simulates.
2366 * Therefore, don't update the sample locations when
2367 * transitioning from no AA to smoothing-equivalent AA, and
2370 if ((sctx
->framebuffer
.nr_samples
!= 1 ||
2371 old_nr_samples
!= SI_NUM_SMOOTH_AA_SAMPLES
) &&
2372 (sctx
->framebuffer
.nr_samples
!= SI_NUM_SMOOTH_AA_SAMPLES
||
2373 old_nr_samples
!= 1))
2374 si_mark_atom_dirty(sctx
, &sctx
->msaa_sample_locs
);
2377 sctx
->need_check_render_feedback
= true;
2380 static void si_emit_framebuffer_state(struct si_context
*sctx
, struct r600_atom
*atom
)
2382 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
2383 struct pipe_framebuffer_state
*state
= &sctx
->framebuffer
.state
;
2384 unsigned i
, nr_cbufs
= state
->nr_cbufs
;
2385 struct r600_texture
*tex
= NULL
;
2386 struct r600_surface
*cb
= NULL
;
2387 unsigned cb_color_info
= 0;
2390 for (i
= 0; i
< nr_cbufs
; i
++) {
2391 unsigned pitch_tile_max
, slice_tile_max
, tile_mode_index
;
2392 unsigned cb_color_base
, cb_color_fmask
, cb_color_attrib
;
2393 unsigned cb_color_pitch
, cb_color_slice
, cb_color_fmask_slice
;
2395 if (!(sctx
->framebuffer
.dirty_cbufs
& (1 << i
)))
2398 cb
= (struct r600_surface
*)state
->cbufs
[i
];
2400 radeon_set_context_reg(cs
, R_028C70_CB_COLOR0_INFO
+ i
* 0x3C,
2401 S_028C70_FORMAT(V_028C70_COLOR_INVALID
));
2405 tex
= (struct r600_texture
*)cb
->base
.texture
;
2406 radeon_add_to_buffer_list(&sctx
->b
, &sctx
->b
.gfx
,
2407 &tex
->resource
, RADEON_USAGE_READWRITE
,
2408 tex
->surface
.nsamples
> 1 ?
2409 RADEON_PRIO_COLOR_BUFFER_MSAA
:
2410 RADEON_PRIO_COLOR_BUFFER
);
2412 if (tex
->cmask_buffer
&& tex
->cmask_buffer
!= &tex
->resource
) {
2413 radeon_add_to_buffer_list(&sctx
->b
, &sctx
->b
.gfx
,
2414 tex
->cmask_buffer
, RADEON_USAGE_READWRITE
,
2418 /* Compute mutable surface parameters. */
2419 pitch_tile_max
= cb
->level_info
->nblk_x
/ 8 - 1;
2420 slice_tile_max
= cb
->level_info
->nblk_x
*
2421 cb
->level_info
->nblk_y
/ 64 - 1;
2422 tile_mode_index
= si_tile_mode_index(tex
, cb
->base
.u
.tex
.level
, false);
2424 cb_color_base
= (tex
->resource
.gpu_address
+ cb
->level_info
->offset
) >> 8;
2425 cb_color_pitch
= S_028C64_TILE_MAX(pitch_tile_max
);
2426 cb_color_slice
= S_028C68_TILE_MAX(slice_tile_max
);
2427 cb_color_attrib
= cb
->cb_color_attrib
|
2428 S_028C74_TILE_MODE_INDEX(tile_mode_index
);
2430 if (tex
->fmask
.size
) {
2431 if (sctx
->b
.chip_class
>= CIK
)
2432 cb_color_pitch
|= S_028C64_FMASK_TILE_MAX(tex
->fmask
.pitch_in_pixels
/ 8 - 1);
2433 cb_color_attrib
|= S_028C74_FMASK_TILE_MODE_INDEX(tex
->fmask
.tile_mode_index
);
2434 cb_color_fmask
= (tex
->resource
.gpu_address
+ tex
->fmask
.offset
) >> 8;
2435 cb_color_fmask_slice
= S_028C88_TILE_MAX(tex
->fmask
.slice_tile_max
);
2437 /* This must be set for fast clear to work without FMASK. */
2438 if (sctx
->b
.chip_class
>= CIK
)
2439 cb_color_pitch
|= S_028C64_FMASK_TILE_MAX(pitch_tile_max
);
2440 cb_color_attrib
|= S_028C74_FMASK_TILE_MODE_INDEX(tile_mode_index
);
2441 cb_color_fmask
= cb_color_base
;
2442 cb_color_fmask_slice
= S_028C88_TILE_MAX(slice_tile_max
);
2445 cb_color_info
= cb
->cb_color_info
| tex
->cb_color_info
;
2447 if (tex
->dcc_offset
&& cb
->level_info
->dcc_enabled
) {
2448 bool is_msaa_resolve_dst
= state
->cbufs
[0] &&
2449 state
->cbufs
[0]->texture
->nr_samples
> 1 &&
2450 state
->cbufs
[1] == &cb
->base
&&
2451 state
->cbufs
[1]->texture
->nr_samples
<= 1;
2453 if (!is_msaa_resolve_dst
)
2454 cb_color_info
|= S_028C70_DCC_ENABLE(1);
2457 radeon_set_context_reg_seq(cs
, R_028C60_CB_COLOR0_BASE
+ i
* 0x3C,
2458 sctx
->b
.chip_class
>= VI
? 14 : 13);
2459 radeon_emit(cs
, cb_color_base
); /* R_028C60_CB_COLOR0_BASE */
2460 radeon_emit(cs
, cb_color_pitch
); /* R_028C64_CB_COLOR0_PITCH */
2461 radeon_emit(cs
, cb_color_slice
); /* R_028C68_CB_COLOR0_SLICE */
2462 radeon_emit(cs
, cb
->cb_color_view
); /* R_028C6C_CB_COLOR0_VIEW */
2463 radeon_emit(cs
, cb_color_info
); /* R_028C70_CB_COLOR0_INFO */
2464 radeon_emit(cs
, cb_color_attrib
); /* R_028C74_CB_COLOR0_ATTRIB */
2465 radeon_emit(cs
, cb
->cb_dcc_control
); /* R_028C78_CB_COLOR0_DCC_CONTROL */
2466 radeon_emit(cs
, tex
->cmask
.base_address_reg
); /* R_028C7C_CB_COLOR0_CMASK */
2467 radeon_emit(cs
, tex
->cmask
.slice_tile_max
); /* R_028C80_CB_COLOR0_CMASK_SLICE */
2468 radeon_emit(cs
, cb_color_fmask
); /* R_028C84_CB_COLOR0_FMASK */
2469 radeon_emit(cs
, cb_color_fmask_slice
); /* R_028C88_CB_COLOR0_FMASK_SLICE */
2470 radeon_emit(cs
, tex
->color_clear_value
[0]); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
2471 radeon_emit(cs
, tex
->color_clear_value
[1]); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
2473 if (sctx
->b
.chip_class
>= VI
) /* R_028C94_CB_COLOR0_DCC_BASE */
2474 radeon_emit(cs
, (tex
->resource
.gpu_address
+
2476 tex
->surface
.level
[cb
->base
.u
.tex
.level
].dcc_offset
) >> 8);
2478 /* set CB_COLOR1_INFO for possible dual-src blending */
2479 if (i
== 1 && state
->cbufs
[0] &&
2480 sctx
->framebuffer
.dirty_cbufs
& (1 << 0)) {
2481 radeon_set_context_reg(cs
, R_028C70_CB_COLOR0_INFO
+ 1 * 0x3C,
2486 if (sctx
->framebuffer
.dirty_cbufs
& (1 << i
))
2487 radeon_set_context_reg(cs
, R_028C70_CB_COLOR0_INFO
+ i
* 0x3C, 0);
2490 if (state
->zsbuf
&& sctx
->framebuffer
.dirty_zsbuf
) {
2491 struct r600_surface
*zb
= (struct r600_surface
*)state
->zsbuf
;
2492 struct r600_texture
*rtex
= (struct r600_texture
*)zb
->base
.texture
;
2494 radeon_add_to_buffer_list(&sctx
->b
, &sctx
->b
.gfx
,
2495 &rtex
->resource
, RADEON_USAGE_READWRITE
,
2496 zb
->base
.texture
->nr_samples
> 1 ?
2497 RADEON_PRIO_DEPTH_BUFFER_MSAA
:
2498 RADEON_PRIO_DEPTH_BUFFER
);
2500 if (zb
->db_htile_data_base
) {
2501 radeon_add_to_buffer_list(&sctx
->b
, &sctx
->b
.gfx
,
2502 rtex
->htile_buffer
, RADEON_USAGE_READWRITE
,
2506 radeon_set_context_reg(cs
, R_028008_DB_DEPTH_VIEW
, zb
->db_depth_view
);
2507 radeon_set_context_reg(cs
, R_028014_DB_HTILE_DATA_BASE
, zb
->db_htile_data_base
);
2509 radeon_set_context_reg_seq(cs
, R_02803C_DB_DEPTH_INFO
, 9);
2510 radeon_emit(cs
, zb
->db_depth_info
); /* R_02803C_DB_DEPTH_INFO */
2511 radeon_emit(cs
, zb
->db_z_info
| /* R_028040_DB_Z_INFO */
2512 S_028040_ZRANGE_PRECISION(rtex
->depth_clear_value
!= 0));
2513 radeon_emit(cs
, zb
->db_stencil_info
); /* R_028044_DB_STENCIL_INFO */
2514 radeon_emit(cs
, zb
->db_depth_base
); /* R_028048_DB_Z_READ_BASE */
2515 radeon_emit(cs
, zb
->db_stencil_base
); /* R_02804C_DB_STENCIL_READ_BASE */
2516 radeon_emit(cs
, zb
->db_depth_base
); /* R_028050_DB_Z_WRITE_BASE */
2517 radeon_emit(cs
, zb
->db_stencil_base
); /* R_028054_DB_STENCIL_WRITE_BASE */
2518 radeon_emit(cs
, zb
->db_depth_size
); /* R_028058_DB_DEPTH_SIZE */
2519 radeon_emit(cs
, zb
->db_depth_slice
); /* R_02805C_DB_DEPTH_SLICE */
2521 radeon_set_context_reg_seq(cs
, R_028028_DB_STENCIL_CLEAR
, 2);
2522 radeon_emit(cs
, rtex
->stencil_clear_value
); /* R_028028_DB_STENCIL_CLEAR */
2523 radeon_emit(cs
, fui(rtex
->depth_clear_value
)); /* R_02802C_DB_DEPTH_CLEAR */
2525 radeon_set_context_reg(cs
, R_028ABC_DB_HTILE_SURFACE
, zb
->db_htile_surface
);
2526 radeon_set_context_reg(cs
, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL
,
2527 zb
->pa_su_poly_offset_db_fmt_cntl
);
2528 } else if (sctx
->framebuffer
.dirty_zsbuf
) {
2529 radeon_set_context_reg_seq(cs
, R_028040_DB_Z_INFO
, 2);
2530 radeon_emit(cs
, S_028040_FORMAT(V_028040_Z_INVALID
)); /* R_028040_DB_Z_INFO */
2531 radeon_emit(cs
, S_028044_FORMAT(V_028044_STENCIL_INVALID
)); /* R_028044_DB_STENCIL_INFO */
2534 /* Framebuffer dimensions. */
2535 /* PA_SC_WINDOW_SCISSOR_TL is set in si_init_config() */
2536 radeon_set_context_reg(cs
, R_028208_PA_SC_WINDOW_SCISSOR_BR
,
2537 S_028208_BR_X(state
->width
) | S_028208_BR_Y(state
->height
));
2539 sctx
->framebuffer
.dirty_cbufs
= 0;
2540 sctx
->framebuffer
.dirty_zsbuf
= false;
2543 static void si_emit_msaa_sample_locs(struct si_context
*sctx
,
2544 struct r600_atom
*atom
)
2546 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
2547 unsigned nr_samples
= sctx
->framebuffer
.nr_samples
;
2549 cayman_emit_msaa_sample_locs(cs
, nr_samples
> 1 ? nr_samples
:
2550 SI_NUM_SMOOTH_AA_SAMPLES
);
2553 static void si_emit_msaa_config(struct si_context
*sctx
, struct r600_atom
*atom
)
2555 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
2557 cayman_emit_msaa_config(cs
, sctx
->framebuffer
.nr_samples
,
2558 sctx
->ps_iter_samples
,
2559 sctx
->smoothing_enabled
? SI_NUM_SMOOTH_AA_SAMPLES
: 0);
2563 static void si_set_min_samples(struct pipe_context
*ctx
, unsigned min_samples
)
2565 struct si_context
*sctx
= (struct si_context
*)ctx
;
2567 if (sctx
->ps_iter_samples
== min_samples
)
2570 sctx
->ps_iter_samples
= min_samples
;
2572 if (sctx
->framebuffer
.nr_samples
> 1)
2573 si_mark_atom_dirty(sctx
, &sctx
->msaa_config
);
2581 * Build the sampler view descriptor for a buffer texture.
2582 * @param state 256-bit descriptor; only the high 128 bits are filled in
2585 si_make_buffer_descriptor(struct si_screen
*screen
, struct r600_resource
*buf
,
2586 enum pipe_format format
,
2587 unsigned first_element
, unsigned last_element
,
2590 const struct util_format_description
*desc
;
2594 unsigned num_records
;
2595 unsigned num_format
, data_format
;
2597 desc
= util_format_description(format
);
2598 first_non_void
= util_format_get_first_non_void_channel(format
);
2599 stride
= desc
->block
.bits
/ 8;
2600 va
= buf
->gpu_address
+ first_element
* stride
;
2601 num_format
= si_translate_buffer_numformat(&screen
->b
.b
, desc
, first_non_void
);
2602 data_format
= si_translate_buffer_dataformat(&screen
->b
.b
, desc
, first_non_void
);
2604 num_records
= last_element
+ 1 - first_element
;
2605 num_records
= MIN2(num_records
, buf
->b
.b
.width0
/ stride
);
2607 if (screen
->b
.chip_class
>= VI
)
2608 num_records
*= stride
;
2611 state
[5] = S_008F04_BASE_ADDRESS_HI(va
>> 32) |
2612 S_008F04_STRIDE(stride
);
2613 state
[6] = num_records
;
2614 state
[7] = S_008F0C_DST_SEL_X(si_map_swizzle(desc
->swizzle
[0])) |
2615 S_008F0C_DST_SEL_Y(si_map_swizzle(desc
->swizzle
[1])) |
2616 S_008F0C_DST_SEL_Z(si_map_swizzle(desc
->swizzle
[2])) |
2617 S_008F0C_DST_SEL_W(si_map_swizzle(desc
->swizzle
[3])) |
2618 S_008F0C_NUM_FORMAT(num_format
) |
2619 S_008F0C_DATA_FORMAT(data_format
);
2623 * Build the sampler view descriptor for a texture.
2626 si_make_texture_descriptor(struct si_screen
*screen
,
2627 struct r600_texture
*tex
,
2629 enum pipe_texture_target target
,
2630 enum pipe_format pipe_format
,
2631 const unsigned char state_swizzle
[4],
2632 unsigned first_level
, unsigned last_level
,
2633 unsigned first_layer
, unsigned last_layer
,
2634 unsigned width
, unsigned height
, unsigned depth
,
2636 uint32_t *fmask_state
)
2638 struct pipe_resource
*res
= &tex
->resource
.b
.b
;
2639 const struct util_format_description
*desc
;
2640 unsigned char swizzle
[4];
2642 unsigned num_format
, data_format
, type
;
2645 desc
= util_format_description(pipe_format
);
2647 if (desc
->colorspace
== UTIL_FORMAT_COLORSPACE_ZS
) {
2648 const unsigned char swizzle_xxxx
[4] = {0, 0, 0, 0};
2649 const unsigned char swizzle_yyyy
[4] = {1, 1, 1, 1};
2651 switch (pipe_format
) {
2652 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
2653 case PIPE_FORMAT_X24S8_UINT
:
2654 case PIPE_FORMAT_X32_S8X24_UINT
:
2655 case PIPE_FORMAT_X8Z24_UNORM
:
2656 util_format_compose_swizzles(swizzle_yyyy
, state_swizzle
, swizzle
);
2659 util_format_compose_swizzles(swizzle_xxxx
, state_swizzle
, swizzle
);
2662 util_format_compose_swizzles(desc
->swizzle
, state_swizzle
, swizzle
);
2665 first_non_void
= util_format_get_first_non_void_channel(pipe_format
);
2667 switch (pipe_format
) {
2668 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
2669 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2672 if (first_non_void
< 0) {
2673 if (util_format_is_compressed(pipe_format
)) {
2674 switch (pipe_format
) {
2675 case PIPE_FORMAT_DXT1_SRGB
:
2676 case PIPE_FORMAT_DXT1_SRGBA
:
2677 case PIPE_FORMAT_DXT3_SRGBA
:
2678 case PIPE_FORMAT_DXT5_SRGBA
:
2679 case PIPE_FORMAT_BPTC_SRGBA
:
2680 case PIPE_FORMAT_ETC2_SRGB8
:
2681 case PIPE_FORMAT_ETC2_SRGB8A1
:
2682 case PIPE_FORMAT_ETC2_SRGBA8
:
2683 num_format
= V_008F14_IMG_NUM_FORMAT_SRGB
;
2685 case PIPE_FORMAT_RGTC1_SNORM
:
2686 case PIPE_FORMAT_LATC1_SNORM
:
2687 case PIPE_FORMAT_RGTC2_SNORM
:
2688 case PIPE_FORMAT_LATC2_SNORM
:
2689 case PIPE_FORMAT_ETC2_R11_SNORM
:
2690 case PIPE_FORMAT_ETC2_RG11_SNORM
:
2691 /* implies float, so use SNORM/UNORM to determine
2692 whether data is signed or not */
2693 case PIPE_FORMAT_BPTC_RGB_FLOAT
:
2694 num_format
= V_008F14_IMG_NUM_FORMAT_SNORM
;
2697 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2700 } else if (desc
->layout
== UTIL_FORMAT_LAYOUT_SUBSAMPLED
) {
2701 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2703 num_format
= V_008F14_IMG_NUM_FORMAT_FLOAT
;
2705 } else if (desc
->colorspace
== UTIL_FORMAT_COLORSPACE_SRGB
) {
2706 num_format
= V_008F14_IMG_NUM_FORMAT_SRGB
;
2708 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2710 switch (desc
->channel
[first_non_void
].type
) {
2711 case UTIL_FORMAT_TYPE_FLOAT
:
2712 num_format
= V_008F14_IMG_NUM_FORMAT_FLOAT
;
2714 case UTIL_FORMAT_TYPE_SIGNED
:
2715 if (desc
->channel
[first_non_void
].normalized
)
2716 num_format
= V_008F14_IMG_NUM_FORMAT_SNORM
;
2717 else if (desc
->channel
[first_non_void
].pure_integer
)
2718 num_format
= V_008F14_IMG_NUM_FORMAT_SINT
;
2720 num_format
= V_008F14_IMG_NUM_FORMAT_SSCALED
;
2722 case UTIL_FORMAT_TYPE_UNSIGNED
:
2723 if (desc
->channel
[first_non_void
].normalized
)
2724 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2725 else if (desc
->channel
[first_non_void
].pure_integer
)
2726 num_format
= V_008F14_IMG_NUM_FORMAT_UINT
;
2728 num_format
= V_008F14_IMG_NUM_FORMAT_USCALED
;
2733 data_format
= si_translate_texformat(&screen
->b
.b
, pipe_format
, desc
, first_non_void
);
2734 if (data_format
== ~0) {
2739 (res
->target
== PIPE_TEXTURE_CUBE
||
2740 res
->target
== PIPE_TEXTURE_CUBE_ARRAY
||
2741 res
->target
== PIPE_TEXTURE_3D
)) {
2742 /* For the purpose of shader images, treat cube maps and 3D
2743 * textures as 2D arrays. For 3D textures, the address
2744 * calculations for mipmaps are different, so we rely on the
2745 * caller to effectively disable mipmaps.
2747 type
= V_008F1C_SQ_RSRC_IMG_2D_ARRAY
;
2749 assert(res
->target
!= PIPE_TEXTURE_3D
|| (first_level
== 0 && last_level
== 0));
2751 type
= si_tex_dim(res
->target
, target
, res
->nr_samples
);
2754 if (type
== V_008F1C_SQ_RSRC_IMG_1D_ARRAY
) {
2756 depth
= res
->array_size
;
2757 } else if (type
== V_008F1C_SQ_RSRC_IMG_2D_ARRAY
||
2758 type
== V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY
) {
2759 if (sampler
|| res
->target
!= PIPE_TEXTURE_3D
)
2760 depth
= res
->array_size
;
2761 } else if (type
== V_008F1C_SQ_RSRC_IMG_CUBE
)
2762 depth
= res
->array_size
/ 6;
2765 state
[1] = (S_008F14_DATA_FORMAT(data_format
) |
2766 S_008F14_NUM_FORMAT(num_format
));
2767 state
[2] = (S_008F18_WIDTH(width
- 1) |
2768 S_008F18_HEIGHT(height
- 1));
2769 state
[3] = (S_008F1C_DST_SEL_X(si_map_swizzle(swizzle
[0])) |
2770 S_008F1C_DST_SEL_Y(si_map_swizzle(swizzle
[1])) |
2771 S_008F1C_DST_SEL_Z(si_map_swizzle(swizzle
[2])) |
2772 S_008F1C_DST_SEL_W(si_map_swizzle(swizzle
[3])) |
2773 S_008F1C_BASE_LEVEL(res
->nr_samples
> 1 ?
2775 S_008F1C_LAST_LEVEL(res
->nr_samples
> 1 ?
2776 util_logbase2(res
->nr_samples
) :
2778 S_008F1C_POW2_PAD(res
->last_level
> 0) |
2779 S_008F1C_TYPE(type
));
2780 state
[4] = S_008F20_DEPTH(depth
- 1);
2781 state
[5] = (S_008F24_BASE_ARRAY(first_layer
) |
2782 S_008F24_LAST_ARRAY(last_layer
));
2786 if (tex
->dcc_offset
) {
2787 unsigned swap
= r600_translate_colorswap(pipe_format
, FALSE
);
2789 state
[6] = S_008F28_ALPHA_IS_ON_MSB(swap
<= 1);
2791 /* The last dword is unused by hw. The shader uses it to clear
2792 * bits in the first dword of sampler state.
2794 if (screen
->b
.chip_class
<= CIK
&& res
->nr_samples
<= 1) {
2795 if (first_level
== last_level
)
2796 state
[7] = C_008F30_MAX_ANISO_RATIO
;
2798 state
[7] = 0xffffffff;
2802 /* Initialize the sampler view for FMASK. */
2803 if (tex
->fmask
.size
) {
2804 uint32_t fmask_format
;
2806 va
= tex
->resource
.gpu_address
+ tex
->fmask
.offset
;
2808 switch (res
->nr_samples
) {
2810 fmask_format
= V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F2
;
2813 fmask_format
= V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F4
;
2816 fmask_format
= V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F8
;
2820 fmask_format
= V_008F14_IMG_DATA_FORMAT_INVALID
;
2823 fmask_state
[0] = va
>> 8;
2824 fmask_state
[1] = S_008F14_BASE_ADDRESS_HI(va
>> 40) |
2825 S_008F14_DATA_FORMAT(fmask_format
) |
2826 S_008F14_NUM_FORMAT(V_008F14_IMG_NUM_FORMAT_UINT
);
2827 fmask_state
[2] = S_008F18_WIDTH(width
- 1) |
2828 S_008F18_HEIGHT(height
- 1);
2829 fmask_state
[3] = S_008F1C_DST_SEL_X(V_008F1C_SQ_SEL_X
) |
2830 S_008F1C_DST_SEL_Y(V_008F1C_SQ_SEL_X
) |
2831 S_008F1C_DST_SEL_Z(V_008F1C_SQ_SEL_X
) |
2832 S_008F1C_DST_SEL_W(V_008F1C_SQ_SEL_X
) |
2833 S_008F1C_TILING_INDEX(tex
->fmask
.tile_mode_index
) |
2834 S_008F1C_TYPE(si_tex_dim(res
->target
, target
, 0));
2835 fmask_state
[4] = S_008F20_DEPTH(depth
- 1) |
2836 S_008F20_PITCH(tex
->fmask
.pitch_in_pixels
- 1);
2837 fmask_state
[5] = S_008F24_BASE_ARRAY(first_layer
) |
2838 S_008F24_LAST_ARRAY(last_layer
);
2845 * Create a sampler view.
2847 * @param ctx context
2848 * @param texture texture
2849 * @param state sampler view template
2850 * @param width0 width0 override (for compressed textures as int)
2851 * @param height0 height0 override (for compressed textures as int)
2852 * @param force_level set the base address to the level (for compressed textures)
2854 struct pipe_sampler_view
*
2855 si_create_sampler_view_custom(struct pipe_context
*ctx
,
2856 struct pipe_resource
*texture
,
2857 const struct pipe_sampler_view
*state
,
2858 unsigned width0
, unsigned height0
,
2859 unsigned force_level
)
2861 struct si_context
*sctx
= (struct si_context
*)ctx
;
2862 struct si_sampler_view
*view
= CALLOC_STRUCT(si_sampler_view
);
2863 struct r600_texture
*tmp
= (struct r600_texture
*)texture
;
2864 unsigned base_level
, first_level
, last_level
;
2865 unsigned char state_swizzle
[4];
2866 unsigned height
, depth
, width
;
2867 unsigned last_layer
= state
->u
.tex
.last_layer
;
2868 enum pipe_format pipe_format
;
2869 const struct radeon_surf_level
*surflevel
;
2874 /* initialize base object */
2875 view
->base
= *state
;
2876 view
->base
.texture
= NULL
;
2877 view
->base
.reference
.count
= 1;
2878 view
->base
.context
= ctx
;
2880 /* NULL resource, obey swizzle (only ZERO and ONE make sense). */
2882 view
->state
[3] = S_008F1C_DST_SEL_X(si_map_swizzle(state
->swizzle_r
)) |
2883 S_008F1C_DST_SEL_Y(si_map_swizzle(state
->swizzle_g
)) |
2884 S_008F1C_DST_SEL_Z(si_map_swizzle(state
->swizzle_b
)) |
2885 S_008F1C_DST_SEL_W(si_map_swizzle(state
->swizzle_a
)) |
2886 S_008F1C_TYPE(V_008F1C_SQ_RSRC_IMG_1D
);
2890 pipe_resource_reference(&view
->base
.texture
, texture
);
2892 if (state
->format
== PIPE_FORMAT_X24S8_UINT
||
2893 state
->format
== PIPE_FORMAT_S8X24_UINT
||
2894 state
->format
== PIPE_FORMAT_X32_S8X24_UINT
||
2895 state
->format
== PIPE_FORMAT_S8_UINT
)
2896 view
->is_stencil_sampler
= true;
2898 /* Buffer resource. */
2899 if (texture
->target
== PIPE_BUFFER
) {
2900 si_make_buffer_descriptor(sctx
->screen
,
2901 (struct r600_resource
*)texture
,
2903 state
->u
.buf
.first_element
,
2904 state
->u
.buf
.last_element
,
2907 LIST_ADDTAIL(&view
->list
, &sctx
->b
.texture_buffers
);
2911 state_swizzle
[0] = state
->swizzle_r
;
2912 state_swizzle
[1] = state
->swizzle_g
;
2913 state_swizzle
[2] = state
->swizzle_b
;
2914 state_swizzle
[3] = state
->swizzle_a
;
2917 first_level
= state
->u
.tex
.first_level
;
2918 last_level
= state
->u
.tex
.last_level
;
2921 depth
= texture
->depth0
;
2924 assert(force_level
== first_level
&&
2925 force_level
== last_level
);
2926 base_level
= force_level
;
2929 width
= u_minify(width
, force_level
);
2930 height
= u_minify(height
, force_level
);
2931 depth
= u_minify(depth
, force_level
);
2934 /* This is not needed if state trackers set last_layer correctly. */
2935 if (state
->target
== PIPE_TEXTURE_1D
||
2936 state
->target
== PIPE_TEXTURE_2D
||
2937 state
->target
== PIPE_TEXTURE_RECT
||
2938 state
->target
== PIPE_TEXTURE_CUBE
)
2939 last_layer
= state
->u
.tex
.first_layer
;
2941 /* Texturing with separate depth and stencil. */
2942 pipe_format
= state
->format
;
2943 surflevel
= tmp
->surface
.level
;
2945 if (tmp
->is_depth
&& !tmp
->is_flushing_texture
) {
2946 switch (pipe_format
) {
2947 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
2948 pipe_format
= PIPE_FORMAT_Z32_FLOAT
;
2950 case PIPE_FORMAT_X8Z24_UNORM
:
2951 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
2952 /* Z24 is always stored like this. */
2953 pipe_format
= PIPE_FORMAT_Z24X8_UNORM
;
2955 case PIPE_FORMAT_X24S8_UINT
:
2956 case PIPE_FORMAT_S8X24_UINT
:
2957 case PIPE_FORMAT_X32_S8X24_UINT
:
2958 pipe_format
= PIPE_FORMAT_S8_UINT
;
2959 surflevel
= tmp
->surface
.stencil_level
;
2965 si_make_texture_descriptor(sctx
->screen
, tmp
, true,
2966 state
->target
, pipe_format
, state_swizzle
,
2967 first_level
, last_level
,
2968 state
->u
.tex
.first_layer
, last_layer
,
2969 width
, height
, depth
,
2970 view
->state
, view
->fmask_state
);
2972 view
->base_level_info
= &surflevel
[base_level
];
2973 view
->base_level
= base_level
;
2974 view
->block_width
= util_format_get_blockwidth(pipe_format
);
2978 static struct pipe_sampler_view
*
2979 si_create_sampler_view(struct pipe_context
*ctx
,
2980 struct pipe_resource
*texture
,
2981 const struct pipe_sampler_view
*state
)
2983 return si_create_sampler_view_custom(ctx
, texture
, state
,
2984 texture
? texture
->width0
: 0,
2985 texture
? texture
->height0
: 0, 0);
2988 static void si_sampler_view_destroy(struct pipe_context
*ctx
,
2989 struct pipe_sampler_view
*state
)
2991 struct si_sampler_view
*view
= (struct si_sampler_view
*)state
;
2993 if (state
->texture
&& state
->texture
->target
== PIPE_BUFFER
)
2994 LIST_DELINIT(&view
->list
);
2996 pipe_resource_reference(&state
->texture
, NULL
);
3000 static bool wrap_mode_uses_border_color(unsigned wrap
, bool linear_filter
)
3002 return wrap
== PIPE_TEX_WRAP_CLAMP_TO_BORDER
||
3003 wrap
== PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER
||
3005 (wrap
== PIPE_TEX_WRAP_CLAMP
||
3006 wrap
== PIPE_TEX_WRAP_MIRROR_CLAMP
));
3009 static bool sampler_state_needs_border_color(const struct pipe_sampler_state
*state
)
3011 bool linear_filter
= state
->min_img_filter
!= PIPE_TEX_FILTER_NEAREST
||
3012 state
->mag_img_filter
!= PIPE_TEX_FILTER_NEAREST
;
3014 return (state
->border_color
.ui
[0] || state
->border_color
.ui
[1] ||
3015 state
->border_color
.ui
[2] || state
->border_color
.ui
[3]) &&
3016 (wrap_mode_uses_border_color(state
->wrap_s
, linear_filter
) ||
3017 wrap_mode_uses_border_color(state
->wrap_t
, linear_filter
) ||
3018 wrap_mode_uses_border_color(state
->wrap_r
, linear_filter
));
3021 static void *si_create_sampler_state(struct pipe_context
*ctx
,
3022 const struct pipe_sampler_state
*state
)
3024 struct si_context
*sctx
= (struct si_context
*)ctx
;
3025 struct r600_common_screen
*rscreen
= sctx
->b
.screen
;
3026 struct si_sampler_state
*rstate
= CALLOC_STRUCT(si_sampler_state
);
3027 unsigned border_color_type
, border_color_index
= 0;
3028 unsigned max_aniso
= rscreen
->force_aniso
>= 0 ? rscreen
->force_aniso
3029 : state
->max_anisotropy
;
3030 unsigned max_aniso_ratio
= r600_tex_aniso_filter(max_aniso
);
3036 if (!sampler_state_needs_border_color(state
))
3037 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK
;
3038 else if (state
->border_color
.f
[0] == 0 &&
3039 state
->border_color
.f
[1] == 0 &&
3040 state
->border_color
.f
[2] == 0 &&
3041 state
->border_color
.f
[3] == 0)
3042 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK
;
3043 else if (state
->border_color
.f
[0] == 0 &&
3044 state
->border_color
.f
[1] == 0 &&
3045 state
->border_color
.f
[2] == 0 &&
3046 state
->border_color
.f
[3] == 1)
3047 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_BLACK
;
3048 else if (state
->border_color
.f
[0] == 1 &&
3049 state
->border_color
.f
[1] == 1 &&
3050 state
->border_color
.f
[2] == 1 &&
3051 state
->border_color
.f
[3] == 1)
3052 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_WHITE
;
3056 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER
;
3058 /* Check if the border has been uploaded already. */
3059 for (i
= 0; i
< sctx
->border_color_count
; i
++)
3060 if (memcmp(&sctx
->border_color_table
[i
], &state
->border_color
,
3061 sizeof(state
->border_color
)) == 0)
3064 if (i
>= SI_MAX_BORDER_COLORS
) {
3065 /* Getting 4096 unique border colors is very unlikely. */
3066 fprintf(stderr
, "radeonsi: The border color table is full. "
3067 "Any new border colors will be just black. "
3068 "Please file a bug.\n");
3069 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK
;
3071 if (i
== sctx
->border_color_count
) {
3072 /* Upload a new border color. */
3073 memcpy(&sctx
->border_color_table
[i
], &state
->border_color
,
3074 sizeof(state
->border_color
));
3075 util_memcpy_cpu_to_le32(&sctx
->border_color_map
[i
],
3076 &state
->border_color
,
3077 sizeof(state
->border_color
));
3078 sctx
->border_color_count
++;
3081 border_color_index
= i
;
3085 rstate
->val
[0] = (S_008F30_CLAMP_X(si_tex_wrap(state
->wrap_s
)) |
3086 S_008F30_CLAMP_Y(si_tex_wrap(state
->wrap_t
)) |
3087 S_008F30_CLAMP_Z(si_tex_wrap(state
->wrap_r
)) |
3088 S_008F30_MAX_ANISO_RATIO(max_aniso_ratio
) |
3089 S_008F30_DEPTH_COMPARE_FUNC(si_tex_compare(state
->compare_func
)) |
3090 S_008F30_FORCE_UNNORMALIZED(!state
->normalized_coords
) |
3091 S_008F30_DISABLE_CUBE_WRAP(!state
->seamless_cube_map
) |
3092 S_008F30_COMPAT_MODE(sctx
->b
.chip_class
>= VI
));
3093 rstate
->val
[1] = (S_008F34_MIN_LOD(S_FIXED(CLAMP(state
->min_lod
, 0, 15), 8)) |
3094 S_008F34_MAX_LOD(S_FIXED(CLAMP(state
->max_lod
, 0, 15), 8)));
3095 rstate
->val
[2] = (S_008F38_LOD_BIAS(S_FIXED(CLAMP(state
->lod_bias
, -16, 16), 8)) |
3096 S_008F38_XY_MAG_FILTER(eg_tex_filter(state
->mag_img_filter
, max_aniso
)) |
3097 S_008F38_XY_MIN_FILTER(eg_tex_filter(state
->min_img_filter
, max_aniso
)) |
3098 S_008F38_MIP_FILTER(si_tex_mipfilter(state
->min_mip_filter
)) |
3099 S_008F38_MIP_POINT_PRECLAMP(1) |
3100 S_008F38_DISABLE_LSB_CEIL(1) |
3101 S_008F38_FILTER_PREC_FIX(1) |
3102 S_008F38_ANISO_OVERRIDE(sctx
->b
.chip_class
>= VI
));
3103 rstate
->val
[3] = S_008F3C_BORDER_COLOR_PTR(border_color_index
) |
3104 S_008F3C_BORDER_COLOR_TYPE(border_color_type
);
3108 static void si_set_sample_mask(struct pipe_context
*ctx
, unsigned sample_mask
)
3110 struct si_context
*sctx
= (struct si_context
*)ctx
;
3112 if (sctx
->sample_mask
.sample_mask
== (uint16_t)sample_mask
)
3115 sctx
->sample_mask
.sample_mask
= sample_mask
;
3116 si_mark_atom_dirty(sctx
, &sctx
->sample_mask
.atom
);
3119 static void si_emit_sample_mask(struct si_context
*sctx
, struct r600_atom
*atom
)
3121 struct radeon_winsys_cs
*cs
= sctx
->b
.gfx
.cs
;
3122 unsigned mask
= sctx
->sample_mask
.sample_mask
;
3124 radeon_set_context_reg_seq(cs
, R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0
, 2);
3125 radeon_emit(cs
, mask
| (mask
<< 16));
3126 radeon_emit(cs
, mask
| (mask
<< 16));
3129 static void si_delete_sampler_state(struct pipe_context
*ctx
, void *state
)
3135 * Vertex elements & buffers
3138 static void *si_create_vertex_elements(struct pipe_context
*ctx
,
3140 const struct pipe_vertex_element
*elements
)
3142 struct si_vertex_element
*v
= CALLOC_STRUCT(si_vertex_element
);
3145 assert(count
<= SI_MAX_ATTRIBS
);
3150 for (i
= 0; i
< count
; ++i
) {
3151 const struct util_format_description
*desc
;
3152 unsigned data_format
, num_format
;
3155 desc
= util_format_description(elements
[i
].src_format
);
3156 first_non_void
= util_format_get_first_non_void_channel(elements
[i
].src_format
);
3157 data_format
= si_translate_buffer_dataformat(ctx
->screen
, desc
, first_non_void
);
3158 num_format
= si_translate_buffer_numformat(ctx
->screen
, desc
, first_non_void
);
3160 v
->rsrc_word3
[i
] = S_008F0C_DST_SEL_X(si_map_swizzle(desc
->swizzle
[0])) |
3161 S_008F0C_DST_SEL_Y(si_map_swizzle(desc
->swizzle
[1])) |
3162 S_008F0C_DST_SEL_Z(si_map_swizzle(desc
->swizzle
[2])) |
3163 S_008F0C_DST_SEL_W(si_map_swizzle(desc
->swizzle
[3])) |
3164 S_008F0C_NUM_FORMAT(num_format
) |
3165 S_008F0C_DATA_FORMAT(data_format
);
3166 v
->format_size
[i
] = desc
->block
.bits
/ 8;
3168 memcpy(v
->elements
, elements
, sizeof(struct pipe_vertex_element
) * count
);
3173 static void si_bind_vertex_elements(struct pipe_context
*ctx
, void *state
)
3175 struct si_context
*sctx
= (struct si_context
*)ctx
;
3176 struct si_vertex_element
*v
= (struct si_vertex_element
*)state
;
3178 sctx
->vertex_elements
= v
;
3179 sctx
->vertex_buffers_dirty
= true;
3182 static void si_delete_vertex_element(struct pipe_context
*ctx
, void *state
)
3184 struct si_context
*sctx
= (struct si_context
*)ctx
;
3186 if (sctx
->vertex_elements
== state
)
3187 sctx
->vertex_elements
= NULL
;
3191 static void si_set_vertex_buffers(struct pipe_context
*ctx
,
3192 unsigned start_slot
, unsigned count
,
3193 const struct pipe_vertex_buffer
*buffers
)
3195 struct si_context
*sctx
= (struct si_context
*)ctx
;
3196 struct pipe_vertex_buffer
*dst
= sctx
->vertex_buffer
+ start_slot
;
3199 assert(start_slot
+ count
<= ARRAY_SIZE(sctx
->vertex_buffer
));
3202 for (i
= 0; i
< count
; i
++) {
3203 const struct pipe_vertex_buffer
*src
= buffers
+ i
;
3204 struct pipe_vertex_buffer
*dsti
= dst
+ i
;
3206 pipe_resource_reference(&dsti
->buffer
, src
->buffer
);
3207 dsti
->buffer_offset
= src
->buffer_offset
;
3208 dsti
->stride
= src
->stride
;
3209 r600_context_add_resource_size(ctx
, src
->buffer
);
3212 for (i
= 0; i
< count
; i
++) {
3213 pipe_resource_reference(&dst
[i
].buffer
, NULL
);
3216 sctx
->vertex_buffers_dirty
= true;
3219 static void si_set_index_buffer(struct pipe_context
*ctx
,
3220 const struct pipe_index_buffer
*ib
)
3222 struct si_context
*sctx
= (struct si_context
*)ctx
;
3225 pipe_resource_reference(&sctx
->index_buffer
.buffer
, ib
->buffer
);
3226 memcpy(&sctx
->index_buffer
, ib
, sizeof(*ib
));
3227 r600_context_add_resource_size(ctx
, ib
->buffer
);
3229 pipe_resource_reference(&sctx
->index_buffer
.buffer
, NULL
);
3237 static void si_set_tess_state(struct pipe_context
*ctx
,
3238 const float default_outer_level
[4],
3239 const float default_inner_level
[2])
3241 struct si_context
*sctx
= (struct si_context
*)ctx
;
3242 struct pipe_constant_buffer cb
;
3245 memcpy(array
, default_outer_level
, sizeof(float) * 4);
3246 memcpy(array
+4, default_inner_level
, sizeof(float) * 2);
3249 cb
.user_buffer
= NULL
;
3250 cb
.buffer_size
= sizeof(array
);
3252 si_upload_const_buffer(sctx
, (struct r600_resource
**)&cb
.buffer
,
3253 (void*)array
, sizeof(array
),
3256 si_set_rw_buffer(sctx
, SI_HS_CONST_DEFAULT_TESS_LEVELS
, &cb
);
3257 pipe_resource_reference(&cb
.buffer
, NULL
);
3260 static void si_texture_barrier(struct pipe_context
*ctx
)
3262 struct si_context
*sctx
= (struct si_context
*)ctx
;
3264 sctx
->b
.flags
|= SI_CONTEXT_INV_VMEM_L1
|
3265 SI_CONTEXT_INV_GLOBAL_L2
|
3266 SI_CONTEXT_FLUSH_AND_INV_CB
|
3267 SI_CONTEXT_CS_PARTIAL_FLUSH
;
3270 static void si_memory_barrier(struct pipe_context
*ctx
, unsigned flags
)
3272 struct si_context
*sctx
= (struct si_context
*)ctx
;
3274 /* Subsequent commands must wait for all shader invocations to
3276 sctx
->b
.flags
|= SI_CONTEXT_PS_PARTIAL_FLUSH
|
3277 SI_CONTEXT_CS_PARTIAL_FLUSH
;
3279 if (flags
& PIPE_BARRIER_CONSTANT_BUFFER
)
3280 sctx
->b
.flags
|= SI_CONTEXT_INV_SMEM_L1
|
3281 SI_CONTEXT_INV_VMEM_L1
;
3283 if (flags
& (PIPE_BARRIER_VERTEX_BUFFER
|
3284 PIPE_BARRIER_SHADER_BUFFER
|
3285 PIPE_BARRIER_TEXTURE
|
3286 PIPE_BARRIER_IMAGE
|
3287 PIPE_BARRIER_STREAMOUT_BUFFER
|
3288 PIPE_BARRIER_GLOBAL_BUFFER
)) {
3289 /* As far as I can tell, L1 contents are written back to L2
3290 * automatically at end of shader, but the contents of other
3291 * L1 caches might still be stale. */
3292 sctx
->b
.flags
|= SI_CONTEXT_INV_VMEM_L1
;
3295 if (flags
& PIPE_BARRIER_INDEX_BUFFER
) {
3296 sctx
->b
.flags
|= SI_CONTEXT_INV_VMEM_L1
;
3298 /* Indices are read through TC L2 since VI. */
3299 if (sctx
->screen
->b
.chip_class
<= CIK
)
3300 sctx
->b
.flags
|= SI_CONTEXT_INV_GLOBAL_L2
;
3303 if (flags
& PIPE_BARRIER_FRAMEBUFFER
)
3304 sctx
->b
.flags
|= SI_CONTEXT_FLUSH_AND_INV_FRAMEBUFFER
;
3306 if (flags
& (PIPE_BARRIER_MAPPED_BUFFER
|
3307 PIPE_BARRIER_FRAMEBUFFER
|
3308 PIPE_BARRIER_INDIRECT_BUFFER
)) {
3309 /* Not sure if INV_GLOBAL_L2 is the best thing here.
3311 * We need to make sure that TC L1 & L2 are written back to
3312 * memory, because neither CPU accesses nor CB fetches consider
3313 * TC, but there's no need to invalidate any TC cache lines. */
3314 sctx
->b
.flags
|= SI_CONTEXT_INV_GLOBAL_L2
;
3318 static void *si_create_blend_custom(struct si_context
*sctx
, unsigned mode
)
3320 struct pipe_blend_state blend
;
3322 memset(&blend
, 0, sizeof(blend
));
3323 blend
.independent_blend_enable
= true;
3324 blend
.rt
[0].colormask
= 0xf;
3325 return si_create_blend_state_mode(&sctx
->b
.b
, &blend
, mode
);
3328 static void si_need_gfx_cs_space(struct pipe_context
*ctx
, unsigned num_dw
,
3329 bool include_draw_vbo
)
3331 si_need_cs_space((struct si_context
*)ctx
);
3334 static void si_init_config(struct si_context
*sctx
);
3336 void si_init_state_functions(struct si_context
*sctx
)
3338 si_init_external_atom(sctx
, &sctx
->b
.render_cond_atom
, &sctx
->atoms
.s
.render_cond
);
3339 si_init_external_atom(sctx
, &sctx
->b
.streamout
.begin_atom
, &sctx
->atoms
.s
.streamout_begin
);
3340 si_init_external_atom(sctx
, &sctx
->b
.streamout
.enable_atom
, &sctx
->atoms
.s
.streamout_enable
);
3341 si_init_external_atom(sctx
, &sctx
->b
.scissors
.atom
, &sctx
->atoms
.s
.scissors
);
3342 si_init_external_atom(sctx
, &sctx
->b
.viewports
.atom
, &sctx
->atoms
.s
.viewports
);
3344 si_init_atom(sctx
, &sctx
->cache_flush
, &sctx
->atoms
.s
.cache_flush
, si_emit_cache_flush
);
3345 si_init_atom(sctx
, &sctx
->framebuffer
.atom
, &sctx
->atoms
.s
.framebuffer
, si_emit_framebuffer_state
);
3346 si_init_atom(sctx
, &sctx
->msaa_sample_locs
, &sctx
->atoms
.s
.msaa_sample_locs
, si_emit_msaa_sample_locs
);
3347 si_init_atom(sctx
, &sctx
->db_render_state
, &sctx
->atoms
.s
.db_render_state
, si_emit_db_render_state
);
3348 si_init_atom(sctx
, &sctx
->msaa_config
, &sctx
->atoms
.s
.msaa_config
, si_emit_msaa_config
);
3349 si_init_atom(sctx
, &sctx
->sample_mask
.atom
, &sctx
->atoms
.s
.sample_mask
, si_emit_sample_mask
);
3350 si_init_atom(sctx
, &sctx
->cb_render_state
, &sctx
->atoms
.s
.cb_render_state
, si_emit_cb_render_state
);
3351 si_init_atom(sctx
, &sctx
->blend_color
.atom
, &sctx
->atoms
.s
.blend_color
, si_emit_blend_color
);
3352 si_init_atom(sctx
, &sctx
->clip_regs
, &sctx
->atoms
.s
.clip_regs
, si_emit_clip_regs
);
3353 si_init_atom(sctx
, &sctx
->clip_state
.atom
, &sctx
->atoms
.s
.clip_state
, si_emit_clip_state
);
3354 si_init_atom(sctx
, &sctx
->stencil_ref
.atom
, &sctx
->atoms
.s
.stencil_ref
, si_emit_stencil_ref
);
3356 sctx
->b
.b
.create_blend_state
= si_create_blend_state
;
3357 sctx
->b
.b
.bind_blend_state
= si_bind_blend_state
;
3358 sctx
->b
.b
.delete_blend_state
= si_delete_blend_state
;
3359 sctx
->b
.b
.set_blend_color
= si_set_blend_color
;
3361 sctx
->b
.b
.create_rasterizer_state
= si_create_rs_state
;
3362 sctx
->b
.b
.bind_rasterizer_state
= si_bind_rs_state
;
3363 sctx
->b
.b
.delete_rasterizer_state
= si_delete_rs_state
;
3365 sctx
->b
.b
.create_depth_stencil_alpha_state
= si_create_dsa_state
;
3366 sctx
->b
.b
.bind_depth_stencil_alpha_state
= si_bind_dsa_state
;
3367 sctx
->b
.b
.delete_depth_stencil_alpha_state
= si_delete_dsa_state
;
3369 sctx
->custom_dsa_flush
= si_create_db_flush_dsa(sctx
);
3370 sctx
->custom_blend_resolve
= si_create_blend_custom(sctx
, V_028808_CB_RESOLVE
);
3371 sctx
->custom_blend_decompress
= si_create_blend_custom(sctx
, V_028808_CB_FMASK_DECOMPRESS
);
3372 sctx
->custom_blend_fastclear
= si_create_blend_custom(sctx
, V_028808_CB_ELIMINATE_FAST_CLEAR
);
3373 sctx
->custom_blend_dcc_decompress
= si_create_blend_custom(sctx
, V_028808_CB_DCC_DECOMPRESS
);
3375 sctx
->b
.b
.set_clip_state
= si_set_clip_state
;
3376 sctx
->b
.b
.set_stencil_ref
= si_set_stencil_ref
;
3378 sctx
->b
.b
.set_framebuffer_state
= si_set_framebuffer_state
;
3379 sctx
->b
.b
.get_sample_position
= cayman_get_sample_position
;
3381 sctx
->b
.b
.create_sampler_state
= si_create_sampler_state
;
3382 sctx
->b
.b
.delete_sampler_state
= si_delete_sampler_state
;
3384 sctx
->b
.b
.create_sampler_view
= si_create_sampler_view
;
3385 sctx
->b
.b
.sampler_view_destroy
= si_sampler_view_destroy
;
3387 sctx
->b
.b
.set_sample_mask
= si_set_sample_mask
;
3389 sctx
->b
.b
.create_vertex_elements_state
= si_create_vertex_elements
;
3390 sctx
->b
.b
.bind_vertex_elements_state
= si_bind_vertex_elements
;
3391 sctx
->b
.b
.delete_vertex_elements_state
= si_delete_vertex_element
;
3392 sctx
->b
.b
.set_vertex_buffers
= si_set_vertex_buffers
;
3393 sctx
->b
.b
.set_index_buffer
= si_set_index_buffer
;
3395 sctx
->b
.b
.texture_barrier
= si_texture_barrier
;
3396 sctx
->b
.b
.memory_barrier
= si_memory_barrier
;
3397 sctx
->b
.b
.set_min_samples
= si_set_min_samples
;
3398 sctx
->b
.b
.set_tess_state
= si_set_tess_state
;
3400 sctx
->b
.b
.set_active_query_state
= si_set_active_query_state
;
3401 sctx
->b
.set_occlusion_query_state
= si_set_occlusion_query_state
;
3402 sctx
->b
.need_gfx_cs_space
= si_need_gfx_cs_space
;
3404 sctx
->b
.b
.draw_vbo
= si_draw_vbo
;
3406 si_init_config(sctx
);
3409 static uint32_t si_get_bo_metadata_word1(struct r600_common_screen
*rscreen
)
3411 return (ATI_VENDOR_ID
<< 16) | rscreen
->info
.pci_id
;
3414 static void si_query_opaque_metadata(struct r600_common_screen
*rscreen
,
3415 struct r600_texture
*rtex
,
3416 struct radeon_bo_metadata
*md
)
3418 struct si_screen
*sscreen
= (struct si_screen
*)rscreen
;
3419 struct pipe_resource
*res
= &rtex
->resource
.b
.b
;
3420 static const unsigned char swizzle
[] = {
3426 uint32_t desc
[8], i
;
3427 bool is_array
= util_resource_is_array_texture(res
);
3429 /* DRM 2.x.x doesn't support this. */
3430 if (rscreen
->info
.drm_major
!= 3)
3433 assert(rtex
->fmask
.size
== 0);
3435 /* Metadata image format format version 1:
3436 * [0] = 1 (metadata format identifier)
3437 * [1] = (VENDOR_ID << 16) | PCI_ID
3438 * [2:9] = image descriptor for the whole resource
3439 * [2] is always 0, because the base address is cleared
3440 * [9] is the DCC offset bits [39:8] from the beginning of
3442 * [10:10+LAST_LEVEL] = mipmap level offset bits [39:8] for each level
3445 md
->metadata
[0] = 1; /* metadata image format version 1 */
3447 /* TILE_MODE_INDEX is ambiguous without a PCI ID. */
3448 md
->metadata
[1] = si_get_bo_metadata_word1(rscreen
);
3450 si_make_texture_descriptor(sscreen
, rtex
, true,
3451 res
->target
, res
->format
,
3452 swizzle
, 0, res
->last_level
, 0,
3453 is_array
? res
->array_size
- 1 : 0,
3454 res
->width0
, res
->height0
, res
->depth0
,
3457 si_set_mutable_tex_desc_fields(rtex
, &rtex
->surface
.level
[0], 0, 0,
3458 rtex
->surface
.blk_w
, false, desc
);
3460 /* Clear the base address and set the relative DCC offset. */
3462 desc
[1] &= C_008F14_BASE_ADDRESS_HI
;
3463 desc
[7] = rtex
->dcc_offset
>> 8;
3465 /* Dwords [2:9] contain the image descriptor. */
3466 memcpy(&md
->metadata
[2], desc
, sizeof(desc
));
3468 /* Dwords [10:..] contain the mipmap level offsets. */
3469 for (i
= 0; i
<= res
->last_level
; i
++)
3470 md
->metadata
[10+i
] = rtex
->surface
.level
[i
].offset
>> 8;
3472 md
->size_metadata
= (11 + res
->last_level
) * 4;
3475 static void si_apply_opaque_metadata(struct r600_common_screen
*rscreen
,
3476 struct r600_texture
*rtex
,
3477 struct radeon_bo_metadata
*md
)
3479 uint32_t *desc
= &md
->metadata
[2];
3481 if (rscreen
->chip_class
< VI
)
3484 /* Return if DCC is enabled. The texture should be set up with it
3487 if (md
->size_metadata
>= 11 * 4 &&
3488 md
->metadata
[0] != 0 &&
3489 md
->metadata
[1] == si_get_bo_metadata_word1(rscreen
) &&
3490 G_008F28_COMPRESSION_EN(desc
[6])) {
3491 assert(rtex
->dcc_offset
== ((uint64_t)desc
[7] << 8));
3495 /* Disable DCC. These are always set by texture_from_handle and must
3498 rtex
->dcc_offset
= 0;
3501 void si_init_screen_state_functions(struct si_screen
*sscreen
)
3503 sscreen
->b
.query_opaque_metadata
= si_query_opaque_metadata
;
3504 sscreen
->b
.apply_opaque_metadata
= si_apply_opaque_metadata
;
3508 si_write_harvested_raster_configs(struct si_context
*sctx
,
3509 struct si_pm4_state
*pm4
,
3510 unsigned raster_config
,
3511 unsigned raster_config_1
)
3513 unsigned sh_per_se
= MAX2(sctx
->screen
->b
.info
.max_sh_per_se
, 1);
3514 unsigned num_se
= MAX2(sctx
->screen
->b
.info
.max_se
, 1);
3515 unsigned rb_mask
= sctx
->screen
->b
.info
.enabled_rb_mask
;
3516 unsigned num_rb
= MIN2(sctx
->screen
->b
.info
.num_render_backends
, 16);
3517 unsigned rb_per_pkr
= MIN2(num_rb
/ num_se
/ sh_per_se
, 2);
3518 unsigned rb_per_se
= num_rb
/ num_se
;
3519 unsigned se_mask
[4];
3522 se_mask
[0] = ((1 << rb_per_se
) - 1) & rb_mask
;
3523 se_mask
[1] = (se_mask
[0] << rb_per_se
) & rb_mask
;
3524 se_mask
[2] = (se_mask
[1] << rb_per_se
) & rb_mask
;
3525 se_mask
[3] = (se_mask
[2] << rb_per_se
) & rb_mask
;
3527 assert(num_se
== 1 || num_se
== 2 || num_se
== 4);
3528 assert(sh_per_se
== 1 || sh_per_se
== 2);
3529 assert(rb_per_pkr
== 1 || rb_per_pkr
== 2);
3531 /* XXX: I can't figure out what the *_XSEL and *_YSEL
3532 * fields are for, so I'm leaving them as their default
3535 if ((num_se
> 2) && ((!se_mask
[0] && !se_mask
[1]) ||
3536 (!se_mask
[2] && !se_mask
[3]))) {
3537 raster_config_1
&= C_028354_SE_PAIR_MAP
;
3539 if (!se_mask
[0] && !se_mask
[1]) {
3541 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_3
);
3544 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_0
);
3548 for (se
= 0; se
< num_se
; se
++) {
3549 unsigned raster_config_se
= raster_config
;
3550 unsigned pkr0_mask
= ((1 << rb_per_pkr
) - 1) << (se
* rb_per_se
);
3551 unsigned pkr1_mask
= pkr0_mask
<< rb_per_pkr
;
3552 int idx
= (se
/ 2) * 2;
3554 if ((num_se
> 1) && (!se_mask
[idx
] || !se_mask
[idx
+ 1])) {
3555 raster_config_se
&= C_028350_SE_MAP
;
3557 if (!se_mask
[idx
]) {
3559 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_3
);
3562 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_0
);
3566 pkr0_mask
&= rb_mask
;
3567 pkr1_mask
&= rb_mask
;
3568 if (rb_per_se
> 2 && (!pkr0_mask
|| !pkr1_mask
)) {
3569 raster_config_se
&= C_028350_PKR_MAP
;
3573 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_3
);
3576 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_0
);
3580 if (rb_per_se
>= 2) {
3581 unsigned rb0_mask
= 1 << (se
* rb_per_se
);
3582 unsigned rb1_mask
= rb0_mask
<< 1;
3584 rb0_mask
&= rb_mask
;
3585 rb1_mask
&= rb_mask
;
3586 if (!rb0_mask
|| !rb1_mask
) {
3587 raster_config_se
&= C_028350_RB_MAP_PKR0
;
3591 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_3
);
3594 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_0
);
3598 if (rb_per_se
> 2) {
3599 rb0_mask
= 1 << (se
* rb_per_se
+ rb_per_pkr
);
3600 rb1_mask
= rb0_mask
<< 1;
3601 rb0_mask
&= rb_mask
;
3602 rb1_mask
&= rb_mask
;
3603 if (!rb0_mask
|| !rb1_mask
) {
3604 raster_config_se
&= C_028350_RB_MAP_PKR1
;
3608 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_3
);
3611 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_0
);
3617 /* GRBM_GFX_INDEX has a different offset on SI and CI+ */
3618 if (sctx
->b
.chip_class
< CIK
)
3619 si_pm4_set_reg(pm4
, GRBM_GFX_INDEX
,
3620 SE_INDEX(se
) | SH_BROADCAST_WRITES
|
3621 INSTANCE_BROADCAST_WRITES
);
3623 si_pm4_set_reg(pm4
, R_030800_GRBM_GFX_INDEX
,
3624 S_030800_SE_INDEX(se
) | S_030800_SH_BROADCAST_WRITES(1) |
3625 S_030800_INSTANCE_BROADCAST_WRITES(1));
3626 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, raster_config_se
);
3627 if (sctx
->b
.chip_class
>= CIK
)
3628 si_pm4_set_reg(pm4
, R_028354_PA_SC_RASTER_CONFIG_1
, raster_config_1
);
3631 /* GRBM_GFX_INDEX has a different offset on SI and CI+ */
3632 if (sctx
->b
.chip_class
< CIK
)
3633 si_pm4_set_reg(pm4
, GRBM_GFX_INDEX
,
3634 SE_BROADCAST_WRITES
| SH_BROADCAST_WRITES
|
3635 INSTANCE_BROADCAST_WRITES
);
3637 si_pm4_set_reg(pm4
, R_030800_GRBM_GFX_INDEX
,
3638 S_030800_SE_BROADCAST_WRITES(1) | S_030800_SH_BROADCAST_WRITES(1) |
3639 S_030800_INSTANCE_BROADCAST_WRITES(1));
3642 static void si_init_config(struct si_context
*sctx
)
3644 struct si_screen
*sscreen
= sctx
->screen
;
3645 unsigned num_rb
= MIN2(sctx
->screen
->b
.info
.num_render_backends
, 16);
3646 unsigned rb_mask
= sctx
->screen
->b
.info
.enabled_rb_mask
;
3647 unsigned raster_config
, raster_config_1
;
3648 uint64_t border_color_va
= sctx
->border_color_buffer
->gpu_address
;
3649 struct si_pm4_state
*pm4
= CALLOC_STRUCT(si_pm4_state
);
3655 si_pm4_cmd_begin(pm4
, PKT3_CONTEXT_CONTROL
);
3656 si_pm4_cmd_add(pm4
, CONTEXT_CONTROL_LOAD_ENABLE(1));
3657 si_pm4_cmd_add(pm4
, CONTEXT_CONTROL_SHADOW_ENABLE(1));
3658 si_pm4_cmd_end(pm4
, false);
3660 si_pm4_set_reg(pm4
, R_028A18_VGT_HOS_MAX_TESS_LEVEL
, fui(64));
3661 si_pm4_set_reg(pm4
, R_028A1C_VGT_HOS_MIN_TESS_LEVEL
, fui(0));
3663 /* FIXME calculate these values somehow ??? */
3664 si_pm4_set_reg(pm4
, R_028A54_VGT_GS_PER_ES
, SI_GS_PER_ES
);
3665 si_pm4_set_reg(pm4
, R_028A58_VGT_ES_PER_GS
, 0x40);
3666 si_pm4_set_reg(pm4
, R_028A5C_VGT_GS_PER_VS
, 0x2);
3668 si_pm4_set_reg(pm4
, R_028A8C_VGT_PRIMITIVEID_RESET
, 0x0);
3669 si_pm4_set_reg(pm4
, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET
, 0);
3671 si_pm4_set_reg(pm4
, R_028B98_VGT_STRMOUT_BUFFER_CONFIG
, 0x0);
3672 si_pm4_set_reg(pm4
, R_028AB8_VGT_VTX_CNT_EN
, 0x0);
3673 if (sctx
->b
.chip_class
< CIK
)
3674 si_pm4_set_reg(pm4
, R_008A14_PA_CL_ENHANCE
, S_008A14_NUM_CLIP_SEQ(3) |
3675 S_008A14_CLIP_VTX_REORDER_ENA(1));
3677 si_pm4_set_reg(pm4
, R_028BD4_PA_SC_CENTROID_PRIORITY_0
, 0x76543210);
3678 si_pm4_set_reg(pm4
, R_028BD8_PA_SC_CENTROID_PRIORITY_1
, 0xfedcba98);
3680 si_pm4_set_reg(pm4
, R_02882C_PA_SU_PRIM_FILTER_CNTL
, 0);
3682 for (i
= 0; i
< 16; i
++) {
3683 si_pm4_set_reg(pm4
, R_0282D0_PA_SC_VPORT_ZMIN_0
+ i
*8, 0);
3684 si_pm4_set_reg(pm4
, R_0282D4_PA_SC_VPORT_ZMAX_0
+ i
*8, fui(1.0));
3687 switch (sctx
->screen
->b
.family
) {
3690 raster_config
= 0x2a00126a;
3691 raster_config_1
= 0x00000000;
3694 raster_config
= 0x0000124a;
3695 raster_config_1
= 0x00000000;
3698 raster_config
= 0x00000082;
3699 raster_config_1
= 0x00000000;
3702 raster_config
= 0x00000000;
3703 raster_config_1
= 0x00000000;
3706 raster_config
= 0x16000012;
3707 raster_config_1
= 0x00000000;
3710 raster_config
= 0x3a00161a;
3711 raster_config_1
= 0x0000002e;
3714 if (sscreen
->b
.info
.cik_macrotile_mode_array
[0] == 0x000000e8) {
3715 /* old kernels with old tiling config */
3716 raster_config
= 0x16000012;
3717 raster_config_1
= 0x0000002a;
3719 raster_config
= 0x3a00161a;
3720 raster_config_1
= 0x0000002e;
3723 case CHIP_POLARIS10
:
3724 raster_config
= 0x16000012;
3725 raster_config_1
= 0x0000002a;
3727 case CHIP_POLARIS11
:
3728 raster_config
= 0x16000012;
3729 raster_config_1
= 0x00000000;
3732 raster_config
= 0x16000012;
3733 raster_config_1
= 0x0000002a;
3737 raster_config
= 0x00000000;
3739 raster_config
= 0x00000002;
3740 raster_config_1
= 0x00000000;
3743 raster_config
= 0x00000002;
3744 raster_config_1
= 0x00000000;
3747 /* KV should be 0x00000002, but that causes problems with radeon */
3748 raster_config
= 0x00000000; /* 0x00000002 */
3749 raster_config_1
= 0x00000000;
3754 raster_config
= 0x00000000;
3755 raster_config_1
= 0x00000000;
3759 "radeonsi: Unknown GPU, using 0 for raster_config\n");
3760 raster_config
= 0x00000000;
3761 raster_config_1
= 0x00000000;
3765 /* Always use the default config when all backends are enabled
3766 * (or when we failed to determine the enabled backends).
3768 if (!rb_mask
|| util_bitcount(rb_mask
) >= num_rb
) {
3769 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
,
3771 if (sctx
->b
.chip_class
>= CIK
)
3772 si_pm4_set_reg(pm4
, R_028354_PA_SC_RASTER_CONFIG_1
,
3775 si_write_harvested_raster_configs(sctx
, pm4
, raster_config
, raster_config_1
);
3778 si_pm4_set_reg(pm4
, R_028204_PA_SC_WINDOW_SCISSOR_TL
, S_028204_WINDOW_OFFSET_DISABLE(1));
3779 si_pm4_set_reg(pm4
, R_028240_PA_SC_GENERIC_SCISSOR_TL
, S_028240_WINDOW_OFFSET_DISABLE(1));
3780 si_pm4_set_reg(pm4
, R_028244_PA_SC_GENERIC_SCISSOR_BR
,
3781 S_028244_BR_X(16384) | S_028244_BR_Y(16384));
3782 si_pm4_set_reg(pm4
, R_028030_PA_SC_SCREEN_SCISSOR_TL
, 0);
3783 si_pm4_set_reg(pm4
, R_028034_PA_SC_SCREEN_SCISSOR_BR
,
3784 S_028034_BR_X(16384) | S_028034_BR_Y(16384));
3786 si_pm4_set_reg(pm4
, R_02820C_PA_SC_CLIPRECT_RULE
, 0xFFFF);
3787 si_pm4_set_reg(pm4
, R_028230_PA_SC_EDGERULE
, 0xAAAAAAAA);
3788 /* PA_SU_HARDWARE_SCREEN_OFFSET must be 0 due to hw bug on SI */
3789 si_pm4_set_reg(pm4
, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET
, 0);
3790 si_pm4_set_reg(pm4
, R_028820_PA_CL_NANINF_CNTL
, 0);
3791 si_pm4_set_reg(pm4
, R_028AC0_DB_SRESULTS_COMPARE_STATE0
, 0x0);
3792 si_pm4_set_reg(pm4
, R_028AC4_DB_SRESULTS_COMPARE_STATE1
, 0x0);
3793 si_pm4_set_reg(pm4
, R_028AC8_DB_PRELOAD_CONTROL
, 0x0);
3794 si_pm4_set_reg(pm4
, R_02800C_DB_RENDER_OVERRIDE
,
3795 S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE
) |
3796 S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE
));
3798 si_pm4_set_reg(pm4
, R_028400_VGT_MAX_VTX_INDX
, ~0);
3799 si_pm4_set_reg(pm4
, R_028404_VGT_MIN_VTX_INDX
, 0);
3800 si_pm4_set_reg(pm4
, R_028408_VGT_INDX_OFFSET
, 0);
3802 if (sctx
->b
.chip_class
>= CIK
) {
3803 si_pm4_set_reg(pm4
, R_00B41C_SPI_SHADER_PGM_RSRC3_HS
, 0);
3804 si_pm4_set_reg(pm4
, R_00B31C_SPI_SHADER_PGM_RSRC3_ES
, S_00B31C_CU_EN(0xffff));
3805 si_pm4_set_reg(pm4
, R_00B21C_SPI_SHADER_PGM_RSRC3_GS
, S_00B21C_CU_EN(0xffff));
3807 if (sscreen
->b
.info
.num_good_compute_units
/
3808 (sscreen
->b
.info
.max_se
* sscreen
->b
.info
.max_sh_per_se
) <= 4) {
3809 /* Too few available compute units per SH. Disallowing
3810 * VS to run on CU0 could hurt us more than late VS
3811 * allocation would help.
3813 * LATE_ALLOC_VS = 2 is the highest safe number.
3815 si_pm4_set_reg(pm4
, R_00B51C_SPI_SHADER_PGM_RSRC3_LS
, S_00B51C_CU_EN(0xffff));
3816 si_pm4_set_reg(pm4
, R_00B118_SPI_SHADER_PGM_RSRC3_VS
, S_00B118_CU_EN(0xffff));
3817 si_pm4_set_reg(pm4
, R_00B11C_SPI_SHADER_LATE_ALLOC_VS
, S_00B11C_LIMIT(2));
3819 /* Set LATE_ALLOC_VS == 31. It should be less than
3820 * the number of scratch waves. Limitations:
3821 * - VS can't execute on CU0.
3822 * - If HS writes outputs to LDS, LS can't execute on CU0.
3824 si_pm4_set_reg(pm4
, R_00B51C_SPI_SHADER_PGM_RSRC3_LS
, S_00B51C_CU_EN(0xfffe));
3825 si_pm4_set_reg(pm4
, R_00B118_SPI_SHADER_PGM_RSRC3_VS
, S_00B118_CU_EN(0xfffe));
3826 si_pm4_set_reg(pm4
, R_00B11C_SPI_SHADER_LATE_ALLOC_VS
, S_00B11C_LIMIT(31));
3829 si_pm4_set_reg(pm4
, R_00B01C_SPI_SHADER_PGM_RSRC3_PS
, S_00B01C_CU_EN(0xffff));
3832 if (sctx
->b
.chip_class
>= VI
) {
3833 si_pm4_set_reg(pm4
, R_028424_CB_DCC_CONTROL
,
3834 S_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE(1) |
3835 S_028424_OVERWRITE_COMBINER_WATERMARK(4));
3836 si_pm4_set_reg(pm4
, R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL
, 30);
3837 si_pm4_set_reg(pm4
, R_028C5C_VGT_OUT_DEALLOC_CNTL
, 32);
3838 si_pm4_set_reg(pm4
, R_028B50_VGT_TESS_DISTRIBUTION
,
3839 S_028B50_ACCUM_ISOLINE(32) |
3840 S_028B50_ACCUM_TRI(11) |
3841 S_028B50_ACCUM_QUAD(11) |
3842 S_028B50_DONUT_SPLIT(16));
3845 if (sctx
->b
.family
== CHIP_STONEY
)
3846 si_pm4_set_reg(pm4
, R_028C40_PA_SC_SHADER_CONTROL
, 0);
3848 si_pm4_set_reg(pm4
, R_028080_TA_BC_BASE_ADDR
, border_color_va
>> 8);
3849 if (sctx
->b
.chip_class
>= CIK
)
3850 si_pm4_set_reg(pm4
, R_028084_TA_BC_BASE_ADDR_HI
, border_color_va
>> 40);
3851 si_pm4_add_bo(pm4
, sctx
->border_color_buffer
, RADEON_USAGE_READ
,
3852 RADEON_PRIO_BORDER_COLORS
);
3854 si_pm4_upload_indirect_buffer(sctx
, pm4
);
3855 sctx
->init_config
= pm4
;