2 * Copyright 2012 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
24 * Christian König <christian.koenig@amd.com>
28 #include "si_shader.h"
30 #include "../radeon/r600_cs.h"
32 #include "tgsi/tgsi_parse.h"
33 #include "tgsi/tgsi_scan.h"
34 #include "util/u_format.h"
35 #include "util/u_format_s3tc.h"
36 #include "util/u_framebuffer.h"
37 #include "util/u_helpers.h"
38 #include "util/u_memory.h"
40 static void si_init_atom(struct r600_atom
*atom
, struct r600_atom
**list_elem
,
41 void (*emit
)(struct si_context
*ctx
, struct r600_atom
*state
),
44 atom
->emit
= (void*)emit
;
45 atom
->num_dw
= num_dw
;
50 uint32_t si_num_banks(struct si_screen
*sscreen
, unsigned bpe
, unsigned tile_split
,
51 unsigned tile_mode_index
)
53 if ((sscreen
->b
.chip_class
== CIK
) &&
54 sscreen
->b
.info
.cik_macrotile_mode_array_valid
) {
55 unsigned index
, tileb
;
58 tileb
= MIN2(tile_split
, tileb
);
60 for (index
= 0; tileb
> 64; index
++) {
65 return (sscreen
->b
.info
.cik_macrotile_mode_array
[index
] >> 6) & 0x3;
68 if ((sscreen
->b
.chip_class
== SI
) &&
69 sscreen
->b
.info
.si_tile_mode_array_valid
) {
70 assert(tile_mode_index
< 32);
72 return (sscreen
->b
.info
.si_tile_mode_array
[tile_mode_index
] >> 20) & 0x3;
76 switch (sscreen
->b
.tiling_info
.num_banks
) {
78 return V_02803C_ADDR_SURF_2_BANK
;
80 return V_02803C_ADDR_SURF_4_BANK
;
83 return V_02803C_ADDR_SURF_8_BANK
;
85 return V_02803C_ADDR_SURF_16_BANK
;
89 unsigned cik_tile_split(unsigned tile_split
)
93 tile_split
= V_028040_ADDR_SURF_TILE_SPLIT_64B
;
96 tile_split
= V_028040_ADDR_SURF_TILE_SPLIT_128B
;
99 tile_split
= V_028040_ADDR_SURF_TILE_SPLIT_256B
;
102 tile_split
= V_028040_ADDR_SURF_TILE_SPLIT_512B
;
106 tile_split
= V_028040_ADDR_SURF_TILE_SPLIT_1KB
;
109 tile_split
= V_028040_ADDR_SURF_TILE_SPLIT_2KB
;
112 tile_split
= V_028040_ADDR_SURF_TILE_SPLIT_4KB
;
118 unsigned cik_macro_tile_aspect(unsigned macro_tile_aspect
)
120 switch (macro_tile_aspect
) {
123 macro_tile_aspect
= V_02803C_ADDR_SURF_MACRO_ASPECT_1
;
126 macro_tile_aspect
= V_02803C_ADDR_SURF_MACRO_ASPECT_2
;
129 macro_tile_aspect
= V_02803C_ADDR_SURF_MACRO_ASPECT_4
;
132 macro_tile_aspect
= V_02803C_ADDR_SURF_MACRO_ASPECT_8
;
135 return macro_tile_aspect
;
138 unsigned cik_bank_wh(unsigned bankwh
)
143 bankwh
= V_02803C_ADDR_SURF_BANK_WIDTH_1
;
146 bankwh
= V_02803C_ADDR_SURF_BANK_WIDTH_2
;
149 bankwh
= V_02803C_ADDR_SURF_BANK_WIDTH_4
;
152 bankwh
= V_02803C_ADDR_SURF_BANK_WIDTH_8
;
158 unsigned cik_db_pipe_config(struct si_screen
*sscreen
, unsigned tile_mode
)
160 if (sscreen
->b
.info
.si_tile_mode_array_valid
) {
161 uint32_t gb_tile_mode
= sscreen
->b
.info
.si_tile_mode_array
[tile_mode
];
163 return G_009910_PIPE_CONFIG(gb_tile_mode
);
166 /* This is probably broken for a lot of chips, but it's only used
167 * if the kernel cannot return the tile mode array for CIK. */
168 switch (sscreen
->b
.info
.r600_num_tile_pipes
) {
170 return V_02803C_X_ADDR_SURF_P16_32X32_16X16
;
172 return V_02803C_X_ADDR_SURF_P8_32X32_16X16
;
175 if (sscreen
->b
.info
.r600_num_backends
== 4)
176 return V_02803C_X_ADDR_SURF_P4_16X16
;
178 return V_02803C_X_ADDR_SURF_P4_8X16
;
180 return V_02803C_ADDR_SURF_P2
;
184 static unsigned si_map_swizzle(unsigned swizzle
)
187 case UTIL_FORMAT_SWIZZLE_Y
:
188 return V_008F0C_SQ_SEL_Y
;
189 case UTIL_FORMAT_SWIZZLE_Z
:
190 return V_008F0C_SQ_SEL_Z
;
191 case UTIL_FORMAT_SWIZZLE_W
:
192 return V_008F0C_SQ_SEL_W
;
193 case UTIL_FORMAT_SWIZZLE_0
:
194 return V_008F0C_SQ_SEL_0
;
195 case UTIL_FORMAT_SWIZZLE_1
:
196 return V_008F0C_SQ_SEL_1
;
197 default: /* UTIL_FORMAT_SWIZZLE_X */
198 return V_008F0C_SQ_SEL_X
;
202 static uint32_t S_FIXED(float value
, uint32_t frac_bits
)
204 return value
* (1 << frac_bits
);
207 /* 12.4 fixed-point */
208 static unsigned si_pack_float_12p4(float x
)
211 x
>= 4096 ? 0xffff : x
* 16;
215 * inferred framebuffer and blender state
217 static void si_update_fb_blend_state(struct si_context
*sctx
)
219 struct si_pm4_state
*pm4
;
220 struct si_state_blend
*blend
= sctx
->queued
.named
.blend
;
226 pm4
= si_pm4_alloc_state(sctx
);
230 mask
= (1ULL << ((unsigned)sctx
->framebuffer
.state
.nr_cbufs
* 4)) - 1;
231 mask
&= blend
->cb_target_mask
;
232 si_pm4_set_reg(pm4
, R_028238_CB_TARGET_MASK
, mask
);
234 si_pm4_set_state(sctx
, fb_blend
, pm4
);
241 static uint32_t si_translate_blend_function(int blend_func
)
243 switch (blend_func
) {
245 return V_028780_COMB_DST_PLUS_SRC
;
246 case PIPE_BLEND_SUBTRACT
:
247 return V_028780_COMB_SRC_MINUS_DST
;
248 case PIPE_BLEND_REVERSE_SUBTRACT
:
249 return V_028780_COMB_DST_MINUS_SRC
;
251 return V_028780_COMB_MIN_DST_SRC
;
253 return V_028780_COMB_MAX_DST_SRC
;
255 R600_ERR("Unknown blend function %d\n", blend_func
);
262 static uint32_t si_translate_blend_factor(int blend_fact
)
264 switch (blend_fact
) {
265 case PIPE_BLENDFACTOR_ONE
:
266 return V_028780_BLEND_ONE
;
267 case PIPE_BLENDFACTOR_SRC_COLOR
:
268 return V_028780_BLEND_SRC_COLOR
;
269 case PIPE_BLENDFACTOR_SRC_ALPHA
:
270 return V_028780_BLEND_SRC_ALPHA
;
271 case PIPE_BLENDFACTOR_DST_ALPHA
:
272 return V_028780_BLEND_DST_ALPHA
;
273 case PIPE_BLENDFACTOR_DST_COLOR
:
274 return V_028780_BLEND_DST_COLOR
;
275 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE
:
276 return V_028780_BLEND_SRC_ALPHA_SATURATE
;
277 case PIPE_BLENDFACTOR_CONST_COLOR
:
278 return V_028780_BLEND_CONSTANT_COLOR
;
279 case PIPE_BLENDFACTOR_CONST_ALPHA
:
280 return V_028780_BLEND_CONSTANT_ALPHA
;
281 case PIPE_BLENDFACTOR_ZERO
:
282 return V_028780_BLEND_ZERO
;
283 case PIPE_BLENDFACTOR_INV_SRC_COLOR
:
284 return V_028780_BLEND_ONE_MINUS_SRC_COLOR
;
285 case PIPE_BLENDFACTOR_INV_SRC_ALPHA
:
286 return V_028780_BLEND_ONE_MINUS_SRC_ALPHA
;
287 case PIPE_BLENDFACTOR_INV_DST_ALPHA
:
288 return V_028780_BLEND_ONE_MINUS_DST_ALPHA
;
289 case PIPE_BLENDFACTOR_INV_DST_COLOR
:
290 return V_028780_BLEND_ONE_MINUS_DST_COLOR
;
291 case PIPE_BLENDFACTOR_INV_CONST_COLOR
:
292 return V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR
;
293 case PIPE_BLENDFACTOR_INV_CONST_ALPHA
:
294 return V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA
;
295 case PIPE_BLENDFACTOR_SRC1_COLOR
:
296 return V_028780_BLEND_SRC1_COLOR
;
297 case PIPE_BLENDFACTOR_SRC1_ALPHA
:
298 return V_028780_BLEND_SRC1_ALPHA
;
299 case PIPE_BLENDFACTOR_INV_SRC1_COLOR
:
300 return V_028780_BLEND_INV_SRC1_COLOR
;
301 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA
:
302 return V_028780_BLEND_INV_SRC1_ALPHA
;
304 R600_ERR("Bad blend factor %d not supported!\n", blend_fact
);
311 static void *si_create_blend_state_mode(struct pipe_context
*ctx
,
312 const struct pipe_blend_state
*state
,
315 struct si_state_blend
*blend
= CALLOC_STRUCT(si_state_blend
);
316 struct si_pm4_state
*pm4
= &blend
->pm4
;
318 uint32_t color_control
= 0;
323 blend
->alpha_to_one
= state
->alpha_to_one
;
325 if (state
->logicop_enable
) {
326 color_control
|= S_028808_ROP3(state
->logicop_func
| (state
->logicop_func
<< 4));
328 color_control
|= S_028808_ROP3(0xcc);
331 si_pm4_set_reg(pm4
, R_028B70_DB_ALPHA_TO_MASK
,
332 S_028B70_ALPHA_TO_MASK_ENABLE(state
->alpha_to_coverage
) |
333 S_028B70_ALPHA_TO_MASK_OFFSET0(2) |
334 S_028B70_ALPHA_TO_MASK_OFFSET1(2) |
335 S_028B70_ALPHA_TO_MASK_OFFSET2(2) |
336 S_028B70_ALPHA_TO_MASK_OFFSET3(2));
338 blend
->cb_target_mask
= 0;
339 for (int i
= 0; i
< 8; i
++) {
340 /* state->rt entries > 0 only written if independent blending */
341 const int j
= state
->independent_blend_enable
? i
: 0;
343 unsigned eqRGB
= state
->rt
[j
].rgb_func
;
344 unsigned srcRGB
= state
->rt
[j
].rgb_src_factor
;
345 unsigned dstRGB
= state
->rt
[j
].rgb_dst_factor
;
346 unsigned eqA
= state
->rt
[j
].alpha_func
;
347 unsigned srcA
= state
->rt
[j
].alpha_src_factor
;
348 unsigned dstA
= state
->rt
[j
].alpha_dst_factor
;
350 unsigned blend_cntl
= 0;
352 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
353 blend
->cb_target_mask
|= state
->rt
[j
].colormask
<< (4 * i
);
355 if (!state
->rt
[j
].blend_enable
) {
356 si_pm4_set_reg(pm4
, R_028780_CB_BLEND0_CONTROL
+ i
* 4, blend_cntl
);
360 blend_cntl
|= S_028780_ENABLE(1);
361 blend_cntl
|= S_028780_COLOR_COMB_FCN(si_translate_blend_function(eqRGB
));
362 blend_cntl
|= S_028780_COLOR_SRCBLEND(si_translate_blend_factor(srcRGB
));
363 blend_cntl
|= S_028780_COLOR_DESTBLEND(si_translate_blend_factor(dstRGB
));
365 if (srcA
!= srcRGB
|| dstA
!= dstRGB
|| eqA
!= eqRGB
) {
366 blend_cntl
|= S_028780_SEPARATE_ALPHA_BLEND(1);
367 blend_cntl
|= S_028780_ALPHA_COMB_FCN(si_translate_blend_function(eqA
));
368 blend_cntl
|= S_028780_ALPHA_SRCBLEND(si_translate_blend_factor(srcA
));
369 blend_cntl
|= S_028780_ALPHA_DESTBLEND(si_translate_blend_factor(dstA
));
371 si_pm4_set_reg(pm4
, R_028780_CB_BLEND0_CONTROL
+ i
* 4, blend_cntl
);
374 if (blend
->cb_target_mask
) {
375 color_control
|= S_028808_MODE(mode
);
377 color_control
|= S_028808_MODE(V_028808_CB_DISABLE
);
379 si_pm4_set_reg(pm4
, R_028808_CB_COLOR_CONTROL
, color_control
);
384 static void *si_create_blend_state(struct pipe_context
*ctx
,
385 const struct pipe_blend_state
*state
)
387 return si_create_blend_state_mode(ctx
, state
, V_028808_CB_NORMAL
);
390 static void si_bind_blend_state(struct pipe_context
*ctx
, void *state
)
392 struct si_context
*sctx
= (struct si_context
*)ctx
;
393 si_pm4_bind_state(sctx
, blend
, (struct si_state_blend
*)state
);
394 si_update_fb_blend_state(sctx
);
397 static void si_delete_blend_state(struct pipe_context
*ctx
, void *state
)
399 struct si_context
*sctx
= (struct si_context
*)ctx
;
400 si_pm4_delete_state(sctx
, blend
, (struct si_state_blend
*)state
);
403 static void si_set_blend_color(struct pipe_context
*ctx
,
404 const struct pipe_blend_color
*state
)
406 struct si_context
*sctx
= (struct si_context
*)ctx
;
407 struct si_pm4_state
*pm4
= si_pm4_alloc_state(sctx
);
412 si_pm4_set_reg(pm4
, R_028414_CB_BLEND_RED
, fui(state
->color
[0]));
413 si_pm4_set_reg(pm4
, R_028418_CB_BLEND_GREEN
, fui(state
->color
[1]));
414 si_pm4_set_reg(pm4
, R_02841C_CB_BLEND_BLUE
, fui(state
->color
[2]));
415 si_pm4_set_reg(pm4
, R_028420_CB_BLEND_ALPHA
, fui(state
->color
[3]));
417 si_pm4_set_state(sctx
, blend_color
, pm4
);
421 * Clipping, scissors and viewport
424 static void si_set_clip_state(struct pipe_context
*ctx
,
425 const struct pipe_clip_state
*state
)
427 struct si_context
*sctx
= (struct si_context
*)ctx
;
428 struct si_pm4_state
*pm4
= si_pm4_alloc_state(sctx
);
429 struct pipe_constant_buffer cb
;
434 for (int i
= 0; i
< 6; i
++) {
435 si_pm4_set_reg(pm4
, R_0285BC_PA_CL_UCP_0_X
+ i
* 16,
436 fui(state
->ucp
[i
][0]));
437 si_pm4_set_reg(pm4
, R_0285C0_PA_CL_UCP_0_Y
+ i
* 16,
438 fui(state
->ucp
[i
][1]));
439 si_pm4_set_reg(pm4
, R_0285C4_PA_CL_UCP_0_Z
+ i
* 16,
440 fui(state
->ucp
[i
][2]));
441 si_pm4_set_reg(pm4
, R_0285C8_PA_CL_UCP_0_W
+ i
* 16,
442 fui(state
->ucp
[i
][3]));
446 cb
.user_buffer
= state
->ucp
;
447 cb
.buffer_offset
= 0;
448 cb
.buffer_size
= 4*4*8;
449 ctx
->set_constant_buffer(ctx
, PIPE_SHADER_VERTEX
, SI_DRIVER_STATE_CONST_BUF
, &cb
);
450 pipe_resource_reference(&cb
.buffer
, NULL
);
452 si_pm4_set_state(sctx
, clip
, pm4
);
455 static void si_set_scissor_states(struct pipe_context
*ctx
,
457 unsigned num_scissors
,
458 const struct pipe_scissor_state
*state
)
460 struct si_context
*sctx
= (struct si_context
*)ctx
;
461 struct si_pm4_state
*pm4
= si_pm4_alloc_state(sctx
);
466 si_pm4_set_reg(pm4
, R_028250_PA_SC_VPORT_SCISSOR_0_TL
,
467 S_028250_TL_X(state
->minx
) | S_028250_TL_Y(state
->miny
) |
468 S_028250_WINDOW_OFFSET_DISABLE(1));
469 si_pm4_set_reg(pm4
, R_028254_PA_SC_VPORT_SCISSOR_0_BR
,
470 S_028254_BR_X(state
->maxx
) | S_028254_BR_Y(state
->maxy
));
472 si_pm4_set_state(sctx
, scissor
, pm4
);
475 static void si_set_viewport_states(struct pipe_context
*ctx
,
477 unsigned num_viewports
,
478 const struct pipe_viewport_state
*state
)
480 struct si_context
*sctx
= (struct si_context
*)ctx
;
481 struct si_state_viewport
*viewport
= CALLOC_STRUCT(si_state_viewport
);
482 struct si_pm4_state
*pm4
= &viewport
->pm4
;
484 if (viewport
== NULL
)
487 viewport
->viewport
= *state
;
488 si_pm4_set_reg(pm4
, R_02843C_PA_CL_VPORT_XSCALE_0
, fui(state
->scale
[0]));
489 si_pm4_set_reg(pm4
, R_028440_PA_CL_VPORT_XOFFSET_0
, fui(state
->translate
[0]));
490 si_pm4_set_reg(pm4
, R_028444_PA_CL_VPORT_YSCALE_0
, fui(state
->scale
[1]));
491 si_pm4_set_reg(pm4
, R_028448_PA_CL_VPORT_YOFFSET_0
, fui(state
->translate
[1]));
492 si_pm4_set_reg(pm4
, R_02844C_PA_CL_VPORT_ZSCALE_0
, fui(state
->scale
[2]));
493 si_pm4_set_reg(pm4
, R_028450_PA_CL_VPORT_ZOFFSET_0
, fui(state
->translate
[2]));
495 si_pm4_set_state(sctx
, viewport
, viewport
);
499 * inferred state between framebuffer and rasterizer
501 static void si_update_fb_rs_state(struct si_context
*sctx
)
503 struct si_state_rasterizer
*rs
= sctx
->queued
.named
.rasterizer
;
504 struct si_pm4_state
*pm4
;
507 if (!rs
|| !sctx
->framebuffer
.state
.zsbuf
)
510 offset_units
= sctx
->queued
.named
.rasterizer
->offset_units
;
511 switch (sctx
->framebuffer
.state
.zsbuf
->texture
->format
) {
512 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
513 case PIPE_FORMAT_X8Z24_UNORM
:
514 case PIPE_FORMAT_Z24X8_UNORM
:
515 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
516 offset_units
*= 2.0f
;
518 case PIPE_FORMAT_Z32_FLOAT
:
519 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
520 offset_units
*= 1.0f
;
522 case PIPE_FORMAT_Z16_UNORM
:
523 offset_units
*= 4.0f
;
529 pm4
= si_pm4_alloc_state(sctx
);
534 /* FIXME some of those reg can be computed with cso */
535 si_pm4_set_reg(pm4
, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE
,
536 fui(sctx
->queued
.named
.rasterizer
->offset_scale
));
537 si_pm4_set_reg(pm4
, R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET
, fui(offset_units
));
538 si_pm4_set_reg(pm4
, R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE
,
539 fui(sctx
->queued
.named
.rasterizer
->offset_scale
));
540 si_pm4_set_reg(pm4
, R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET
, fui(offset_units
));
542 si_pm4_set_state(sctx
, fb_rs
, pm4
);
549 static uint32_t si_translate_fill(uint32_t func
)
552 case PIPE_POLYGON_MODE_FILL
:
553 return V_028814_X_DRAW_TRIANGLES
;
554 case PIPE_POLYGON_MODE_LINE
:
555 return V_028814_X_DRAW_LINES
;
556 case PIPE_POLYGON_MODE_POINT
:
557 return V_028814_X_DRAW_POINTS
;
560 return V_028814_X_DRAW_POINTS
;
564 static void *si_create_rs_state(struct pipe_context
*ctx
,
565 const struct pipe_rasterizer_state
*state
)
567 struct si_state_rasterizer
*rs
= CALLOC_STRUCT(si_state_rasterizer
);
568 struct si_pm4_state
*pm4
= &rs
->pm4
;
570 unsigned prov_vtx
= 1, polygon_dual_mode
;
571 float psize_min
, psize_max
;
577 rs
->two_side
= state
->light_twoside
;
578 rs
->multisample_enable
= state
->multisample
;
579 rs
->clip_plane_enable
= state
->clip_plane_enable
;
580 rs
->line_stipple_enable
= state
->line_stipple_enable
;
582 polygon_dual_mode
= (state
->fill_front
!= PIPE_POLYGON_MODE_FILL
||
583 state
->fill_back
!= PIPE_POLYGON_MODE_FILL
);
585 if (state
->flatshade_first
)
588 rs
->flatshade
= state
->flatshade
;
589 rs
->sprite_coord_enable
= state
->sprite_coord_enable
;
590 rs
->pa_sc_line_stipple
= state
->line_stipple_enable
?
591 S_028A0C_LINE_PATTERN(state
->line_stipple_pattern
) |
592 S_028A0C_REPEAT_COUNT(state
->line_stipple_factor
) : 0;
593 rs
->pa_su_sc_mode_cntl
=
594 S_028814_PROVOKING_VTX_LAST(prov_vtx
) |
595 S_028814_CULL_FRONT(state
->rasterizer_discard
|| (state
->cull_face
& PIPE_FACE_FRONT
) ? 1 : 0) |
596 S_028814_CULL_BACK(state
->rasterizer_discard
|| (state
->cull_face
& PIPE_FACE_BACK
) ? 1 : 0) |
597 S_028814_FACE(!state
->front_ccw
) |
598 S_028814_POLY_OFFSET_FRONT_ENABLE(state
->offset_tri
) |
599 S_028814_POLY_OFFSET_BACK_ENABLE(state
->offset_tri
) |
600 S_028814_POLY_OFFSET_PARA_ENABLE(state
->offset_tri
) |
601 S_028814_POLY_MODE(polygon_dual_mode
) |
602 S_028814_POLYMODE_FRONT_PTYPE(si_translate_fill(state
->fill_front
)) |
603 S_028814_POLYMODE_BACK_PTYPE(si_translate_fill(state
->fill_back
));
604 rs
->pa_cl_clip_cntl
=
605 S_028810_PS_UCP_MODE(3) |
606 S_028810_ZCLIP_NEAR_DISABLE(!state
->depth_clip
) |
607 S_028810_ZCLIP_FAR_DISABLE(!state
->depth_clip
) |
608 S_028810_DX_RASTERIZATION_KILL(state
->rasterizer_discard
) |
609 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
612 rs
->offset_units
= state
->offset_units
;
613 rs
->offset_scale
= state
->offset_scale
* 12.0f
;
615 tmp
= S_0286D4_FLAT_SHADE_ENA(1);
616 if (state
->sprite_coord_enable
) {
617 tmp
|= S_0286D4_PNT_SPRITE_ENA(1) |
618 S_0286D4_PNT_SPRITE_OVRD_X(V_0286D4_SPI_PNT_SPRITE_SEL_S
) |
619 S_0286D4_PNT_SPRITE_OVRD_Y(V_0286D4_SPI_PNT_SPRITE_SEL_T
) |
620 S_0286D4_PNT_SPRITE_OVRD_Z(V_0286D4_SPI_PNT_SPRITE_SEL_0
) |
621 S_0286D4_PNT_SPRITE_OVRD_W(V_0286D4_SPI_PNT_SPRITE_SEL_1
);
622 if (state
->sprite_coord_mode
!= PIPE_SPRITE_COORD_UPPER_LEFT
) {
623 tmp
|= S_0286D4_PNT_SPRITE_TOP_1(1);
626 si_pm4_set_reg(pm4
, R_0286D4_SPI_INTERP_CONTROL_0
, tmp
);
628 /* point size 12.4 fixed point */
629 tmp
= (unsigned)(state
->point_size
* 8.0);
630 si_pm4_set_reg(pm4
, R_028A00_PA_SU_POINT_SIZE
, S_028A00_HEIGHT(tmp
) | S_028A00_WIDTH(tmp
));
632 if (state
->point_size_per_vertex
) {
633 psize_min
= util_get_min_point_size(state
);
636 /* Force the point size to be as if the vertex output was disabled. */
637 psize_min
= state
->point_size
;
638 psize_max
= state
->point_size
;
640 /* Divide by two, because 0.5 = 1 pixel. */
641 si_pm4_set_reg(pm4
, R_028A04_PA_SU_POINT_MINMAX
,
642 S_028A04_MIN_SIZE(si_pack_float_12p4(psize_min
/2)) |
643 S_028A04_MAX_SIZE(si_pack_float_12p4(psize_max
/2)));
645 tmp
= (unsigned)state
->line_width
* 8;
646 si_pm4_set_reg(pm4
, R_028A08_PA_SU_LINE_CNTL
, S_028A08_WIDTH(tmp
));
647 si_pm4_set_reg(pm4
, R_028A48_PA_SC_MODE_CNTL_0
,
648 S_028A48_LINE_STIPPLE_ENABLE(state
->line_stipple_enable
) |
649 S_028A48_MSAA_ENABLE(state
->multisample
) |
650 S_028A48_VPORT_SCISSOR_ENABLE(state
->scissor
));
652 si_pm4_set_reg(pm4
, R_028BE4_PA_SU_VTX_CNTL
,
653 S_028BE4_PIX_CENTER(state
->half_pixel_center
) |
654 S_028BE4_QUANT_MODE(V_028BE4_X_16_8_FIXED_POINT_1_256TH
));
656 si_pm4_set_reg(pm4
, R_028B7C_PA_SU_POLY_OFFSET_CLAMP
, fui(state
->offset_clamp
));
661 static void si_bind_rs_state(struct pipe_context
*ctx
, void *state
)
663 struct si_context
*sctx
= (struct si_context
*)ctx
;
664 struct si_state_rasterizer
*rs
= (struct si_state_rasterizer
*)state
;
670 sctx
->sprite_coord_enable
= rs
->sprite_coord_enable
;
671 sctx
->pa_sc_line_stipple
= rs
->pa_sc_line_stipple
;
672 sctx
->pa_su_sc_mode_cntl
= rs
->pa_su_sc_mode_cntl
;
674 si_pm4_bind_state(sctx
, rasterizer
, rs
);
675 si_update_fb_rs_state(sctx
);
678 static void si_delete_rs_state(struct pipe_context
*ctx
, void *state
)
680 struct si_context
*sctx
= (struct si_context
*)ctx
;
681 si_pm4_delete_state(sctx
, rasterizer
, (struct si_state_rasterizer
*)state
);
685 * infeered state between dsa and stencil ref
687 static void si_update_dsa_stencil_ref(struct si_context
*sctx
)
689 struct si_pm4_state
*pm4
= si_pm4_alloc_state(sctx
);
690 struct pipe_stencil_ref
*ref
= &sctx
->stencil_ref
;
691 struct si_state_dsa
*dsa
= sctx
->queued
.named
.dsa
;
696 si_pm4_set_reg(pm4
, R_028430_DB_STENCILREFMASK
,
697 S_028430_STENCILTESTVAL(ref
->ref_value
[0]) |
698 S_028430_STENCILMASK(dsa
->valuemask
[0]) |
699 S_028430_STENCILWRITEMASK(dsa
->writemask
[0]) |
700 S_028430_STENCILOPVAL(1));
701 si_pm4_set_reg(pm4
, R_028434_DB_STENCILREFMASK_BF
,
702 S_028434_STENCILTESTVAL_BF(ref
->ref_value
[1]) |
703 S_028434_STENCILMASK_BF(dsa
->valuemask
[1]) |
704 S_028434_STENCILWRITEMASK_BF(dsa
->writemask
[1]) |
705 S_028434_STENCILOPVAL_BF(1));
707 si_pm4_set_state(sctx
, dsa_stencil_ref
, pm4
);
710 static void si_set_pipe_stencil_ref(struct pipe_context
*ctx
,
711 const struct pipe_stencil_ref
*state
)
713 struct si_context
*sctx
= (struct si_context
*)ctx
;
714 sctx
->stencil_ref
= *state
;
715 si_update_dsa_stencil_ref(sctx
);
723 static uint32_t si_translate_stencil_op(int s_op
)
726 case PIPE_STENCIL_OP_KEEP
:
727 return V_02842C_STENCIL_KEEP
;
728 case PIPE_STENCIL_OP_ZERO
:
729 return V_02842C_STENCIL_ZERO
;
730 case PIPE_STENCIL_OP_REPLACE
:
731 return V_02842C_STENCIL_REPLACE_TEST
;
732 case PIPE_STENCIL_OP_INCR
:
733 return V_02842C_STENCIL_ADD_CLAMP
;
734 case PIPE_STENCIL_OP_DECR
:
735 return V_02842C_STENCIL_SUB_CLAMP
;
736 case PIPE_STENCIL_OP_INCR_WRAP
:
737 return V_02842C_STENCIL_ADD_WRAP
;
738 case PIPE_STENCIL_OP_DECR_WRAP
:
739 return V_02842C_STENCIL_SUB_WRAP
;
740 case PIPE_STENCIL_OP_INVERT
:
741 return V_02842C_STENCIL_INVERT
;
743 R600_ERR("Unknown stencil op %d", s_op
);
750 static void *si_create_dsa_state(struct pipe_context
*ctx
,
751 const struct pipe_depth_stencil_alpha_state
*state
)
753 struct si_state_dsa
*dsa
= CALLOC_STRUCT(si_state_dsa
);
754 struct si_pm4_state
*pm4
= &dsa
->pm4
;
755 unsigned db_depth_control
;
756 unsigned db_render_control
;
757 uint32_t db_stencil_control
= 0;
763 dsa
->valuemask
[0] = state
->stencil
[0].valuemask
;
764 dsa
->valuemask
[1] = state
->stencil
[1].valuemask
;
765 dsa
->writemask
[0] = state
->stencil
[0].writemask
;
766 dsa
->writemask
[1] = state
->stencil
[1].writemask
;
768 db_depth_control
= S_028800_Z_ENABLE(state
->depth
.enabled
) |
769 S_028800_Z_WRITE_ENABLE(state
->depth
.writemask
) |
770 S_028800_ZFUNC(state
->depth
.func
);
773 if (state
->stencil
[0].enabled
) {
774 db_depth_control
|= S_028800_STENCIL_ENABLE(1);
775 db_depth_control
|= S_028800_STENCILFUNC(state
->stencil
[0].func
);
776 db_stencil_control
|= S_02842C_STENCILFAIL(si_translate_stencil_op(state
->stencil
[0].fail_op
));
777 db_stencil_control
|= S_02842C_STENCILZPASS(si_translate_stencil_op(state
->stencil
[0].zpass_op
));
778 db_stencil_control
|= S_02842C_STENCILZFAIL(si_translate_stencil_op(state
->stencil
[0].zfail_op
));
780 if (state
->stencil
[1].enabled
) {
781 db_depth_control
|= S_028800_BACKFACE_ENABLE(1);
782 db_depth_control
|= S_028800_STENCILFUNC_BF(state
->stencil
[1].func
);
783 db_stencil_control
|= S_02842C_STENCILFAIL_BF(si_translate_stencil_op(state
->stencil
[1].fail_op
));
784 db_stencil_control
|= S_02842C_STENCILZPASS_BF(si_translate_stencil_op(state
->stencil
[1].zpass_op
));
785 db_stencil_control
|= S_02842C_STENCILZFAIL_BF(si_translate_stencil_op(state
->stencil
[1].zfail_op
));
790 if (state
->alpha
.enabled
) {
791 dsa
->alpha_func
= state
->alpha
.func
;
792 dsa
->alpha_ref
= state
->alpha
.ref_value
;
794 si_pm4_set_reg(pm4
, R_00B030_SPI_SHADER_USER_DATA_PS_0
+
795 SI_SGPR_ALPHA_REF
* 4, fui(dsa
->alpha_ref
));
797 dsa
->alpha_func
= PIPE_FUNC_ALWAYS
;
801 db_render_control
= 0;
802 si_pm4_set_reg(pm4
, R_028800_DB_DEPTH_CONTROL
, db_depth_control
);
803 si_pm4_set_reg(pm4
, R_028000_DB_RENDER_CONTROL
, db_render_control
);
804 si_pm4_set_reg(pm4
, R_02842C_DB_STENCIL_CONTROL
, db_stencil_control
);
809 static void si_bind_dsa_state(struct pipe_context
*ctx
, void *state
)
811 struct si_context
*sctx
= (struct si_context
*)ctx
;
812 struct si_state_dsa
*dsa
= state
;
817 si_pm4_bind_state(sctx
, dsa
, dsa
);
818 si_update_dsa_stencil_ref(sctx
);
821 static void si_delete_dsa_state(struct pipe_context
*ctx
, void *state
)
823 struct si_context
*sctx
= (struct si_context
*)ctx
;
824 si_pm4_delete_state(sctx
, dsa
, (struct si_state_dsa
*)state
);
827 static void *si_create_db_flush_dsa(struct si_context
*sctx
, bool copy_depth
,
828 bool copy_stencil
, int sample
)
830 struct pipe_depth_stencil_alpha_state dsa
;
831 struct si_state_dsa
*state
;
833 memset(&dsa
, 0, sizeof(dsa
));
835 state
= sctx
->b
.b
.create_depth_stencil_alpha_state(&sctx
->b
.b
, &dsa
);
836 if (copy_depth
|| copy_stencil
) {
837 si_pm4_set_reg(&state
->pm4
, R_028000_DB_RENDER_CONTROL
,
838 S_028000_DEPTH_COPY(copy_depth
) |
839 S_028000_STENCIL_COPY(copy_stencil
) |
840 S_028000_COPY_CENTROID(1) |
841 S_028000_COPY_SAMPLE(sample
));
843 si_pm4_set_reg(&state
->pm4
, R_028000_DB_RENDER_CONTROL
,
844 S_028000_DEPTH_COMPRESS_DISABLE(1) |
845 S_028000_STENCIL_COMPRESS_DISABLE(1));
854 static uint32_t si_translate_colorformat(enum pipe_format format
)
856 const struct util_format_description
*desc
= util_format_description(format
);
858 #define HAS_SIZE(x,y,z,w) \
859 (desc->channel[0].size == (x) && desc->channel[1].size == (y) && \
860 desc->channel[2].size == (z) && desc->channel[3].size == (w))
862 if (format
== PIPE_FORMAT_R11G11B10_FLOAT
) /* isn't plain */
863 return V_028C70_COLOR_10_11_11
;
865 if (desc
->layout
!= UTIL_FORMAT_LAYOUT_PLAIN
)
866 return V_028C70_COLOR_INVALID
;
868 switch (desc
->nr_channels
) {
870 switch (desc
->channel
[0].size
) {
872 return V_028C70_COLOR_8
;
874 return V_028C70_COLOR_16
;
876 return V_028C70_COLOR_32
;
880 if (desc
->channel
[0].size
== desc
->channel
[1].size
) {
881 switch (desc
->channel
[0].size
) {
883 return V_028C70_COLOR_8_8
;
885 return V_028C70_COLOR_16_16
;
887 return V_028C70_COLOR_32_32
;
889 } else if (HAS_SIZE(8,24,0,0)) {
890 return V_028C70_COLOR_24_8
;
891 } else if (HAS_SIZE(24,8,0,0)) {
892 return V_028C70_COLOR_8_24
;
896 if (HAS_SIZE(5,6,5,0)) {
897 return V_028C70_COLOR_5_6_5
;
898 } else if (HAS_SIZE(32,8,24,0)) {
899 return V_028C70_COLOR_X24_8_32_FLOAT
;
903 if (desc
->channel
[0].size
== desc
->channel
[1].size
&&
904 desc
->channel
[0].size
== desc
->channel
[2].size
&&
905 desc
->channel
[0].size
== desc
->channel
[3].size
) {
906 switch (desc
->channel
[0].size
) {
908 return V_028C70_COLOR_4_4_4_4
;
910 return V_028C70_COLOR_8_8_8_8
;
912 return V_028C70_COLOR_16_16_16_16
;
914 return V_028C70_COLOR_32_32_32_32
;
916 } else if (HAS_SIZE(5,5,5,1)) {
917 return V_028C70_COLOR_1_5_5_5
;
918 } else if (HAS_SIZE(10,10,10,2)) {
919 return V_028C70_COLOR_2_10_10_10
;
923 return V_028C70_COLOR_INVALID
;
926 static uint32_t si_colorformat_endian_swap(uint32_t colorformat
)
929 switch(colorformat
) {
931 case V_028C70_COLOR_8
:
932 return V_028C70_ENDIAN_NONE
;
934 /* 16-bit buffers. */
935 case V_028C70_COLOR_5_6_5
:
936 case V_028C70_COLOR_1_5_5_5
:
937 case V_028C70_COLOR_4_4_4_4
:
938 case V_028C70_COLOR_16
:
939 case V_028C70_COLOR_8_8
:
940 return V_028C70_ENDIAN_8IN16
;
942 /* 32-bit buffers. */
943 case V_028C70_COLOR_8_8_8_8
:
944 case V_028C70_COLOR_2_10_10_10
:
945 case V_028C70_COLOR_8_24
:
946 case V_028C70_COLOR_24_8
:
947 case V_028C70_COLOR_16_16
:
948 return V_028C70_ENDIAN_8IN32
;
950 /* 64-bit buffers. */
951 case V_028C70_COLOR_16_16_16_16
:
952 return V_028C70_ENDIAN_8IN16
;
954 case V_028C70_COLOR_32_32
:
955 return V_028C70_ENDIAN_8IN32
;
957 /* 128-bit buffers. */
958 case V_028C70_COLOR_32_32_32_32
:
959 return V_028C70_ENDIAN_8IN32
;
961 return V_028C70_ENDIAN_NONE
; /* Unsupported. */
964 return V_028C70_ENDIAN_NONE
;
968 /* Returns the size in bits of the widest component of a CB format */
969 static unsigned si_colorformat_max_comp_size(uint32_t colorformat
)
971 switch(colorformat
) {
972 case V_028C70_COLOR_4_4_4_4
:
975 case V_028C70_COLOR_1_5_5_5
:
976 case V_028C70_COLOR_5_5_5_1
:
979 case V_028C70_COLOR_5_6_5
:
982 case V_028C70_COLOR_8
:
983 case V_028C70_COLOR_8_8
:
984 case V_028C70_COLOR_8_8_8_8
:
987 case V_028C70_COLOR_10_10_10_2
:
988 case V_028C70_COLOR_2_10_10_10
:
991 case V_028C70_COLOR_10_11_11
:
992 case V_028C70_COLOR_11_11_10
:
995 case V_028C70_COLOR_16
:
996 case V_028C70_COLOR_16_16
:
997 case V_028C70_COLOR_16_16_16_16
:
1000 case V_028C70_COLOR_8_24
:
1001 case V_028C70_COLOR_24_8
:
1004 case V_028C70_COLOR_32
:
1005 case V_028C70_COLOR_32_32
:
1006 case V_028C70_COLOR_32_32_32_32
:
1007 case V_028C70_COLOR_X24_8_32_FLOAT
:
1011 assert(!"Unknown maximum component size");
1015 static uint32_t si_translate_dbformat(enum pipe_format format
)
1018 case PIPE_FORMAT_Z16_UNORM
:
1019 return V_028040_Z_16
;
1020 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
1021 case PIPE_FORMAT_X8Z24_UNORM
:
1022 case PIPE_FORMAT_Z24X8_UNORM
:
1023 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
1024 return V_028040_Z_24
; /* deprecated on SI */
1025 case PIPE_FORMAT_Z32_FLOAT
:
1026 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
1027 return V_028040_Z_32_FLOAT
;
1029 return V_028040_Z_INVALID
;
1034 * Texture translation
1037 static uint32_t si_translate_texformat(struct pipe_screen
*screen
,
1038 enum pipe_format format
,
1039 const struct util_format_description
*desc
,
1042 struct si_screen
*sscreen
= (struct si_screen
*)screen
;
1043 bool enable_s3tc
= sscreen
->b
.info
.drm_minor
>= 31;
1044 boolean uniform
= TRUE
;
1047 /* Colorspace (return non-RGB formats directly). */
1048 switch (desc
->colorspace
) {
1049 /* Depth stencil formats */
1050 case UTIL_FORMAT_COLORSPACE_ZS
:
1052 case PIPE_FORMAT_Z16_UNORM
:
1053 return V_008F14_IMG_DATA_FORMAT_16
;
1054 case PIPE_FORMAT_X24S8_UINT
:
1055 case PIPE_FORMAT_Z24X8_UNORM
:
1056 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
1057 return V_008F14_IMG_DATA_FORMAT_8_24
;
1058 case PIPE_FORMAT_X8Z24_UNORM
:
1059 case PIPE_FORMAT_S8X24_UINT
:
1060 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
1061 return V_008F14_IMG_DATA_FORMAT_24_8
;
1062 case PIPE_FORMAT_S8_UINT
:
1063 return V_008F14_IMG_DATA_FORMAT_8
;
1064 case PIPE_FORMAT_Z32_FLOAT
:
1065 return V_008F14_IMG_DATA_FORMAT_32
;
1066 case PIPE_FORMAT_X32_S8X24_UINT
:
1067 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
1068 return V_008F14_IMG_DATA_FORMAT_X24_8_32
;
1073 case UTIL_FORMAT_COLORSPACE_YUV
:
1074 goto out_unknown
; /* TODO */
1076 case UTIL_FORMAT_COLORSPACE_SRGB
:
1077 if (desc
->nr_channels
!= 4 && desc
->nr_channels
!= 1)
1085 if (desc
->layout
== UTIL_FORMAT_LAYOUT_RGTC
) {
1090 case PIPE_FORMAT_RGTC1_SNORM
:
1091 case PIPE_FORMAT_LATC1_SNORM
:
1092 case PIPE_FORMAT_RGTC1_UNORM
:
1093 case PIPE_FORMAT_LATC1_UNORM
:
1094 return V_008F14_IMG_DATA_FORMAT_BC4
;
1095 case PIPE_FORMAT_RGTC2_SNORM
:
1096 case PIPE_FORMAT_LATC2_SNORM
:
1097 case PIPE_FORMAT_RGTC2_UNORM
:
1098 case PIPE_FORMAT_LATC2_UNORM
:
1099 return V_008F14_IMG_DATA_FORMAT_BC5
;
1105 if (desc
->layout
== UTIL_FORMAT_LAYOUT_SUBSAMPLED
) {
1107 case PIPE_FORMAT_R8G8_B8G8_UNORM
:
1108 case PIPE_FORMAT_G8R8_B8R8_UNORM
:
1109 return V_008F14_IMG_DATA_FORMAT_GB_GR
;
1110 case PIPE_FORMAT_G8R8_G8B8_UNORM
:
1111 case PIPE_FORMAT_R8G8_R8B8_UNORM
:
1112 return V_008F14_IMG_DATA_FORMAT_BG_RG
;
1118 if (desc
->layout
== UTIL_FORMAT_LAYOUT_S3TC
) {
1123 if (!util_format_s3tc_enabled
) {
1128 case PIPE_FORMAT_DXT1_RGB
:
1129 case PIPE_FORMAT_DXT1_RGBA
:
1130 case PIPE_FORMAT_DXT1_SRGB
:
1131 case PIPE_FORMAT_DXT1_SRGBA
:
1132 return V_008F14_IMG_DATA_FORMAT_BC1
;
1133 case PIPE_FORMAT_DXT3_RGBA
:
1134 case PIPE_FORMAT_DXT3_SRGBA
:
1135 return V_008F14_IMG_DATA_FORMAT_BC2
;
1136 case PIPE_FORMAT_DXT5_RGBA
:
1137 case PIPE_FORMAT_DXT5_SRGBA
:
1138 return V_008F14_IMG_DATA_FORMAT_BC3
;
1144 if (format
== PIPE_FORMAT_R9G9B9E5_FLOAT
) {
1145 return V_008F14_IMG_DATA_FORMAT_5_9_9_9
;
1146 } else if (format
== PIPE_FORMAT_R11G11B10_FLOAT
) {
1147 return V_008F14_IMG_DATA_FORMAT_10_11_11
;
1150 /* R8G8Bx_SNORM - TODO CxV8U8 */
1152 /* See whether the components are of the same size. */
1153 for (i
= 1; i
< desc
->nr_channels
; i
++) {
1154 uniform
= uniform
&& desc
->channel
[0].size
== desc
->channel
[i
].size
;
1157 /* Non-uniform formats. */
1159 switch(desc
->nr_channels
) {
1161 if (desc
->channel
[0].size
== 5 &&
1162 desc
->channel
[1].size
== 6 &&
1163 desc
->channel
[2].size
== 5) {
1164 return V_008F14_IMG_DATA_FORMAT_5_6_5
;
1168 if (desc
->channel
[0].size
== 5 &&
1169 desc
->channel
[1].size
== 5 &&
1170 desc
->channel
[2].size
== 5 &&
1171 desc
->channel
[3].size
== 1) {
1172 return V_008F14_IMG_DATA_FORMAT_1_5_5_5
;
1174 if (desc
->channel
[0].size
== 10 &&
1175 desc
->channel
[1].size
== 10 &&
1176 desc
->channel
[2].size
== 10 &&
1177 desc
->channel
[3].size
== 2) {
1178 return V_008F14_IMG_DATA_FORMAT_2_10_10_10
;
1185 if (first_non_void
< 0 || first_non_void
> 3)
1188 /* uniform formats */
1189 switch (desc
->channel
[first_non_void
].size
) {
1191 switch (desc
->nr_channels
) {
1192 #if 0 /* Not supported for render targets */
1194 return V_008F14_IMG_DATA_FORMAT_4_4
;
1197 return V_008F14_IMG_DATA_FORMAT_4_4_4_4
;
1201 switch (desc
->nr_channels
) {
1203 return V_008F14_IMG_DATA_FORMAT_8
;
1205 return V_008F14_IMG_DATA_FORMAT_8_8
;
1207 return V_008F14_IMG_DATA_FORMAT_8_8_8_8
;
1211 switch (desc
->nr_channels
) {
1213 return V_008F14_IMG_DATA_FORMAT_16
;
1215 return V_008F14_IMG_DATA_FORMAT_16_16
;
1217 return V_008F14_IMG_DATA_FORMAT_16_16_16_16
;
1221 switch (desc
->nr_channels
) {
1223 return V_008F14_IMG_DATA_FORMAT_32
;
1225 return V_008F14_IMG_DATA_FORMAT_32_32
;
1226 #if 0 /* Not supported for render targets */
1228 return V_008F14_IMG_DATA_FORMAT_32_32_32
;
1231 return V_008F14_IMG_DATA_FORMAT_32_32_32_32
;
1236 /* R600_ERR("Unable to handle texformat %d %s\n", format, util_format_name(format)); */
1240 static unsigned si_tex_wrap(unsigned wrap
)
1244 case PIPE_TEX_WRAP_REPEAT
:
1245 return V_008F30_SQ_TEX_WRAP
;
1246 case PIPE_TEX_WRAP_CLAMP
:
1247 return V_008F30_SQ_TEX_CLAMP_HALF_BORDER
;
1248 case PIPE_TEX_WRAP_CLAMP_TO_EDGE
:
1249 return V_008F30_SQ_TEX_CLAMP_LAST_TEXEL
;
1250 case PIPE_TEX_WRAP_CLAMP_TO_BORDER
:
1251 return V_008F30_SQ_TEX_CLAMP_BORDER
;
1252 case PIPE_TEX_WRAP_MIRROR_REPEAT
:
1253 return V_008F30_SQ_TEX_MIRROR
;
1254 case PIPE_TEX_WRAP_MIRROR_CLAMP
:
1255 return V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER
;
1256 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE
:
1257 return V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL
;
1258 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER
:
1259 return V_008F30_SQ_TEX_MIRROR_ONCE_BORDER
;
1263 static unsigned si_tex_filter(unsigned filter
)
1267 case PIPE_TEX_FILTER_NEAREST
:
1268 return V_008F38_SQ_TEX_XY_FILTER_POINT
;
1269 case PIPE_TEX_FILTER_LINEAR
:
1270 return V_008F38_SQ_TEX_XY_FILTER_BILINEAR
;
1274 static unsigned si_tex_mipfilter(unsigned filter
)
1277 case PIPE_TEX_MIPFILTER_NEAREST
:
1278 return V_008F38_SQ_TEX_Z_FILTER_POINT
;
1279 case PIPE_TEX_MIPFILTER_LINEAR
:
1280 return V_008F38_SQ_TEX_Z_FILTER_LINEAR
;
1282 case PIPE_TEX_MIPFILTER_NONE
:
1283 return V_008F38_SQ_TEX_Z_FILTER_NONE
;
1287 static unsigned si_tex_compare(unsigned compare
)
1291 case PIPE_FUNC_NEVER
:
1292 return V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER
;
1293 case PIPE_FUNC_LESS
:
1294 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESS
;
1295 case PIPE_FUNC_EQUAL
:
1296 return V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL
;
1297 case PIPE_FUNC_LEQUAL
:
1298 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL
;
1299 case PIPE_FUNC_GREATER
:
1300 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER
;
1301 case PIPE_FUNC_NOTEQUAL
:
1302 return V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL
;
1303 case PIPE_FUNC_GEQUAL
:
1304 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL
;
1305 case PIPE_FUNC_ALWAYS
:
1306 return V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS
;
1310 static unsigned si_tex_dim(unsigned dim
, unsigned nr_samples
)
1314 case PIPE_TEXTURE_1D
:
1315 return V_008F1C_SQ_RSRC_IMG_1D
;
1316 case PIPE_TEXTURE_1D_ARRAY
:
1317 return V_008F1C_SQ_RSRC_IMG_1D_ARRAY
;
1318 case PIPE_TEXTURE_2D
:
1319 case PIPE_TEXTURE_RECT
:
1320 return nr_samples
> 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA
:
1321 V_008F1C_SQ_RSRC_IMG_2D
;
1322 case PIPE_TEXTURE_2D_ARRAY
:
1323 return nr_samples
> 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY
:
1324 V_008F1C_SQ_RSRC_IMG_2D_ARRAY
;
1325 case PIPE_TEXTURE_3D
:
1326 return V_008F1C_SQ_RSRC_IMG_3D
;
1327 case PIPE_TEXTURE_CUBE
:
1328 case PIPE_TEXTURE_CUBE_ARRAY
:
1329 return V_008F1C_SQ_RSRC_IMG_CUBE
;
1334 * Format support testing
1337 static bool si_is_sampler_format_supported(struct pipe_screen
*screen
, enum pipe_format format
)
1339 return si_translate_texformat(screen
, format
, util_format_description(format
),
1340 util_format_get_first_non_void_channel(format
)) != ~0U;
1343 static uint32_t si_translate_buffer_dataformat(struct pipe_screen
*screen
,
1344 const struct util_format_description
*desc
,
1347 unsigned type
= desc
->channel
[first_non_void
].type
;
1350 if (type
== UTIL_FORMAT_TYPE_FIXED
)
1351 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1353 if (desc
->format
== PIPE_FORMAT_R11G11B10_FLOAT
)
1354 return V_008F0C_BUF_DATA_FORMAT_10_11_11
;
1356 if (desc
->nr_channels
== 4 &&
1357 desc
->channel
[0].size
== 10 &&
1358 desc
->channel
[1].size
== 10 &&
1359 desc
->channel
[2].size
== 10 &&
1360 desc
->channel
[3].size
== 2)
1361 return V_008F0C_BUF_DATA_FORMAT_2_10_10_10
;
1363 /* See whether the components are of the same size. */
1364 for (i
= 0; i
< desc
->nr_channels
; i
++) {
1365 if (desc
->channel
[first_non_void
].size
!= desc
->channel
[i
].size
)
1366 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1369 switch (desc
->channel
[first_non_void
].size
) {
1371 switch (desc
->nr_channels
) {
1373 return V_008F0C_BUF_DATA_FORMAT_8
;
1375 return V_008F0C_BUF_DATA_FORMAT_8_8
;
1378 return V_008F0C_BUF_DATA_FORMAT_8_8_8_8
;
1382 switch (desc
->nr_channels
) {
1384 return V_008F0C_BUF_DATA_FORMAT_16
;
1386 return V_008F0C_BUF_DATA_FORMAT_16_16
;
1389 return V_008F0C_BUF_DATA_FORMAT_16_16_16_16
;
1393 /* From the Southern Islands ISA documentation about MTBUF:
1394 * 'Memory reads of data in memory that is 32 or 64 bits do not
1395 * undergo any format conversion.'
1397 if (type
!= UTIL_FORMAT_TYPE_FLOAT
&&
1398 !desc
->channel
[first_non_void
].pure_integer
)
1399 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1401 switch (desc
->nr_channels
) {
1403 return V_008F0C_BUF_DATA_FORMAT_32
;
1405 return V_008F0C_BUF_DATA_FORMAT_32_32
;
1407 return V_008F0C_BUF_DATA_FORMAT_32_32_32
;
1409 return V_008F0C_BUF_DATA_FORMAT_32_32_32_32
;
1414 return V_008F0C_BUF_DATA_FORMAT_INVALID
;
1417 static uint32_t si_translate_buffer_numformat(struct pipe_screen
*screen
,
1418 const struct util_format_description
*desc
,
1421 if (desc
->format
== PIPE_FORMAT_R11G11B10_FLOAT
)
1422 return V_008F0C_BUF_NUM_FORMAT_FLOAT
;
1424 switch (desc
->channel
[first_non_void
].type
) {
1425 case UTIL_FORMAT_TYPE_SIGNED
:
1426 if (desc
->channel
[first_non_void
].normalized
)
1427 return V_008F0C_BUF_NUM_FORMAT_SNORM
;
1428 else if (desc
->channel
[first_non_void
].pure_integer
)
1429 return V_008F0C_BUF_NUM_FORMAT_SINT
;
1431 return V_008F0C_BUF_NUM_FORMAT_SSCALED
;
1433 case UTIL_FORMAT_TYPE_UNSIGNED
:
1434 if (desc
->channel
[first_non_void
].normalized
)
1435 return V_008F0C_BUF_NUM_FORMAT_UNORM
;
1436 else if (desc
->channel
[first_non_void
].pure_integer
)
1437 return V_008F0C_BUF_NUM_FORMAT_UINT
;
1439 return V_008F0C_BUF_NUM_FORMAT_USCALED
;
1441 case UTIL_FORMAT_TYPE_FLOAT
:
1443 return V_008F0C_BUF_NUM_FORMAT_FLOAT
;
1447 static bool si_is_vertex_format_supported(struct pipe_screen
*screen
, enum pipe_format format
)
1449 const struct util_format_description
*desc
;
1451 unsigned data_format
;
1453 desc
= util_format_description(format
);
1454 first_non_void
= util_format_get_first_non_void_channel(format
);
1455 data_format
= si_translate_buffer_dataformat(screen
, desc
, first_non_void
);
1456 return data_format
!= V_008F0C_BUF_DATA_FORMAT_INVALID
;
1459 static bool si_is_colorbuffer_format_supported(enum pipe_format format
)
1461 return si_translate_colorformat(format
) != V_028C70_COLOR_INVALID
&&
1462 r600_translate_colorswap(format
) != ~0U;
1465 static bool si_is_zs_format_supported(enum pipe_format format
)
1467 return si_translate_dbformat(format
) != V_028040_Z_INVALID
;
1470 boolean
si_is_format_supported(struct pipe_screen
*screen
,
1471 enum pipe_format format
,
1472 enum pipe_texture_target target
,
1473 unsigned sample_count
,
1476 struct si_screen
*sscreen
= (struct si_screen
*)screen
;
1477 unsigned retval
= 0;
1479 if (target
>= PIPE_MAX_TEXTURE_TYPES
) {
1480 R600_ERR("r600: unsupported texture type %d\n", target
);
1484 if (!util_format_is_supported(format
, usage
))
1487 if (sample_count
> 1) {
1488 /* 2D tiling on CIK is supported since DRM 2.35.0 */
1489 if (sscreen
->b
.chip_class
>= CIK
&& sscreen
->b
.info
.drm_minor
< 35)
1492 switch (sample_count
) {
1502 if (usage
& PIPE_BIND_SAMPLER_VIEW
) {
1503 if (target
== PIPE_BUFFER
) {
1504 if (si_is_vertex_format_supported(screen
, format
))
1505 retval
|= PIPE_BIND_SAMPLER_VIEW
;
1507 if (si_is_sampler_format_supported(screen
, format
))
1508 retval
|= PIPE_BIND_SAMPLER_VIEW
;
1512 if ((usage
& (PIPE_BIND_RENDER_TARGET
|
1513 PIPE_BIND_DISPLAY_TARGET
|
1515 PIPE_BIND_SHARED
)) &&
1516 si_is_colorbuffer_format_supported(format
)) {
1518 (PIPE_BIND_RENDER_TARGET
|
1519 PIPE_BIND_DISPLAY_TARGET
|
1524 if ((usage
& PIPE_BIND_DEPTH_STENCIL
) &&
1525 si_is_zs_format_supported(format
)) {
1526 retval
|= PIPE_BIND_DEPTH_STENCIL
;
1529 if ((usage
& PIPE_BIND_VERTEX_BUFFER
) &&
1530 si_is_vertex_format_supported(screen
, format
)) {
1531 retval
|= PIPE_BIND_VERTEX_BUFFER
;
1534 if (usage
& PIPE_BIND_TRANSFER_READ
)
1535 retval
|= PIPE_BIND_TRANSFER_READ
;
1536 if (usage
& PIPE_BIND_TRANSFER_WRITE
)
1537 retval
|= PIPE_BIND_TRANSFER_WRITE
;
1539 return retval
== usage
;
1542 unsigned si_tile_mode_index(struct r600_texture
*rtex
, unsigned level
, bool stencil
)
1544 unsigned tile_mode_index
= 0;
1547 tile_mode_index
= rtex
->surface
.stencil_tiling_index
[level
];
1549 tile_mode_index
= rtex
->surface
.tiling_index
[level
];
1551 return tile_mode_index
;
1555 * framebuffer handling
1558 static void si_initialize_color_surface(struct si_context
*sctx
,
1559 struct r600_surface
*surf
)
1561 struct r600_texture
*rtex
= (struct r600_texture
*)surf
->base
.texture
;
1562 unsigned level
= surf
->base
.u
.tex
.level
;
1563 uint64_t offset
= rtex
->surface
.level
[level
].offset
;
1564 unsigned pitch
, slice
;
1565 unsigned color_info
, color_attrib
, color_pitch
, color_view
;
1566 unsigned tile_mode_index
;
1567 unsigned format
, swap
, ntype
, endian
;
1568 const struct util_format_description
*desc
;
1570 unsigned blend_clamp
= 0, blend_bypass
= 0;
1571 unsigned max_comp_size
;
1573 /* Layered rendering doesn't work with LINEAR_GENERAL.
1574 * (LINEAR_ALIGNED and others work) */
1575 if (rtex
->surface
.level
[level
].mode
== RADEON_SURF_MODE_LINEAR
) {
1576 assert(surf
->base
.u
.tex
.first_layer
== surf
->base
.u
.tex
.last_layer
);
1577 offset
+= rtex
->surface
.level
[level
].slice_size
*
1578 surf
->base
.u
.tex
.first_layer
;
1581 color_view
= S_028C6C_SLICE_START(surf
->base
.u
.tex
.first_layer
) |
1582 S_028C6C_SLICE_MAX(surf
->base
.u
.tex
.last_layer
);
1585 pitch
= (rtex
->surface
.level
[level
].nblk_x
) / 8 - 1;
1586 slice
= (rtex
->surface
.level
[level
].nblk_x
* rtex
->surface
.level
[level
].nblk_y
) / 64;
1591 tile_mode_index
= si_tile_mode_index(rtex
, level
, false);
1593 desc
= util_format_description(surf
->base
.format
);
1594 for (i
= 0; i
< 4; i
++) {
1595 if (desc
->channel
[i
].type
!= UTIL_FORMAT_TYPE_VOID
) {
1599 if (i
== 4 || desc
->channel
[i
].type
== UTIL_FORMAT_TYPE_FLOAT
) {
1600 ntype
= V_028C70_NUMBER_FLOAT
;
1602 ntype
= V_028C70_NUMBER_UNORM
;
1603 if (desc
->colorspace
== UTIL_FORMAT_COLORSPACE_SRGB
)
1604 ntype
= V_028C70_NUMBER_SRGB
;
1605 else if (desc
->channel
[i
].type
== UTIL_FORMAT_TYPE_SIGNED
) {
1606 if (desc
->channel
[i
].pure_integer
) {
1607 ntype
= V_028C70_NUMBER_SINT
;
1609 assert(desc
->channel
[i
].normalized
);
1610 ntype
= V_028C70_NUMBER_SNORM
;
1612 } else if (desc
->channel
[i
].type
== UTIL_FORMAT_TYPE_UNSIGNED
) {
1613 if (desc
->channel
[i
].pure_integer
) {
1614 ntype
= V_028C70_NUMBER_UINT
;
1616 assert(desc
->channel
[i
].normalized
);
1617 ntype
= V_028C70_NUMBER_UNORM
;
1622 format
= si_translate_colorformat(surf
->base
.format
);
1623 if (format
== V_028C70_COLOR_INVALID
) {
1624 R600_ERR("Invalid CB format: %d, disabling CB.\n", surf
->base
.format
);
1626 assert(format
!= V_028C70_COLOR_INVALID
);
1627 swap
= r600_translate_colorswap(surf
->base
.format
);
1628 if (rtex
->resource
.b
.b
.usage
== PIPE_USAGE_STAGING
) {
1629 endian
= V_028C70_ENDIAN_NONE
;
1631 endian
= si_colorformat_endian_swap(format
);
1634 /* blend clamp should be set for all NORM/SRGB types */
1635 if (ntype
== V_028C70_NUMBER_UNORM
||
1636 ntype
== V_028C70_NUMBER_SNORM
||
1637 ntype
== V_028C70_NUMBER_SRGB
)
1640 /* set blend bypass according to docs if SINT/UINT or
1641 8/24 COLOR variants */
1642 if (ntype
== V_028C70_NUMBER_UINT
|| ntype
== V_028C70_NUMBER_SINT
||
1643 format
== V_028C70_COLOR_8_24
|| format
== V_028C70_COLOR_24_8
||
1644 format
== V_028C70_COLOR_X24_8_32_FLOAT
) {
1649 color_info
= S_028C70_FORMAT(format
) |
1650 S_028C70_COMP_SWAP(swap
) |
1651 S_028C70_BLEND_CLAMP(blend_clamp
) |
1652 S_028C70_BLEND_BYPASS(blend_bypass
) |
1653 S_028C70_NUMBER_TYPE(ntype
) |
1654 S_028C70_ENDIAN(endian
);
1656 color_pitch
= S_028C64_TILE_MAX(pitch
);
1658 color_attrib
= S_028C74_TILE_MODE_INDEX(tile_mode_index
) |
1659 S_028C74_FORCE_DST_ALPHA_1(desc
->swizzle
[3] == UTIL_FORMAT_SWIZZLE_1
);
1661 if (rtex
->resource
.b
.b
.nr_samples
> 1) {
1662 unsigned log_samples
= util_logbase2(rtex
->resource
.b
.b
.nr_samples
);
1664 color_attrib
|= S_028C74_NUM_SAMPLES(log_samples
) |
1665 S_028C74_NUM_FRAGMENTS(log_samples
);
1667 if (rtex
->fmask
.size
) {
1668 color_info
|= S_028C70_COMPRESSION(1);
1669 unsigned fmask_bankh
= util_logbase2(rtex
->fmask
.bank_height
);
1671 color_attrib
|= S_028C74_FMASK_TILE_MODE_INDEX(rtex
->fmask
.tile_mode_index
);
1673 if (sctx
->b
.chip_class
== SI
) {
1674 /* due to a hw bug, FMASK_BANK_HEIGHT must be set on SI too */
1675 color_attrib
|= S_028C74_FMASK_BANK_HEIGHT(fmask_bankh
);
1677 if (sctx
->b
.chip_class
>= CIK
) {
1678 color_pitch
|= S_028C64_FMASK_TILE_MAX(rtex
->fmask
.pitch
/ 8 - 1);
1683 offset
+= rtex
->resource
.gpu_address
;
1685 surf
->cb_color_base
= offset
>> 8;
1686 surf
->cb_color_pitch
= color_pitch
;
1687 surf
->cb_color_slice
= S_028C68_TILE_MAX(slice
);
1688 surf
->cb_color_view
= color_view
;
1689 surf
->cb_color_info
= color_info
;
1690 surf
->cb_color_attrib
= color_attrib
;
1692 if (rtex
->fmask
.size
) {
1693 surf
->cb_color_fmask
= (offset
+ rtex
->fmask
.offset
) >> 8;
1694 surf
->cb_color_fmask_slice
= S_028C88_TILE_MAX(rtex
->fmask
.slice_tile_max
);
1696 /* This must be set for fast clear to work without FMASK. */
1697 surf
->cb_color_fmask
= surf
->cb_color_base
;
1698 surf
->cb_color_fmask_slice
= surf
->cb_color_slice
;
1699 surf
->cb_color_attrib
|= S_028C74_FMASK_TILE_MODE_INDEX(tile_mode_index
);
1701 if (sctx
->b
.chip_class
== SI
) {
1702 unsigned bankh
= util_logbase2(rtex
->surface
.bankh
);
1703 surf
->cb_color_attrib
|= S_028C74_FMASK_BANK_HEIGHT(bankh
);
1706 if (sctx
->b
.chip_class
>= CIK
) {
1707 surf
->cb_color_pitch
|= S_028C64_FMASK_TILE_MAX(pitch
);
1711 /* Determine pixel shader export format */
1712 max_comp_size
= si_colorformat_max_comp_size(format
);
1713 if (ntype
== V_028C70_NUMBER_SRGB
||
1714 ((ntype
== V_028C70_NUMBER_UNORM
|| ntype
== V_028C70_NUMBER_SNORM
) &&
1715 max_comp_size
<= 10) ||
1716 (ntype
== V_028C70_NUMBER_FLOAT
&& max_comp_size
<= 16)) {
1717 surf
->export_16bpc
= true;
1720 surf
->color_initialized
= true;
1723 static void si_init_depth_surface(struct si_context
*sctx
,
1724 struct r600_surface
*surf
)
1726 struct si_screen
*sscreen
= sctx
->screen
;
1727 struct r600_texture
*rtex
= (struct r600_texture
*)surf
->base
.texture
;
1728 unsigned level
= surf
->base
.u
.tex
.level
;
1729 unsigned pitch
, slice
, format
, tile_mode_index
, array_mode
;
1730 unsigned macro_aspect
, tile_split
, stile_split
, bankh
, bankw
, nbanks
, pipe_config
;
1731 uint32_t z_info
, s_info
, db_depth_info
;
1732 uint64_t z_offs
, s_offs
;
1733 uint32_t db_htile_data_base
, db_htile_surface
, pa_su_poly_offset_db_fmt_cntl
= 0;
1735 switch (sctx
->framebuffer
.state
.zsbuf
->texture
->format
) {
1736 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
1737 case PIPE_FORMAT_X8Z24_UNORM
:
1738 case PIPE_FORMAT_Z24X8_UNORM
:
1739 case PIPE_FORMAT_Z24_UNORM_S8_UINT
:
1740 pa_su_poly_offset_db_fmt_cntl
= S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-24);
1742 case PIPE_FORMAT_Z32_FLOAT
:
1743 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
1744 pa_su_poly_offset_db_fmt_cntl
= S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-23) |
1745 S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
1747 case PIPE_FORMAT_Z16_UNORM
:
1748 pa_su_poly_offset_db_fmt_cntl
= S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-16);
1754 format
= si_translate_dbformat(rtex
->resource
.b
.b
.format
);
1756 if (format
== V_028040_Z_INVALID
) {
1757 R600_ERR("Invalid DB format: %d, disabling DB.\n", rtex
->resource
.b
.b
.format
);
1759 assert(format
!= V_028040_Z_INVALID
);
1761 s_offs
= z_offs
= rtex
->resource
.gpu_address
;
1762 z_offs
+= rtex
->surface
.level
[level
].offset
;
1763 s_offs
+= rtex
->surface
.stencil_level
[level
].offset
;
1765 pitch
= (rtex
->surface
.level
[level
].nblk_x
/ 8) - 1;
1766 slice
= (rtex
->surface
.level
[level
].nblk_x
* rtex
->surface
.level
[level
].nblk_y
) / 64;
1771 db_depth_info
= S_02803C_ADDR5_SWIZZLE_MASK(1);
1773 z_info
= S_028040_FORMAT(format
);
1774 if (rtex
->resource
.b
.b
.nr_samples
> 1) {
1775 z_info
|= S_028040_NUM_SAMPLES(util_logbase2(rtex
->resource
.b
.b
.nr_samples
));
1778 if (rtex
->surface
.flags
& RADEON_SURF_SBUFFER
)
1779 s_info
= S_028044_FORMAT(V_028044_STENCIL_8
);
1781 s_info
= S_028044_FORMAT(V_028044_STENCIL_INVALID
);
1783 if (sctx
->b
.chip_class
>= CIK
) {
1784 switch (rtex
->surface
.level
[level
].mode
) {
1785 case RADEON_SURF_MODE_2D
:
1786 array_mode
= V_02803C_ARRAY_2D_TILED_THIN1
;
1788 case RADEON_SURF_MODE_1D
:
1789 case RADEON_SURF_MODE_LINEAR_ALIGNED
:
1790 case RADEON_SURF_MODE_LINEAR
:
1792 array_mode
= V_02803C_ARRAY_1D_TILED_THIN1
;
1795 tile_split
= rtex
->surface
.tile_split
;
1796 stile_split
= rtex
->surface
.stencil_tile_split
;
1797 macro_aspect
= rtex
->surface
.mtilea
;
1798 bankw
= rtex
->surface
.bankw
;
1799 bankh
= rtex
->surface
.bankh
;
1800 tile_split
= cik_tile_split(tile_split
);
1801 stile_split
= cik_tile_split(stile_split
);
1802 macro_aspect
= cik_macro_tile_aspect(macro_aspect
);
1803 bankw
= cik_bank_wh(bankw
);
1804 bankh
= cik_bank_wh(bankh
);
1805 nbanks
= si_num_banks(sscreen
, rtex
->surface
.bpe
, rtex
->surface
.tile_split
,
1807 tile_mode_index
= si_tile_mode_index(rtex
, level
, false);
1808 pipe_config
= cik_db_pipe_config(sscreen
, tile_mode_index
);
1810 db_depth_info
|= S_02803C_ARRAY_MODE(array_mode
) |
1811 S_02803C_PIPE_CONFIG(pipe_config
) |
1812 S_02803C_BANK_WIDTH(bankw
) |
1813 S_02803C_BANK_HEIGHT(bankh
) |
1814 S_02803C_MACRO_TILE_ASPECT(macro_aspect
) |
1815 S_02803C_NUM_BANKS(nbanks
);
1816 z_info
|= S_028040_TILE_SPLIT(tile_split
);
1817 s_info
|= S_028044_TILE_SPLIT(stile_split
);
1819 tile_mode_index
= si_tile_mode_index(rtex
, level
, false);
1820 z_info
|= S_028040_TILE_MODE_INDEX(tile_mode_index
);
1821 tile_mode_index
= si_tile_mode_index(rtex
, level
, true);
1822 s_info
|= S_028044_TILE_MODE_INDEX(tile_mode_index
);
1825 /* HiZ aka depth buffer htile */
1826 /* use htile only for first level */
1827 if (rtex
->htile_buffer
&& !level
) {
1828 const struct util_format_description
*fmt_desc
;
1830 z_info
|= S_028040_TILE_SURFACE_ENABLE(1);
1832 /* This is optimal for the clear value of 1.0 and using
1833 * the LESS and LEQUAL test functions. Set this to 0
1834 * for the opposite case. This can only be changed when
1836 z_info
|= S_028040_ZRANGE_PRECISION(1);
1838 fmt_desc
= util_format_description(rtex
->resource
.b
.b
.format
);
1839 if (!util_format_has_stencil(fmt_desc
)) {
1840 /* Use all of the htile_buffer for depth */
1841 s_info
|= S_028044_TILE_STENCIL_DISABLE(1);
1844 uint64_t va
= rtex
->htile_buffer
->gpu_address
;
1845 db_htile_data_base
= va
>> 8;
1846 db_htile_surface
= S_028ABC_FULL_CACHE(1);
1848 db_htile_data_base
= 0;
1849 db_htile_surface
= 0;
1852 surf
->db_depth_view
= S_028008_SLICE_START(surf
->base
.u
.tex
.first_layer
) |
1853 S_028008_SLICE_MAX(surf
->base
.u
.tex
.last_layer
);
1854 surf
->db_htile_data_base
= db_htile_data_base
;
1855 surf
->db_depth_info
= db_depth_info
;
1856 surf
->db_z_info
= z_info
;
1857 surf
->db_stencil_info
= s_info
;
1858 surf
->db_depth_base
= z_offs
>> 8;
1859 surf
->db_stencil_base
= s_offs
>> 8;
1860 surf
->db_depth_size
= S_028058_PITCH_TILE_MAX(pitch
);
1861 surf
->db_depth_slice
= S_02805C_SLICE_TILE_MAX(slice
);
1862 surf
->db_htile_surface
= db_htile_surface
;
1863 surf
->pa_su_poly_offset_db_fmt_cntl
= pa_su_poly_offset_db_fmt_cntl
;
1865 surf
->depth_initialized
= true;
1868 static void si_set_framebuffer_state(struct pipe_context
*ctx
,
1869 const struct pipe_framebuffer_state
*state
)
1871 struct si_context
*sctx
= (struct si_context
*)ctx
;
1872 struct pipe_constant_buffer constbuf
= {0};
1873 struct r600_surface
*surf
= NULL
;
1874 struct r600_texture
*rtex
;
1877 if (sctx
->framebuffer
.state
.nr_cbufs
) {
1878 sctx
->b
.flags
|= R600_CONTEXT_FLUSH_AND_INV_CB
|
1879 R600_CONTEXT_FLUSH_AND_INV_CB_META
;
1881 if (sctx
->framebuffer
.state
.zsbuf
) {
1882 sctx
->b
.flags
|= R600_CONTEXT_FLUSH_AND_INV_DB
|
1883 R600_CONTEXT_FLUSH_AND_INV_DB_META
;
1886 util_copy_framebuffer_state(&sctx
->framebuffer
.state
, state
);
1888 sctx
->framebuffer
.export_16bpc
= 0;
1889 sctx
->framebuffer
.compressed_cb_mask
= 0;
1890 sctx
->framebuffer
.nr_samples
= util_framebuffer_get_num_samples(state
);
1891 sctx
->framebuffer
.log_samples
= util_logbase2(sctx
->framebuffer
.nr_samples
);
1892 sctx
->framebuffer
.cb0_is_integer
= state
->nr_cbufs
&& state
->cbufs
[0] &&
1893 util_format_is_pure_integer(state
->cbufs
[0]->format
);
1895 for (i
= 0; i
< state
->nr_cbufs
; i
++) {
1896 if (!state
->cbufs
[i
])
1899 surf
= (struct r600_surface
*)state
->cbufs
[i
];
1900 rtex
= (struct r600_texture
*)surf
->base
.texture
;
1902 if (!surf
->color_initialized
) {
1903 si_initialize_color_surface(sctx
, surf
);
1906 if (surf
->export_16bpc
) {
1907 sctx
->framebuffer
.export_16bpc
|= 1 << i
;
1910 if (rtex
->fmask
.size
&& rtex
->cmask
.size
) {
1911 sctx
->framebuffer
.compressed_cb_mask
|= 1 << i
;
1914 /* Set the 16BPC export for possible dual-src blending. */
1915 if (i
== 1 && surf
&& surf
->export_16bpc
) {
1916 sctx
->framebuffer
.export_16bpc
|= 1 << 1;
1919 assert(!(sctx
->framebuffer
.export_16bpc
& ~0xff));
1922 surf
= (struct r600_surface
*)state
->zsbuf
;
1924 if (!surf
->depth_initialized
) {
1925 si_init_depth_surface(sctx
, surf
);
1929 si_update_fb_rs_state(sctx
);
1930 si_update_fb_blend_state(sctx
);
1932 sctx
->framebuffer
.atom
.num_dw
= state
->nr_cbufs
*15 + (8 - state
->nr_cbufs
)*3;
1933 sctx
->framebuffer
.atom
.num_dw
+= state
->zsbuf
? 23 : 4;
1934 sctx
->framebuffer
.atom
.num_dw
+= 3; /* WINDOW_SCISSOR_BR */
1935 sctx
->framebuffer
.atom
.num_dw
+= 18; /* MSAA sample locations */
1936 sctx
->framebuffer
.atom
.dirty
= true;
1937 sctx
->msaa_config
.dirty
= true;
1939 /* Set sample locations as fragment shader constants. */
1940 switch (sctx
->framebuffer
.nr_samples
) {
1942 constbuf
.user_buffer
= sctx
->b
.sample_locations_1x
;
1945 constbuf
.user_buffer
= sctx
->b
.sample_locations_2x
;
1948 constbuf
.user_buffer
= sctx
->b
.sample_locations_4x
;
1951 constbuf
.user_buffer
= sctx
->b
.sample_locations_8x
;
1954 constbuf
.user_buffer
= sctx
->b
.sample_locations_16x
;
1959 constbuf
.buffer_size
= sctx
->framebuffer
.nr_samples
* 2 * 4;
1960 ctx
->set_constant_buffer(ctx
, PIPE_SHADER_FRAGMENT
,
1961 SI_DRIVER_STATE_CONST_BUF
, &constbuf
);
1964 static void si_emit_framebuffer_state(struct si_context
*sctx
, struct r600_atom
*atom
)
1966 struct radeon_winsys_cs
*cs
= sctx
->b
.rings
.gfx
.cs
;
1967 struct pipe_framebuffer_state
*state
= &sctx
->framebuffer
.state
;
1968 unsigned i
, nr_cbufs
= state
->nr_cbufs
;
1969 struct r600_texture
*tex
= NULL
;
1970 struct r600_surface
*cb
= NULL
;
1973 for (i
= 0; i
< nr_cbufs
; i
++) {
1974 cb
= (struct r600_surface
*)state
->cbufs
[i
];
1976 r600_write_context_reg(cs
, R_028C70_CB_COLOR0_INFO
+ i
* 0x3C,
1977 S_028C70_FORMAT(V_028C70_COLOR_INVALID
));
1981 tex
= (struct r600_texture
*)cb
->base
.texture
;
1982 r600_context_bo_reloc(&sctx
->b
, &sctx
->b
.rings
.gfx
,
1983 &tex
->resource
, RADEON_USAGE_READWRITE
,
1984 tex
->surface
.nsamples
> 1 ?
1985 RADEON_PRIO_COLOR_BUFFER_MSAA
:
1986 RADEON_PRIO_COLOR_BUFFER
);
1988 if (tex
->cmask_buffer
&& tex
->cmask_buffer
!= &tex
->resource
) {
1989 r600_context_bo_reloc(&sctx
->b
, &sctx
->b
.rings
.gfx
,
1990 tex
->cmask_buffer
, RADEON_USAGE_READWRITE
,
1991 RADEON_PRIO_COLOR_META
);
1994 r600_write_context_reg_seq(cs
, R_028C60_CB_COLOR0_BASE
+ i
* 0x3C, 13);
1995 radeon_emit(cs
, cb
->cb_color_base
); /* R_028C60_CB_COLOR0_BASE */
1996 radeon_emit(cs
, cb
->cb_color_pitch
); /* R_028C64_CB_COLOR0_PITCH */
1997 radeon_emit(cs
, cb
->cb_color_slice
); /* R_028C68_CB_COLOR0_SLICE */
1998 radeon_emit(cs
, cb
->cb_color_view
); /* R_028C6C_CB_COLOR0_VIEW */
1999 radeon_emit(cs
, cb
->cb_color_info
| tex
->cb_color_info
); /* R_028C70_CB_COLOR0_INFO */
2000 radeon_emit(cs
, cb
->cb_color_attrib
); /* R_028C74_CB_COLOR0_ATTRIB */
2001 radeon_emit(cs
, 0); /* R_028C78 unused */
2002 radeon_emit(cs
, tex
->cmask
.base_address_reg
); /* R_028C7C_CB_COLOR0_CMASK */
2003 radeon_emit(cs
, tex
->cmask
.slice_tile_max
); /* R_028C80_CB_COLOR0_CMASK_SLICE */
2004 radeon_emit(cs
, cb
->cb_color_fmask
); /* R_028C84_CB_COLOR0_FMASK */
2005 radeon_emit(cs
, cb
->cb_color_fmask_slice
); /* R_028C88_CB_COLOR0_FMASK_SLICE */
2006 radeon_emit(cs
, tex
->color_clear_value
[0]); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
2007 radeon_emit(cs
, tex
->color_clear_value
[1]); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
2009 /* set CB_COLOR1_INFO for possible dual-src blending */
2010 if (i
== 1 && state
->cbufs
[0]) {
2011 r600_write_context_reg(cs
, R_028C70_CB_COLOR0_INFO
+ 1 * 0x3C,
2012 cb
->cb_color_info
| tex
->cb_color_info
);
2015 for (; i
< 8 ; i
++) {
2016 r600_write_context_reg(cs
, R_028C70_CB_COLOR0_INFO
+ i
* 0x3C, 0);
2021 struct r600_surface
*zb
= (struct r600_surface
*)state
->zsbuf
;
2022 struct r600_texture
*rtex
= (struct r600_texture
*)zb
->base
.texture
;
2024 r600_context_bo_reloc(&sctx
->b
, &sctx
->b
.rings
.gfx
,
2025 &rtex
->resource
, RADEON_USAGE_READWRITE
,
2026 zb
->base
.texture
->nr_samples
> 1 ?
2027 RADEON_PRIO_DEPTH_BUFFER_MSAA
:
2028 RADEON_PRIO_DEPTH_BUFFER
);
2030 if (zb
->db_htile_data_base
) {
2031 r600_context_bo_reloc(&sctx
->b
, &sctx
->b
.rings
.gfx
,
2032 rtex
->htile_buffer
, RADEON_USAGE_READWRITE
,
2033 RADEON_PRIO_DEPTH_META
);
2036 r600_write_context_reg(cs
, R_028008_DB_DEPTH_VIEW
, zb
->db_depth_view
);
2037 r600_write_context_reg(cs
, R_028014_DB_HTILE_DATA_BASE
, zb
->db_htile_data_base
);
2039 r600_write_context_reg_seq(cs
, R_02803C_DB_DEPTH_INFO
, 9);
2040 radeon_emit(cs
, zb
->db_depth_info
); /* R_02803C_DB_DEPTH_INFO */
2041 radeon_emit(cs
, zb
->db_z_info
); /* R_028040_DB_Z_INFO */
2042 radeon_emit(cs
, zb
->db_stencil_info
); /* R_028044_DB_STENCIL_INFO */
2043 radeon_emit(cs
, zb
->db_depth_base
); /* R_028048_DB_Z_READ_BASE */
2044 radeon_emit(cs
, zb
->db_stencil_base
); /* R_02804C_DB_STENCIL_READ_BASE */
2045 radeon_emit(cs
, zb
->db_depth_base
); /* R_028050_DB_Z_WRITE_BASE */
2046 radeon_emit(cs
, zb
->db_stencil_base
); /* R_028054_DB_STENCIL_WRITE_BASE */
2047 radeon_emit(cs
, zb
->db_depth_size
); /* R_028058_DB_DEPTH_SIZE */
2048 radeon_emit(cs
, zb
->db_depth_slice
); /* R_02805C_DB_DEPTH_SLICE */
2050 r600_write_context_reg(cs
, R_028ABC_DB_HTILE_SURFACE
, zb
->db_htile_surface
);
2051 r600_write_context_reg(cs
, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL
,
2052 zb
->pa_su_poly_offset_db_fmt_cntl
);
2054 r600_write_context_reg_seq(cs
, R_028040_DB_Z_INFO
, 2);
2055 radeon_emit(cs
, S_028040_FORMAT(V_028040_Z_INVALID
)); /* R_028040_DB_Z_INFO */
2056 radeon_emit(cs
, S_028044_FORMAT(V_028044_STENCIL_INVALID
)); /* R_028044_DB_STENCIL_INFO */
2059 /* Framebuffer dimensions. */
2060 /* PA_SC_WINDOW_SCISSOR_TL is set in si_init_config() */
2061 r600_write_context_reg(cs
, R_028208_PA_SC_WINDOW_SCISSOR_BR
,
2062 S_028208_BR_X(state
->width
) | S_028208_BR_Y(state
->height
));
2064 cayman_emit_msaa_sample_locs(cs
, sctx
->framebuffer
.nr_samples
);
2067 static void si_emit_msaa_config(struct r600_common_context
*rctx
, struct r600_atom
*atom
)
2069 struct si_context
*sctx
= (struct si_context
*)rctx
;
2070 struct radeon_winsys_cs
*cs
= sctx
->b
.rings
.gfx
.cs
;
2072 cayman_emit_msaa_config(cs
, sctx
->framebuffer
.nr_samples
,
2073 sctx
->ps_iter_samples
);
2076 const struct r600_atom si_atom_msaa_config
= { si_emit_msaa_config
, 10 }; /* number of CS dwords */
2078 static void si_set_min_samples(struct pipe_context
*ctx
, unsigned min_samples
)
2080 struct si_context
*sctx
= (struct si_context
*)ctx
;
2082 if (sctx
->ps_iter_samples
== min_samples
)
2085 sctx
->ps_iter_samples
= min_samples
;
2087 if (sctx
->framebuffer
.nr_samples
> 1)
2088 sctx
->msaa_config
.dirty
= true;
2095 /* Compute the key for the hw shader variant */
2096 static INLINE
void si_shader_selector_key(struct pipe_context
*ctx
,
2097 struct si_pipe_shader_selector
*sel
,
2098 union si_shader_key
*key
)
2100 struct si_context
*sctx
= (struct si_context
*)ctx
;
2101 memset(key
, 0, sizeof(*key
));
2103 if ((sel
->type
== PIPE_SHADER_VERTEX
|| sel
->type
== PIPE_SHADER_GEOMETRY
) &&
2104 sctx
->queued
.named
.rasterizer
) {
2105 if (sctx
->queued
.named
.rasterizer
->clip_plane_enable
& 0xf0)
2106 key
->vs
.ucps_enabled
|= 0x2;
2107 if (sctx
->queued
.named
.rasterizer
->clip_plane_enable
& 0xf)
2108 key
->vs
.ucps_enabled
|= 0x1;
2111 if (sel
->type
== PIPE_SHADER_VERTEX
) {
2113 if (!sctx
->vertex_elements
)
2116 for (i
= 0; i
< sctx
->vertex_elements
->count
; ++i
)
2117 key
->vs
.instance_divisors
[i
] = sctx
->vertex_elements
->elements
[i
].instance_divisor
;
2119 key
->vs
.as_es
= sctx
->gs_shader
!= NULL
;
2120 } else if (sel
->type
== PIPE_SHADER_FRAGMENT
) {
2121 if (sel
->fs_write_all
)
2122 key
->ps
.nr_cbufs
= sctx
->framebuffer
.state
.nr_cbufs
;
2123 key
->ps
.export_16bpc
= sctx
->framebuffer
.export_16bpc
;
2125 if (sctx
->queued
.named
.rasterizer
) {
2126 key
->ps
.color_two_side
= sctx
->queued
.named
.rasterizer
->two_side
;
2127 key
->ps
.flatshade
= sctx
->queued
.named
.rasterizer
->flatshade
;
2128 key
->ps
.interp_at_sample
= sctx
->framebuffer
.nr_samples
> 1 &&
2129 sctx
->ps_iter_samples
== sctx
->framebuffer
.nr_samples
;
2131 if (sctx
->queued
.named
.blend
) {
2132 key
->ps
.alpha_to_one
= sctx
->queued
.named
.blend
->alpha_to_one
&&
2133 sctx
->queued
.named
.rasterizer
->multisample_enable
&&
2134 !sctx
->framebuffer
.cb0_is_integer
;
2137 if (sctx
->queued
.named
.dsa
) {
2138 key
->ps
.alpha_func
= sctx
->queued
.named
.dsa
->alpha_func
;
2140 /* Alpha-test should be disabled if colorbuffer 0 is integer. */
2141 if (sctx
->framebuffer
.cb0_is_integer
)
2142 key
->ps
.alpha_func
= PIPE_FUNC_ALWAYS
;
2144 key
->ps
.alpha_func
= PIPE_FUNC_ALWAYS
;
2149 /* Select the hw shader variant depending on the current state. */
2150 int si_shader_select(struct pipe_context
*ctx
,
2151 struct si_pipe_shader_selector
*sel
)
2153 union si_shader_key key
;
2154 struct si_pipe_shader
* shader
= NULL
;
2157 si_shader_selector_key(ctx
, sel
, &key
);
2159 /* Check if we don't need to change anything.
2160 * This path is also used for most shaders that don't need multiple
2161 * variants, it will cost just a computation of the key and this
2163 if (likely(sel
->current
&& memcmp(&sel
->current
->key
, &key
, sizeof(key
)) == 0)) {
2167 /* lookup if we have other variants in the list */
2168 if (sel
->num_shaders
> 1) {
2169 struct si_pipe_shader
*p
= sel
->current
, *c
= p
->next_variant
;
2171 while (c
&& memcmp(&c
->key
, &key
, sizeof(key
)) != 0) {
2173 c
= c
->next_variant
;
2177 p
->next_variant
= c
->next_variant
;
2183 shader
->next_variant
= sel
->current
;
2184 sel
->current
= shader
;
2186 shader
= CALLOC(1, sizeof(struct si_pipe_shader
));
2187 shader
->selector
= sel
;
2190 shader
->next_variant
= sel
->current
;
2191 sel
->current
= shader
;
2192 r
= si_pipe_shader_create(ctx
, shader
);
2194 R600_ERR("Failed to build shader variant (type=%u) %d\n",
2196 sel
->current
= NULL
;
2206 static void *si_create_shader_state(struct pipe_context
*ctx
,
2207 const struct pipe_shader_state
*state
,
2208 unsigned pipe_shader_type
)
2210 struct si_pipe_shader_selector
*sel
= CALLOC_STRUCT(si_pipe_shader_selector
);
2213 sel
->type
= pipe_shader_type
;
2214 sel
->tokens
= tgsi_dup_tokens(state
->tokens
);
2215 sel
->so
= state
->stream_output
;
2217 if (pipe_shader_type
== PIPE_SHADER_FRAGMENT
) {
2218 struct tgsi_shader_info info
;
2220 tgsi_scan_shader(state
->tokens
, &info
);
2221 sel
->fs_write_all
= info
.color0_writes_all_cbufs
;
2224 r
= si_shader_select(ctx
, sel
);
2233 static void *si_create_fs_state(struct pipe_context
*ctx
,
2234 const struct pipe_shader_state
*state
)
2236 return si_create_shader_state(ctx
, state
, PIPE_SHADER_FRAGMENT
);
2239 static void *si_create_gs_state(struct pipe_context
*ctx
,
2240 const struct pipe_shader_state
*state
)
2242 return si_create_shader_state(ctx
, state
, PIPE_SHADER_GEOMETRY
);
2245 static void *si_create_vs_state(struct pipe_context
*ctx
,
2246 const struct pipe_shader_state
*state
)
2248 return si_create_shader_state(ctx
, state
, PIPE_SHADER_VERTEX
);
2251 static void si_bind_vs_shader(struct pipe_context
*ctx
, void *state
)
2253 struct si_context
*sctx
= (struct si_context
*)ctx
;
2254 struct si_pipe_shader_selector
*sel
= state
;
2256 if (sctx
->vs_shader
== sel
)
2259 if (!sel
|| !sel
->current
)
2262 sctx
->vs_shader
= sel
;
2265 static void si_bind_gs_shader(struct pipe_context
*ctx
, void *state
)
2267 struct si_context
*sctx
= (struct si_context
*)ctx
;
2268 struct si_pipe_shader_selector
*sel
= state
;
2270 if (sctx
->gs_shader
== sel
)
2273 sctx
->gs_shader
= sel
;
2276 static void si_bind_ps_shader(struct pipe_context
*ctx
, void *state
)
2278 struct si_context
*sctx
= (struct si_context
*)ctx
;
2279 struct si_pipe_shader_selector
*sel
= state
;
2281 /* skip if supplied shader is one already in use */
2282 if (sctx
->ps_shader
== sel
)
2285 /* use dummy shader if supplied shader is corrupt */
2286 if (!sel
|| !sel
->current
)
2287 sel
= sctx
->dummy_pixel_shader
;
2289 sctx
->ps_shader
= sel
;
2292 static void si_delete_shader_selector(struct pipe_context
*ctx
,
2293 struct si_pipe_shader_selector
*sel
)
2295 struct si_context
*sctx
= (struct si_context
*)ctx
;
2296 struct si_pipe_shader
*p
= sel
->current
, *c
;
2299 c
= p
->next_variant
;
2300 if (sel
->type
== PIPE_SHADER_GEOMETRY
)
2301 si_pm4_delete_state(sctx
, gs
, p
->pm4
);
2302 else if (sel
->type
== PIPE_SHADER_FRAGMENT
)
2303 si_pm4_delete_state(sctx
, ps
, p
->pm4
);
2304 else if (p
->key
.vs
.as_es
)
2305 si_pm4_delete_state(sctx
, es
, p
->pm4
);
2307 si_pm4_delete_state(sctx
, vs
, p
->pm4
);
2308 si_pipe_shader_destroy(ctx
, p
);
2317 static void si_delete_vs_shader(struct pipe_context
*ctx
, void *state
)
2319 struct si_context
*sctx
= (struct si_context
*)ctx
;
2320 struct si_pipe_shader_selector
*sel
= (struct si_pipe_shader_selector
*)state
;
2322 if (sctx
->vs_shader
== sel
) {
2323 sctx
->vs_shader
= NULL
;
2326 si_delete_shader_selector(ctx
, sel
);
2329 static void si_delete_gs_shader(struct pipe_context
*ctx
, void *state
)
2331 struct si_context
*sctx
= (struct si_context
*)ctx
;
2332 struct si_pipe_shader_selector
*sel
= (struct si_pipe_shader_selector
*)state
;
2334 if (sctx
->gs_shader
== sel
) {
2335 sctx
->gs_shader
= NULL
;
2338 si_delete_shader_selector(ctx
, sel
);
2341 static void si_delete_ps_shader(struct pipe_context
*ctx
, void *state
)
2343 struct si_context
*sctx
= (struct si_context
*)ctx
;
2344 struct si_pipe_shader_selector
*sel
= (struct si_pipe_shader_selector
*)state
;
2346 if (sctx
->ps_shader
== sel
) {
2347 sctx
->ps_shader
= NULL
;
2350 si_delete_shader_selector(ctx
, sel
);
2357 static struct pipe_sampler_view
*si_create_sampler_view(struct pipe_context
*ctx
,
2358 struct pipe_resource
*texture
,
2359 const struct pipe_sampler_view
*state
)
2361 struct si_context
*sctx
= (struct si_context
*)ctx
;
2362 struct si_pipe_sampler_view
*view
= CALLOC_STRUCT(si_pipe_sampler_view
);
2363 struct r600_texture
*tmp
= (struct r600_texture
*)texture
;
2364 const struct util_format_description
*desc
;
2365 unsigned format
, num_format
;
2367 unsigned char state_swizzle
[4], swizzle
[4];
2368 unsigned height
, depth
, width
;
2369 enum pipe_format pipe_format
= state
->format
;
2370 struct radeon_surface_level
*surflevel
;
2377 /* initialize base object */
2378 view
->base
= *state
;
2379 view
->base
.texture
= NULL
;
2380 pipe_resource_reference(&view
->base
.texture
, texture
);
2381 view
->base
.reference
.count
= 1;
2382 view
->base
.context
= ctx
;
2383 view
->resource
= &tmp
->resource
;
2385 /* Buffer resource. */
2386 if (texture
->target
== PIPE_BUFFER
) {
2389 desc
= util_format_description(state
->format
);
2390 first_non_void
= util_format_get_first_non_void_channel(state
->format
);
2391 stride
= desc
->block
.bits
/ 8;
2392 va
= tmp
->resource
.gpu_address
+ state
->u
.buf
.first_element
*stride
;
2393 format
= si_translate_buffer_dataformat(ctx
->screen
, desc
, first_non_void
);
2394 num_format
= si_translate_buffer_numformat(ctx
->screen
, desc
, first_non_void
);
2396 view
->state
[0] = va
;
2397 view
->state
[1] = S_008F04_BASE_ADDRESS_HI(va
>> 32) |
2398 S_008F04_STRIDE(stride
);
2399 view
->state
[2] = state
->u
.buf
.last_element
+ 1 - state
->u
.buf
.first_element
;
2400 view
->state
[3] = S_008F0C_DST_SEL_X(si_map_swizzle(desc
->swizzle
[0])) |
2401 S_008F0C_DST_SEL_Y(si_map_swizzle(desc
->swizzle
[1])) |
2402 S_008F0C_DST_SEL_Z(si_map_swizzle(desc
->swizzle
[2])) |
2403 S_008F0C_DST_SEL_W(si_map_swizzle(desc
->swizzle
[3])) |
2404 S_008F0C_NUM_FORMAT(num_format
) |
2405 S_008F0C_DATA_FORMAT(format
);
2407 LIST_ADDTAIL(&view
->list
, &sctx
->b
.texture_buffers
);
2411 state_swizzle
[0] = state
->swizzle_r
;
2412 state_swizzle
[1] = state
->swizzle_g
;
2413 state_swizzle
[2] = state
->swizzle_b
;
2414 state_swizzle
[3] = state
->swizzle_a
;
2416 surflevel
= tmp
->surface
.level
;
2418 /* Texturing with separate depth and stencil. */
2419 if (tmp
->is_depth
&& !tmp
->is_flushing_texture
) {
2420 switch (pipe_format
) {
2421 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT
:
2422 pipe_format
= PIPE_FORMAT_Z32_FLOAT
;
2424 case PIPE_FORMAT_X8Z24_UNORM
:
2425 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
2426 /* Z24 is always stored like this. */
2427 pipe_format
= PIPE_FORMAT_Z24X8_UNORM
;
2429 case PIPE_FORMAT_X24S8_UINT
:
2430 case PIPE_FORMAT_S8X24_UINT
:
2431 case PIPE_FORMAT_X32_S8X24_UINT
:
2432 pipe_format
= PIPE_FORMAT_S8_UINT
;
2433 surflevel
= tmp
->surface
.stencil_level
;
2439 desc
= util_format_description(pipe_format
);
2441 if (desc
->colorspace
== UTIL_FORMAT_COLORSPACE_ZS
) {
2442 const unsigned char swizzle_xxxx
[4] = {0, 0, 0, 0};
2443 const unsigned char swizzle_yyyy
[4] = {1, 1, 1, 1};
2445 switch (pipe_format
) {
2446 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
2447 case PIPE_FORMAT_X24S8_UINT
:
2448 case PIPE_FORMAT_X32_S8X24_UINT
:
2449 case PIPE_FORMAT_X8Z24_UNORM
:
2450 util_format_compose_swizzles(swizzle_yyyy
, state_swizzle
, swizzle
);
2453 util_format_compose_swizzles(swizzle_xxxx
, state_swizzle
, swizzle
);
2456 util_format_compose_swizzles(desc
->swizzle
, state_swizzle
, swizzle
);
2459 first_non_void
= util_format_get_first_non_void_channel(pipe_format
);
2461 switch (pipe_format
) {
2462 case PIPE_FORMAT_S8_UINT_Z24_UNORM
:
2463 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2466 if (first_non_void
< 0) {
2467 if (util_format_is_compressed(pipe_format
)) {
2468 switch (pipe_format
) {
2469 case PIPE_FORMAT_DXT1_SRGB
:
2470 case PIPE_FORMAT_DXT1_SRGBA
:
2471 case PIPE_FORMAT_DXT3_SRGBA
:
2472 case PIPE_FORMAT_DXT5_SRGBA
:
2473 num_format
= V_008F14_IMG_NUM_FORMAT_SRGB
;
2475 case PIPE_FORMAT_RGTC1_SNORM
:
2476 case PIPE_FORMAT_LATC1_SNORM
:
2477 case PIPE_FORMAT_RGTC2_SNORM
:
2478 case PIPE_FORMAT_LATC2_SNORM
:
2479 num_format
= V_008F14_IMG_NUM_FORMAT_SNORM
;
2482 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2485 } else if (desc
->layout
== UTIL_FORMAT_LAYOUT_SUBSAMPLED
) {
2486 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2488 num_format
= V_008F14_IMG_NUM_FORMAT_FLOAT
;
2490 } else if (desc
->colorspace
== UTIL_FORMAT_COLORSPACE_SRGB
) {
2491 num_format
= V_008F14_IMG_NUM_FORMAT_SRGB
;
2493 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2495 switch (desc
->channel
[first_non_void
].type
) {
2496 case UTIL_FORMAT_TYPE_FLOAT
:
2497 num_format
= V_008F14_IMG_NUM_FORMAT_FLOAT
;
2499 case UTIL_FORMAT_TYPE_SIGNED
:
2500 if (desc
->channel
[first_non_void
].normalized
)
2501 num_format
= V_008F14_IMG_NUM_FORMAT_SNORM
;
2502 else if (desc
->channel
[first_non_void
].pure_integer
)
2503 num_format
= V_008F14_IMG_NUM_FORMAT_SINT
;
2505 num_format
= V_008F14_IMG_NUM_FORMAT_SSCALED
;
2507 case UTIL_FORMAT_TYPE_UNSIGNED
:
2508 if (desc
->channel
[first_non_void
].normalized
)
2509 num_format
= V_008F14_IMG_NUM_FORMAT_UNORM
;
2510 else if (desc
->channel
[first_non_void
].pure_integer
)
2511 num_format
= V_008F14_IMG_NUM_FORMAT_UINT
;
2513 num_format
= V_008F14_IMG_NUM_FORMAT_USCALED
;
2518 format
= si_translate_texformat(ctx
->screen
, pipe_format
, desc
, first_non_void
);
2523 /* not supported any more */
2524 //endian = si_colorformat_endian_swap(format);
2526 width
= surflevel
[0].npix_x
;
2527 height
= surflevel
[0].npix_y
;
2528 depth
= surflevel
[0].npix_z
;
2529 pitch
= surflevel
[0].nblk_x
* util_format_get_blockwidth(pipe_format
);
2531 if (texture
->target
== PIPE_TEXTURE_1D_ARRAY
) {
2533 depth
= texture
->array_size
;
2534 } else if (texture
->target
== PIPE_TEXTURE_2D_ARRAY
) {
2535 depth
= texture
->array_size
;
2536 } else if (texture
->target
== PIPE_TEXTURE_CUBE_ARRAY
)
2537 depth
= texture
->array_size
/ 6;
2539 va
= tmp
->resource
.gpu_address
+ surflevel
[0].offset
;
2540 va
+= tmp
->mipmap_shift
* surflevel
[texture
->last_level
].slice_size
* tmp
->surface
.array_size
;
2542 view
->state
[0] = va
>> 8;
2543 view
->state
[1] = (S_008F14_BASE_ADDRESS_HI(va
>> 40) |
2544 S_008F14_DATA_FORMAT(format
) |
2545 S_008F14_NUM_FORMAT(num_format
));
2546 view
->state
[2] = (S_008F18_WIDTH(width
- 1) |
2547 S_008F18_HEIGHT(height
- 1));
2548 view
->state
[3] = (S_008F1C_DST_SEL_X(si_map_swizzle(swizzle
[0])) |
2549 S_008F1C_DST_SEL_Y(si_map_swizzle(swizzle
[1])) |
2550 S_008F1C_DST_SEL_Z(si_map_swizzle(swizzle
[2])) |
2551 S_008F1C_DST_SEL_W(si_map_swizzle(swizzle
[3])) |
2552 S_008F1C_BASE_LEVEL(texture
->nr_samples
> 1 ?
2553 0 : state
->u
.tex
.first_level
- tmp
->mipmap_shift
) |
2554 S_008F1C_LAST_LEVEL(texture
->nr_samples
> 1 ?
2555 util_logbase2(texture
->nr_samples
) :
2556 state
->u
.tex
.last_level
- tmp
->mipmap_shift
) |
2557 S_008F1C_TILING_INDEX(si_tile_mode_index(tmp
, 0, false)) |
2558 S_008F1C_POW2_PAD(texture
->last_level
> 0) |
2559 S_008F1C_TYPE(si_tex_dim(texture
->target
, texture
->nr_samples
)));
2560 view
->state
[4] = (S_008F20_DEPTH(depth
- 1) | S_008F20_PITCH(pitch
- 1));
2561 view
->state
[5] = (S_008F24_BASE_ARRAY(state
->u
.tex
.first_layer
) |
2562 S_008F24_LAST_ARRAY(state
->u
.tex
.last_layer
));
2566 /* Initialize the sampler view for FMASK. */
2567 if (tmp
->fmask
.size
) {
2568 uint64_t va
= tmp
->resource
.gpu_address
+ tmp
->fmask
.offset
;
2569 uint32_t fmask_format
;
2571 switch (texture
->nr_samples
) {
2573 fmask_format
= V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F2
;
2576 fmask_format
= V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F4
;
2579 fmask_format
= V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F8
;
2583 fmask_format
= V_008F14_IMG_DATA_FORMAT_INVALID
;
2586 view
->fmask_state
[0] = va
>> 8;
2587 view
->fmask_state
[1] = S_008F14_BASE_ADDRESS_HI(va
>> 40) |
2588 S_008F14_DATA_FORMAT(fmask_format
) |
2589 S_008F14_NUM_FORMAT(V_008F14_IMG_NUM_FORMAT_UINT
);
2590 view
->fmask_state
[2] = S_008F18_WIDTH(width
- 1) |
2591 S_008F18_HEIGHT(height
- 1);
2592 view
->fmask_state
[3] = S_008F1C_DST_SEL_X(V_008F1C_SQ_SEL_X
) |
2593 S_008F1C_DST_SEL_Y(V_008F1C_SQ_SEL_X
) |
2594 S_008F1C_DST_SEL_Z(V_008F1C_SQ_SEL_X
) |
2595 S_008F1C_DST_SEL_W(V_008F1C_SQ_SEL_X
) |
2596 S_008F1C_TILING_INDEX(tmp
->fmask
.tile_mode_index
) |
2597 S_008F1C_TYPE(si_tex_dim(texture
->target
, 0));
2598 view
->fmask_state
[4] = S_008F20_DEPTH(depth
- 1) |
2599 S_008F20_PITCH(tmp
->fmask
.pitch
- 1);
2600 view
->fmask_state
[5] = S_008F24_BASE_ARRAY(state
->u
.tex
.first_layer
) |
2601 S_008F24_LAST_ARRAY(state
->u
.tex
.last_layer
);
2602 view
->fmask_state
[6] = 0;
2603 view
->fmask_state
[7] = 0;
2609 static void si_sampler_view_destroy(struct pipe_context
*ctx
,
2610 struct pipe_sampler_view
*state
)
2612 struct si_pipe_sampler_view
*view
= (struct si_pipe_sampler_view
*)state
;
2614 if (view
->resource
->b
.b
.target
== PIPE_BUFFER
)
2615 LIST_DELINIT(&view
->list
);
2617 pipe_resource_reference(&state
->texture
, NULL
);
2621 static bool wrap_mode_uses_border_color(unsigned wrap
, bool linear_filter
)
2623 return wrap
== PIPE_TEX_WRAP_CLAMP_TO_BORDER
||
2624 wrap
== PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER
||
2626 (wrap
== PIPE_TEX_WRAP_CLAMP
||
2627 wrap
== PIPE_TEX_WRAP_MIRROR_CLAMP
));
2630 static bool sampler_state_needs_border_color(const struct pipe_sampler_state
*state
)
2632 bool linear_filter
= state
->min_img_filter
!= PIPE_TEX_FILTER_NEAREST
||
2633 state
->mag_img_filter
!= PIPE_TEX_FILTER_NEAREST
;
2635 return (state
->border_color
.ui
[0] || state
->border_color
.ui
[1] ||
2636 state
->border_color
.ui
[2] || state
->border_color
.ui
[3]) &&
2637 (wrap_mode_uses_border_color(state
->wrap_s
, linear_filter
) ||
2638 wrap_mode_uses_border_color(state
->wrap_t
, linear_filter
) ||
2639 wrap_mode_uses_border_color(state
->wrap_r
, linear_filter
));
2642 static void *si_create_sampler_state(struct pipe_context
*ctx
,
2643 const struct pipe_sampler_state
*state
)
2645 struct si_pipe_sampler_state
*rstate
= CALLOC_STRUCT(si_pipe_sampler_state
);
2646 unsigned aniso_flag_offset
= state
->max_anisotropy
> 1 ? 2 : 0;
2647 unsigned border_color_type
;
2649 if (rstate
== NULL
) {
2653 if (sampler_state_needs_border_color(state
))
2654 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER
;
2656 border_color_type
= V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK
;
2658 rstate
->val
[0] = (S_008F30_CLAMP_X(si_tex_wrap(state
->wrap_s
)) |
2659 S_008F30_CLAMP_Y(si_tex_wrap(state
->wrap_t
)) |
2660 S_008F30_CLAMP_Z(si_tex_wrap(state
->wrap_r
)) |
2661 r600_tex_aniso_filter(state
->max_anisotropy
) << 9 |
2662 S_008F30_DEPTH_COMPARE_FUNC(si_tex_compare(state
->compare_func
)) |
2663 S_008F30_FORCE_UNNORMALIZED(!state
->normalized_coords
) |
2664 S_008F30_DISABLE_CUBE_WRAP(!state
->seamless_cube_map
));
2665 rstate
->val
[1] = (S_008F34_MIN_LOD(S_FIXED(CLAMP(state
->min_lod
, 0, 15), 8)) |
2666 S_008F34_MAX_LOD(S_FIXED(CLAMP(state
->max_lod
, 0, 15), 8)));
2667 rstate
->val
[2] = (S_008F38_LOD_BIAS(S_FIXED(CLAMP(state
->lod_bias
, -16, 16), 8)) |
2668 S_008F38_XY_MAG_FILTER(si_tex_filter(state
->mag_img_filter
) | aniso_flag_offset
) |
2669 S_008F38_XY_MIN_FILTER(si_tex_filter(state
->min_img_filter
) | aniso_flag_offset
) |
2670 S_008F38_MIP_FILTER(si_tex_mipfilter(state
->min_mip_filter
)));
2671 rstate
->val
[3] = S_008F3C_BORDER_COLOR_TYPE(border_color_type
);
2673 if (border_color_type
== V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER
) {
2674 memcpy(rstate
->border_color
, state
->border_color
.ui
,
2675 sizeof(rstate
->border_color
));
2681 /* Upload border colors and update the pointers in resource descriptors.
2682 * There can only be 4096 border colors per context.
2684 * XXX: This is broken if the buffer gets reallocated.
2686 static void si_set_border_colors(struct si_context
*sctx
, unsigned count
,
2689 struct si_pipe_sampler_state
**rstates
= (struct si_pipe_sampler_state
**)states
;
2690 uint32_t *border_color_table
= NULL
;
2693 for (i
= 0; i
< count
; i
++) {
2695 G_008F3C_BORDER_COLOR_TYPE(rstates
[i
]->val
[3]) ==
2696 V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER
) {
2697 if (!sctx
->border_color_table
||
2698 ((sctx
->border_color_offset
+ count
- i
) &
2699 C_008F3C_BORDER_COLOR_PTR
)) {
2700 r600_resource_reference(&sctx
->border_color_table
, NULL
);
2701 sctx
->border_color_offset
= 0;
2703 sctx
->border_color_table
=
2704 si_resource_create_custom(&sctx
->screen
->b
.b
,
2709 if (!border_color_table
) {
2710 border_color_table
=
2711 sctx
->b
.ws
->buffer_map(sctx
->border_color_table
->cs_buf
,
2712 sctx
->b
.rings
.gfx
.cs
,
2713 PIPE_TRANSFER_WRITE
|
2714 PIPE_TRANSFER_UNSYNCHRONIZED
);
2717 for (j
= 0; j
< 4; j
++) {
2718 border_color_table
[4 * sctx
->border_color_offset
+ j
] =
2719 util_le32_to_cpu(rstates
[i
]->border_color
[j
]);
2722 rstates
[i
]->val
[3] &= C_008F3C_BORDER_COLOR_PTR
;
2723 rstates
[i
]->val
[3] |= S_008F3C_BORDER_COLOR_PTR(sctx
->border_color_offset
++);
2727 if (border_color_table
) {
2728 struct si_pm4_state
*pm4
= si_pm4_alloc_state(sctx
);
2730 uint64_t va_offset
= sctx
->border_color_table
->gpu_address
;
2732 si_pm4_set_reg(pm4
, R_028080_TA_BC_BASE_ADDR
, va_offset
>> 8);
2733 if (sctx
->b
.chip_class
>= CIK
)
2734 si_pm4_set_reg(pm4
, R_028084_TA_BC_BASE_ADDR_HI
, va_offset
>> 40);
2735 si_pm4_add_bo(pm4
, sctx
->border_color_table
, RADEON_USAGE_READ
,
2736 RADEON_PRIO_SHADER_DATA
);
2737 si_pm4_set_state(sctx
, ta_bordercolor_base
, pm4
);
2741 static void si_bind_sampler_states(struct pipe_context
*ctx
, unsigned shader
,
2742 unsigned start
, unsigned count
,
2745 struct si_context
*sctx
= (struct si_context
*)ctx
;
2747 if (!count
|| shader
>= SI_NUM_SHADERS
)
2750 si_set_border_colors(sctx
, count
, states
);
2751 si_set_sampler_descriptors(sctx
, shader
, start
, count
, states
);
2754 static void si_set_sample_mask(struct pipe_context
*ctx
, unsigned sample_mask
)
2756 struct si_context
*sctx
= (struct si_context
*)ctx
;
2757 struct si_pm4_state
*pm4
= si_pm4_alloc_state(sctx
);
2758 uint16_t mask
= sample_mask
;
2763 si_pm4_set_reg(pm4
, R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0
, mask
| (mask
<< 16));
2764 si_pm4_set_reg(pm4
, R_028C3C_PA_SC_AA_MASK_X0Y1_X1Y1
, mask
| (mask
<< 16));
2766 si_pm4_set_state(sctx
, sample_mask
, pm4
);
2769 static void si_delete_sampler_state(struct pipe_context
*ctx
, void *state
)
2775 * Vertex elements & buffers
2778 static void *si_create_vertex_elements(struct pipe_context
*ctx
,
2780 const struct pipe_vertex_element
*elements
)
2782 struct si_vertex_element
*v
= CALLOC_STRUCT(si_vertex_element
);
2785 assert(count
< PIPE_MAX_ATTRIBS
);
2790 for (i
= 0; i
< count
; ++i
) {
2791 const struct util_format_description
*desc
;
2792 unsigned data_format
, num_format
;
2795 desc
= util_format_description(elements
[i
].src_format
);
2796 first_non_void
= util_format_get_first_non_void_channel(elements
[i
].src_format
);
2797 data_format
= si_translate_buffer_dataformat(ctx
->screen
, desc
, first_non_void
);
2798 num_format
= si_translate_buffer_numformat(ctx
->screen
, desc
, first_non_void
);
2800 v
->rsrc_word3
[i
] = S_008F0C_DST_SEL_X(si_map_swizzle(desc
->swizzle
[0])) |
2801 S_008F0C_DST_SEL_Y(si_map_swizzle(desc
->swizzle
[1])) |
2802 S_008F0C_DST_SEL_Z(si_map_swizzle(desc
->swizzle
[2])) |
2803 S_008F0C_DST_SEL_W(si_map_swizzle(desc
->swizzle
[3])) |
2804 S_008F0C_NUM_FORMAT(num_format
) |
2805 S_008F0C_DATA_FORMAT(data_format
);
2806 v
->format_size
[i
] = desc
->block
.bits
/ 8;
2808 memcpy(v
->elements
, elements
, sizeof(struct pipe_vertex_element
) * count
);
2813 static void si_bind_vertex_elements(struct pipe_context
*ctx
, void *state
)
2815 struct si_context
*sctx
= (struct si_context
*)ctx
;
2816 struct si_vertex_element
*v
= (struct si_vertex_element
*)state
;
2818 sctx
->vertex_elements
= v
;
2819 sctx
->vertex_buffers_dirty
= true;
2822 static void si_delete_vertex_element(struct pipe_context
*ctx
, void *state
)
2824 struct si_context
*sctx
= (struct si_context
*)ctx
;
2826 if (sctx
->vertex_elements
== state
)
2827 sctx
->vertex_elements
= NULL
;
2831 static void si_set_vertex_buffers(struct pipe_context
*ctx
,
2832 unsigned start_slot
, unsigned count
,
2833 const struct pipe_vertex_buffer
*buffers
)
2835 struct si_context
*sctx
= (struct si_context
*)ctx
;
2836 struct pipe_vertex_buffer
*dst
= sctx
->vertex_buffer
+ start_slot
;
2839 assert(start_slot
+ count
<= Elements(sctx
->vertex_buffer
));
2842 for (i
= 0; i
< count
; i
++) {
2843 const struct pipe_vertex_buffer
*src
= buffers
+ i
;
2844 struct pipe_vertex_buffer
*dsti
= dst
+ i
;
2846 pipe_resource_reference(&dsti
->buffer
, src
->buffer
);
2847 dsti
->buffer_offset
= src
->buffer_offset
;
2848 dsti
->stride
= src
->stride
;
2851 for (i
= 0; i
< count
; i
++) {
2852 pipe_resource_reference(&dst
[i
].buffer
, NULL
);
2855 sctx
->vertex_buffers_dirty
= true;
2858 static void si_set_index_buffer(struct pipe_context
*ctx
,
2859 const struct pipe_index_buffer
*ib
)
2861 struct si_context
*sctx
= (struct si_context
*)ctx
;
2864 pipe_resource_reference(&sctx
->index_buffer
.buffer
, ib
->buffer
);
2865 memcpy(&sctx
->index_buffer
, ib
, sizeof(*ib
));
2867 pipe_resource_reference(&sctx
->index_buffer
.buffer
, NULL
);
2874 static void si_set_polygon_stipple(struct pipe_context
*ctx
,
2875 const struct pipe_poly_stipple
*state
)
2879 static void si_texture_barrier(struct pipe_context
*ctx
)
2881 struct si_context
*sctx
= (struct si_context
*)ctx
;
2883 sctx
->b
.flags
|= R600_CONTEXT_INV_TEX_CACHE
|
2884 R600_CONTEXT_FLUSH_AND_INV_CB
;
2887 static void *si_create_blend_custom(struct si_context
*sctx
, unsigned mode
)
2889 struct pipe_blend_state blend
;
2891 memset(&blend
, 0, sizeof(blend
));
2892 blend
.independent_blend_enable
= true;
2893 blend
.rt
[0].colormask
= 0xf;
2894 return si_create_blend_state_mode(&sctx
->b
.b
, &blend
, mode
);
2897 static void si_set_occlusion_query_state(struct pipe_context
*ctx
, bool enable
)
2899 /* XXX Turn this into a proper state. Right now the queries are
2900 * enabled in draw_vbo, which snoops r600_common_context to see
2901 * if any occlusion queries are active. */
2904 static void si_need_gfx_cs_space(struct pipe_context
*ctx
, unsigned num_dw
,
2905 bool include_draw_vbo
)
2907 si_need_cs_space((struct si_context
*)ctx
, num_dw
, include_draw_vbo
);
2910 void si_init_state_functions(struct si_context
*sctx
)
2914 si_init_atom(&sctx
->framebuffer
.atom
, &sctx
->atoms
.s
.framebuffer
, si_emit_framebuffer_state
, 0);
2916 sctx
->b
.b
.create_blend_state
= si_create_blend_state
;
2917 sctx
->b
.b
.bind_blend_state
= si_bind_blend_state
;
2918 sctx
->b
.b
.delete_blend_state
= si_delete_blend_state
;
2919 sctx
->b
.b
.set_blend_color
= si_set_blend_color
;
2921 sctx
->b
.b
.create_rasterizer_state
= si_create_rs_state
;
2922 sctx
->b
.b
.bind_rasterizer_state
= si_bind_rs_state
;
2923 sctx
->b
.b
.delete_rasterizer_state
= si_delete_rs_state
;
2925 sctx
->b
.b
.create_depth_stencil_alpha_state
= si_create_dsa_state
;
2926 sctx
->b
.b
.bind_depth_stencil_alpha_state
= si_bind_dsa_state
;
2927 sctx
->b
.b
.delete_depth_stencil_alpha_state
= si_delete_dsa_state
;
2929 for (i
= 0; i
< 8; i
++) {
2930 sctx
->custom_dsa_flush_depth_stencil
[i
] = si_create_db_flush_dsa(sctx
, true, true, i
);
2931 sctx
->custom_dsa_flush_depth
[i
] = si_create_db_flush_dsa(sctx
, true, false, i
);
2932 sctx
->custom_dsa_flush_stencil
[i
] = si_create_db_flush_dsa(sctx
, false, true, i
);
2934 sctx
->custom_dsa_flush_inplace
= si_create_db_flush_dsa(sctx
, false, false, 0);
2935 sctx
->custom_blend_resolve
= si_create_blend_custom(sctx
, V_028808_CB_RESOLVE
);
2936 sctx
->custom_blend_decompress
= si_create_blend_custom(sctx
, V_028808_CB_FMASK_DECOMPRESS
);
2937 sctx
->custom_blend_fastclear
= si_create_blend_custom(sctx
, V_028808_CB_ELIMINATE_FAST_CLEAR
);
2939 sctx
->b
.b
.set_clip_state
= si_set_clip_state
;
2940 sctx
->b
.b
.set_scissor_states
= si_set_scissor_states
;
2941 sctx
->b
.b
.set_viewport_states
= si_set_viewport_states
;
2942 sctx
->b
.b
.set_stencil_ref
= si_set_pipe_stencil_ref
;
2944 sctx
->b
.b
.set_framebuffer_state
= si_set_framebuffer_state
;
2945 sctx
->b
.b
.get_sample_position
= cayman_get_sample_position
;
2947 sctx
->b
.b
.create_vs_state
= si_create_vs_state
;
2948 sctx
->b
.b
.create_fs_state
= si_create_fs_state
;
2949 sctx
->b
.b
.bind_vs_state
= si_bind_vs_shader
;
2950 sctx
->b
.b
.bind_fs_state
= si_bind_ps_shader
;
2951 sctx
->b
.b
.delete_vs_state
= si_delete_vs_shader
;
2952 sctx
->b
.b
.delete_fs_state
= si_delete_ps_shader
;
2954 sctx
->b
.b
.create_gs_state
= si_create_gs_state
;
2955 sctx
->b
.b
.bind_gs_state
= si_bind_gs_shader
;
2956 sctx
->b
.b
.delete_gs_state
= si_delete_gs_shader
;
2958 sctx
->b
.b
.create_sampler_state
= si_create_sampler_state
;
2959 sctx
->b
.b
.bind_sampler_states
= si_bind_sampler_states
;
2960 sctx
->b
.b
.delete_sampler_state
= si_delete_sampler_state
;
2962 sctx
->b
.b
.create_sampler_view
= si_create_sampler_view
;
2963 sctx
->b
.b
.sampler_view_destroy
= si_sampler_view_destroy
;
2965 sctx
->b
.b
.set_sample_mask
= si_set_sample_mask
;
2967 sctx
->b
.b
.create_vertex_elements_state
= si_create_vertex_elements
;
2968 sctx
->b
.b
.bind_vertex_elements_state
= si_bind_vertex_elements
;
2969 sctx
->b
.b
.delete_vertex_elements_state
= si_delete_vertex_element
;
2970 sctx
->b
.b
.set_vertex_buffers
= si_set_vertex_buffers
;
2971 sctx
->b
.b
.set_index_buffer
= si_set_index_buffer
;
2973 sctx
->b
.b
.texture_barrier
= si_texture_barrier
;
2974 sctx
->b
.b
.set_polygon_stipple
= si_set_polygon_stipple
;
2975 sctx
->b
.b
.set_min_samples
= si_set_min_samples
;
2977 sctx
->b
.dma_copy
= si_dma_copy
;
2978 sctx
->b
.set_occlusion_query_state
= si_set_occlusion_query_state
;
2979 sctx
->b
.need_gfx_cs_space
= si_need_gfx_cs_space
;
2981 sctx
->b
.b
.draw_vbo
= si_draw_vbo
;
2984 void si_init_config(struct si_context
*sctx
)
2986 struct si_pm4_state
*pm4
= si_pm4_alloc_state(sctx
);
2991 si_cmd_context_control(pm4
);
2993 si_pm4_set_reg(pm4
, R_028A10_VGT_OUTPUT_PATH_CNTL
, 0x0);
2994 si_pm4_set_reg(pm4
, R_028A14_VGT_HOS_CNTL
, 0x0);
2995 si_pm4_set_reg(pm4
, R_028A18_VGT_HOS_MAX_TESS_LEVEL
, 0x0);
2996 si_pm4_set_reg(pm4
, R_028A1C_VGT_HOS_MIN_TESS_LEVEL
, 0x0);
2997 si_pm4_set_reg(pm4
, R_028A20_VGT_HOS_REUSE_DEPTH
, 0x0);
2998 si_pm4_set_reg(pm4
, R_028A24_VGT_GROUP_PRIM_TYPE
, 0x0);
2999 si_pm4_set_reg(pm4
, R_028A28_VGT_GROUP_FIRST_DECR
, 0x0);
3000 si_pm4_set_reg(pm4
, R_028A2C_VGT_GROUP_DECR
, 0x0);
3001 si_pm4_set_reg(pm4
, R_028A30_VGT_GROUP_VECT_0_CNTL
, 0x0);
3002 si_pm4_set_reg(pm4
, R_028A34_VGT_GROUP_VECT_1_CNTL
, 0x0);
3003 si_pm4_set_reg(pm4
, R_028A38_VGT_GROUP_VECT_0_FMT_CNTL
, 0x0);
3004 si_pm4_set_reg(pm4
, R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL
, 0x0);
3006 /* FIXME calculate these values somehow ??? */
3007 si_pm4_set_reg(pm4
, R_028A54_VGT_GS_PER_ES
, 0x80);
3008 si_pm4_set_reg(pm4
, R_028A58_VGT_ES_PER_GS
, 0x40);
3009 si_pm4_set_reg(pm4
, R_028A5C_VGT_GS_PER_VS
, 0x2);
3011 si_pm4_set_reg(pm4
, R_028A84_VGT_PRIMITIVEID_EN
, 0x0);
3012 si_pm4_set_reg(pm4
, R_028A8C_VGT_PRIMITIVEID_RESET
, 0x0);
3013 si_pm4_set_reg(pm4
, R_028AB8_VGT_VTX_CNT_EN
, 0);
3014 si_pm4_set_reg(pm4
, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET
, 0);
3016 si_pm4_set_reg(pm4
, R_028B60_VGT_GS_VERT_ITEMSIZE_1
, 0);
3017 si_pm4_set_reg(pm4
, R_028B64_VGT_GS_VERT_ITEMSIZE_2
, 0);
3018 si_pm4_set_reg(pm4
, R_028B68_VGT_GS_VERT_ITEMSIZE_3
, 0);
3019 si_pm4_set_reg(pm4
, R_028B90_VGT_GS_INSTANCE_CNT
, 0);
3021 si_pm4_set_reg(pm4
, R_028B98_VGT_STRMOUT_BUFFER_CONFIG
, 0x0);
3022 if (sctx
->b
.chip_class
== SI
) {
3023 si_pm4_set_reg(pm4
, R_028AA8_IA_MULTI_VGT_PARAM
,
3024 S_028AA8_SWITCH_ON_EOP(1) |
3025 S_028AA8_PARTIAL_VS_WAVE_ON(1) |
3026 S_028AA8_PRIMGROUP_SIZE(63));
3028 si_pm4_set_reg(pm4
, R_028AB4_VGT_REUSE_OFF
, 0x00000000);
3029 si_pm4_set_reg(pm4
, R_028AB8_VGT_VTX_CNT_EN
, 0x0);
3030 if (sctx
->b
.chip_class
< CIK
)
3031 si_pm4_set_reg(pm4
, R_008A14_PA_CL_ENHANCE
, S_008A14_NUM_CLIP_SEQ(3) |
3032 S_008A14_CLIP_VTX_REORDER_ENA(1));
3034 si_pm4_set_reg(pm4
, R_028BD4_PA_SC_CENTROID_PRIORITY_0
, 0x76543210);
3035 si_pm4_set_reg(pm4
, R_028BD8_PA_SC_CENTROID_PRIORITY_1
, 0xfedcba98);
3037 si_pm4_set_reg(pm4
, R_02882C_PA_SU_PRIM_FILTER_CNTL
, 0);
3039 if (sctx
->b
.chip_class
>= CIK
) {
3040 switch (sctx
->screen
->b
.family
) {
3042 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x16000012);
3043 si_pm4_set_reg(pm4
, R_028354_PA_SC_RASTER_CONFIG_1
, 0x00000000);
3046 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x3a00161a);
3047 si_pm4_set_reg(pm4
, R_028354_PA_SC_RASTER_CONFIG_1
, 0x0000002e);
3056 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x00000000);
3057 si_pm4_set_reg(pm4
, R_028354_PA_SC_RASTER_CONFIG_1
, 0x00000000);
3061 switch (sctx
->screen
->b
.family
) {
3064 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x2a00126a);
3067 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x0000124a);
3070 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x00000082);
3073 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x00000000);
3076 si_pm4_set_reg(pm4
, R_028350_PA_SC_RASTER_CONFIG
, 0x00000000);
3081 si_pm4_set_reg(pm4
, R_028204_PA_SC_WINDOW_SCISSOR_TL
, S_028204_WINDOW_OFFSET_DISABLE(1));
3082 si_pm4_set_reg(pm4
, R_028240_PA_SC_GENERIC_SCISSOR_TL
, S_028240_WINDOW_OFFSET_DISABLE(1));
3083 si_pm4_set_reg(pm4
, R_028244_PA_SC_GENERIC_SCISSOR_BR
,
3084 S_028244_BR_X(16384) | S_028244_BR_Y(16384));
3085 si_pm4_set_reg(pm4
, R_028030_PA_SC_SCREEN_SCISSOR_TL
, 0);
3086 si_pm4_set_reg(pm4
, R_028034_PA_SC_SCREEN_SCISSOR_BR
,
3087 S_028034_BR_X(16384) | S_028034_BR_Y(16384));
3089 si_pm4_set_reg(pm4
, R_02820C_PA_SC_CLIPRECT_RULE
, 0xFFFF);
3090 si_pm4_set_reg(pm4
, R_028230_PA_SC_EDGERULE
, 0xAAAAAAAA);
3091 si_pm4_set_reg(pm4
, R_0282D0_PA_SC_VPORT_ZMIN_0
, 0x00000000);
3092 si_pm4_set_reg(pm4
, R_0282D4_PA_SC_VPORT_ZMAX_0
, 0x3F800000);
3093 si_pm4_set_reg(pm4
, R_028818_PA_CL_VTE_CNTL
, 0x0000043F);
3094 si_pm4_set_reg(pm4
, R_028820_PA_CL_NANINF_CNTL
, 0x00000000);
3095 si_pm4_set_reg(pm4
, R_028BE8_PA_CL_GB_VERT_CLIP_ADJ
, 0x3F800000);
3096 si_pm4_set_reg(pm4
, R_028BEC_PA_CL_GB_VERT_DISC_ADJ
, 0x3F800000);
3097 si_pm4_set_reg(pm4
, R_028BF0_PA_CL_GB_HORZ_CLIP_ADJ
, 0x3F800000);
3098 si_pm4_set_reg(pm4
, R_028BF4_PA_CL_GB_HORZ_DISC_ADJ
, 0x3F800000);
3099 si_pm4_set_reg(pm4
, R_028020_DB_DEPTH_BOUNDS_MIN
, 0x00000000);
3100 si_pm4_set_reg(pm4
, R_028024_DB_DEPTH_BOUNDS_MAX
, 0x00000000);
3101 si_pm4_set_reg(pm4
, R_028028_DB_STENCIL_CLEAR
, 0x00000000);
3102 si_pm4_set_reg(pm4
, R_02802C_DB_DEPTH_CLEAR
, 0x3F800000);
3103 si_pm4_set_reg(pm4
, R_028AC0_DB_SRESULTS_COMPARE_STATE0
, 0x0);
3104 si_pm4_set_reg(pm4
, R_028AC4_DB_SRESULTS_COMPARE_STATE1
, 0x0);
3105 si_pm4_set_reg(pm4
, R_028AC8_DB_PRELOAD_CONTROL
, 0x0);
3106 si_pm4_set_reg(pm4
, R_02800C_DB_RENDER_OVERRIDE
,
3107 S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE
) |
3108 S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE
));
3109 si_pm4_set_reg(pm4
, R_028400_VGT_MAX_VTX_INDX
, ~0);
3110 si_pm4_set_reg(pm4
, R_028404_VGT_MIN_VTX_INDX
, 0);
3111 si_pm4_set_reg(pm4
, R_028408_VGT_INDX_OFFSET
, 0);
3113 if (sctx
->b
.chip_class
>= CIK
) {
3114 si_pm4_set_reg(pm4
, R_00B118_SPI_SHADER_PGM_RSRC3_VS
, S_00B118_CU_EN(0xffff));
3115 si_pm4_set_reg(pm4
, R_00B11C_SPI_SHADER_LATE_ALLOC_VS
, S_00B11C_LIMIT(0));
3116 si_pm4_set_reg(pm4
, R_00B01C_SPI_SHADER_PGM_RSRC3_PS
, S_00B01C_CU_EN(0xffff));
3119 si_pm4_set_state(sctx
, init
, pm4
);