gallium: add storage_sample_count parameter into is_format_supported
[mesa.git] / src / gallium / drivers / radeonsi / si_state.c
1 /*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #include "si_build_pm4.h"
26 #include "gfx9d.h"
27 #include "si_query.h"
28
29 #include "util/u_dual_blend.h"
30 #include "util/u_format.h"
31 #include "util/u_format_s3tc.h"
32 #include "util/u_memory.h"
33 #include "util/u_resource.h"
34 #include "util/u_upload_mgr.h"
35
36 static unsigned si_map_swizzle(unsigned swizzle)
37 {
38 switch (swizzle) {
39 case PIPE_SWIZZLE_Y:
40 return V_008F0C_SQ_SEL_Y;
41 case PIPE_SWIZZLE_Z:
42 return V_008F0C_SQ_SEL_Z;
43 case PIPE_SWIZZLE_W:
44 return V_008F0C_SQ_SEL_W;
45 case PIPE_SWIZZLE_0:
46 return V_008F0C_SQ_SEL_0;
47 case PIPE_SWIZZLE_1:
48 return V_008F0C_SQ_SEL_1;
49 default: /* PIPE_SWIZZLE_X */
50 return V_008F0C_SQ_SEL_X;
51 }
52 }
53
54 /* 12.4 fixed-point */
55 static unsigned si_pack_float_12p4(float x)
56 {
57 return x <= 0 ? 0 :
58 x >= 4096 ? 0xffff : x * 16;
59 }
60
61 /*
62 * Inferred framebuffer and blender state.
63 *
64 * CB_TARGET_MASK is emitted here to avoid a hang with dual source blending
65 * if there is not enough PS outputs.
66 */
67 static void si_emit_cb_render_state(struct si_context *sctx)
68 {
69 struct radeon_cmdbuf *cs = sctx->gfx_cs;
70 struct si_state_blend *blend = sctx->queued.named.blend;
71 /* CB_COLORn_INFO.FORMAT=INVALID should disable unbound colorbuffers,
72 * but you never know. */
73 uint32_t cb_target_mask = sctx->framebuffer.colorbuf_enabled_4bit;
74 unsigned i;
75
76 if (blend)
77 cb_target_mask &= blend->cb_target_mask;
78
79 /* Avoid a hang that happens when dual source blending is enabled
80 * but there is not enough color outputs. This is undefined behavior,
81 * so disable color writes completely.
82 *
83 * Reproducible with Unigine Heaven 4.0 and drirc missing.
84 */
85 if (blend && blend->dual_src_blend &&
86 sctx->ps_shader.cso &&
87 (sctx->ps_shader.cso->info.colors_written & 0x3) != 0x3)
88 cb_target_mask = 0;
89
90 radeon_opt_set_context_reg(sctx, R_028238_CB_TARGET_MASK,
91 SI_TRACKED_CB_TARGET_MASK, cb_target_mask);
92
93 /* GFX9: Flush DFSM when CB_TARGET_MASK changes.
94 * I think we don't have to do anything between IBs.
95 */
96 if (sctx->screen->dfsm_allowed &&
97 sctx->last_cb_target_mask != cb_target_mask) {
98 sctx->last_cb_target_mask = cb_target_mask;
99
100 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
101 radeon_emit(cs, EVENT_TYPE(V_028A90_FLUSH_DFSM) | EVENT_INDEX(0));
102 }
103
104 if (sctx->chip_class >= VI) {
105 /* DCC MSAA workaround for blending.
106 * Alternatively, we can set CB_COLORi_DCC_CONTROL.OVERWRITE_-
107 * COMBINER_DISABLE, but that would be more complicated.
108 */
109 bool oc_disable = (sctx->chip_class == VI ||
110 sctx->chip_class == GFX9) &&
111 blend &&
112 blend->blend_enable_4bit & cb_target_mask &&
113 sctx->framebuffer.nr_samples >= 2;
114
115 radeon_opt_set_context_reg(
116 sctx, R_028424_CB_DCC_CONTROL,
117 SI_TRACKED_CB_DCC_CONTROL,
118 S_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE(1) |
119 S_028424_OVERWRITE_COMBINER_WATERMARK(4) |
120 S_028424_OVERWRITE_COMBINER_DISABLE(oc_disable));
121 }
122
123 /* RB+ register settings. */
124 if (sctx->screen->rbplus_allowed) {
125 unsigned spi_shader_col_format =
126 sctx->ps_shader.cso ?
127 sctx->ps_shader.current->key.part.ps.epilog.spi_shader_col_format : 0;
128 unsigned sx_ps_downconvert = 0;
129 unsigned sx_blend_opt_epsilon = 0;
130 unsigned sx_blend_opt_control = 0;
131
132 for (i = 0; i < sctx->framebuffer.state.nr_cbufs; i++) {
133 struct si_surface *surf =
134 (struct si_surface*)sctx->framebuffer.state.cbufs[i];
135 unsigned format, swap, spi_format, colormask;
136 bool has_alpha, has_rgb;
137
138 if (!surf)
139 continue;
140
141 format = G_028C70_FORMAT(surf->cb_color_info);
142 swap = G_028C70_COMP_SWAP(surf->cb_color_info);
143 spi_format = (spi_shader_col_format >> (i * 4)) & 0xf;
144 colormask = (cb_target_mask >> (i * 4)) & 0xf;
145
146 /* Set if RGB and A are present. */
147 has_alpha = !G_028C74_FORCE_DST_ALPHA_1(surf->cb_color_attrib);
148
149 if (format == V_028C70_COLOR_8 ||
150 format == V_028C70_COLOR_16 ||
151 format == V_028C70_COLOR_32)
152 has_rgb = !has_alpha;
153 else
154 has_rgb = true;
155
156 /* Check the colormask and export format. */
157 if (!(colormask & (PIPE_MASK_RGBA & ~PIPE_MASK_A)))
158 has_rgb = false;
159 if (!(colormask & PIPE_MASK_A))
160 has_alpha = false;
161
162 if (spi_format == V_028714_SPI_SHADER_ZERO) {
163 has_rgb = false;
164 has_alpha = false;
165 }
166
167 /* Disable value checking for disabled channels. */
168 if (!has_rgb)
169 sx_blend_opt_control |= S_02875C_MRT0_COLOR_OPT_DISABLE(1) << (i * 4);
170 if (!has_alpha)
171 sx_blend_opt_control |= S_02875C_MRT0_ALPHA_OPT_DISABLE(1) << (i * 4);
172
173 /* Enable down-conversion for 32bpp and smaller formats. */
174 switch (format) {
175 case V_028C70_COLOR_8:
176 case V_028C70_COLOR_8_8:
177 case V_028C70_COLOR_8_8_8_8:
178 /* For 1 and 2-channel formats, use the superset thereof. */
179 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR ||
180 spi_format == V_028714_SPI_SHADER_UINT16_ABGR ||
181 spi_format == V_028714_SPI_SHADER_SINT16_ABGR) {
182 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_8_8_8_8 << (i * 4);
183 sx_blend_opt_epsilon |= V_028758_8BIT_FORMAT << (i * 4);
184 }
185 break;
186
187 case V_028C70_COLOR_5_6_5:
188 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
189 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_5_6_5 << (i * 4);
190 sx_blend_opt_epsilon |= V_028758_6BIT_FORMAT << (i * 4);
191 }
192 break;
193
194 case V_028C70_COLOR_1_5_5_5:
195 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
196 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_1_5_5_5 << (i * 4);
197 sx_blend_opt_epsilon |= V_028758_5BIT_FORMAT << (i * 4);
198 }
199 break;
200
201 case V_028C70_COLOR_4_4_4_4:
202 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
203 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_4_4_4_4 << (i * 4);
204 sx_blend_opt_epsilon |= V_028758_4BIT_FORMAT << (i * 4);
205 }
206 break;
207
208 case V_028C70_COLOR_32:
209 if (swap == V_028C70_SWAP_STD &&
210 spi_format == V_028714_SPI_SHADER_32_R)
211 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_32_R << (i * 4);
212 else if (swap == V_028C70_SWAP_ALT_REV &&
213 spi_format == V_028714_SPI_SHADER_32_AR)
214 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_32_A << (i * 4);
215 break;
216
217 case V_028C70_COLOR_16:
218 case V_028C70_COLOR_16_16:
219 /* For 1-channel formats, use the superset thereof. */
220 if (spi_format == V_028714_SPI_SHADER_UNORM16_ABGR ||
221 spi_format == V_028714_SPI_SHADER_SNORM16_ABGR ||
222 spi_format == V_028714_SPI_SHADER_UINT16_ABGR ||
223 spi_format == V_028714_SPI_SHADER_SINT16_ABGR) {
224 if (swap == V_028C70_SWAP_STD ||
225 swap == V_028C70_SWAP_STD_REV)
226 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_16_16_GR << (i * 4);
227 else
228 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_16_16_AR << (i * 4);
229 }
230 break;
231
232 case V_028C70_COLOR_10_11_11:
233 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
234 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_10_11_11 << (i * 4);
235 sx_blend_opt_epsilon |= V_028758_11BIT_FORMAT << (i * 4);
236 }
237 break;
238
239 case V_028C70_COLOR_2_10_10_10:
240 if (spi_format == V_028714_SPI_SHADER_FP16_ABGR) {
241 sx_ps_downconvert |= V_028754_SX_RT_EXPORT_2_10_10_10 << (i * 4);
242 sx_blend_opt_epsilon |= V_028758_10BIT_FORMAT << (i * 4);
243 }
244 break;
245 }
246 }
247
248 /* SX_PS_DOWNCONVERT, SX_BLEND_OPT_EPSILON, SX_BLEND_OPT_CONTROL */
249 radeon_opt_set_context_reg3(sctx, R_028754_SX_PS_DOWNCONVERT,
250 SI_TRACKED_SX_PS_DOWNCONVERT,
251 sx_ps_downconvert, sx_blend_opt_epsilon,
252 sx_blend_opt_control);
253 }
254 }
255
256 /*
257 * Blender functions
258 */
259
260 static uint32_t si_translate_blend_function(int blend_func)
261 {
262 switch (blend_func) {
263 case PIPE_BLEND_ADD:
264 return V_028780_COMB_DST_PLUS_SRC;
265 case PIPE_BLEND_SUBTRACT:
266 return V_028780_COMB_SRC_MINUS_DST;
267 case PIPE_BLEND_REVERSE_SUBTRACT:
268 return V_028780_COMB_DST_MINUS_SRC;
269 case PIPE_BLEND_MIN:
270 return V_028780_COMB_MIN_DST_SRC;
271 case PIPE_BLEND_MAX:
272 return V_028780_COMB_MAX_DST_SRC;
273 default:
274 PRINT_ERR("Unknown blend function %d\n", blend_func);
275 assert(0);
276 break;
277 }
278 return 0;
279 }
280
281 static uint32_t si_translate_blend_factor(int blend_fact)
282 {
283 switch (blend_fact) {
284 case PIPE_BLENDFACTOR_ONE:
285 return V_028780_BLEND_ONE;
286 case PIPE_BLENDFACTOR_SRC_COLOR:
287 return V_028780_BLEND_SRC_COLOR;
288 case PIPE_BLENDFACTOR_SRC_ALPHA:
289 return V_028780_BLEND_SRC_ALPHA;
290 case PIPE_BLENDFACTOR_DST_ALPHA:
291 return V_028780_BLEND_DST_ALPHA;
292 case PIPE_BLENDFACTOR_DST_COLOR:
293 return V_028780_BLEND_DST_COLOR;
294 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
295 return V_028780_BLEND_SRC_ALPHA_SATURATE;
296 case PIPE_BLENDFACTOR_CONST_COLOR:
297 return V_028780_BLEND_CONSTANT_COLOR;
298 case PIPE_BLENDFACTOR_CONST_ALPHA:
299 return V_028780_BLEND_CONSTANT_ALPHA;
300 case PIPE_BLENDFACTOR_ZERO:
301 return V_028780_BLEND_ZERO;
302 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
303 return V_028780_BLEND_ONE_MINUS_SRC_COLOR;
304 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
305 return V_028780_BLEND_ONE_MINUS_SRC_ALPHA;
306 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
307 return V_028780_BLEND_ONE_MINUS_DST_ALPHA;
308 case PIPE_BLENDFACTOR_INV_DST_COLOR:
309 return V_028780_BLEND_ONE_MINUS_DST_COLOR;
310 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
311 return V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR;
312 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
313 return V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA;
314 case PIPE_BLENDFACTOR_SRC1_COLOR:
315 return V_028780_BLEND_SRC1_COLOR;
316 case PIPE_BLENDFACTOR_SRC1_ALPHA:
317 return V_028780_BLEND_SRC1_ALPHA;
318 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
319 return V_028780_BLEND_INV_SRC1_COLOR;
320 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
321 return V_028780_BLEND_INV_SRC1_ALPHA;
322 default:
323 PRINT_ERR("Bad blend factor %d not supported!\n", blend_fact);
324 assert(0);
325 break;
326 }
327 return 0;
328 }
329
330 static uint32_t si_translate_blend_opt_function(int blend_func)
331 {
332 switch (blend_func) {
333 case PIPE_BLEND_ADD:
334 return V_028760_OPT_COMB_ADD;
335 case PIPE_BLEND_SUBTRACT:
336 return V_028760_OPT_COMB_SUBTRACT;
337 case PIPE_BLEND_REVERSE_SUBTRACT:
338 return V_028760_OPT_COMB_REVSUBTRACT;
339 case PIPE_BLEND_MIN:
340 return V_028760_OPT_COMB_MIN;
341 case PIPE_BLEND_MAX:
342 return V_028760_OPT_COMB_MAX;
343 default:
344 return V_028760_OPT_COMB_BLEND_DISABLED;
345 }
346 }
347
348 static uint32_t si_translate_blend_opt_factor(int blend_fact, bool is_alpha)
349 {
350 switch (blend_fact) {
351 case PIPE_BLENDFACTOR_ZERO:
352 return V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_ALL;
353 case PIPE_BLENDFACTOR_ONE:
354 return V_028760_BLEND_OPT_PRESERVE_ALL_IGNORE_NONE;
355 case PIPE_BLENDFACTOR_SRC_COLOR:
356 return is_alpha ? V_028760_BLEND_OPT_PRESERVE_A1_IGNORE_A0
357 : V_028760_BLEND_OPT_PRESERVE_C1_IGNORE_C0;
358 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
359 return is_alpha ? V_028760_BLEND_OPT_PRESERVE_A0_IGNORE_A1
360 : V_028760_BLEND_OPT_PRESERVE_C0_IGNORE_C1;
361 case PIPE_BLENDFACTOR_SRC_ALPHA:
362 return V_028760_BLEND_OPT_PRESERVE_A1_IGNORE_A0;
363 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
364 return V_028760_BLEND_OPT_PRESERVE_A0_IGNORE_A1;
365 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
366 return is_alpha ? V_028760_BLEND_OPT_PRESERVE_ALL_IGNORE_NONE
367 : V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_A0;
368 default:
369 return V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE;
370 }
371 }
372
373 static void si_blend_check_commutativity(struct si_screen *sscreen,
374 struct si_state_blend *blend,
375 enum pipe_blend_func func,
376 enum pipe_blendfactor src,
377 enum pipe_blendfactor dst,
378 unsigned chanmask)
379 {
380 /* Src factor is allowed when it does not depend on Dst */
381 static const uint32_t src_allowed =
382 (1u << PIPE_BLENDFACTOR_ONE) |
383 (1u << PIPE_BLENDFACTOR_SRC_COLOR) |
384 (1u << PIPE_BLENDFACTOR_SRC_ALPHA) |
385 (1u << PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE) |
386 (1u << PIPE_BLENDFACTOR_CONST_COLOR) |
387 (1u << PIPE_BLENDFACTOR_CONST_ALPHA) |
388 (1u << PIPE_BLENDFACTOR_SRC1_COLOR) |
389 (1u << PIPE_BLENDFACTOR_SRC1_ALPHA) |
390 (1u << PIPE_BLENDFACTOR_ZERO) |
391 (1u << PIPE_BLENDFACTOR_INV_SRC_COLOR) |
392 (1u << PIPE_BLENDFACTOR_INV_SRC_ALPHA) |
393 (1u << PIPE_BLENDFACTOR_INV_CONST_COLOR) |
394 (1u << PIPE_BLENDFACTOR_INV_CONST_ALPHA) |
395 (1u << PIPE_BLENDFACTOR_INV_SRC1_COLOR) |
396 (1u << PIPE_BLENDFACTOR_INV_SRC1_ALPHA);
397
398 if (dst == PIPE_BLENDFACTOR_ONE &&
399 (src_allowed & (1u << src))) {
400 /* Addition is commutative, but floating point addition isn't
401 * associative: subtle changes can be introduced via different
402 * rounding.
403 *
404 * Out-of-order is also non-deterministic, which means that
405 * this breaks OpenGL invariance requirements. So only enable
406 * out-of-order additive blending if explicitly allowed by a
407 * setting.
408 */
409 if (func == PIPE_BLEND_MAX || func == PIPE_BLEND_MIN ||
410 (func == PIPE_BLEND_ADD && sscreen->commutative_blend_add))
411 blend->commutative_4bit |= chanmask;
412 }
413 }
414
415 /**
416 * Get rid of DST in the blend factors by commuting the operands:
417 * func(src * DST, dst * 0) ---> func(src * 0, dst * SRC)
418 */
419 static void si_blend_remove_dst(unsigned *func, unsigned *src_factor,
420 unsigned *dst_factor, unsigned expected_dst,
421 unsigned replacement_src)
422 {
423 if (*src_factor == expected_dst &&
424 *dst_factor == PIPE_BLENDFACTOR_ZERO) {
425 *src_factor = PIPE_BLENDFACTOR_ZERO;
426 *dst_factor = replacement_src;
427
428 /* Commuting the operands requires reversing subtractions. */
429 if (*func == PIPE_BLEND_SUBTRACT)
430 *func = PIPE_BLEND_REVERSE_SUBTRACT;
431 else if (*func == PIPE_BLEND_REVERSE_SUBTRACT)
432 *func = PIPE_BLEND_SUBTRACT;
433 }
434 }
435
436 static bool si_blend_factor_uses_dst(unsigned factor)
437 {
438 return factor == PIPE_BLENDFACTOR_DST_COLOR ||
439 factor == PIPE_BLENDFACTOR_DST_ALPHA ||
440 factor == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE ||
441 factor == PIPE_BLENDFACTOR_INV_DST_ALPHA ||
442 factor == PIPE_BLENDFACTOR_INV_DST_COLOR;
443 }
444
445 static void *si_create_blend_state_mode(struct pipe_context *ctx,
446 const struct pipe_blend_state *state,
447 unsigned mode)
448 {
449 struct si_context *sctx = (struct si_context*)ctx;
450 struct si_state_blend *blend = CALLOC_STRUCT(si_state_blend);
451 struct si_pm4_state *pm4 = &blend->pm4;
452 uint32_t sx_mrt_blend_opt[8] = {0};
453 uint32_t color_control = 0;
454
455 if (!blend)
456 return NULL;
457
458 blend->alpha_to_coverage = state->alpha_to_coverage;
459 blend->alpha_to_one = state->alpha_to_one;
460 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
461 blend->logicop_enable = state->logicop_enable;
462
463 if (state->logicop_enable) {
464 color_control |= S_028808_ROP3(state->logicop_func | (state->logicop_func << 4));
465 } else {
466 color_control |= S_028808_ROP3(0xcc);
467 }
468
469 si_pm4_set_reg(pm4, R_028B70_DB_ALPHA_TO_MASK,
470 S_028B70_ALPHA_TO_MASK_ENABLE(state->alpha_to_coverage) |
471 S_028B70_ALPHA_TO_MASK_OFFSET0(2) |
472 S_028B70_ALPHA_TO_MASK_OFFSET1(2) |
473 S_028B70_ALPHA_TO_MASK_OFFSET2(2) |
474 S_028B70_ALPHA_TO_MASK_OFFSET3(2));
475
476 if (state->alpha_to_coverage)
477 blend->need_src_alpha_4bit |= 0xf;
478
479 blend->cb_target_mask = 0;
480 blend->cb_target_enabled_4bit = 0;
481
482 for (int i = 0; i < 8; i++) {
483 /* state->rt entries > 0 only written if independent blending */
484 const int j = state->independent_blend_enable ? i : 0;
485
486 unsigned eqRGB = state->rt[j].rgb_func;
487 unsigned srcRGB = state->rt[j].rgb_src_factor;
488 unsigned dstRGB = state->rt[j].rgb_dst_factor;
489 unsigned eqA = state->rt[j].alpha_func;
490 unsigned srcA = state->rt[j].alpha_src_factor;
491 unsigned dstA = state->rt[j].alpha_dst_factor;
492
493 unsigned srcRGB_opt, dstRGB_opt, srcA_opt, dstA_opt;
494 unsigned blend_cntl = 0;
495
496 sx_mrt_blend_opt[i] =
497 S_028760_COLOR_COMB_FCN(V_028760_OPT_COMB_BLEND_DISABLED) |
498 S_028760_ALPHA_COMB_FCN(V_028760_OPT_COMB_BLEND_DISABLED);
499
500 /* Only set dual source blending for MRT0 to avoid a hang. */
501 if (i >= 1 && blend->dual_src_blend) {
502 /* Vulkan does this for dual source blending. */
503 if (i == 1)
504 blend_cntl |= S_028780_ENABLE(1);
505
506 si_pm4_set_reg(pm4, R_028780_CB_BLEND0_CONTROL + i * 4, blend_cntl);
507 continue;
508 }
509
510 /* Only addition and subtraction equations are supported with
511 * dual source blending.
512 */
513 if (blend->dual_src_blend &&
514 (eqRGB == PIPE_BLEND_MIN || eqRGB == PIPE_BLEND_MAX ||
515 eqA == PIPE_BLEND_MIN || eqA == PIPE_BLEND_MAX)) {
516 assert(!"Unsupported equation for dual source blending");
517 si_pm4_set_reg(pm4, R_028780_CB_BLEND0_CONTROL + i * 4, blend_cntl);
518 continue;
519 }
520
521 /* cb_render_state will disable unused ones */
522 blend->cb_target_mask |= (unsigned)state->rt[j].colormask << (4 * i);
523 if (state->rt[j].colormask)
524 blend->cb_target_enabled_4bit |= 0xf << (4 * i);
525
526 if (!state->rt[j].colormask || !state->rt[j].blend_enable) {
527 si_pm4_set_reg(pm4, R_028780_CB_BLEND0_CONTROL + i * 4, blend_cntl);
528 continue;
529 }
530
531 si_blend_check_commutativity(sctx->screen, blend,
532 eqRGB, srcRGB, dstRGB, 0x7 << (4 * i));
533 si_blend_check_commutativity(sctx->screen, blend,
534 eqA, srcA, dstA, 0x8 << (4 * i));
535
536 /* Blending optimizations for RB+.
537 * These transformations don't change the behavior.
538 *
539 * First, get rid of DST in the blend factors:
540 * func(src * DST, dst * 0) ---> func(src * 0, dst * SRC)
541 */
542 si_blend_remove_dst(&eqRGB, &srcRGB, &dstRGB,
543 PIPE_BLENDFACTOR_DST_COLOR,
544 PIPE_BLENDFACTOR_SRC_COLOR);
545 si_blend_remove_dst(&eqA, &srcA, &dstA,
546 PIPE_BLENDFACTOR_DST_COLOR,
547 PIPE_BLENDFACTOR_SRC_COLOR);
548 si_blend_remove_dst(&eqA, &srcA, &dstA,
549 PIPE_BLENDFACTOR_DST_ALPHA,
550 PIPE_BLENDFACTOR_SRC_ALPHA);
551
552 /* Look up the ideal settings from tables. */
553 srcRGB_opt = si_translate_blend_opt_factor(srcRGB, false);
554 dstRGB_opt = si_translate_blend_opt_factor(dstRGB, false);
555 srcA_opt = si_translate_blend_opt_factor(srcA, true);
556 dstA_opt = si_translate_blend_opt_factor(dstA, true);
557
558 /* Handle interdependencies. */
559 if (si_blend_factor_uses_dst(srcRGB))
560 dstRGB_opt = V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE;
561 if (si_blend_factor_uses_dst(srcA))
562 dstA_opt = V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_NONE;
563
564 if (srcRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE &&
565 (dstRGB == PIPE_BLENDFACTOR_ZERO ||
566 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA ||
567 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE))
568 dstRGB_opt = V_028760_BLEND_OPT_PRESERVE_NONE_IGNORE_A0;
569
570 /* Set the final value. */
571 sx_mrt_blend_opt[i] =
572 S_028760_COLOR_SRC_OPT(srcRGB_opt) |
573 S_028760_COLOR_DST_OPT(dstRGB_opt) |
574 S_028760_COLOR_COMB_FCN(si_translate_blend_opt_function(eqRGB)) |
575 S_028760_ALPHA_SRC_OPT(srcA_opt) |
576 S_028760_ALPHA_DST_OPT(dstA_opt) |
577 S_028760_ALPHA_COMB_FCN(si_translate_blend_opt_function(eqA));
578
579 /* Set blend state. */
580 blend_cntl |= S_028780_ENABLE(1);
581 blend_cntl |= S_028780_COLOR_COMB_FCN(si_translate_blend_function(eqRGB));
582 blend_cntl |= S_028780_COLOR_SRCBLEND(si_translate_blend_factor(srcRGB));
583 blend_cntl |= S_028780_COLOR_DESTBLEND(si_translate_blend_factor(dstRGB));
584
585 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
586 blend_cntl |= S_028780_SEPARATE_ALPHA_BLEND(1);
587 blend_cntl |= S_028780_ALPHA_COMB_FCN(si_translate_blend_function(eqA));
588 blend_cntl |= S_028780_ALPHA_SRCBLEND(si_translate_blend_factor(srcA));
589 blend_cntl |= S_028780_ALPHA_DESTBLEND(si_translate_blend_factor(dstA));
590 }
591 si_pm4_set_reg(pm4, R_028780_CB_BLEND0_CONTROL + i * 4, blend_cntl);
592
593 blend->blend_enable_4bit |= 0xfu << (i * 4);
594
595 /* This is only important for formats without alpha. */
596 if (srcRGB == PIPE_BLENDFACTOR_SRC_ALPHA ||
597 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA ||
598 srcRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE ||
599 dstRGB == PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE ||
600 srcRGB == PIPE_BLENDFACTOR_INV_SRC_ALPHA ||
601 dstRGB == PIPE_BLENDFACTOR_INV_SRC_ALPHA)
602 blend->need_src_alpha_4bit |= 0xfu << (i * 4);
603 }
604
605 if (blend->cb_target_mask) {
606 color_control |= S_028808_MODE(mode);
607 } else {
608 color_control |= S_028808_MODE(V_028808_CB_DISABLE);
609 }
610
611 if (sctx->screen->rbplus_allowed) {
612 /* Disable RB+ blend optimizations for dual source blending.
613 * Vulkan does this.
614 */
615 if (blend->dual_src_blend) {
616 for (int i = 0; i < 8; i++) {
617 sx_mrt_blend_opt[i] =
618 S_028760_COLOR_COMB_FCN(V_028760_OPT_COMB_NONE) |
619 S_028760_ALPHA_COMB_FCN(V_028760_OPT_COMB_NONE);
620 }
621 }
622
623 for (int i = 0; i < 8; i++)
624 si_pm4_set_reg(pm4, R_028760_SX_MRT0_BLEND_OPT + i * 4,
625 sx_mrt_blend_opt[i]);
626
627 /* RB+ doesn't work with dual source blending, logic op, and RESOLVE. */
628 if (blend->dual_src_blend || state->logicop_enable ||
629 mode == V_028808_CB_RESOLVE)
630 color_control |= S_028808_DISABLE_DUAL_QUAD(1);
631 }
632
633 si_pm4_set_reg(pm4, R_028808_CB_COLOR_CONTROL, color_control);
634 return blend;
635 }
636
637 static void *si_create_blend_state(struct pipe_context *ctx,
638 const struct pipe_blend_state *state)
639 {
640 return si_create_blend_state_mode(ctx, state, V_028808_CB_NORMAL);
641 }
642
643 static void si_bind_blend_state(struct pipe_context *ctx, void *state)
644 {
645 struct si_context *sctx = (struct si_context *)ctx;
646 struct si_state_blend *old_blend = sctx->queued.named.blend;
647 struct si_state_blend *blend = (struct si_state_blend *)state;
648
649 if (!state)
650 return;
651
652 si_pm4_bind_state(sctx, blend, state);
653
654 if (!old_blend ||
655 old_blend->cb_target_mask != blend->cb_target_mask ||
656 old_blend->dual_src_blend != blend->dual_src_blend ||
657 (old_blend->blend_enable_4bit != blend->blend_enable_4bit &&
658 sctx->framebuffer.nr_samples >= 2 &&
659 sctx->screen->dcc_msaa_allowed))
660 si_mark_atom_dirty(sctx, &sctx->atoms.s.cb_render_state);
661
662 if (!old_blend ||
663 old_blend->cb_target_mask != blend->cb_target_mask ||
664 old_blend->alpha_to_coverage != blend->alpha_to_coverage ||
665 old_blend->alpha_to_one != blend->alpha_to_one ||
666 old_blend->dual_src_blend != blend->dual_src_blend ||
667 old_blend->blend_enable_4bit != blend->blend_enable_4bit ||
668 old_blend->need_src_alpha_4bit != blend->need_src_alpha_4bit)
669 sctx->do_update_shaders = true;
670
671 if (sctx->screen->dpbb_allowed &&
672 (!old_blend ||
673 old_blend->alpha_to_coverage != blend->alpha_to_coverage ||
674 old_blend->blend_enable_4bit != blend->blend_enable_4bit ||
675 old_blend->cb_target_enabled_4bit != blend->cb_target_enabled_4bit))
676 si_mark_atom_dirty(sctx, &sctx->atoms.s.dpbb_state);
677
678 if (sctx->screen->has_out_of_order_rast &&
679 (!old_blend ||
680 (old_blend->blend_enable_4bit != blend->blend_enable_4bit ||
681 old_blend->cb_target_enabled_4bit != blend->cb_target_enabled_4bit ||
682 old_blend->commutative_4bit != blend->commutative_4bit ||
683 old_blend->logicop_enable != blend->logicop_enable)))
684 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_config);
685 }
686
687 static void si_delete_blend_state(struct pipe_context *ctx, void *state)
688 {
689 struct si_context *sctx = (struct si_context *)ctx;
690 si_pm4_delete_state(sctx, blend, (struct si_state_blend *)state);
691 }
692
693 static void si_set_blend_color(struct pipe_context *ctx,
694 const struct pipe_blend_color *state)
695 {
696 struct si_context *sctx = (struct si_context *)ctx;
697 static const struct pipe_blend_color zeros;
698
699 sctx->blend_color.state = *state;
700 sctx->blend_color.any_nonzeros = memcmp(state, &zeros, sizeof(*state)) != 0;
701 si_mark_atom_dirty(sctx, &sctx->atoms.s.blend_color);
702 }
703
704 static void si_emit_blend_color(struct si_context *sctx)
705 {
706 struct radeon_cmdbuf *cs = sctx->gfx_cs;
707
708 radeon_set_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
709 radeon_emit_array(cs, (uint32_t*)sctx->blend_color.state.color, 4);
710 }
711
712 /*
713 * Clipping
714 */
715
716 static void si_set_clip_state(struct pipe_context *ctx,
717 const struct pipe_clip_state *state)
718 {
719 struct si_context *sctx = (struct si_context *)ctx;
720 struct pipe_constant_buffer cb;
721 static const struct pipe_clip_state zeros;
722
723 if (memcmp(&sctx->clip_state.state, state, sizeof(*state)) == 0)
724 return;
725
726 sctx->clip_state.state = *state;
727 sctx->clip_state.any_nonzeros = memcmp(state, &zeros, sizeof(*state)) != 0;
728 si_mark_atom_dirty(sctx, &sctx->atoms.s.clip_state);
729
730 cb.buffer = NULL;
731 cb.user_buffer = state->ucp;
732 cb.buffer_offset = 0;
733 cb.buffer_size = 4*4*8;
734 si_set_rw_buffer(sctx, SI_VS_CONST_CLIP_PLANES, &cb);
735 pipe_resource_reference(&cb.buffer, NULL);
736 }
737
738 static void si_emit_clip_state(struct si_context *sctx)
739 {
740 struct radeon_cmdbuf *cs = sctx->gfx_cs;
741
742 radeon_set_context_reg_seq(cs, R_0285BC_PA_CL_UCP_0_X, 6*4);
743 radeon_emit_array(cs, (uint32_t*)sctx->clip_state.state.ucp, 6*4);
744 }
745
746 static void si_emit_clip_regs(struct si_context *sctx)
747 {
748 struct si_shader *vs = si_get_vs_state(sctx);
749 struct si_shader_selector *vs_sel = vs->selector;
750 struct tgsi_shader_info *info = &vs_sel->info;
751 struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
752 unsigned window_space =
753 info->properties[TGSI_PROPERTY_VS_WINDOW_SPACE_POSITION];
754 unsigned clipdist_mask = vs_sel->clipdist_mask;
755 unsigned ucp_mask = clipdist_mask ? 0 : rs->clip_plane_enable & SIX_BITS;
756 unsigned culldist_mask = vs_sel->culldist_mask;
757 unsigned total_mask;
758
759 if (vs->key.opt.clip_disable) {
760 assert(!info->culldist_writemask);
761 clipdist_mask = 0;
762 culldist_mask = 0;
763 }
764 total_mask = clipdist_mask | culldist_mask;
765
766 /* Clip distances on points have no effect, so need to be implemented
767 * as cull distances. This applies for the clipvertex case as well.
768 *
769 * Setting this for primitives other than points should have no adverse
770 * effects.
771 */
772 clipdist_mask &= rs->clip_plane_enable;
773 culldist_mask |= clipdist_mask;
774
775 radeon_opt_set_context_reg(sctx, R_02881C_PA_CL_VS_OUT_CNTL,
776 SI_TRACKED_PA_CL_VS_OUT_CNTL,
777 vs_sel->pa_cl_vs_out_cntl |
778 S_02881C_VS_OUT_CCDIST0_VEC_ENA((total_mask & 0x0F) != 0) |
779 S_02881C_VS_OUT_CCDIST1_VEC_ENA((total_mask & 0xF0) != 0) |
780 clipdist_mask | (culldist_mask << 8));
781 radeon_opt_set_context_reg(sctx, R_028810_PA_CL_CLIP_CNTL,
782 SI_TRACKED_PA_CL_CLIP_CNTL,
783 rs->pa_cl_clip_cntl |
784 ucp_mask |
785 S_028810_CLIP_DISABLE(window_space));
786 }
787
788 /*
789 * inferred state between framebuffer and rasterizer
790 */
791 static void si_update_poly_offset_state(struct si_context *sctx)
792 {
793 struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
794
795 if (!rs || !rs->uses_poly_offset || !sctx->framebuffer.state.zsbuf) {
796 si_pm4_bind_state(sctx, poly_offset, NULL);
797 return;
798 }
799
800 /* Use the user format, not db_render_format, so that the polygon
801 * offset behaves as expected by applications.
802 */
803 switch (sctx->framebuffer.state.zsbuf->texture->format) {
804 case PIPE_FORMAT_Z16_UNORM:
805 si_pm4_bind_state(sctx, poly_offset, &rs->pm4_poly_offset[0]);
806 break;
807 default: /* 24-bit */
808 si_pm4_bind_state(sctx, poly_offset, &rs->pm4_poly_offset[1]);
809 break;
810 case PIPE_FORMAT_Z32_FLOAT:
811 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
812 si_pm4_bind_state(sctx, poly_offset, &rs->pm4_poly_offset[2]);
813 break;
814 }
815 }
816
817 /*
818 * Rasterizer
819 */
820
821 static uint32_t si_translate_fill(uint32_t func)
822 {
823 switch(func) {
824 case PIPE_POLYGON_MODE_FILL:
825 return V_028814_X_DRAW_TRIANGLES;
826 case PIPE_POLYGON_MODE_LINE:
827 return V_028814_X_DRAW_LINES;
828 case PIPE_POLYGON_MODE_POINT:
829 return V_028814_X_DRAW_POINTS;
830 default:
831 assert(0);
832 return V_028814_X_DRAW_POINTS;
833 }
834 }
835
836 static void *si_create_rs_state(struct pipe_context *ctx,
837 const struct pipe_rasterizer_state *state)
838 {
839 struct si_screen *sscreen = ((struct si_context *)ctx)->screen;
840 struct si_state_rasterizer *rs = CALLOC_STRUCT(si_state_rasterizer);
841 struct si_pm4_state *pm4 = &rs->pm4;
842 unsigned tmp, i;
843 float psize_min, psize_max;
844
845 if (!rs) {
846 return NULL;
847 }
848
849 rs->scissor_enable = state->scissor;
850 rs->clip_halfz = state->clip_halfz;
851 rs->two_side = state->light_twoside;
852 rs->multisample_enable = state->multisample;
853 rs->force_persample_interp = state->force_persample_interp;
854 rs->clip_plane_enable = state->clip_plane_enable;
855 rs->line_stipple_enable = state->line_stipple_enable;
856 rs->poly_stipple_enable = state->poly_stipple_enable;
857 rs->line_smooth = state->line_smooth;
858 rs->line_width = state->line_width;
859 rs->poly_smooth = state->poly_smooth;
860 rs->uses_poly_offset = state->offset_point || state->offset_line ||
861 state->offset_tri;
862 rs->clamp_fragment_color = state->clamp_fragment_color;
863 rs->clamp_vertex_color = state->clamp_vertex_color;
864 rs->flatshade = state->flatshade;
865 rs->sprite_coord_enable = state->sprite_coord_enable;
866 rs->rasterizer_discard = state->rasterizer_discard;
867 rs->pa_sc_line_stipple = state->line_stipple_enable ?
868 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
869 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
870 rs->pa_cl_clip_cntl =
871 S_028810_DX_CLIP_SPACE_DEF(state->clip_halfz) |
872 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip) |
873 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip) |
874 S_028810_DX_RASTERIZATION_KILL(state->rasterizer_discard) |
875 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
876
877 si_pm4_set_reg(pm4, R_0286D4_SPI_INTERP_CONTROL_0,
878 S_0286D4_FLAT_SHADE_ENA(1) |
879 S_0286D4_PNT_SPRITE_ENA(state->point_quad_rasterization) |
880 S_0286D4_PNT_SPRITE_OVRD_X(V_0286D4_SPI_PNT_SPRITE_SEL_S) |
881 S_0286D4_PNT_SPRITE_OVRD_Y(V_0286D4_SPI_PNT_SPRITE_SEL_T) |
882 S_0286D4_PNT_SPRITE_OVRD_Z(V_0286D4_SPI_PNT_SPRITE_SEL_0) |
883 S_0286D4_PNT_SPRITE_OVRD_W(V_0286D4_SPI_PNT_SPRITE_SEL_1) |
884 S_0286D4_PNT_SPRITE_TOP_1(state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT));
885
886 /* point size 12.4 fixed point */
887 tmp = (unsigned)(state->point_size * 8.0);
888 si_pm4_set_reg(pm4, R_028A00_PA_SU_POINT_SIZE, S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
889
890 if (state->point_size_per_vertex) {
891 psize_min = util_get_min_point_size(state);
892 psize_max = 8192;
893 } else {
894 /* Force the point size to be as if the vertex output was disabled. */
895 psize_min = state->point_size;
896 psize_max = state->point_size;
897 }
898 rs->max_point_size = psize_max;
899
900 /* Divide by two, because 0.5 = 1 pixel. */
901 si_pm4_set_reg(pm4, R_028A04_PA_SU_POINT_MINMAX,
902 S_028A04_MIN_SIZE(si_pack_float_12p4(psize_min/2)) |
903 S_028A04_MAX_SIZE(si_pack_float_12p4(psize_max/2)));
904
905 si_pm4_set_reg(pm4, R_028A08_PA_SU_LINE_CNTL,
906 S_028A08_WIDTH(si_pack_float_12p4(state->line_width/2)));
907 si_pm4_set_reg(pm4, R_028A48_PA_SC_MODE_CNTL_0,
908 S_028A48_LINE_STIPPLE_ENABLE(state->line_stipple_enable) |
909 S_028A48_MSAA_ENABLE(state->multisample ||
910 state->poly_smooth ||
911 state->line_smooth) |
912 S_028A48_VPORT_SCISSOR_ENABLE(1) |
913 S_028A48_ALTERNATE_RBS_PER_TILE(sscreen->info.chip_class >= GFX9));
914
915 si_pm4_set_reg(pm4, R_028BE4_PA_SU_VTX_CNTL,
916 S_028BE4_PIX_CENTER(state->half_pixel_center) |
917 S_028BE4_QUANT_MODE(V_028BE4_X_16_8_FIXED_POINT_1_256TH));
918
919 si_pm4_set_reg(pm4, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
920 si_pm4_set_reg(pm4, R_028814_PA_SU_SC_MODE_CNTL,
921 S_028814_PROVOKING_VTX_LAST(!state->flatshade_first) |
922 S_028814_CULL_FRONT((state->cull_face & PIPE_FACE_FRONT) ? 1 : 0) |
923 S_028814_CULL_BACK((state->cull_face & PIPE_FACE_BACK) ? 1 : 0) |
924 S_028814_FACE(!state->front_ccw) |
925 S_028814_POLY_OFFSET_FRONT_ENABLE(util_get_offset(state, state->fill_front)) |
926 S_028814_POLY_OFFSET_BACK_ENABLE(util_get_offset(state, state->fill_back)) |
927 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_point || state->offset_line) |
928 S_028814_POLY_MODE(state->fill_front != PIPE_POLYGON_MODE_FILL ||
929 state->fill_back != PIPE_POLYGON_MODE_FILL) |
930 S_028814_POLYMODE_FRONT_PTYPE(si_translate_fill(state->fill_front)) |
931 S_028814_POLYMODE_BACK_PTYPE(si_translate_fill(state->fill_back)));
932
933 if (!rs->uses_poly_offset)
934 return rs;
935
936 rs->pm4_poly_offset = CALLOC(3, sizeof(struct si_pm4_state));
937 if (!rs->pm4_poly_offset) {
938 FREE(rs);
939 return NULL;
940 }
941
942 /* Precalculate polygon offset states for 16-bit, 24-bit, and 32-bit zbuffers. */
943 for (i = 0; i < 3; i++) {
944 struct si_pm4_state *pm4 = &rs->pm4_poly_offset[i];
945 float offset_units = state->offset_units;
946 float offset_scale = state->offset_scale * 16.0f;
947 uint32_t pa_su_poly_offset_db_fmt_cntl = 0;
948
949 if (!state->offset_units_unscaled) {
950 switch (i) {
951 case 0: /* 16-bit zbuffer */
952 offset_units *= 4.0f;
953 pa_su_poly_offset_db_fmt_cntl =
954 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-16);
955 break;
956 case 1: /* 24-bit zbuffer */
957 offset_units *= 2.0f;
958 pa_su_poly_offset_db_fmt_cntl =
959 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-24);
960 break;
961 case 2: /* 32-bit zbuffer */
962 offset_units *= 1.0f;
963 pa_su_poly_offset_db_fmt_cntl = S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-23) |
964 S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
965 break;
966 }
967 }
968
969 si_pm4_set_reg(pm4, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE,
970 fui(offset_scale));
971 si_pm4_set_reg(pm4, R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET,
972 fui(offset_units));
973 si_pm4_set_reg(pm4, R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE,
974 fui(offset_scale));
975 si_pm4_set_reg(pm4, R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET,
976 fui(offset_units));
977 si_pm4_set_reg(pm4, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
978 pa_su_poly_offset_db_fmt_cntl);
979 }
980
981 return rs;
982 }
983
984 static void si_bind_rs_state(struct pipe_context *ctx, void *state)
985 {
986 struct si_context *sctx = (struct si_context *)ctx;
987 struct si_state_rasterizer *old_rs =
988 (struct si_state_rasterizer*)sctx->queued.named.rasterizer;
989 struct si_state_rasterizer *rs = (struct si_state_rasterizer *)state;
990
991 if (!state)
992 return;
993
994 if (!old_rs || old_rs->multisample_enable != rs->multisample_enable) {
995 si_mark_atom_dirty(sctx, &sctx->atoms.s.db_render_state);
996
997 /* Update the small primitive filter workaround if necessary. */
998 if (sctx->screen->has_msaa_sample_loc_bug &&
999 sctx->framebuffer.nr_samples > 1)
1000 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_sample_locs);
1001 }
1002
1003 sctx->current_vs_state &= C_VS_STATE_CLAMP_VERTEX_COLOR;
1004 sctx->current_vs_state |= S_VS_STATE_CLAMP_VERTEX_COLOR(rs->clamp_vertex_color);
1005
1006 si_pm4_bind_state(sctx, rasterizer, rs);
1007 si_update_poly_offset_state(sctx);
1008
1009 if (!old_rs ||
1010 old_rs->scissor_enable != rs->scissor_enable) {
1011 sctx->scissors.dirty_mask = (1 << SI_MAX_VIEWPORTS) - 1;
1012 si_mark_atom_dirty(sctx, &sctx->atoms.s.scissors);
1013 }
1014
1015 if (!old_rs ||
1016 old_rs->line_width != rs->line_width ||
1017 old_rs->max_point_size != rs->max_point_size)
1018 si_mark_atom_dirty(sctx, &sctx->atoms.s.guardband);
1019
1020 if (!old_rs ||
1021 old_rs->clip_halfz != rs->clip_halfz) {
1022 sctx->viewports.depth_range_dirty_mask = (1 << SI_MAX_VIEWPORTS) - 1;
1023 si_mark_atom_dirty(sctx, &sctx->atoms.s.viewports);
1024 }
1025
1026 if (!old_rs ||
1027 old_rs->clip_plane_enable != rs->clip_plane_enable ||
1028 old_rs->pa_cl_clip_cntl != rs->pa_cl_clip_cntl)
1029 si_mark_atom_dirty(sctx, &sctx->atoms.s.clip_regs);
1030
1031 sctx->ia_multi_vgt_param_key.u.line_stipple_enabled =
1032 rs->line_stipple_enable;
1033
1034 if (!old_rs ||
1035 old_rs->clip_plane_enable != rs->clip_plane_enable ||
1036 old_rs->rasterizer_discard != rs->rasterizer_discard ||
1037 old_rs->sprite_coord_enable != rs->sprite_coord_enable ||
1038 old_rs->flatshade != rs->flatshade ||
1039 old_rs->two_side != rs->two_side ||
1040 old_rs->multisample_enable != rs->multisample_enable ||
1041 old_rs->poly_stipple_enable != rs->poly_stipple_enable ||
1042 old_rs->poly_smooth != rs->poly_smooth ||
1043 old_rs->line_smooth != rs->line_smooth ||
1044 old_rs->clamp_fragment_color != rs->clamp_fragment_color ||
1045 old_rs->force_persample_interp != rs->force_persample_interp)
1046 sctx->do_update_shaders = true;
1047 }
1048
1049 static void si_delete_rs_state(struct pipe_context *ctx, void *state)
1050 {
1051 struct si_context *sctx = (struct si_context *)ctx;
1052 struct si_state_rasterizer *rs = (struct si_state_rasterizer *)state;
1053
1054 if (sctx->queued.named.rasterizer == state)
1055 si_pm4_bind_state(sctx, poly_offset, NULL);
1056
1057 FREE(rs->pm4_poly_offset);
1058 si_pm4_delete_state(sctx, rasterizer, rs);
1059 }
1060
1061 /*
1062 * infeered state between dsa and stencil ref
1063 */
1064 static void si_emit_stencil_ref(struct si_context *sctx)
1065 {
1066 struct radeon_cmdbuf *cs = sctx->gfx_cs;
1067 struct pipe_stencil_ref *ref = &sctx->stencil_ref.state;
1068 struct si_dsa_stencil_ref_part *dsa = &sctx->stencil_ref.dsa_part;
1069
1070 radeon_set_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
1071 radeon_emit(cs, S_028430_STENCILTESTVAL(ref->ref_value[0]) |
1072 S_028430_STENCILMASK(dsa->valuemask[0]) |
1073 S_028430_STENCILWRITEMASK(dsa->writemask[0]) |
1074 S_028430_STENCILOPVAL(1));
1075 radeon_emit(cs, S_028434_STENCILTESTVAL_BF(ref->ref_value[1]) |
1076 S_028434_STENCILMASK_BF(dsa->valuemask[1]) |
1077 S_028434_STENCILWRITEMASK_BF(dsa->writemask[1]) |
1078 S_028434_STENCILOPVAL_BF(1));
1079 }
1080
1081 static void si_set_stencil_ref(struct pipe_context *ctx,
1082 const struct pipe_stencil_ref *state)
1083 {
1084 struct si_context *sctx = (struct si_context *)ctx;
1085
1086 if (memcmp(&sctx->stencil_ref.state, state, sizeof(*state)) == 0)
1087 return;
1088
1089 sctx->stencil_ref.state = *state;
1090 si_mark_atom_dirty(sctx, &sctx->atoms.s.stencil_ref);
1091 }
1092
1093
1094 /*
1095 * DSA
1096 */
1097
1098 static uint32_t si_translate_stencil_op(int s_op)
1099 {
1100 switch (s_op) {
1101 case PIPE_STENCIL_OP_KEEP:
1102 return V_02842C_STENCIL_KEEP;
1103 case PIPE_STENCIL_OP_ZERO:
1104 return V_02842C_STENCIL_ZERO;
1105 case PIPE_STENCIL_OP_REPLACE:
1106 return V_02842C_STENCIL_REPLACE_TEST;
1107 case PIPE_STENCIL_OP_INCR:
1108 return V_02842C_STENCIL_ADD_CLAMP;
1109 case PIPE_STENCIL_OP_DECR:
1110 return V_02842C_STENCIL_SUB_CLAMP;
1111 case PIPE_STENCIL_OP_INCR_WRAP:
1112 return V_02842C_STENCIL_ADD_WRAP;
1113 case PIPE_STENCIL_OP_DECR_WRAP:
1114 return V_02842C_STENCIL_SUB_WRAP;
1115 case PIPE_STENCIL_OP_INVERT:
1116 return V_02842C_STENCIL_INVERT;
1117 default:
1118 PRINT_ERR("Unknown stencil op %d", s_op);
1119 assert(0);
1120 break;
1121 }
1122 return 0;
1123 }
1124
1125 static bool si_dsa_writes_stencil(const struct pipe_stencil_state *s)
1126 {
1127 return s->enabled && s->writemask &&
1128 (s->fail_op != PIPE_STENCIL_OP_KEEP ||
1129 s->zfail_op != PIPE_STENCIL_OP_KEEP ||
1130 s->zpass_op != PIPE_STENCIL_OP_KEEP);
1131 }
1132
1133 static bool si_order_invariant_stencil_op(enum pipe_stencil_op op)
1134 {
1135 /* REPLACE is normally order invariant, except when the stencil
1136 * reference value is written by the fragment shader. Tracking this
1137 * interaction does not seem worth the effort, so be conservative. */
1138 return op != PIPE_STENCIL_OP_INCR &&
1139 op != PIPE_STENCIL_OP_DECR &&
1140 op != PIPE_STENCIL_OP_REPLACE;
1141 }
1142
1143 /* Compute whether, assuming Z writes are disabled, this stencil state is order
1144 * invariant in the sense that the set of passing fragments as well as the
1145 * final stencil buffer result does not depend on the order of fragments. */
1146 static bool si_order_invariant_stencil_state(const struct pipe_stencil_state *state)
1147 {
1148 return !state->enabled || !state->writemask ||
1149 /* The following assumes that Z writes are disabled. */
1150 (state->func == PIPE_FUNC_ALWAYS &&
1151 si_order_invariant_stencil_op(state->zpass_op) &&
1152 si_order_invariant_stencil_op(state->zfail_op)) ||
1153 (state->func == PIPE_FUNC_NEVER &&
1154 si_order_invariant_stencil_op(state->fail_op));
1155 }
1156
1157 static void *si_create_dsa_state(struct pipe_context *ctx,
1158 const struct pipe_depth_stencil_alpha_state *state)
1159 {
1160 struct si_context *sctx = (struct si_context *)ctx;
1161 struct si_state_dsa *dsa = CALLOC_STRUCT(si_state_dsa);
1162 struct si_pm4_state *pm4 = &dsa->pm4;
1163 unsigned db_depth_control;
1164 uint32_t db_stencil_control = 0;
1165
1166 if (!dsa) {
1167 return NULL;
1168 }
1169
1170 dsa->stencil_ref.valuemask[0] = state->stencil[0].valuemask;
1171 dsa->stencil_ref.valuemask[1] = state->stencil[1].valuemask;
1172 dsa->stencil_ref.writemask[0] = state->stencil[0].writemask;
1173 dsa->stencil_ref.writemask[1] = state->stencil[1].writemask;
1174
1175 db_depth_control = S_028800_Z_ENABLE(state->depth.enabled) |
1176 S_028800_Z_WRITE_ENABLE(state->depth.writemask) |
1177 S_028800_ZFUNC(state->depth.func) |
1178 S_028800_DEPTH_BOUNDS_ENABLE(state->depth.bounds_test);
1179
1180 /* stencil */
1181 if (state->stencil[0].enabled) {
1182 db_depth_control |= S_028800_STENCIL_ENABLE(1);
1183 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func);
1184 db_stencil_control |= S_02842C_STENCILFAIL(si_translate_stencil_op(state->stencil[0].fail_op));
1185 db_stencil_control |= S_02842C_STENCILZPASS(si_translate_stencil_op(state->stencil[0].zpass_op));
1186 db_stencil_control |= S_02842C_STENCILZFAIL(si_translate_stencil_op(state->stencil[0].zfail_op));
1187
1188 if (state->stencil[1].enabled) {
1189 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
1190 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func);
1191 db_stencil_control |= S_02842C_STENCILFAIL_BF(si_translate_stencil_op(state->stencil[1].fail_op));
1192 db_stencil_control |= S_02842C_STENCILZPASS_BF(si_translate_stencil_op(state->stencil[1].zpass_op));
1193 db_stencil_control |= S_02842C_STENCILZFAIL_BF(si_translate_stencil_op(state->stencil[1].zfail_op));
1194 }
1195 }
1196
1197 /* alpha */
1198 if (state->alpha.enabled) {
1199 dsa->alpha_func = state->alpha.func;
1200
1201 si_pm4_set_reg(pm4, R_00B030_SPI_SHADER_USER_DATA_PS_0 +
1202 SI_SGPR_ALPHA_REF * 4, fui(state->alpha.ref_value));
1203 } else {
1204 dsa->alpha_func = PIPE_FUNC_ALWAYS;
1205 }
1206
1207 si_pm4_set_reg(pm4, R_028800_DB_DEPTH_CONTROL, db_depth_control);
1208 if (state->stencil[0].enabled)
1209 si_pm4_set_reg(pm4, R_02842C_DB_STENCIL_CONTROL, db_stencil_control);
1210 if (state->depth.bounds_test) {
1211 si_pm4_set_reg(pm4, R_028020_DB_DEPTH_BOUNDS_MIN, fui(state->depth.bounds_min));
1212 si_pm4_set_reg(pm4, R_028024_DB_DEPTH_BOUNDS_MAX, fui(state->depth.bounds_max));
1213 }
1214
1215 dsa->depth_enabled = state->depth.enabled;
1216 dsa->depth_write_enabled = state->depth.enabled &&
1217 state->depth.writemask;
1218 dsa->stencil_enabled = state->stencil[0].enabled;
1219 dsa->stencil_write_enabled = state->stencil[0].enabled &&
1220 (si_dsa_writes_stencil(&state->stencil[0]) ||
1221 si_dsa_writes_stencil(&state->stencil[1]));
1222 dsa->db_can_write = dsa->depth_write_enabled ||
1223 dsa->stencil_write_enabled;
1224
1225 bool zfunc_is_ordered =
1226 state->depth.func == PIPE_FUNC_NEVER ||
1227 state->depth.func == PIPE_FUNC_LESS ||
1228 state->depth.func == PIPE_FUNC_LEQUAL ||
1229 state->depth.func == PIPE_FUNC_GREATER ||
1230 state->depth.func == PIPE_FUNC_GEQUAL;
1231
1232 bool nozwrite_and_order_invariant_stencil =
1233 !dsa->db_can_write ||
1234 (!dsa->depth_write_enabled &&
1235 si_order_invariant_stencil_state(&state->stencil[0]) &&
1236 si_order_invariant_stencil_state(&state->stencil[1]));
1237
1238 dsa->order_invariance[1].zs =
1239 nozwrite_and_order_invariant_stencil ||
1240 (!dsa->stencil_write_enabled && zfunc_is_ordered);
1241 dsa->order_invariance[0].zs = !dsa->depth_write_enabled || zfunc_is_ordered;
1242
1243 dsa->order_invariance[1].pass_set =
1244 nozwrite_and_order_invariant_stencil ||
1245 (!dsa->stencil_write_enabled &&
1246 (state->depth.func == PIPE_FUNC_ALWAYS ||
1247 state->depth.func == PIPE_FUNC_NEVER));
1248 dsa->order_invariance[0].pass_set =
1249 !dsa->depth_write_enabled ||
1250 (state->depth.func == PIPE_FUNC_ALWAYS ||
1251 state->depth.func == PIPE_FUNC_NEVER);
1252
1253 dsa->order_invariance[1].pass_last =
1254 sctx->screen->assume_no_z_fights &&
1255 !dsa->stencil_write_enabled &&
1256 dsa->depth_write_enabled && zfunc_is_ordered;
1257 dsa->order_invariance[0].pass_last =
1258 sctx->screen->assume_no_z_fights &&
1259 dsa->depth_write_enabled && zfunc_is_ordered;
1260
1261 return dsa;
1262 }
1263
1264 static void si_bind_dsa_state(struct pipe_context *ctx, void *state)
1265 {
1266 struct si_context *sctx = (struct si_context *)ctx;
1267 struct si_state_dsa *old_dsa = sctx->queued.named.dsa;
1268 struct si_state_dsa *dsa = state;
1269
1270 if (!state)
1271 return;
1272
1273 si_pm4_bind_state(sctx, dsa, dsa);
1274
1275 if (memcmp(&dsa->stencil_ref, &sctx->stencil_ref.dsa_part,
1276 sizeof(struct si_dsa_stencil_ref_part)) != 0) {
1277 sctx->stencil_ref.dsa_part = dsa->stencil_ref;
1278 si_mark_atom_dirty(sctx, &sctx->atoms.s.stencil_ref);
1279 }
1280
1281 if (!old_dsa || old_dsa->alpha_func != dsa->alpha_func)
1282 sctx->do_update_shaders = true;
1283
1284 if (sctx->screen->dpbb_allowed &&
1285 (!old_dsa ||
1286 (old_dsa->depth_enabled != dsa->depth_enabled ||
1287 old_dsa->stencil_enabled != dsa->stencil_enabled ||
1288 old_dsa->db_can_write != dsa->db_can_write)))
1289 si_mark_atom_dirty(sctx, &sctx->atoms.s.dpbb_state);
1290
1291 if (sctx->screen->has_out_of_order_rast &&
1292 (!old_dsa ||
1293 memcmp(old_dsa->order_invariance, dsa->order_invariance,
1294 sizeof(old_dsa->order_invariance))))
1295 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_config);
1296 }
1297
1298 static void si_delete_dsa_state(struct pipe_context *ctx, void *state)
1299 {
1300 struct si_context *sctx = (struct si_context *)ctx;
1301 si_pm4_delete_state(sctx, dsa, (struct si_state_dsa *)state);
1302 }
1303
1304 static void *si_create_db_flush_dsa(struct si_context *sctx)
1305 {
1306 struct pipe_depth_stencil_alpha_state dsa = {};
1307
1308 return sctx->b.create_depth_stencil_alpha_state(&sctx->b, &dsa);
1309 }
1310
1311 /* DB RENDER STATE */
1312
1313 static void si_set_active_query_state(struct pipe_context *ctx, boolean enable)
1314 {
1315 struct si_context *sctx = (struct si_context*)ctx;
1316
1317 /* Pipeline stat & streamout queries. */
1318 if (enable) {
1319 sctx->flags &= ~SI_CONTEXT_STOP_PIPELINE_STATS;
1320 sctx->flags |= SI_CONTEXT_START_PIPELINE_STATS;
1321 } else {
1322 sctx->flags &= ~SI_CONTEXT_START_PIPELINE_STATS;
1323 sctx->flags |= SI_CONTEXT_STOP_PIPELINE_STATS;
1324 }
1325
1326 /* Occlusion queries. */
1327 if (sctx->occlusion_queries_disabled != !enable) {
1328 sctx->occlusion_queries_disabled = !enable;
1329 si_mark_atom_dirty(sctx, &sctx->atoms.s.db_render_state);
1330 }
1331 }
1332
1333 void si_set_occlusion_query_state(struct si_context *sctx,
1334 bool old_perfect_enable)
1335 {
1336 si_mark_atom_dirty(sctx, &sctx->atoms.s.db_render_state);
1337
1338 bool perfect_enable = sctx->num_perfect_occlusion_queries != 0;
1339
1340 if (perfect_enable != old_perfect_enable)
1341 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_config);
1342 }
1343
1344 void si_save_qbo_state(struct si_context *sctx, struct si_qbo_state *st)
1345 {
1346 st->saved_compute = sctx->cs_shader_state.program;
1347
1348 si_get_pipe_constant_buffer(sctx, PIPE_SHADER_COMPUTE, 0, &st->saved_const0);
1349 si_get_shader_buffers(sctx, PIPE_SHADER_COMPUTE, 0, 3, st->saved_ssbo);
1350 }
1351
1352 static void si_emit_db_render_state(struct si_context *sctx)
1353 {
1354 struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
1355 unsigned db_shader_control, db_render_control, db_count_control;
1356
1357 /* DB_RENDER_CONTROL */
1358 if (sctx->dbcb_depth_copy_enabled ||
1359 sctx->dbcb_stencil_copy_enabled) {
1360 db_render_control =
1361 S_028000_DEPTH_COPY(sctx->dbcb_depth_copy_enabled) |
1362 S_028000_STENCIL_COPY(sctx->dbcb_stencil_copy_enabled) |
1363 S_028000_COPY_CENTROID(1) |
1364 S_028000_COPY_SAMPLE(sctx->dbcb_copy_sample);
1365 } else if (sctx->db_flush_depth_inplace || sctx->db_flush_stencil_inplace) {
1366 db_render_control =
1367 S_028000_DEPTH_COMPRESS_DISABLE(sctx->db_flush_depth_inplace) |
1368 S_028000_STENCIL_COMPRESS_DISABLE(sctx->db_flush_stencil_inplace);
1369 } else {
1370 db_render_control =
1371 S_028000_DEPTH_CLEAR_ENABLE(sctx->db_depth_clear) |
1372 S_028000_STENCIL_CLEAR_ENABLE(sctx->db_stencil_clear);
1373 }
1374
1375 /* DB_COUNT_CONTROL (occlusion queries) */
1376 if (sctx->num_occlusion_queries > 0 &&
1377 !sctx->occlusion_queries_disabled) {
1378 bool perfect = sctx->num_perfect_occlusion_queries > 0;
1379
1380 if (sctx->chip_class >= CIK) {
1381 unsigned log_sample_rate = sctx->framebuffer.log_samples;
1382
1383 /* Stoney doesn't increment occlusion query counters
1384 * if the sample rate is 16x. Use 8x sample rate instead.
1385 */
1386 if (sctx->family == CHIP_STONEY)
1387 log_sample_rate = MIN2(log_sample_rate, 3);
1388
1389 db_count_control =
1390 S_028004_PERFECT_ZPASS_COUNTS(perfect) |
1391 S_028004_SAMPLE_RATE(log_sample_rate) |
1392 S_028004_ZPASS_ENABLE(1) |
1393 S_028004_SLICE_EVEN_ENABLE(1) |
1394 S_028004_SLICE_ODD_ENABLE(1);
1395 } else {
1396 db_count_control =
1397 S_028004_PERFECT_ZPASS_COUNTS(perfect) |
1398 S_028004_SAMPLE_RATE(sctx->framebuffer.log_samples);
1399 }
1400 } else {
1401 /* Disable occlusion queries. */
1402 if (sctx->chip_class >= CIK) {
1403 db_count_control = 0;
1404 } else {
1405 db_count_control = S_028004_ZPASS_INCREMENT_DISABLE(1);
1406 }
1407 }
1408
1409 radeon_opt_set_context_reg2(sctx, R_028000_DB_RENDER_CONTROL,
1410 SI_TRACKED_DB_RENDER_CONTROL, db_render_control,
1411 db_count_control);
1412
1413 /* DB_RENDER_OVERRIDE2 */
1414 radeon_opt_set_context_reg(sctx, R_028010_DB_RENDER_OVERRIDE2,
1415 SI_TRACKED_DB_RENDER_OVERRIDE2,
1416 S_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION(sctx->db_depth_disable_expclear) |
1417 S_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION(sctx->db_stencil_disable_expclear) |
1418 S_028010_DECOMPRESS_Z_ON_FLUSH(sctx->framebuffer.nr_samples >= 4));
1419
1420 db_shader_control = sctx->ps_db_shader_control;
1421
1422 /* Bug workaround for smoothing (overrasterization) on SI. */
1423 if (sctx->chip_class == SI && sctx->smoothing_enabled) {
1424 db_shader_control &= C_02880C_Z_ORDER;
1425 db_shader_control |= S_02880C_Z_ORDER(V_02880C_LATE_Z);
1426 }
1427
1428 /* Disable the gl_SampleMask fragment shader output if MSAA is disabled. */
1429 if (!rs->multisample_enable)
1430 db_shader_control &= C_02880C_MASK_EXPORT_ENABLE;
1431
1432 if (sctx->screen->has_rbplus &&
1433 !sctx->screen->rbplus_allowed)
1434 db_shader_control |= S_02880C_DUAL_QUAD_DISABLE(1);
1435
1436 radeon_opt_set_context_reg(sctx, R_02880C_DB_SHADER_CONTROL,
1437 SI_TRACKED_DB_SHADER_CONTROL, db_shader_control);
1438 }
1439
1440 /*
1441 * format translation
1442 */
1443 static uint32_t si_translate_colorformat(enum pipe_format format)
1444 {
1445 const struct util_format_description *desc = util_format_description(format);
1446 if (!desc)
1447 return V_028C70_COLOR_INVALID;
1448
1449 #define HAS_SIZE(x,y,z,w) \
1450 (desc->channel[0].size == (x) && desc->channel[1].size == (y) && \
1451 desc->channel[2].size == (z) && desc->channel[3].size == (w))
1452
1453 if (format == PIPE_FORMAT_R11G11B10_FLOAT) /* isn't plain */
1454 return V_028C70_COLOR_10_11_11;
1455
1456 if (desc->layout != UTIL_FORMAT_LAYOUT_PLAIN)
1457 return V_028C70_COLOR_INVALID;
1458
1459 /* hw cannot support mixed formats (except depth/stencil, since
1460 * stencil is not written to). */
1461 if (desc->is_mixed && desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS)
1462 return V_028C70_COLOR_INVALID;
1463
1464 switch (desc->nr_channels) {
1465 case 1:
1466 switch (desc->channel[0].size) {
1467 case 8:
1468 return V_028C70_COLOR_8;
1469 case 16:
1470 return V_028C70_COLOR_16;
1471 case 32:
1472 return V_028C70_COLOR_32;
1473 }
1474 break;
1475 case 2:
1476 if (desc->channel[0].size == desc->channel[1].size) {
1477 switch (desc->channel[0].size) {
1478 case 8:
1479 return V_028C70_COLOR_8_8;
1480 case 16:
1481 return V_028C70_COLOR_16_16;
1482 case 32:
1483 return V_028C70_COLOR_32_32;
1484 }
1485 } else if (HAS_SIZE(8,24,0,0)) {
1486 return V_028C70_COLOR_24_8;
1487 } else if (HAS_SIZE(24,8,0,0)) {
1488 return V_028C70_COLOR_8_24;
1489 }
1490 break;
1491 case 3:
1492 if (HAS_SIZE(5,6,5,0)) {
1493 return V_028C70_COLOR_5_6_5;
1494 } else if (HAS_SIZE(32,8,24,0)) {
1495 return V_028C70_COLOR_X24_8_32_FLOAT;
1496 }
1497 break;
1498 case 4:
1499 if (desc->channel[0].size == desc->channel[1].size &&
1500 desc->channel[0].size == desc->channel[2].size &&
1501 desc->channel[0].size == desc->channel[3].size) {
1502 switch (desc->channel[0].size) {
1503 case 4:
1504 return V_028C70_COLOR_4_4_4_4;
1505 case 8:
1506 return V_028C70_COLOR_8_8_8_8;
1507 case 16:
1508 return V_028C70_COLOR_16_16_16_16;
1509 case 32:
1510 return V_028C70_COLOR_32_32_32_32;
1511 }
1512 } else if (HAS_SIZE(5,5,5,1)) {
1513 return V_028C70_COLOR_1_5_5_5;
1514 } else if (HAS_SIZE(1,5,5,5)) {
1515 return V_028C70_COLOR_5_5_5_1;
1516 } else if (HAS_SIZE(10,10,10,2)) {
1517 return V_028C70_COLOR_2_10_10_10;
1518 }
1519 break;
1520 }
1521 return V_028C70_COLOR_INVALID;
1522 }
1523
1524 static uint32_t si_colorformat_endian_swap(uint32_t colorformat)
1525 {
1526 if (SI_BIG_ENDIAN) {
1527 switch(colorformat) {
1528 /* 8-bit buffers. */
1529 case V_028C70_COLOR_8:
1530 return V_028C70_ENDIAN_NONE;
1531
1532 /* 16-bit buffers. */
1533 case V_028C70_COLOR_5_6_5:
1534 case V_028C70_COLOR_1_5_5_5:
1535 case V_028C70_COLOR_4_4_4_4:
1536 case V_028C70_COLOR_16:
1537 case V_028C70_COLOR_8_8:
1538 return V_028C70_ENDIAN_8IN16;
1539
1540 /* 32-bit buffers. */
1541 case V_028C70_COLOR_8_8_8_8:
1542 case V_028C70_COLOR_2_10_10_10:
1543 case V_028C70_COLOR_8_24:
1544 case V_028C70_COLOR_24_8:
1545 case V_028C70_COLOR_16_16:
1546 return V_028C70_ENDIAN_8IN32;
1547
1548 /* 64-bit buffers. */
1549 case V_028C70_COLOR_16_16_16_16:
1550 return V_028C70_ENDIAN_8IN16;
1551
1552 case V_028C70_COLOR_32_32:
1553 return V_028C70_ENDIAN_8IN32;
1554
1555 /* 128-bit buffers. */
1556 case V_028C70_COLOR_32_32_32_32:
1557 return V_028C70_ENDIAN_8IN32;
1558 default:
1559 return V_028C70_ENDIAN_NONE; /* Unsupported. */
1560 }
1561 } else {
1562 return V_028C70_ENDIAN_NONE;
1563 }
1564 }
1565
1566 static uint32_t si_translate_dbformat(enum pipe_format format)
1567 {
1568 switch (format) {
1569 case PIPE_FORMAT_Z16_UNORM:
1570 return V_028040_Z_16;
1571 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1572 case PIPE_FORMAT_X8Z24_UNORM:
1573 case PIPE_FORMAT_Z24X8_UNORM:
1574 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1575 return V_028040_Z_24; /* deprecated on SI */
1576 case PIPE_FORMAT_Z32_FLOAT:
1577 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
1578 return V_028040_Z_32_FLOAT;
1579 default:
1580 return V_028040_Z_INVALID;
1581 }
1582 }
1583
1584 /*
1585 * Texture translation
1586 */
1587
1588 static uint32_t si_translate_texformat(struct pipe_screen *screen,
1589 enum pipe_format format,
1590 const struct util_format_description *desc,
1591 int first_non_void)
1592 {
1593 struct si_screen *sscreen = (struct si_screen*)screen;
1594 bool uniform = true;
1595 int i;
1596
1597 /* Colorspace (return non-RGB formats directly). */
1598 switch (desc->colorspace) {
1599 /* Depth stencil formats */
1600 case UTIL_FORMAT_COLORSPACE_ZS:
1601 switch (format) {
1602 case PIPE_FORMAT_Z16_UNORM:
1603 return V_008F14_IMG_DATA_FORMAT_16;
1604 case PIPE_FORMAT_X24S8_UINT:
1605 case PIPE_FORMAT_S8X24_UINT:
1606 /*
1607 * Implemented as an 8_8_8_8 data format to fix texture
1608 * gathers in stencil sampling. This affects at least
1609 * GL45-CTS.texture_cube_map_array.sampling on VI.
1610 */
1611 if (sscreen->info.chip_class <= VI)
1612 return V_008F14_IMG_DATA_FORMAT_8_8_8_8;
1613
1614 if (format == PIPE_FORMAT_X24S8_UINT)
1615 return V_008F14_IMG_DATA_FORMAT_8_24;
1616 else
1617 return V_008F14_IMG_DATA_FORMAT_24_8;
1618 case PIPE_FORMAT_Z24X8_UNORM:
1619 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1620 return V_008F14_IMG_DATA_FORMAT_8_24;
1621 case PIPE_FORMAT_X8Z24_UNORM:
1622 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1623 return V_008F14_IMG_DATA_FORMAT_24_8;
1624 case PIPE_FORMAT_S8_UINT:
1625 return V_008F14_IMG_DATA_FORMAT_8;
1626 case PIPE_FORMAT_Z32_FLOAT:
1627 return V_008F14_IMG_DATA_FORMAT_32;
1628 case PIPE_FORMAT_X32_S8X24_UINT:
1629 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
1630 return V_008F14_IMG_DATA_FORMAT_X24_8_32;
1631 default:
1632 goto out_unknown;
1633 }
1634
1635 case UTIL_FORMAT_COLORSPACE_YUV:
1636 goto out_unknown; /* TODO */
1637
1638 case UTIL_FORMAT_COLORSPACE_SRGB:
1639 if (desc->nr_channels != 4 && desc->nr_channels != 1)
1640 goto out_unknown;
1641 break;
1642
1643 default:
1644 break;
1645 }
1646
1647 if (desc->layout == UTIL_FORMAT_LAYOUT_RGTC) {
1648 if (!sscreen->info.has_format_bc1_through_bc7)
1649 goto out_unknown;
1650
1651 switch (format) {
1652 case PIPE_FORMAT_RGTC1_SNORM:
1653 case PIPE_FORMAT_LATC1_SNORM:
1654 case PIPE_FORMAT_RGTC1_UNORM:
1655 case PIPE_FORMAT_LATC1_UNORM:
1656 return V_008F14_IMG_DATA_FORMAT_BC4;
1657 case PIPE_FORMAT_RGTC2_SNORM:
1658 case PIPE_FORMAT_LATC2_SNORM:
1659 case PIPE_FORMAT_RGTC2_UNORM:
1660 case PIPE_FORMAT_LATC2_UNORM:
1661 return V_008F14_IMG_DATA_FORMAT_BC5;
1662 default:
1663 goto out_unknown;
1664 }
1665 }
1666
1667 if (desc->layout == UTIL_FORMAT_LAYOUT_ETC &&
1668 (sscreen->info.family == CHIP_STONEY ||
1669 sscreen->info.family == CHIP_VEGA10 ||
1670 sscreen->info.family == CHIP_RAVEN)) {
1671 switch (format) {
1672 case PIPE_FORMAT_ETC1_RGB8:
1673 case PIPE_FORMAT_ETC2_RGB8:
1674 case PIPE_FORMAT_ETC2_SRGB8:
1675 return V_008F14_IMG_DATA_FORMAT_ETC2_RGB;
1676 case PIPE_FORMAT_ETC2_RGB8A1:
1677 case PIPE_FORMAT_ETC2_SRGB8A1:
1678 return V_008F14_IMG_DATA_FORMAT_ETC2_RGBA1;
1679 case PIPE_FORMAT_ETC2_RGBA8:
1680 case PIPE_FORMAT_ETC2_SRGBA8:
1681 return V_008F14_IMG_DATA_FORMAT_ETC2_RGBA;
1682 case PIPE_FORMAT_ETC2_R11_UNORM:
1683 case PIPE_FORMAT_ETC2_R11_SNORM:
1684 return V_008F14_IMG_DATA_FORMAT_ETC2_R;
1685 case PIPE_FORMAT_ETC2_RG11_UNORM:
1686 case PIPE_FORMAT_ETC2_RG11_SNORM:
1687 return V_008F14_IMG_DATA_FORMAT_ETC2_RG;
1688 default:
1689 goto out_unknown;
1690 }
1691 }
1692
1693 if (desc->layout == UTIL_FORMAT_LAYOUT_BPTC) {
1694 if (!sscreen->info.has_format_bc1_through_bc7)
1695 goto out_unknown;
1696
1697 switch (format) {
1698 case PIPE_FORMAT_BPTC_RGBA_UNORM:
1699 case PIPE_FORMAT_BPTC_SRGBA:
1700 return V_008F14_IMG_DATA_FORMAT_BC7;
1701 case PIPE_FORMAT_BPTC_RGB_FLOAT:
1702 case PIPE_FORMAT_BPTC_RGB_UFLOAT:
1703 return V_008F14_IMG_DATA_FORMAT_BC6;
1704 default:
1705 goto out_unknown;
1706 }
1707 }
1708
1709 if (desc->layout == UTIL_FORMAT_LAYOUT_SUBSAMPLED) {
1710 switch (format) {
1711 case PIPE_FORMAT_R8G8_B8G8_UNORM:
1712 case PIPE_FORMAT_G8R8_B8R8_UNORM:
1713 return V_008F14_IMG_DATA_FORMAT_GB_GR;
1714 case PIPE_FORMAT_G8R8_G8B8_UNORM:
1715 case PIPE_FORMAT_R8G8_R8B8_UNORM:
1716 return V_008F14_IMG_DATA_FORMAT_BG_RG;
1717 default:
1718 goto out_unknown;
1719 }
1720 }
1721
1722 if (desc->layout == UTIL_FORMAT_LAYOUT_S3TC) {
1723 if (!sscreen->info.has_format_bc1_through_bc7)
1724 goto out_unknown;
1725
1726 switch (format) {
1727 case PIPE_FORMAT_DXT1_RGB:
1728 case PIPE_FORMAT_DXT1_RGBA:
1729 case PIPE_FORMAT_DXT1_SRGB:
1730 case PIPE_FORMAT_DXT1_SRGBA:
1731 return V_008F14_IMG_DATA_FORMAT_BC1;
1732 case PIPE_FORMAT_DXT3_RGBA:
1733 case PIPE_FORMAT_DXT3_SRGBA:
1734 return V_008F14_IMG_DATA_FORMAT_BC2;
1735 case PIPE_FORMAT_DXT5_RGBA:
1736 case PIPE_FORMAT_DXT5_SRGBA:
1737 return V_008F14_IMG_DATA_FORMAT_BC3;
1738 default:
1739 goto out_unknown;
1740 }
1741 }
1742
1743 if (format == PIPE_FORMAT_R9G9B9E5_FLOAT) {
1744 return V_008F14_IMG_DATA_FORMAT_5_9_9_9;
1745 } else if (format == PIPE_FORMAT_R11G11B10_FLOAT) {
1746 return V_008F14_IMG_DATA_FORMAT_10_11_11;
1747 }
1748
1749 /* R8G8Bx_SNORM - TODO CxV8U8 */
1750
1751 /* hw cannot support mixed formats (except depth/stencil, since only
1752 * depth is read).*/
1753 if (desc->is_mixed && desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS)
1754 goto out_unknown;
1755
1756 /* See whether the components are of the same size. */
1757 for (i = 1; i < desc->nr_channels; i++) {
1758 uniform = uniform && desc->channel[0].size == desc->channel[i].size;
1759 }
1760
1761 /* Non-uniform formats. */
1762 if (!uniform) {
1763 switch(desc->nr_channels) {
1764 case 3:
1765 if (desc->channel[0].size == 5 &&
1766 desc->channel[1].size == 6 &&
1767 desc->channel[2].size == 5) {
1768 return V_008F14_IMG_DATA_FORMAT_5_6_5;
1769 }
1770 goto out_unknown;
1771 case 4:
1772 if (desc->channel[0].size == 5 &&
1773 desc->channel[1].size == 5 &&
1774 desc->channel[2].size == 5 &&
1775 desc->channel[3].size == 1) {
1776 return V_008F14_IMG_DATA_FORMAT_1_5_5_5;
1777 }
1778 if (desc->channel[0].size == 1 &&
1779 desc->channel[1].size == 5 &&
1780 desc->channel[2].size == 5 &&
1781 desc->channel[3].size == 5) {
1782 return V_008F14_IMG_DATA_FORMAT_5_5_5_1;
1783 }
1784 if (desc->channel[0].size == 10 &&
1785 desc->channel[1].size == 10 &&
1786 desc->channel[2].size == 10 &&
1787 desc->channel[3].size == 2) {
1788 return V_008F14_IMG_DATA_FORMAT_2_10_10_10;
1789 }
1790 goto out_unknown;
1791 }
1792 goto out_unknown;
1793 }
1794
1795 if (first_non_void < 0 || first_non_void > 3)
1796 goto out_unknown;
1797
1798 /* uniform formats */
1799 switch (desc->channel[first_non_void].size) {
1800 case 4:
1801 switch (desc->nr_channels) {
1802 #if 0 /* Not supported for render targets */
1803 case 2:
1804 return V_008F14_IMG_DATA_FORMAT_4_4;
1805 #endif
1806 case 4:
1807 return V_008F14_IMG_DATA_FORMAT_4_4_4_4;
1808 }
1809 break;
1810 case 8:
1811 switch (desc->nr_channels) {
1812 case 1:
1813 return V_008F14_IMG_DATA_FORMAT_8;
1814 case 2:
1815 return V_008F14_IMG_DATA_FORMAT_8_8;
1816 case 4:
1817 return V_008F14_IMG_DATA_FORMAT_8_8_8_8;
1818 }
1819 break;
1820 case 16:
1821 switch (desc->nr_channels) {
1822 case 1:
1823 return V_008F14_IMG_DATA_FORMAT_16;
1824 case 2:
1825 return V_008F14_IMG_DATA_FORMAT_16_16;
1826 case 4:
1827 return V_008F14_IMG_DATA_FORMAT_16_16_16_16;
1828 }
1829 break;
1830 case 32:
1831 switch (desc->nr_channels) {
1832 case 1:
1833 return V_008F14_IMG_DATA_FORMAT_32;
1834 case 2:
1835 return V_008F14_IMG_DATA_FORMAT_32_32;
1836 #if 0 /* Not supported for render targets */
1837 case 3:
1838 return V_008F14_IMG_DATA_FORMAT_32_32_32;
1839 #endif
1840 case 4:
1841 return V_008F14_IMG_DATA_FORMAT_32_32_32_32;
1842 }
1843 }
1844
1845 out_unknown:
1846 return ~0;
1847 }
1848
1849 static unsigned si_tex_wrap(unsigned wrap)
1850 {
1851 switch (wrap) {
1852 default:
1853 case PIPE_TEX_WRAP_REPEAT:
1854 return V_008F30_SQ_TEX_WRAP;
1855 case PIPE_TEX_WRAP_CLAMP:
1856 return V_008F30_SQ_TEX_CLAMP_HALF_BORDER;
1857 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
1858 return V_008F30_SQ_TEX_CLAMP_LAST_TEXEL;
1859 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
1860 return V_008F30_SQ_TEX_CLAMP_BORDER;
1861 case PIPE_TEX_WRAP_MIRROR_REPEAT:
1862 return V_008F30_SQ_TEX_MIRROR;
1863 case PIPE_TEX_WRAP_MIRROR_CLAMP:
1864 return V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
1865 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
1866 return V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
1867 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
1868 return V_008F30_SQ_TEX_MIRROR_ONCE_BORDER;
1869 }
1870 }
1871
1872 static unsigned si_tex_mipfilter(unsigned filter)
1873 {
1874 switch (filter) {
1875 case PIPE_TEX_MIPFILTER_NEAREST:
1876 return V_008F38_SQ_TEX_Z_FILTER_POINT;
1877 case PIPE_TEX_MIPFILTER_LINEAR:
1878 return V_008F38_SQ_TEX_Z_FILTER_LINEAR;
1879 default:
1880 case PIPE_TEX_MIPFILTER_NONE:
1881 return V_008F38_SQ_TEX_Z_FILTER_NONE;
1882 }
1883 }
1884
1885 static unsigned si_tex_compare(unsigned compare)
1886 {
1887 switch (compare) {
1888 default:
1889 case PIPE_FUNC_NEVER:
1890 return V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER;
1891 case PIPE_FUNC_LESS:
1892 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESS;
1893 case PIPE_FUNC_EQUAL:
1894 return V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL;
1895 case PIPE_FUNC_LEQUAL:
1896 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
1897 case PIPE_FUNC_GREATER:
1898 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER;
1899 case PIPE_FUNC_NOTEQUAL:
1900 return V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
1901 case PIPE_FUNC_GEQUAL:
1902 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
1903 case PIPE_FUNC_ALWAYS:
1904 return V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS;
1905 }
1906 }
1907
1908 static unsigned si_tex_dim(struct si_screen *sscreen, struct si_texture *tex,
1909 unsigned view_target, unsigned nr_samples)
1910 {
1911 unsigned res_target = tex->buffer.b.b.target;
1912
1913 if (view_target == PIPE_TEXTURE_CUBE ||
1914 view_target == PIPE_TEXTURE_CUBE_ARRAY)
1915 res_target = view_target;
1916 /* If interpreting cubemaps as something else, set 2D_ARRAY. */
1917 else if (res_target == PIPE_TEXTURE_CUBE ||
1918 res_target == PIPE_TEXTURE_CUBE_ARRAY)
1919 res_target = PIPE_TEXTURE_2D_ARRAY;
1920
1921 /* GFX9 allocates 1D textures as 2D. */
1922 if ((res_target == PIPE_TEXTURE_1D ||
1923 res_target == PIPE_TEXTURE_1D_ARRAY) &&
1924 sscreen->info.chip_class >= GFX9 &&
1925 tex->surface.u.gfx9.resource_type == RADEON_RESOURCE_2D) {
1926 if (res_target == PIPE_TEXTURE_1D)
1927 res_target = PIPE_TEXTURE_2D;
1928 else
1929 res_target = PIPE_TEXTURE_2D_ARRAY;
1930 }
1931
1932 switch (res_target) {
1933 default:
1934 case PIPE_TEXTURE_1D:
1935 return V_008F1C_SQ_RSRC_IMG_1D;
1936 case PIPE_TEXTURE_1D_ARRAY:
1937 return V_008F1C_SQ_RSRC_IMG_1D_ARRAY;
1938 case PIPE_TEXTURE_2D:
1939 case PIPE_TEXTURE_RECT:
1940 return nr_samples > 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA :
1941 V_008F1C_SQ_RSRC_IMG_2D;
1942 case PIPE_TEXTURE_2D_ARRAY:
1943 return nr_samples > 1 ? V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY :
1944 V_008F1C_SQ_RSRC_IMG_2D_ARRAY;
1945 case PIPE_TEXTURE_3D:
1946 return V_008F1C_SQ_RSRC_IMG_3D;
1947 case PIPE_TEXTURE_CUBE:
1948 case PIPE_TEXTURE_CUBE_ARRAY:
1949 return V_008F1C_SQ_RSRC_IMG_CUBE;
1950 }
1951 }
1952
1953 /*
1954 * Format support testing
1955 */
1956
1957 static bool si_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
1958 {
1959 const struct util_format_description *desc = util_format_description(format);
1960 if (!desc)
1961 return false;
1962
1963 return si_translate_texformat(screen, format, desc,
1964 util_format_get_first_non_void_channel(format)) != ~0U;
1965 }
1966
1967 static uint32_t si_translate_buffer_dataformat(struct pipe_screen *screen,
1968 const struct util_format_description *desc,
1969 int first_non_void)
1970 {
1971 int i;
1972
1973 if (desc->format == PIPE_FORMAT_R11G11B10_FLOAT)
1974 return V_008F0C_BUF_DATA_FORMAT_10_11_11;
1975
1976 assert(first_non_void >= 0);
1977
1978 if (desc->nr_channels == 4 &&
1979 desc->channel[0].size == 10 &&
1980 desc->channel[1].size == 10 &&
1981 desc->channel[2].size == 10 &&
1982 desc->channel[3].size == 2)
1983 return V_008F0C_BUF_DATA_FORMAT_2_10_10_10;
1984
1985 /* See whether the components are of the same size. */
1986 for (i = 0; i < desc->nr_channels; i++) {
1987 if (desc->channel[first_non_void].size != desc->channel[i].size)
1988 return V_008F0C_BUF_DATA_FORMAT_INVALID;
1989 }
1990
1991 switch (desc->channel[first_non_void].size) {
1992 case 8:
1993 switch (desc->nr_channels) {
1994 case 1:
1995 case 3: /* 3 loads */
1996 return V_008F0C_BUF_DATA_FORMAT_8;
1997 case 2:
1998 return V_008F0C_BUF_DATA_FORMAT_8_8;
1999 case 4:
2000 return V_008F0C_BUF_DATA_FORMAT_8_8_8_8;
2001 }
2002 break;
2003 case 16:
2004 switch (desc->nr_channels) {
2005 case 1:
2006 case 3: /* 3 loads */
2007 return V_008F0C_BUF_DATA_FORMAT_16;
2008 case 2:
2009 return V_008F0C_BUF_DATA_FORMAT_16_16;
2010 case 4:
2011 return V_008F0C_BUF_DATA_FORMAT_16_16_16_16;
2012 }
2013 break;
2014 case 32:
2015 switch (desc->nr_channels) {
2016 case 1:
2017 return V_008F0C_BUF_DATA_FORMAT_32;
2018 case 2:
2019 return V_008F0C_BUF_DATA_FORMAT_32_32;
2020 case 3:
2021 return V_008F0C_BUF_DATA_FORMAT_32_32_32;
2022 case 4:
2023 return V_008F0C_BUF_DATA_FORMAT_32_32_32_32;
2024 }
2025 break;
2026 case 64:
2027 /* Legacy double formats. */
2028 switch (desc->nr_channels) {
2029 case 1: /* 1 load */
2030 return V_008F0C_BUF_DATA_FORMAT_32_32;
2031 case 2: /* 1 load */
2032 return V_008F0C_BUF_DATA_FORMAT_32_32_32_32;
2033 case 3: /* 3 loads */
2034 return V_008F0C_BUF_DATA_FORMAT_32_32;
2035 case 4: /* 2 loads */
2036 return V_008F0C_BUF_DATA_FORMAT_32_32_32_32;
2037 }
2038 break;
2039 }
2040
2041 return V_008F0C_BUF_DATA_FORMAT_INVALID;
2042 }
2043
2044 static uint32_t si_translate_buffer_numformat(struct pipe_screen *screen,
2045 const struct util_format_description *desc,
2046 int first_non_void)
2047 {
2048 if (desc->format == PIPE_FORMAT_R11G11B10_FLOAT)
2049 return V_008F0C_BUF_NUM_FORMAT_FLOAT;
2050
2051 assert(first_non_void >= 0);
2052
2053 switch (desc->channel[first_non_void].type) {
2054 case UTIL_FORMAT_TYPE_SIGNED:
2055 case UTIL_FORMAT_TYPE_FIXED:
2056 if (desc->channel[first_non_void].size >= 32 ||
2057 desc->channel[first_non_void].pure_integer)
2058 return V_008F0C_BUF_NUM_FORMAT_SINT;
2059 else if (desc->channel[first_non_void].normalized)
2060 return V_008F0C_BUF_NUM_FORMAT_SNORM;
2061 else
2062 return V_008F0C_BUF_NUM_FORMAT_SSCALED;
2063 break;
2064 case UTIL_FORMAT_TYPE_UNSIGNED:
2065 if (desc->channel[first_non_void].size >= 32 ||
2066 desc->channel[first_non_void].pure_integer)
2067 return V_008F0C_BUF_NUM_FORMAT_UINT;
2068 else if (desc->channel[first_non_void].normalized)
2069 return V_008F0C_BUF_NUM_FORMAT_UNORM;
2070 else
2071 return V_008F0C_BUF_NUM_FORMAT_USCALED;
2072 break;
2073 case UTIL_FORMAT_TYPE_FLOAT:
2074 default:
2075 return V_008F0C_BUF_NUM_FORMAT_FLOAT;
2076 }
2077 }
2078
2079 static unsigned si_is_vertex_format_supported(struct pipe_screen *screen,
2080 enum pipe_format format,
2081 unsigned usage)
2082 {
2083 const struct util_format_description *desc;
2084 int first_non_void;
2085 unsigned data_format;
2086
2087 assert((usage & ~(PIPE_BIND_SHADER_IMAGE |
2088 PIPE_BIND_SAMPLER_VIEW |
2089 PIPE_BIND_VERTEX_BUFFER)) == 0);
2090
2091 desc = util_format_description(format);
2092 if (!desc)
2093 return 0;
2094
2095 /* There are no native 8_8_8 or 16_16_16 data formats, and we currently
2096 * select 8_8_8_8 and 16_16_16_16 instead. This works reasonably well
2097 * for read-only access (with caveats surrounding bounds checks), but
2098 * obviously fails for write access which we have to implement for
2099 * shader images. Luckily, OpenGL doesn't expect this to be supported
2100 * anyway, and so the only impact is on PBO uploads / downloads, which
2101 * shouldn't be expected to be fast for GL_RGB anyway.
2102 */
2103 if (desc->block.bits == 3 * 8 ||
2104 desc->block.bits == 3 * 16) {
2105 if (usage & (PIPE_BIND_SHADER_IMAGE | PIPE_BIND_SAMPLER_VIEW)) {
2106 usage &= ~(PIPE_BIND_SHADER_IMAGE | PIPE_BIND_SAMPLER_VIEW);
2107 if (!usage)
2108 return 0;
2109 }
2110 }
2111
2112 first_non_void = util_format_get_first_non_void_channel(format);
2113 data_format = si_translate_buffer_dataformat(screen, desc, first_non_void);
2114 if (data_format == V_008F0C_BUF_DATA_FORMAT_INVALID)
2115 return 0;
2116
2117 return usage;
2118 }
2119
2120 static bool si_is_colorbuffer_format_supported(enum pipe_format format)
2121 {
2122 return si_translate_colorformat(format) != V_028C70_COLOR_INVALID &&
2123 si_translate_colorswap(format, false) != ~0U;
2124 }
2125
2126 static bool si_is_zs_format_supported(enum pipe_format format)
2127 {
2128 return si_translate_dbformat(format) != V_028040_Z_INVALID;
2129 }
2130
2131 static boolean si_is_format_supported(struct pipe_screen *screen,
2132 enum pipe_format format,
2133 enum pipe_texture_target target,
2134 unsigned sample_count,
2135 unsigned storage_sample_count,
2136 unsigned usage)
2137 {
2138 struct si_screen *sscreen = (struct si_screen *)screen;
2139 unsigned retval = 0;
2140
2141 if (target >= PIPE_MAX_TEXTURE_TYPES) {
2142 PRINT_ERR("r600: unsupported texture type %d\n", target);
2143 return false;
2144 }
2145
2146 if (sample_count > 1) {
2147 if (!screen->get_param(screen, PIPE_CAP_TEXTURE_MULTISAMPLE))
2148 return false;
2149
2150 if (usage & PIPE_BIND_SHADER_IMAGE)
2151 return false;
2152
2153 if (sample_count != storage_sample_count)
2154 return false;
2155
2156 switch (sample_count) {
2157 case 2:
2158 case 4:
2159 case 8:
2160 break;
2161 case 16:
2162 /* Allow resource_copy_region with nr_samples == 16. */
2163 if (sscreen->eqaa_force_coverage_samples == 16 &&
2164 !util_format_is_depth_or_stencil(format))
2165 return true;
2166 if (format == PIPE_FORMAT_NONE)
2167 return true;
2168 else
2169 return false;
2170 default:
2171 return false;
2172 }
2173 }
2174
2175 if (usage & (PIPE_BIND_SAMPLER_VIEW |
2176 PIPE_BIND_SHADER_IMAGE)) {
2177 if (target == PIPE_BUFFER) {
2178 retval |= si_is_vertex_format_supported(
2179 screen, format, usage & (PIPE_BIND_SAMPLER_VIEW |
2180 PIPE_BIND_SHADER_IMAGE));
2181 } else {
2182 if (si_is_sampler_format_supported(screen, format))
2183 retval |= usage & (PIPE_BIND_SAMPLER_VIEW |
2184 PIPE_BIND_SHADER_IMAGE);
2185 }
2186 }
2187
2188 if ((usage & (PIPE_BIND_RENDER_TARGET |
2189 PIPE_BIND_DISPLAY_TARGET |
2190 PIPE_BIND_SCANOUT |
2191 PIPE_BIND_SHARED |
2192 PIPE_BIND_BLENDABLE)) &&
2193 si_is_colorbuffer_format_supported(format)) {
2194 retval |= usage &
2195 (PIPE_BIND_RENDER_TARGET |
2196 PIPE_BIND_DISPLAY_TARGET |
2197 PIPE_BIND_SCANOUT |
2198 PIPE_BIND_SHARED);
2199 if (!util_format_is_pure_integer(format) &&
2200 !util_format_is_depth_or_stencil(format))
2201 retval |= usage & PIPE_BIND_BLENDABLE;
2202 }
2203
2204 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
2205 si_is_zs_format_supported(format)) {
2206 retval |= PIPE_BIND_DEPTH_STENCIL;
2207 }
2208
2209 if (usage & PIPE_BIND_VERTEX_BUFFER) {
2210 retval |= si_is_vertex_format_supported(screen, format,
2211 PIPE_BIND_VERTEX_BUFFER);
2212 }
2213
2214 if ((usage & PIPE_BIND_LINEAR) &&
2215 !util_format_is_compressed(format) &&
2216 !(usage & PIPE_BIND_DEPTH_STENCIL))
2217 retval |= PIPE_BIND_LINEAR;
2218
2219 return retval == usage;
2220 }
2221
2222 /*
2223 * framebuffer handling
2224 */
2225
2226 static void si_choose_spi_color_formats(struct si_surface *surf,
2227 unsigned format, unsigned swap,
2228 unsigned ntype, bool is_depth)
2229 {
2230 /* Alpha is needed for alpha-to-coverage.
2231 * Blending may be with or without alpha.
2232 */
2233 unsigned normal = 0; /* most optimal, may not support blending or export alpha */
2234 unsigned alpha = 0; /* exports alpha, but may not support blending */
2235 unsigned blend = 0; /* supports blending, but may not export alpha */
2236 unsigned blend_alpha = 0; /* least optimal, supports blending and exports alpha */
2237
2238 /* Choose the SPI color formats. These are required values for RB+.
2239 * Other chips have multiple choices, though they are not necessarily better.
2240 */
2241 switch (format) {
2242 case V_028C70_COLOR_5_6_5:
2243 case V_028C70_COLOR_1_5_5_5:
2244 case V_028C70_COLOR_5_5_5_1:
2245 case V_028C70_COLOR_4_4_4_4:
2246 case V_028C70_COLOR_10_11_11:
2247 case V_028C70_COLOR_11_11_10:
2248 case V_028C70_COLOR_8:
2249 case V_028C70_COLOR_8_8:
2250 case V_028C70_COLOR_8_8_8_8:
2251 case V_028C70_COLOR_10_10_10_2:
2252 case V_028C70_COLOR_2_10_10_10:
2253 if (ntype == V_028C70_NUMBER_UINT)
2254 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_UINT16_ABGR;
2255 else if (ntype == V_028C70_NUMBER_SINT)
2256 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_SINT16_ABGR;
2257 else
2258 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_FP16_ABGR;
2259 break;
2260
2261 case V_028C70_COLOR_16:
2262 case V_028C70_COLOR_16_16:
2263 case V_028C70_COLOR_16_16_16_16:
2264 if (ntype == V_028C70_NUMBER_UNORM ||
2265 ntype == V_028C70_NUMBER_SNORM) {
2266 /* UNORM16 and SNORM16 don't support blending */
2267 if (ntype == V_028C70_NUMBER_UNORM)
2268 normal = alpha = V_028714_SPI_SHADER_UNORM16_ABGR;
2269 else
2270 normal = alpha = V_028714_SPI_SHADER_SNORM16_ABGR;
2271
2272 /* Use 32 bits per channel for blending. */
2273 if (format == V_028C70_COLOR_16) {
2274 if (swap == V_028C70_SWAP_STD) { /* R */
2275 blend = V_028714_SPI_SHADER_32_R;
2276 blend_alpha = V_028714_SPI_SHADER_32_AR;
2277 } else if (swap == V_028C70_SWAP_ALT_REV) /* A */
2278 blend = blend_alpha = V_028714_SPI_SHADER_32_AR;
2279 else
2280 assert(0);
2281 } else if (format == V_028C70_COLOR_16_16) {
2282 if (swap == V_028C70_SWAP_STD) { /* RG */
2283 blend = V_028714_SPI_SHADER_32_GR;
2284 blend_alpha = V_028714_SPI_SHADER_32_ABGR;
2285 } else if (swap == V_028C70_SWAP_ALT) /* RA */
2286 blend = blend_alpha = V_028714_SPI_SHADER_32_AR;
2287 else
2288 assert(0);
2289 } else /* 16_16_16_16 */
2290 blend = blend_alpha = V_028714_SPI_SHADER_32_ABGR;
2291 } else if (ntype == V_028C70_NUMBER_UINT)
2292 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_UINT16_ABGR;
2293 else if (ntype == V_028C70_NUMBER_SINT)
2294 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_SINT16_ABGR;
2295 else if (ntype == V_028C70_NUMBER_FLOAT)
2296 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_FP16_ABGR;
2297 else
2298 assert(0);
2299 break;
2300
2301 case V_028C70_COLOR_32:
2302 if (swap == V_028C70_SWAP_STD) { /* R */
2303 blend = normal = V_028714_SPI_SHADER_32_R;
2304 alpha = blend_alpha = V_028714_SPI_SHADER_32_AR;
2305 } else if (swap == V_028C70_SWAP_ALT_REV) /* A */
2306 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_AR;
2307 else
2308 assert(0);
2309 break;
2310
2311 case V_028C70_COLOR_32_32:
2312 if (swap == V_028C70_SWAP_STD) { /* RG */
2313 blend = normal = V_028714_SPI_SHADER_32_GR;
2314 alpha = blend_alpha = V_028714_SPI_SHADER_32_ABGR;
2315 } else if (swap == V_028C70_SWAP_ALT) /* RA */
2316 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_AR;
2317 else
2318 assert(0);
2319 break;
2320
2321 case V_028C70_COLOR_32_32_32_32:
2322 case V_028C70_COLOR_8_24:
2323 case V_028C70_COLOR_24_8:
2324 case V_028C70_COLOR_X24_8_32_FLOAT:
2325 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_ABGR;
2326 break;
2327
2328 default:
2329 assert(0);
2330 return;
2331 }
2332
2333 /* The DB->CB copy needs 32_ABGR. */
2334 if (is_depth)
2335 alpha = blend = blend_alpha = normal = V_028714_SPI_SHADER_32_ABGR;
2336
2337 surf->spi_shader_col_format = normal;
2338 surf->spi_shader_col_format_alpha = alpha;
2339 surf->spi_shader_col_format_blend = blend;
2340 surf->spi_shader_col_format_blend_alpha = blend_alpha;
2341 }
2342
2343 static void si_initialize_color_surface(struct si_context *sctx,
2344 struct si_surface *surf)
2345 {
2346 struct si_texture *tex = (struct si_texture*)surf->base.texture;
2347 unsigned color_info, color_attrib;
2348 unsigned format, swap, ntype, endian;
2349 const struct util_format_description *desc;
2350 int firstchan;
2351 unsigned blend_clamp = 0, blend_bypass = 0;
2352
2353 desc = util_format_description(surf->base.format);
2354 for (firstchan = 0; firstchan < 4; firstchan++) {
2355 if (desc->channel[firstchan].type != UTIL_FORMAT_TYPE_VOID) {
2356 break;
2357 }
2358 }
2359 if (firstchan == 4 || desc->channel[firstchan].type == UTIL_FORMAT_TYPE_FLOAT) {
2360 ntype = V_028C70_NUMBER_FLOAT;
2361 } else {
2362 ntype = V_028C70_NUMBER_UNORM;
2363 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
2364 ntype = V_028C70_NUMBER_SRGB;
2365 else if (desc->channel[firstchan].type == UTIL_FORMAT_TYPE_SIGNED) {
2366 if (desc->channel[firstchan].pure_integer) {
2367 ntype = V_028C70_NUMBER_SINT;
2368 } else {
2369 assert(desc->channel[firstchan].normalized);
2370 ntype = V_028C70_NUMBER_SNORM;
2371 }
2372 } else if (desc->channel[firstchan].type == UTIL_FORMAT_TYPE_UNSIGNED) {
2373 if (desc->channel[firstchan].pure_integer) {
2374 ntype = V_028C70_NUMBER_UINT;
2375 } else {
2376 assert(desc->channel[firstchan].normalized);
2377 ntype = V_028C70_NUMBER_UNORM;
2378 }
2379 }
2380 }
2381
2382 format = si_translate_colorformat(surf->base.format);
2383 if (format == V_028C70_COLOR_INVALID) {
2384 PRINT_ERR("Invalid CB format: %d, disabling CB.\n", surf->base.format);
2385 }
2386 assert(format != V_028C70_COLOR_INVALID);
2387 swap = si_translate_colorswap(surf->base.format, false);
2388 endian = si_colorformat_endian_swap(format);
2389
2390 /* blend clamp should be set for all NORM/SRGB types */
2391 if (ntype == V_028C70_NUMBER_UNORM ||
2392 ntype == V_028C70_NUMBER_SNORM ||
2393 ntype == V_028C70_NUMBER_SRGB)
2394 blend_clamp = 1;
2395
2396 /* set blend bypass according to docs if SINT/UINT or
2397 8/24 COLOR variants */
2398 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT ||
2399 format == V_028C70_COLOR_8_24 || format == V_028C70_COLOR_24_8 ||
2400 format == V_028C70_COLOR_X24_8_32_FLOAT) {
2401 blend_clamp = 0;
2402 blend_bypass = 1;
2403 }
2404
2405 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT) {
2406 if (format == V_028C70_COLOR_8 ||
2407 format == V_028C70_COLOR_8_8 ||
2408 format == V_028C70_COLOR_8_8_8_8)
2409 surf->color_is_int8 = true;
2410 else if (format == V_028C70_COLOR_10_10_10_2 ||
2411 format == V_028C70_COLOR_2_10_10_10)
2412 surf->color_is_int10 = true;
2413 }
2414
2415 color_info = S_028C70_FORMAT(format) |
2416 S_028C70_COMP_SWAP(swap) |
2417 S_028C70_BLEND_CLAMP(blend_clamp) |
2418 S_028C70_BLEND_BYPASS(blend_bypass) |
2419 S_028C70_SIMPLE_FLOAT(1) |
2420 S_028C70_ROUND_MODE(ntype != V_028C70_NUMBER_UNORM &&
2421 ntype != V_028C70_NUMBER_SNORM &&
2422 ntype != V_028C70_NUMBER_SRGB &&
2423 format != V_028C70_COLOR_8_24 &&
2424 format != V_028C70_COLOR_24_8) |
2425 S_028C70_NUMBER_TYPE(ntype) |
2426 S_028C70_ENDIAN(endian);
2427
2428 /* Intensity is implemented as Red, so treat it that way. */
2429 color_attrib = S_028C74_FORCE_DST_ALPHA_1(desc->swizzle[3] == PIPE_SWIZZLE_1 ||
2430 util_format_is_intensity(surf->base.format));
2431
2432 if (tex->buffer.b.b.nr_samples > 1) {
2433 unsigned log_samples = util_logbase2(tex->buffer.b.b.nr_samples);
2434 unsigned log_fragments = util_logbase2(tex->num_color_samples);
2435
2436 color_attrib |= S_028C74_NUM_SAMPLES(log_samples) |
2437 S_028C74_NUM_FRAGMENTS(log_fragments);
2438
2439 if (tex->surface.fmask_size) {
2440 color_info |= S_028C70_COMPRESSION(1);
2441 unsigned fmask_bankh = util_logbase2(tex->surface.u.legacy.fmask.bankh);
2442
2443 if (sctx->chip_class == SI) {
2444 /* due to a hw bug, FMASK_BANK_HEIGHT must be set on SI too */
2445 color_attrib |= S_028C74_FMASK_BANK_HEIGHT(fmask_bankh);
2446 }
2447 }
2448 }
2449
2450 if (sctx->chip_class >= VI) {
2451 unsigned max_uncompressed_block_size = V_028C78_MAX_BLOCK_SIZE_256B;
2452 unsigned min_compressed_block_size = V_028C78_MIN_BLOCK_SIZE_32B;
2453
2454 /* amdvlk: [min-compressed-block-size] should be set to 32 for dGPU and
2455 64 for APU because all of our APUs to date use DIMMs which have
2456 a request granularity size of 64B while all other chips have a
2457 32B request size */
2458 if (!sctx->screen->info.has_dedicated_vram)
2459 min_compressed_block_size = V_028C78_MIN_BLOCK_SIZE_64B;
2460
2461 if (tex->num_color_samples > 1) {
2462 if (tex->surface.bpe == 1)
2463 max_uncompressed_block_size = V_028C78_MAX_BLOCK_SIZE_64B;
2464 else if (tex->surface.bpe == 2)
2465 max_uncompressed_block_size = V_028C78_MAX_BLOCK_SIZE_128B;
2466 }
2467
2468 surf->cb_dcc_control = S_028C78_MAX_UNCOMPRESSED_BLOCK_SIZE(max_uncompressed_block_size) |
2469 S_028C78_MIN_COMPRESSED_BLOCK_SIZE(min_compressed_block_size) |
2470 S_028C78_INDEPENDENT_64B_BLOCKS(1);
2471 }
2472
2473 /* This must be set for fast clear to work without FMASK. */
2474 if (!tex->surface.fmask_size && sctx->chip_class == SI) {
2475 unsigned bankh = util_logbase2(tex->surface.u.legacy.bankh);
2476 color_attrib |= S_028C74_FMASK_BANK_HEIGHT(bankh);
2477 }
2478
2479 unsigned color_view = S_028C6C_SLICE_START(surf->base.u.tex.first_layer) |
2480 S_028C6C_SLICE_MAX(surf->base.u.tex.last_layer);
2481
2482 if (sctx->chip_class >= GFX9) {
2483 unsigned mip0_depth = util_max_layer(&tex->buffer.b.b, 0);
2484
2485 color_view |= S_028C6C_MIP_LEVEL(surf->base.u.tex.level);
2486 color_attrib |= S_028C74_MIP0_DEPTH(mip0_depth) |
2487 S_028C74_RESOURCE_TYPE(tex->surface.u.gfx9.resource_type);
2488 surf->cb_color_attrib2 = S_028C68_MIP0_WIDTH(surf->width0 - 1) |
2489 S_028C68_MIP0_HEIGHT(surf->height0 - 1) |
2490 S_028C68_MAX_MIP(tex->buffer.b.b.last_level);
2491 }
2492
2493 surf->cb_color_view = color_view;
2494 surf->cb_color_info = color_info;
2495 surf->cb_color_attrib = color_attrib;
2496
2497 /* Determine pixel shader export format */
2498 si_choose_spi_color_formats(surf, format, swap, ntype, tex->is_depth);
2499
2500 surf->color_initialized = true;
2501 }
2502
2503 static void si_init_depth_surface(struct si_context *sctx,
2504 struct si_surface *surf)
2505 {
2506 struct si_texture *tex = (struct si_texture*)surf->base.texture;
2507 unsigned level = surf->base.u.tex.level;
2508 unsigned format, stencil_format;
2509 uint32_t z_info, s_info;
2510
2511 format = si_translate_dbformat(tex->db_render_format);
2512 stencil_format = tex->surface.has_stencil ?
2513 V_028044_STENCIL_8 : V_028044_STENCIL_INVALID;
2514
2515 assert(format != V_028040_Z_INVALID);
2516 if (format == V_028040_Z_INVALID)
2517 PRINT_ERR("Invalid DB format: %d, disabling DB.\n", tex->buffer.b.b.format);
2518
2519 surf->db_depth_view = S_028008_SLICE_START(surf->base.u.tex.first_layer) |
2520 S_028008_SLICE_MAX(surf->base.u.tex.last_layer);
2521 surf->db_htile_data_base = 0;
2522 surf->db_htile_surface = 0;
2523
2524 if (sctx->chip_class >= GFX9) {
2525 assert(tex->surface.u.gfx9.surf_offset == 0);
2526 surf->db_depth_base = tex->buffer.gpu_address >> 8;
2527 surf->db_stencil_base = (tex->buffer.gpu_address +
2528 tex->surface.u.gfx9.stencil_offset) >> 8;
2529 z_info = S_028038_FORMAT(format) |
2530 S_028038_NUM_SAMPLES(util_logbase2(tex->buffer.b.b.nr_samples)) |
2531 S_028038_SW_MODE(tex->surface.u.gfx9.surf.swizzle_mode) |
2532 S_028038_MAXMIP(tex->buffer.b.b.last_level);
2533 s_info = S_02803C_FORMAT(stencil_format) |
2534 S_02803C_SW_MODE(tex->surface.u.gfx9.stencil.swizzle_mode);
2535 surf->db_z_info2 = S_028068_EPITCH(tex->surface.u.gfx9.surf.epitch);
2536 surf->db_stencil_info2 = S_02806C_EPITCH(tex->surface.u.gfx9.stencil.epitch);
2537 surf->db_depth_view |= S_028008_MIPID(level);
2538 surf->db_depth_size = S_02801C_X_MAX(tex->buffer.b.b.width0 - 1) |
2539 S_02801C_Y_MAX(tex->buffer.b.b.height0 - 1);
2540
2541 if (si_htile_enabled(tex, level)) {
2542 z_info |= S_028038_TILE_SURFACE_ENABLE(1) |
2543 S_028038_ALLOW_EXPCLEAR(1);
2544
2545 if (tex->tc_compatible_htile) {
2546 unsigned max_zplanes = 4;
2547
2548 if (tex->db_render_format == PIPE_FORMAT_Z16_UNORM &&
2549 tex->buffer.b.b.nr_samples > 1)
2550 max_zplanes = 2;
2551
2552 z_info |= S_028038_DECOMPRESS_ON_N_ZPLANES(max_zplanes + 1) |
2553 S_028038_ITERATE_FLUSH(1);
2554 s_info |= S_02803C_ITERATE_FLUSH(1);
2555 }
2556
2557 if (tex->surface.has_stencil) {
2558 /* Stencil buffer workaround ported from the SI-CI-VI code.
2559 * See that for explanation.
2560 */
2561 s_info |= S_02803C_ALLOW_EXPCLEAR(tex->buffer.b.b.nr_samples <= 1);
2562 } else {
2563 /* Use all HTILE for depth if there's no stencil. */
2564 s_info |= S_02803C_TILE_STENCIL_DISABLE(1);
2565 }
2566
2567 surf->db_htile_data_base = (tex->buffer.gpu_address +
2568 tex->htile_offset) >> 8;
2569 surf->db_htile_surface = S_028ABC_FULL_CACHE(1) |
2570 S_028ABC_PIPE_ALIGNED(tex->surface.u.gfx9.htile.pipe_aligned) |
2571 S_028ABC_RB_ALIGNED(tex->surface.u.gfx9.htile.rb_aligned);
2572 }
2573 } else {
2574 /* SI-CI-VI */
2575 struct legacy_surf_level *levelinfo = &tex->surface.u.legacy.level[level];
2576
2577 assert(levelinfo->nblk_x % 8 == 0 && levelinfo->nblk_y % 8 == 0);
2578
2579 surf->db_depth_base = (tex->buffer.gpu_address +
2580 tex->surface.u.legacy.level[level].offset) >> 8;
2581 surf->db_stencil_base = (tex->buffer.gpu_address +
2582 tex->surface.u.legacy.stencil_level[level].offset) >> 8;
2583
2584 z_info = S_028040_FORMAT(format) |
2585 S_028040_NUM_SAMPLES(util_logbase2(tex->buffer.b.b.nr_samples));
2586 s_info = S_028044_FORMAT(stencil_format);
2587 surf->db_depth_info = S_02803C_ADDR5_SWIZZLE_MASK(!tex->tc_compatible_htile);
2588
2589 if (sctx->chip_class >= CIK) {
2590 struct radeon_info *info = &sctx->screen->info;
2591 unsigned index = tex->surface.u.legacy.tiling_index[level];
2592 unsigned stencil_index = tex->surface.u.legacy.stencil_tiling_index[level];
2593 unsigned macro_index = tex->surface.u.legacy.macro_tile_index;
2594 unsigned tile_mode = info->si_tile_mode_array[index];
2595 unsigned stencil_tile_mode = info->si_tile_mode_array[stencil_index];
2596 unsigned macro_mode = info->cik_macrotile_mode_array[macro_index];
2597
2598 surf->db_depth_info |=
2599 S_02803C_ARRAY_MODE(G_009910_ARRAY_MODE(tile_mode)) |
2600 S_02803C_PIPE_CONFIG(G_009910_PIPE_CONFIG(tile_mode)) |
2601 S_02803C_BANK_WIDTH(G_009990_BANK_WIDTH(macro_mode)) |
2602 S_02803C_BANK_HEIGHT(G_009990_BANK_HEIGHT(macro_mode)) |
2603 S_02803C_MACRO_TILE_ASPECT(G_009990_MACRO_TILE_ASPECT(macro_mode)) |
2604 S_02803C_NUM_BANKS(G_009990_NUM_BANKS(macro_mode));
2605 z_info |= S_028040_TILE_SPLIT(G_009910_TILE_SPLIT(tile_mode));
2606 s_info |= S_028044_TILE_SPLIT(G_009910_TILE_SPLIT(stencil_tile_mode));
2607 } else {
2608 unsigned tile_mode_index = si_tile_mode_index(tex, level, false);
2609 z_info |= S_028040_TILE_MODE_INDEX(tile_mode_index);
2610 tile_mode_index = si_tile_mode_index(tex, level, true);
2611 s_info |= S_028044_TILE_MODE_INDEX(tile_mode_index);
2612 }
2613
2614 surf->db_depth_size = S_028058_PITCH_TILE_MAX((levelinfo->nblk_x / 8) - 1) |
2615 S_028058_HEIGHT_TILE_MAX((levelinfo->nblk_y / 8) - 1);
2616 surf->db_depth_slice = S_02805C_SLICE_TILE_MAX((levelinfo->nblk_x *
2617 levelinfo->nblk_y) / 64 - 1);
2618
2619 if (si_htile_enabled(tex, level)) {
2620 z_info |= S_028040_TILE_SURFACE_ENABLE(1) |
2621 S_028040_ALLOW_EXPCLEAR(1);
2622
2623 if (tex->surface.has_stencil) {
2624 /* Workaround: For a not yet understood reason, the
2625 * combination of MSAA, fast stencil clear and stencil
2626 * decompress messes with subsequent stencil buffer
2627 * uses. Problem was reproduced on Verde, Bonaire,
2628 * Tonga, and Carrizo.
2629 *
2630 * Disabling EXPCLEAR works around the problem.
2631 *
2632 * Check piglit's arb_texture_multisample-stencil-clear
2633 * test if you want to try changing this.
2634 */
2635 if (tex->buffer.b.b.nr_samples <= 1)
2636 s_info |= S_028044_ALLOW_EXPCLEAR(1);
2637 } else if (!tex->tc_compatible_htile) {
2638 /* Use all of the htile_buffer for depth if there's no stencil.
2639 * This must not be set when TC-compatible HTILE is enabled
2640 * due to a hw bug.
2641 */
2642 s_info |= S_028044_TILE_STENCIL_DISABLE(1);
2643 }
2644
2645 surf->db_htile_data_base = (tex->buffer.gpu_address +
2646 tex->htile_offset) >> 8;
2647 surf->db_htile_surface = S_028ABC_FULL_CACHE(1);
2648
2649 if (tex->tc_compatible_htile) {
2650 surf->db_htile_surface |= S_028ABC_TC_COMPATIBLE(1);
2651
2652 /* 0 = full compression. N = only compress up to N-1 Z planes. */
2653 if (tex->buffer.b.b.nr_samples <= 1)
2654 z_info |= S_028040_DECOMPRESS_ON_N_ZPLANES(5);
2655 else if (tex->buffer.b.b.nr_samples <= 4)
2656 z_info |= S_028040_DECOMPRESS_ON_N_ZPLANES(3);
2657 else
2658 z_info |= S_028040_DECOMPRESS_ON_N_ZPLANES(2);
2659 }
2660 }
2661 }
2662
2663 surf->db_z_info = z_info;
2664 surf->db_stencil_info = s_info;
2665
2666 surf->depth_initialized = true;
2667 }
2668
2669 void si_update_fb_dirtiness_after_rendering(struct si_context *sctx)
2670 {
2671 if (sctx->decompression_enabled)
2672 return;
2673
2674 if (sctx->framebuffer.state.zsbuf) {
2675 struct pipe_surface *surf = sctx->framebuffer.state.zsbuf;
2676 struct si_texture *tex = (struct si_texture *)surf->texture;
2677
2678 tex->dirty_level_mask |= 1 << surf->u.tex.level;
2679
2680 if (tex->surface.has_stencil)
2681 tex->stencil_dirty_level_mask |= 1 << surf->u.tex.level;
2682 }
2683
2684 unsigned compressed_cb_mask = sctx->framebuffer.compressed_cb_mask;
2685 while (compressed_cb_mask) {
2686 unsigned i = u_bit_scan(&compressed_cb_mask);
2687 struct pipe_surface *surf = sctx->framebuffer.state.cbufs[i];
2688 struct si_texture *tex = (struct si_texture*)surf->texture;
2689
2690 if (tex->surface.fmask_size)
2691 tex->dirty_level_mask |= 1 << surf->u.tex.level;
2692 if (tex->dcc_gather_statistics)
2693 tex->separate_dcc_dirty = true;
2694 }
2695 }
2696
2697 static void si_dec_framebuffer_counters(const struct pipe_framebuffer_state *state)
2698 {
2699 for (int i = 0; i < state->nr_cbufs; ++i) {
2700 struct si_surface *surf = NULL;
2701 struct si_texture *tex;
2702
2703 if (!state->cbufs[i])
2704 continue;
2705 surf = (struct si_surface*)state->cbufs[i];
2706 tex = (struct si_texture*)surf->base.texture;
2707
2708 p_atomic_dec(&tex->framebuffers_bound);
2709 }
2710 }
2711
2712 static void si_set_framebuffer_state(struct pipe_context *ctx,
2713 const struct pipe_framebuffer_state *state)
2714 {
2715 struct si_context *sctx = (struct si_context *)ctx;
2716 struct pipe_constant_buffer constbuf = {0};
2717 struct si_surface *surf = NULL;
2718 struct si_texture *tex;
2719 bool old_any_dst_linear = sctx->framebuffer.any_dst_linear;
2720 unsigned old_nr_samples = sctx->framebuffer.nr_samples;
2721 unsigned old_colorbuf_enabled_4bit = sctx->framebuffer.colorbuf_enabled_4bit;
2722 bool old_has_zsbuf = !!sctx->framebuffer.state.zsbuf;
2723 bool old_has_stencil =
2724 old_has_zsbuf &&
2725 ((struct si_texture*)sctx->framebuffer.state.zsbuf->texture)->surface.has_stencil;
2726 bool unbound = false;
2727 int i;
2728
2729 si_update_fb_dirtiness_after_rendering(sctx);
2730
2731 for (i = 0; i < sctx->framebuffer.state.nr_cbufs; i++) {
2732 if (!sctx->framebuffer.state.cbufs[i])
2733 continue;
2734
2735 tex = (struct si_texture*)sctx->framebuffer.state.cbufs[i]->texture;
2736 if (tex->dcc_gather_statistics)
2737 vi_separate_dcc_stop_query(sctx, tex);
2738 }
2739
2740 /* Disable DCC if the formats are incompatible. */
2741 for (i = 0; i < state->nr_cbufs; i++) {
2742 if (!state->cbufs[i])
2743 continue;
2744
2745 surf = (struct si_surface*)state->cbufs[i];
2746 tex = (struct si_texture*)surf->base.texture;
2747
2748 if (!surf->dcc_incompatible)
2749 continue;
2750
2751 /* Since the DCC decompression calls back into set_framebuffer-
2752 * _state, we need to unbind the framebuffer, so that
2753 * vi_separate_dcc_stop_query isn't called twice with the same
2754 * color buffer.
2755 */
2756 if (!unbound) {
2757 util_copy_framebuffer_state(&sctx->framebuffer.state, NULL);
2758 unbound = true;
2759 }
2760
2761 if (vi_dcc_enabled(tex, surf->base.u.tex.level))
2762 if (!si_texture_disable_dcc(sctx, tex))
2763 si_decompress_dcc(sctx, tex);
2764
2765 surf->dcc_incompatible = false;
2766 }
2767
2768 /* Only flush TC when changing the framebuffer state, because
2769 * the only client not using TC that can change textures is
2770 * the framebuffer.
2771 *
2772 * Wait for compute shaders because of possible transitions:
2773 * - FB write -> shader read
2774 * - shader write -> FB read
2775 *
2776 * DB caches are flushed on demand (using si_decompress_textures).
2777 *
2778 * When MSAA is enabled, CB and TC caches are flushed on demand
2779 * (after FMASK decompression). Shader write -> FB read transitions
2780 * cannot happen for MSAA textures, because MSAA shader images are
2781 * not supported.
2782 *
2783 * Only flush and wait for CB if there is actually a bound color buffer.
2784 */
2785 if (sctx->framebuffer.uncompressed_cb_mask)
2786 si_make_CB_shader_coherent(sctx, sctx->framebuffer.nr_samples,
2787 sctx->framebuffer.CB_has_shader_readable_metadata);
2788
2789 sctx->flags |= SI_CONTEXT_CS_PARTIAL_FLUSH;
2790
2791 /* u_blitter doesn't invoke depth decompression when it does multiple
2792 * blits in a row, but the only case when it matters for DB is when
2793 * doing generate_mipmap. So here we flush DB manually between
2794 * individual generate_mipmap blits.
2795 * Note that lower mipmap levels aren't compressed.
2796 */
2797 if (sctx->generate_mipmap_for_depth) {
2798 si_make_DB_shader_coherent(sctx, 1, false,
2799 sctx->framebuffer.DB_has_shader_readable_metadata);
2800 } else if (sctx->chip_class == GFX9) {
2801 /* It appears that DB metadata "leaks" in a sequence of:
2802 * - depth clear
2803 * - DCC decompress for shader image writes (with DB disabled)
2804 * - render with DEPTH_BEFORE_SHADER=1
2805 * Flushing DB metadata works around the problem.
2806 */
2807 sctx->flags |= SI_CONTEXT_FLUSH_AND_INV_DB_META;
2808 }
2809
2810 /* Take the maximum of the old and new count. If the new count is lower,
2811 * dirtying is needed to disable the unbound colorbuffers.
2812 */
2813 sctx->framebuffer.dirty_cbufs |=
2814 (1 << MAX2(sctx->framebuffer.state.nr_cbufs, state->nr_cbufs)) - 1;
2815 sctx->framebuffer.dirty_zsbuf |= sctx->framebuffer.state.zsbuf != state->zsbuf;
2816
2817 si_dec_framebuffer_counters(&sctx->framebuffer.state);
2818 util_copy_framebuffer_state(&sctx->framebuffer.state, state);
2819
2820 sctx->framebuffer.colorbuf_enabled_4bit = 0;
2821 sctx->framebuffer.spi_shader_col_format = 0;
2822 sctx->framebuffer.spi_shader_col_format_alpha = 0;
2823 sctx->framebuffer.spi_shader_col_format_blend = 0;
2824 sctx->framebuffer.spi_shader_col_format_blend_alpha = 0;
2825 sctx->framebuffer.color_is_int8 = 0;
2826 sctx->framebuffer.color_is_int10 = 0;
2827
2828 sctx->framebuffer.compressed_cb_mask = 0;
2829 sctx->framebuffer.uncompressed_cb_mask = 0;
2830 sctx->framebuffer.nr_samples = util_framebuffer_get_num_samples(state);
2831 sctx->framebuffer.nr_color_samples = sctx->framebuffer.nr_samples;
2832 sctx->framebuffer.log_samples = util_logbase2(sctx->framebuffer.nr_samples);
2833 sctx->framebuffer.any_dst_linear = false;
2834 sctx->framebuffer.CB_has_shader_readable_metadata = false;
2835 sctx->framebuffer.DB_has_shader_readable_metadata = false;
2836
2837 for (i = 0; i < state->nr_cbufs; i++) {
2838 if (!state->cbufs[i])
2839 continue;
2840
2841 surf = (struct si_surface*)state->cbufs[i];
2842 tex = (struct si_texture*)surf->base.texture;
2843
2844 if (!surf->color_initialized) {
2845 si_initialize_color_surface(sctx, surf);
2846 }
2847
2848 sctx->framebuffer.colorbuf_enabled_4bit |= 0xf << (i * 4);
2849 sctx->framebuffer.spi_shader_col_format |=
2850 surf->spi_shader_col_format << (i * 4);
2851 sctx->framebuffer.spi_shader_col_format_alpha |=
2852 surf->spi_shader_col_format_alpha << (i * 4);
2853 sctx->framebuffer.spi_shader_col_format_blend |=
2854 surf->spi_shader_col_format_blend << (i * 4);
2855 sctx->framebuffer.spi_shader_col_format_blend_alpha |=
2856 surf->spi_shader_col_format_blend_alpha << (i * 4);
2857
2858 if (surf->color_is_int8)
2859 sctx->framebuffer.color_is_int8 |= 1 << i;
2860 if (surf->color_is_int10)
2861 sctx->framebuffer.color_is_int10 |= 1 << i;
2862
2863 if (tex->surface.fmask_size)
2864 sctx->framebuffer.compressed_cb_mask |= 1 << i;
2865 else
2866 sctx->framebuffer.uncompressed_cb_mask |= 1 << i;
2867
2868 /* Don't update nr_color_samples for non-AA buffers.
2869 * (e.g. destination of MSAA resolve)
2870 */
2871 if (tex->buffer.b.b.nr_samples >= 2 &&
2872 tex->num_color_samples < tex->buffer.b.b.nr_samples) {
2873 sctx->framebuffer.nr_color_samples =
2874 MIN2(sctx->framebuffer.nr_color_samples,
2875 tex->num_color_samples);
2876 }
2877
2878 if (tex->surface.is_linear)
2879 sctx->framebuffer.any_dst_linear = true;
2880
2881 if (vi_dcc_enabled(tex, surf->base.u.tex.level))
2882 sctx->framebuffer.CB_has_shader_readable_metadata = true;
2883
2884 si_context_add_resource_size(sctx, surf->base.texture);
2885
2886 p_atomic_inc(&tex->framebuffers_bound);
2887
2888 if (tex->dcc_gather_statistics) {
2889 /* Dirty tracking must be enabled for DCC usage analysis. */
2890 sctx->framebuffer.compressed_cb_mask |= 1 << i;
2891 vi_separate_dcc_start_query(sctx, tex);
2892 }
2893 }
2894
2895 struct si_texture *zstex = NULL;
2896
2897 if (state->zsbuf) {
2898 surf = (struct si_surface*)state->zsbuf;
2899 zstex = (struct si_texture*)surf->base.texture;
2900
2901 if (!surf->depth_initialized) {
2902 si_init_depth_surface(sctx, surf);
2903 }
2904
2905 if (vi_tc_compat_htile_enabled(zstex, surf->base.u.tex.level))
2906 sctx->framebuffer.DB_has_shader_readable_metadata = true;
2907
2908 si_context_add_resource_size(sctx, surf->base.texture);
2909 }
2910
2911 si_update_ps_colorbuf0_slot(sctx);
2912 si_update_poly_offset_state(sctx);
2913 si_mark_atom_dirty(sctx, &sctx->atoms.s.cb_render_state);
2914 si_mark_atom_dirty(sctx, &sctx->atoms.s.framebuffer);
2915
2916 if (sctx->screen->dpbb_allowed)
2917 si_mark_atom_dirty(sctx, &sctx->atoms.s.dpbb_state);
2918
2919 if (sctx->framebuffer.any_dst_linear != old_any_dst_linear)
2920 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_config);
2921
2922 if (sctx->screen->has_out_of_order_rast &&
2923 (sctx->framebuffer.colorbuf_enabled_4bit != old_colorbuf_enabled_4bit ||
2924 !!sctx->framebuffer.state.zsbuf != old_has_zsbuf ||
2925 (zstex && zstex->surface.has_stencil != old_has_stencil)))
2926 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_config);
2927
2928 if (sctx->framebuffer.nr_samples != old_nr_samples) {
2929 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_config);
2930 si_mark_atom_dirty(sctx, &sctx->atoms.s.db_render_state);
2931
2932 /* Set sample locations as fragment shader constants. */
2933 switch (sctx->framebuffer.nr_samples) {
2934 case 1:
2935 constbuf.user_buffer = sctx->sample_locations_1x;
2936 break;
2937 case 2:
2938 constbuf.user_buffer = sctx->sample_locations_2x;
2939 break;
2940 case 4:
2941 constbuf.user_buffer = sctx->sample_locations_4x;
2942 break;
2943 case 8:
2944 constbuf.user_buffer = sctx->sample_locations_8x;
2945 break;
2946 case 16:
2947 constbuf.user_buffer = sctx->sample_locations_16x;
2948 break;
2949 default:
2950 PRINT_ERR("Requested an invalid number of samples %i.\n",
2951 sctx->framebuffer.nr_samples);
2952 assert(0);
2953 }
2954 constbuf.buffer_size = sctx->framebuffer.nr_samples * 2 * 4;
2955 si_set_rw_buffer(sctx, SI_PS_CONST_SAMPLE_POSITIONS, &constbuf);
2956
2957 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_sample_locs);
2958 }
2959
2960 sctx->do_update_shaders = true;
2961
2962 if (!sctx->decompression_enabled) {
2963 /* Prevent textures decompression when the framebuffer state
2964 * changes come from the decompression passes themselves.
2965 */
2966 sctx->need_check_render_feedback = true;
2967 }
2968 }
2969
2970 static void si_emit_framebuffer_state(struct si_context *sctx)
2971 {
2972 struct radeon_cmdbuf *cs = sctx->gfx_cs;
2973 struct pipe_framebuffer_state *state = &sctx->framebuffer.state;
2974 unsigned i, nr_cbufs = state->nr_cbufs;
2975 struct si_texture *tex = NULL;
2976 struct si_surface *cb = NULL;
2977 unsigned cb_color_info = 0;
2978
2979 /* Colorbuffers. */
2980 for (i = 0; i < nr_cbufs; i++) {
2981 uint64_t cb_color_base, cb_color_fmask, cb_color_cmask, cb_dcc_base;
2982 unsigned cb_color_attrib;
2983
2984 if (!(sctx->framebuffer.dirty_cbufs & (1 << i)))
2985 continue;
2986
2987 cb = (struct si_surface*)state->cbufs[i];
2988 if (!cb) {
2989 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C,
2990 S_028C70_FORMAT(V_028C70_COLOR_INVALID));
2991 continue;
2992 }
2993
2994 tex = (struct si_texture *)cb->base.texture;
2995 radeon_add_to_buffer_list(sctx, sctx->gfx_cs,
2996 &tex->buffer, RADEON_USAGE_READWRITE,
2997 tex->buffer.b.b.nr_samples > 1 ?
2998 RADEON_PRIO_COLOR_BUFFER_MSAA :
2999 RADEON_PRIO_COLOR_BUFFER);
3000
3001 if (tex->cmask_buffer && tex->cmask_buffer != &tex->buffer) {
3002 radeon_add_to_buffer_list(sctx, sctx->gfx_cs,
3003 tex->cmask_buffer, RADEON_USAGE_READWRITE,
3004 RADEON_PRIO_SEPARATE_META);
3005 }
3006
3007 if (tex->dcc_separate_buffer)
3008 radeon_add_to_buffer_list(sctx, sctx->gfx_cs,
3009 tex->dcc_separate_buffer,
3010 RADEON_USAGE_READWRITE,
3011 RADEON_PRIO_SEPARATE_META);
3012
3013 /* Compute mutable surface parameters. */
3014 cb_color_base = tex->buffer.gpu_address >> 8;
3015 cb_color_fmask = 0;
3016 cb_color_cmask = tex->cmask_base_address_reg;
3017 cb_dcc_base = 0;
3018 cb_color_info = cb->cb_color_info | tex->cb_color_info;
3019 cb_color_attrib = cb->cb_color_attrib;
3020
3021 if (cb->base.u.tex.level > 0)
3022 cb_color_info &= C_028C70_FAST_CLEAR;
3023
3024 if (tex->surface.fmask_size) {
3025 cb_color_fmask = (tex->buffer.gpu_address + tex->fmask_offset) >> 8;
3026 cb_color_fmask |= tex->surface.fmask_tile_swizzle;
3027 }
3028
3029 /* Set up DCC. */
3030 if (vi_dcc_enabled(tex, cb->base.u.tex.level)) {
3031 bool is_msaa_resolve_dst = state->cbufs[0] &&
3032 state->cbufs[0]->texture->nr_samples > 1 &&
3033 state->cbufs[1] == &cb->base &&
3034 state->cbufs[1]->texture->nr_samples <= 1;
3035
3036 if (!is_msaa_resolve_dst)
3037 cb_color_info |= S_028C70_DCC_ENABLE(1);
3038
3039 cb_dcc_base = ((!tex->dcc_separate_buffer ? tex->buffer.gpu_address : 0) +
3040 tex->dcc_offset) >> 8;
3041 cb_dcc_base |= tex->surface.tile_swizzle;
3042 }
3043
3044 if (sctx->chip_class >= GFX9) {
3045 struct gfx9_surf_meta_flags meta;
3046
3047 if (tex->dcc_offset)
3048 meta = tex->surface.u.gfx9.dcc;
3049 else
3050 meta = tex->surface.u.gfx9.cmask;
3051
3052 /* Set mutable surface parameters. */
3053 cb_color_base += tex->surface.u.gfx9.surf_offset >> 8;
3054 cb_color_base |= tex->surface.tile_swizzle;
3055 if (!tex->surface.fmask_size)
3056 cb_color_fmask = cb_color_base;
3057 if (cb->base.u.tex.level > 0)
3058 cb_color_cmask = cb_color_base;
3059 cb_color_attrib |= S_028C74_COLOR_SW_MODE(tex->surface.u.gfx9.surf.swizzle_mode) |
3060 S_028C74_FMASK_SW_MODE(tex->surface.u.gfx9.fmask.swizzle_mode) |
3061 S_028C74_RB_ALIGNED(meta.rb_aligned) |
3062 S_028C74_PIPE_ALIGNED(meta.pipe_aligned);
3063
3064 radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + i * 0x3C, 15);
3065 radeon_emit(cs, cb_color_base); /* CB_COLOR0_BASE */
3066 radeon_emit(cs, S_028C64_BASE_256B(cb_color_base >> 32)); /* CB_COLOR0_BASE_EXT */
3067 radeon_emit(cs, cb->cb_color_attrib2); /* CB_COLOR0_ATTRIB2 */
3068 radeon_emit(cs, cb->cb_color_view); /* CB_COLOR0_VIEW */
3069 radeon_emit(cs, cb_color_info); /* CB_COLOR0_INFO */
3070 radeon_emit(cs, cb_color_attrib); /* CB_COLOR0_ATTRIB */
3071 radeon_emit(cs, cb->cb_dcc_control); /* CB_COLOR0_DCC_CONTROL */
3072 radeon_emit(cs, cb_color_cmask); /* CB_COLOR0_CMASK */
3073 radeon_emit(cs, S_028C80_BASE_256B(cb_color_cmask >> 32)); /* CB_COLOR0_CMASK_BASE_EXT */
3074 radeon_emit(cs, cb_color_fmask); /* CB_COLOR0_FMASK */
3075 radeon_emit(cs, S_028C88_BASE_256B(cb_color_fmask >> 32)); /* CB_COLOR0_FMASK_BASE_EXT */
3076 radeon_emit(cs, tex->color_clear_value[0]); /* CB_COLOR0_CLEAR_WORD0 */
3077 radeon_emit(cs, tex->color_clear_value[1]); /* CB_COLOR0_CLEAR_WORD1 */
3078 radeon_emit(cs, cb_dcc_base); /* CB_COLOR0_DCC_BASE */
3079 radeon_emit(cs, S_028C98_BASE_256B(cb_dcc_base >> 32)); /* CB_COLOR0_DCC_BASE_EXT */
3080
3081 radeon_set_context_reg(cs, R_0287A0_CB_MRT0_EPITCH + i * 4,
3082 S_0287A0_EPITCH(tex->surface.u.gfx9.surf.epitch));
3083 } else {
3084 /* Compute mutable surface parameters (SI-CI-VI). */
3085 const struct legacy_surf_level *level_info =
3086 &tex->surface.u.legacy.level[cb->base.u.tex.level];
3087 unsigned pitch_tile_max, slice_tile_max, tile_mode_index;
3088 unsigned cb_color_pitch, cb_color_slice, cb_color_fmask_slice;
3089
3090 cb_color_base += level_info->offset >> 8;
3091 /* Only macrotiled modes can set tile swizzle. */
3092 if (level_info->mode == RADEON_SURF_MODE_2D)
3093 cb_color_base |= tex->surface.tile_swizzle;
3094
3095 if (!tex->surface.fmask_size)
3096 cb_color_fmask = cb_color_base;
3097 if (cb->base.u.tex.level > 0)
3098 cb_color_cmask = cb_color_base;
3099 if (cb_dcc_base)
3100 cb_dcc_base += level_info->dcc_offset >> 8;
3101
3102 pitch_tile_max = level_info->nblk_x / 8 - 1;
3103 slice_tile_max = level_info->nblk_x *
3104 level_info->nblk_y / 64 - 1;
3105 tile_mode_index = si_tile_mode_index(tex, cb->base.u.tex.level, false);
3106
3107 cb_color_attrib |= S_028C74_TILE_MODE_INDEX(tile_mode_index);
3108 cb_color_pitch = S_028C64_TILE_MAX(pitch_tile_max);
3109 cb_color_slice = S_028C68_TILE_MAX(slice_tile_max);
3110
3111 if (tex->surface.fmask_size) {
3112 if (sctx->chip_class >= CIK)
3113 cb_color_pitch |= S_028C64_FMASK_TILE_MAX(tex->surface.u.legacy.fmask.pitch_in_pixels / 8 - 1);
3114 cb_color_attrib |= S_028C74_FMASK_TILE_MODE_INDEX(tex->surface.u.legacy.fmask.tiling_index);
3115 cb_color_fmask_slice = S_028C88_TILE_MAX(tex->surface.u.legacy.fmask.slice_tile_max);
3116 } else {
3117 /* This must be set for fast clear to work without FMASK. */
3118 if (sctx->chip_class >= CIK)
3119 cb_color_pitch |= S_028C64_FMASK_TILE_MAX(pitch_tile_max);
3120 cb_color_attrib |= S_028C74_FMASK_TILE_MODE_INDEX(tile_mode_index);
3121 cb_color_fmask_slice = S_028C88_TILE_MAX(slice_tile_max);
3122 }
3123
3124 radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + i * 0x3C,
3125 sctx->chip_class >= VI ? 14 : 13);
3126 radeon_emit(cs, cb_color_base); /* CB_COLOR0_BASE */
3127 radeon_emit(cs, cb_color_pitch); /* CB_COLOR0_PITCH */
3128 radeon_emit(cs, cb_color_slice); /* CB_COLOR0_SLICE */
3129 radeon_emit(cs, cb->cb_color_view); /* CB_COLOR0_VIEW */
3130 radeon_emit(cs, cb_color_info); /* CB_COLOR0_INFO */
3131 radeon_emit(cs, cb_color_attrib); /* CB_COLOR0_ATTRIB */
3132 radeon_emit(cs, cb->cb_dcc_control); /* CB_COLOR0_DCC_CONTROL */
3133 radeon_emit(cs, cb_color_cmask); /* CB_COLOR0_CMASK */
3134 radeon_emit(cs, tex->surface.u.legacy.cmask_slice_tile_max); /* CB_COLOR0_CMASK_SLICE */
3135 radeon_emit(cs, cb_color_fmask); /* CB_COLOR0_FMASK */
3136 radeon_emit(cs, cb_color_fmask_slice); /* CB_COLOR0_FMASK_SLICE */
3137 radeon_emit(cs, tex->color_clear_value[0]); /* CB_COLOR0_CLEAR_WORD0 */
3138 radeon_emit(cs, tex->color_clear_value[1]); /* CB_COLOR0_CLEAR_WORD1 */
3139
3140 if (sctx->chip_class >= VI) /* R_028C94_CB_COLOR0_DCC_BASE */
3141 radeon_emit(cs, cb_dcc_base);
3142 }
3143 }
3144 for (; i < 8 ; i++)
3145 if (sctx->framebuffer.dirty_cbufs & (1 << i))
3146 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C, 0);
3147
3148 /* ZS buffer. */
3149 if (state->zsbuf && sctx->framebuffer.dirty_zsbuf) {
3150 struct si_surface *zb = (struct si_surface*)state->zsbuf;
3151 struct si_texture *tex = (struct si_texture*)zb->base.texture;
3152
3153 radeon_add_to_buffer_list(sctx, sctx->gfx_cs,
3154 &tex->buffer, RADEON_USAGE_READWRITE,
3155 zb->base.texture->nr_samples > 1 ?
3156 RADEON_PRIO_DEPTH_BUFFER_MSAA :
3157 RADEON_PRIO_DEPTH_BUFFER);
3158
3159 if (sctx->chip_class >= GFX9) {
3160 radeon_set_context_reg_seq(cs, R_028014_DB_HTILE_DATA_BASE, 3);
3161 radeon_emit(cs, zb->db_htile_data_base); /* DB_HTILE_DATA_BASE */
3162 radeon_emit(cs, S_028018_BASE_HI(zb->db_htile_data_base >> 32)); /* DB_HTILE_DATA_BASE_HI */
3163 radeon_emit(cs, zb->db_depth_size); /* DB_DEPTH_SIZE */
3164
3165 radeon_set_context_reg_seq(cs, R_028038_DB_Z_INFO, 10);
3166 radeon_emit(cs, zb->db_z_info | /* DB_Z_INFO */
3167 S_028038_ZRANGE_PRECISION(tex->depth_clear_value != 0));
3168 radeon_emit(cs, zb->db_stencil_info); /* DB_STENCIL_INFO */
3169 radeon_emit(cs, zb->db_depth_base); /* DB_Z_READ_BASE */
3170 radeon_emit(cs, S_028044_BASE_HI(zb->db_depth_base >> 32)); /* DB_Z_READ_BASE_HI */
3171 radeon_emit(cs, zb->db_stencil_base); /* DB_STENCIL_READ_BASE */
3172 radeon_emit(cs, S_02804C_BASE_HI(zb->db_stencil_base >> 32)); /* DB_STENCIL_READ_BASE_HI */
3173 radeon_emit(cs, zb->db_depth_base); /* DB_Z_WRITE_BASE */
3174 radeon_emit(cs, S_028054_BASE_HI(zb->db_depth_base >> 32)); /* DB_Z_WRITE_BASE_HI */
3175 radeon_emit(cs, zb->db_stencil_base); /* DB_STENCIL_WRITE_BASE */
3176 radeon_emit(cs, S_02805C_BASE_HI(zb->db_stencil_base >> 32)); /* DB_STENCIL_WRITE_BASE_HI */
3177
3178 radeon_set_context_reg_seq(cs, R_028068_DB_Z_INFO2, 2);
3179 radeon_emit(cs, zb->db_z_info2); /* DB_Z_INFO2 */
3180 radeon_emit(cs, zb->db_stencil_info2); /* DB_STENCIL_INFO2 */
3181 } else {
3182 radeon_set_context_reg(cs, R_028014_DB_HTILE_DATA_BASE, zb->db_htile_data_base);
3183
3184 radeon_set_context_reg_seq(cs, R_02803C_DB_DEPTH_INFO, 9);
3185 radeon_emit(cs, zb->db_depth_info); /* DB_DEPTH_INFO */
3186 radeon_emit(cs, zb->db_z_info | /* DB_Z_INFO */
3187 S_028040_ZRANGE_PRECISION(tex->depth_clear_value != 0));
3188 radeon_emit(cs, zb->db_stencil_info); /* DB_STENCIL_INFO */
3189 radeon_emit(cs, zb->db_depth_base); /* DB_Z_READ_BASE */
3190 radeon_emit(cs, zb->db_stencil_base); /* DB_STENCIL_READ_BASE */
3191 radeon_emit(cs, zb->db_depth_base); /* DB_Z_WRITE_BASE */
3192 radeon_emit(cs, zb->db_stencil_base); /* DB_STENCIL_WRITE_BASE */
3193 radeon_emit(cs, zb->db_depth_size); /* DB_DEPTH_SIZE */
3194 radeon_emit(cs, zb->db_depth_slice); /* DB_DEPTH_SLICE */
3195 }
3196
3197 radeon_set_context_reg_seq(cs, R_028028_DB_STENCIL_CLEAR, 2);
3198 radeon_emit(cs, tex->stencil_clear_value); /* R_028028_DB_STENCIL_CLEAR */
3199 radeon_emit(cs, fui(tex->depth_clear_value)); /* R_02802C_DB_DEPTH_CLEAR */
3200
3201 radeon_set_context_reg(cs, R_028008_DB_DEPTH_VIEW, zb->db_depth_view);
3202 radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, zb->db_htile_surface);
3203 } else if (sctx->framebuffer.dirty_zsbuf) {
3204 if (sctx->chip_class >= GFX9)
3205 radeon_set_context_reg_seq(cs, R_028038_DB_Z_INFO, 2);
3206 else
3207 radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 2);
3208
3209 radeon_emit(cs, S_028040_FORMAT(V_028040_Z_INVALID)); /* DB_Z_INFO */
3210 radeon_emit(cs, S_028044_FORMAT(V_028044_STENCIL_INVALID)); /* DB_STENCIL_INFO */
3211 }
3212
3213 /* Framebuffer dimensions. */
3214 /* PA_SC_WINDOW_SCISSOR_TL is set in si_init_config() */
3215 radeon_set_context_reg(cs, R_028208_PA_SC_WINDOW_SCISSOR_BR,
3216 S_028208_BR_X(state->width) | S_028208_BR_Y(state->height));
3217
3218 if (sctx->screen->dfsm_allowed) {
3219 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
3220 radeon_emit(cs, EVENT_TYPE(V_028A90_BREAK_BATCH) | EVENT_INDEX(0));
3221 }
3222
3223 sctx->framebuffer.dirty_cbufs = 0;
3224 sctx->framebuffer.dirty_zsbuf = false;
3225 }
3226
3227 static void si_emit_msaa_sample_locs(struct si_context *sctx)
3228 {
3229 struct radeon_cmdbuf *cs = sctx->gfx_cs;
3230 unsigned nr_samples = sctx->framebuffer.nr_samples;
3231 bool has_msaa_sample_loc_bug = sctx->screen->has_msaa_sample_loc_bug;
3232
3233 /* Smoothing (only possible with nr_samples == 1) uses the same
3234 * sample locations as the MSAA it simulates.
3235 */
3236 if (nr_samples <= 1 && sctx->smoothing_enabled)
3237 nr_samples = SI_NUM_SMOOTH_AA_SAMPLES;
3238
3239 /* On Polaris, the small primitive filter uses the sample locations
3240 * even when MSAA is off, so we need to make sure they're set to 0.
3241 */
3242 if (has_msaa_sample_loc_bug)
3243 nr_samples = MAX2(nr_samples, 1);
3244
3245 if (nr_samples != sctx->sample_locs_num_samples) {
3246 sctx->sample_locs_num_samples = nr_samples;
3247 si_emit_sample_locations(cs, nr_samples);
3248 }
3249
3250 if (sctx->family >= CHIP_POLARIS10) {
3251 struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
3252 unsigned small_prim_filter_cntl =
3253 S_028830_SMALL_PRIM_FILTER_ENABLE(1) |
3254 /* line bug */
3255 S_028830_LINE_FILTER_DISABLE(sctx->family <= CHIP_POLARIS12);
3256
3257 /* The alternative of setting sample locations to 0 would
3258 * require a DB flush to avoid Z errors, see
3259 * https://bugs.freedesktop.org/show_bug.cgi?id=96908
3260 */
3261 if (has_msaa_sample_loc_bug &&
3262 sctx->framebuffer.nr_samples > 1 &&
3263 !rs->multisample_enable)
3264 small_prim_filter_cntl &= C_028830_SMALL_PRIM_FILTER_ENABLE;
3265
3266 radeon_opt_set_context_reg(sctx,
3267 R_028830_PA_SU_SMALL_PRIM_FILTER_CNTL,
3268 SI_TRACKED_PA_SU_SMALL_PRIM_FILTER_CNTL,
3269 small_prim_filter_cntl);
3270 }
3271 }
3272
3273 static bool si_out_of_order_rasterization(struct si_context *sctx)
3274 {
3275 struct si_state_blend *blend = sctx->queued.named.blend;
3276 struct si_state_dsa *dsa = sctx->queued.named.dsa;
3277
3278 if (!sctx->screen->has_out_of_order_rast)
3279 return false;
3280
3281 unsigned colormask = sctx->framebuffer.colorbuf_enabled_4bit;
3282
3283 if (blend) {
3284 colormask &= blend->cb_target_enabled_4bit;
3285 } else {
3286 colormask = 0;
3287 }
3288
3289 /* Conservative: No logic op. */
3290 if (colormask && blend->logicop_enable)
3291 return false;
3292
3293 struct si_dsa_order_invariance dsa_order_invariant = {
3294 .zs = true, .pass_set = true, .pass_last = false
3295 };
3296
3297 if (sctx->framebuffer.state.zsbuf) {
3298 struct si_texture *zstex =
3299 (struct si_texture*)sctx->framebuffer.state.zsbuf->texture;
3300 bool has_stencil = zstex->surface.has_stencil;
3301 dsa_order_invariant = dsa->order_invariance[has_stencil];
3302 if (!dsa_order_invariant.zs)
3303 return false;
3304
3305 /* The set of PS invocations is always order invariant,
3306 * except when early Z/S tests are requested. */
3307 if (sctx->ps_shader.cso &&
3308 sctx->ps_shader.cso->info.writes_memory &&
3309 sctx->ps_shader.cso->info.properties[TGSI_PROPERTY_FS_EARLY_DEPTH_STENCIL] &&
3310 !dsa_order_invariant.pass_set)
3311 return false;
3312
3313 if (sctx->num_perfect_occlusion_queries != 0 &&
3314 !dsa_order_invariant.pass_set)
3315 return false;
3316 }
3317
3318 if (!colormask)
3319 return true;
3320
3321 unsigned blendmask = colormask & blend->blend_enable_4bit;
3322
3323 if (blendmask) {
3324 /* Only commutative blending. */
3325 if (blendmask & ~blend->commutative_4bit)
3326 return false;
3327
3328 if (!dsa_order_invariant.pass_set)
3329 return false;
3330 }
3331
3332 if (colormask & ~blendmask) {
3333 if (!dsa_order_invariant.pass_last)
3334 return false;
3335 }
3336
3337 return true;
3338 }
3339
3340 static void si_emit_msaa_config(struct si_context *sctx)
3341 {
3342 struct radeon_cmdbuf *cs = sctx->gfx_cs;
3343 unsigned num_tile_pipes = sctx->screen->info.num_tile_pipes;
3344 /* 33% faster rendering to linear color buffers */
3345 bool dst_is_linear = sctx->framebuffer.any_dst_linear;
3346 bool out_of_order_rast = si_out_of_order_rasterization(sctx);
3347 unsigned sc_mode_cntl_1 =
3348 S_028A4C_WALK_SIZE(dst_is_linear) |
3349 S_028A4C_WALK_FENCE_ENABLE(!dst_is_linear) |
3350 S_028A4C_WALK_FENCE_SIZE(num_tile_pipes == 2 ? 2 : 3) |
3351 S_028A4C_OUT_OF_ORDER_PRIMITIVE_ENABLE(out_of_order_rast) |
3352 S_028A4C_OUT_OF_ORDER_WATER_MARK(0x7) |
3353 /* always 1: */
3354 S_028A4C_WALK_ALIGN8_PRIM_FITS_ST(1) |
3355 S_028A4C_SUPERTILE_WALK_ORDER_ENABLE(1) |
3356 S_028A4C_TILE_WALK_ORDER_ENABLE(1) |
3357 S_028A4C_MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE(1) |
3358 S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
3359 S_028A4C_FORCE_EOV_REZ_ENABLE(1);
3360 unsigned db_eqaa = S_028804_HIGH_QUALITY_INTERSECTIONS(1) |
3361 S_028804_INCOHERENT_EQAA_READS(1) |
3362 S_028804_INTERPOLATE_COMP_Z(1) |
3363 S_028804_STATIC_ANCHOR_ASSOCIATIONS(1);
3364 unsigned coverage_samples, color_samples, z_samples;
3365
3366 /* S: Coverage samples (up to 16x):
3367 * - Scan conversion samples (PA_SC_AA_CONFIG.MSAA_NUM_SAMPLES)
3368 * - CB FMASK samples (CB_COLORi_ATTRIB.NUM_SAMPLES)
3369 *
3370 * Z: Z/S samples (up to 8x, must be <= coverage samples and >= color samples):
3371 * - Value seen by DB (DB_Z_INFO.NUM_SAMPLES)
3372 * - Value seen by CB, must be correct even if Z/S is unbound (DB_EQAA.MAX_ANCHOR_SAMPLES)
3373 * # Missing samples are derived from Z planes if Z is compressed (up to 16x quality), or
3374 * # from the closest defined sample if Z is uncompressed (same quality as the number of
3375 * # Z samples).
3376 *
3377 * F: Color samples (up to 8x, must be <= coverage samples):
3378 * - CB color samples (CB_COLORi_ATTRIB.NUM_FRAGMENTS)
3379 * - PS iter samples (DB_EQAA.PS_ITER_SAMPLES)
3380 *
3381 * Can be anything between coverage and color samples:
3382 * - SampleMaskIn samples (PA_SC_AA_CONFIG.MSAA_EXPOSED_SAMPLES)
3383 * - SampleMaskOut samples (DB_EQAA.MASK_EXPORT_NUM_SAMPLES)
3384 * - Alpha-to-coverage samples (DB_EQAA.ALPHA_TO_MASK_NUM_SAMPLES)
3385 * - Occlusion query samples (DB_COUNT_CONTROL.SAMPLE_RATE)
3386 * # All are currently set the same as coverage samples.
3387 *
3388 * If color samples < coverage samples, FMASK has a higher bpp to store an "unknown"
3389 * flag for undefined color samples. A shader-based resolve must handle unknowns
3390 * or mask them out with AND. Unknowns can also be guessed from neighbors via
3391 * an edge-detect shader-based resolve, which is required to make "color samples = 1"
3392 * useful. The CB resolve always drops unknowns.
3393 *
3394 * Sensible AA configurations:
3395 * EQAA 16s 8z 8f - might look the same as 16x MSAA if Z is compressed
3396 * EQAA 16s 8z 4f - might look the same as 16x MSAA if Z is compressed
3397 * EQAA 16s 4z 4f - might look the same as 16x MSAA if Z is compressed
3398 * EQAA 8s 8z 8f = 8x MSAA
3399 * EQAA 8s 8z 4f - might look the same as 8x MSAA
3400 * EQAA 8s 8z 2f - might look the same as 8x MSAA with low-density geometry
3401 * EQAA 8s 4z 4f - might look the same as 8x MSAA if Z is compressed
3402 * EQAA 8s 4z 2f - might look the same as 8x MSAA with low-density geometry if Z is compressed
3403 * EQAA 4s 4z 4f = 4x MSAA
3404 * EQAA 4s 4z 2f - might look the same as 4x MSAA with low-density geometry
3405 * EQAA 2s 2z 2f = 2x MSAA
3406 */
3407 if (sctx->framebuffer.nr_samples > 1) {
3408 coverage_samples = sctx->framebuffer.nr_samples;
3409 color_samples = sctx->framebuffer.nr_color_samples;
3410
3411 if (sctx->framebuffer.state.zsbuf) {
3412 z_samples = sctx->framebuffer.state.zsbuf->texture->nr_samples;
3413 z_samples = MAX2(1, z_samples);
3414 } else {
3415 z_samples = coverage_samples;
3416 }
3417 } else if (sctx->smoothing_enabled) {
3418 coverage_samples = color_samples = z_samples = SI_NUM_SMOOTH_AA_SAMPLES;
3419 } else {
3420 coverage_samples = color_samples = z_samples = 1;
3421 }
3422
3423 /* Required by OpenGL line rasterization.
3424 *
3425 * TODO: We should also enable perpendicular endcaps for AA lines,
3426 * but that requires implementing line stippling in the pixel
3427 * shader. SC can only do line stippling with axis-aligned
3428 * endcaps.
3429 */
3430 unsigned sc_line_cntl = S_028BDC_DX10_DIAMOND_TEST_ENA(1);
3431 unsigned sc_aa_config = 0;
3432
3433 if (coverage_samples > 1) {
3434 /* distance from the pixel center, indexed by log2(nr_samples) */
3435 static unsigned max_dist[] = {
3436 0, /* unused */
3437 4, /* 2x MSAA */
3438 6, /* 4x MSAA */
3439 7, /* 8x MSAA */
3440 8, /* 16x MSAA */
3441 };
3442 unsigned log_samples = util_logbase2(coverage_samples);
3443 unsigned log_z_samples = util_logbase2(z_samples);
3444 unsigned ps_iter_samples = si_get_ps_iter_samples(sctx);
3445 unsigned log_ps_iter_samples = util_logbase2(ps_iter_samples);
3446
3447 sc_line_cntl |= S_028BDC_EXPAND_LINE_WIDTH(1);
3448 sc_aa_config = S_028BE0_MSAA_NUM_SAMPLES(log_samples) |
3449 S_028BE0_MAX_SAMPLE_DIST(max_dist[log_samples]) |
3450 S_028BE0_MSAA_EXPOSED_SAMPLES(log_samples);
3451
3452 if (sctx->framebuffer.nr_samples > 1) {
3453 db_eqaa |= S_028804_MAX_ANCHOR_SAMPLES(log_z_samples) |
3454 S_028804_PS_ITER_SAMPLES(log_ps_iter_samples) |
3455 S_028804_MASK_EXPORT_NUM_SAMPLES(log_samples) |
3456 S_028804_ALPHA_TO_MASK_NUM_SAMPLES(log_samples);
3457 sc_mode_cntl_1 |= S_028A4C_PS_ITER_SAMPLE(ps_iter_samples > 1);
3458 } else if (sctx->smoothing_enabled) {
3459 db_eqaa |= S_028804_OVERRASTERIZATION_AMOUNT(log_samples);
3460 }
3461 }
3462
3463 /* R_028BDC_PA_SC_LINE_CNTL, R_028BE0_PA_SC_AA_CONFIG */
3464 radeon_opt_set_context_reg2(sctx, R_028BDC_PA_SC_LINE_CNTL,
3465 SI_TRACKED_PA_SC_LINE_CNTL, sc_line_cntl,
3466 sc_aa_config);
3467 /* R_028804_DB_EQAA */
3468 radeon_opt_set_context_reg(sctx, R_028804_DB_EQAA, SI_TRACKED_DB_EQAA,
3469 db_eqaa);
3470 /* R_028A4C_PA_SC_MODE_CNTL_1 */
3471 radeon_opt_set_context_reg(sctx, R_028A4C_PA_SC_MODE_CNTL_1,
3472 SI_TRACKED_PA_SC_MODE_CNTL_1, sc_mode_cntl_1);
3473
3474 /* GFX9: Flush DFSM when the AA mode changes. */
3475 if (sctx->screen->dfsm_allowed) {
3476 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
3477 radeon_emit(cs, EVENT_TYPE(V_028A90_FLUSH_DFSM) | EVENT_INDEX(0));
3478 }
3479 }
3480
3481 void si_update_ps_iter_samples(struct si_context *sctx)
3482 {
3483 if (sctx->framebuffer.nr_samples > 1)
3484 si_mark_atom_dirty(sctx, &sctx->atoms.s.msaa_config);
3485 if (sctx->screen->dpbb_allowed)
3486 si_mark_atom_dirty(sctx, &sctx->atoms.s.dpbb_state);
3487 }
3488
3489 static void si_set_min_samples(struct pipe_context *ctx, unsigned min_samples)
3490 {
3491 struct si_context *sctx = (struct si_context *)ctx;
3492
3493 /* The hardware can only do sample shading with 2^n samples. */
3494 min_samples = util_next_power_of_two(min_samples);
3495
3496 if (sctx->ps_iter_samples == min_samples)
3497 return;
3498
3499 sctx->ps_iter_samples = min_samples;
3500 sctx->do_update_shaders = true;
3501
3502 si_update_ps_iter_samples(sctx);
3503 }
3504
3505 /*
3506 * Samplers
3507 */
3508
3509 /**
3510 * Build the sampler view descriptor for a buffer texture.
3511 * @param state 256-bit descriptor; only the high 128 bits are filled in
3512 */
3513 void
3514 si_make_buffer_descriptor(struct si_screen *screen, struct r600_resource *buf,
3515 enum pipe_format format,
3516 unsigned offset, unsigned size,
3517 uint32_t *state)
3518 {
3519 const struct util_format_description *desc;
3520 int first_non_void;
3521 unsigned stride;
3522 unsigned num_records;
3523 unsigned num_format, data_format;
3524
3525 desc = util_format_description(format);
3526 first_non_void = util_format_get_first_non_void_channel(format);
3527 stride = desc->block.bits / 8;
3528 num_format = si_translate_buffer_numformat(&screen->b, desc, first_non_void);
3529 data_format = si_translate_buffer_dataformat(&screen->b, desc, first_non_void);
3530
3531 num_records = size / stride;
3532 num_records = MIN2(num_records, (buf->b.b.width0 - offset) / stride);
3533
3534 /* The NUM_RECORDS field has a different meaning depending on the chip,
3535 * instruction type, STRIDE, and SWIZZLE_ENABLE.
3536 *
3537 * SI-CIK:
3538 * - If STRIDE == 0, it's in byte units.
3539 * - If STRIDE != 0, it's in units of STRIDE, used with inst.IDXEN.
3540 *
3541 * VI:
3542 * - For SMEM and STRIDE == 0, it's in byte units.
3543 * - For SMEM and STRIDE != 0, it's in units of STRIDE.
3544 * - For VMEM and STRIDE == 0 or SWIZZLE_ENABLE == 0, it's in byte units.
3545 * - For VMEM and STRIDE != 0 and SWIZZLE_ENABLE == 1, it's in units of STRIDE.
3546 * NOTE: There is incompatibility between VMEM and SMEM opcodes due to SWIZZLE_-
3547 * ENABLE. The workaround is to set STRIDE = 0 if SWIZZLE_ENABLE == 0 when
3548 * using SMEM. This can be done in the shader by clearing STRIDE with s_and.
3549 * That way the same descriptor can be used by both SMEM and VMEM.
3550 *
3551 * GFX9:
3552 * - For SMEM and STRIDE == 0, it's in byte units.
3553 * - For SMEM and STRIDE != 0, it's in units of STRIDE.
3554 * - For VMEM and inst.IDXEN == 0 or STRIDE == 0, it's in byte units.
3555 * - For VMEM and inst.IDXEN == 1 and STRIDE != 0, it's in units of STRIDE.
3556 */
3557 if (screen->info.chip_class >= GFX9)
3558 /* When vindex == 0, LLVM sets IDXEN = 0, thus changing units
3559 * from STRIDE to bytes. This works around it by setting
3560 * NUM_RECORDS to at least the size of one element, so that
3561 * the first element is readable when IDXEN == 0.
3562 *
3563 * TODO: Fix this in LLVM, but do we need a new intrinsic where
3564 * IDXEN is enforced?
3565 */
3566 num_records = num_records ? MAX2(num_records, stride) : 0;
3567 else if (screen->info.chip_class == VI)
3568 num_records *= stride;
3569
3570 state[4] = 0;
3571 state[5] = S_008F04_STRIDE(stride);
3572 state[6] = num_records;
3573 state[7] = S_008F0C_DST_SEL_X(si_map_swizzle(desc->swizzle[0])) |
3574 S_008F0C_DST_SEL_Y(si_map_swizzle(desc->swizzle[1])) |
3575 S_008F0C_DST_SEL_Z(si_map_swizzle(desc->swizzle[2])) |
3576 S_008F0C_DST_SEL_W(si_map_swizzle(desc->swizzle[3])) |
3577 S_008F0C_NUM_FORMAT(num_format) |
3578 S_008F0C_DATA_FORMAT(data_format);
3579 }
3580
3581 static unsigned gfx9_border_color_swizzle(const unsigned char swizzle[4])
3582 {
3583 unsigned bc_swizzle = V_008F20_BC_SWIZZLE_XYZW;
3584
3585 if (swizzle[3] == PIPE_SWIZZLE_X) {
3586 /* For the pre-defined border color values (white, opaque
3587 * black, transparent black), the only thing that matters is
3588 * that the alpha channel winds up in the correct place
3589 * (because the RGB channels are all the same) so either of
3590 * these enumerations will work.
3591 */
3592 if (swizzle[2] == PIPE_SWIZZLE_Y)
3593 bc_swizzle = V_008F20_BC_SWIZZLE_WZYX;
3594 else
3595 bc_swizzle = V_008F20_BC_SWIZZLE_WXYZ;
3596 } else if (swizzle[0] == PIPE_SWIZZLE_X) {
3597 if (swizzle[1] == PIPE_SWIZZLE_Y)
3598 bc_swizzle = V_008F20_BC_SWIZZLE_XYZW;
3599 else
3600 bc_swizzle = V_008F20_BC_SWIZZLE_XWYZ;
3601 } else if (swizzle[1] == PIPE_SWIZZLE_X) {
3602 bc_swizzle = V_008F20_BC_SWIZZLE_YXWZ;
3603 } else if (swizzle[2] == PIPE_SWIZZLE_X) {
3604 bc_swizzle = V_008F20_BC_SWIZZLE_ZYXW;
3605 }
3606
3607 return bc_swizzle;
3608 }
3609
3610 /**
3611 * Build the sampler view descriptor for a texture.
3612 */
3613 void
3614 si_make_texture_descriptor(struct si_screen *screen,
3615 struct si_texture *tex,
3616 bool sampler,
3617 enum pipe_texture_target target,
3618 enum pipe_format pipe_format,
3619 const unsigned char state_swizzle[4],
3620 unsigned first_level, unsigned last_level,
3621 unsigned first_layer, unsigned last_layer,
3622 unsigned width, unsigned height, unsigned depth,
3623 uint32_t *state,
3624 uint32_t *fmask_state)
3625 {
3626 struct pipe_resource *res = &tex->buffer.b.b;
3627 const struct util_format_description *desc;
3628 unsigned char swizzle[4];
3629 int first_non_void;
3630 unsigned num_format, data_format, type, num_samples;
3631 uint64_t va;
3632
3633 desc = util_format_description(pipe_format);
3634
3635 num_samples = desc->colorspace == UTIL_FORMAT_COLORSPACE_ZS ?
3636 MAX2(1, res->nr_samples) : tex->num_color_samples;
3637
3638 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_ZS) {
3639 const unsigned char swizzle_xxxx[4] = {0, 0, 0, 0};
3640 const unsigned char swizzle_yyyy[4] = {1, 1, 1, 1};
3641 const unsigned char swizzle_wwww[4] = {3, 3, 3, 3};
3642
3643 switch (pipe_format) {
3644 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
3645 case PIPE_FORMAT_X32_S8X24_UINT:
3646 case PIPE_FORMAT_X8Z24_UNORM:
3647 util_format_compose_swizzles(swizzle_yyyy, state_swizzle, swizzle);
3648 break;
3649 case PIPE_FORMAT_X24S8_UINT:
3650 /*
3651 * X24S8 is implemented as an 8_8_8_8 data format, to
3652 * fix texture gathers. This affects at least
3653 * GL45-CTS.texture_cube_map_array.sampling on VI.
3654 */
3655 if (screen->info.chip_class <= VI)
3656 util_format_compose_swizzles(swizzle_wwww, state_swizzle, swizzle);
3657 else
3658 util_format_compose_swizzles(swizzle_yyyy, state_swizzle, swizzle);
3659 break;
3660 default:
3661 util_format_compose_swizzles(swizzle_xxxx, state_swizzle, swizzle);
3662 }
3663 } else {
3664 util_format_compose_swizzles(desc->swizzle, state_swizzle, swizzle);
3665 }
3666
3667 first_non_void = util_format_get_first_non_void_channel(pipe_format);
3668
3669 switch (pipe_format) {
3670 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
3671 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
3672 break;
3673 default:
3674 if (first_non_void < 0) {
3675 if (util_format_is_compressed(pipe_format)) {
3676 switch (pipe_format) {
3677 case PIPE_FORMAT_DXT1_SRGB:
3678 case PIPE_FORMAT_DXT1_SRGBA:
3679 case PIPE_FORMAT_DXT3_SRGBA:
3680 case PIPE_FORMAT_DXT5_SRGBA:
3681 case PIPE_FORMAT_BPTC_SRGBA:
3682 case PIPE_FORMAT_ETC2_SRGB8:
3683 case PIPE_FORMAT_ETC2_SRGB8A1:
3684 case PIPE_FORMAT_ETC2_SRGBA8:
3685 num_format = V_008F14_IMG_NUM_FORMAT_SRGB;
3686 break;
3687 case PIPE_FORMAT_RGTC1_SNORM:
3688 case PIPE_FORMAT_LATC1_SNORM:
3689 case PIPE_FORMAT_RGTC2_SNORM:
3690 case PIPE_FORMAT_LATC2_SNORM:
3691 case PIPE_FORMAT_ETC2_R11_SNORM:
3692 case PIPE_FORMAT_ETC2_RG11_SNORM:
3693 /* implies float, so use SNORM/UNORM to determine
3694 whether data is signed or not */
3695 case PIPE_FORMAT_BPTC_RGB_FLOAT:
3696 num_format = V_008F14_IMG_NUM_FORMAT_SNORM;
3697 break;
3698 default:
3699 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
3700 break;
3701 }
3702 } else if (desc->layout == UTIL_FORMAT_LAYOUT_SUBSAMPLED) {
3703 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
3704 } else {
3705 num_format = V_008F14_IMG_NUM_FORMAT_FLOAT;
3706 }
3707 } else if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB) {
3708 num_format = V_008F14_IMG_NUM_FORMAT_SRGB;
3709 } else {
3710 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
3711
3712 switch (desc->channel[first_non_void].type) {
3713 case UTIL_FORMAT_TYPE_FLOAT:
3714 num_format = V_008F14_IMG_NUM_FORMAT_FLOAT;
3715 break;
3716 case UTIL_FORMAT_TYPE_SIGNED:
3717 if (desc->channel[first_non_void].normalized)
3718 num_format = V_008F14_IMG_NUM_FORMAT_SNORM;
3719 else if (desc->channel[first_non_void].pure_integer)
3720 num_format = V_008F14_IMG_NUM_FORMAT_SINT;
3721 else
3722 num_format = V_008F14_IMG_NUM_FORMAT_SSCALED;
3723 break;
3724 case UTIL_FORMAT_TYPE_UNSIGNED:
3725 if (desc->channel[first_non_void].normalized)
3726 num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
3727 else if (desc->channel[first_non_void].pure_integer)
3728 num_format = V_008F14_IMG_NUM_FORMAT_UINT;
3729 else
3730 num_format = V_008F14_IMG_NUM_FORMAT_USCALED;
3731 }
3732 }
3733 }
3734
3735 data_format = si_translate_texformat(&screen->b, pipe_format, desc, first_non_void);
3736 if (data_format == ~0) {
3737 data_format = 0;
3738 }
3739
3740 /* S8 with Z32 HTILE needs a special format. */
3741 if (screen->info.chip_class >= GFX9 &&
3742 pipe_format == PIPE_FORMAT_S8_UINT &&
3743 tex->tc_compatible_htile)
3744 data_format = V_008F14_IMG_DATA_FORMAT_S8_32;
3745
3746 if (!sampler &&
3747 (res->target == PIPE_TEXTURE_CUBE ||
3748 res->target == PIPE_TEXTURE_CUBE_ARRAY ||
3749 (screen->info.chip_class <= VI &&
3750 res->target == PIPE_TEXTURE_3D))) {
3751 /* For the purpose of shader images, treat cube maps and 3D
3752 * textures as 2D arrays. For 3D textures, the address
3753 * calculations for mipmaps are different, so we rely on the
3754 * caller to effectively disable mipmaps.
3755 */
3756 type = V_008F1C_SQ_RSRC_IMG_2D_ARRAY;
3757
3758 assert(res->target != PIPE_TEXTURE_3D || (first_level == 0 && last_level == 0));
3759 } else {
3760 type = si_tex_dim(screen, tex, target, num_samples);
3761 }
3762
3763 if (type == V_008F1C_SQ_RSRC_IMG_1D_ARRAY) {
3764 height = 1;
3765 depth = res->array_size;
3766 } else if (type == V_008F1C_SQ_RSRC_IMG_2D_ARRAY ||
3767 type == V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY) {
3768 if (sampler || res->target != PIPE_TEXTURE_3D)
3769 depth = res->array_size;
3770 } else if (type == V_008F1C_SQ_RSRC_IMG_CUBE)
3771 depth = res->array_size / 6;
3772
3773 state[0] = 0;
3774 state[1] = (S_008F14_DATA_FORMAT_GFX6(data_format) |
3775 S_008F14_NUM_FORMAT_GFX6(num_format));
3776 state[2] = (S_008F18_WIDTH(width - 1) |
3777 S_008F18_HEIGHT(height - 1) |
3778 S_008F18_PERF_MOD(4));
3779 state[3] = (S_008F1C_DST_SEL_X(si_map_swizzle(swizzle[0])) |
3780 S_008F1C_DST_SEL_Y(si_map_swizzle(swizzle[1])) |
3781 S_008F1C_DST_SEL_Z(si_map_swizzle(swizzle[2])) |
3782 S_008F1C_DST_SEL_W(si_map_swizzle(swizzle[3])) |
3783 S_008F1C_BASE_LEVEL(num_samples > 1 ? 0 : first_level) |
3784 S_008F1C_LAST_LEVEL(num_samples > 1 ?
3785 util_logbase2(num_samples) :
3786 last_level) |
3787 S_008F1C_TYPE(type));
3788 state[4] = 0;
3789 state[5] = S_008F24_BASE_ARRAY(first_layer);
3790 state[6] = 0;
3791 state[7] = 0;
3792
3793 if (screen->info.chip_class >= GFX9) {
3794 unsigned bc_swizzle = gfx9_border_color_swizzle(desc->swizzle);
3795
3796 /* Depth is the the last accessible layer on Gfx9.
3797 * The hw doesn't need to know the total number of layers.
3798 */
3799 if (type == V_008F1C_SQ_RSRC_IMG_3D)
3800 state[4] |= S_008F20_DEPTH(depth - 1);
3801 else
3802 state[4] |= S_008F20_DEPTH(last_layer);
3803
3804 state[4] |= S_008F20_BC_SWIZZLE(bc_swizzle);
3805 state[5] |= S_008F24_MAX_MIP(num_samples > 1 ?
3806 util_logbase2(num_samples) :
3807 tex->buffer.b.b.last_level);
3808 } else {
3809 state[3] |= S_008F1C_POW2_PAD(res->last_level > 0);
3810 state[4] |= S_008F20_DEPTH(depth - 1);
3811 state[5] |= S_008F24_LAST_ARRAY(last_layer);
3812 }
3813
3814 if (tex->dcc_offset) {
3815 state[6] = S_008F28_ALPHA_IS_ON_MSB(vi_alpha_is_on_msb(pipe_format));
3816 } else {
3817 /* The last dword is unused by hw. The shader uses it to clear
3818 * bits in the first dword of sampler state.
3819 */
3820 if (screen->info.chip_class <= CIK && res->nr_samples <= 1) {
3821 if (first_level == last_level)
3822 state[7] = C_008F30_MAX_ANISO_RATIO;
3823 else
3824 state[7] = 0xffffffff;
3825 }
3826 }
3827
3828 /* Initialize the sampler view for FMASK. */
3829 if (tex->surface.fmask_size) {
3830 uint32_t data_format, num_format;
3831
3832 va = tex->buffer.gpu_address + tex->fmask_offset;
3833
3834 #define FMASK(s,f) (((unsigned)(s) * 16) + (f))
3835 if (screen->info.chip_class >= GFX9) {
3836 data_format = V_008F14_IMG_DATA_FORMAT_FMASK;
3837 switch (FMASK(res->nr_samples, tex->num_color_samples)) {
3838 case FMASK(2,1):
3839 num_format = V_008F14_IMG_FMASK_8_2_1;
3840 break;
3841 case FMASK(2,2):
3842 num_format = V_008F14_IMG_FMASK_8_2_2;
3843 break;
3844 case FMASK(4,1):
3845 num_format = V_008F14_IMG_FMASK_8_4_1;
3846 break;
3847 case FMASK(4,2):
3848 num_format = V_008F14_IMG_FMASK_8_4_2;
3849 break;
3850 case FMASK(4,4):
3851 num_format = V_008F14_IMG_FMASK_8_4_4;
3852 break;
3853 case FMASK(8,1):
3854 num_format = V_008F14_IMG_FMASK_8_8_1;
3855 break;
3856 case FMASK(8,2):
3857 num_format = V_008F14_IMG_FMASK_16_8_2;
3858 break;
3859 case FMASK(8,4):
3860 num_format = V_008F14_IMG_FMASK_32_8_4;
3861 break;
3862 case FMASK(8,8):
3863 num_format = V_008F14_IMG_FMASK_32_8_8;
3864 break;
3865 case FMASK(16,1):
3866 num_format = V_008F14_IMG_FMASK_16_16_1;
3867 break;
3868 case FMASK(16,2):
3869 num_format = V_008F14_IMG_FMASK_32_16_2;
3870 break;
3871 case FMASK(16,4):
3872 num_format = V_008F14_IMG_FMASK_64_16_4;
3873 break;
3874 case FMASK(16,8):
3875 num_format = V_008F14_IMG_FMASK_64_16_8;
3876 break;
3877 default:
3878 unreachable("invalid nr_samples");
3879 }
3880 } else {
3881 switch (FMASK(res->nr_samples, tex->num_color_samples)) {
3882 case FMASK(2,1):
3883 data_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F1;
3884 break;
3885 case FMASK(2,2):
3886 data_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F2;
3887 break;
3888 case FMASK(4,1):
3889 data_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F1;
3890 break;
3891 case FMASK(4,2):
3892 data_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F2;
3893 break;
3894 case FMASK(4,4):
3895 data_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F4;
3896 break;
3897 case FMASK(8,1):
3898 data_format = V_008F14_IMG_DATA_FORMAT_FMASK8_S8_F1;
3899 break;
3900 case FMASK(8,2):
3901 data_format = V_008F14_IMG_DATA_FORMAT_FMASK16_S8_F2;
3902 break;
3903 case FMASK(8,4):
3904 data_format = V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F4;
3905 break;
3906 case FMASK(8,8):
3907 data_format = V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F8;
3908 break;
3909 case FMASK(16,1):
3910 data_format = V_008F14_IMG_DATA_FORMAT_FMASK16_S16_F1;
3911 break;
3912 case FMASK(16,2):
3913 data_format = V_008F14_IMG_DATA_FORMAT_FMASK32_S16_F2;
3914 break;
3915 case FMASK(16,4):
3916 data_format = V_008F14_IMG_DATA_FORMAT_FMASK64_S16_F4;
3917 break;
3918 case FMASK(16,8):
3919 data_format = V_008F14_IMG_DATA_FORMAT_FMASK64_S16_F8;
3920 break;
3921 default:
3922 unreachable("invalid nr_samples");
3923 }
3924 num_format = V_008F14_IMG_NUM_FORMAT_UINT;
3925 }
3926 #undef FMASK
3927
3928 fmask_state[0] = (va >> 8) | tex->surface.fmask_tile_swizzle;
3929 fmask_state[1] = S_008F14_BASE_ADDRESS_HI(va >> 40) |
3930 S_008F14_DATA_FORMAT_GFX6(data_format) |
3931 S_008F14_NUM_FORMAT_GFX6(num_format);
3932 fmask_state[2] = S_008F18_WIDTH(width - 1) |
3933 S_008F18_HEIGHT(height - 1);
3934 fmask_state[3] = S_008F1C_DST_SEL_X(V_008F1C_SQ_SEL_X) |
3935 S_008F1C_DST_SEL_Y(V_008F1C_SQ_SEL_X) |
3936 S_008F1C_DST_SEL_Z(V_008F1C_SQ_SEL_X) |
3937 S_008F1C_DST_SEL_W(V_008F1C_SQ_SEL_X) |
3938 S_008F1C_TYPE(si_tex_dim(screen, tex, target, 0));
3939 fmask_state[4] = 0;
3940 fmask_state[5] = S_008F24_BASE_ARRAY(first_layer);
3941 fmask_state[6] = 0;
3942 fmask_state[7] = 0;
3943
3944 if (screen->info.chip_class >= GFX9) {
3945 fmask_state[3] |= S_008F1C_SW_MODE(tex->surface.u.gfx9.fmask.swizzle_mode);
3946 fmask_state[4] |= S_008F20_DEPTH(last_layer) |
3947 S_008F20_PITCH_GFX9(tex->surface.u.gfx9.fmask.epitch);
3948 fmask_state[5] |= S_008F24_META_PIPE_ALIGNED(tex->surface.u.gfx9.cmask.pipe_aligned) |
3949 S_008F24_META_RB_ALIGNED(tex->surface.u.gfx9.cmask.rb_aligned);
3950 } else {
3951 fmask_state[3] |= S_008F1C_TILING_INDEX(tex->surface.u.legacy.fmask.tiling_index);
3952 fmask_state[4] |= S_008F20_DEPTH(depth - 1) |
3953 S_008F20_PITCH_GFX6(tex->surface.u.legacy.fmask.pitch_in_pixels - 1);
3954 fmask_state[5] |= S_008F24_LAST_ARRAY(last_layer);
3955 }
3956 }
3957 }
3958
3959 /**
3960 * Create a sampler view.
3961 *
3962 * @param ctx context
3963 * @param texture texture
3964 * @param state sampler view template
3965 * @param width0 width0 override (for compressed textures as int)
3966 * @param height0 height0 override (for compressed textures as int)
3967 * @param force_level set the base address to the level (for compressed textures)
3968 */
3969 struct pipe_sampler_view *
3970 si_create_sampler_view_custom(struct pipe_context *ctx,
3971 struct pipe_resource *texture,
3972 const struct pipe_sampler_view *state,
3973 unsigned width0, unsigned height0,
3974 unsigned force_level)
3975 {
3976 struct si_context *sctx = (struct si_context*)ctx;
3977 struct si_sampler_view *view = CALLOC_STRUCT(si_sampler_view);
3978 struct si_texture *tex = (struct si_texture*)texture;
3979 unsigned base_level, first_level, last_level;
3980 unsigned char state_swizzle[4];
3981 unsigned height, depth, width;
3982 unsigned last_layer = state->u.tex.last_layer;
3983 enum pipe_format pipe_format;
3984 const struct legacy_surf_level *surflevel;
3985
3986 if (!view)
3987 return NULL;
3988
3989 /* initialize base object */
3990 view->base = *state;
3991 view->base.texture = NULL;
3992 view->base.reference.count = 1;
3993 view->base.context = ctx;
3994
3995 assert(texture);
3996 pipe_resource_reference(&view->base.texture, texture);
3997
3998 if (state->format == PIPE_FORMAT_X24S8_UINT ||
3999 state->format == PIPE_FORMAT_S8X24_UINT ||
4000 state->format == PIPE_FORMAT_X32_S8X24_UINT ||
4001 state->format == PIPE_FORMAT_S8_UINT)
4002 view->is_stencil_sampler = true;
4003
4004 /* Buffer resource. */
4005 if (texture->target == PIPE_BUFFER) {
4006 si_make_buffer_descriptor(sctx->screen,
4007 r600_resource(texture),
4008 state->format,
4009 state->u.buf.offset,
4010 state->u.buf.size,
4011 view->state);
4012 return &view->base;
4013 }
4014
4015 state_swizzle[0] = state->swizzle_r;
4016 state_swizzle[1] = state->swizzle_g;
4017 state_swizzle[2] = state->swizzle_b;
4018 state_swizzle[3] = state->swizzle_a;
4019
4020 base_level = 0;
4021 first_level = state->u.tex.first_level;
4022 last_level = state->u.tex.last_level;
4023 width = width0;
4024 height = height0;
4025 depth = texture->depth0;
4026
4027 if (sctx->chip_class <= VI && force_level) {
4028 assert(force_level == first_level &&
4029 force_level == last_level);
4030 base_level = force_level;
4031 first_level = 0;
4032 last_level = 0;
4033 width = u_minify(width, force_level);
4034 height = u_minify(height, force_level);
4035 depth = u_minify(depth, force_level);
4036 }
4037
4038 /* This is not needed if state trackers set last_layer correctly. */
4039 if (state->target == PIPE_TEXTURE_1D ||
4040 state->target == PIPE_TEXTURE_2D ||
4041 state->target == PIPE_TEXTURE_RECT ||
4042 state->target == PIPE_TEXTURE_CUBE)
4043 last_layer = state->u.tex.first_layer;
4044
4045 /* Texturing with separate depth and stencil. */
4046 pipe_format = state->format;
4047
4048 /* Depth/stencil texturing sometimes needs separate texture. */
4049 if (tex->is_depth && !si_can_sample_zs(tex, view->is_stencil_sampler)) {
4050 if (!tex->flushed_depth_texture &&
4051 !si_init_flushed_depth_texture(ctx, texture, NULL)) {
4052 pipe_resource_reference(&view->base.texture, NULL);
4053 FREE(view);
4054 return NULL;
4055 }
4056
4057 assert(tex->flushed_depth_texture);
4058
4059 /* Override format for the case where the flushed texture
4060 * contains only Z or only S.
4061 */
4062 if (tex->flushed_depth_texture->buffer.b.b.format != tex->buffer.b.b.format)
4063 pipe_format = tex->flushed_depth_texture->buffer.b.b.format;
4064
4065 tex = tex->flushed_depth_texture;
4066 }
4067
4068 surflevel = tex->surface.u.legacy.level;
4069
4070 if (tex->db_compatible) {
4071 if (!view->is_stencil_sampler)
4072 pipe_format = tex->db_render_format;
4073
4074 switch (pipe_format) {
4075 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
4076 pipe_format = PIPE_FORMAT_Z32_FLOAT;
4077 break;
4078 case PIPE_FORMAT_X8Z24_UNORM:
4079 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
4080 /* Z24 is always stored like this for DB
4081 * compatibility.
4082 */
4083 pipe_format = PIPE_FORMAT_Z24X8_UNORM;
4084 break;
4085 case PIPE_FORMAT_X24S8_UINT:
4086 case PIPE_FORMAT_S8X24_UINT:
4087 case PIPE_FORMAT_X32_S8X24_UINT:
4088 pipe_format = PIPE_FORMAT_S8_UINT;
4089 surflevel = tex->surface.u.legacy.stencil_level;
4090 break;
4091 default:;
4092 }
4093 }
4094
4095 view->dcc_incompatible =
4096 vi_dcc_formats_are_incompatible(texture,
4097 state->u.tex.first_level,
4098 state->format);
4099
4100 si_make_texture_descriptor(sctx->screen, tex, true,
4101 state->target, pipe_format, state_swizzle,
4102 first_level, last_level,
4103 state->u.tex.first_layer, last_layer,
4104 width, height, depth,
4105 view->state, view->fmask_state);
4106
4107 unsigned num_format = G_008F14_NUM_FORMAT_GFX6(view->state[1]);
4108 view->is_integer =
4109 num_format == V_008F14_IMG_NUM_FORMAT_USCALED ||
4110 num_format == V_008F14_IMG_NUM_FORMAT_SSCALED ||
4111 num_format == V_008F14_IMG_NUM_FORMAT_UINT ||
4112 num_format == V_008F14_IMG_NUM_FORMAT_SINT;
4113 view->base_level_info = &surflevel[base_level];
4114 view->base_level = base_level;
4115 view->block_width = util_format_get_blockwidth(pipe_format);
4116 return &view->base;
4117 }
4118
4119 static struct pipe_sampler_view *
4120 si_create_sampler_view(struct pipe_context *ctx,
4121 struct pipe_resource *texture,
4122 const struct pipe_sampler_view *state)
4123 {
4124 return si_create_sampler_view_custom(ctx, texture, state,
4125 texture ? texture->width0 : 0,
4126 texture ? texture->height0 : 0, 0);
4127 }
4128
4129 static void si_sampler_view_destroy(struct pipe_context *ctx,
4130 struct pipe_sampler_view *state)
4131 {
4132 struct si_sampler_view *view = (struct si_sampler_view *)state;
4133
4134 pipe_resource_reference(&state->texture, NULL);
4135 FREE(view);
4136 }
4137
4138 static bool wrap_mode_uses_border_color(unsigned wrap, bool linear_filter)
4139 {
4140 return wrap == PIPE_TEX_WRAP_CLAMP_TO_BORDER ||
4141 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER ||
4142 (linear_filter &&
4143 (wrap == PIPE_TEX_WRAP_CLAMP ||
4144 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP));
4145 }
4146
4147 static uint32_t si_translate_border_color(struct si_context *sctx,
4148 const struct pipe_sampler_state *state,
4149 const union pipe_color_union *color,
4150 bool is_integer)
4151 {
4152 bool linear_filter = state->min_img_filter != PIPE_TEX_FILTER_NEAREST ||
4153 state->mag_img_filter != PIPE_TEX_FILTER_NEAREST;
4154
4155 if (!wrap_mode_uses_border_color(state->wrap_s, linear_filter) &&
4156 !wrap_mode_uses_border_color(state->wrap_t, linear_filter) &&
4157 !wrap_mode_uses_border_color(state->wrap_r, linear_filter))
4158 return S_008F3C_BORDER_COLOR_TYPE(V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK);
4159
4160 #define simple_border_types(elt) \
4161 do { \
4162 if (color->elt[0] == 0 && color->elt[1] == 0 && \
4163 color->elt[2] == 0 && color->elt[3] == 0) \
4164 return S_008F3C_BORDER_COLOR_TYPE(V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK); \
4165 if (color->elt[0] == 0 && color->elt[1] == 0 && \
4166 color->elt[2] == 0 && color->elt[3] == 1) \
4167 return S_008F3C_BORDER_COLOR_TYPE(V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_BLACK); \
4168 if (color->elt[0] == 1 && color->elt[1] == 1 && \
4169 color->elt[2] == 1 && color->elt[3] == 1) \
4170 return S_008F3C_BORDER_COLOR_TYPE(V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_WHITE); \
4171 } while (false)
4172
4173 if (is_integer)
4174 simple_border_types(ui);
4175 else
4176 simple_border_types(f);
4177
4178 #undef simple_border_types
4179
4180 int i;
4181
4182 /* Check if the border has been uploaded already. */
4183 for (i = 0; i < sctx->border_color_count; i++)
4184 if (memcmp(&sctx->border_color_table[i], color,
4185 sizeof(*color)) == 0)
4186 break;
4187
4188 if (i >= SI_MAX_BORDER_COLORS) {
4189 /* Getting 4096 unique border colors is very unlikely. */
4190 fprintf(stderr, "radeonsi: The border color table is full. "
4191 "Any new border colors will be just black. "
4192 "Please file a bug.\n");
4193 return S_008F3C_BORDER_COLOR_TYPE(V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK);
4194 }
4195
4196 if (i == sctx->border_color_count) {
4197 /* Upload a new border color. */
4198 memcpy(&sctx->border_color_table[i], color,
4199 sizeof(*color));
4200 util_memcpy_cpu_to_le32(&sctx->border_color_map[i],
4201 color, sizeof(*color));
4202 sctx->border_color_count++;
4203 }
4204
4205 return S_008F3C_BORDER_COLOR_PTR(i) |
4206 S_008F3C_BORDER_COLOR_TYPE(V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER);
4207 }
4208
4209 static inline int S_FIXED(float value, unsigned frac_bits)
4210 {
4211 return value * (1 << frac_bits);
4212 }
4213
4214 static inline unsigned si_tex_filter(unsigned filter, unsigned max_aniso)
4215 {
4216 if (filter == PIPE_TEX_FILTER_LINEAR)
4217 return max_aniso > 1 ? V_008F38_SQ_TEX_XY_FILTER_ANISO_BILINEAR
4218 : V_008F38_SQ_TEX_XY_FILTER_BILINEAR;
4219 else
4220 return max_aniso > 1 ? V_008F38_SQ_TEX_XY_FILTER_ANISO_POINT
4221 : V_008F38_SQ_TEX_XY_FILTER_POINT;
4222 }
4223
4224 static inline unsigned si_tex_aniso_filter(unsigned filter)
4225 {
4226 if (filter < 2)
4227 return 0;
4228 if (filter < 4)
4229 return 1;
4230 if (filter < 8)
4231 return 2;
4232 if (filter < 16)
4233 return 3;
4234 return 4;
4235 }
4236
4237 static void *si_create_sampler_state(struct pipe_context *ctx,
4238 const struct pipe_sampler_state *state)
4239 {
4240 struct si_context *sctx = (struct si_context *)ctx;
4241 struct si_screen *sscreen = sctx->screen;
4242 struct si_sampler_state *rstate = CALLOC_STRUCT(si_sampler_state);
4243 unsigned max_aniso = sscreen->force_aniso >= 0 ? sscreen->force_aniso
4244 : state->max_anisotropy;
4245 unsigned max_aniso_ratio = si_tex_aniso_filter(max_aniso);
4246 union pipe_color_union clamped_border_color;
4247
4248 if (!rstate) {
4249 return NULL;
4250 }
4251
4252 #ifdef DEBUG
4253 rstate->magic = SI_SAMPLER_STATE_MAGIC;
4254 #endif
4255 rstate->val[0] = (S_008F30_CLAMP_X(si_tex_wrap(state->wrap_s)) |
4256 S_008F30_CLAMP_Y(si_tex_wrap(state->wrap_t)) |
4257 S_008F30_CLAMP_Z(si_tex_wrap(state->wrap_r)) |
4258 S_008F30_MAX_ANISO_RATIO(max_aniso_ratio) |
4259 S_008F30_DEPTH_COMPARE_FUNC(si_tex_compare(state->compare_func)) |
4260 S_008F30_FORCE_UNNORMALIZED(!state->normalized_coords) |
4261 S_008F30_ANISO_THRESHOLD(max_aniso_ratio >> 1) |
4262 S_008F30_ANISO_BIAS(max_aniso_ratio) |
4263 S_008F30_DISABLE_CUBE_WRAP(!state->seamless_cube_map) |
4264 S_008F30_COMPAT_MODE(sctx->chip_class >= VI));
4265 rstate->val[1] = (S_008F34_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 8)) |
4266 S_008F34_MAX_LOD(S_FIXED(CLAMP(state->max_lod, 0, 15), 8)) |
4267 S_008F34_PERF_MIP(max_aniso_ratio ? max_aniso_ratio + 6 : 0));
4268 rstate->val[2] = (S_008F38_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 8)) |
4269 S_008F38_XY_MAG_FILTER(si_tex_filter(state->mag_img_filter, max_aniso)) |
4270 S_008F38_XY_MIN_FILTER(si_tex_filter(state->min_img_filter, max_aniso)) |
4271 S_008F38_MIP_FILTER(si_tex_mipfilter(state->min_mip_filter)) |
4272 S_008F38_MIP_POINT_PRECLAMP(0) |
4273 S_008F38_DISABLE_LSB_CEIL(sctx->chip_class <= VI) |
4274 S_008F38_FILTER_PREC_FIX(1) |
4275 S_008F38_ANISO_OVERRIDE(sctx->chip_class >= VI));
4276 rstate->val[3] = si_translate_border_color(sctx, state, &state->border_color, false);
4277
4278 /* Create sampler resource for integer textures. */
4279 memcpy(rstate->integer_val, rstate->val, sizeof(rstate->val));
4280 rstate->integer_val[3] = si_translate_border_color(sctx, state, &state->border_color, true);
4281
4282 /* Create sampler resource for upgraded depth textures. */
4283 memcpy(rstate->upgraded_depth_val, rstate->val, sizeof(rstate->val));
4284
4285 for (unsigned i = 0; i < 4; ++i) {
4286 /* Use channel 0 on purpose, so that we can use OPAQUE_WHITE
4287 * when the border color is 1.0. */
4288 clamped_border_color.f[i] = CLAMP(state->border_color.f[0], 0, 1);
4289 }
4290
4291 if (memcmp(&state->border_color, &clamped_border_color, sizeof(clamped_border_color)) == 0)
4292 rstate->upgraded_depth_val[3] |= S_008F3C_UPGRADED_DEPTH(1);
4293 else
4294 rstate->upgraded_depth_val[3] =
4295 si_translate_border_color(sctx, state, &clamped_border_color, false) |
4296 S_008F3C_UPGRADED_DEPTH(1);
4297
4298 return rstate;
4299 }
4300
4301 static void si_set_sample_mask(struct pipe_context *ctx, unsigned sample_mask)
4302 {
4303 struct si_context *sctx = (struct si_context *)ctx;
4304
4305 if (sctx->sample_mask == (uint16_t)sample_mask)
4306 return;
4307
4308 sctx->sample_mask = sample_mask;
4309 si_mark_atom_dirty(sctx, &sctx->atoms.s.sample_mask);
4310 }
4311
4312 static void si_emit_sample_mask(struct si_context *sctx)
4313 {
4314 struct radeon_cmdbuf *cs = sctx->gfx_cs;
4315 unsigned mask = sctx->sample_mask;
4316
4317 /* Needed for line and polygon smoothing as well as for the Polaris
4318 * small primitive filter. We expect the state tracker to take care of
4319 * this for us.
4320 */
4321 assert(mask == 0xffff || sctx->framebuffer.nr_samples > 1 ||
4322 (mask & 1 && sctx->blitter->running));
4323
4324 radeon_set_context_reg_seq(cs, R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
4325 radeon_emit(cs, mask | (mask << 16));
4326 radeon_emit(cs, mask | (mask << 16));
4327 }
4328
4329 static void si_delete_sampler_state(struct pipe_context *ctx, void *state)
4330 {
4331 #ifdef DEBUG
4332 struct si_sampler_state *s = state;
4333
4334 assert(s->magic == SI_SAMPLER_STATE_MAGIC);
4335 s->magic = 0;
4336 #endif
4337 free(state);
4338 }
4339
4340 /*
4341 * Vertex elements & buffers
4342 */
4343
4344 static void *si_create_vertex_elements(struct pipe_context *ctx,
4345 unsigned count,
4346 const struct pipe_vertex_element *elements)
4347 {
4348 struct si_screen *sscreen = (struct si_screen*)ctx->screen;
4349 struct si_vertex_elements *v = CALLOC_STRUCT(si_vertex_elements);
4350 bool used[SI_NUM_VERTEX_BUFFERS] = {};
4351 int i;
4352
4353 assert(count <= SI_MAX_ATTRIBS);
4354 if (!v)
4355 return NULL;
4356
4357 v->count = count;
4358 v->desc_list_byte_size = align(count * 16, SI_CPDMA_ALIGNMENT);
4359
4360 for (i = 0; i < count; ++i) {
4361 const struct util_format_description *desc;
4362 const struct util_format_channel_description *channel;
4363 unsigned data_format, num_format;
4364 int first_non_void;
4365 unsigned vbo_index = elements[i].vertex_buffer_index;
4366 unsigned char swizzle[4];
4367
4368 if (vbo_index >= SI_NUM_VERTEX_BUFFERS) {
4369 FREE(v);
4370 return NULL;
4371 }
4372
4373 if (elements[i].instance_divisor) {
4374 v->uses_instance_divisors = true;
4375 v->instance_divisors[i] = elements[i].instance_divisor;
4376
4377 if (v->instance_divisors[i] == 1)
4378 v->instance_divisor_is_one |= 1u << i;
4379 else
4380 v->instance_divisor_is_fetched |= 1u << i;
4381 }
4382
4383 if (!used[vbo_index]) {
4384 v->first_vb_use_mask |= 1 << i;
4385 used[vbo_index] = true;
4386 }
4387
4388 desc = util_format_description(elements[i].src_format);
4389 first_non_void = util_format_get_first_non_void_channel(elements[i].src_format);
4390 data_format = si_translate_buffer_dataformat(ctx->screen, desc, first_non_void);
4391 num_format = si_translate_buffer_numformat(ctx->screen, desc, first_non_void);
4392 channel = first_non_void >= 0 ? &desc->channel[first_non_void] : NULL;
4393 memcpy(swizzle, desc->swizzle, sizeof(swizzle));
4394
4395 v->format_size[i] = desc->block.bits / 8;
4396 v->src_offset[i] = elements[i].src_offset;
4397 v->vertex_buffer_index[i] = vbo_index;
4398
4399 /* The hardware always treats the 2-bit alpha channel as
4400 * unsigned, so a shader workaround is needed. The affected
4401 * chips are VI and older except Stoney (GFX8.1).
4402 */
4403 if (data_format == V_008F0C_BUF_DATA_FORMAT_2_10_10_10 &&
4404 sscreen->info.chip_class <= VI &&
4405 sscreen->info.family != CHIP_STONEY) {
4406 if (num_format == V_008F0C_BUF_NUM_FORMAT_SNORM) {
4407 v->fix_fetch[i] = SI_FIX_FETCH_A2_SNORM;
4408 } else if (num_format == V_008F0C_BUF_NUM_FORMAT_SSCALED) {
4409 v->fix_fetch[i] = SI_FIX_FETCH_A2_SSCALED;
4410 } else if (num_format == V_008F0C_BUF_NUM_FORMAT_SINT) {
4411 /* This isn't actually used in OpenGL. */
4412 v->fix_fetch[i] = SI_FIX_FETCH_A2_SINT;
4413 }
4414 } else if (channel && channel->type == UTIL_FORMAT_TYPE_FIXED) {
4415 if (desc->swizzle[3] == PIPE_SWIZZLE_1)
4416 v->fix_fetch[i] = SI_FIX_FETCH_RGBX_32_FIXED;
4417 else
4418 v->fix_fetch[i] = SI_FIX_FETCH_RGBA_32_FIXED;
4419 } else if (channel && channel->size == 32 && !channel->pure_integer) {
4420 if (channel->type == UTIL_FORMAT_TYPE_SIGNED) {
4421 if (channel->normalized) {
4422 if (desc->swizzle[3] == PIPE_SWIZZLE_1)
4423 v->fix_fetch[i] = SI_FIX_FETCH_RGBX_32_SNORM;
4424 else
4425 v->fix_fetch[i] = SI_FIX_FETCH_RGBA_32_SNORM;
4426 } else {
4427 v->fix_fetch[i] = SI_FIX_FETCH_RGBA_32_SSCALED;
4428 }
4429 } else if (channel->type == UTIL_FORMAT_TYPE_UNSIGNED) {
4430 if (channel->normalized) {
4431 if (desc->swizzle[3] == PIPE_SWIZZLE_1)
4432 v->fix_fetch[i] = SI_FIX_FETCH_RGBX_32_UNORM;
4433 else
4434 v->fix_fetch[i] = SI_FIX_FETCH_RGBA_32_UNORM;
4435 } else {
4436 v->fix_fetch[i] = SI_FIX_FETCH_RGBA_32_USCALED;
4437 }
4438 }
4439 } else if (channel && channel->size == 64 &&
4440 channel->type == UTIL_FORMAT_TYPE_FLOAT) {
4441 switch (desc->nr_channels) {
4442 case 1:
4443 case 2:
4444 v->fix_fetch[i] = SI_FIX_FETCH_RG_64_FLOAT;
4445 swizzle[0] = PIPE_SWIZZLE_X;
4446 swizzle[1] = PIPE_SWIZZLE_Y;
4447 swizzle[2] = desc->nr_channels == 2 ? PIPE_SWIZZLE_Z : PIPE_SWIZZLE_0;
4448 swizzle[3] = desc->nr_channels == 2 ? PIPE_SWIZZLE_W : PIPE_SWIZZLE_0;
4449 break;
4450 case 3:
4451 v->fix_fetch[i] = SI_FIX_FETCH_RGB_64_FLOAT;
4452 swizzle[0] = PIPE_SWIZZLE_X; /* 3 loads */
4453 swizzle[1] = PIPE_SWIZZLE_Y;
4454 swizzle[2] = PIPE_SWIZZLE_0;
4455 swizzle[3] = PIPE_SWIZZLE_0;
4456 break;
4457 case 4:
4458 v->fix_fetch[i] = SI_FIX_FETCH_RGBA_64_FLOAT;
4459 swizzle[0] = PIPE_SWIZZLE_X; /* 2 loads */
4460 swizzle[1] = PIPE_SWIZZLE_Y;
4461 swizzle[2] = PIPE_SWIZZLE_Z;
4462 swizzle[3] = PIPE_SWIZZLE_W;
4463 break;
4464 default:
4465 assert(0);
4466 }
4467 } else if (channel && desc->nr_channels == 3) {
4468 assert(desc->swizzle[0] == PIPE_SWIZZLE_X);
4469
4470 if (channel->size == 8) {
4471 if (channel->pure_integer)
4472 v->fix_fetch[i] = SI_FIX_FETCH_RGB_8_INT;
4473 else
4474 v->fix_fetch[i] = SI_FIX_FETCH_RGB_8;
4475 } else if (channel->size == 16) {
4476 if (channel->pure_integer)
4477 v->fix_fetch[i] = SI_FIX_FETCH_RGB_16_INT;
4478 else
4479 v->fix_fetch[i] = SI_FIX_FETCH_RGB_16;
4480 }
4481 }
4482
4483 v->rsrc_word3[i] = S_008F0C_DST_SEL_X(si_map_swizzle(swizzle[0])) |
4484 S_008F0C_DST_SEL_Y(si_map_swizzle(swizzle[1])) |
4485 S_008F0C_DST_SEL_Z(si_map_swizzle(swizzle[2])) |
4486 S_008F0C_DST_SEL_W(si_map_swizzle(swizzle[3])) |
4487 S_008F0C_NUM_FORMAT(num_format) |
4488 S_008F0C_DATA_FORMAT(data_format);
4489 }
4490 return v;
4491 }
4492
4493 static void si_bind_vertex_elements(struct pipe_context *ctx, void *state)
4494 {
4495 struct si_context *sctx = (struct si_context *)ctx;
4496 struct si_vertex_elements *old = sctx->vertex_elements;
4497 struct si_vertex_elements *v = (struct si_vertex_elements*)state;
4498
4499 sctx->vertex_elements = v;
4500 sctx->vertex_buffers_dirty = true;
4501
4502 if (v &&
4503 (!old ||
4504 old->count != v->count ||
4505 old->uses_instance_divisors != v->uses_instance_divisors ||
4506 v->uses_instance_divisors || /* we don't check which divisors changed */
4507 memcmp(old->fix_fetch, v->fix_fetch, sizeof(v->fix_fetch[0]) * v->count)))
4508 sctx->do_update_shaders = true;
4509
4510 if (v && v->instance_divisor_is_fetched) {
4511 struct pipe_constant_buffer cb;
4512
4513 cb.buffer = NULL;
4514 cb.user_buffer = v->instance_divisors;
4515 cb.buffer_offset = 0;
4516 cb.buffer_size = sizeof(uint32_t) * v->count;
4517 si_set_rw_buffer(sctx, SI_VS_CONST_INSTANCE_DIVISORS, &cb);
4518 }
4519 }
4520
4521 static void si_delete_vertex_element(struct pipe_context *ctx, void *state)
4522 {
4523 struct si_context *sctx = (struct si_context *)ctx;
4524
4525 if (sctx->vertex_elements == state)
4526 sctx->vertex_elements = NULL;
4527 FREE(state);
4528 }
4529
4530 static void si_set_vertex_buffers(struct pipe_context *ctx,
4531 unsigned start_slot, unsigned count,
4532 const struct pipe_vertex_buffer *buffers)
4533 {
4534 struct si_context *sctx = (struct si_context *)ctx;
4535 struct pipe_vertex_buffer *dst = sctx->vertex_buffer + start_slot;
4536 int i;
4537
4538 assert(start_slot + count <= ARRAY_SIZE(sctx->vertex_buffer));
4539
4540 if (buffers) {
4541 for (i = 0; i < count; i++) {
4542 const struct pipe_vertex_buffer *src = buffers + i;
4543 struct pipe_vertex_buffer *dsti = dst + i;
4544 struct pipe_resource *buf = src->buffer.resource;
4545
4546 pipe_resource_reference(&dsti->buffer.resource, buf);
4547 dsti->buffer_offset = src->buffer_offset;
4548 dsti->stride = src->stride;
4549 si_context_add_resource_size(sctx, buf);
4550 if (buf)
4551 r600_resource(buf)->bind_history |= PIPE_BIND_VERTEX_BUFFER;
4552 }
4553 } else {
4554 for (i = 0; i < count; i++) {
4555 pipe_resource_reference(&dst[i].buffer.resource, NULL);
4556 }
4557 }
4558 sctx->vertex_buffers_dirty = true;
4559 }
4560
4561 /*
4562 * Misc
4563 */
4564
4565 static void si_set_tess_state(struct pipe_context *ctx,
4566 const float default_outer_level[4],
4567 const float default_inner_level[2])
4568 {
4569 struct si_context *sctx = (struct si_context *)ctx;
4570 struct pipe_constant_buffer cb;
4571 float array[8];
4572
4573 memcpy(array, default_outer_level, sizeof(float) * 4);
4574 memcpy(array+4, default_inner_level, sizeof(float) * 2);
4575
4576 cb.buffer = NULL;
4577 cb.user_buffer = NULL;
4578 cb.buffer_size = sizeof(array);
4579
4580 si_upload_const_buffer(sctx, (struct r600_resource**)&cb.buffer,
4581 (void*)array, sizeof(array),
4582 &cb.buffer_offset);
4583
4584 si_set_rw_buffer(sctx, SI_HS_CONST_DEFAULT_TESS_LEVELS, &cb);
4585 pipe_resource_reference(&cb.buffer, NULL);
4586 }
4587
4588 static void si_texture_barrier(struct pipe_context *ctx, unsigned flags)
4589 {
4590 struct si_context *sctx = (struct si_context *)ctx;
4591
4592 si_update_fb_dirtiness_after_rendering(sctx);
4593
4594 /* Multisample surfaces are flushed in si_decompress_textures. */
4595 if (sctx->framebuffer.uncompressed_cb_mask)
4596 si_make_CB_shader_coherent(sctx, sctx->framebuffer.nr_samples,
4597 sctx->framebuffer.CB_has_shader_readable_metadata);
4598 }
4599
4600 /* This only ensures coherency for shader image/buffer stores. */
4601 static void si_memory_barrier(struct pipe_context *ctx, unsigned flags)
4602 {
4603 struct si_context *sctx = (struct si_context *)ctx;
4604
4605 /* Subsequent commands must wait for all shader invocations to
4606 * complete. */
4607 sctx->flags |= SI_CONTEXT_PS_PARTIAL_FLUSH |
4608 SI_CONTEXT_CS_PARTIAL_FLUSH;
4609
4610 if (flags & PIPE_BARRIER_CONSTANT_BUFFER)
4611 sctx->flags |= SI_CONTEXT_INV_SMEM_L1 |
4612 SI_CONTEXT_INV_VMEM_L1;
4613
4614 if (flags & (PIPE_BARRIER_VERTEX_BUFFER |
4615 PIPE_BARRIER_SHADER_BUFFER |
4616 PIPE_BARRIER_TEXTURE |
4617 PIPE_BARRIER_IMAGE |
4618 PIPE_BARRIER_STREAMOUT_BUFFER |
4619 PIPE_BARRIER_GLOBAL_BUFFER)) {
4620 /* As far as I can tell, L1 contents are written back to L2
4621 * automatically at end of shader, but the contents of other
4622 * L1 caches might still be stale. */
4623 sctx->flags |= SI_CONTEXT_INV_VMEM_L1;
4624 }
4625
4626 if (flags & PIPE_BARRIER_INDEX_BUFFER) {
4627 /* Indices are read through TC L2 since VI.
4628 * L1 isn't used.
4629 */
4630 if (sctx->screen->info.chip_class <= CIK)
4631 sctx->flags |= SI_CONTEXT_WRITEBACK_GLOBAL_L2;
4632 }
4633
4634 /* MSAA color, any depth and any stencil are flushed in
4635 * si_decompress_textures when needed.
4636 */
4637 if (flags & PIPE_BARRIER_FRAMEBUFFER &&
4638 sctx->framebuffer.uncompressed_cb_mask) {
4639 sctx->flags |= SI_CONTEXT_FLUSH_AND_INV_CB;
4640
4641 if (sctx->chip_class <= VI)
4642 sctx->flags |= SI_CONTEXT_WRITEBACK_GLOBAL_L2;
4643 }
4644
4645 /* Indirect buffers use TC L2 on GFX9, but not older hw. */
4646 if (sctx->screen->info.chip_class <= VI &&
4647 flags & PIPE_BARRIER_INDIRECT_BUFFER)
4648 sctx->flags |= SI_CONTEXT_WRITEBACK_GLOBAL_L2;
4649 }
4650
4651 static void *si_create_blend_custom(struct si_context *sctx, unsigned mode)
4652 {
4653 struct pipe_blend_state blend;
4654
4655 memset(&blend, 0, sizeof(blend));
4656 blend.independent_blend_enable = true;
4657 blend.rt[0].colormask = 0xf;
4658 return si_create_blend_state_mode(&sctx->b, &blend, mode);
4659 }
4660
4661 static void si_init_config(struct si_context *sctx);
4662
4663 void si_init_state_functions(struct si_context *sctx)
4664 {
4665 sctx->atoms.s.framebuffer.emit = si_emit_framebuffer_state;
4666 sctx->atoms.s.msaa_sample_locs.emit = si_emit_msaa_sample_locs;
4667 sctx->atoms.s.db_render_state.emit = si_emit_db_render_state;
4668 sctx->atoms.s.dpbb_state.emit = si_emit_dpbb_state;
4669 sctx->atoms.s.msaa_config.emit = si_emit_msaa_config;
4670 sctx->atoms.s.sample_mask.emit = si_emit_sample_mask;
4671 sctx->atoms.s.cb_render_state.emit = si_emit_cb_render_state;
4672 sctx->atoms.s.blend_color.emit = si_emit_blend_color;
4673 sctx->atoms.s.clip_regs.emit = si_emit_clip_regs;
4674 sctx->atoms.s.clip_state.emit = si_emit_clip_state;
4675 sctx->atoms.s.stencil_ref.emit = si_emit_stencil_ref;
4676
4677 sctx->b.create_blend_state = si_create_blend_state;
4678 sctx->b.bind_blend_state = si_bind_blend_state;
4679 sctx->b.delete_blend_state = si_delete_blend_state;
4680 sctx->b.set_blend_color = si_set_blend_color;
4681
4682 sctx->b.create_rasterizer_state = si_create_rs_state;
4683 sctx->b.bind_rasterizer_state = si_bind_rs_state;
4684 sctx->b.delete_rasterizer_state = si_delete_rs_state;
4685
4686 sctx->b.create_depth_stencil_alpha_state = si_create_dsa_state;
4687 sctx->b.bind_depth_stencil_alpha_state = si_bind_dsa_state;
4688 sctx->b.delete_depth_stencil_alpha_state = si_delete_dsa_state;
4689
4690 sctx->custom_dsa_flush = si_create_db_flush_dsa(sctx);
4691 sctx->custom_blend_resolve = si_create_blend_custom(sctx, V_028808_CB_RESOLVE);
4692 sctx->custom_blend_fmask_decompress = si_create_blend_custom(sctx, V_028808_CB_FMASK_DECOMPRESS);
4693 sctx->custom_blend_eliminate_fastclear = si_create_blend_custom(sctx, V_028808_CB_ELIMINATE_FAST_CLEAR);
4694 sctx->custom_blend_dcc_decompress = si_create_blend_custom(sctx, V_028808_CB_DCC_DECOMPRESS);
4695
4696 sctx->b.set_clip_state = si_set_clip_state;
4697 sctx->b.set_stencil_ref = si_set_stencil_ref;
4698
4699 sctx->b.set_framebuffer_state = si_set_framebuffer_state;
4700
4701 sctx->b.create_sampler_state = si_create_sampler_state;
4702 sctx->b.delete_sampler_state = si_delete_sampler_state;
4703
4704 sctx->b.create_sampler_view = si_create_sampler_view;
4705 sctx->b.sampler_view_destroy = si_sampler_view_destroy;
4706
4707 sctx->b.set_sample_mask = si_set_sample_mask;
4708
4709 sctx->b.create_vertex_elements_state = si_create_vertex_elements;
4710 sctx->b.bind_vertex_elements_state = si_bind_vertex_elements;
4711 sctx->b.delete_vertex_elements_state = si_delete_vertex_element;
4712 sctx->b.set_vertex_buffers = si_set_vertex_buffers;
4713
4714 sctx->b.texture_barrier = si_texture_barrier;
4715 sctx->b.memory_barrier = si_memory_barrier;
4716 sctx->b.set_min_samples = si_set_min_samples;
4717 sctx->b.set_tess_state = si_set_tess_state;
4718
4719 sctx->b.set_active_query_state = si_set_active_query_state;
4720
4721 sctx->b.draw_vbo = si_draw_vbo;
4722
4723 si_init_config(sctx);
4724 }
4725
4726 void si_init_screen_state_functions(struct si_screen *sscreen)
4727 {
4728 sscreen->b.is_format_supported = si_is_format_supported;
4729 }
4730
4731 static void si_set_grbm_gfx_index(struct si_context *sctx,
4732 struct si_pm4_state *pm4, unsigned value)
4733 {
4734 unsigned reg = sctx->chip_class >= CIK ? R_030800_GRBM_GFX_INDEX :
4735 R_00802C_GRBM_GFX_INDEX;
4736 si_pm4_set_reg(pm4, reg, value);
4737 }
4738
4739 static void si_set_grbm_gfx_index_se(struct si_context *sctx,
4740 struct si_pm4_state *pm4, unsigned se)
4741 {
4742 assert(se == ~0 || se < sctx->screen->info.max_se);
4743 si_set_grbm_gfx_index(sctx, pm4,
4744 (se == ~0 ? S_030800_SE_BROADCAST_WRITES(1) :
4745 S_030800_SE_INDEX(se)) |
4746 S_030800_SH_BROADCAST_WRITES(1) |
4747 S_030800_INSTANCE_BROADCAST_WRITES(1));
4748 }
4749
4750 static void
4751 si_write_harvested_raster_configs(struct si_context *sctx,
4752 struct si_pm4_state *pm4,
4753 unsigned raster_config,
4754 unsigned raster_config_1)
4755 {
4756 unsigned num_se = MAX2(sctx->screen->info.max_se, 1);
4757 unsigned raster_config_se[4];
4758 unsigned se;
4759
4760 ac_get_harvested_configs(&sctx->screen->info,
4761 raster_config,
4762 &raster_config_1,
4763 raster_config_se);
4764
4765 for (se = 0; se < num_se; se++) {
4766 si_set_grbm_gfx_index_se(sctx, pm4, se);
4767 si_pm4_set_reg(pm4, R_028350_PA_SC_RASTER_CONFIG, raster_config_se[se]);
4768 }
4769 si_set_grbm_gfx_index(sctx, pm4, ~0);
4770
4771 if (sctx->chip_class >= CIK) {
4772 si_pm4_set_reg(pm4, R_028354_PA_SC_RASTER_CONFIG_1, raster_config_1);
4773 }
4774 }
4775
4776 static void si_set_raster_config(struct si_context *sctx, struct si_pm4_state *pm4)
4777 {
4778 unsigned num_rb = MIN2(sctx->screen->info.num_render_backends, 16);
4779 unsigned rb_mask = sctx->screen->info.enabled_rb_mask;
4780 unsigned raster_config, raster_config_1;
4781
4782 ac_get_raster_config(&sctx->screen->info,
4783 &raster_config,
4784 &raster_config_1);
4785
4786 if (!rb_mask || util_bitcount(rb_mask) >= num_rb) {
4787 /* Always use the default config when all backends are enabled
4788 * (or when we failed to determine the enabled backends).
4789 */
4790 si_pm4_set_reg(pm4, R_028350_PA_SC_RASTER_CONFIG,
4791 raster_config);
4792 if (sctx->chip_class >= CIK)
4793 si_pm4_set_reg(pm4, R_028354_PA_SC_RASTER_CONFIG_1,
4794 raster_config_1);
4795 } else {
4796 si_write_harvested_raster_configs(sctx, pm4, raster_config, raster_config_1);
4797 }
4798 }
4799
4800 static void si_init_config(struct si_context *sctx)
4801 {
4802 struct si_screen *sscreen = sctx->screen;
4803 uint64_t border_color_va = sctx->border_color_buffer->gpu_address;
4804 bool has_clear_state = sscreen->has_clear_state;
4805 struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
4806
4807 /* Only SI can disable CLEAR_STATE for now. */
4808 assert(has_clear_state || sscreen->info.chip_class == SI);
4809
4810 if (!pm4)
4811 return;
4812
4813 si_pm4_cmd_begin(pm4, PKT3_CONTEXT_CONTROL);
4814 si_pm4_cmd_add(pm4, CONTEXT_CONTROL_LOAD_ENABLE(1));
4815 si_pm4_cmd_add(pm4, CONTEXT_CONTROL_SHADOW_ENABLE(1));
4816 si_pm4_cmd_end(pm4, false);
4817
4818 if (has_clear_state) {
4819 si_pm4_cmd_begin(pm4, PKT3_CLEAR_STATE);
4820 si_pm4_cmd_add(pm4, 0);
4821 si_pm4_cmd_end(pm4, false);
4822 }
4823
4824 if (sctx->chip_class <= VI)
4825 si_set_raster_config(sctx, pm4);
4826
4827 si_pm4_set_reg(pm4, R_028A18_VGT_HOS_MAX_TESS_LEVEL, fui(64));
4828 if (!has_clear_state)
4829 si_pm4_set_reg(pm4, R_028A1C_VGT_HOS_MIN_TESS_LEVEL, fui(0));
4830
4831 /* FIXME calculate these values somehow ??? */
4832 if (sctx->chip_class <= VI) {
4833 si_pm4_set_reg(pm4, R_028A54_VGT_GS_PER_ES, SI_GS_PER_ES);
4834 si_pm4_set_reg(pm4, R_028A58_VGT_ES_PER_GS, 0x40);
4835 }
4836
4837 if (!has_clear_state) {
4838 si_pm4_set_reg(pm4, R_028A5C_VGT_GS_PER_VS, 0x2);
4839 si_pm4_set_reg(pm4, R_028A8C_VGT_PRIMITIVEID_RESET, 0x0);
4840 si_pm4_set_reg(pm4, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0x0);
4841 }
4842
4843 si_pm4_set_reg(pm4, R_028AA0_VGT_INSTANCE_STEP_RATE_0, 1);
4844 if (!has_clear_state)
4845 si_pm4_set_reg(pm4, R_028AB8_VGT_VTX_CNT_EN, 0x0);
4846 if (sctx->chip_class < CIK)
4847 si_pm4_set_reg(pm4, R_008A14_PA_CL_ENHANCE, S_008A14_NUM_CLIP_SEQ(3) |
4848 S_008A14_CLIP_VTX_REORDER_ENA(1));
4849
4850 if (!has_clear_state)
4851 si_pm4_set_reg(pm4, R_02882C_PA_SU_PRIM_FILTER_CNTL, 0);
4852
4853 /* CLEAR_STATE doesn't clear these correctly on certain generations.
4854 * I don't know why. Deduced by trial and error.
4855 */
4856 if (sctx->chip_class <= CIK) {
4857 si_pm4_set_reg(pm4, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
4858 si_pm4_set_reg(pm4, R_028204_PA_SC_WINDOW_SCISSOR_TL, S_028204_WINDOW_OFFSET_DISABLE(1));
4859 si_pm4_set_reg(pm4, R_028240_PA_SC_GENERIC_SCISSOR_TL, S_028240_WINDOW_OFFSET_DISABLE(1));
4860 si_pm4_set_reg(pm4, R_028244_PA_SC_GENERIC_SCISSOR_BR,
4861 S_028244_BR_X(16384) | S_028244_BR_Y(16384));
4862 si_pm4_set_reg(pm4, R_028030_PA_SC_SCREEN_SCISSOR_TL, 0);
4863 si_pm4_set_reg(pm4, R_028034_PA_SC_SCREEN_SCISSOR_BR,
4864 S_028034_BR_X(16384) | S_028034_BR_Y(16384));
4865 }
4866
4867 if (!has_clear_state) {
4868 si_pm4_set_reg(pm4, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
4869 si_pm4_set_reg(pm4, R_028230_PA_SC_EDGERULE,
4870 S_028230_ER_TRI(0xA) |
4871 S_028230_ER_POINT(0xA) |
4872 S_028230_ER_RECT(0xA) |
4873 /* Required by DX10_DIAMOND_TEST_ENA: */
4874 S_028230_ER_LINE_LR(0x1A) |
4875 S_028230_ER_LINE_RL(0x26) |
4876 S_028230_ER_LINE_TB(0xA) |
4877 S_028230_ER_LINE_BT(0xA));
4878 /* PA_SU_HARDWARE_SCREEN_OFFSET must be 0 due to hw bug on SI */
4879 si_pm4_set_reg(pm4, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
4880 si_pm4_set_reg(pm4, R_028820_PA_CL_NANINF_CNTL, 0);
4881 si_pm4_set_reg(pm4, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 0x0);
4882 si_pm4_set_reg(pm4, R_028AC4_DB_SRESULTS_COMPARE_STATE1, 0x0);
4883 si_pm4_set_reg(pm4, R_028AC8_DB_PRELOAD_CONTROL, 0x0);
4884 si_pm4_set_reg(pm4, R_02800C_DB_RENDER_OVERRIDE, 0);
4885 }
4886
4887 if (sctx->chip_class >= GFX9) {
4888 si_pm4_set_reg(pm4, R_030920_VGT_MAX_VTX_INDX, ~0);
4889 si_pm4_set_reg(pm4, R_030924_VGT_MIN_VTX_INDX, 0);
4890 si_pm4_set_reg(pm4, R_030928_VGT_INDX_OFFSET, 0);
4891 } else {
4892 /* These registers, when written, also overwrite the CLEAR_STATE
4893 * context, so we can't rely on CLEAR_STATE setting them.
4894 * It would be an issue if there was another UMD changing them.
4895 */
4896 si_pm4_set_reg(pm4, R_028400_VGT_MAX_VTX_INDX, ~0);
4897 si_pm4_set_reg(pm4, R_028404_VGT_MIN_VTX_INDX, 0);
4898 si_pm4_set_reg(pm4, R_028408_VGT_INDX_OFFSET, 0);
4899 }
4900
4901 if (sctx->chip_class >= CIK) {
4902 if (sctx->chip_class >= GFX9) {
4903 si_pm4_set_reg(pm4, R_00B41C_SPI_SHADER_PGM_RSRC3_HS,
4904 S_00B41C_CU_EN(0xffff) | S_00B41C_WAVE_LIMIT(0x3F));
4905 } else {
4906 si_pm4_set_reg(pm4, R_00B51C_SPI_SHADER_PGM_RSRC3_LS,
4907 S_00B51C_CU_EN(0xffff) | S_00B51C_WAVE_LIMIT(0x3F));
4908 si_pm4_set_reg(pm4, R_00B41C_SPI_SHADER_PGM_RSRC3_HS,
4909 S_00B41C_WAVE_LIMIT(0x3F));
4910 si_pm4_set_reg(pm4, R_00B31C_SPI_SHADER_PGM_RSRC3_ES,
4911 S_00B31C_CU_EN(0xffff) | S_00B31C_WAVE_LIMIT(0x3F));
4912
4913 /* If this is 0, Bonaire can hang even if GS isn't being used.
4914 * Other chips are unaffected. These are suboptimal values,
4915 * but we don't use on-chip GS.
4916 */
4917 si_pm4_set_reg(pm4, R_028A44_VGT_GS_ONCHIP_CNTL,
4918 S_028A44_ES_VERTS_PER_SUBGRP(64) |
4919 S_028A44_GS_PRIMS_PER_SUBGRP(4));
4920 }
4921 si_pm4_set_reg(pm4, R_00B21C_SPI_SHADER_PGM_RSRC3_GS,
4922 S_00B21C_CU_EN(0xffff) | S_00B21C_WAVE_LIMIT(0x3F));
4923
4924 /* Compute LATE_ALLOC_VS.LIMIT. */
4925 unsigned num_cu_per_sh = sscreen->info.num_good_compute_units /
4926 (sscreen->info.max_se *
4927 sscreen->info.max_sh_per_se);
4928 unsigned late_alloc_limit; /* The limit is per SH. */
4929
4930 if (sctx->family == CHIP_KABINI) {
4931 late_alloc_limit = 0; /* Potential hang on Kabini. */
4932 } else if (num_cu_per_sh <= 4) {
4933 /* Too few available compute units per SH. Disallowing
4934 * VS to run on one CU could hurt us more than late VS
4935 * allocation would help.
4936 *
4937 * 2 is the highest safe number that allows us to keep
4938 * all CUs enabled.
4939 */
4940 late_alloc_limit = 2;
4941 } else {
4942 /* This is a good initial value, allowing 1 late_alloc
4943 * wave per SIMD on num_cu - 2.
4944 */
4945 late_alloc_limit = (num_cu_per_sh - 2) * 4;
4946
4947 /* The limit is 0-based, so 0 means 1. */
4948 assert(late_alloc_limit > 0 && late_alloc_limit <= 64);
4949 late_alloc_limit -= 1;
4950 }
4951
4952 /* VS can't execute on one CU if the limit is > 2. */
4953 si_pm4_set_reg(pm4, R_00B118_SPI_SHADER_PGM_RSRC3_VS,
4954 S_00B118_CU_EN(late_alloc_limit > 2 ? 0xfffe : 0xffff) |
4955 S_00B118_WAVE_LIMIT(0x3F));
4956 si_pm4_set_reg(pm4, R_00B11C_SPI_SHADER_LATE_ALLOC_VS,
4957 S_00B11C_LIMIT(late_alloc_limit));
4958 si_pm4_set_reg(pm4, R_00B01C_SPI_SHADER_PGM_RSRC3_PS,
4959 S_00B01C_CU_EN(0xffff) | S_00B01C_WAVE_LIMIT(0x3F));
4960 }
4961
4962 if (sctx->chip_class >= VI) {
4963 unsigned vgt_tess_distribution;
4964
4965 vgt_tess_distribution =
4966 S_028B50_ACCUM_ISOLINE(32) |
4967 S_028B50_ACCUM_TRI(11) |
4968 S_028B50_ACCUM_QUAD(11) |
4969 S_028B50_DONUT_SPLIT(16);
4970
4971 /* Testing with Unigine Heaven extreme tesselation yielded best results
4972 * with TRAP_SPLIT = 3.
4973 */
4974 if (sctx->family == CHIP_FIJI ||
4975 sctx->family >= CHIP_POLARIS10)
4976 vgt_tess_distribution |= S_028B50_TRAP_SPLIT(3);
4977
4978 si_pm4_set_reg(pm4, R_028B50_VGT_TESS_DISTRIBUTION, vgt_tess_distribution);
4979 } else if (!has_clear_state) {
4980 si_pm4_set_reg(pm4, R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
4981 si_pm4_set_reg(pm4, R_028C5C_VGT_OUT_DEALLOC_CNTL, 16);
4982 }
4983
4984 si_pm4_set_reg(pm4, R_028080_TA_BC_BASE_ADDR, border_color_va >> 8);
4985 if (sctx->chip_class >= CIK) {
4986 si_pm4_set_reg(pm4, R_028084_TA_BC_BASE_ADDR_HI,
4987 S_028084_ADDRESS(border_color_va >> 40));
4988 }
4989 si_pm4_add_bo(pm4, sctx->border_color_buffer, RADEON_USAGE_READ,
4990 RADEON_PRIO_BORDER_COLORS);
4991
4992 if (sctx->chip_class >= GFX9) {
4993 unsigned num_se = sscreen->info.max_se;
4994 unsigned pc_lines = 0;
4995
4996 switch (sctx->family) {
4997 case CHIP_VEGA10:
4998 case CHIP_VEGA12:
4999 case CHIP_VEGA20:
5000 pc_lines = 4096;
5001 break;
5002 case CHIP_RAVEN:
5003 pc_lines = 1024;
5004 break;
5005 default:
5006 assert(0);
5007 }
5008
5009 si_pm4_set_reg(pm4, R_028C48_PA_SC_BINNER_CNTL_1,
5010 S_028C48_MAX_ALLOC_COUNT(MIN2(128, pc_lines / (4 * num_se))) |
5011 S_028C48_MAX_PRIM_PER_BATCH(1023));
5012 si_pm4_set_reg(pm4, R_028C4C_PA_SC_CONSERVATIVE_RASTERIZATION_CNTL,
5013 S_028C4C_NULL_SQUAD_AA_MASK_ENABLE(1));
5014 si_pm4_set_reg(pm4, R_030968_VGT_INSTANCE_BASE_ID, 0);
5015 }
5016
5017 si_pm4_upload_indirect_buffer(sctx, pm4);
5018 sctx->init_config = pm4;
5019 }