radeonsi: pass ARB_conservative_depth parameters to the hardware
[mesa.git] / src / gallium / drivers / radeonsi / sid.h
1 /*
2 * Southern Islands Register documentation
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24 #ifndef SID_H
25 #define SID_H
26
27 /* si values */
28 #define SI_CONFIG_REG_OFFSET 0x00008000
29 #define SI_CONFIG_REG_END 0x0000B000
30 #define SI_SH_REG_OFFSET 0x0000B000
31 #define SI_SH_REG_END 0x0000C000
32 #define SI_CONTEXT_REG_OFFSET 0x00028000
33 #define SI_CONTEXT_REG_END 0x00029000
34 #define CIK_UCONFIG_REG_OFFSET 0x00030000
35 #define CIK_UCONFIG_REG_END 0x00031000
36
37 #define EVENT_TYPE_CACHE_FLUSH 0x6
38 #define EVENT_TYPE_PS_PARTIAL_FLUSH 0x10
39 #define EVENT_TYPE_CACHE_FLUSH_AND_INV_TS_EVENT 0x14
40 #define EVENT_TYPE_ZPASS_DONE 0x15
41 #define EVENT_TYPE_CACHE_FLUSH_AND_INV_EVENT 0x16
42 #define EVENT_TYPE_SO_VGTSTREAMOUT_FLUSH 0x1f
43 #define EVENT_TYPE_SAMPLE_STREAMOUTSTATS 0x20
44 #define EVENT_TYPE(x) ((x) << 0)
45 #define EVENT_INDEX(x) ((x) << 8)
46 /* 0 - any non-TS event
47 * 1 - ZPASS_DONE
48 * 2 - SAMPLE_PIPELINESTAT
49 * 3 - SAMPLE_STREAMOUTSTAT*
50 * 4 - *S_PARTIAL_FLUSH
51 * 5 - TS events
52 */
53 #define EVENT_WRITE_INV_L2 0x100000
54
55
56 #define PREDICATION_OP_CLEAR 0x0
57 #define PREDICATION_OP_ZPASS 0x1
58 #define PREDICATION_OP_PRIMCOUNT 0x2
59
60 #define PRED_OP(x) ((x) << 16)
61
62 #define PREDICATION_CONTINUE (1 << 31)
63
64 #define PREDICATION_HINT_WAIT (0 << 12)
65 #define PREDICATION_HINT_NOWAIT_DRAW (1 << 12)
66
67 #define PREDICATION_DRAW_NOT_VISIBLE (0 << 8)
68 #define PREDICATION_DRAW_VISIBLE (1 << 8)
69
70 #define R600_TEXEL_PITCH_ALIGNMENT_MASK 0x7
71
72 #define PKT3_NOP 0x10
73 #define PKT3_DISPATCH_DIRECT 0x15
74 #define PKT3_DISPATCH_INDIRECT 0x16
75 #define PKT3_OCCLUSION_QUERY 0x1F /* new for CIK */
76 #define PKT3_SET_PREDICATION 0x20
77 #define PKT3_COND_EXEC 0x22
78 #define PKT3_PRED_EXEC 0x23
79 #define PKT3_DRAW_INDEX_2 0x27
80 #define PKT3_CONTEXT_CONTROL 0x28
81 #define PKT3_INDEX_TYPE 0x2A
82 #define PKT3_DRAW_INDEX_AUTO 0x2D
83 #define PKT3_DRAW_INDEX_IMMD 0x2E /* not on CIK */
84 #define PKT3_NUM_INSTANCES 0x2F
85 #define PKT3_STRMOUT_BUFFER_UPDATE 0x34
86 #define PKT3_DRAW_INDEX_OFFSET_2 0x35
87 #define PKT3_DRAW_PREAMBLE 0x36 /* new on CIK, required on GFX7.2 and later */
88 #define PKT3_WRITE_DATA 0x37
89 #define PKT3_WRITE_DATA_DST_SEL(x) ((x) << 8)
90 #define PKT3_WRITE_DATA_DST_SEL_REG 0
91 #define PKT3_WRITE_DATA_DST_SEL_MEM_SYNC 1
92 #define PKT3_WRITE_DATA_DST_SEL_TC_OR_L2 2
93 #define PKT3_WRITE_DATA_DST_SEL_GDS 3
94 #define PKT3_WRITE_DATA_DST_SEL_RESERVED_4 4
95 #define PKT3_WRITE_DATA_DST_SEL_MEM_ASYNC 5
96 #define PKT3_WR_ONE_ADDR (1 << 16)
97 #define PKT3_WRITE_DATA_WR_CONFIRM (1 << 20)
98 #define PKT3_WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
99 #define PKT3_WRITE_DATA_ENGINE_SEL_ME 0
100 #define PKT3_WRITE_DATA_ENGINE_SEL_PFP 1
101 #define PKT3_WRITE_DATA_ENGINE_SEL_CE 2
102 #define PKT3_MEM_SEMAPHORE 0x39
103 #define PKT3_MPEG_INDEX 0x3A /* not on CIK */
104 #define PKT3_WAIT_REG_MEM 0x3C
105 #define WAIT_REG_MEM_EQUAL 3
106 #define PKT3_MEM_WRITE 0x3D /* not on CIK */
107 #define PKT3_INDIRECT_BUFFER 0x32
108 #define PKT3_COPY_DATA 0x40
109 #define COPY_DATA_SRC_SEL(x) ((x) & 0xf)
110 #define COPY_DATA_REG 0
111 #define COPY_DATA_MEM 1
112 #define COPY_DATA_DST_SEL(x) (((x) & 0xf) << 8)
113 #define COPY_DATA_WR_CONFIRM (1 << 20)
114 #define PKT3_SURFACE_SYNC 0x43 /* deprecated on CIK, use ACQUIRE_MEM */
115 #define PKT3_ME_INITIALIZE 0x44 /* not on CIK */
116 #define PKT3_COND_WRITE 0x45
117 #define PKT3_EVENT_WRITE 0x46
118 #define PKT3_EVENT_WRITE_EOP 0x47
119 #define PKT3_EVENT_WRITE_EOS 0x48
120 #define PKT3_ONE_REG_WRITE 0x57 /* not on CIK */
121 #define PKT3_ACQUIRE_MEM 0x58 /* new for CIK */
122 #define PKT3_SET_CONFIG_REG 0x68
123 #define PKT3_SET_CONTEXT_REG 0x69
124 #define PKT3_SET_SH_REG 0x76
125 #define PKT3_SET_SH_REG_OFFSET 0x77
126 #define PKT3_SET_UCONFIG_REG 0x79 /* new for CIK */
127
128 #define PKT_TYPE_S(x) (((x) & 0x3) << 30)
129 #define PKT_TYPE_G(x) (((x) >> 30) & 0x3)
130 #define PKT_TYPE_C 0x3FFFFFFF
131 #define PKT_COUNT_S(x) (((x) & 0x3FFF) << 16)
132 #define PKT_COUNT_G(x) (((x) >> 16) & 0x3FFF)
133 #define PKT_COUNT_C 0xC000FFFF
134 #define PKT0_BASE_INDEX_S(x) (((x) & 0xFFFF) << 0)
135 #define PKT0_BASE_INDEX_G(x) (((x) >> 0) & 0xFFFF)
136 #define PKT0_BASE_INDEX_C 0xFFFF0000
137 #define PKT3_IT_OPCODE_S(x) (((x) & 0xFF) << 8)
138 #define PKT3_IT_OPCODE_G(x) (((x) >> 8) & 0xFF)
139 #define PKT3_IT_OPCODE_C 0xFFFF00FF
140 #define PKT3_PREDICATE(x) (((x) >> 0) & 0x1)
141 #define PKT3_SHADER_TYPE_S(x) (((x) & 0x1) << 1)
142 #define PKT0(index, count) (PKT_TYPE_S(0) | PKT0_BASE_INDEX_S(index) | PKT_COUNT_S(count))
143 #define PKT3(op, count, predicate) (PKT_TYPE_S(3) | PKT_COUNT_S(count) | PKT3_IT_OPCODE_S(op) | PKT3_PREDICATE(predicate))
144
145 #define PKT3_CP_DMA 0x41
146 /* 1. header
147 * 2. SRC_ADDR_LO [31:0] or DATA [31:0]
148 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | SRC_ADDR_HI [15:0]
149 * 4. DST_ADDR_LO [31:0]
150 * 5. DST_ADDR_HI [15:0]
151 * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
152 */
153 #define PKT3_CP_DMA_CP_SYNC (1 << 31)
154 #define PKT3_CP_DMA_SRC_SEL(x) ((x) << 29)
155 /* 0 - SRC_ADDR
156 * 1 - GDS (program SAS to 1 as well)
157 * 2 - DATA
158 */
159 #define PKT3_CP_DMA_DST_SEL(x) ((x) << 20)
160 /* 0 - DST_ADDR
161 * 1 - GDS (program DAS to 1 as well)
162 */
163 /* COMMAND */
164 #define PKT3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
165 /* 0 - none
166 * 1 - 8 in 16
167 * 2 - 8 in 32
168 * 3 - 8 in 64
169 */
170 #define PKT3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
171 /* 0 - none
172 * 1 - 8 in 16
173 * 2 - 8 in 32
174 * 3 - 8 in 64
175 */
176 #define PKT3_CP_DMA_CMD_SAS (1 << 26)
177 /* 0 - memory
178 * 1 - register
179 */
180 #define PKT3_CP_DMA_CMD_DAS (1 << 27)
181 /* 0 - memory
182 * 1 - register
183 */
184 #define PKT3_CP_DMA_CMD_SAIC (1 << 28)
185 #define PKT3_CP_DMA_CMD_DAIC (1 << 29)
186 #define PKT3_CP_DMA_CMD_RAW_WAIT (1 << 30)
187
188 #define PKT3_DMA_DATA 0x50 /* new for CIK */
189 /* 1. header
190 * 2. CP_SYNC [31] | SRC_SEL [30:29] | DST_SEL [21:20] | ENGINE [0]
191 * 2. SRC_ADDR_LO [31:0] or DATA [31:0]
192 * 3. SRC_ADDR_HI [31:0]
193 * 4. DST_ADDR_LO [31:0]
194 * 5. DST_ADDR_HI [31:0]
195 * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
196 */
197
198
199 #define R_0084FC_CP_STRMOUT_CNTL 0x0084FC
200 #define S_0084FC_OFFSET_UPDATE_DONE(x) (((x) & 0x1) << 0)
201 #define R_0085F0_CP_COHER_CNTL 0x0085F0
202 #define S_0085F0_DEST_BASE_0_ENA(x) (((x) & 0x1) << 0)
203 #define G_0085F0_DEST_BASE_0_ENA(x) (((x) >> 0) & 0x1)
204 #define C_0085F0_DEST_BASE_0_ENA 0xFFFFFFFE
205 #define S_0085F0_DEST_BASE_1_ENA(x) (((x) & 0x1) << 1)
206 #define G_0085F0_DEST_BASE_1_ENA(x) (((x) >> 1) & 0x1)
207 #define C_0085F0_DEST_BASE_1_ENA 0xFFFFFFFD
208 #define S_0085F0_CB0_DEST_BASE_ENA_SHIFT 6
209 #define S_0085F0_CB0_DEST_BASE_ENA(x) (((x) & 0x1) << 6)
210 #define G_0085F0_CB0_DEST_BASE_ENA(x) (((x) >> 6) & 0x1)
211 #define C_0085F0_CB0_DEST_BASE_ENA 0xFFFFFFBF
212 #define S_0085F0_CB1_DEST_BASE_ENA(x) (((x) & 0x1) << 7)
213 #define G_0085F0_CB1_DEST_BASE_ENA(x) (((x) >> 7) & 0x1)
214 #define C_0085F0_CB1_DEST_BASE_ENA 0xFFFFFF7F
215 #define S_0085F0_CB2_DEST_BASE_ENA(x) (((x) & 0x1) << 8)
216 #define G_0085F0_CB2_DEST_BASE_ENA(x) (((x) >> 8) & 0x1)
217 #define C_0085F0_CB2_DEST_BASE_ENA 0xFFFFFEFF
218 #define S_0085F0_CB3_DEST_BASE_ENA(x) (((x) & 0x1) << 9)
219 #define G_0085F0_CB3_DEST_BASE_ENA(x) (((x) >> 9) & 0x1)
220 #define C_0085F0_CB3_DEST_BASE_ENA 0xFFFFFDFF
221 #define S_0085F0_CB4_DEST_BASE_ENA(x) (((x) & 0x1) << 10)
222 #define G_0085F0_CB4_DEST_BASE_ENA(x) (((x) >> 10) & 0x1)
223 #define C_0085F0_CB4_DEST_BASE_ENA 0xFFFFFBFF
224 #define S_0085F0_CB5_DEST_BASE_ENA(x) (((x) & 0x1) << 11)
225 #define G_0085F0_CB5_DEST_BASE_ENA(x) (((x) >> 11) & 0x1)
226 #define C_0085F0_CB5_DEST_BASE_ENA 0xFFFFF7FF
227 #define S_0085F0_CB6_DEST_BASE_ENA(x) (((x) & 0x1) << 12)
228 #define G_0085F0_CB6_DEST_BASE_ENA(x) (((x) >> 12) & 0x1)
229 #define C_0085F0_CB6_DEST_BASE_ENA 0xFFFFEFFF
230 #define S_0085F0_CB7_DEST_BASE_ENA(x) (((x) & 0x1) << 13)
231 #define G_0085F0_CB7_DEST_BASE_ENA(x) (((x) >> 13) & 0x1)
232 #define C_0085F0_CB7_DEST_BASE_ENA 0xFFFFDFFF
233 #define S_0085F0_DB_DEST_BASE_ENA(x) (((x) & 0x1) << 14)
234 #define G_0085F0_DB_DEST_BASE_ENA(x) (((x) >> 14) & 0x1)
235 #define C_0085F0_DB_DEST_BASE_ENA 0xFFFFBFFF
236 #define S_0085F0_DEST_BASE_2_ENA(x) (((x) & 0x1) << 19)
237 #define G_0085F0_DEST_BASE_2_ENA(x) (((x) >> 19) & 0x1)
238 #define C_0085F0_DEST_BASE_2_ENA 0xFFF7FFFF
239 #define S_0085F0_DEST_BASE_3_ENA(x) (((x) & 0x1) << 21)
240 #define G_0085F0_DEST_BASE_3_ENA(x) (((x) >> 21) & 0x1)
241 #define C_0085F0_DEST_BASE_3_ENA 0xFFDFFFFF
242 #define S_0085F0_TCL1_ACTION_ENA(x) (((x) & 0x1) << 22)
243 #define G_0085F0_TCL1_ACTION_ENA(x) (((x) >> 22) & 0x1)
244 #define C_0085F0_TCL1_ACTION_ENA 0xFFBFFFFF
245 #define S_0085F0_TC_ACTION_ENA(x) (((x) & 0x1) << 23)
246 #define G_0085F0_TC_ACTION_ENA(x) (((x) >> 23) & 0x1)
247 #define C_0085F0_TC_ACTION_ENA 0xFF7FFFFF
248 #define S_0085F0_CB_ACTION_ENA(x) (((x) & 0x1) << 25)
249 #define G_0085F0_CB_ACTION_ENA(x) (((x) >> 25) & 0x1)
250 #define C_0085F0_CB_ACTION_ENA 0xFDFFFFFF
251 #define S_0085F0_DB_ACTION_ENA(x) (((x) & 0x1) << 26)
252 #define G_0085F0_DB_ACTION_ENA(x) (((x) >> 26) & 0x1)
253 #define C_0085F0_DB_ACTION_ENA 0xFBFFFFFF
254 #define S_0085F0_SH_KCACHE_ACTION_ENA(x) (((x) & 0x1) << 27)
255 #define G_0085F0_SH_KCACHE_ACTION_ENA(x) (((x) >> 27) & 0x1)
256 #define C_0085F0_SH_KCACHE_ACTION_ENA 0xF7FFFFFF
257 #define S_0085F0_SH_ICACHE_ACTION_ENA(x) (((x) & 0x1) << 29)
258 #define G_0085F0_SH_ICACHE_ACTION_ENA(x) (((x) >> 29) & 0x1)
259 #define C_0085F0_SH_ICACHE_ACTION_ENA 0xDFFFFFFF
260 #define R_0085F4_CP_COHER_SIZE 0x0085F4
261 #define R_0085F8_CP_COHER_BASE 0x0085F8
262
263 /* CIK */
264 #define R_0301E4_CP_COHER_BASE_HI 0x0301E4
265 #define S_0301E4_COHER_BASE_HI_256B(x) (((x) & 0xFF) << 0)
266 #define G_0301E4_COHER_BASE_HI_256B(x) (((x) >> 0) & 0xFF)
267 #define C_0301E4_COHER_BASE_HI_256B 0xFFFFFF00
268 #define R_0301F0_CP_COHER_CNTL 0x0301F0
269 #define S_0301F0_DEST_BASE_0_ENA(x) (((x) & 0x1) << 0)
270 #define G_0301F0_DEST_BASE_0_ENA(x) (((x) >> 0) & 0x1)
271 #define C_0301F0_DEST_BASE_0_ENA 0xFFFFFFFE
272 #define S_0301F0_DEST_BASE_1_ENA(x) (((x) & 0x1) << 1)
273 #define G_0301F0_DEST_BASE_1_ENA(x) (((x) >> 1) & 0x1)
274 #define C_0301F0_DEST_BASE_1_ENA 0xFFFFFFFD
275 #define S_0301F0_CB0_DEST_BASE_ENA(x) (((x) & 0x1) << 6)
276 #define G_0301F0_CB0_DEST_BASE_ENA(x) (((x) >> 6) & 0x1)
277 #define C_0301F0_CB0_DEST_BASE_ENA 0xFFFFFFBF
278 #define S_0301F0_CB1_DEST_BASE_ENA(x) (((x) & 0x1) << 7)
279 #define G_0301F0_CB1_DEST_BASE_ENA(x) (((x) >> 7) & 0x1)
280 #define C_0301F0_CB1_DEST_BASE_ENA 0xFFFFFF7F
281 #define S_0301F0_CB2_DEST_BASE_ENA(x) (((x) & 0x1) << 8)
282 #define G_0301F0_CB2_DEST_BASE_ENA(x) (((x) >> 8) & 0x1)
283 #define C_0301F0_CB2_DEST_BASE_ENA 0xFFFFFEFF
284 #define S_0301F0_CB3_DEST_BASE_ENA(x) (((x) & 0x1) << 9)
285 #define G_0301F0_CB3_DEST_BASE_ENA(x) (((x) >> 9) & 0x1)
286 #define C_0301F0_CB3_DEST_BASE_ENA 0xFFFFFDFF
287 #define S_0301F0_CB4_DEST_BASE_ENA(x) (((x) & 0x1) << 10)
288 #define G_0301F0_CB4_DEST_BASE_ENA(x) (((x) >> 10) & 0x1)
289 #define C_0301F0_CB4_DEST_BASE_ENA 0xFFFFFBFF
290 #define S_0301F0_CB5_DEST_BASE_ENA(x) (((x) & 0x1) << 11)
291 #define G_0301F0_CB5_DEST_BASE_ENA(x) (((x) >> 11) & 0x1)
292 #define C_0301F0_CB5_DEST_BASE_ENA 0xFFFFF7FF
293 #define S_0301F0_CB6_DEST_BASE_ENA(x) (((x) & 0x1) << 12)
294 #define G_0301F0_CB6_DEST_BASE_ENA(x) (((x) >> 12) & 0x1)
295 #define C_0301F0_CB6_DEST_BASE_ENA 0xFFFFEFFF
296 #define S_0301F0_CB7_DEST_BASE_ENA(x) (((x) & 0x1) << 13)
297 #define G_0301F0_CB7_DEST_BASE_ENA(x) (((x) >> 13) & 0x1)
298 #define C_0301F0_CB7_DEST_BASE_ENA 0xFFFFDFFF
299 #define S_0301F0_DB_DEST_BASE_ENA(x) (((x) & 0x1) << 14)
300 #define G_0301F0_DB_DEST_BASE_ENA(x) (((x) >> 14) & 0x1)
301 #define C_0301F0_DB_DEST_BASE_ENA 0xFFFFBFFF
302 #define S_0301F0_TCL1_VOL_ACTION_ENA(x) (((x) & 0x1) << 15)
303 #define G_0301F0_TCL1_VOL_ACTION_ENA(x) (((x) >> 15) & 0x1)
304 #define C_0301F0_TCL1_VOL_ACTION_ENA 0xFFFF7FFF
305 #define S_0301F0_TC_VOL_ACTION_ENA(x) (((x) & 0x1) << 16)
306 #define G_0301F0_TC_VOL_ACTION_ENA(x) (((x) >> 16) & 0x1)
307 #define C_0301F0_TC_VOL_ACTION_ENA 0xFFFEFFFF
308 #define S_0301F0_TC_WB_ACTION_ENA(x) (((x) & 0x1) << 18)
309 #define G_0301F0_TC_WB_ACTION_ENA(x) (((x) >> 18) & 0x1)
310 #define C_0301F0_TC_WB_ACTION_ENA 0xFFFBFFFF
311 #define S_0301F0_DEST_BASE_2_ENA(x) (((x) & 0x1) << 19)
312 #define G_0301F0_DEST_BASE_2_ENA(x) (((x) >> 19) & 0x1)
313 #define C_0301F0_DEST_BASE_2_ENA 0xFFF7FFFF
314 #define S_0301F0_DEST_BASE_3_ENA(x) (((x) & 0x1) << 21)
315 #define G_0301F0_DEST_BASE_3_ENA(x) (((x) >> 21) & 0x1)
316 #define C_0301F0_DEST_BASE_3_ENA 0xFFDFFFFF
317 #define S_0301F0_TCL1_ACTION_ENA(x) (((x) & 0x1) << 22)
318 #define G_0301F0_TCL1_ACTION_ENA(x) (((x) >> 22) & 0x1)
319 #define C_0301F0_TCL1_ACTION_ENA 0xFFBFFFFF
320 #define S_0301F0_TC_ACTION_ENA(x) (((x) & 0x1) << 23)
321 #define G_0301F0_TC_ACTION_ENA(x) (((x) >> 23) & 0x1)
322 #define C_0301F0_TC_ACTION_ENA 0xFF7FFFFF
323 #define S_0301F0_CB_ACTION_ENA(x) (((x) & 0x1) << 25)
324 #define G_0301F0_CB_ACTION_ENA(x) (((x) >> 25) & 0x1)
325 #define C_0301F0_CB_ACTION_ENA 0xFDFFFFFF
326 #define S_0301F0_DB_ACTION_ENA(x) (((x) & 0x1) << 26)
327 #define G_0301F0_DB_ACTION_ENA(x) (((x) >> 26) & 0x1)
328 #define C_0301F0_DB_ACTION_ENA 0xFBFFFFFF
329 #define S_0301F0_SH_KCACHE_ACTION_ENA(x) (((x) & 0x1) << 27)
330 #define G_0301F0_SH_KCACHE_ACTION_ENA(x) (((x) >> 27) & 0x1)
331 #define C_0301F0_SH_KCACHE_ACTION_ENA 0xF7FFFFFF
332 #define S_0301F0_SH_KCACHE_VOL_ACTION_ENA(x) (((x) & 0x1) << 28)
333 #define G_0301F0_SH_KCACHE_VOL_ACTION_ENA(x) (((x) >> 28) & 0x1)
334 #define C_0301F0_SH_KCACHE_VOL_ACTION_ENA 0xEFFFFFFF
335 #define S_0301F0_SH_ICACHE_ACTION_ENA(x) (((x) & 0x1) << 29)
336 #define G_0301F0_SH_ICACHE_ACTION_ENA(x) (((x) >> 29) & 0x1)
337 #define C_0301F0_SH_ICACHE_ACTION_ENA 0xDFFFFFFF
338 #define R_0301F4_CP_COHER_SIZE 0x0301F4
339 #define R_0301F8_CP_COHER_BASE 0x0301F8
340 #define R_030230_CP_COHER_SIZE_HI 0x030230
341 #define S_030230_COHER_SIZE_HI_256B(x) (((x) & 0xFF) << 0)
342 #define G_030230_COHER_SIZE_HI_256B(x) (((x) >> 0) & 0xFF)
343 #define C_030230_COHER_SIZE_HI_256B 0xFFFFFF00
344 /* */
345 #define R_0088B0_VGT_VTX_VECT_EJECT_REG 0x0088B0
346 #define S_0088B0_PRIM_COUNT(x) (((x) & 0x3FF) << 0)
347 #define G_0088B0_PRIM_COUNT(x) (((x) >> 0) & 0x3FF)
348 #define C_0088B0_PRIM_COUNT 0xFFFFFC00
349 #define R_0088C4_VGT_CACHE_INVALIDATION 0x0088C4
350 #define S_0088C4_VS_NO_EXTRA_BUFFER(x) (((x) & 0x1) << 5)
351 #define G_0088C4_VS_NO_EXTRA_BUFFER(x) (((x) >> 5) & 0x1)
352 #define C_0088C4_VS_NO_EXTRA_BUFFER 0xFFFFFFDF
353 #define S_0088C4_STREAMOUT_FULL_FLUSH(x) (((x) & 0x1) << 13)
354 #define G_0088C4_STREAMOUT_FULL_FLUSH(x) (((x) >> 13) & 0x1)
355 #define C_0088C4_STREAMOUT_FULL_FLUSH 0xFFFFDFFF
356 #define S_0088C4_ES_LIMIT(x) (((x) & 0x1F) << 16)
357 #define G_0088C4_ES_LIMIT(x) (((x) >> 16) & 0x1F)
358 #define C_0088C4_ES_LIMIT 0xFFE0FFFF
359 #define R_0088C8_VGT_ESGS_RING_SIZE 0x0088C8
360 #define R_0088CC_VGT_GSVS_RING_SIZE 0x0088CC
361 /* CIK */
362 #define R_030900_VGT_ESGS_RING_SIZE 0x030900
363 #define R_030904_VGT_GSVS_RING_SIZE 0x030904
364 /* */
365 #define R_0088D4_VGT_GS_VERTEX_REUSE 0x0088D4
366 #define S_0088D4_VERT_REUSE(x) (((x) & 0x1F) << 0)
367 #define G_0088D4_VERT_REUSE(x) (((x) >> 0) & 0x1F)
368 #define C_0088D4_VERT_REUSE 0xFFFFFFE0
369 #define R_008958_VGT_PRIMITIVE_TYPE 0x008958
370 #define S_008958_PRIM_TYPE(x) (((x) & 0x3F) << 0)
371 #define G_008958_PRIM_TYPE(x) (((x) >> 0) & 0x3F)
372 #define C_008958_PRIM_TYPE 0xFFFFFFC0
373 #define V_008958_DI_PT_NONE 0x00
374 #define V_008958_DI_PT_POINTLIST 0x01
375 #define V_008958_DI_PT_LINELIST 0x02
376 #define V_008958_DI_PT_LINESTRIP 0x03
377 #define V_008958_DI_PT_TRILIST 0x04
378 #define V_008958_DI_PT_TRIFAN 0x05
379 #define V_008958_DI_PT_TRISTRIP 0x06
380 #define V_008958_DI_PT_UNUSED_0 0x07
381 #define V_008958_DI_PT_UNUSED_1 0x08
382 #define V_008958_DI_PT_PATCH 0x09
383 #define V_008958_DI_PT_LINELIST_ADJ 0x0A
384 #define V_008958_DI_PT_LINESTRIP_ADJ 0x0B
385 #define V_008958_DI_PT_TRILIST_ADJ 0x0C
386 #define V_008958_DI_PT_TRISTRIP_ADJ 0x0D
387 #define V_008958_DI_PT_UNUSED_3 0x0E
388 #define V_008958_DI_PT_UNUSED_4 0x0F
389 #define V_008958_DI_PT_TRI_WITH_WFLAGS 0x10
390 #define V_008958_DI_PT_RECTLIST 0x11
391 #define V_008958_DI_PT_LINELOOP 0x12
392 #define V_008958_DI_PT_QUADLIST 0x13
393 #define V_008958_DI_PT_QUADSTRIP 0x14
394 #define V_008958_DI_PT_POLYGON 0x15
395 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V0 0x16
396 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V1 0x17
397 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V2 0x18
398 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V3 0x19
399 #define V_008958_DI_PT_2D_FILL_RECT_LIST 0x1A
400 #define V_008958_DI_PT_2D_LINE_STRIP 0x1B
401 #define V_008958_DI_PT_2D_TRI_STRIP 0x1C
402 #define R_00895C_VGT_INDEX_TYPE 0x00895C
403 #define S_00895C_INDEX_TYPE(x) (((x) & 0x03) << 0)
404 #define G_00895C_INDEX_TYPE(x) (((x) >> 0) & 0x03)
405 #define C_00895C_INDEX_TYPE 0xFFFFFFFC
406 #define V_00895C_DI_INDEX_SIZE_16_BIT 0x00
407 #define V_00895C_DI_INDEX_SIZE_32_BIT 0x01
408 #define R_008960_VGT_STRMOUT_BUFFER_FILLED_SIZE_0 0x008960
409 #define R_008964_VGT_STRMOUT_BUFFER_FILLED_SIZE_1 0x008964
410 #define R_008968_VGT_STRMOUT_BUFFER_FILLED_SIZE_2 0x008968
411 #define R_00896C_VGT_STRMOUT_BUFFER_FILLED_SIZE_3 0x00896C
412 #define R_008970_VGT_NUM_INDICES 0x008970
413 #define R_008974_VGT_NUM_INSTANCES 0x008974
414 #define R_008988_VGT_TF_RING_SIZE 0x008988
415 #define S_008988_SIZE(x) (((x) & 0xFFFF) << 0)
416 #define G_008988_SIZE(x) (((x) >> 0) & 0xFFFF)
417 #define C_008988_SIZE 0xFFFF0000
418 #define R_0089B0_VGT_HS_OFFCHIP_PARAM 0x0089B0
419 #define S_0089B0_OFFCHIP_BUFFERING(x) (((x) & 0x7F) << 0)
420 #define G_0089B0_OFFCHIP_BUFFERING(x) (((x) >> 0) & 0x7F)
421 #define C_0089B0_OFFCHIP_BUFFERING 0xFFFFFF80
422 #define R_0089B8_VGT_TF_MEMORY_BASE 0x0089B8
423 #define R_008A14_PA_CL_ENHANCE 0x008A14
424 #define S_008A14_CLIP_VTX_REORDER_ENA(x) (((x) & 0x1) << 0)
425 #define G_008A14_CLIP_VTX_REORDER_ENA(x) (((x) >> 0) & 0x1)
426 #define C_008A14_CLIP_VTX_REORDER_ENA 0xFFFFFFFE
427 #define S_008A14_NUM_CLIP_SEQ(x) (((x) & 0x03) << 1)
428 #define G_008A14_NUM_CLIP_SEQ(x) (((x) >> 1) & 0x03)
429 #define C_008A14_NUM_CLIP_SEQ 0xFFFFFFF9
430 #define S_008A14_CLIPPED_PRIM_SEQ_STALL(x) (((x) & 0x1) << 3)
431 #define G_008A14_CLIPPED_PRIM_SEQ_STALL(x) (((x) >> 3) & 0x1)
432 #define C_008A14_CLIPPED_PRIM_SEQ_STALL 0xFFFFFFF7
433 #define S_008A14_VE_NAN_PROC_DISABLE(x) (((x) & 0x1) << 4)
434 #define G_008A14_VE_NAN_PROC_DISABLE(x) (((x) >> 4) & 0x1)
435 #define C_008A14_VE_NAN_PROC_DISABLE 0xFFFFFFEF
436 #define R_008A60_PA_SU_LINE_STIPPLE_VALUE 0x008A60
437 #define S_008A60_LINE_STIPPLE_VALUE(x) (((x) & 0xFFFFFF) << 0)
438 #define G_008A60_LINE_STIPPLE_VALUE(x) (((x) >> 0) & 0xFFFFFF)
439 #define C_008A60_LINE_STIPPLE_VALUE 0xFF000000
440 #define R_008B10_PA_SC_LINE_STIPPLE_STATE 0x008B10
441 #define S_008B10_CURRENT_PTR(x) (((x) & 0x0F) << 0)
442 #define G_008B10_CURRENT_PTR(x) (((x) >> 0) & 0x0F)
443 #define C_008B10_CURRENT_PTR 0xFFFFFFF0
444 #define S_008B10_CURRENT_COUNT(x) (((x) & 0xFF) << 8)
445 #define G_008B10_CURRENT_COUNT(x) (((x) >> 8) & 0xFF)
446 #define C_008B10_CURRENT_COUNT 0xFFFF00FF
447 /* CIK */
448 #define R_030908_VGT_PRIMITIVE_TYPE 0x030908
449 #define S_030908_PRIM_TYPE(x) (((x) & 0x3F) << 0)
450 #define G_030908_PRIM_TYPE(x) (((x) >> 0) & 0x3F)
451 #define C_030908_PRIM_TYPE 0xFFFFFFC0
452 #define V_030908_DI_PT_NONE 0x00
453 #define V_030908_DI_PT_POINTLIST 0x01
454 #define V_030908_DI_PT_LINELIST 0x02
455 #define V_030908_DI_PT_LINESTRIP 0x03
456 #define V_030908_DI_PT_TRILIST 0x04
457 #define V_030908_DI_PT_TRIFAN 0x05
458 #define V_030908_DI_PT_TRISTRIP 0x06
459 #define V_030908_DI_PT_PATCH 0x09
460 #define V_030908_DI_PT_LINELIST_ADJ 0x0A
461 #define V_030908_DI_PT_LINESTRIP_ADJ 0x0B
462 #define V_030908_DI_PT_TRILIST_ADJ 0x0C
463 #define V_030908_DI_PT_TRISTRIP_ADJ 0x0D
464 #define V_030908_DI_PT_TRI_WITH_WFLAGS 0x10
465 #define V_030908_DI_PT_RECTLIST 0x11
466 #define V_030908_DI_PT_LINELOOP 0x12
467 #define V_030908_DI_PT_QUADLIST 0x13
468 #define V_030908_DI_PT_QUADSTRIP 0x14
469 #define V_030908_DI_PT_POLYGON 0x15
470 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V0 0x16
471 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V1 0x17
472 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V2 0x18
473 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V3 0x19
474 #define V_030908_DI_PT_2D_FILL_RECT_LIST 0x1A
475 #define V_030908_DI_PT_2D_LINE_STRIP 0x1B
476 #define V_030908_DI_PT_2D_TRI_STRIP 0x1C
477 #define R_03090C_VGT_INDEX_TYPE 0x03090C
478 #define S_03090C_INDEX_TYPE(x) (((x) & 0x03) << 0)
479 #define G_03090C_INDEX_TYPE(x) (((x) >> 0) & 0x03)
480 #define C_03090C_INDEX_TYPE 0xFFFFFFFC
481 #define V_03090C_DI_INDEX_SIZE_16_BIT 0x00
482 #define V_03090C_DI_INDEX_SIZE_32_BIT 0x01
483 #define R_030910_VGT_STRMOUT_BUFFER_FILLED_SIZE_0 0x030910
484 #define R_030914_VGT_STRMOUT_BUFFER_FILLED_SIZE_1 0x030914
485 #define R_030918_VGT_STRMOUT_BUFFER_FILLED_SIZE_2 0x030918
486 #define R_03091C_VGT_STRMOUT_BUFFER_FILLED_SIZE_3 0x03091C
487 #define R_030930_VGT_NUM_INDICES 0x030930
488 #define R_030934_VGT_NUM_INSTANCES 0x030934
489 #define R_030938_VGT_TF_RING_SIZE 0x030938
490 #define S_030938_SIZE(x) (((x) & 0xFFFF) << 0)
491 #define G_030938_SIZE(x) (((x) >> 0) & 0xFFFF)
492 #define C_030938_SIZE 0xFFFF0000
493 #define R_03093C_VGT_HS_OFFCHIP_PARAM 0x03093C
494 #define S_03093C_OFFCHIP_BUFFERING(x) (((x) & 0x1FF) << 0)
495 #define G_03093C_OFFCHIP_BUFFERING(x) (((x) >> 0) & 0x1FF)
496 #define C_03093C_OFFCHIP_BUFFERING 0xFFFFFE00
497 #define S_03093C_OFFCHIP_GRANULARITY(x) (((x) & 0x03) << 9)
498 #define G_03093C_OFFCHIP_GRANULARITY(x) (((x) >> 9) & 0x03)
499 #define C_03093C_OFFCHIP_GRANULARITY 0xFFFFF9FF
500 #define V_03093C_X_8K_DWORDS 0x00
501 #define V_03093C_X_4K_DWORDS 0x01
502 #define V_03093C_X_2K_DWORDS 0x02
503 #define V_03093C_X_1K_DWORDS 0x03
504 #define R_030940_VGT_TF_MEMORY_BASE 0x030940
505 #define R_030A00_PA_SU_LINE_STIPPLE_VALUE 0x030A00
506 #define S_030A00_LINE_STIPPLE_VALUE(x) (((x) & 0xFFFFFF) << 0)
507 #define G_030A00_LINE_STIPPLE_VALUE(x) (((x) >> 0) & 0xFFFFFF)
508 #define C_030A00_LINE_STIPPLE_VALUE 0xFF000000
509 #define R_030A04_PA_SC_LINE_STIPPLE_STATE 0x030A04
510 #define S_030A04_CURRENT_PTR(x) (((x) & 0x0F) << 0)
511 #define G_030A04_CURRENT_PTR(x) (((x) >> 0) & 0x0F)
512 #define C_030A04_CURRENT_PTR 0xFFFFFFF0
513 #define S_030A04_CURRENT_COUNT(x) (((x) & 0xFF) << 8)
514 #define G_030A04_CURRENT_COUNT(x) (((x) >> 8) & 0xFF)
515 #define C_030A04_CURRENT_COUNT 0xFFFF00FF
516 /* */
517 #define R_008BF0_PA_SC_ENHANCE 0x008BF0
518 #define S_008BF0_ENABLE_PA_SC_OUT_OF_ORDER(x) (((x) & 0x1) << 0)
519 #define G_008BF0_ENABLE_PA_SC_OUT_OF_ORDER(x) (((x) >> 0) & 0x1)
520 #define C_008BF0_ENABLE_PA_SC_OUT_OF_ORDER 0xFFFFFFFE
521 #define S_008BF0_DISABLE_SC_DB_TILE_FIX(x) (((x) & 0x1) << 1)
522 #define G_008BF0_DISABLE_SC_DB_TILE_FIX(x) (((x) >> 1) & 0x1)
523 #define C_008BF0_DISABLE_SC_DB_TILE_FIX 0xFFFFFFFD
524 #define S_008BF0_DISABLE_AA_MASK_FULL_FIX(x) (((x) & 0x1) << 2)
525 #define G_008BF0_DISABLE_AA_MASK_FULL_FIX(x) (((x) >> 2) & 0x1)
526 #define C_008BF0_DISABLE_AA_MASK_FULL_FIX 0xFFFFFFFB
527 #define S_008BF0_ENABLE_1XMSAA_SAMPLE_LOCATIONS(x) (((x) & 0x1) << 3)
528 #define G_008BF0_ENABLE_1XMSAA_SAMPLE_LOCATIONS(x) (((x) >> 3) & 0x1)
529 #define C_008BF0_ENABLE_1XMSAA_SAMPLE_LOCATIONS 0xFFFFFFF7
530 #define S_008BF0_ENABLE_1XMSAA_SAMPLE_LOC_CENTROID(x) (((x) & 0x1) << 4)
531 #define G_008BF0_ENABLE_1XMSAA_SAMPLE_LOC_CENTROID(x) (((x) >> 4) & 0x1)
532 #define C_008BF0_ENABLE_1XMSAA_SAMPLE_LOC_CENTROID 0xFFFFFFEF
533 #define S_008BF0_DISABLE_SCISSOR_FIX(x) (((x) & 0x1) << 5)
534 #define G_008BF0_DISABLE_SCISSOR_FIX(x) (((x) >> 5) & 0x1)
535 #define C_008BF0_DISABLE_SCISSOR_FIX 0xFFFFFFDF
536 #define S_008BF0_DISABLE_PW_BUBBLE_COLLAPSE(x) (((x) & 0x03) << 6)
537 #define G_008BF0_DISABLE_PW_BUBBLE_COLLAPSE(x) (((x) >> 6) & 0x03)
538 #define C_008BF0_DISABLE_PW_BUBBLE_COLLAPSE 0xFFFFFF3F
539 #define S_008BF0_SEND_UNLIT_STILES_TO_PACKER(x) (((x) & 0x1) << 8)
540 #define G_008BF0_SEND_UNLIT_STILES_TO_PACKER(x) (((x) >> 8) & 0x1)
541 #define C_008BF0_SEND_UNLIT_STILES_TO_PACKER 0xFFFFFEFF
542 #define S_008BF0_DISABLE_DUALGRAD_PERF_OPTIMIZATION(x) (((x) & 0x1) << 9)
543 #define G_008BF0_DISABLE_DUALGRAD_PERF_OPTIMIZATION(x) (((x) >> 9) & 0x1)
544 #define C_008BF0_DISABLE_DUALGRAD_PERF_OPTIMIZATION 0xFFFFFDFF
545 #define R_008C08_SQC_CACHES 0x008C08
546 #define S_008C08_INST_INVALIDATE(x) (((x) & 0x1) << 0)
547 #define G_008C08_INST_INVALIDATE(x) (((x) >> 0) & 0x1)
548 #define C_008C08_INST_INVALIDATE 0xFFFFFFFE
549 #define S_008C08_DATA_INVALIDATE(x) (((x) & 0x1) << 1)
550 #define G_008C08_DATA_INVALIDATE(x) (((x) >> 1) & 0x1)
551 #define C_008C08_DATA_INVALIDATE 0xFFFFFFFD
552 /* CIK */
553 #define R_030D20_SQC_CACHES 0x030D20
554 #define S_030D20_INST_INVALIDATE(x) (((x) & 0x1) << 0)
555 #define G_030D20_INST_INVALIDATE(x) (((x) >> 0) & 0x1)
556 #define C_030D20_INST_INVALIDATE 0xFFFFFFFE
557 #define S_030D20_DATA_INVALIDATE(x) (((x) & 0x1) << 1)
558 #define G_030D20_DATA_INVALIDATE(x) (((x) >> 1) & 0x1)
559 #define C_030D20_DATA_INVALIDATE 0xFFFFFFFD
560 #define S_030D20_INVALIDATE_VOLATILE(x) (((x) & 0x1) << 2)
561 #define G_030D20_INVALIDATE_VOLATILE(x) (((x) >> 2) & 0x1)
562 #define C_030D20_INVALIDATE_VOLATILE 0xFFFFFFFB
563 /* */
564 #define R_008C0C_SQ_RANDOM_WAVE_PRI 0x008C0C
565 #define S_008C0C_RET(x) (((x) & 0x7F) << 0)
566 #define G_008C0C_RET(x) (((x) >> 0) & 0x7F)
567 #define C_008C0C_RET 0xFFFFFF80
568 #define S_008C0C_RUI(x) (((x) & 0x07) << 7)
569 #define G_008C0C_RUI(x) (((x) >> 7) & 0x07)
570 #define C_008C0C_RUI 0xFFFFFC7F
571 #define S_008C0C_RNG(x) (((x) & 0x7FF) << 10)
572 #define G_008C0C_RNG(x) (((x) >> 10) & 0x7FF)
573 #define C_008C0C_RNG 0xFFE003FF
574 #if 0
575 /* CIK */
576 #define R_008DFC_SQ_FLAT_1 0x008DFC
577 #define S_008DFC_ADDR(x) (((x) & 0xFF) << 0)
578 #define G_008DFC_ADDR(x) (((x) >> 0) & 0xFF)
579 #define C_008DFC_ADDR 0xFFFFFF00
580 #define V_008DFC_SQ_VGPR 0x00
581 #define S_008DFC_DATA(x) (((x) & 0xFF) << 8)
582 #define G_008DFC_DATA(x) (((x) >> 8) & 0xFF)
583 #define C_008DFC_DATA 0xFFFF00FF
584 #define V_008DFC_SQ_VGPR 0x00
585 #define S_008DFC_TFE(x) (((x) & 0x1) << 23)
586 #define G_008DFC_TFE(x) (((x) >> 23) & 0x1)
587 #define C_008DFC_TFE 0xFF7FFFFF
588 #define S_008DFC_VDST(x) (((x) & 0xFF) << 24)
589 #define G_008DFC_VDST(x) (((x) >> 24) & 0xFF)
590 #define C_008DFC_VDST 0x00FFFFFF
591 #define V_008DFC_SQ_VGPR 0x00
592 /* */
593 #define R_008DFC_SQ_INST 0x008DFC
594 #define R_008DFC_SQ_VOP1 0x008DFC
595 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
596 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
597 #define C_008DFC_SRC0 0xFFFFFE00
598 #define V_008DFC_SQ_SGPR 0x00
599 /* CIK */
600 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
601 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
602 /* */
603 #define V_008DFC_SQ_VCC_LO 0x6A
604 #define V_008DFC_SQ_VCC_HI 0x6B
605 #define V_008DFC_SQ_TBA_LO 0x6C
606 #define V_008DFC_SQ_TBA_HI 0x6D
607 #define V_008DFC_SQ_TMA_LO 0x6E
608 #define V_008DFC_SQ_TMA_HI 0x6F
609 #define V_008DFC_SQ_TTMP0 0x70
610 #define V_008DFC_SQ_TTMP1 0x71
611 #define V_008DFC_SQ_TTMP2 0x72
612 #define V_008DFC_SQ_TTMP3 0x73
613 #define V_008DFC_SQ_TTMP4 0x74
614 #define V_008DFC_SQ_TTMP5 0x75
615 #define V_008DFC_SQ_TTMP6 0x76
616 #define V_008DFC_SQ_TTMP7 0x77
617 #define V_008DFC_SQ_TTMP8 0x78
618 #define V_008DFC_SQ_TTMP9 0x79
619 #define V_008DFC_SQ_TTMP10 0x7A
620 #define V_008DFC_SQ_TTMP11 0x7B
621 #define V_008DFC_SQ_M0 0x7C
622 #define V_008DFC_SQ_EXEC_LO 0x7E
623 #define V_008DFC_SQ_EXEC_HI 0x7F
624 #define V_008DFC_SQ_SRC_0 0x80
625 #define V_008DFC_SQ_SRC_1_INT 0x81
626 #define V_008DFC_SQ_SRC_2_INT 0x82
627 #define V_008DFC_SQ_SRC_3_INT 0x83
628 #define V_008DFC_SQ_SRC_4_INT 0x84
629 #define V_008DFC_SQ_SRC_5_INT 0x85
630 #define V_008DFC_SQ_SRC_6_INT 0x86
631 #define V_008DFC_SQ_SRC_7_INT 0x87
632 #define V_008DFC_SQ_SRC_8_INT 0x88
633 #define V_008DFC_SQ_SRC_9_INT 0x89
634 #define V_008DFC_SQ_SRC_10_INT 0x8A
635 #define V_008DFC_SQ_SRC_11_INT 0x8B
636 #define V_008DFC_SQ_SRC_12_INT 0x8C
637 #define V_008DFC_SQ_SRC_13_INT 0x8D
638 #define V_008DFC_SQ_SRC_14_INT 0x8E
639 #define V_008DFC_SQ_SRC_15_INT 0x8F
640 #define V_008DFC_SQ_SRC_16_INT 0x90
641 #define V_008DFC_SQ_SRC_17_INT 0x91
642 #define V_008DFC_SQ_SRC_18_INT 0x92
643 #define V_008DFC_SQ_SRC_19_INT 0x93
644 #define V_008DFC_SQ_SRC_20_INT 0x94
645 #define V_008DFC_SQ_SRC_21_INT 0x95
646 #define V_008DFC_SQ_SRC_22_INT 0x96
647 #define V_008DFC_SQ_SRC_23_INT 0x97
648 #define V_008DFC_SQ_SRC_24_INT 0x98
649 #define V_008DFC_SQ_SRC_25_INT 0x99
650 #define V_008DFC_SQ_SRC_26_INT 0x9A
651 #define V_008DFC_SQ_SRC_27_INT 0x9B
652 #define V_008DFC_SQ_SRC_28_INT 0x9C
653 #define V_008DFC_SQ_SRC_29_INT 0x9D
654 #define V_008DFC_SQ_SRC_30_INT 0x9E
655 #define V_008DFC_SQ_SRC_31_INT 0x9F
656 #define V_008DFC_SQ_SRC_32_INT 0xA0
657 #define V_008DFC_SQ_SRC_33_INT 0xA1
658 #define V_008DFC_SQ_SRC_34_INT 0xA2
659 #define V_008DFC_SQ_SRC_35_INT 0xA3
660 #define V_008DFC_SQ_SRC_36_INT 0xA4
661 #define V_008DFC_SQ_SRC_37_INT 0xA5
662 #define V_008DFC_SQ_SRC_38_INT 0xA6
663 #define V_008DFC_SQ_SRC_39_INT 0xA7
664 #define V_008DFC_SQ_SRC_40_INT 0xA8
665 #define V_008DFC_SQ_SRC_41_INT 0xA9
666 #define V_008DFC_SQ_SRC_42_INT 0xAA
667 #define V_008DFC_SQ_SRC_43_INT 0xAB
668 #define V_008DFC_SQ_SRC_44_INT 0xAC
669 #define V_008DFC_SQ_SRC_45_INT 0xAD
670 #define V_008DFC_SQ_SRC_46_INT 0xAE
671 #define V_008DFC_SQ_SRC_47_INT 0xAF
672 #define V_008DFC_SQ_SRC_48_INT 0xB0
673 #define V_008DFC_SQ_SRC_49_INT 0xB1
674 #define V_008DFC_SQ_SRC_50_INT 0xB2
675 #define V_008DFC_SQ_SRC_51_INT 0xB3
676 #define V_008DFC_SQ_SRC_52_INT 0xB4
677 #define V_008DFC_SQ_SRC_53_INT 0xB5
678 #define V_008DFC_SQ_SRC_54_INT 0xB6
679 #define V_008DFC_SQ_SRC_55_INT 0xB7
680 #define V_008DFC_SQ_SRC_56_INT 0xB8
681 #define V_008DFC_SQ_SRC_57_INT 0xB9
682 #define V_008DFC_SQ_SRC_58_INT 0xBA
683 #define V_008DFC_SQ_SRC_59_INT 0xBB
684 #define V_008DFC_SQ_SRC_60_INT 0xBC
685 #define V_008DFC_SQ_SRC_61_INT 0xBD
686 #define V_008DFC_SQ_SRC_62_INT 0xBE
687 #define V_008DFC_SQ_SRC_63_INT 0xBF
688 #define V_008DFC_SQ_SRC_64_INT 0xC0
689 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
690 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
691 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
692 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
693 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
694 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
695 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
696 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
697 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
698 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
699 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
700 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
701 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
702 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
703 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
704 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
705 #define V_008DFC_SQ_SRC_0_5 0xF0
706 #define V_008DFC_SQ_SRC_M_0_5 0xF1
707 #define V_008DFC_SQ_SRC_1 0xF2
708 #define V_008DFC_SQ_SRC_M_1 0xF3
709 #define V_008DFC_SQ_SRC_2 0xF4
710 #define V_008DFC_SQ_SRC_M_2 0xF5
711 #define V_008DFC_SQ_SRC_4 0xF6
712 #define V_008DFC_SQ_SRC_M_4 0xF7
713 #define V_008DFC_SQ_SRC_VCCZ 0xFB
714 #define V_008DFC_SQ_SRC_EXECZ 0xFC
715 #define V_008DFC_SQ_SRC_SCC 0xFD
716 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
717 #define V_008DFC_SQ_SRC_VGPR 0x100
718 #define S_008DFC_OP(x) (((x) & 0xFF) << 9)
719 #define G_008DFC_OP(x) (((x) >> 9) & 0xFF)
720 #define C_008DFC_OP 0xFFFE01FF
721 #define V_008DFC_SQ_V_NOP 0x00
722 #define V_008DFC_SQ_V_MOV_B32 0x01
723 #define V_008DFC_SQ_V_READFIRSTLANE_B32 0x02
724 #define V_008DFC_SQ_V_CVT_I32_F64 0x03
725 #define V_008DFC_SQ_V_CVT_F64_I32 0x04
726 #define V_008DFC_SQ_V_CVT_F32_I32 0x05
727 #define V_008DFC_SQ_V_CVT_F32_U32 0x06
728 #define V_008DFC_SQ_V_CVT_U32_F32 0x07
729 #define V_008DFC_SQ_V_CVT_I32_F32 0x08
730 #define V_008DFC_SQ_V_MOV_FED_B32 0x09
731 #define V_008DFC_SQ_V_CVT_F16_F32 0x0A
732 #define V_008DFC_SQ_V_CVT_F32_F16 0x0B
733 #define V_008DFC_SQ_V_CVT_RPI_I32_F32 0x0C
734 #define V_008DFC_SQ_V_CVT_FLR_I32_F32 0x0D
735 #define V_008DFC_SQ_V_CVT_OFF_F32_I4 0x0E
736 #define V_008DFC_SQ_V_CVT_F32_F64 0x0F
737 #define V_008DFC_SQ_V_CVT_F64_F32 0x10
738 #define V_008DFC_SQ_V_CVT_F32_UBYTE0 0x11
739 #define V_008DFC_SQ_V_CVT_F32_UBYTE1 0x12
740 #define V_008DFC_SQ_V_CVT_F32_UBYTE2 0x13
741 #define V_008DFC_SQ_V_CVT_F32_UBYTE3 0x14
742 #define V_008DFC_SQ_V_CVT_U32_F64 0x15
743 #define V_008DFC_SQ_V_CVT_F64_U32 0x16
744 /* CIK */
745 #define V_008DFC_SQ_V_TRUNC_F64 0x17
746 #define V_008DFC_SQ_V_CEIL_F64 0x18
747 #define V_008DFC_SQ_V_RNDNE_F64 0x19
748 #define V_008DFC_SQ_V_FLOOR_F64 0x1A
749 /* */
750 #define V_008DFC_SQ_V_FRACT_F32 0x20
751 #define V_008DFC_SQ_V_TRUNC_F32 0x21
752 #define V_008DFC_SQ_V_CEIL_F32 0x22
753 #define V_008DFC_SQ_V_RNDNE_F32 0x23
754 #define V_008DFC_SQ_V_FLOOR_F32 0x24
755 #define V_008DFC_SQ_V_EXP_F32 0x25
756 #define V_008DFC_SQ_V_LOG_CLAMP_F32 0x26
757 #define V_008DFC_SQ_V_LOG_F32 0x27
758 #define V_008DFC_SQ_V_RCP_CLAMP_F32 0x28
759 #define V_008DFC_SQ_V_RCP_LEGACY_F32 0x29
760 #define V_008DFC_SQ_V_RCP_F32 0x2A
761 #define V_008DFC_SQ_V_RCP_IFLAG_F32 0x2B
762 #define V_008DFC_SQ_V_RSQ_CLAMP_F32 0x2C
763 #define V_008DFC_SQ_V_RSQ_LEGACY_F32 0x2D
764 #define V_008DFC_SQ_V_RSQ_F32 0x2E
765 #define V_008DFC_SQ_V_RCP_F64 0x2F
766 #define V_008DFC_SQ_V_RCP_CLAMP_F64 0x30
767 #define V_008DFC_SQ_V_RSQ_F64 0x31
768 #define V_008DFC_SQ_V_RSQ_CLAMP_F64 0x32
769 #define V_008DFC_SQ_V_SQRT_F32 0x33
770 #define V_008DFC_SQ_V_SQRT_F64 0x34
771 #define V_008DFC_SQ_V_SIN_F32 0x35
772 #define V_008DFC_SQ_V_COS_F32 0x36
773 #define V_008DFC_SQ_V_NOT_B32 0x37
774 #define V_008DFC_SQ_V_BFREV_B32 0x38
775 #define V_008DFC_SQ_V_FFBH_U32 0x39
776 #define V_008DFC_SQ_V_FFBL_B32 0x3A
777 #define V_008DFC_SQ_V_FFBH_I32 0x3B
778 #define V_008DFC_SQ_V_FREXP_EXP_I32_F64 0x3C
779 #define V_008DFC_SQ_V_FREXP_MANT_F64 0x3D
780 #define V_008DFC_SQ_V_FRACT_F64 0x3E
781 #define V_008DFC_SQ_V_FREXP_EXP_I32_F32 0x3F
782 #define V_008DFC_SQ_V_FREXP_MANT_F32 0x40
783 #define V_008DFC_SQ_V_CLREXCP 0x41
784 #define V_008DFC_SQ_V_MOVRELD_B32 0x42
785 #define V_008DFC_SQ_V_MOVRELS_B32 0x43
786 #define V_008DFC_SQ_V_MOVRELSD_B32 0x44
787 /* CIK */
788 #define V_008DFC_SQ_V_LOG_LEGACY_F32 0x45
789 #define V_008DFC_SQ_V_EXP_LEGACY_F32 0x46
790 /* */
791 #define S_008DFC_VDST(x) (((x) & 0xFF) << 17)
792 #define G_008DFC_VDST(x) (((x) >> 17) & 0xFF)
793 #define C_008DFC_VDST 0xFE01FFFF
794 #define V_008DFC_SQ_VGPR 0x00
795 #define S_008DFC_ENCODING(x) (((x) & 0x7F) << 25)
796 #define G_008DFC_ENCODING(x) (((x) >> 25) & 0x7F)
797 #define C_008DFC_ENCODING 0x01FFFFFF
798 #define V_008DFC_SQ_ENC_VOP1_FIELD 0x3F
799 #define R_008DFC_SQ_MIMG_1 0x008DFC
800 #define S_008DFC_VADDR(x) (((x) & 0xFF) << 0)
801 #define G_008DFC_VADDR(x) (((x) >> 0) & 0xFF)
802 #define C_008DFC_VADDR 0xFFFFFF00
803 #define V_008DFC_SQ_VGPR 0x00
804 #define S_008DFC_VDATA(x) (((x) & 0xFF) << 8)
805 #define G_008DFC_VDATA(x) (((x) >> 8) & 0xFF)
806 #define C_008DFC_VDATA 0xFFFF00FF
807 #define V_008DFC_SQ_VGPR 0x00
808 #define S_008DFC_SRSRC(x) (((x) & 0x1F) << 16)
809 #define G_008DFC_SRSRC(x) (((x) >> 16) & 0x1F)
810 #define C_008DFC_SRSRC 0xFFE0FFFF
811 #define S_008DFC_SSAMP(x) (((x) & 0x1F) << 21)
812 #define G_008DFC_SSAMP(x) (((x) >> 21) & 0x1F)
813 #define C_008DFC_SSAMP 0xFC1FFFFF
814 #define R_008DFC_SQ_VOP3_1 0x008DFC
815 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
816 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
817 #define C_008DFC_SRC0 0xFFFFFE00
818 #define V_008DFC_SQ_SGPR 0x00
819 /* CIK */
820 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
821 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
822 /* */
823 #define V_008DFC_SQ_VCC_LO 0x6A
824 #define V_008DFC_SQ_VCC_HI 0x6B
825 #define V_008DFC_SQ_TBA_LO 0x6C
826 #define V_008DFC_SQ_TBA_HI 0x6D
827 #define V_008DFC_SQ_TMA_LO 0x6E
828 #define V_008DFC_SQ_TMA_HI 0x6F
829 #define V_008DFC_SQ_TTMP0 0x70
830 #define V_008DFC_SQ_TTMP1 0x71
831 #define V_008DFC_SQ_TTMP2 0x72
832 #define V_008DFC_SQ_TTMP3 0x73
833 #define V_008DFC_SQ_TTMP4 0x74
834 #define V_008DFC_SQ_TTMP5 0x75
835 #define V_008DFC_SQ_TTMP6 0x76
836 #define V_008DFC_SQ_TTMP7 0x77
837 #define V_008DFC_SQ_TTMP8 0x78
838 #define V_008DFC_SQ_TTMP9 0x79
839 #define V_008DFC_SQ_TTMP10 0x7A
840 #define V_008DFC_SQ_TTMP11 0x7B
841 #define V_008DFC_SQ_M0 0x7C
842 #define V_008DFC_SQ_EXEC_LO 0x7E
843 #define V_008DFC_SQ_EXEC_HI 0x7F
844 #define V_008DFC_SQ_SRC_0 0x80
845 #define V_008DFC_SQ_SRC_1_INT 0x81
846 #define V_008DFC_SQ_SRC_2_INT 0x82
847 #define V_008DFC_SQ_SRC_3_INT 0x83
848 #define V_008DFC_SQ_SRC_4_INT 0x84
849 #define V_008DFC_SQ_SRC_5_INT 0x85
850 #define V_008DFC_SQ_SRC_6_INT 0x86
851 #define V_008DFC_SQ_SRC_7_INT 0x87
852 #define V_008DFC_SQ_SRC_8_INT 0x88
853 #define V_008DFC_SQ_SRC_9_INT 0x89
854 #define V_008DFC_SQ_SRC_10_INT 0x8A
855 #define V_008DFC_SQ_SRC_11_INT 0x8B
856 #define V_008DFC_SQ_SRC_12_INT 0x8C
857 #define V_008DFC_SQ_SRC_13_INT 0x8D
858 #define V_008DFC_SQ_SRC_14_INT 0x8E
859 #define V_008DFC_SQ_SRC_15_INT 0x8F
860 #define V_008DFC_SQ_SRC_16_INT 0x90
861 #define V_008DFC_SQ_SRC_17_INT 0x91
862 #define V_008DFC_SQ_SRC_18_INT 0x92
863 #define V_008DFC_SQ_SRC_19_INT 0x93
864 #define V_008DFC_SQ_SRC_20_INT 0x94
865 #define V_008DFC_SQ_SRC_21_INT 0x95
866 #define V_008DFC_SQ_SRC_22_INT 0x96
867 #define V_008DFC_SQ_SRC_23_INT 0x97
868 #define V_008DFC_SQ_SRC_24_INT 0x98
869 #define V_008DFC_SQ_SRC_25_INT 0x99
870 #define V_008DFC_SQ_SRC_26_INT 0x9A
871 #define V_008DFC_SQ_SRC_27_INT 0x9B
872 #define V_008DFC_SQ_SRC_28_INT 0x9C
873 #define V_008DFC_SQ_SRC_29_INT 0x9D
874 #define V_008DFC_SQ_SRC_30_INT 0x9E
875 #define V_008DFC_SQ_SRC_31_INT 0x9F
876 #define V_008DFC_SQ_SRC_32_INT 0xA0
877 #define V_008DFC_SQ_SRC_33_INT 0xA1
878 #define V_008DFC_SQ_SRC_34_INT 0xA2
879 #define V_008DFC_SQ_SRC_35_INT 0xA3
880 #define V_008DFC_SQ_SRC_36_INT 0xA4
881 #define V_008DFC_SQ_SRC_37_INT 0xA5
882 #define V_008DFC_SQ_SRC_38_INT 0xA6
883 #define V_008DFC_SQ_SRC_39_INT 0xA7
884 #define V_008DFC_SQ_SRC_40_INT 0xA8
885 #define V_008DFC_SQ_SRC_41_INT 0xA9
886 #define V_008DFC_SQ_SRC_42_INT 0xAA
887 #define V_008DFC_SQ_SRC_43_INT 0xAB
888 #define V_008DFC_SQ_SRC_44_INT 0xAC
889 #define V_008DFC_SQ_SRC_45_INT 0xAD
890 #define V_008DFC_SQ_SRC_46_INT 0xAE
891 #define V_008DFC_SQ_SRC_47_INT 0xAF
892 #define V_008DFC_SQ_SRC_48_INT 0xB0
893 #define V_008DFC_SQ_SRC_49_INT 0xB1
894 #define V_008DFC_SQ_SRC_50_INT 0xB2
895 #define V_008DFC_SQ_SRC_51_INT 0xB3
896 #define V_008DFC_SQ_SRC_52_INT 0xB4
897 #define V_008DFC_SQ_SRC_53_INT 0xB5
898 #define V_008DFC_SQ_SRC_54_INT 0xB6
899 #define V_008DFC_SQ_SRC_55_INT 0xB7
900 #define V_008DFC_SQ_SRC_56_INT 0xB8
901 #define V_008DFC_SQ_SRC_57_INT 0xB9
902 #define V_008DFC_SQ_SRC_58_INT 0xBA
903 #define V_008DFC_SQ_SRC_59_INT 0xBB
904 #define V_008DFC_SQ_SRC_60_INT 0xBC
905 #define V_008DFC_SQ_SRC_61_INT 0xBD
906 #define V_008DFC_SQ_SRC_62_INT 0xBE
907 #define V_008DFC_SQ_SRC_63_INT 0xBF
908 #define V_008DFC_SQ_SRC_64_INT 0xC0
909 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
910 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
911 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
912 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
913 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
914 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
915 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
916 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
917 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
918 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
919 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
920 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
921 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
922 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
923 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
924 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
925 #define V_008DFC_SQ_SRC_0_5 0xF0
926 #define V_008DFC_SQ_SRC_M_0_5 0xF1
927 #define V_008DFC_SQ_SRC_1 0xF2
928 #define V_008DFC_SQ_SRC_M_1 0xF3
929 #define V_008DFC_SQ_SRC_2 0xF4
930 #define V_008DFC_SQ_SRC_M_2 0xF5
931 #define V_008DFC_SQ_SRC_4 0xF6
932 #define V_008DFC_SQ_SRC_M_4 0xF7
933 #define V_008DFC_SQ_SRC_VCCZ 0xFB
934 #define V_008DFC_SQ_SRC_EXECZ 0xFC
935 #define V_008DFC_SQ_SRC_SCC 0xFD
936 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
937 #define V_008DFC_SQ_SRC_VGPR 0x100
938 #define S_008DFC_SRC1(x) (((x) & 0x1FF) << 9)
939 #define G_008DFC_SRC1(x) (((x) >> 9) & 0x1FF)
940 #define C_008DFC_SRC1 0xFFFC01FF
941 #define V_008DFC_SQ_SGPR 0x00
942 /* CIK */
943 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
944 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
945 /* */
946 #define V_008DFC_SQ_VCC_LO 0x6A
947 #define V_008DFC_SQ_VCC_HI 0x6B
948 #define V_008DFC_SQ_TBA_LO 0x6C
949 #define V_008DFC_SQ_TBA_HI 0x6D
950 #define V_008DFC_SQ_TMA_LO 0x6E
951 #define V_008DFC_SQ_TMA_HI 0x6F
952 #define V_008DFC_SQ_TTMP0 0x70
953 #define V_008DFC_SQ_TTMP1 0x71
954 #define V_008DFC_SQ_TTMP2 0x72
955 #define V_008DFC_SQ_TTMP3 0x73
956 #define V_008DFC_SQ_TTMP4 0x74
957 #define V_008DFC_SQ_TTMP5 0x75
958 #define V_008DFC_SQ_TTMP6 0x76
959 #define V_008DFC_SQ_TTMP7 0x77
960 #define V_008DFC_SQ_TTMP8 0x78
961 #define V_008DFC_SQ_TTMP9 0x79
962 #define V_008DFC_SQ_TTMP10 0x7A
963 #define V_008DFC_SQ_TTMP11 0x7B
964 #define V_008DFC_SQ_M0 0x7C
965 #define V_008DFC_SQ_EXEC_LO 0x7E
966 #define V_008DFC_SQ_EXEC_HI 0x7F
967 #define V_008DFC_SQ_SRC_0 0x80
968 #define V_008DFC_SQ_SRC_1_INT 0x81
969 #define V_008DFC_SQ_SRC_2_INT 0x82
970 #define V_008DFC_SQ_SRC_3_INT 0x83
971 #define V_008DFC_SQ_SRC_4_INT 0x84
972 #define V_008DFC_SQ_SRC_5_INT 0x85
973 #define V_008DFC_SQ_SRC_6_INT 0x86
974 #define V_008DFC_SQ_SRC_7_INT 0x87
975 #define V_008DFC_SQ_SRC_8_INT 0x88
976 #define V_008DFC_SQ_SRC_9_INT 0x89
977 #define V_008DFC_SQ_SRC_10_INT 0x8A
978 #define V_008DFC_SQ_SRC_11_INT 0x8B
979 #define V_008DFC_SQ_SRC_12_INT 0x8C
980 #define V_008DFC_SQ_SRC_13_INT 0x8D
981 #define V_008DFC_SQ_SRC_14_INT 0x8E
982 #define V_008DFC_SQ_SRC_15_INT 0x8F
983 #define V_008DFC_SQ_SRC_16_INT 0x90
984 #define V_008DFC_SQ_SRC_17_INT 0x91
985 #define V_008DFC_SQ_SRC_18_INT 0x92
986 #define V_008DFC_SQ_SRC_19_INT 0x93
987 #define V_008DFC_SQ_SRC_20_INT 0x94
988 #define V_008DFC_SQ_SRC_21_INT 0x95
989 #define V_008DFC_SQ_SRC_22_INT 0x96
990 #define V_008DFC_SQ_SRC_23_INT 0x97
991 #define V_008DFC_SQ_SRC_24_INT 0x98
992 #define V_008DFC_SQ_SRC_25_INT 0x99
993 #define V_008DFC_SQ_SRC_26_INT 0x9A
994 #define V_008DFC_SQ_SRC_27_INT 0x9B
995 #define V_008DFC_SQ_SRC_28_INT 0x9C
996 #define V_008DFC_SQ_SRC_29_INT 0x9D
997 #define V_008DFC_SQ_SRC_30_INT 0x9E
998 #define V_008DFC_SQ_SRC_31_INT 0x9F
999 #define V_008DFC_SQ_SRC_32_INT 0xA0
1000 #define V_008DFC_SQ_SRC_33_INT 0xA1
1001 #define V_008DFC_SQ_SRC_34_INT 0xA2
1002 #define V_008DFC_SQ_SRC_35_INT 0xA3
1003 #define V_008DFC_SQ_SRC_36_INT 0xA4
1004 #define V_008DFC_SQ_SRC_37_INT 0xA5
1005 #define V_008DFC_SQ_SRC_38_INT 0xA6
1006 #define V_008DFC_SQ_SRC_39_INT 0xA7
1007 #define V_008DFC_SQ_SRC_40_INT 0xA8
1008 #define V_008DFC_SQ_SRC_41_INT 0xA9
1009 #define V_008DFC_SQ_SRC_42_INT 0xAA
1010 #define V_008DFC_SQ_SRC_43_INT 0xAB
1011 #define V_008DFC_SQ_SRC_44_INT 0xAC
1012 #define V_008DFC_SQ_SRC_45_INT 0xAD
1013 #define V_008DFC_SQ_SRC_46_INT 0xAE
1014 #define V_008DFC_SQ_SRC_47_INT 0xAF
1015 #define V_008DFC_SQ_SRC_48_INT 0xB0
1016 #define V_008DFC_SQ_SRC_49_INT 0xB1
1017 #define V_008DFC_SQ_SRC_50_INT 0xB2
1018 #define V_008DFC_SQ_SRC_51_INT 0xB3
1019 #define V_008DFC_SQ_SRC_52_INT 0xB4
1020 #define V_008DFC_SQ_SRC_53_INT 0xB5
1021 #define V_008DFC_SQ_SRC_54_INT 0xB6
1022 #define V_008DFC_SQ_SRC_55_INT 0xB7
1023 #define V_008DFC_SQ_SRC_56_INT 0xB8
1024 #define V_008DFC_SQ_SRC_57_INT 0xB9
1025 #define V_008DFC_SQ_SRC_58_INT 0xBA
1026 #define V_008DFC_SQ_SRC_59_INT 0xBB
1027 #define V_008DFC_SQ_SRC_60_INT 0xBC
1028 #define V_008DFC_SQ_SRC_61_INT 0xBD
1029 #define V_008DFC_SQ_SRC_62_INT 0xBE
1030 #define V_008DFC_SQ_SRC_63_INT 0xBF
1031 #define V_008DFC_SQ_SRC_64_INT 0xC0
1032 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
1033 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
1034 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
1035 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
1036 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
1037 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
1038 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
1039 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
1040 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
1041 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
1042 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
1043 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
1044 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
1045 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
1046 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
1047 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
1048 #define V_008DFC_SQ_SRC_0_5 0xF0
1049 #define V_008DFC_SQ_SRC_M_0_5 0xF1
1050 #define V_008DFC_SQ_SRC_1 0xF2
1051 #define V_008DFC_SQ_SRC_M_1 0xF3
1052 #define V_008DFC_SQ_SRC_2 0xF4
1053 #define V_008DFC_SQ_SRC_M_2 0xF5
1054 #define V_008DFC_SQ_SRC_4 0xF6
1055 #define V_008DFC_SQ_SRC_M_4 0xF7
1056 #define V_008DFC_SQ_SRC_VCCZ 0xFB
1057 #define V_008DFC_SQ_SRC_EXECZ 0xFC
1058 #define V_008DFC_SQ_SRC_SCC 0xFD
1059 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
1060 #define V_008DFC_SQ_SRC_VGPR 0x100
1061 #define S_008DFC_SRC2(x) (((x) & 0x1FF) << 18)
1062 #define G_008DFC_SRC2(x) (((x) >> 18) & 0x1FF)
1063 #define C_008DFC_SRC2 0xF803FFFF
1064 #define V_008DFC_SQ_SGPR 0x00
1065 /* CIK */
1066 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
1067 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
1068 /* */
1069 #define V_008DFC_SQ_VCC_LO 0x6A
1070 #define V_008DFC_SQ_VCC_HI 0x6B
1071 #define V_008DFC_SQ_TBA_LO 0x6C
1072 #define V_008DFC_SQ_TBA_HI 0x6D
1073 #define V_008DFC_SQ_TMA_LO 0x6E
1074 #define V_008DFC_SQ_TMA_HI 0x6F
1075 #define V_008DFC_SQ_TTMP0 0x70
1076 #define V_008DFC_SQ_TTMP1 0x71
1077 #define V_008DFC_SQ_TTMP2 0x72
1078 #define V_008DFC_SQ_TTMP3 0x73
1079 #define V_008DFC_SQ_TTMP4 0x74
1080 #define V_008DFC_SQ_TTMP5 0x75
1081 #define V_008DFC_SQ_TTMP6 0x76
1082 #define V_008DFC_SQ_TTMP7 0x77
1083 #define V_008DFC_SQ_TTMP8 0x78
1084 #define V_008DFC_SQ_TTMP9 0x79
1085 #define V_008DFC_SQ_TTMP10 0x7A
1086 #define V_008DFC_SQ_TTMP11 0x7B
1087 #define V_008DFC_SQ_M0 0x7C
1088 #define V_008DFC_SQ_EXEC_LO 0x7E
1089 #define V_008DFC_SQ_EXEC_HI 0x7F
1090 #define V_008DFC_SQ_SRC_0 0x80
1091 #define V_008DFC_SQ_SRC_1_INT 0x81
1092 #define V_008DFC_SQ_SRC_2_INT 0x82
1093 #define V_008DFC_SQ_SRC_3_INT 0x83
1094 #define V_008DFC_SQ_SRC_4_INT 0x84
1095 #define V_008DFC_SQ_SRC_5_INT 0x85
1096 #define V_008DFC_SQ_SRC_6_INT 0x86
1097 #define V_008DFC_SQ_SRC_7_INT 0x87
1098 #define V_008DFC_SQ_SRC_8_INT 0x88
1099 #define V_008DFC_SQ_SRC_9_INT 0x89
1100 #define V_008DFC_SQ_SRC_10_INT 0x8A
1101 #define V_008DFC_SQ_SRC_11_INT 0x8B
1102 #define V_008DFC_SQ_SRC_12_INT 0x8C
1103 #define V_008DFC_SQ_SRC_13_INT 0x8D
1104 #define V_008DFC_SQ_SRC_14_INT 0x8E
1105 #define V_008DFC_SQ_SRC_15_INT 0x8F
1106 #define V_008DFC_SQ_SRC_16_INT 0x90
1107 #define V_008DFC_SQ_SRC_17_INT 0x91
1108 #define V_008DFC_SQ_SRC_18_INT 0x92
1109 #define V_008DFC_SQ_SRC_19_INT 0x93
1110 #define V_008DFC_SQ_SRC_20_INT 0x94
1111 #define V_008DFC_SQ_SRC_21_INT 0x95
1112 #define V_008DFC_SQ_SRC_22_INT 0x96
1113 #define V_008DFC_SQ_SRC_23_INT 0x97
1114 #define V_008DFC_SQ_SRC_24_INT 0x98
1115 #define V_008DFC_SQ_SRC_25_INT 0x99
1116 #define V_008DFC_SQ_SRC_26_INT 0x9A
1117 #define V_008DFC_SQ_SRC_27_INT 0x9B
1118 #define V_008DFC_SQ_SRC_28_INT 0x9C
1119 #define V_008DFC_SQ_SRC_29_INT 0x9D
1120 #define V_008DFC_SQ_SRC_30_INT 0x9E
1121 #define V_008DFC_SQ_SRC_31_INT 0x9F
1122 #define V_008DFC_SQ_SRC_32_INT 0xA0
1123 #define V_008DFC_SQ_SRC_33_INT 0xA1
1124 #define V_008DFC_SQ_SRC_34_INT 0xA2
1125 #define V_008DFC_SQ_SRC_35_INT 0xA3
1126 #define V_008DFC_SQ_SRC_36_INT 0xA4
1127 #define V_008DFC_SQ_SRC_37_INT 0xA5
1128 #define V_008DFC_SQ_SRC_38_INT 0xA6
1129 #define V_008DFC_SQ_SRC_39_INT 0xA7
1130 #define V_008DFC_SQ_SRC_40_INT 0xA8
1131 #define V_008DFC_SQ_SRC_41_INT 0xA9
1132 #define V_008DFC_SQ_SRC_42_INT 0xAA
1133 #define V_008DFC_SQ_SRC_43_INT 0xAB
1134 #define V_008DFC_SQ_SRC_44_INT 0xAC
1135 #define V_008DFC_SQ_SRC_45_INT 0xAD
1136 #define V_008DFC_SQ_SRC_46_INT 0xAE
1137 #define V_008DFC_SQ_SRC_47_INT 0xAF
1138 #define V_008DFC_SQ_SRC_48_INT 0xB0
1139 #define V_008DFC_SQ_SRC_49_INT 0xB1
1140 #define V_008DFC_SQ_SRC_50_INT 0xB2
1141 #define V_008DFC_SQ_SRC_51_INT 0xB3
1142 #define V_008DFC_SQ_SRC_52_INT 0xB4
1143 #define V_008DFC_SQ_SRC_53_INT 0xB5
1144 #define V_008DFC_SQ_SRC_54_INT 0xB6
1145 #define V_008DFC_SQ_SRC_55_INT 0xB7
1146 #define V_008DFC_SQ_SRC_56_INT 0xB8
1147 #define V_008DFC_SQ_SRC_57_INT 0xB9
1148 #define V_008DFC_SQ_SRC_58_INT 0xBA
1149 #define V_008DFC_SQ_SRC_59_INT 0xBB
1150 #define V_008DFC_SQ_SRC_60_INT 0xBC
1151 #define V_008DFC_SQ_SRC_61_INT 0xBD
1152 #define V_008DFC_SQ_SRC_62_INT 0xBE
1153 #define V_008DFC_SQ_SRC_63_INT 0xBF
1154 #define V_008DFC_SQ_SRC_64_INT 0xC0
1155 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
1156 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
1157 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
1158 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
1159 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
1160 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
1161 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
1162 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
1163 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
1164 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
1165 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
1166 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
1167 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
1168 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
1169 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
1170 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
1171 #define V_008DFC_SQ_SRC_0_5 0xF0
1172 #define V_008DFC_SQ_SRC_M_0_5 0xF1
1173 #define V_008DFC_SQ_SRC_1 0xF2
1174 #define V_008DFC_SQ_SRC_M_1 0xF3
1175 #define V_008DFC_SQ_SRC_2 0xF4
1176 #define V_008DFC_SQ_SRC_M_2 0xF5
1177 #define V_008DFC_SQ_SRC_4 0xF6
1178 #define V_008DFC_SQ_SRC_M_4 0xF7
1179 #define V_008DFC_SQ_SRC_VCCZ 0xFB
1180 #define V_008DFC_SQ_SRC_EXECZ 0xFC
1181 #define V_008DFC_SQ_SRC_SCC 0xFD
1182 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
1183 #define V_008DFC_SQ_SRC_VGPR 0x100
1184 #define S_008DFC_OMOD(x) (((x) & 0x03) << 27)
1185 #define G_008DFC_OMOD(x) (((x) >> 27) & 0x03)
1186 #define C_008DFC_OMOD 0xE7FFFFFF
1187 #define V_008DFC_SQ_OMOD_OFF 0x00
1188 #define V_008DFC_SQ_OMOD_M2 0x01
1189 #define V_008DFC_SQ_OMOD_M4 0x02
1190 #define V_008DFC_SQ_OMOD_D2 0x03
1191 #define S_008DFC_NEG(x) (((x) & 0x07) << 29)
1192 #define G_008DFC_NEG(x) (((x) >> 29) & 0x07)
1193 #define C_008DFC_NEG 0x1FFFFFFF
1194 #define R_008DFC_SQ_MUBUF_1 0x008DFC
1195 #define S_008DFC_VADDR(x) (((x) & 0xFF) << 0)
1196 #define G_008DFC_VADDR(x) (((x) >> 0) & 0xFF)
1197 #define C_008DFC_VADDR 0xFFFFFF00
1198 #define V_008DFC_SQ_VGPR 0x00
1199 #define S_008DFC_VDATA(x) (((x) & 0xFF) << 8)
1200 #define G_008DFC_VDATA(x) (((x) >> 8) & 0xFF)
1201 #define C_008DFC_VDATA 0xFFFF00FF
1202 #define V_008DFC_SQ_VGPR 0x00
1203 #define S_008DFC_SRSRC(x) (((x) & 0x1F) << 16)
1204 #define G_008DFC_SRSRC(x) (((x) >> 16) & 0x1F)
1205 #define C_008DFC_SRSRC 0xFFE0FFFF
1206 #define S_008DFC_SLC(x) (((x) & 0x1) << 22)
1207 #define G_008DFC_SLC(x) (((x) >> 22) & 0x1)
1208 #define C_008DFC_SLC 0xFFBFFFFF
1209 #define S_008DFC_TFE(x) (((x) & 0x1) << 23)
1210 #define G_008DFC_TFE(x) (((x) >> 23) & 0x1)
1211 #define C_008DFC_TFE 0xFF7FFFFF
1212 #define S_008DFC_SOFFSET(x) (((x) & 0xFF) << 24)
1213 #define G_008DFC_SOFFSET(x) (((x) >> 24) & 0xFF)
1214 #define C_008DFC_SOFFSET 0x00FFFFFF
1215 #define V_008DFC_SQ_SGPR 0x00
1216 /* CIK */
1217 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
1218 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
1219 /* */
1220 #define V_008DFC_SQ_VCC_LO 0x6A
1221 #define V_008DFC_SQ_VCC_HI 0x6B
1222 #define V_008DFC_SQ_TBA_LO 0x6C
1223 #define V_008DFC_SQ_TBA_HI 0x6D
1224 #define V_008DFC_SQ_TMA_LO 0x6E
1225 #define V_008DFC_SQ_TMA_HI 0x6F
1226 #define V_008DFC_SQ_TTMP0 0x70
1227 #define V_008DFC_SQ_TTMP1 0x71
1228 #define V_008DFC_SQ_TTMP2 0x72
1229 #define V_008DFC_SQ_TTMP3 0x73
1230 #define V_008DFC_SQ_TTMP4 0x74
1231 #define V_008DFC_SQ_TTMP5 0x75
1232 #define V_008DFC_SQ_TTMP6 0x76
1233 #define V_008DFC_SQ_TTMP7 0x77
1234 #define V_008DFC_SQ_TTMP8 0x78
1235 #define V_008DFC_SQ_TTMP9 0x79
1236 #define V_008DFC_SQ_TTMP10 0x7A
1237 #define V_008DFC_SQ_TTMP11 0x7B
1238 #define V_008DFC_SQ_M0 0x7C
1239 #define V_008DFC_SQ_EXEC_LO 0x7E
1240 #define V_008DFC_SQ_EXEC_HI 0x7F
1241 #define V_008DFC_SQ_SRC_0 0x80
1242 #define V_008DFC_SQ_SRC_1_INT 0x81
1243 #define V_008DFC_SQ_SRC_2_INT 0x82
1244 #define V_008DFC_SQ_SRC_3_INT 0x83
1245 #define V_008DFC_SQ_SRC_4_INT 0x84
1246 #define V_008DFC_SQ_SRC_5_INT 0x85
1247 #define V_008DFC_SQ_SRC_6_INT 0x86
1248 #define V_008DFC_SQ_SRC_7_INT 0x87
1249 #define V_008DFC_SQ_SRC_8_INT 0x88
1250 #define V_008DFC_SQ_SRC_9_INT 0x89
1251 #define V_008DFC_SQ_SRC_10_INT 0x8A
1252 #define V_008DFC_SQ_SRC_11_INT 0x8B
1253 #define V_008DFC_SQ_SRC_12_INT 0x8C
1254 #define V_008DFC_SQ_SRC_13_INT 0x8D
1255 #define V_008DFC_SQ_SRC_14_INT 0x8E
1256 #define V_008DFC_SQ_SRC_15_INT 0x8F
1257 #define V_008DFC_SQ_SRC_16_INT 0x90
1258 #define V_008DFC_SQ_SRC_17_INT 0x91
1259 #define V_008DFC_SQ_SRC_18_INT 0x92
1260 #define V_008DFC_SQ_SRC_19_INT 0x93
1261 #define V_008DFC_SQ_SRC_20_INT 0x94
1262 #define V_008DFC_SQ_SRC_21_INT 0x95
1263 #define V_008DFC_SQ_SRC_22_INT 0x96
1264 #define V_008DFC_SQ_SRC_23_INT 0x97
1265 #define V_008DFC_SQ_SRC_24_INT 0x98
1266 #define V_008DFC_SQ_SRC_25_INT 0x99
1267 #define V_008DFC_SQ_SRC_26_INT 0x9A
1268 #define V_008DFC_SQ_SRC_27_INT 0x9B
1269 #define V_008DFC_SQ_SRC_28_INT 0x9C
1270 #define V_008DFC_SQ_SRC_29_INT 0x9D
1271 #define V_008DFC_SQ_SRC_30_INT 0x9E
1272 #define V_008DFC_SQ_SRC_31_INT 0x9F
1273 #define V_008DFC_SQ_SRC_32_INT 0xA0
1274 #define V_008DFC_SQ_SRC_33_INT 0xA1
1275 #define V_008DFC_SQ_SRC_34_INT 0xA2
1276 #define V_008DFC_SQ_SRC_35_INT 0xA3
1277 #define V_008DFC_SQ_SRC_36_INT 0xA4
1278 #define V_008DFC_SQ_SRC_37_INT 0xA5
1279 #define V_008DFC_SQ_SRC_38_INT 0xA6
1280 #define V_008DFC_SQ_SRC_39_INT 0xA7
1281 #define V_008DFC_SQ_SRC_40_INT 0xA8
1282 #define V_008DFC_SQ_SRC_41_INT 0xA9
1283 #define V_008DFC_SQ_SRC_42_INT 0xAA
1284 #define V_008DFC_SQ_SRC_43_INT 0xAB
1285 #define V_008DFC_SQ_SRC_44_INT 0xAC
1286 #define V_008DFC_SQ_SRC_45_INT 0xAD
1287 #define V_008DFC_SQ_SRC_46_INT 0xAE
1288 #define V_008DFC_SQ_SRC_47_INT 0xAF
1289 #define V_008DFC_SQ_SRC_48_INT 0xB0
1290 #define V_008DFC_SQ_SRC_49_INT 0xB1
1291 #define V_008DFC_SQ_SRC_50_INT 0xB2
1292 #define V_008DFC_SQ_SRC_51_INT 0xB3
1293 #define V_008DFC_SQ_SRC_52_INT 0xB4
1294 #define V_008DFC_SQ_SRC_53_INT 0xB5
1295 #define V_008DFC_SQ_SRC_54_INT 0xB6
1296 #define V_008DFC_SQ_SRC_55_INT 0xB7
1297 #define V_008DFC_SQ_SRC_56_INT 0xB8
1298 #define V_008DFC_SQ_SRC_57_INT 0xB9
1299 #define V_008DFC_SQ_SRC_58_INT 0xBA
1300 #define V_008DFC_SQ_SRC_59_INT 0xBB
1301 #define V_008DFC_SQ_SRC_60_INT 0xBC
1302 #define V_008DFC_SQ_SRC_61_INT 0xBD
1303 #define V_008DFC_SQ_SRC_62_INT 0xBE
1304 #define V_008DFC_SQ_SRC_63_INT 0xBF
1305 #define V_008DFC_SQ_SRC_64_INT 0xC0
1306 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
1307 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
1308 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
1309 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
1310 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
1311 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
1312 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
1313 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
1314 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
1315 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
1316 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
1317 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
1318 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
1319 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
1320 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
1321 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
1322 #define V_008DFC_SQ_SRC_0_5 0xF0
1323 #define V_008DFC_SQ_SRC_M_0_5 0xF1
1324 #define V_008DFC_SQ_SRC_1 0xF2
1325 #define V_008DFC_SQ_SRC_M_1 0xF3
1326 #define V_008DFC_SQ_SRC_2 0xF4
1327 #define V_008DFC_SQ_SRC_M_2 0xF5
1328 #define V_008DFC_SQ_SRC_4 0xF6
1329 #define V_008DFC_SQ_SRC_M_4 0xF7
1330 #define V_008DFC_SQ_SRC_VCCZ 0xFB
1331 #define V_008DFC_SQ_SRC_EXECZ 0xFC
1332 #define V_008DFC_SQ_SRC_SCC 0xFD
1333 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
1334 #define R_008DFC_SQ_DS_0 0x008DFC
1335 #define S_008DFC_OFFSET0(x) (((x) & 0xFF) << 0)
1336 #define G_008DFC_OFFSET0(x) (((x) >> 0) & 0xFF)
1337 #define C_008DFC_OFFSET0 0xFFFFFF00
1338 #define S_008DFC_OFFSET1(x) (((x) & 0xFF) << 8)
1339 #define G_008DFC_OFFSET1(x) (((x) >> 8) & 0xFF)
1340 #define C_008DFC_OFFSET1 0xFFFF00FF
1341 #define S_008DFC_GDS(x) (((x) & 0x1) << 17)
1342 #define G_008DFC_GDS(x) (((x) >> 17) & 0x1)
1343 #define C_008DFC_GDS 0xFFFDFFFF
1344 #define S_008DFC_OP(x) (((x) & 0xFF) << 18)
1345 #define G_008DFC_OP(x) (((x) >> 18) & 0xFF)
1346 #define C_008DFC_OP 0xFC03FFFF
1347 #define V_008DFC_SQ_DS_ADD_U32 0x00
1348 #define V_008DFC_SQ_DS_SUB_U32 0x01
1349 #define V_008DFC_SQ_DS_RSUB_U32 0x02
1350 #define V_008DFC_SQ_DS_INC_U32 0x03
1351 #define V_008DFC_SQ_DS_DEC_U32 0x04
1352 #define V_008DFC_SQ_DS_MIN_I32 0x05
1353 #define V_008DFC_SQ_DS_MAX_I32 0x06
1354 #define V_008DFC_SQ_DS_MIN_U32 0x07
1355 #define V_008DFC_SQ_DS_MAX_U32 0x08
1356 #define V_008DFC_SQ_DS_AND_B32 0x09
1357 #define V_008DFC_SQ_DS_OR_B32 0x0A
1358 #define V_008DFC_SQ_DS_XOR_B32 0x0B
1359 #define V_008DFC_SQ_DS_MSKOR_B32 0x0C
1360 #define V_008DFC_SQ_DS_WRITE_B32 0x0D
1361 #define V_008DFC_SQ_DS_WRITE2_B32 0x0E
1362 #define V_008DFC_SQ_DS_WRITE2ST64_B32 0x0F
1363 #define V_008DFC_SQ_DS_CMPST_B32 0x10
1364 #define V_008DFC_SQ_DS_CMPST_F32 0x11
1365 #define V_008DFC_SQ_DS_MIN_F32 0x12
1366 #define V_008DFC_SQ_DS_MAX_F32 0x13
1367 /* CIK */
1368 #define V_008DFC_SQ_DS_NOP 0x14
1369 /* */
1370 #define V_008DFC_SQ_DS_GWS_INIT 0x19
1371 #define V_008DFC_SQ_DS_GWS_SEMA_V 0x1A
1372 #define V_008DFC_SQ_DS_GWS_SEMA_BR 0x1B
1373 #define V_008DFC_SQ_DS_GWS_SEMA_P 0x1C
1374 #define V_008DFC_SQ_DS_GWS_BARRIER 0x1D
1375 #define V_008DFC_SQ_DS_WRITE_B8 0x1E
1376 #define V_008DFC_SQ_DS_WRITE_B16 0x1F
1377 #define V_008DFC_SQ_DS_ADD_RTN_U32 0x20
1378 #define V_008DFC_SQ_DS_SUB_RTN_U32 0x21
1379 #define V_008DFC_SQ_DS_RSUB_RTN_U32 0x22
1380 #define V_008DFC_SQ_DS_INC_RTN_U32 0x23
1381 #define V_008DFC_SQ_DS_DEC_RTN_U32 0x24
1382 #define V_008DFC_SQ_DS_MIN_RTN_I32 0x25
1383 #define V_008DFC_SQ_DS_MAX_RTN_I32 0x26
1384 #define V_008DFC_SQ_DS_MIN_RTN_U32 0x27
1385 #define V_008DFC_SQ_DS_MAX_RTN_U32 0x28
1386 #define V_008DFC_SQ_DS_AND_RTN_B32 0x29
1387 #define V_008DFC_SQ_DS_OR_RTN_B32 0x2A
1388 #define V_008DFC_SQ_DS_XOR_RTN_B32 0x2B
1389 #define V_008DFC_SQ_DS_MSKOR_RTN_B32 0x2C
1390 #define V_008DFC_SQ_DS_WRXCHG_RTN_B32 0x2D
1391 #define V_008DFC_SQ_DS_WRXCHG2_RTN_B32 0x2E
1392 #define V_008DFC_SQ_DS_WRXCHG2ST64_RTN_B32 0x2F
1393 #define V_008DFC_SQ_DS_CMPST_RTN_B32 0x30
1394 #define V_008DFC_SQ_DS_CMPST_RTN_F32 0x31
1395 #define V_008DFC_SQ_DS_MIN_RTN_F32 0x32
1396 #define V_008DFC_SQ_DS_MAX_RTN_F32 0x33
1397 #define V_008DFC_SQ_DS_SWIZZLE_B32 0x35
1398 #define V_008DFC_SQ_DS_READ_B32 0x36
1399 #define V_008DFC_SQ_DS_READ2_B32 0x37
1400 #define V_008DFC_SQ_DS_READ2ST64_B32 0x38
1401 #define V_008DFC_SQ_DS_READ_I8 0x39
1402 #define V_008DFC_SQ_DS_READ_U8 0x3A
1403 #define V_008DFC_SQ_DS_READ_I16 0x3B
1404 #define V_008DFC_SQ_DS_READ_U16 0x3C
1405 #define V_008DFC_SQ_DS_CONSUME 0x3D
1406 #define V_008DFC_SQ_DS_APPEND 0x3E
1407 #define V_008DFC_SQ_DS_ORDERED_COUNT 0x3F
1408 #define V_008DFC_SQ_DS_ADD_U64 0x40
1409 #define V_008DFC_SQ_DS_SUB_U64 0x41
1410 #define V_008DFC_SQ_DS_RSUB_U64 0x42
1411 #define V_008DFC_SQ_DS_INC_U64 0x43
1412 #define V_008DFC_SQ_DS_DEC_U64 0x44
1413 #define V_008DFC_SQ_DS_MIN_I64 0x45
1414 #define V_008DFC_SQ_DS_MAX_I64 0x46
1415 #define V_008DFC_SQ_DS_MIN_U64 0x47
1416 #define V_008DFC_SQ_DS_MAX_U64 0x48
1417 #define V_008DFC_SQ_DS_AND_B64 0x49
1418 #define V_008DFC_SQ_DS_OR_B64 0x4A
1419 #define V_008DFC_SQ_DS_XOR_B64 0x4B
1420 #define V_008DFC_SQ_DS_MSKOR_B64 0x4C
1421 #define V_008DFC_SQ_DS_WRITE_B64 0x4D
1422 #define V_008DFC_SQ_DS_WRITE2_B64 0x4E
1423 #define V_008DFC_SQ_DS_WRITE2ST64_B64 0x4F
1424 #define V_008DFC_SQ_DS_CMPST_B64 0x50
1425 #define V_008DFC_SQ_DS_CMPST_F64 0x51
1426 #define V_008DFC_SQ_DS_MIN_F64 0x52
1427 #define V_008DFC_SQ_DS_MAX_F64 0x53
1428 #define V_008DFC_SQ_DS_ADD_RTN_U64 0x60
1429 #define V_008DFC_SQ_DS_SUB_RTN_U64 0x61
1430 #define V_008DFC_SQ_DS_RSUB_RTN_U64 0x62
1431 #define V_008DFC_SQ_DS_INC_RTN_U64 0x63
1432 #define V_008DFC_SQ_DS_DEC_RTN_U64 0x64
1433 #define V_008DFC_SQ_DS_MIN_RTN_I64 0x65
1434 #define V_008DFC_SQ_DS_MAX_RTN_I64 0x66
1435 #define V_008DFC_SQ_DS_MIN_RTN_U64 0x67
1436 #define V_008DFC_SQ_DS_MAX_RTN_U64 0x68
1437 #define V_008DFC_SQ_DS_AND_RTN_B64 0x69
1438 #define V_008DFC_SQ_DS_OR_RTN_B64 0x6A
1439 #define V_008DFC_SQ_DS_XOR_RTN_B64 0x6B
1440 #define V_008DFC_SQ_DS_MSKOR_RTN_B64 0x6C
1441 #define V_008DFC_SQ_DS_WRXCHG_RTN_B64 0x6D
1442 #define V_008DFC_SQ_DS_WRXCHG2_RTN_B64 0x6E
1443 #define V_008DFC_SQ_DS_WRXCHG2ST64_RTN_B64 0x6F
1444 #define V_008DFC_SQ_DS_CMPST_RTN_B64 0x70
1445 #define V_008DFC_SQ_DS_CMPST_RTN_F64 0x71
1446 #define V_008DFC_SQ_DS_MIN_RTN_F64 0x72
1447 #define V_008DFC_SQ_DS_MAX_RTN_F64 0x73
1448 #define V_008DFC_SQ_DS_READ_B64 0x76
1449 #define V_008DFC_SQ_DS_READ2_B64 0x77
1450 #define V_008DFC_SQ_DS_READ2ST64_B64 0x78
1451 /* CIK */
1452 #define V_008DFC_SQ_DS_CONDXCHG32_RTN_B64 0x7E
1453 /* */
1454 #define V_008DFC_SQ_DS_ADD_SRC2_U32 0x80
1455 #define V_008DFC_SQ_DS_SUB_SRC2_U32 0x81
1456 #define V_008DFC_SQ_DS_RSUB_SRC2_U32 0x82
1457 #define V_008DFC_SQ_DS_INC_SRC2_U32 0x83
1458 #define V_008DFC_SQ_DS_DEC_SRC2_U32 0x84
1459 #define V_008DFC_SQ_DS_MIN_SRC2_I32 0x85
1460 #define V_008DFC_SQ_DS_MAX_SRC2_I32 0x86
1461 #define V_008DFC_SQ_DS_MIN_SRC2_U32 0x87
1462 #define V_008DFC_SQ_DS_MAX_SRC2_U32 0x88
1463 #define V_008DFC_SQ_DS_AND_SRC2_B32 0x89
1464 #define V_008DFC_SQ_DS_OR_SRC2_B32 0x8A
1465 #define V_008DFC_SQ_DS_XOR_SRC2_B32 0x8B
1466 #define V_008DFC_SQ_DS_WRITE_SRC2_B32 0x8D
1467 #define V_008DFC_SQ_DS_MIN_SRC2_F32 0x92
1468 #define V_008DFC_SQ_DS_MAX_SRC2_F32 0x93
1469 #define V_008DFC_SQ_DS_ADD_SRC2_U64 0xC0
1470 #define V_008DFC_SQ_DS_SUB_SRC2_U64 0xC1
1471 #define V_008DFC_SQ_DS_RSUB_SRC2_U64 0xC2
1472 #define V_008DFC_SQ_DS_INC_SRC2_U64 0xC3
1473 #define V_008DFC_SQ_DS_DEC_SRC2_U64 0xC4
1474 #define V_008DFC_SQ_DS_MIN_SRC2_I64 0xC5
1475 #define V_008DFC_SQ_DS_MAX_SRC2_I64 0xC6
1476 #define V_008DFC_SQ_DS_MIN_SRC2_U64 0xC7
1477 #define V_008DFC_SQ_DS_MAX_SRC2_U64 0xC8
1478 #define V_008DFC_SQ_DS_AND_SRC2_B64 0xC9
1479 #define V_008DFC_SQ_DS_OR_SRC2_B64 0xCA
1480 #define V_008DFC_SQ_DS_XOR_SRC2_B64 0xCB
1481 #define V_008DFC_SQ_DS_WRITE_SRC2_B64 0xCD
1482 #define V_008DFC_SQ_DS_MIN_SRC2_F64 0xD2
1483 #define V_008DFC_SQ_DS_MAX_SRC2_F64 0xD3
1484 /* CIK */
1485 #define V_008DFC_SQ_DS_WRITE_B96 0xDE
1486 #define V_008DFC_SQ_DS_WRITE_B128 0xDF
1487 #define V_008DFC_SQ_DS_CONDXCHG32_RTN_B128 0xFD
1488 #define V_008DFC_SQ_DS_READ_B96 0xFE
1489 #define V_008DFC_SQ_DS_READ_B128 0xFF
1490 /* */
1491 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
1492 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
1493 #define C_008DFC_ENCODING 0x03FFFFFF
1494 #define V_008DFC_SQ_ENC_DS_FIELD 0x36
1495 #define R_008DFC_SQ_SOPC 0x008DFC
1496 #define S_008DFC_SSRC0(x) (((x) & 0xFF) << 0)
1497 #define G_008DFC_SSRC0(x) (((x) >> 0) & 0xFF)
1498 #define C_008DFC_SSRC0 0xFFFFFF00
1499 #define V_008DFC_SQ_SGPR 0x00
1500 /* CIK */
1501 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
1502 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
1503 /* */
1504 #define V_008DFC_SQ_VCC_LO 0x6A
1505 #define V_008DFC_SQ_VCC_HI 0x6B
1506 #define V_008DFC_SQ_TBA_LO 0x6C
1507 #define V_008DFC_SQ_TBA_HI 0x6D
1508 #define V_008DFC_SQ_TMA_LO 0x6E
1509 #define V_008DFC_SQ_TMA_HI 0x6F
1510 #define V_008DFC_SQ_TTMP0 0x70
1511 #define V_008DFC_SQ_TTMP1 0x71
1512 #define V_008DFC_SQ_TTMP2 0x72
1513 #define V_008DFC_SQ_TTMP3 0x73
1514 #define V_008DFC_SQ_TTMP4 0x74
1515 #define V_008DFC_SQ_TTMP5 0x75
1516 #define V_008DFC_SQ_TTMP6 0x76
1517 #define V_008DFC_SQ_TTMP7 0x77
1518 #define V_008DFC_SQ_TTMP8 0x78
1519 #define V_008DFC_SQ_TTMP9 0x79
1520 #define V_008DFC_SQ_TTMP10 0x7A
1521 #define V_008DFC_SQ_TTMP11 0x7B
1522 #define V_008DFC_SQ_M0 0x7C
1523 #define V_008DFC_SQ_EXEC_LO 0x7E
1524 #define V_008DFC_SQ_EXEC_HI 0x7F
1525 #define V_008DFC_SQ_SRC_0 0x80
1526 #define V_008DFC_SQ_SRC_1_INT 0x81
1527 #define V_008DFC_SQ_SRC_2_INT 0x82
1528 #define V_008DFC_SQ_SRC_3_INT 0x83
1529 #define V_008DFC_SQ_SRC_4_INT 0x84
1530 #define V_008DFC_SQ_SRC_5_INT 0x85
1531 #define V_008DFC_SQ_SRC_6_INT 0x86
1532 #define V_008DFC_SQ_SRC_7_INT 0x87
1533 #define V_008DFC_SQ_SRC_8_INT 0x88
1534 #define V_008DFC_SQ_SRC_9_INT 0x89
1535 #define V_008DFC_SQ_SRC_10_INT 0x8A
1536 #define V_008DFC_SQ_SRC_11_INT 0x8B
1537 #define V_008DFC_SQ_SRC_12_INT 0x8C
1538 #define V_008DFC_SQ_SRC_13_INT 0x8D
1539 #define V_008DFC_SQ_SRC_14_INT 0x8E
1540 #define V_008DFC_SQ_SRC_15_INT 0x8F
1541 #define V_008DFC_SQ_SRC_16_INT 0x90
1542 #define V_008DFC_SQ_SRC_17_INT 0x91
1543 #define V_008DFC_SQ_SRC_18_INT 0x92
1544 #define V_008DFC_SQ_SRC_19_INT 0x93
1545 #define V_008DFC_SQ_SRC_20_INT 0x94
1546 #define V_008DFC_SQ_SRC_21_INT 0x95
1547 #define V_008DFC_SQ_SRC_22_INT 0x96
1548 #define V_008DFC_SQ_SRC_23_INT 0x97
1549 #define V_008DFC_SQ_SRC_24_INT 0x98
1550 #define V_008DFC_SQ_SRC_25_INT 0x99
1551 #define V_008DFC_SQ_SRC_26_INT 0x9A
1552 #define V_008DFC_SQ_SRC_27_INT 0x9B
1553 #define V_008DFC_SQ_SRC_28_INT 0x9C
1554 #define V_008DFC_SQ_SRC_29_INT 0x9D
1555 #define V_008DFC_SQ_SRC_30_INT 0x9E
1556 #define V_008DFC_SQ_SRC_31_INT 0x9F
1557 #define V_008DFC_SQ_SRC_32_INT 0xA0
1558 #define V_008DFC_SQ_SRC_33_INT 0xA1
1559 #define V_008DFC_SQ_SRC_34_INT 0xA2
1560 #define V_008DFC_SQ_SRC_35_INT 0xA3
1561 #define V_008DFC_SQ_SRC_36_INT 0xA4
1562 #define V_008DFC_SQ_SRC_37_INT 0xA5
1563 #define V_008DFC_SQ_SRC_38_INT 0xA6
1564 #define V_008DFC_SQ_SRC_39_INT 0xA7
1565 #define V_008DFC_SQ_SRC_40_INT 0xA8
1566 #define V_008DFC_SQ_SRC_41_INT 0xA9
1567 #define V_008DFC_SQ_SRC_42_INT 0xAA
1568 #define V_008DFC_SQ_SRC_43_INT 0xAB
1569 #define V_008DFC_SQ_SRC_44_INT 0xAC
1570 #define V_008DFC_SQ_SRC_45_INT 0xAD
1571 #define V_008DFC_SQ_SRC_46_INT 0xAE
1572 #define V_008DFC_SQ_SRC_47_INT 0xAF
1573 #define V_008DFC_SQ_SRC_48_INT 0xB0
1574 #define V_008DFC_SQ_SRC_49_INT 0xB1
1575 #define V_008DFC_SQ_SRC_50_INT 0xB2
1576 #define V_008DFC_SQ_SRC_51_INT 0xB3
1577 #define V_008DFC_SQ_SRC_52_INT 0xB4
1578 #define V_008DFC_SQ_SRC_53_INT 0xB5
1579 #define V_008DFC_SQ_SRC_54_INT 0xB6
1580 #define V_008DFC_SQ_SRC_55_INT 0xB7
1581 #define V_008DFC_SQ_SRC_56_INT 0xB8
1582 #define V_008DFC_SQ_SRC_57_INT 0xB9
1583 #define V_008DFC_SQ_SRC_58_INT 0xBA
1584 #define V_008DFC_SQ_SRC_59_INT 0xBB
1585 #define V_008DFC_SQ_SRC_60_INT 0xBC
1586 #define V_008DFC_SQ_SRC_61_INT 0xBD
1587 #define V_008DFC_SQ_SRC_62_INT 0xBE
1588 #define V_008DFC_SQ_SRC_63_INT 0xBF
1589 #define V_008DFC_SQ_SRC_64_INT 0xC0
1590 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
1591 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
1592 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
1593 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
1594 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
1595 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
1596 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
1597 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
1598 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
1599 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
1600 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
1601 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
1602 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
1603 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
1604 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
1605 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
1606 #define V_008DFC_SQ_SRC_0_5 0xF0
1607 #define V_008DFC_SQ_SRC_M_0_5 0xF1
1608 #define V_008DFC_SQ_SRC_1 0xF2
1609 #define V_008DFC_SQ_SRC_M_1 0xF3
1610 #define V_008DFC_SQ_SRC_2 0xF4
1611 #define V_008DFC_SQ_SRC_M_2 0xF5
1612 #define V_008DFC_SQ_SRC_4 0xF6
1613 #define V_008DFC_SQ_SRC_M_4 0xF7
1614 #define V_008DFC_SQ_SRC_VCCZ 0xFB
1615 #define V_008DFC_SQ_SRC_EXECZ 0xFC
1616 #define V_008DFC_SQ_SRC_SCC 0xFD
1617 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
1618 #define S_008DFC_SSRC1(x) (((x) & 0xFF) << 8)
1619 #define G_008DFC_SSRC1(x) (((x) >> 8) & 0xFF)
1620 #define C_008DFC_SSRC1 0xFFFF00FF
1621 #define V_008DFC_SQ_SGPR 0x00
1622 /* CIK */
1623 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
1624 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
1625 /* */
1626 #define V_008DFC_SQ_VCC_LO 0x6A
1627 #define V_008DFC_SQ_VCC_HI 0x6B
1628 #define V_008DFC_SQ_TBA_LO 0x6C
1629 #define V_008DFC_SQ_TBA_HI 0x6D
1630 #define V_008DFC_SQ_TMA_LO 0x6E
1631 #define V_008DFC_SQ_TMA_HI 0x6F
1632 #define V_008DFC_SQ_TTMP0 0x70
1633 #define V_008DFC_SQ_TTMP1 0x71
1634 #define V_008DFC_SQ_TTMP2 0x72
1635 #define V_008DFC_SQ_TTMP3 0x73
1636 #define V_008DFC_SQ_TTMP4 0x74
1637 #define V_008DFC_SQ_TTMP5 0x75
1638 #define V_008DFC_SQ_TTMP6 0x76
1639 #define V_008DFC_SQ_TTMP7 0x77
1640 #define V_008DFC_SQ_TTMP8 0x78
1641 #define V_008DFC_SQ_TTMP9 0x79
1642 #define V_008DFC_SQ_TTMP10 0x7A
1643 #define V_008DFC_SQ_TTMP11 0x7B
1644 #define V_008DFC_SQ_M0 0x7C
1645 #define V_008DFC_SQ_EXEC_LO 0x7E
1646 #define V_008DFC_SQ_EXEC_HI 0x7F
1647 #define V_008DFC_SQ_SRC_0 0x80
1648 #define V_008DFC_SQ_SRC_1_INT 0x81
1649 #define V_008DFC_SQ_SRC_2_INT 0x82
1650 #define V_008DFC_SQ_SRC_3_INT 0x83
1651 #define V_008DFC_SQ_SRC_4_INT 0x84
1652 #define V_008DFC_SQ_SRC_5_INT 0x85
1653 #define V_008DFC_SQ_SRC_6_INT 0x86
1654 #define V_008DFC_SQ_SRC_7_INT 0x87
1655 #define V_008DFC_SQ_SRC_8_INT 0x88
1656 #define V_008DFC_SQ_SRC_9_INT 0x89
1657 #define V_008DFC_SQ_SRC_10_INT 0x8A
1658 #define V_008DFC_SQ_SRC_11_INT 0x8B
1659 #define V_008DFC_SQ_SRC_12_INT 0x8C
1660 #define V_008DFC_SQ_SRC_13_INT 0x8D
1661 #define V_008DFC_SQ_SRC_14_INT 0x8E
1662 #define V_008DFC_SQ_SRC_15_INT 0x8F
1663 #define V_008DFC_SQ_SRC_16_INT 0x90
1664 #define V_008DFC_SQ_SRC_17_INT 0x91
1665 #define V_008DFC_SQ_SRC_18_INT 0x92
1666 #define V_008DFC_SQ_SRC_19_INT 0x93
1667 #define V_008DFC_SQ_SRC_20_INT 0x94
1668 #define V_008DFC_SQ_SRC_21_INT 0x95
1669 #define V_008DFC_SQ_SRC_22_INT 0x96
1670 #define V_008DFC_SQ_SRC_23_INT 0x97
1671 #define V_008DFC_SQ_SRC_24_INT 0x98
1672 #define V_008DFC_SQ_SRC_25_INT 0x99
1673 #define V_008DFC_SQ_SRC_26_INT 0x9A
1674 #define V_008DFC_SQ_SRC_27_INT 0x9B
1675 #define V_008DFC_SQ_SRC_28_INT 0x9C
1676 #define V_008DFC_SQ_SRC_29_INT 0x9D
1677 #define V_008DFC_SQ_SRC_30_INT 0x9E
1678 #define V_008DFC_SQ_SRC_31_INT 0x9F
1679 #define V_008DFC_SQ_SRC_32_INT 0xA0
1680 #define V_008DFC_SQ_SRC_33_INT 0xA1
1681 #define V_008DFC_SQ_SRC_34_INT 0xA2
1682 #define V_008DFC_SQ_SRC_35_INT 0xA3
1683 #define V_008DFC_SQ_SRC_36_INT 0xA4
1684 #define V_008DFC_SQ_SRC_37_INT 0xA5
1685 #define V_008DFC_SQ_SRC_38_INT 0xA6
1686 #define V_008DFC_SQ_SRC_39_INT 0xA7
1687 #define V_008DFC_SQ_SRC_40_INT 0xA8
1688 #define V_008DFC_SQ_SRC_41_INT 0xA9
1689 #define V_008DFC_SQ_SRC_42_INT 0xAA
1690 #define V_008DFC_SQ_SRC_43_INT 0xAB
1691 #define V_008DFC_SQ_SRC_44_INT 0xAC
1692 #define V_008DFC_SQ_SRC_45_INT 0xAD
1693 #define V_008DFC_SQ_SRC_46_INT 0xAE
1694 #define V_008DFC_SQ_SRC_47_INT 0xAF
1695 #define V_008DFC_SQ_SRC_48_INT 0xB0
1696 #define V_008DFC_SQ_SRC_49_INT 0xB1
1697 #define V_008DFC_SQ_SRC_50_INT 0xB2
1698 #define V_008DFC_SQ_SRC_51_INT 0xB3
1699 #define V_008DFC_SQ_SRC_52_INT 0xB4
1700 #define V_008DFC_SQ_SRC_53_INT 0xB5
1701 #define V_008DFC_SQ_SRC_54_INT 0xB6
1702 #define V_008DFC_SQ_SRC_55_INT 0xB7
1703 #define V_008DFC_SQ_SRC_56_INT 0xB8
1704 #define V_008DFC_SQ_SRC_57_INT 0xB9
1705 #define V_008DFC_SQ_SRC_58_INT 0xBA
1706 #define V_008DFC_SQ_SRC_59_INT 0xBB
1707 #define V_008DFC_SQ_SRC_60_INT 0xBC
1708 #define V_008DFC_SQ_SRC_61_INT 0xBD
1709 #define V_008DFC_SQ_SRC_62_INT 0xBE
1710 #define V_008DFC_SQ_SRC_63_INT 0xBF
1711 #define V_008DFC_SQ_SRC_64_INT 0xC0
1712 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
1713 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
1714 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
1715 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
1716 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
1717 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
1718 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
1719 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
1720 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
1721 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
1722 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
1723 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
1724 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
1725 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
1726 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
1727 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
1728 #define V_008DFC_SQ_SRC_0_5 0xF0
1729 #define V_008DFC_SQ_SRC_M_0_5 0xF1
1730 #define V_008DFC_SQ_SRC_1 0xF2
1731 #define V_008DFC_SQ_SRC_M_1 0xF3
1732 #define V_008DFC_SQ_SRC_2 0xF4
1733 #define V_008DFC_SQ_SRC_M_2 0xF5
1734 #define V_008DFC_SQ_SRC_4 0xF6
1735 #define V_008DFC_SQ_SRC_M_4 0xF7
1736 #define V_008DFC_SQ_SRC_VCCZ 0xFB
1737 #define V_008DFC_SQ_SRC_EXECZ 0xFC
1738 #define V_008DFC_SQ_SRC_SCC 0xFD
1739 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
1740 #define S_008DFC_OP(x) (((x) & 0x7F) << 16)
1741 #define G_008DFC_OP(x) (((x) >> 16) & 0x7F)
1742 #define C_008DFC_OP 0xFF80FFFF
1743 #define V_008DFC_SQ_S_CMP_EQ_I32 0x00
1744 #define V_008DFC_SQ_S_CMP_LG_I32 0x01
1745 #define V_008DFC_SQ_S_CMP_GT_I32 0x02
1746 #define V_008DFC_SQ_S_CMP_GE_I32 0x03
1747 #define V_008DFC_SQ_S_CMP_LT_I32 0x04
1748 #define V_008DFC_SQ_S_CMP_LE_I32 0x05
1749 #define V_008DFC_SQ_S_CMP_EQ_U32 0x06
1750 #define V_008DFC_SQ_S_CMP_LG_U32 0x07
1751 #define V_008DFC_SQ_S_CMP_GT_U32 0x08
1752 #define V_008DFC_SQ_S_CMP_GE_U32 0x09
1753 #define V_008DFC_SQ_S_CMP_LT_U32 0x0A
1754 #define V_008DFC_SQ_S_CMP_LE_U32 0x0B
1755 #define V_008DFC_SQ_S_BITCMP0_B32 0x0C
1756 #define V_008DFC_SQ_S_BITCMP1_B32 0x0D
1757 #define V_008DFC_SQ_S_BITCMP0_B64 0x0E
1758 #define V_008DFC_SQ_S_BITCMP1_B64 0x0F
1759 #define V_008DFC_SQ_S_SETVSKIP 0x10
1760 #define S_008DFC_ENCODING(x) (((x) & 0x1FF) << 23)
1761 #define G_008DFC_ENCODING(x) (((x) >> 23) & 0x1FF)
1762 #define C_008DFC_ENCODING 0x007FFFFF
1763 #define V_008DFC_SQ_ENC_SOPC_FIELD 0x17E
1764 #endif
1765 #define R_008DFC_SQ_EXP_0 0x008DFC
1766 #define S_008DFC_EN(x) (((x) & 0x0F) << 0)
1767 #define G_008DFC_EN(x) (((x) >> 0) & 0x0F)
1768 #define C_008DFC_EN 0xFFFFFFF0
1769 #define S_008DFC_TGT(x) (((x) & 0x3F) << 4)
1770 #define G_008DFC_TGT(x) (((x) >> 4) & 0x3F)
1771 #define C_008DFC_TGT 0xFFFFFC0F
1772 #define V_008DFC_SQ_EXP_MRT 0x00
1773 #define V_008DFC_SQ_EXP_MRTZ 0x08
1774 #define V_008DFC_SQ_EXP_NULL 0x09
1775 #define V_008DFC_SQ_EXP_POS 0x0C
1776 #define V_008DFC_SQ_EXP_PARAM 0x20
1777 #define S_008DFC_COMPR(x) (((x) & 0x1) << 10)
1778 #define G_008DFC_COMPR(x) (((x) >> 10) & 0x1)
1779 #define C_008DFC_COMPR 0xFFFFFBFF
1780 #define S_008DFC_DONE(x) (((x) & 0x1) << 11)
1781 #define G_008DFC_DONE(x) (((x) >> 11) & 0x1)
1782 #define C_008DFC_DONE 0xFFFFF7FF
1783 #define S_008DFC_VM(x) (((x) & 0x1) << 12)
1784 #define G_008DFC_VM(x) (((x) >> 12) & 0x1)
1785 #define C_008DFC_VM 0xFFFFEFFF
1786 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
1787 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
1788 #define C_008DFC_ENCODING 0x03FFFFFF
1789 #define V_008DFC_SQ_ENC_EXP_FIELD 0x3E
1790 #if 0
1791 #define R_008DFC_SQ_MIMG_0 0x008DFC
1792 #define S_008DFC_DMASK(x) (((x) & 0x0F) << 8)
1793 #define G_008DFC_DMASK(x) (((x) >> 8) & 0x0F)
1794 #define C_008DFC_DMASK 0xFFFFF0FF
1795 #define S_008DFC_UNORM(x) (((x) & 0x1) << 12)
1796 #define G_008DFC_UNORM(x) (((x) >> 12) & 0x1)
1797 #define C_008DFC_UNORM 0xFFFFEFFF
1798 #define S_008DFC_GLC(x) (((x) & 0x1) << 13)
1799 #define G_008DFC_GLC(x) (((x) >> 13) & 0x1)
1800 #define C_008DFC_GLC 0xFFFFDFFF
1801 #define S_008DFC_DA(x) (((x) & 0x1) << 14)
1802 #define G_008DFC_DA(x) (((x) >> 14) & 0x1)
1803 #define C_008DFC_DA 0xFFFFBFFF
1804 #define S_008DFC_R128(x) (((x) & 0x1) << 15)
1805 #define G_008DFC_R128(x) (((x) >> 15) & 0x1)
1806 #define C_008DFC_R128 0xFFFF7FFF
1807 #define S_008DFC_TFE(x) (((x) & 0x1) << 16)
1808 #define G_008DFC_TFE(x) (((x) >> 16) & 0x1)
1809 #define C_008DFC_TFE 0xFFFEFFFF
1810 #define S_008DFC_LWE(x) (((x) & 0x1) << 17)
1811 #define G_008DFC_LWE(x) (((x) >> 17) & 0x1)
1812 #define C_008DFC_LWE 0xFFFDFFFF
1813 #define S_008DFC_OP(x) (((x) & 0x7F) << 18)
1814 #define G_008DFC_OP(x) (((x) >> 18) & 0x7F)
1815 #define C_008DFC_OP 0xFE03FFFF
1816 #define V_008DFC_SQ_IMAGE_LOAD 0x00
1817 #define V_008DFC_SQ_IMAGE_LOAD_MIP 0x01
1818 #define V_008DFC_SQ_IMAGE_LOAD_PCK 0x02
1819 #define V_008DFC_SQ_IMAGE_LOAD_PCK_SGN 0x03
1820 #define V_008DFC_SQ_IMAGE_LOAD_MIP_PCK 0x04
1821 #define V_008DFC_SQ_IMAGE_LOAD_MIP_PCK_SGN 0x05
1822 #define V_008DFC_SQ_IMAGE_STORE 0x08
1823 #define V_008DFC_SQ_IMAGE_STORE_MIP 0x09
1824 #define V_008DFC_SQ_IMAGE_STORE_PCK 0x0A
1825 #define V_008DFC_SQ_IMAGE_STORE_MIP_PCK 0x0B
1826 #define V_008DFC_SQ_IMAGE_GET_RESINFO 0x0E
1827 #define V_008DFC_SQ_IMAGE_ATOMIC_SWAP 0x0F
1828 #define V_008DFC_SQ_IMAGE_ATOMIC_CMPSWAP 0x10
1829 #define V_008DFC_SQ_IMAGE_ATOMIC_ADD 0x11
1830 #define V_008DFC_SQ_IMAGE_ATOMIC_SUB 0x12
1831 #define V_008DFC_SQ_IMAGE_ATOMIC_RSUB 0x13 /* not on CIK */
1832 #define V_008DFC_SQ_IMAGE_ATOMIC_SMIN 0x14
1833 #define V_008DFC_SQ_IMAGE_ATOMIC_UMIN 0x15
1834 #define V_008DFC_SQ_IMAGE_ATOMIC_SMAX 0x16
1835 #define V_008DFC_SQ_IMAGE_ATOMIC_UMAX 0x17
1836 #define V_008DFC_SQ_IMAGE_ATOMIC_AND 0x18
1837 #define V_008DFC_SQ_IMAGE_ATOMIC_OR 0x19
1838 #define V_008DFC_SQ_IMAGE_ATOMIC_XOR 0x1A
1839 #define V_008DFC_SQ_IMAGE_ATOMIC_INC 0x1B
1840 #define V_008DFC_SQ_IMAGE_ATOMIC_DEC 0x1C
1841 #define V_008DFC_SQ_IMAGE_ATOMIC_FCMPSWAP 0x1D
1842 #define V_008DFC_SQ_IMAGE_ATOMIC_FMIN 0x1E
1843 #define V_008DFC_SQ_IMAGE_ATOMIC_FMAX 0x1F
1844 #define V_008DFC_SQ_IMAGE_SAMPLE 0x20
1845 #define V_008DFC_SQ_IMAGE_SAMPLE_CL 0x21
1846 #define V_008DFC_SQ_IMAGE_SAMPLE_D 0x22
1847 #define V_008DFC_SQ_IMAGE_SAMPLE_D_CL 0x23
1848 #define V_008DFC_SQ_IMAGE_SAMPLE_L 0x24
1849 #define V_008DFC_SQ_IMAGE_SAMPLE_B 0x25
1850 #define V_008DFC_SQ_IMAGE_SAMPLE_B_CL 0x26
1851 #define V_008DFC_SQ_IMAGE_SAMPLE_LZ 0x27
1852 #define V_008DFC_SQ_IMAGE_SAMPLE_C 0x28
1853 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CL 0x29
1854 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D 0x2A
1855 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D_CL 0x2B
1856 #define V_008DFC_SQ_IMAGE_SAMPLE_C_L 0x2C
1857 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B 0x2D
1858 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B_CL 0x2E
1859 #define V_008DFC_SQ_IMAGE_SAMPLE_C_LZ 0x2F
1860 #define V_008DFC_SQ_IMAGE_SAMPLE_O 0x30
1861 #define V_008DFC_SQ_IMAGE_SAMPLE_CL_O 0x31
1862 #define V_008DFC_SQ_IMAGE_SAMPLE_D_O 0x32
1863 #define V_008DFC_SQ_IMAGE_SAMPLE_D_CL_O 0x33
1864 #define V_008DFC_SQ_IMAGE_SAMPLE_L_O 0x34
1865 #define V_008DFC_SQ_IMAGE_SAMPLE_B_O 0x35
1866 #define V_008DFC_SQ_IMAGE_SAMPLE_B_CL_O 0x36
1867 #define V_008DFC_SQ_IMAGE_SAMPLE_LZ_O 0x37
1868 #define V_008DFC_SQ_IMAGE_SAMPLE_C_O 0x38
1869 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CL_O 0x39
1870 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D_O 0x3A
1871 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D_CL_O 0x3B
1872 #define V_008DFC_SQ_IMAGE_SAMPLE_C_L_O 0x3C
1873 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B_O 0x3D
1874 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B_CL_O 0x3E
1875 #define V_008DFC_SQ_IMAGE_SAMPLE_C_LZ_O 0x3F
1876 #define V_008DFC_SQ_IMAGE_GATHER4 0x40
1877 #define V_008DFC_SQ_IMAGE_GATHER4_CL 0x41
1878 #define V_008DFC_SQ_IMAGE_GATHER4_L 0x44
1879 #define V_008DFC_SQ_IMAGE_GATHER4_B 0x45
1880 #define V_008DFC_SQ_IMAGE_GATHER4_B_CL 0x46
1881 #define V_008DFC_SQ_IMAGE_GATHER4_LZ 0x47
1882 #define V_008DFC_SQ_IMAGE_GATHER4_C 0x48
1883 #define V_008DFC_SQ_IMAGE_GATHER4_C_CL 0x49
1884 #define V_008DFC_SQ_IMAGE_GATHER4_C_L 0x4C
1885 #define V_008DFC_SQ_IMAGE_GATHER4_C_B 0x4D
1886 #define V_008DFC_SQ_IMAGE_GATHER4_C_B_CL 0x4E
1887 #define V_008DFC_SQ_IMAGE_GATHER4_C_LZ 0x4F
1888 #define V_008DFC_SQ_IMAGE_GATHER4_O 0x50
1889 #define V_008DFC_SQ_IMAGE_GATHER4_CL_O 0x51
1890 #define V_008DFC_SQ_IMAGE_GATHER4_L_O 0x54
1891 #define V_008DFC_SQ_IMAGE_GATHER4_B_O 0x55
1892 #define V_008DFC_SQ_IMAGE_GATHER4_B_CL_O 0x56
1893 #define V_008DFC_SQ_IMAGE_GATHER4_LZ_O 0x57
1894 #define V_008DFC_SQ_IMAGE_GATHER4_C_O 0x58
1895 #define V_008DFC_SQ_IMAGE_GATHER4_C_CL_O 0x59
1896 #define V_008DFC_SQ_IMAGE_GATHER4_C_L_O 0x5C
1897 #define V_008DFC_SQ_IMAGE_GATHER4_C_B_O 0x5D
1898 #define V_008DFC_SQ_IMAGE_GATHER4_C_B_CL_O 0x5E
1899 #define V_008DFC_SQ_IMAGE_GATHER4_C_LZ_O 0x5F
1900 #define V_008DFC_SQ_IMAGE_GET_LOD 0x60
1901 #define V_008DFC_SQ_IMAGE_SAMPLE_CD 0x68
1902 #define V_008DFC_SQ_IMAGE_SAMPLE_CD_CL 0x69
1903 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD 0x6A
1904 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD_CL 0x6B
1905 #define V_008DFC_SQ_IMAGE_SAMPLE_CD_O 0x6C
1906 #define V_008DFC_SQ_IMAGE_SAMPLE_CD_CL_O 0x6D
1907 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD_O 0x6E
1908 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD_CL_O 0x6F
1909 #define S_008DFC_SLC(x) (((x) & 0x1) << 25)
1910 #define G_008DFC_SLC(x) (((x) >> 25) & 0x1)
1911 #define C_008DFC_SLC 0xFDFFFFFF
1912 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
1913 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
1914 #define C_008DFC_ENCODING 0x03FFFFFF
1915 #define V_008DFC_SQ_ENC_MIMG_FIELD 0x3C
1916 #define R_008DFC_SQ_SOPP 0x008DFC
1917 #define S_008DFC_SIMM16(x) (((x) & 0xFFFF) << 0)
1918 #define G_008DFC_SIMM16(x) (((x) >> 0) & 0xFFFF)
1919 #define C_008DFC_SIMM16 0xFFFF0000
1920 #define S_008DFC_OP(x) (((x) & 0x7F) << 16)
1921 #define G_008DFC_OP(x) (((x) >> 16) & 0x7F)
1922 #define C_008DFC_OP 0xFF80FFFF
1923 #define V_008DFC_SQ_S_NOP 0x00
1924 #define V_008DFC_SQ_S_ENDPGM 0x01
1925 #define V_008DFC_SQ_S_BRANCH 0x02
1926 #define V_008DFC_SQ_S_CBRANCH_SCC0 0x04
1927 #define V_008DFC_SQ_S_CBRANCH_SCC1 0x05
1928 #define V_008DFC_SQ_S_CBRANCH_VCCZ 0x06
1929 #define V_008DFC_SQ_S_CBRANCH_VCCNZ 0x07
1930 #define V_008DFC_SQ_S_CBRANCH_EXECZ 0x08
1931 #define V_008DFC_SQ_S_CBRANCH_EXECNZ 0x09
1932 #define V_008DFC_SQ_S_BARRIER 0x0A
1933 /* CIK */
1934 #define V_008DFC_SQ_S_SETKILL 0x0B
1935 /* */
1936 #define V_008DFC_SQ_S_WAITCNT 0x0C
1937 #define V_008DFC_SQ_S_SETHALT 0x0D
1938 #define V_008DFC_SQ_S_SLEEP 0x0E
1939 #define V_008DFC_SQ_S_SETPRIO 0x0F
1940 #define V_008DFC_SQ_S_SENDMSG 0x10
1941 #define V_008DFC_SQ_S_SENDMSGHALT 0x11
1942 #define V_008DFC_SQ_S_TRAP 0x12
1943 #define V_008DFC_SQ_S_ICACHE_INV 0x13
1944 #define V_008DFC_SQ_S_INCPERFLEVEL 0x14
1945 #define V_008DFC_SQ_S_DECPERFLEVEL 0x15
1946 #define V_008DFC_SQ_S_TTRACEDATA 0x16
1947 /* CIK */
1948 #define V_008DFC_SQ_S_CBRANCH_CDBGSYS 0x17
1949 #define V_008DFC_SQ_S_CBRANCH_CDBGUSER 0x18
1950 #define V_008DFC_SQ_S_CBRANCH_CDBGSYS_OR_USER 0x19
1951 #define V_008DFC_SQ_S_CBRANCH_CDBGSYS_AND_USER 0x1A
1952 /* */
1953 #define S_008DFC_ENCODING(x) (((x) & 0x1FF) << 23)
1954 #define G_008DFC_ENCODING(x) (((x) >> 23) & 0x1FF)
1955 #define C_008DFC_ENCODING 0x007FFFFF
1956 #define V_008DFC_SQ_ENC_SOPP_FIELD 0x17F
1957 #define R_008DFC_SQ_VINTRP 0x008DFC
1958 #define S_008DFC_VSRC(x) (((x) & 0xFF) << 0)
1959 #define G_008DFC_VSRC(x) (((x) >> 0) & 0xFF)
1960 #define C_008DFC_VSRC 0xFFFFFF00
1961 #define V_008DFC_SQ_VGPR 0x00
1962 #define S_008DFC_ATTRCHAN(x) (((x) & 0x03) << 8)
1963 #define G_008DFC_ATTRCHAN(x) (((x) >> 8) & 0x03)
1964 #define C_008DFC_ATTRCHAN 0xFFFFFCFF
1965 #define V_008DFC_SQ_CHAN_X 0x00
1966 #define V_008DFC_SQ_CHAN_Y 0x01
1967 #define V_008DFC_SQ_CHAN_Z 0x02
1968 #define V_008DFC_SQ_CHAN_W 0x03
1969 #define S_008DFC_ATTR(x) (((x) & 0x3F) << 10)
1970 #define G_008DFC_ATTR(x) (((x) >> 10) & 0x3F)
1971 #define C_008DFC_ATTR 0xFFFF03FF
1972 #define V_008DFC_SQ_ATTR 0x00
1973 #define S_008DFC_OP(x) (((x) & 0x03) << 16)
1974 #define G_008DFC_OP(x) (((x) >> 16) & 0x03)
1975 #define C_008DFC_OP 0xFFFCFFFF
1976 #define V_008DFC_SQ_V_INTERP_P1_F32 0x00
1977 #define V_008DFC_SQ_V_INTERP_P2_F32 0x01
1978 #define V_008DFC_SQ_V_INTERP_MOV_F32 0x02
1979 #define S_008DFC_VDST(x) (((x) & 0xFF) << 18)
1980 #define G_008DFC_VDST(x) (((x) >> 18) & 0xFF)
1981 #define C_008DFC_VDST 0xFC03FFFF
1982 #define V_008DFC_SQ_VGPR 0x00
1983 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
1984 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
1985 #define C_008DFC_ENCODING 0x03FFFFFF
1986 #define V_008DFC_SQ_ENC_VINTRP_FIELD 0x32
1987 #define R_008DFC_SQ_MTBUF_0 0x008DFC
1988 #define S_008DFC_OFFSET(x) (((x) & 0xFFF) << 0)
1989 #define G_008DFC_OFFSET(x) (((x) >> 0) & 0xFFF)
1990 #define C_008DFC_OFFSET 0xFFFFF000
1991 #define S_008DFC_OFFEN(x) (((x) & 0x1) << 12)
1992 #define G_008DFC_OFFEN(x) (((x) >> 12) & 0x1)
1993 #define C_008DFC_OFFEN 0xFFFFEFFF
1994 #define S_008DFC_IDXEN(x) (((x) & 0x1) << 13)
1995 #define G_008DFC_IDXEN(x) (((x) >> 13) & 0x1)
1996 #define C_008DFC_IDXEN 0xFFFFDFFF
1997 #define S_008DFC_GLC(x) (((x) & 0x1) << 14)
1998 #define G_008DFC_GLC(x) (((x) >> 14) & 0x1)
1999 #define C_008DFC_GLC 0xFFFFBFFF
2000 #define S_008DFC_ADDR64(x) (((x) & 0x1) << 15)
2001 #define G_008DFC_ADDR64(x) (((x) >> 15) & 0x1)
2002 #define C_008DFC_ADDR64 0xFFFF7FFF
2003 #define S_008DFC_OP(x) (((x) & 0x07) << 16)
2004 #define G_008DFC_OP(x) (((x) >> 16) & 0x07)
2005 #define C_008DFC_OP 0xFFF8FFFF
2006 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_X 0x00
2007 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_XY 0x01
2008 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_XYZ 0x02
2009 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_XYZW 0x03
2010 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_X 0x04
2011 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_XY 0x05
2012 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_XYZ 0x06
2013 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_XYZW 0x07
2014 #define S_008DFC_DFMT(x) (((x) & 0x0F) << 19)
2015 #define G_008DFC_DFMT(x) (((x) >> 19) & 0x0F)
2016 #define C_008DFC_DFMT 0xFF87FFFF
2017 #define S_008DFC_NFMT(x) (((x) & 0x07) << 23)
2018 #define G_008DFC_NFMT(x) (((x) >> 23) & 0x07)
2019 #define C_008DFC_NFMT 0xFC7FFFFF
2020 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
2021 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
2022 #define C_008DFC_ENCODING 0x03FFFFFF
2023 #define V_008DFC_SQ_ENC_MTBUF_FIELD 0x3A
2024 #define R_008DFC_SQ_SMRD 0x008DFC
2025 #define S_008DFC_OFFSET(x) (((x) & 0xFF) << 0)
2026 #define G_008DFC_OFFSET(x) (((x) >> 0) & 0xFF)
2027 #define C_008DFC_OFFSET 0xFFFFFF00
2028 #define V_008DFC_SQ_SGPR 0x00
2029 /* CIK */
2030 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2031 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2032 /* */
2033 #define V_008DFC_SQ_VCC_LO 0x6A
2034 #define V_008DFC_SQ_VCC_HI 0x6B
2035 #define V_008DFC_SQ_TBA_LO 0x6C
2036 #define V_008DFC_SQ_TBA_HI 0x6D
2037 #define V_008DFC_SQ_TMA_LO 0x6E
2038 #define V_008DFC_SQ_TMA_HI 0x6F
2039 #define V_008DFC_SQ_TTMP0 0x70
2040 #define V_008DFC_SQ_TTMP1 0x71
2041 #define V_008DFC_SQ_TTMP2 0x72
2042 #define V_008DFC_SQ_TTMP3 0x73
2043 #define V_008DFC_SQ_TTMP4 0x74
2044 #define V_008DFC_SQ_TTMP5 0x75
2045 #define V_008DFC_SQ_TTMP6 0x76
2046 #define V_008DFC_SQ_TTMP7 0x77
2047 #define V_008DFC_SQ_TTMP8 0x78
2048 #define V_008DFC_SQ_TTMP9 0x79
2049 #define V_008DFC_SQ_TTMP10 0x7A
2050 #define V_008DFC_SQ_TTMP11 0x7B
2051 /* CIK */
2052 #define V_008DFC_SQ_SRC_LITERAL 0xFF
2053 /* */
2054 #define S_008DFC_IMM(x) (((x) & 0x1) << 8)
2055 #define G_008DFC_IMM(x) (((x) >> 8) & 0x1)
2056 #define C_008DFC_IMM 0xFFFFFEFF
2057 #define S_008DFC_SBASE(x) (((x) & 0x3F) << 9)
2058 #define G_008DFC_SBASE(x) (((x) >> 9) & 0x3F)
2059 #define C_008DFC_SBASE 0xFFFF81FF
2060 #define S_008DFC_SDST(x) (((x) & 0x7F) << 15)
2061 #define G_008DFC_SDST(x) (((x) >> 15) & 0x7F)
2062 #define C_008DFC_SDST 0xFFC07FFF
2063 #define V_008DFC_SQ_SGPR 0x00
2064 /* CIK */
2065 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2066 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2067 /* */
2068 #define V_008DFC_SQ_VCC_LO 0x6A
2069 #define V_008DFC_SQ_VCC_HI 0x6B
2070 #define V_008DFC_SQ_TBA_LO 0x6C
2071 #define V_008DFC_SQ_TBA_HI 0x6D
2072 #define V_008DFC_SQ_TMA_LO 0x6E
2073 #define V_008DFC_SQ_TMA_HI 0x6F
2074 #define V_008DFC_SQ_TTMP0 0x70
2075 #define V_008DFC_SQ_TTMP1 0x71
2076 #define V_008DFC_SQ_TTMP2 0x72
2077 #define V_008DFC_SQ_TTMP3 0x73
2078 #define V_008DFC_SQ_TTMP4 0x74
2079 #define V_008DFC_SQ_TTMP5 0x75
2080 #define V_008DFC_SQ_TTMP6 0x76
2081 #define V_008DFC_SQ_TTMP7 0x77
2082 #define V_008DFC_SQ_TTMP8 0x78
2083 #define V_008DFC_SQ_TTMP9 0x79
2084 #define V_008DFC_SQ_TTMP10 0x7A
2085 #define V_008DFC_SQ_TTMP11 0x7B
2086 #define V_008DFC_SQ_M0 0x7C
2087 #define V_008DFC_SQ_EXEC_LO 0x7E
2088 #define V_008DFC_SQ_EXEC_HI 0x7F
2089 #define S_008DFC_OP(x) (((x) & 0x1F) << 22)
2090 #define G_008DFC_OP(x) (((x) >> 22) & 0x1F)
2091 #define C_008DFC_OP 0xF83FFFFF
2092 #define V_008DFC_SQ_S_LOAD_DWORD 0x00
2093 #define V_008DFC_SQ_S_LOAD_DWORDX2 0x01
2094 #define V_008DFC_SQ_S_LOAD_DWORDX4 0x02
2095 #define V_008DFC_SQ_S_LOAD_DWORDX8 0x03
2096 #define V_008DFC_SQ_S_LOAD_DWORDX16 0x04
2097 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORD 0x08
2098 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX2 0x09
2099 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX4 0x0A
2100 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX8 0x0B
2101 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX16 0x0C
2102 /* CIK */
2103 #define V_008DFC_SQ_S_DCACHE_INV_VOL 0x1D
2104 /* */
2105 #define V_008DFC_SQ_S_MEMTIME 0x1E
2106 #define V_008DFC_SQ_S_DCACHE_INV 0x1F
2107 #define S_008DFC_ENCODING(x) (((x) & 0x1F) << 27)
2108 #define G_008DFC_ENCODING(x) (((x) >> 27) & 0x1F)
2109 #define C_008DFC_ENCODING 0x07FFFFFF
2110 #define V_008DFC_SQ_ENC_SMRD_FIELD 0x18
2111 /* CIK */
2112 #define R_008DFC_SQ_FLAT_0 0x008DFC
2113 #define S_008DFC_GLC(x) (((x) & 0x1) << 16)
2114 #define G_008DFC_GLC(x) (((x) >> 16) & 0x1)
2115 #define C_008DFC_GLC 0xFFFEFFFF
2116 #define S_008DFC_SLC(x) (((x) & 0x1) << 17)
2117 #define G_008DFC_SLC(x) (((x) >> 17) & 0x1)
2118 #define C_008DFC_SLC 0xFFFDFFFF
2119 #define S_008DFC_OP(x) (((x) & 0x7F) << 18)
2120 #define G_008DFC_OP(x) (((x) >> 18) & 0x7F)
2121 #define C_008DFC_OP 0xFE03FFFF
2122 #define V_008DFC_SQ_FLAT_LOAD_UBYTE 0x08
2123 #define V_008DFC_SQ_FLAT_LOAD_SBYTE 0x09
2124 #define V_008DFC_SQ_FLAT_LOAD_USHORT 0x0A
2125 #define V_008DFC_SQ_FLAT_LOAD_SSHORT 0x0B
2126 #define V_008DFC_SQ_FLAT_LOAD_DWORD 0x0C
2127 #define V_008DFC_SQ_FLAT_LOAD_DWORDX2 0x0D
2128 #define V_008DFC_SQ_FLAT_LOAD_DWORDX4 0x0E
2129 #define V_008DFC_SQ_FLAT_LOAD_DWORDX3 0x0F
2130 #define V_008DFC_SQ_FLAT_STORE_BYTE 0x18
2131 #define V_008DFC_SQ_FLAT_STORE_SHORT 0x1A
2132 #define V_008DFC_SQ_FLAT_STORE_DWORD 0x1C
2133 #define V_008DFC_SQ_FLAT_STORE_DWORDX2 0x1D
2134 #define V_008DFC_SQ_FLAT_STORE_DWORDX4 0x1E
2135 #define V_008DFC_SQ_FLAT_STORE_DWORDX3 0x1F
2136 #define V_008DFC_SQ_FLAT_ATOMIC_SWAP 0x30
2137 #define V_008DFC_SQ_FLAT_ATOMIC_CMPSWAP 0x31
2138 #define V_008DFC_SQ_FLAT_ATOMIC_ADD 0x32
2139 #define V_008DFC_SQ_FLAT_ATOMIC_SUB 0x33
2140 #define V_008DFC_SQ_FLAT_ATOMIC_SMIN 0x35
2141 #define V_008DFC_SQ_FLAT_ATOMIC_UMIN 0x36
2142 #define V_008DFC_SQ_FLAT_ATOMIC_SMAX 0x37
2143 #define V_008DFC_SQ_FLAT_ATOMIC_UMAX 0x38
2144 #define V_008DFC_SQ_FLAT_ATOMIC_AND 0x39
2145 #define V_008DFC_SQ_FLAT_ATOMIC_OR 0x3A
2146 #define V_008DFC_SQ_FLAT_ATOMIC_XOR 0x3B
2147 #define V_008DFC_SQ_FLAT_ATOMIC_INC 0x3C
2148 #define V_008DFC_SQ_FLAT_ATOMIC_DEC 0x3D
2149 #define V_008DFC_SQ_FLAT_ATOMIC_FCMPSWAP 0x3E
2150 #define V_008DFC_SQ_FLAT_ATOMIC_FMIN 0x3F
2151 #define V_008DFC_SQ_FLAT_ATOMIC_FMAX 0x40
2152 #define V_008DFC_SQ_FLAT_ATOMIC_SWAP_X2 0x50
2153 #define V_008DFC_SQ_FLAT_ATOMIC_CMPSWAP_X2 0x51
2154 #define V_008DFC_SQ_FLAT_ATOMIC_ADD_X2 0x52
2155 #define V_008DFC_SQ_FLAT_ATOMIC_SUB_X2 0x53
2156 #define V_008DFC_SQ_FLAT_ATOMIC_SMIN_X2 0x55
2157 #define V_008DFC_SQ_FLAT_ATOMIC_UMIN_X2 0x56
2158 #define V_008DFC_SQ_FLAT_ATOMIC_SMAX_X2 0x57
2159 #define V_008DFC_SQ_FLAT_ATOMIC_UMAX_X2 0x58
2160 #define V_008DFC_SQ_FLAT_ATOMIC_AND_X2 0x59
2161 #define V_008DFC_SQ_FLAT_ATOMIC_OR_X2 0x5A
2162 #define V_008DFC_SQ_FLAT_ATOMIC_XOR_X2 0x5B
2163 #define V_008DFC_SQ_FLAT_ATOMIC_INC_X2 0x5C
2164 #define V_008DFC_SQ_FLAT_ATOMIC_DEC_X2 0x5D
2165 #define V_008DFC_SQ_FLAT_ATOMIC_FCMPSWAP_X2 0x5E
2166 #define V_008DFC_SQ_FLAT_ATOMIC_FMIN_X2 0x5F
2167 #define V_008DFC_SQ_FLAT_ATOMIC_FMAX_X2 0x60
2168 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
2169 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
2170 #define C_008DFC_ENCODING 0x03FFFFFF
2171 #define V_008DFC_SQ_ENC_FLAT_FIELD 0x37
2172 /* */
2173 #define R_008DFC_SQ_EXP_1 0x008DFC
2174 #define S_008DFC_VSRC0(x) (((x) & 0xFF) << 0)
2175 #define G_008DFC_VSRC0(x) (((x) >> 0) & 0xFF)
2176 #define C_008DFC_VSRC0 0xFFFFFF00
2177 #define V_008DFC_SQ_VGPR 0x00
2178 #define S_008DFC_VSRC1(x) (((x) & 0xFF) << 8)
2179 #define G_008DFC_VSRC1(x) (((x) >> 8) & 0xFF)
2180 #define C_008DFC_VSRC1 0xFFFF00FF
2181 #define V_008DFC_SQ_VGPR 0x00
2182 #define S_008DFC_VSRC2(x) (((x) & 0xFF) << 16)
2183 #define G_008DFC_VSRC2(x) (((x) >> 16) & 0xFF)
2184 #define C_008DFC_VSRC2 0xFF00FFFF
2185 #define V_008DFC_SQ_VGPR 0x00
2186 #define S_008DFC_VSRC3(x) (((x) & 0xFF) << 24)
2187 #define G_008DFC_VSRC3(x) (((x) >> 24) & 0xFF)
2188 #define C_008DFC_VSRC3 0x00FFFFFF
2189 #define V_008DFC_SQ_VGPR 0x00
2190 #define R_008DFC_SQ_DS_1 0x008DFC
2191 #define S_008DFC_ADDR(x) (((x) & 0xFF) << 0)
2192 #define G_008DFC_ADDR(x) (((x) >> 0) & 0xFF)
2193 #define C_008DFC_ADDR 0xFFFFFF00
2194 #define V_008DFC_SQ_VGPR 0x00
2195 #define S_008DFC_DATA0(x) (((x) & 0xFF) << 8)
2196 #define G_008DFC_DATA0(x) (((x) >> 8) & 0xFF)
2197 #define C_008DFC_DATA0 0xFFFF00FF
2198 #define V_008DFC_SQ_VGPR 0x00
2199 #define S_008DFC_DATA1(x) (((x) & 0xFF) << 16)
2200 #define G_008DFC_DATA1(x) (((x) >> 16) & 0xFF)
2201 #define C_008DFC_DATA1 0xFF00FFFF
2202 #define V_008DFC_SQ_VGPR 0x00
2203 #define S_008DFC_VDST(x) (((x) & 0xFF) << 24)
2204 #define G_008DFC_VDST(x) (((x) >> 24) & 0xFF)
2205 #define C_008DFC_VDST 0x00FFFFFF
2206 #define V_008DFC_SQ_VGPR 0x00
2207 #define R_008DFC_SQ_VOPC 0x008DFC
2208 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
2209 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
2210 #define C_008DFC_SRC0 0xFFFFFE00
2211 #define V_008DFC_SQ_SGPR 0x00
2212 #define V_008DFC_SQ_VCC_LO 0x6A
2213 #define V_008DFC_SQ_VCC_HI 0x6B
2214 #define V_008DFC_SQ_TBA_LO 0x6C
2215 #define V_008DFC_SQ_TBA_HI 0x6D
2216 #define V_008DFC_SQ_TMA_LO 0x6E
2217 #define V_008DFC_SQ_TMA_HI 0x6F
2218 #define V_008DFC_SQ_TTMP0 0x70
2219 #define V_008DFC_SQ_TTMP1 0x71
2220 #define V_008DFC_SQ_TTMP2 0x72
2221 #define V_008DFC_SQ_TTMP3 0x73
2222 #define V_008DFC_SQ_TTMP4 0x74
2223 #define V_008DFC_SQ_TTMP5 0x75
2224 #define V_008DFC_SQ_TTMP6 0x76
2225 #define V_008DFC_SQ_TTMP7 0x77
2226 #define V_008DFC_SQ_TTMP8 0x78
2227 #define V_008DFC_SQ_TTMP9 0x79
2228 #define V_008DFC_SQ_TTMP10 0x7A
2229 #define V_008DFC_SQ_TTMP11 0x7B
2230 #define V_008DFC_SQ_M0 0x7C
2231 #define V_008DFC_SQ_EXEC_LO 0x7E
2232 #define V_008DFC_SQ_EXEC_HI 0x7F
2233 #define V_008DFC_SQ_SRC_0 0x80
2234 #define V_008DFC_SQ_SRC_1_INT 0x81
2235 #define V_008DFC_SQ_SRC_2_INT 0x82
2236 #define V_008DFC_SQ_SRC_3_INT 0x83
2237 #define V_008DFC_SQ_SRC_4_INT 0x84
2238 #define V_008DFC_SQ_SRC_5_INT 0x85
2239 #define V_008DFC_SQ_SRC_6_INT 0x86
2240 #define V_008DFC_SQ_SRC_7_INT 0x87
2241 #define V_008DFC_SQ_SRC_8_INT 0x88
2242 #define V_008DFC_SQ_SRC_9_INT 0x89
2243 #define V_008DFC_SQ_SRC_10_INT 0x8A
2244 #define V_008DFC_SQ_SRC_11_INT 0x8B
2245 #define V_008DFC_SQ_SRC_12_INT 0x8C
2246 #define V_008DFC_SQ_SRC_13_INT 0x8D
2247 #define V_008DFC_SQ_SRC_14_INT 0x8E
2248 #define V_008DFC_SQ_SRC_15_INT 0x8F
2249 #define V_008DFC_SQ_SRC_16_INT 0x90
2250 #define V_008DFC_SQ_SRC_17_INT 0x91
2251 #define V_008DFC_SQ_SRC_18_INT 0x92
2252 #define V_008DFC_SQ_SRC_19_INT 0x93
2253 #define V_008DFC_SQ_SRC_20_INT 0x94
2254 #define V_008DFC_SQ_SRC_21_INT 0x95
2255 #define V_008DFC_SQ_SRC_22_INT 0x96
2256 #define V_008DFC_SQ_SRC_23_INT 0x97
2257 #define V_008DFC_SQ_SRC_24_INT 0x98
2258 #define V_008DFC_SQ_SRC_25_INT 0x99
2259 #define V_008DFC_SQ_SRC_26_INT 0x9A
2260 #define V_008DFC_SQ_SRC_27_INT 0x9B
2261 #define V_008DFC_SQ_SRC_28_INT 0x9C
2262 #define V_008DFC_SQ_SRC_29_INT 0x9D
2263 #define V_008DFC_SQ_SRC_30_INT 0x9E
2264 #define V_008DFC_SQ_SRC_31_INT 0x9F
2265 #define V_008DFC_SQ_SRC_32_INT 0xA0
2266 #define V_008DFC_SQ_SRC_33_INT 0xA1
2267 #define V_008DFC_SQ_SRC_34_INT 0xA2
2268 #define V_008DFC_SQ_SRC_35_INT 0xA3
2269 #define V_008DFC_SQ_SRC_36_INT 0xA4
2270 #define V_008DFC_SQ_SRC_37_INT 0xA5
2271 #define V_008DFC_SQ_SRC_38_INT 0xA6
2272 #define V_008DFC_SQ_SRC_39_INT 0xA7
2273 #define V_008DFC_SQ_SRC_40_INT 0xA8
2274 #define V_008DFC_SQ_SRC_41_INT 0xA9
2275 #define V_008DFC_SQ_SRC_42_INT 0xAA
2276 #define V_008DFC_SQ_SRC_43_INT 0xAB
2277 #define V_008DFC_SQ_SRC_44_INT 0xAC
2278 #define V_008DFC_SQ_SRC_45_INT 0xAD
2279 #define V_008DFC_SQ_SRC_46_INT 0xAE
2280 #define V_008DFC_SQ_SRC_47_INT 0xAF
2281 #define V_008DFC_SQ_SRC_48_INT 0xB0
2282 #define V_008DFC_SQ_SRC_49_INT 0xB1
2283 #define V_008DFC_SQ_SRC_50_INT 0xB2
2284 #define V_008DFC_SQ_SRC_51_INT 0xB3
2285 #define V_008DFC_SQ_SRC_52_INT 0xB4
2286 #define V_008DFC_SQ_SRC_53_INT 0xB5
2287 #define V_008DFC_SQ_SRC_54_INT 0xB6
2288 #define V_008DFC_SQ_SRC_55_INT 0xB7
2289 #define V_008DFC_SQ_SRC_56_INT 0xB8
2290 #define V_008DFC_SQ_SRC_57_INT 0xB9
2291 #define V_008DFC_SQ_SRC_58_INT 0xBA
2292 #define V_008DFC_SQ_SRC_59_INT 0xBB
2293 #define V_008DFC_SQ_SRC_60_INT 0xBC
2294 #define V_008DFC_SQ_SRC_61_INT 0xBD
2295 #define V_008DFC_SQ_SRC_62_INT 0xBE
2296 #define V_008DFC_SQ_SRC_63_INT 0xBF
2297 #define V_008DFC_SQ_SRC_64_INT 0xC0
2298 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2299 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2300 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2301 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2302 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2303 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2304 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2305 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2306 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2307 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2308 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2309 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2310 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2311 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2312 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2313 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2314 #define V_008DFC_SQ_SRC_0_5 0xF0
2315 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2316 #define V_008DFC_SQ_SRC_1 0xF2
2317 #define V_008DFC_SQ_SRC_M_1 0xF3
2318 #define V_008DFC_SQ_SRC_2 0xF4
2319 #define V_008DFC_SQ_SRC_M_2 0xF5
2320 #define V_008DFC_SQ_SRC_4 0xF6
2321 #define V_008DFC_SQ_SRC_M_4 0xF7
2322 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2323 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2324 #define V_008DFC_SQ_SRC_SCC 0xFD
2325 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2326 #define V_008DFC_SQ_SRC_VGPR 0x100
2327 #define S_008DFC_VSRC1(x) (((x) & 0xFF) << 9)
2328 #define G_008DFC_VSRC1(x) (((x) >> 9) & 0xFF)
2329 #define C_008DFC_VSRC1 0xFFFE01FF
2330 #define V_008DFC_SQ_VGPR 0x00
2331 #define S_008DFC_OP(x) (((x) & 0xFF) << 17)
2332 #define G_008DFC_OP(x) (((x) >> 17) & 0xFF)
2333 #define C_008DFC_OP 0xFE01FFFF
2334 #define V_008DFC_SQ_V_CMP_F_F32 0x00
2335 #define V_008DFC_SQ_V_CMP_LT_F32 0x01
2336 #define V_008DFC_SQ_V_CMP_EQ_F32 0x02
2337 #define V_008DFC_SQ_V_CMP_LE_F32 0x03
2338 #define V_008DFC_SQ_V_CMP_GT_F32 0x04
2339 #define V_008DFC_SQ_V_CMP_LG_F32 0x05
2340 #define V_008DFC_SQ_V_CMP_GE_F32 0x06
2341 #define V_008DFC_SQ_V_CMP_O_F32 0x07
2342 #define V_008DFC_SQ_V_CMP_U_F32 0x08
2343 #define V_008DFC_SQ_V_CMP_NGE_F32 0x09
2344 #define V_008DFC_SQ_V_CMP_NLG_F32 0x0A
2345 #define V_008DFC_SQ_V_CMP_NGT_F32 0x0B
2346 #define V_008DFC_SQ_V_CMP_NLE_F32 0x0C
2347 #define V_008DFC_SQ_V_CMP_NEQ_F32 0x0D
2348 #define V_008DFC_SQ_V_CMP_NLT_F32 0x0E
2349 #define V_008DFC_SQ_V_CMP_TRU_F32 0x0F
2350 #define V_008DFC_SQ_V_CMPX_F_F32 0x10
2351 #define V_008DFC_SQ_V_CMPX_LT_F32 0x11
2352 #define V_008DFC_SQ_V_CMPX_EQ_F32 0x12
2353 #define V_008DFC_SQ_V_CMPX_LE_F32 0x13
2354 #define V_008DFC_SQ_V_CMPX_GT_F32 0x14
2355 #define V_008DFC_SQ_V_CMPX_LG_F32 0x15
2356 #define V_008DFC_SQ_V_CMPX_GE_F32 0x16
2357 #define V_008DFC_SQ_V_CMPX_O_F32 0x17
2358 #define V_008DFC_SQ_V_CMPX_U_F32 0x18
2359 #define V_008DFC_SQ_V_CMPX_NGE_F32 0x19
2360 #define V_008DFC_SQ_V_CMPX_NLG_F32 0x1A
2361 #define V_008DFC_SQ_V_CMPX_NGT_F32 0x1B
2362 #define V_008DFC_SQ_V_CMPX_NLE_F32 0x1C
2363 #define V_008DFC_SQ_V_CMPX_NEQ_F32 0x1D
2364 #define V_008DFC_SQ_V_CMPX_NLT_F32 0x1E
2365 #define V_008DFC_SQ_V_CMPX_TRU_F32 0x1F
2366 #define V_008DFC_SQ_V_CMP_F_F64 0x20
2367 #define V_008DFC_SQ_V_CMP_LT_F64 0x21
2368 #define V_008DFC_SQ_V_CMP_EQ_F64 0x22
2369 #define V_008DFC_SQ_V_CMP_LE_F64 0x23
2370 #define V_008DFC_SQ_V_CMP_GT_F64 0x24
2371 #define V_008DFC_SQ_V_CMP_LG_F64 0x25
2372 #define V_008DFC_SQ_V_CMP_GE_F64 0x26
2373 #define V_008DFC_SQ_V_CMP_O_F64 0x27
2374 #define V_008DFC_SQ_V_CMP_U_F64 0x28
2375 #define V_008DFC_SQ_V_CMP_NGE_F64 0x29
2376 #define V_008DFC_SQ_V_CMP_NLG_F64 0x2A
2377 #define V_008DFC_SQ_V_CMP_NGT_F64 0x2B
2378 #define V_008DFC_SQ_V_CMP_NLE_F64 0x2C
2379 #define V_008DFC_SQ_V_CMP_NEQ_F64 0x2D
2380 #define V_008DFC_SQ_V_CMP_NLT_F64 0x2E
2381 #define V_008DFC_SQ_V_CMP_TRU_F64 0x2F
2382 #define V_008DFC_SQ_V_CMPX_F_F64 0x30
2383 #define V_008DFC_SQ_V_CMPX_LT_F64 0x31
2384 #define V_008DFC_SQ_V_CMPX_EQ_F64 0x32
2385 #define V_008DFC_SQ_V_CMPX_LE_F64 0x33
2386 #define V_008DFC_SQ_V_CMPX_GT_F64 0x34
2387 #define V_008DFC_SQ_V_CMPX_LG_F64 0x35
2388 #define V_008DFC_SQ_V_CMPX_GE_F64 0x36
2389 #define V_008DFC_SQ_V_CMPX_O_F64 0x37
2390 #define V_008DFC_SQ_V_CMPX_U_F64 0x38
2391 #define V_008DFC_SQ_V_CMPX_NGE_F64 0x39
2392 #define V_008DFC_SQ_V_CMPX_NLG_F64 0x3A
2393 #define V_008DFC_SQ_V_CMPX_NGT_F64 0x3B
2394 #define V_008DFC_SQ_V_CMPX_NLE_F64 0x3C
2395 #define V_008DFC_SQ_V_CMPX_NEQ_F64 0x3D
2396 #define V_008DFC_SQ_V_CMPX_NLT_F64 0x3E
2397 #define V_008DFC_SQ_V_CMPX_TRU_F64 0x3F
2398 #define V_008DFC_SQ_V_CMPS_F_F32 0x40
2399 #define V_008DFC_SQ_V_CMPS_LT_F32 0x41
2400 #define V_008DFC_SQ_V_CMPS_EQ_F32 0x42
2401 #define V_008DFC_SQ_V_CMPS_LE_F32 0x43
2402 #define V_008DFC_SQ_V_CMPS_GT_F32 0x44
2403 #define V_008DFC_SQ_V_CMPS_LG_F32 0x45
2404 #define V_008DFC_SQ_V_CMPS_GE_F32 0x46
2405 #define V_008DFC_SQ_V_CMPS_O_F32 0x47
2406 #define V_008DFC_SQ_V_CMPS_U_F32 0x48
2407 #define V_008DFC_SQ_V_CMPS_NGE_F32 0x49
2408 #define V_008DFC_SQ_V_CMPS_NLG_F32 0x4A
2409 #define V_008DFC_SQ_V_CMPS_NGT_F32 0x4B
2410 #define V_008DFC_SQ_V_CMPS_NLE_F32 0x4C
2411 #define V_008DFC_SQ_V_CMPS_NEQ_F32 0x4D
2412 #define V_008DFC_SQ_V_CMPS_NLT_F32 0x4E
2413 #define V_008DFC_SQ_V_CMPS_TRU_F32 0x4F
2414 #define V_008DFC_SQ_V_CMPSX_F_F32 0x50
2415 #define V_008DFC_SQ_V_CMPSX_LT_F32 0x51
2416 #define V_008DFC_SQ_V_CMPSX_EQ_F32 0x52
2417 #define V_008DFC_SQ_V_CMPSX_LE_F32 0x53
2418 #define V_008DFC_SQ_V_CMPSX_GT_F32 0x54
2419 #define V_008DFC_SQ_V_CMPSX_LG_F32 0x55
2420 #define V_008DFC_SQ_V_CMPSX_GE_F32 0x56
2421 #define V_008DFC_SQ_V_CMPSX_O_F32 0x57
2422 #define V_008DFC_SQ_V_CMPSX_U_F32 0x58
2423 #define V_008DFC_SQ_V_CMPSX_NGE_F32 0x59
2424 #define V_008DFC_SQ_V_CMPSX_NLG_F32 0x5A
2425 #define V_008DFC_SQ_V_CMPSX_NGT_F32 0x5B
2426 #define V_008DFC_SQ_V_CMPSX_NLE_F32 0x5C
2427 #define V_008DFC_SQ_V_CMPSX_NEQ_F32 0x5D
2428 #define V_008DFC_SQ_V_CMPSX_NLT_F32 0x5E
2429 #define V_008DFC_SQ_V_CMPSX_TRU_F32 0x5F
2430 #define V_008DFC_SQ_V_CMPS_F_F64 0x60
2431 #define V_008DFC_SQ_V_CMPS_LT_F64 0x61
2432 #define V_008DFC_SQ_V_CMPS_EQ_F64 0x62
2433 #define V_008DFC_SQ_V_CMPS_LE_F64 0x63
2434 #define V_008DFC_SQ_V_CMPS_GT_F64 0x64
2435 #define V_008DFC_SQ_V_CMPS_LG_F64 0x65
2436 #define V_008DFC_SQ_V_CMPS_GE_F64 0x66
2437 #define V_008DFC_SQ_V_CMPS_O_F64 0x67
2438 #define V_008DFC_SQ_V_CMPS_U_F64 0x68
2439 #define V_008DFC_SQ_V_CMPS_NGE_F64 0x69
2440 #define V_008DFC_SQ_V_CMPS_NLG_F64 0x6A
2441 #define V_008DFC_SQ_V_CMPS_NGT_F64 0x6B
2442 #define V_008DFC_SQ_V_CMPS_NLE_F64 0x6C
2443 #define V_008DFC_SQ_V_CMPS_NEQ_F64 0x6D
2444 #define V_008DFC_SQ_V_CMPS_NLT_F64 0x6E
2445 #define V_008DFC_SQ_V_CMPS_TRU_F64 0x6F
2446 #define V_008DFC_SQ_V_CMPSX_F_F64 0x70
2447 #define V_008DFC_SQ_V_CMPSX_LT_F64 0x71
2448 #define V_008DFC_SQ_V_CMPSX_EQ_F64 0x72
2449 #define V_008DFC_SQ_V_CMPSX_LE_F64 0x73
2450 #define V_008DFC_SQ_V_CMPSX_GT_F64 0x74
2451 #define V_008DFC_SQ_V_CMPSX_LG_F64 0x75
2452 #define V_008DFC_SQ_V_CMPSX_GE_F64 0x76
2453 #define V_008DFC_SQ_V_CMPSX_O_F64 0x77
2454 #define V_008DFC_SQ_V_CMPSX_U_F64 0x78
2455 #define V_008DFC_SQ_V_CMPSX_NGE_F64 0x79
2456 #define V_008DFC_SQ_V_CMPSX_NLG_F64 0x7A
2457 #define V_008DFC_SQ_V_CMPSX_NGT_F64 0x7B
2458 #define V_008DFC_SQ_V_CMPSX_NLE_F64 0x7C
2459 #define V_008DFC_SQ_V_CMPSX_NEQ_F64 0x7D
2460 #define V_008DFC_SQ_V_CMPSX_NLT_F64 0x7E
2461 #define V_008DFC_SQ_V_CMPSX_TRU_F64 0x7F
2462 #define V_008DFC_SQ_V_CMP_F_I32 0x80
2463 #define V_008DFC_SQ_V_CMP_LT_I32 0x81
2464 #define V_008DFC_SQ_V_CMP_EQ_I32 0x82
2465 #define V_008DFC_SQ_V_CMP_LE_I32 0x83
2466 #define V_008DFC_SQ_V_CMP_GT_I32 0x84
2467 #define V_008DFC_SQ_V_CMP_NE_I32 0x85
2468 #define V_008DFC_SQ_V_CMP_GE_I32 0x86
2469 #define V_008DFC_SQ_V_CMP_T_I32 0x87
2470 #define V_008DFC_SQ_V_CMP_CLASS_F32 0x88
2471 #define V_008DFC_SQ_V_CMPX_F_I32 0x90
2472 #define V_008DFC_SQ_V_CMPX_LT_I32 0x91
2473 #define V_008DFC_SQ_V_CMPX_EQ_I32 0x92
2474 #define V_008DFC_SQ_V_CMPX_LE_I32 0x93
2475 #define V_008DFC_SQ_V_CMPX_GT_I32 0x94
2476 #define V_008DFC_SQ_V_CMPX_NE_I32 0x95
2477 #define V_008DFC_SQ_V_CMPX_GE_I32 0x96
2478 #define V_008DFC_SQ_V_CMPX_T_I32 0x97
2479 #define V_008DFC_SQ_V_CMPX_CLASS_F32 0x98
2480 #define V_008DFC_SQ_V_CMP_F_I64 0xA0
2481 #define V_008DFC_SQ_V_CMP_LT_I64 0xA1
2482 #define V_008DFC_SQ_V_CMP_EQ_I64 0xA2
2483 #define V_008DFC_SQ_V_CMP_LE_I64 0xA3
2484 #define V_008DFC_SQ_V_CMP_GT_I64 0xA4
2485 #define V_008DFC_SQ_V_CMP_NE_I64 0xA5
2486 #define V_008DFC_SQ_V_CMP_GE_I64 0xA6
2487 #define V_008DFC_SQ_V_CMP_T_I64 0xA7
2488 #define V_008DFC_SQ_V_CMP_CLASS_F64 0xA8
2489 #define V_008DFC_SQ_V_CMPX_F_I64 0xB0
2490 #define V_008DFC_SQ_V_CMPX_LT_I64 0xB1
2491 #define V_008DFC_SQ_V_CMPX_EQ_I64 0xB2
2492 #define V_008DFC_SQ_V_CMPX_LE_I64 0xB3
2493 #define V_008DFC_SQ_V_CMPX_GT_I64 0xB4
2494 #define V_008DFC_SQ_V_CMPX_NE_I64 0xB5
2495 #define V_008DFC_SQ_V_CMPX_GE_I64 0xB6
2496 #define V_008DFC_SQ_V_CMPX_T_I64 0xB7
2497 #define V_008DFC_SQ_V_CMPX_CLASS_F64 0xB8
2498 #define V_008DFC_SQ_V_CMP_F_U32 0xC0
2499 #define V_008DFC_SQ_V_CMP_LT_U32 0xC1
2500 #define V_008DFC_SQ_V_CMP_EQ_U32 0xC2
2501 #define V_008DFC_SQ_V_CMP_LE_U32 0xC3
2502 #define V_008DFC_SQ_V_CMP_GT_U32 0xC4
2503 #define V_008DFC_SQ_V_CMP_NE_U32 0xC5
2504 #define V_008DFC_SQ_V_CMP_GE_U32 0xC6
2505 #define V_008DFC_SQ_V_CMP_T_U32 0xC7
2506 #define V_008DFC_SQ_V_CMPX_F_U32 0xD0
2507 #define V_008DFC_SQ_V_CMPX_LT_U32 0xD1
2508 #define V_008DFC_SQ_V_CMPX_EQ_U32 0xD2
2509 #define V_008DFC_SQ_V_CMPX_LE_U32 0xD3
2510 #define V_008DFC_SQ_V_CMPX_GT_U32 0xD4
2511 #define V_008DFC_SQ_V_CMPX_NE_U32 0xD5
2512 #define V_008DFC_SQ_V_CMPX_GE_U32 0xD6
2513 #define V_008DFC_SQ_V_CMPX_T_U32 0xD7
2514 #define V_008DFC_SQ_V_CMP_F_U64 0xE0
2515 #define V_008DFC_SQ_V_CMP_LT_U64 0xE1
2516 #define V_008DFC_SQ_V_CMP_EQ_U64 0xE2
2517 #define V_008DFC_SQ_V_CMP_LE_U64 0xE3
2518 #define V_008DFC_SQ_V_CMP_GT_U64 0xE4
2519 #define V_008DFC_SQ_V_CMP_NE_U64 0xE5
2520 #define V_008DFC_SQ_V_CMP_GE_U64 0xE6
2521 #define V_008DFC_SQ_V_CMP_T_U64 0xE7
2522 #define V_008DFC_SQ_V_CMPX_F_U64 0xF0
2523 #define V_008DFC_SQ_V_CMPX_LT_U64 0xF1
2524 #define V_008DFC_SQ_V_CMPX_EQ_U64 0xF2
2525 #define V_008DFC_SQ_V_CMPX_LE_U64 0xF3
2526 #define V_008DFC_SQ_V_CMPX_GT_U64 0xF4
2527 #define V_008DFC_SQ_V_CMPX_NE_U64 0xF5
2528 #define V_008DFC_SQ_V_CMPX_GE_U64 0xF6
2529 #define V_008DFC_SQ_V_CMPX_T_U64 0xF7
2530 #define S_008DFC_ENCODING(x) (((x) & 0x7F) << 25)
2531 #define G_008DFC_ENCODING(x) (((x) >> 25) & 0x7F)
2532 #define C_008DFC_ENCODING 0x01FFFFFF
2533 #define V_008DFC_SQ_ENC_VOPC_FIELD 0x3E
2534 #define R_008DFC_SQ_SOP1 0x008DFC
2535 #define S_008DFC_SSRC0(x) (((x) & 0xFF) << 0)
2536 #define G_008DFC_SSRC0(x) (((x) >> 0) & 0xFF)
2537 #define C_008DFC_SSRC0 0xFFFFFF00
2538 #define V_008DFC_SQ_SGPR 0x00
2539 /* CIK */
2540 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2541 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2542 /* */
2543 #define V_008DFC_SQ_VCC_LO 0x6A
2544 #define V_008DFC_SQ_VCC_HI 0x6B
2545 #define V_008DFC_SQ_TBA_LO 0x6C
2546 #define V_008DFC_SQ_TBA_HI 0x6D
2547 #define V_008DFC_SQ_TMA_LO 0x6E
2548 #define V_008DFC_SQ_TMA_HI 0x6F
2549 #define V_008DFC_SQ_TTMP0 0x70
2550 #define V_008DFC_SQ_TTMP1 0x71
2551 #define V_008DFC_SQ_TTMP2 0x72
2552 #define V_008DFC_SQ_TTMP3 0x73
2553 #define V_008DFC_SQ_TTMP4 0x74
2554 #define V_008DFC_SQ_TTMP5 0x75
2555 #define V_008DFC_SQ_TTMP6 0x76
2556 #define V_008DFC_SQ_TTMP7 0x77
2557 #define V_008DFC_SQ_TTMP8 0x78
2558 #define V_008DFC_SQ_TTMP9 0x79
2559 #define V_008DFC_SQ_TTMP10 0x7A
2560 #define V_008DFC_SQ_TTMP11 0x7B
2561 #define V_008DFC_SQ_M0 0x7C
2562 #define V_008DFC_SQ_EXEC_LO 0x7E
2563 #define V_008DFC_SQ_EXEC_HI 0x7F
2564 #define V_008DFC_SQ_SRC_0 0x80
2565 #define V_008DFC_SQ_SRC_1_INT 0x81
2566 #define V_008DFC_SQ_SRC_2_INT 0x82
2567 #define V_008DFC_SQ_SRC_3_INT 0x83
2568 #define V_008DFC_SQ_SRC_4_INT 0x84
2569 #define V_008DFC_SQ_SRC_5_INT 0x85
2570 #define V_008DFC_SQ_SRC_6_INT 0x86
2571 #define V_008DFC_SQ_SRC_7_INT 0x87
2572 #define V_008DFC_SQ_SRC_8_INT 0x88
2573 #define V_008DFC_SQ_SRC_9_INT 0x89
2574 #define V_008DFC_SQ_SRC_10_INT 0x8A
2575 #define V_008DFC_SQ_SRC_11_INT 0x8B
2576 #define V_008DFC_SQ_SRC_12_INT 0x8C
2577 #define V_008DFC_SQ_SRC_13_INT 0x8D
2578 #define V_008DFC_SQ_SRC_14_INT 0x8E
2579 #define V_008DFC_SQ_SRC_15_INT 0x8F
2580 #define V_008DFC_SQ_SRC_16_INT 0x90
2581 #define V_008DFC_SQ_SRC_17_INT 0x91
2582 #define V_008DFC_SQ_SRC_18_INT 0x92
2583 #define V_008DFC_SQ_SRC_19_INT 0x93
2584 #define V_008DFC_SQ_SRC_20_INT 0x94
2585 #define V_008DFC_SQ_SRC_21_INT 0x95
2586 #define V_008DFC_SQ_SRC_22_INT 0x96
2587 #define V_008DFC_SQ_SRC_23_INT 0x97
2588 #define V_008DFC_SQ_SRC_24_INT 0x98
2589 #define V_008DFC_SQ_SRC_25_INT 0x99
2590 #define V_008DFC_SQ_SRC_26_INT 0x9A
2591 #define V_008DFC_SQ_SRC_27_INT 0x9B
2592 #define V_008DFC_SQ_SRC_28_INT 0x9C
2593 #define V_008DFC_SQ_SRC_29_INT 0x9D
2594 #define V_008DFC_SQ_SRC_30_INT 0x9E
2595 #define V_008DFC_SQ_SRC_31_INT 0x9F
2596 #define V_008DFC_SQ_SRC_32_INT 0xA0
2597 #define V_008DFC_SQ_SRC_33_INT 0xA1
2598 #define V_008DFC_SQ_SRC_34_INT 0xA2
2599 #define V_008DFC_SQ_SRC_35_INT 0xA3
2600 #define V_008DFC_SQ_SRC_36_INT 0xA4
2601 #define V_008DFC_SQ_SRC_37_INT 0xA5
2602 #define V_008DFC_SQ_SRC_38_INT 0xA6
2603 #define V_008DFC_SQ_SRC_39_INT 0xA7
2604 #define V_008DFC_SQ_SRC_40_INT 0xA8
2605 #define V_008DFC_SQ_SRC_41_INT 0xA9
2606 #define V_008DFC_SQ_SRC_42_INT 0xAA
2607 #define V_008DFC_SQ_SRC_43_INT 0xAB
2608 #define V_008DFC_SQ_SRC_44_INT 0xAC
2609 #define V_008DFC_SQ_SRC_45_INT 0xAD
2610 #define V_008DFC_SQ_SRC_46_INT 0xAE
2611 #define V_008DFC_SQ_SRC_47_INT 0xAF
2612 #define V_008DFC_SQ_SRC_48_INT 0xB0
2613 #define V_008DFC_SQ_SRC_49_INT 0xB1
2614 #define V_008DFC_SQ_SRC_50_INT 0xB2
2615 #define V_008DFC_SQ_SRC_51_INT 0xB3
2616 #define V_008DFC_SQ_SRC_52_INT 0xB4
2617 #define V_008DFC_SQ_SRC_53_INT 0xB5
2618 #define V_008DFC_SQ_SRC_54_INT 0xB6
2619 #define V_008DFC_SQ_SRC_55_INT 0xB7
2620 #define V_008DFC_SQ_SRC_56_INT 0xB8
2621 #define V_008DFC_SQ_SRC_57_INT 0xB9
2622 #define V_008DFC_SQ_SRC_58_INT 0xBA
2623 #define V_008DFC_SQ_SRC_59_INT 0xBB
2624 #define V_008DFC_SQ_SRC_60_INT 0xBC
2625 #define V_008DFC_SQ_SRC_61_INT 0xBD
2626 #define V_008DFC_SQ_SRC_62_INT 0xBE
2627 #define V_008DFC_SQ_SRC_63_INT 0xBF
2628 #define V_008DFC_SQ_SRC_64_INT 0xC0
2629 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2630 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2631 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2632 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2633 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2634 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2635 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2636 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2637 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2638 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2639 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2640 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2641 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2642 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2643 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2644 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2645 #define V_008DFC_SQ_SRC_0_5 0xF0
2646 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2647 #define V_008DFC_SQ_SRC_1 0xF2
2648 #define V_008DFC_SQ_SRC_M_1 0xF3
2649 #define V_008DFC_SQ_SRC_2 0xF4
2650 #define V_008DFC_SQ_SRC_M_2 0xF5
2651 #define V_008DFC_SQ_SRC_4 0xF6
2652 #define V_008DFC_SQ_SRC_M_4 0xF7
2653 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2654 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2655 #define V_008DFC_SQ_SRC_SCC 0xFD
2656 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2657 #define S_008DFC_OP(x) (((x) & 0xFF) << 8)
2658 #define G_008DFC_OP(x) (((x) >> 8) & 0xFF)
2659 #define C_008DFC_OP 0xFFFF00FF
2660 #define V_008DFC_SQ_S_MOV_B32 0x03
2661 #define V_008DFC_SQ_S_MOV_B64 0x04
2662 #define V_008DFC_SQ_S_CMOV_B32 0x05
2663 #define V_008DFC_SQ_S_CMOV_B64 0x06
2664 #define V_008DFC_SQ_S_NOT_B32 0x07
2665 #define V_008DFC_SQ_S_NOT_B64 0x08
2666 #define V_008DFC_SQ_S_WQM_B32 0x09
2667 #define V_008DFC_SQ_S_WQM_B64 0x0A
2668 #define V_008DFC_SQ_S_BREV_B32 0x0B
2669 #define V_008DFC_SQ_S_BREV_B64 0x0C
2670 #define V_008DFC_SQ_S_BCNT0_I32_B32 0x0D
2671 #define V_008DFC_SQ_S_BCNT0_I32_B64 0x0E
2672 #define V_008DFC_SQ_S_BCNT1_I32_B32 0x0F
2673 #define V_008DFC_SQ_S_BCNT1_I32_B64 0x10
2674 #define V_008DFC_SQ_S_FF0_I32_B32 0x11
2675 #define V_008DFC_SQ_S_FF0_I32_B64 0x12
2676 #define V_008DFC_SQ_S_FF1_I32_B32 0x13
2677 #define V_008DFC_SQ_S_FF1_I32_B64 0x14
2678 #define V_008DFC_SQ_S_FLBIT_I32_B32 0x15
2679 #define V_008DFC_SQ_S_FLBIT_I32_B64 0x16
2680 #define V_008DFC_SQ_S_FLBIT_I32 0x17
2681 #define V_008DFC_SQ_S_FLBIT_I32_I64 0x18
2682 #define V_008DFC_SQ_S_SEXT_I32_I8 0x19
2683 #define V_008DFC_SQ_S_SEXT_I32_I16 0x1A
2684 #define V_008DFC_SQ_S_BITSET0_B32 0x1B
2685 #define V_008DFC_SQ_S_BITSET0_B64 0x1C
2686 #define V_008DFC_SQ_S_BITSET1_B32 0x1D
2687 #define V_008DFC_SQ_S_BITSET1_B64 0x1E
2688 #define V_008DFC_SQ_S_GETPC_B64 0x1F
2689 #define V_008DFC_SQ_S_SETPC_B64 0x20
2690 #define V_008DFC_SQ_S_SWAPPC_B64 0x21
2691 #define V_008DFC_SQ_S_RFE_B64 0x22
2692 #define V_008DFC_SQ_S_AND_SAVEEXEC_B64 0x24
2693 #define V_008DFC_SQ_S_OR_SAVEEXEC_B64 0x25
2694 #define V_008DFC_SQ_S_XOR_SAVEEXEC_B64 0x26
2695 #define V_008DFC_SQ_S_ANDN2_SAVEEXEC_B64 0x27
2696 #define V_008DFC_SQ_S_ORN2_SAVEEXEC_B64 0x28
2697 #define V_008DFC_SQ_S_NAND_SAVEEXEC_B64 0x29
2698 #define V_008DFC_SQ_S_NOR_SAVEEXEC_B64 0x2A
2699 #define V_008DFC_SQ_S_XNOR_SAVEEXEC_B64 0x2B
2700 #define V_008DFC_SQ_S_QUADMASK_B32 0x2C
2701 #define V_008DFC_SQ_S_QUADMASK_B64 0x2D
2702 #define V_008DFC_SQ_S_MOVRELS_B32 0x2E
2703 #define V_008DFC_SQ_S_MOVRELS_B64 0x2F
2704 #define V_008DFC_SQ_S_MOVRELD_B32 0x30
2705 #define V_008DFC_SQ_S_MOVRELD_B64 0x31
2706 #define V_008DFC_SQ_S_CBRANCH_JOIN 0x32
2707 #define V_008DFC_SQ_S_MOV_REGRD_B32 0x33
2708 #define V_008DFC_SQ_S_ABS_I32 0x34
2709 #define V_008DFC_SQ_S_MOV_FED_B32 0x35
2710 #define S_008DFC_SDST(x) (((x) & 0x7F) << 16)
2711 #define G_008DFC_SDST(x) (((x) >> 16) & 0x7F)
2712 #define C_008DFC_SDST 0xFF80FFFF
2713 #define V_008DFC_SQ_SGPR 0x00
2714 /* CIK */
2715 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2716 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2717 /* */
2718 #define V_008DFC_SQ_VCC_LO 0x6A
2719 #define V_008DFC_SQ_VCC_HI 0x6B
2720 #define V_008DFC_SQ_TBA_LO 0x6C
2721 #define V_008DFC_SQ_TBA_HI 0x6D
2722 #define V_008DFC_SQ_TMA_LO 0x6E
2723 #define V_008DFC_SQ_TMA_HI 0x6F
2724 #define V_008DFC_SQ_TTMP0 0x70
2725 #define V_008DFC_SQ_TTMP1 0x71
2726 #define V_008DFC_SQ_TTMP2 0x72
2727 #define V_008DFC_SQ_TTMP3 0x73
2728 #define V_008DFC_SQ_TTMP4 0x74
2729 #define V_008DFC_SQ_TTMP5 0x75
2730 #define V_008DFC_SQ_TTMP6 0x76
2731 #define V_008DFC_SQ_TTMP7 0x77
2732 #define V_008DFC_SQ_TTMP8 0x78
2733 #define V_008DFC_SQ_TTMP9 0x79
2734 #define V_008DFC_SQ_TTMP10 0x7A
2735 #define V_008DFC_SQ_TTMP11 0x7B
2736 #define V_008DFC_SQ_M0 0x7C
2737 #define V_008DFC_SQ_EXEC_LO 0x7E
2738 #define V_008DFC_SQ_EXEC_HI 0x7F
2739 #define S_008DFC_ENCODING(x) (((x) & 0x1FF) << 23)
2740 #define G_008DFC_ENCODING(x) (((x) >> 23) & 0x1FF)
2741 #define C_008DFC_ENCODING 0x007FFFFF
2742 #define V_008DFC_SQ_ENC_SOP1_FIELD 0x17D
2743 #define R_008DFC_SQ_MTBUF_1 0x008DFC
2744 #define S_008DFC_VADDR(x) (((x) & 0xFF) << 0)
2745 #define G_008DFC_VADDR(x) (((x) >> 0) & 0xFF)
2746 #define C_008DFC_VADDR 0xFFFFFF00
2747 #define V_008DFC_SQ_VGPR 0x00
2748 #define S_008DFC_VDATA(x) (((x) & 0xFF) << 8)
2749 #define G_008DFC_VDATA(x) (((x) >> 8) & 0xFF)
2750 #define C_008DFC_VDATA 0xFFFF00FF
2751 #define V_008DFC_SQ_VGPR 0x00
2752 #define S_008DFC_SRSRC(x) (((x) & 0x1F) << 16)
2753 #define G_008DFC_SRSRC(x) (((x) >> 16) & 0x1F)
2754 #define C_008DFC_SRSRC 0xFFE0FFFF
2755 #define S_008DFC_SLC(x) (((x) & 0x1) << 22)
2756 #define G_008DFC_SLC(x) (((x) >> 22) & 0x1)
2757 #define C_008DFC_SLC 0xFFBFFFFF
2758 #define S_008DFC_TFE(x) (((x) & 0x1) << 23)
2759 #define G_008DFC_TFE(x) (((x) >> 23) & 0x1)
2760 #define C_008DFC_TFE 0xFF7FFFFF
2761 #define S_008DFC_SOFFSET(x) (((x) & 0xFF) << 24)
2762 #define G_008DFC_SOFFSET(x) (((x) >> 24) & 0xFF)
2763 #define C_008DFC_SOFFSET 0x00FFFFFF
2764 #define V_008DFC_SQ_SGPR 0x00
2765 /* CIK */
2766 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2767 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2768 /* */
2769 #define V_008DFC_SQ_VCC_LO 0x6A
2770 #define V_008DFC_SQ_VCC_HI 0x6B
2771 #define V_008DFC_SQ_TBA_LO 0x6C
2772 #define V_008DFC_SQ_TBA_HI 0x6D
2773 #define V_008DFC_SQ_TMA_LO 0x6E
2774 #define V_008DFC_SQ_TMA_HI 0x6F
2775 #define V_008DFC_SQ_TTMP0 0x70
2776 #define V_008DFC_SQ_TTMP1 0x71
2777 #define V_008DFC_SQ_TTMP2 0x72
2778 #define V_008DFC_SQ_TTMP3 0x73
2779 #define V_008DFC_SQ_TTMP4 0x74
2780 #define V_008DFC_SQ_TTMP5 0x75
2781 #define V_008DFC_SQ_TTMP6 0x76
2782 #define V_008DFC_SQ_TTMP7 0x77
2783 #define V_008DFC_SQ_TTMP8 0x78
2784 #define V_008DFC_SQ_TTMP9 0x79
2785 #define V_008DFC_SQ_TTMP10 0x7A
2786 #define V_008DFC_SQ_TTMP11 0x7B
2787 #define V_008DFC_SQ_M0 0x7C
2788 #define V_008DFC_SQ_EXEC_LO 0x7E
2789 #define V_008DFC_SQ_EXEC_HI 0x7F
2790 #define V_008DFC_SQ_SRC_0 0x80
2791 #define V_008DFC_SQ_SRC_1_INT 0x81
2792 #define V_008DFC_SQ_SRC_2_INT 0x82
2793 #define V_008DFC_SQ_SRC_3_INT 0x83
2794 #define V_008DFC_SQ_SRC_4_INT 0x84
2795 #define V_008DFC_SQ_SRC_5_INT 0x85
2796 #define V_008DFC_SQ_SRC_6_INT 0x86
2797 #define V_008DFC_SQ_SRC_7_INT 0x87
2798 #define V_008DFC_SQ_SRC_8_INT 0x88
2799 #define V_008DFC_SQ_SRC_9_INT 0x89
2800 #define V_008DFC_SQ_SRC_10_INT 0x8A
2801 #define V_008DFC_SQ_SRC_11_INT 0x8B
2802 #define V_008DFC_SQ_SRC_12_INT 0x8C
2803 #define V_008DFC_SQ_SRC_13_INT 0x8D
2804 #define V_008DFC_SQ_SRC_14_INT 0x8E
2805 #define V_008DFC_SQ_SRC_15_INT 0x8F
2806 #define V_008DFC_SQ_SRC_16_INT 0x90
2807 #define V_008DFC_SQ_SRC_17_INT 0x91
2808 #define V_008DFC_SQ_SRC_18_INT 0x92
2809 #define V_008DFC_SQ_SRC_19_INT 0x93
2810 #define V_008DFC_SQ_SRC_20_INT 0x94
2811 #define V_008DFC_SQ_SRC_21_INT 0x95
2812 #define V_008DFC_SQ_SRC_22_INT 0x96
2813 #define V_008DFC_SQ_SRC_23_INT 0x97
2814 #define V_008DFC_SQ_SRC_24_INT 0x98
2815 #define V_008DFC_SQ_SRC_25_INT 0x99
2816 #define V_008DFC_SQ_SRC_26_INT 0x9A
2817 #define V_008DFC_SQ_SRC_27_INT 0x9B
2818 #define V_008DFC_SQ_SRC_28_INT 0x9C
2819 #define V_008DFC_SQ_SRC_29_INT 0x9D
2820 #define V_008DFC_SQ_SRC_30_INT 0x9E
2821 #define V_008DFC_SQ_SRC_31_INT 0x9F
2822 #define V_008DFC_SQ_SRC_32_INT 0xA0
2823 #define V_008DFC_SQ_SRC_33_INT 0xA1
2824 #define V_008DFC_SQ_SRC_34_INT 0xA2
2825 #define V_008DFC_SQ_SRC_35_INT 0xA3
2826 #define V_008DFC_SQ_SRC_36_INT 0xA4
2827 #define V_008DFC_SQ_SRC_37_INT 0xA5
2828 #define V_008DFC_SQ_SRC_38_INT 0xA6
2829 #define V_008DFC_SQ_SRC_39_INT 0xA7
2830 #define V_008DFC_SQ_SRC_40_INT 0xA8
2831 #define V_008DFC_SQ_SRC_41_INT 0xA9
2832 #define V_008DFC_SQ_SRC_42_INT 0xAA
2833 #define V_008DFC_SQ_SRC_43_INT 0xAB
2834 #define V_008DFC_SQ_SRC_44_INT 0xAC
2835 #define V_008DFC_SQ_SRC_45_INT 0xAD
2836 #define V_008DFC_SQ_SRC_46_INT 0xAE
2837 #define V_008DFC_SQ_SRC_47_INT 0xAF
2838 #define V_008DFC_SQ_SRC_48_INT 0xB0
2839 #define V_008DFC_SQ_SRC_49_INT 0xB1
2840 #define V_008DFC_SQ_SRC_50_INT 0xB2
2841 #define V_008DFC_SQ_SRC_51_INT 0xB3
2842 #define V_008DFC_SQ_SRC_52_INT 0xB4
2843 #define V_008DFC_SQ_SRC_53_INT 0xB5
2844 #define V_008DFC_SQ_SRC_54_INT 0xB6
2845 #define V_008DFC_SQ_SRC_55_INT 0xB7
2846 #define V_008DFC_SQ_SRC_56_INT 0xB8
2847 #define V_008DFC_SQ_SRC_57_INT 0xB9
2848 #define V_008DFC_SQ_SRC_58_INT 0xBA
2849 #define V_008DFC_SQ_SRC_59_INT 0xBB
2850 #define V_008DFC_SQ_SRC_60_INT 0xBC
2851 #define V_008DFC_SQ_SRC_61_INT 0xBD
2852 #define V_008DFC_SQ_SRC_62_INT 0xBE
2853 #define V_008DFC_SQ_SRC_63_INT 0xBF
2854 #define V_008DFC_SQ_SRC_64_INT 0xC0
2855 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2856 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2857 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2858 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2859 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2860 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2861 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2862 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2863 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2864 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2865 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2866 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2867 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2868 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2869 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2870 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2871 #define V_008DFC_SQ_SRC_0_5 0xF0
2872 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2873 #define V_008DFC_SQ_SRC_1 0xF2
2874 #define V_008DFC_SQ_SRC_M_1 0xF3
2875 #define V_008DFC_SQ_SRC_2 0xF4
2876 #define V_008DFC_SQ_SRC_M_2 0xF5
2877 #define V_008DFC_SQ_SRC_4 0xF6
2878 #define V_008DFC_SQ_SRC_M_4 0xF7
2879 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2880 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2881 #define V_008DFC_SQ_SRC_SCC 0xFD
2882 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2883 #define R_008DFC_SQ_SOP2 0x008DFC
2884 #define S_008DFC_SSRC0(x) (((x) & 0xFF) << 0)
2885 #define G_008DFC_SSRC0(x) (((x) >> 0) & 0xFF)
2886 #define C_008DFC_SSRC0 0xFFFFFF00
2887 #define V_008DFC_SQ_SGPR 0x00
2888 /* CIK */
2889 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2890 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2891 /* */
2892 #define V_008DFC_SQ_VCC_LO 0x6A
2893 #define V_008DFC_SQ_VCC_HI 0x6B
2894 #define V_008DFC_SQ_TBA_LO 0x6C
2895 #define V_008DFC_SQ_TBA_HI 0x6D
2896 #define V_008DFC_SQ_TMA_LO 0x6E
2897 #define V_008DFC_SQ_TMA_HI 0x6F
2898 #define V_008DFC_SQ_TTMP0 0x70
2899 #define V_008DFC_SQ_TTMP1 0x71
2900 #define V_008DFC_SQ_TTMP2 0x72
2901 #define V_008DFC_SQ_TTMP3 0x73
2902 #define V_008DFC_SQ_TTMP4 0x74
2903 #define V_008DFC_SQ_TTMP5 0x75
2904 #define V_008DFC_SQ_TTMP6 0x76
2905 #define V_008DFC_SQ_TTMP7 0x77
2906 #define V_008DFC_SQ_TTMP8 0x78
2907 #define V_008DFC_SQ_TTMP9 0x79
2908 #define V_008DFC_SQ_TTMP10 0x7A
2909 #define V_008DFC_SQ_TTMP11 0x7B
2910 #define V_008DFC_SQ_M0 0x7C
2911 #define V_008DFC_SQ_EXEC_LO 0x7E
2912 #define V_008DFC_SQ_EXEC_HI 0x7F
2913 #define V_008DFC_SQ_SRC_0 0x80
2914 #define V_008DFC_SQ_SRC_1_INT 0x81
2915 #define V_008DFC_SQ_SRC_2_INT 0x82
2916 #define V_008DFC_SQ_SRC_3_INT 0x83
2917 #define V_008DFC_SQ_SRC_4_INT 0x84
2918 #define V_008DFC_SQ_SRC_5_INT 0x85
2919 #define V_008DFC_SQ_SRC_6_INT 0x86
2920 #define V_008DFC_SQ_SRC_7_INT 0x87
2921 #define V_008DFC_SQ_SRC_8_INT 0x88
2922 #define V_008DFC_SQ_SRC_9_INT 0x89
2923 #define V_008DFC_SQ_SRC_10_INT 0x8A
2924 #define V_008DFC_SQ_SRC_11_INT 0x8B
2925 #define V_008DFC_SQ_SRC_12_INT 0x8C
2926 #define V_008DFC_SQ_SRC_13_INT 0x8D
2927 #define V_008DFC_SQ_SRC_14_INT 0x8E
2928 #define V_008DFC_SQ_SRC_15_INT 0x8F
2929 #define V_008DFC_SQ_SRC_16_INT 0x90
2930 #define V_008DFC_SQ_SRC_17_INT 0x91
2931 #define V_008DFC_SQ_SRC_18_INT 0x92
2932 #define V_008DFC_SQ_SRC_19_INT 0x93
2933 #define V_008DFC_SQ_SRC_20_INT 0x94
2934 #define V_008DFC_SQ_SRC_21_INT 0x95
2935 #define V_008DFC_SQ_SRC_22_INT 0x96
2936 #define V_008DFC_SQ_SRC_23_INT 0x97
2937 #define V_008DFC_SQ_SRC_24_INT 0x98
2938 #define V_008DFC_SQ_SRC_25_INT 0x99
2939 #define V_008DFC_SQ_SRC_26_INT 0x9A
2940 #define V_008DFC_SQ_SRC_27_INT 0x9B
2941 #define V_008DFC_SQ_SRC_28_INT 0x9C
2942 #define V_008DFC_SQ_SRC_29_INT 0x9D
2943 #define V_008DFC_SQ_SRC_30_INT 0x9E
2944 #define V_008DFC_SQ_SRC_31_INT 0x9F
2945 #define V_008DFC_SQ_SRC_32_INT 0xA0
2946 #define V_008DFC_SQ_SRC_33_INT 0xA1
2947 #define V_008DFC_SQ_SRC_34_INT 0xA2
2948 #define V_008DFC_SQ_SRC_35_INT 0xA3
2949 #define V_008DFC_SQ_SRC_36_INT 0xA4
2950 #define V_008DFC_SQ_SRC_37_INT 0xA5
2951 #define V_008DFC_SQ_SRC_38_INT 0xA6
2952 #define V_008DFC_SQ_SRC_39_INT 0xA7
2953 #define V_008DFC_SQ_SRC_40_INT 0xA8
2954 #define V_008DFC_SQ_SRC_41_INT 0xA9
2955 #define V_008DFC_SQ_SRC_42_INT 0xAA
2956 #define V_008DFC_SQ_SRC_43_INT 0xAB
2957 #define V_008DFC_SQ_SRC_44_INT 0xAC
2958 #define V_008DFC_SQ_SRC_45_INT 0xAD
2959 #define V_008DFC_SQ_SRC_46_INT 0xAE
2960 #define V_008DFC_SQ_SRC_47_INT 0xAF
2961 #define V_008DFC_SQ_SRC_48_INT 0xB0
2962 #define V_008DFC_SQ_SRC_49_INT 0xB1
2963 #define V_008DFC_SQ_SRC_50_INT 0xB2
2964 #define V_008DFC_SQ_SRC_51_INT 0xB3
2965 #define V_008DFC_SQ_SRC_52_INT 0xB4
2966 #define V_008DFC_SQ_SRC_53_INT 0xB5
2967 #define V_008DFC_SQ_SRC_54_INT 0xB6
2968 #define V_008DFC_SQ_SRC_55_INT 0xB7
2969 #define V_008DFC_SQ_SRC_56_INT 0xB8
2970 #define V_008DFC_SQ_SRC_57_INT 0xB9
2971 #define V_008DFC_SQ_SRC_58_INT 0xBA
2972 #define V_008DFC_SQ_SRC_59_INT 0xBB
2973 #define V_008DFC_SQ_SRC_60_INT 0xBC
2974 #define V_008DFC_SQ_SRC_61_INT 0xBD
2975 #define V_008DFC_SQ_SRC_62_INT 0xBE
2976 #define V_008DFC_SQ_SRC_63_INT 0xBF
2977 #define V_008DFC_SQ_SRC_64_INT 0xC0
2978 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2979 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2980 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2981 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2982 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2983 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2984 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2985 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2986 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2987 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2988 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2989 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2990 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2991 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2992 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2993 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2994 #define V_008DFC_SQ_SRC_0_5 0xF0
2995 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2996 #define V_008DFC_SQ_SRC_1 0xF2
2997 #define V_008DFC_SQ_SRC_M_1 0xF3
2998 #define V_008DFC_SQ_SRC_2 0xF4
2999 #define V_008DFC_SQ_SRC_M_2 0xF5
3000 #define V_008DFC_SQ_SRC_4 0xF6
3001 #define V_008DFC_SQ_SRC_M_4 0xF7
3002 #define V_008DFC_SQ_SRC_VCCZ 0xFB
3003 #define V_008DFC_SQ_SRC_EXECZ 0xFC
3004 #define V_008DFC_SQ_SRC_SCC 0xFD
3005 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
3006 #define S_008DFC_SSRC1(x) (((x) & 0xFF) << 8)
3007 #define G_008DFC_SSRC1(x) (((x) >> 8) & 0xFF)
3008 #define C_008DFC_SSRC1 0xFFFF00FF
3009 #define V_008DFC_SQ_SGPR 0x00
3010 /* CIK */
3011 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3012 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3013 /* */
3014 #define V_008DFC_SQ_VCC_LO 0x6A
3015 #define V_008DFC_SQ_VCC_HI 0x6B
3016 #define V_008DFC_SQ_TBA_LO 0x6C
3017 #define V_008DFC_SQ_TBA_HI 0x6D
3018 #define V_008DFC_SQ_TMA_LO 0x6E
3019 #define V_008DFC_SQ_TMA_HI 0x6F
3020 #define V_008DFC_SQ_TTMP0 0x70
3021 #define V_008DFC_SQ_TTMP1 0x71
3022 #define V_008DFC_SQ_TTMP2 0x72
3023 #define V_008DFC_SQ_TTMP3 0x73
3024 #define V_008DFC_SQ_TTMP4 0x74
3025 #define V_008DFC_SQ_TTMP5 0x75
3026 #define V_008DFC_SQ_TTMP6 0x76
3027 #define V_008DFC_SQ_TTMP7 0x77
3028 #define V_008DFC_SQ_TTMP8 0x78
3029 #define V_008DFC_SQ_TTMP9 0x79
3030 #define V_008DFC_SQ_TTMP10 0x7A
3031 #define V_008DFC_SQ_TTMP11 0x7B
3032 #define V_008DFC_SQ_M0 0x7C
3033 #define V_008DFC_SQ_EXEC_LO 0x7E
3034 #define V_008DFC_SQ_EXEC_HI 0x7F
3035 #define V_008DFC_SQ_SRC_0 0x80
3036 #define V_008DFC_SQ_SRC_1_INT 0x81
3037 #define V_008DFC_SQ_SRC_2_INT 0x82
3038 #define V_008DFC_SQ_SRC_3_INT 0x83
3039 #define V_008DFC_SQ_SRC_4_INT 0x84
3040 #define V_008DFC_SQ_SRC_5_INT 0x85
3041 #define V_008DFC_SQ_SRC_6_INT 0x86
3042 #define V_008DFC_SQ_SRC_7_INT 0x87
3043 #define V_008DFC_SQ_SRC_8_INT 0x88
3044 #define V_008DFC_SQ_SRC_9_INT 0x89
3045 #define V_008DFC_SQ_SRC_10_INT 0x8A
3046 #define V_008DFC_SQ_SRC_11_INT 0x8B
3047 #define V_008DFC_SQ_SRC_12_INT 0x8C
3048 #define V_008DFC_SQ_SRC_13_INT 0x8D
3049 #define V_008DFC_SQ_SRC_14_INT 0x8E
3050 #define V_008DFC_SQ_SRC_15_INT 0x8F
3051 #define V_008DFC_SQ_SRC_16_INT 0x90
3052 #define V_008DFC_SQ_SRC_17_INT 0x91
3053 #define V_008DFC_SQ_SRC_18_INT 0x92
3054 #define V_008DFC_SQ_SRC_19_INT 0x93
3055 #define V_008DFC_SQ_SRC_20_INT 0x94
3056 #define V_008DFC_SQ_SRC_21_INT 0x95
3057 #define V_008DFC_SQ_SRC_22_INT 0x96
3058 #define V_008DFC_SQ_SRC_23_INT 0x97
3059 #define V_008DFC_SQ_SRC_24_INT 0x98
3060 #define V_008DFC_SQ_SRC_25_INT 0x99
3061 #define V_008DFC_SQ_SRC_26_INT 0x9A
3062 #define V_008DFC_SQ_SRC_27_INT 0x9B
3063 #define V_008DFC_SQ_SRC_28_INT 0x9C
3064 #define V_008DFC_SQ_SRC_29_INT 0x9D
3065 #define V_008DFC_SQ_SRC_30_INT 0x9E
3066 #define V_008DFC_SQ_SRC_31_INT 0x9F
3067 #define V_008DFC_SQ_SRC_32_INT 0xA0
3068 #define V_008DFC_SQ_SRC_33_INT 0xA1
3069 #define V_008DFC_SQ_SRC_34_INT 0xA2
3070 #define V_008DFC_SQ_SRC_35_INT 0xA3
3071 #define V_008DFC_SQ_SRC_36_INT 0xA4
3072 #define V_008DFC_SQ_SRC_37_INT 0xA5
3073 #define V_008DFC_SQ_SRC_38_INT 0xA6
3074 #define V_008DFC_SQ_SRC_39_INT 0xA7
3075 #define V_008DFC_SQ_SRC_40_INT 0xA8
3076 #define V_008DFC_SQ_SRC_41_INT 0xA9
3077 #define V_008DFC_SQ_SRC_42_INT 0xAA
3078 #define V_008DFC_SQ_SRC_43_INT 0xAB
3079 #define V_008DFC_SQ_SRC_44_INT 0xAC
3080 #define V_008DFC_SQ_SRC_45_INT 0xAD
3081 #define V_008DFC_SQ_SRC_46_INT 0xAE
3082 #define V_008DFC_SQ_SRC_47_INT 0xAF
3083 #define V_008DFC_SQ_SRC_48_INT 0xB0
3084 #define V_008DFC_SQ_SRC_49_INT 0xB1
3085 #define V_008DFC_SQ_SRC_50_INT 0xB2
3086 #define V_008DFC_SQ_SRC_51_INT 0xB3
3087 #define V_008DFC_SQ_SRC_52_INT 0xB4
3088 #define V_008DFC_SQ_SRC_53_INT 0xB5
3089 #define V_008DFC_SQ_SRC_54_INT 0xB6
3090 #define V_008DFC_SQ_SRC_55_INT 0xB7
3091 #define V_008DFC_SQ_SRC_56_INT 0xB8
3092 #define V_008DFC_SQ_SRC_57_INT 0xB9
3093 #define V_008DFC_SQ_SRC_58_INT 0xBA
3094 #define V_008DFC_SQ_SRC_59_INT 0xBB
3095 #define V_008DFC_SQ_SRC_60_INT 0xBC
3096 #define V_008DFC_SQ_SRC_61_INT 0xBD
3097 #define V_008DFC_SQ_SRC_62_INT 0xBE
3098 #define V_008DFC_SQ_SRC_63_INT 0xBF
3099 #define V_008DFC_SQ_SRC_64_INT 0xC0
3100 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
3101 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
3102 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
3103 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
3104 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
3105 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
3106 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
3107 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
3108 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
3109 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
3110 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
3111 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
3112 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
3113 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
3114 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
3115 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
3116 #define V_008DFC_SQ_SRC_0_5 0xF0
3117 #define V_008DFC_SQ_SRC_M_0_5 0xF1
3118 #define V_008DFC_SQ_SRC_1 0xF2
3119 #define V_008DFC_SQ_SRC_M_1 0xF3
3120 #define V_008DFC_SQ_SRC_2 0xF4
3121 #define V_008DFC_SQ_SRC_M_2 0xF5
3122 #define V_008DFC_SQ_SRC_4 0xF6
3123 #define V_008DFC_SQ_SRC_M_4 0xF7
3124 #define V_008DFC_SQ_SRC_VCCZ 0xFB
3125 #define V_008DFC_SQ_SRC_EXECZ 0xFC
3126 #define V_008DFC_SQ_SRC_SCC 0xFD
3127 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
3128 #define S_008DFC_SDST(x) (((x) & 0x7F) << 16)
3129 #define G_008DFC_SDST(x) (((x) >> 16) & 0x7F)
3130 #define C_008DFC_SDST 0xFF80FFFF
3131 #define V_008DFC_SQ_SGPR 0x00
3132 /* CIK */
3133 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3134 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3135 /* */
3136 #define V_008DFC_SQ_VCC_LO 0x6A
3137 #define V_008DFC_SQ_VCC_HI 0x6B
3138 #define V_008DFC_SQ_TBA_LO 0x6C
3139 #define V_008DFC_SQ_TBA_HI 0x6D
3140 #define V_008DFC_SQ_TMA_LO 0x6E
3141 #define V_008DFC_SQ_TMA_HI 0x6F
3142 #define V_008DFC_SQ_TTMP0 0x70
3143 #define V_008DFC_SQ_TTMP1 0x71
3144 #define V_008DFC_SQ_TTMP2 0x72
3145 #define V_008DFC_SQ_TTMP3 0x73
3146 #define V_008DFC_SQ_TTMP4 0x74
3147 #define V_008DFC_SQ_TTMP5 0x75
3148 #define V_008DFC_SQ_TTMP6 0x76
3149 #define V_008DFC_SQ_TTMP7 0x77
3150 #define V_008DFC_SQ_TTMP8 0x78
3151 #define V_008DFC_SQ_TTMP9 0x79
3152 #define V_008DFC_SQ_TTMP10 0x7A
3153 #define V_008DFC_SQ_TTMP11 0x7B
3154 #define V_008DFC_SQ_M0 0x7C
3155 #define V_008DFC_SQ_EXEC_LO 0x7E
3156 #define V_008DFC_SQ_EXEC_HI 0x7F
3157 #define S_008DFC_OP(x) (((x) & 0x7F) << 23)
3158 #define G_008DFC_OP(x) (((x) >> 23) & 0x7F)
3159 #define C_008DFC_OP 0xC07FFFFF
3160 #define V_008DFC_SQ_S_ADD_U32 0x00
3161 #define V_008DFC_SQ_S_SUB_U32 0x01
3162 #define V_008DFC_SQ_S_ADD_I32 0x02
3163 #define V_008DFC_SQ_S_SUB_I32 0x03
3164 #define V_008DFC_SQ_S_ADDC_U32 0x04
3165 #define V_008DFC_SQ_S_SUBB_U32 0x05
3166 #define V_008DFC_SQ_S_MIN_I32 0x06
3167 #define V_008DFC_SQ_S_MIN_U32 0x07
3168 #define V_008DFC_SQ_S_MAX_I32 0x08
3169 #define V_008DFC_SQ_S_MAX_U32 0x09
3170 #define V_008DFC_SQ_S_CSELECT_B32 0x0A
3171 #define V_008DFC_SQ_S_CSELECT_B64 0x0B
3172 #define V_008DFC_SQ_S_AND_B32 0x0E
3173 #define V_008DFC_SQ_S_AND_B64 0x0F
3174 #define V_008DFC_SQ_S_OR_B32 0x10
3175 #define V_008DFC_SQ_S_OR_B64 0x11
3176 #define V_008DFC_SQ_S_XOR_B32 0x12
3177 #define V_008DFC_SQ_S_XOR_B64 0x13
3178 #define V_008DFC_SQ_S_ANDN2_B32 0x14
3179 #define V_008DFC_SQ_S_ANDN2_B64 0x15
3180 #define V_008DFC_SQ_S_ORN2_B32 0x16
3181 #define V_008DFC_SQ_S_ORN2_B64 0x17
3182 #define V_008DFC_SQ_S_NAND_B32 0x18
3183 #define V_008DFC_SQ_S_NAND_B64 0x19
3184 #define V_008DFC_SQ_S_NOR_B32 0x1A
3185 #define V_008DFC_SQ_S_NOR_B64 0x1B
3186 #define V_008DFC_SQ_S_XNOR_B32 0x1C
3187 #define V_008DFC_SQ_S_XNOR_B64 0x1D
3188 #define V_008DFC_SQ_S_LSHL_B32 0x1E
3189 #define V_008DFC_SQ_S_LSHL_B64 0x1F
3190 #define V_008DFC_SQ_S_LSHR_B32 0x20
3191 #define V_008DFC_SQ_S_LSHR_B64 0x21
3192 #define V_008DFC_SQ_S_ASHR_I32 0x22
3193 #define V_008DFC_SQ_S_ASHR_I64 0x23
3194 #define V_008DFC_SQ_S_BFM_B32 0x24
3195 #define V_008DFC_SQ_S_BFM_B64 0x25
3196 #define V_008DFC_SQ_S_MUL_I32 0x26
3197 #define V_008DFC_SQ_S_BFE_U32 0x27
3198 #define V_008DFC_SQ_S_BFE_I32 0x28
3199 #define V_008DFC_SQ_S_BFE_U64 0x29
3200 #define V_008DFC_SQ_S_BFE_I64 0x2A
3201 #define V_008DFC_SQ_S_CBRANCH_G_FORK 0x2B
3202 #define V_008DFC_SQ_S_ABSDIFF_I32 0x2C
3203 #define S_008DFC_ENCODING(x) (((x) & 0x03) << 30)
3204 #define G_008DFC_ENCODING(x) (((x) >> 30) & 0x03)
3205 #define C_008DFC_ENCODING 0x3FFFFFFF
3206 #define V_008DFC_SQ_ENC_SOP2_FIELD 0x02
3207 #define R_008DFC_SQ_SOPK 0x008DFC
3208 #define S_008DFC_SIMM16(x) (((x) & 0xFFFF) << 0)
3209 #define G_008DFC_SIMM16(x) (((x) >> 0) & 0xFFFF)
3210 #define C_008DFC_SIMM16 0xFFFF0000
3211 #define S_008DFC_SDST(x) (((x) & 0x7F) << 16)
3212 #define G_008DFC_SDST(x) (((x) >> 16) & 0x7F)
3213 #define C_008DFC_SDST 0xFF80FFFF
3214 #define V_008DFC_SQ_SGPR 0x00
3215 /* CIK */
3216 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3217 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3218 /* */
3219 #define V_008DFC_SQ_VCC_LO 0x6A
3220 #define V_008DFC_SQ_VCC_HI 0x6B
3221 #define V_008DFC_SQ_TBA_LO 0x6C
3222 #define V_008DFC_SQ_TBA_HI 0x6D
3223 #define V_008DFC_SQ_TMA_LO 0x6E
3224 #define V_008DFC_SQ_TMA_HI 0x6F
3225 #define V_008DFC_SQ_TTMP0 0x70
3226 #define V_008DFC_SQ_TTMP1 0x71
3227 #define V_008DFC_SQ_TTMP2 0x72
3228 #define V_008DFC_SQ_TTMP3 0x73
3229 #define V_008DFC_SQ_TTMP4 0x74
3230 #define V_008DFC_SQ_TTMP5 0x75
3231 #define V_008DFC_SQ_TTMP6 0x76
3232 #define V_008DFC_SQ_TTMP7 0x77
3233 #define V_008DFC_SQ_TTMP8 0x78
3234 #define V_008DFC_SQ_TTMP9 0x79
3235 #define V_008DFC_SQ_TTMP10 0x7A
3236 #define V_008DFC_SQ_TTMP11 0x7B
3237 #define V_008DFC_SQ_M0 0x7C
3238 #define V_008DFC_SQ_EXEC_LO 0x7E
3239 #define V_008DFC_SQ_EXEC_HI 0x7F
3240 #define S_008DFC_OP(x) (((x) & 0x1F) << 23)
3241 #define G_008DFC_OP(x) (((x) >> 23) & 0x1F)
3242 #define C_008DFC_OP 0xF07FFFFF
3243 #define V_008DFC_SQ_S_MOVK_I32 0x00
3244 #define V_008DFC_SQ_S_CMOVK_I32 0x02
3245 #define V_008DFC_SQ_S_CMPK_EQ_I32 0x03
3246 #define V_008DFC_SQ_S_CMPK_LG_I32 0x04
3247 #define V_008DFC_SQ_S_CMPK_GT_I32 0x05
3248 #define V_008DFC_SQ_S_CMPK_GE_I32 0x06
3249 #define V_008DFC_SQ_S_CMPK_LT_I32 0x07
3250 #define V_008DFC_SQ_S_CMPK_LE_I32 0x08
3251 #define V_008DFC_SQ_S_CMPK_EQ_U32 0x09
3252 #define V_008DFC_SQ_S_CMPK_LG_U32 0x0A
3253 #define V_008DFC_SQ_S_CMPK_GT_U32 0x0B
3254 #define V_008DFC_SQ_S_CMPK_GE_U32 0x0C
3255 #define V_008DFC_SQ_S_CMPK_LT_U32 0x0D
3256 #define V_008DFC_SQ_S_CMPK_LE_U32 0x0E
3257 #define V_008DFC_SQ_S_ADDK_I32 0x0F
3258 #define V_008DFC_SQ_S_MULK_I32 0x10
3259 #define V_008DFC_SQ_S_CBRANCH_I_FORK 0x11
3260 #define V_008DFC_SQ_S_GETREG_B32 0x12
3261 #define V_008DFC_SQ_S_SETREG_B32 0x13
3262 #define V_008DFC_SQ_S_GETREG_REGRD_B32 0x14
3263 #define V_008DFC_SQ_S_SETREG_IMM32_B32 0x15
3264 #define S_008DFC_ENCODING(x) (((x) & 0x0F) << 28)
3265 #define G_008DFC_ENCODING(x) (((x) >> 28) & 0x0F)
3266 #define C_008DFC_ENCODING 0x0FFFFFFF
3267 #define V_008DFC_SQ_ENC_SOPK_FIELD 0x0B
3268 #define R_008DFC_SQ_VOP3_0 0x008DFC
3269 #define S_008DFC_VDST(x) (((x) & 0xFF) << 0)
3270 #define G_008DFC_VDST(x) (((x) >> 0) & 0xFF)
3271 #define C_008DFC_VDST 0xFFFFFF00
3272 #define V_008DFC_SQ_VGPR 0x00
3273 #define S_008DFC_ABS(x) (((x) & 0x07) << 8)
3274 #define G_008DFC_ABS(x) (((x) >> 8) & 0x07)
3275 #define C_008DFC_ABS 0xFFFFF8FF
3276 #define S_008DFC_CLAMP(x) (((x) & 0x1) << 11)
3277 #define G_008DFC_CLAMP(x) (((x) >> 11) & 0x1)
3278 #define C_008DFC_CLAMP 0xFFFFF7FF
3279 #define S_008DFC_OP(x) (((x) & 0x1FF) << 17)
3280 #define G_008DFC_OP(x) (((x) >> 17) & 0x1FF)
3281 #define C_008DFC_OP 0xFC01FFFF
3282 #define V_008DFC_SQ_V_OPC_OFFSET 0x00
3283 #define V_008DFC_SQ_V_OP2_OFFSET 0x100
3284 #define V_008DFC_SQ_V_MAD_LEGACY_F32 0x140
3285 #define V_008DFC_SQ_V_MAD_F32 0x141
3286 #define V_008DFC_SQ_V_MAD_I32_I24 0x142
3287 #define V_008DFC_SQ_V_MAD_U32_U24 0x143
3288 #define V_008DFC_SQ_V_CUBEID_F32 0x144
3289 #define V_008DFC_SQ_V_CUBESC_F32 0x145
3290 #define V_008DFC_SQ_V_CUBETC_F32 0x146
3291 #define V_008DFC_SQ_V_CUBEMA_F32 0x147
3292 #define V_008DFC_SQ_V_BFE_U32 0x148
3293 #define V_008DFC_SQ_V_BFE_I32 0x149
3294 #define V_008DFC_SQ_V_BFI_B32 0x14A
3295 #define V_008DFC_SQ_V_FMA_F32 0x14B
3296 #define V_008DFC_SQ_V_FMA_F64 0x14C
3297 #define V_008DFC_SQ_V_LERP_U8 0x14D
3298 #define V_008DFC_SQ_V_ALIGNBIT_B32 0x14E
3299 #define V_008DFC_SQ_V_ALIGNBYTE_B32 0x14F
3300 #define V_008DFC_SQ_V_MULLIT_F32 0x150
3301 #define V_008DFC_SQ_V_MIN3_F32 0x151
3302 #define V_008DFC_SQ_V_MIN3_I32 0x152
3303 #define V_008DFC_SQ_V_MIN3_U32 0x153
3304 #define V_008DFC_SQ_V_MAX3_F32 0x154
3305 #define V_008DFC_SQ_V_MAX3_I32 0x155
3306 #define V_008DFC_SQ_V_MAX3_U32 0x156
3307 #define V_008DFC_SQ_V_MED3_F32 0x157
3308 #define V_008DFC_SQ_V_MED3_I32 0x158
3309 #define V_008DFC_SQ_V_MED3_U32 0x159
3310 #define V_008DFC_SQ_V_SAD_U8 0x15A
3311 #define V_008DFC_SQ_V_SAD_HI_U8 0x15B
3312 #define V_008DFC_SQ_V_SAD_U16 0x15C
3313 #define V_008DFC_SQ_V_SAD_U32 0x15D
3314 #define V_008DFC_SQ_V_CVT_PK_U8_F32 0x15E
3315 #define V_008DFC_SQ_V_DIV_FIXUP_F32 0x15F
3316 #define V_008DFC_SQ_V_DIV_FIXUP_F64 0x160
3317 #define V_008DFC_SQ_V_LSHL_B64 0x161
3318 #define V_008DFC_SQ_V_LSHR_B64 0x162
3319 #define V_008DFC_SQ_V_ASHR_I64 0x163
3320 #define V_008DFC_SQ_V_ADD_F64 0x164
3321 #define V_008DFC_SQ_V_MUL_F64 0x165
3322 #define V_008DFC_SQ_V_MIN_F64 0x166
3323 #define V_008DFC_SQ_V_MAX_F64 0x167
3324 #define V_008DFC_SQ_V_LDEXP_F64 0x168
3325 #define V_008DFC_SQ_V_MUL_LO_U32 0x169
3326 #define V_008DFC_SQ_V_MUL_HI_U32 0x16A
3327 #define V_008DFC_SQ_V_MUL_LO_I32 0x16B
3328 #define V_008DFC_SQ_V_MUL_HI_I32 0x16C
3329 #define V_008DFC_SQ_V_DIV_SCALE_F32 0x16D
3330 #define V_008DFC_SQ_V_DIV_SCALE_F64 0x16E
3331 #define V_008DFC_SQ_V_DIV_FMAS_F32 0x16F
3332 #define V_008DFC_SQ_V_DIV_FMAS_F64 0x170
3333 #define V_008DFC_SQ_V_MSAD_U8 0x171
3334 #define V_008DFC_SQ_V_QSAD_U8 0x172
3335 #define V_008DFC_SQ_V_MQSAD_U8 0x173
3336 #define V_008DFC_SQ_V_TRIG_PREOP_F64 0x174
3337 /* CIK */
3338 #define V_008DFC_SQ_V_MQSAD_U32_U8 0x175
3339 #define V_008DFC_SQ_V_MAD_U64_U32 0x176
3340 #define V_008DFC_SQ_V_MAD_I64_I32 0x177
3341 /* */
3342 #define V_008DFC_SQ_V_OP1_OFFSET 0x180
3343 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3344 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3345 #define C_008DFC_ENCODING 0x03FFFFFF
3346 #define V_008DFC_SQ_ENC_VOP3_FIELD 0x34
3347 #define R_008DFC_SQ_VOP2 0x008DFC
3348 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
3349 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
3350 #define C_008DFC_SRC0 0xFFFFFE00
3351 #define V_008DFC_SQ_SGPR 0x00
3352 /* CIK */
3353 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3354 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3355 /* */
3356 #define V_008DFC_SQ_VCC_LO 0x6A
3357 #define V_008DFC_SQ_VCC_HI 0x6B
3358 #define V_008DFC_SQ_TBA_LO 0x6C
3359 #define V_008DFC_SQ_TBA_HI 0x6D
3360 #define V_008DFC_SQ_TMA_LO 0x6E
3361 #define V_008DFC_SQ_TMA_HI 0x6F
3362 #define V_008DFC_SQ_TTMP0 0x70
3363 #define V_008DFC_SQ_TTMP1 0x71
3364 #define V_008DFC_SQ_TTMP2 0x72
3365 #define V_008DFC_SQ_TTMP3 0x73
3366 #define V_008DFC_SQ_TTMP4 0x74
3367 #define V_008DFC_SQ_TTMP5 0x75
3368 #define V_008DFC_SQ_TTMP6 0x76
3369 #define V_008DFC_SQ_TTMP7 0x77
3370 #define V_008DFC_SQ_TTMP8 0x78
3371 #define V_008DFC_SQ_TTMP9 0x79
3372 #define V_008DFC_SQ_TTMP10 0x7A
3373 #define V_008DFC_SQ_TTMP11 0x7B
3374 #define V_008DFC_SQ_M0 0x7C
3375 #define V_008DFC_SQ_EXEC_LO 0x7E
3376 #define V_008DFC_SQ_EXEC_HI 0x7F
3377 #define V_008DFC_SQ_SRC_0 0x80
3378 #define V_008DFC_SQ_SRC_1_INT 0x81
3379 #define V_008DFC_SQ_SRC_2_INT 0x82
3380 #define V_008DFC_SQ_SRC_3_INT 0x83
3381 #define V_008DFC_SQ_SRC_4_INT 0x84
3382 #define V_008DFC_SQ_SRC_5_INT 0x85
3383 #define V_008DFC_SQ_SRC_6_INT 0x86
3384 #define V_008DFC_SQ_SRC_7_INT 0x87
3385 #define V_008DFC_SQ_SRC_8_INT 0x88
3386 #define V_008DFC_SQ_SRC_9_INT 0x89
3387 #define V_008DFC_SQ_SRC_10_INT 0x8A
3388 #define V_008DFC_SQ_SRC_11_INT 0x8B
3389 #define V_008DFC_SQ_SRC_12_INT 0x8C
3390 #define V_008DFC_SQ_SRC_13_INT 0x8D
3391 #define V_008DFC_SQ_SRC_14_INT 0x8E
3392 #define V_008DFC_SQ_SRC_15_INT 0x8F
3393 #define V_008DFC_SQ_SRC_16_INT 0x90
3394 #define V_008DFC_SQ_SRC_17_INT 0x91
3395 #define V_008DFC_SQ_SRC_18_INT 0x92
3396 #define V_008DFC_SQ_SRC_19_INT 0x93
3397 #define V_008DFC_SQ_SRC_20_INT 0x94
3398 #define V_008DFC_SQ_SRC_21_INT 0x95
3399 #define V_008DFC_SQ_SRC_22_INT 0x96
3400 #define V_008DFC_SQ_SRC_23_INT 0x97
3401 #define V_008DFC_SQ_SRC_24_INT 0x98
3402 #define V_008DFC_SQ_SRC_25_INT 0x99
3403 #define V_008DFC_SQ_SRC_26_INT 0x9A
3404 #define V_008DFC_SQ_SRC_27_INT 0x9B
3405 #define V_008DFC_SQ_SRC_28_INT 0x9C
3406 #define V_008DFC_SQ_SRC_29_INT 0x9D
3407 #define V_008DFC_SQ_SRC_30_INT 0x9E
3408 #define V_008DFC_SQ_SRC_31_INT 0x9F
3409 #define V_008DFC_SQ_SRC_32_INT 0xA0
3410 #define V_008DFC_SQ_SRC_33_INT 0xA1
3411 #define V_008DFC_SQ_SRC_34_INT 0xA2
3412 #define V_008DFC_SQ_SRC_35_INT 0xA3
3413 #define V_008DFC_SQ_SRC_36_INT 0xA4
3414 #define V_008DFC_SQ_SRC_37_INT 0xA5
3415 #define V_008DFC_SQ_SRC_38_INT 0xA6
3416 #define V_008DFC_SQ_SRC_39_INT 0xA7
3417 #define V_008DFC_SQ_SRC_40_INT 0xA8
3418 #define V_008DFC_SQ_SRC_41_INT 0xA9
3419 #define V_008DFC_SQ_SRC_42_INT 0xAA
3420 #define V_008DFC_SQ_SRC_43_INT 0xAB
3421 #define V_008DFC_SQ_SRC_44_INT 0xAC
3422 #define V_008DFC_SQ_SRC_45_INT 0xAD
3423 #define V_008DFC_SQ_SRC_46_INT 0xAE
3424 #define V_008DFC_SQ_SRC_47_INT 0xAF
3425 #define V_008DFC_SQ_SRC_48_INT 0xB0
3426 #define V_008DFC_SQ_SRC_49_INT 0xB1
3427 #define V_008DFC_SQ_SRC_50_INT 0xB2
3428 #define V_008DFC_SQ_SRC_51_INT 0xB3
3429 #define V_008DFC_SQ_SRC_52_INT 0xB4
3430 #define V_008DFC_SQ_SRC_53_INT 0xB5
3431 #define V_008DFC_SQ_SRC_54_INT 0xB6
3432 #define V_008DFC_SQ_SRC_55_INT 0xB7
3433 #define V_008DFC_SQ_SRC_56_INT 0xB8
3434 #define V_008DFC_SQ_SRC_57_INT 0xB9
3435 #define V_008DFC_SQ_SRC_58_INT 0xBA
3436 #define V_008DFC_SQ_SRC_59_INT 0xBB
3437 #define V_008DFC_SQ_SRC_60_INT 0xBC
3438 #define V_008DFC_SQ_SRC_61_INT 0xBD
3439 #define V_008DFC_SQ_SRC_62_INT 0xBE
3440 #define V_008DFC_SQ_SRC_63_INT 0xBF
3441 #define V_008DFC_SQ_SRC_64_INT 0xC0
3442 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
3443 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
3444 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
3445 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
3446 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
3447 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
3448 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
3449 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
3450 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
3451 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
3452 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
3453 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
3454 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
3455 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
3456 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
3457 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
3458 #define V_008DFC_SQ_SRC_0_5 0xF0
3459 #define V_008DFC_SQ_SRC_M_0_5 0xF1
3460 #define V_008DFC_SQ_SRC_1 0xF2
3461 #define V_008DFC_SQ_SRC_M_1 0xF3
3462 #define V_008DFC_SQ_SRC_2 0xF4
3463 #define V_008DFC_SQ_SRC_M_2 0xF5
3464 #define V_008DFC_SQ_SRC_4 0xF6
3465 #define V_008DFC_SQ_SRC_M_4 0xF7
3466 #define V_008DFC_SQ_SRC_VCCZ 0xFB
3467 #define V_008DFC_SQ_SRC_EXECZ 0xFC
3468 #define V_008DFC_SQ_SRC_SCC 0xFD
3469 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
3470 #define V_008DFC_SQ_SRC_VGPR 0x100
3471 #define S_008DFC_VSRC1(x) (((x) & 0xFF) << 9)
3472 #define G_008DFC_VSRC1(x) (((x) >> 9) & 0xFF)
3473 #define C_008DFC_VSRC1 0xFFFE01FF
3474 #define V_008DFC_SQ_VGPR 0x00
3475 #define S_008DFC_VDST(x) (((x) & 0xFF) << 17)
3476 #define G_008DFC_VDST(x) (((x) >> 17) & 0xFF)
3477 #define C_008DFC_VDST 0xFE01FFFF
3478 #define V_008DFC_SQ_VGPR 0x00
3479 #define S_008DFC_OP(x) (((x) & 0x3F) << 25)
3480 #define G_008DFC_OP(x) (((x) >> 25) & 0x3F)
3481 #define C_008DFC_OP 0x81FFFFFF
3482 #define V_008DFC_SQ_V_CNDMASK_B32 0x00
3483 #define V_008DFC_SQ_V_READLANE_B32 0x01
3484 #define V_008DFC_SQ_V_WRITELANE_B32 0x02
3485 #define V_008DFC_SQ_V_ADD_F32 0x03
3486 #define V_008DFC_SQ_V_SUB_F32 0x04
3487 #define V_008DFC_SQ_V_SUBREV_F32 0x05
3488 #define V_008DFC_SQ_V_MAC_LEGACY_F32 0x06
3489 #define V_008DFC_SQ_V_MUL_LEGACY_F32 0x07
3490 #define V_008DFC_SQ_V_MUL_F32 0x08
3491 #define V_008DFC_SQ_V_MUL_I32_I24 0x09
3492 #define V_008DFC_SQ_V_MUL_HI_I32_I24 0x0A
3493 #define V_008DFC_SQ_V_MUL_U32_U24 0x0B
3494 #define V_008DFC_SQ_V_MUL_HI_U32_U24 0x0C
3495 #define V_008DFC_SQ_V_MIN_LEGACY_F32 0x0D
3496 #define V_008DFC_SQ_V_MAX_LEGACY_F32 0x0E
3497 #define V_008DFC_SQ_V_MIN_F32 0x0F
3498 #define V_008DFC_SQ_V_MAX_F32 0x10
3499 #define V_008DFC_SQ_V_MIN_I32 0x11
3500 #define V_008DFC_SQ_V_MAX_I32 0x12
3501 #define V_008DFC_SQ_V_MIN_U32 0x13
3502 #define V_008DFC_SQ_V_MAX_U32 0x14
3503 #define V_008DFC_SQ_V_LSHR_B32 0x15
3504 #define V_008DFC_SQ_V_LSHRREV_B32 0x16
3505 #define V_008DFC_SQ_V_ASHR_I32 0x17
3506 #define V_008DFC_SQ_V_ASHRREV_I32 0x18
3507 #define V_008DFC_SQ_V_LSHL_B32 0x19
3508 #define V_008DFC_SQ_V_LSHLREV_B32 0x1A
3509 #define V_008DFC_SQ_V_AND_B32 0x1B
3510 #define V_008DFC_SQ_V_OR_B32 0x1C
3511 #define V_008DFC_SQ_V_XOR_B32 0x1D
3512 #define V_008DFC_SQ_V_BFM_B32 0x1E
3513 #define V_008DFC_SQ_V_MAC_F32 0x1F
3514 #define V_008DFC_SQ_V_MADMK_F32 0x20
3515 #define V_008DFC_SQ_V_MADAK_F32 0x21
3516 #define V_008DFC_SQ_V_BCNT_U32_B32 0x22
3517 #define V_008DFC_SQ_V_MBCNT_LO_U32_B32 0x23
3518 #define V_008DFC_SQ_V_MBCNT_HI_U32_B32 0x24
3519 #define V_008DFC_SQ_V_ADD_I32 0x25
3520 #define V_008DFC_SQ_V_SUB_I32 0x26
3521 #define V_008DFC_SQ_V_SUBREV_I32 0x27
3522 #define V_008DFC_SQ_V_ADDC_U32 0x28
3523 #define V_008DFC_SQ_V_SUBB_U32 0x29
3524 #define V_008DFC_SQ_V_SUBBREV_U32 0x2A
3525 #define V_008DFC_SQ_V_LDEXP_F32 0x2B
3526 #define V_008DFC_SQ_V_CVT_PKACCUM_U8_F32 0x2C
3527 #define V_008DFC_SQ_V_CVT_PKNORM_I16_F32 0x2D
3528 #define V_008DFC_SQ_V_CVT_PKNORM_U16_F32 0x2E
3529 #define V_008DFC_SQ_V_CVT_PKRTZ_F16_F32 0x2F
3530 #define V_008DFC_SQ_V_CVT_PK_U16_U32 0x30
3531 #define V_008DFC_SQ_V_CVT_PK_I16_I32 0x31
3532 #define S_008DFC_ENCODING(x) (((x) & 0x1) << 31)
3533 #define G_008DFC_ENCODING(x) (((x) >> 31) & 0x1)
3534 #define C_008DFC_ENCODING 0x7FFFFFFF
3535 #define R_008DFC_SQ_VOP3_0_SDST_ENC 0x008DFC
3536 #define S_008DFC_VDST(x) (((x) & 0xFF) << 0)
3537 #define G_008DFC_VDST(x) (((x) >> 0) & 0xFF)
3538 #define C_008DFC_VDST 0xFFFFFF00
3539 #define V_008DFC_SQ_VGPR 0x00
3540 #define S_008DFC_SDST(x) (((x) & 0x7F) << 8)
3541 #define G_008DFC_SDST(x) (((x) >> 8) & 0x7F)
3542 #define C_008DFC_SDST 0xFFFF80FF
3543 #define V_008DFC_SQ_SGPR 0x00
3544 /* CIK */
3545 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3546 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3547 /* */
3548 #define V_008DFC_SQ_VCC_LO 0x6A
3549 #define V_008DFC_SQ_VCC_HI 0x6B
3550 #define V_008DFC_SQ_TBA_LO 0x6C
3551 #define V_008DFC_SQ_TBA_HI 0x6D
3552 #define V_008DFC_SQ_TMA_LO 0x6E
3553 #define V_008DFC_SQ_TMA_HI 0x6F
3554 #define V_008DFC_SQ_TTMP0 0x70
3555 #define V_008DFC_SQ_TTMP1 0x71
3556 #define V_008DFC_SQ_TTMP2 0x72
3557 #define V_008DFC_SQ_TTMP3 0x73
3558 #define V_008DFC_SQ_TTMP4 0x74
3559 #define V_008DFC_SQ_TTMP5 0x75
3560 #define V_008DFC_SQ_TTMP6 0x76
3561 #define V_008DFC_SQ_TTMP7 0x77
3562 #define V_008DFC_SQ_TTMP8 0x78
3563 #define V_008DFC_SQ_TTMP9 0x79
3564 #define V_008DFC_SQ_TTMP10 0x7A
3565 #define V_008DFC_SQ_TTMP11 0x7B
3566 #define S_008DFC_OP(x) (((x) & 0x1FF) << 17)
3567 #define G_008DFC_OP(x) (((x) >> 17) & 0x1FF)
3568 #define C_008DFC_OP 0xFC01FFFF
3569 #define V_008DFC_SQ_V_OPC_OFFSET 0x00
3570 #define V_008DFC_SQ_V_OP2_OFFSET 0x100
3571 #define V_008DFC_SQ_V_MAD_LEGACY_F32 0x140
3572 #define V_008DFC_SQ_V_MAD_F32 0x141
3573 #define V_008DFC_SQ_V_MAD_I32_I24 0x142
3574 #define V_008DFC_SQ_V_MAD_U32_U24 0x143
3575 #define V_008DFC_SQ_V_CUBEID_F32 0x144
3576 #define V_008DFC_SQ_V_CUBESC_F32 0x145
3577 #define V_008DFC_SQ_V_CUBETC_F32 0x146
3578 #define V_008DFC_SQ_V_CUBEMA_F32 0x147
3579 #define V_008DFC_SQ_V_BFE_U32 0x148
3580 #define V_008DFC_SQ_V_BFE_I32 0x149
3581 #define V_008DFC_SQ_V_BFI_B32 0x14A
3582 #define V_008DFC_SQ_V_FMA_F32 0x14B
3583 #define V_008DFC_SQ_V_FMA_F64 0x14C
3584 #define V_008DFC_SQ_V_LERP_U8 0x14D
3585 #define V_008DFC_SQ_V_ALIGNBIT_B32 0x14E
3586 #define V_008DFC_SQ_V_ALIGNBYTE_B32 0x14F
3587 #define V_008DFC_SQ_V_MULLIT_F32 0x150
3588 #define V_008DFC_SQ_V_MIN3_F32 0x151
3589 #define V_008DFC_SQ_V_MIN3_I32 0x152
3590 #define V_008DFC_SQ_V_MIN3_U32 0x153
3591 #define V_008DFC_SQ_V_MAX3_F32 0x154
3592 #define V_008DFC_SQ_V_MAX3_I32 0x155
3593 #define V_008DFC_SQ_V_MAX3_U32 0x156
3594 #define V_008DFC_SQ_V_MED3_F32 0x157
3595 #define V_008DFC_SQ_V_MED3_I32 0x158
3596 #define V_008DFC_SQ_V_MED3_U32 0x159
3597 #define V_008DFC_SQ_V_SAD_U8 0x15A
3598 #define V_008DFC_SQ_V_SAD_HI_U8 0x15B
3599 #define V_008DFC_SQ_V_SAD_U16 0x15C
3600 #define V_008DFC_SQ_V_SAD_U32 0x15D
3601 #define V_008DFC_SQ_V_CVT_PK_U8_F32 0x15E
3602 #define V_008DFC_SQ_V_DIV_FIXUP_F32 0x15F
3603 #define V_008DFC_SQ_V_DIV_FIXUP_F64 0x160
3604 #define V_008DFC_SQ_V_LSHL_B64 0x161
3605 #define V_008DFC_SQ_V_LSHR_B64 0x162
3606 #define V_008DFC_SQ_V_ASHR_I64 0x163
3607 #define V_008DFC_SQ_V_ADD_F64 0x164
3608 #define V_008DFC_SQ_V_MUL_F64 0x165
3609 #define V_008DFC_SQ_V_MIN_F64 0x166
3610 #define V_008DFC_SQ_V_MAX_F64 0x167
3611 #define V_008DFC_SQ_V_LDEXP_F64 0x168
3612 #define V_008DFC_SQ_V_MUL_LO_U32 0x169
3613 #define V_008DFC_SQ_V_MUL_HI_U32 0x16A
3614 #define V_008DFC_SQ_V_MUL_LO_I32 0x16B
3615 #define V_008DFC_SQ_V_MUL_HI_I32 0x16C
3616 #define V_008DFC_SQ_V_DIV_SCALE_F32 0x16D
3617 #define V_008DFC_SQ_V_DIV_SCALE_F64 0x16E
3618 #define V_008DFC_SQ_V_DIV_FMAS_F32 0x16F
3619 #define V_008DFC_SQ_V_DIV_FMAS_F64 0x170
3620 #define V_008DFC_SQ_V_MSAD_U8 0x171
3621 #define V_008DFC_SQ_V_QSAD_U8 0x172
3622 #define V_008DFC_SQ_V_MQSAD_U8 0x173
3623 #define V_008DFC_SQ_V_TRIG_PREOP_F64 0x174
3624 /* CIK */
3625 #define V_008DFC_SQ_V_MQSAD_U32_U8 0x175
3626 #define V_008DFC_SQ_V_MAD_U64_U32 0x176
3627 #define V_008DFC_SQ_V_MAD_I64_I32 0x177
3628 /* */
3629 #define V_008DFC_SQ_V_OP1_OFFSET 0x180
3630 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3631 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3632 #define C_008DFC_ENCODING 0x03FFFFFF
3633 #define V_008DFC_SQ_ENC_VOP3_FIELD 0x34
3634 #define R_008DFC_SQ_MUBUF_0 0x008DFC
3635 #define S_008DFC_OFFSET(x) (((x) & 0xFFF) << 0)
3636 #define G_008DFC_OFFSET(x) (((x) >> 0) & 0xFFF)
3637 #define C_008DFC_OFFSET 0xFFFFF000
3638 #define S_008DFC_OFFEN(x) (((x) & 0x1) << 12)
3639 #define G_008DFC_OFFEN(x) (((x) >> 12) & 0x1)
3640 #define C_008DFC_OFFEN 0xFFFFEFFF
3641 #define S_008DFC_IDXEN(x) (((x) & 0x1) << 13)
3642 #define G_008DFC_IDXEN(x) (((x) >> 13) & 0x1)
3643 #define C_008DFC_IDXEN 0xFFFFDFFF
3644 #define S_008DFC_GLC(x) (((x) & 0x1) << 14)
3645 #define G_008DFC_GLC(x) (((x) >> 14) & 0x1)
3646 #define C_008DFC_GLC 0xFFFFBFFF
3647 #define S_008DFC_ADDR64(x) (((x) & 0x1) << 15)
3648 #define G_008DFC_ADDR64(x) (((x) >> 15) & 0x1)
3649 #define C_008DFC_ADDR64 0xFFFF7FFF
3650 #define S_008DFC_LDS(x) (((x) & 0x1) << 16)
3651 #define G_008DFC_LDS(x) (((x) >> 16) & 0x1)
3652 #define C_008DFC_LDS 0xFFFEFFFF
3653 #define S_008DFC_OP(x) (((x) & 0x7F) << 18)
3654 #define G_008DFC_OP(x) (((x) >> 18) & 0x7F)
3655 #define C_008DFC_OP 0xFE03FFFF
3656 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_X 0x00
3657 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_XY 0x01
3658 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_XYZ 0x02
3659 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_XYZW 0x03
3660 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_X 0x04
3661 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_XY 0x05
3662 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_XYZ 0x06
3663 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_XYZW 0x07
3664 #define V_008DFC_SQ_BUFFER_LOAD_UBYTE 0x08
3665 #define V_008DFC_SQ_BUFFER_LOAD_SBYTE 0x09
3666 #define V_008DFC_SQ_BUFFER_LOAD_USHORT 0x0A
3667 #define V_008DFC_SQ_BUFFER_LOAD_SSHORT 0x0B
3668 #define V_008DFC_SQ_BUFFER_LOAD_DWORD 0x0C
3669 #define V_008DFC_SQ_BUFFER_LOAD_DWORDX2 0x0D
3670 #define V_008DFC_SQ_BUFFER_LOAD_DWORDX4 0x0E
3671 /* CIK */
3672 #define V_008DFC_SQ_BUFFER_LOAD_DWORDX3 0x0F
3673 /* */
3674 #define V_008DFC_SQ_BUFFER_STORE_BYTE 0x18
3675 #define V_008DFC_SQ_BUFFER_STORE_SHORT 0x1A
3676 #define V_008DFC_SQ_BUFFER_STORE_DWORD 0x1C
3677 #define V_008DFC_SQ_BUFFER_STORE_DWORDX2 0x1D
3678 #define V_008DFC_SQ_BUFFER_STORE_DWORDX4 0x1E
3679 /* CIK */
3680 #define V_008DFC_SQ_BUFFER_STORE_DWORDX3 0x1F
3681 /* */
3682 #define V_008DFC_SQ_BUFFER_ATOMIC_SWAP 0x30
3683 #define V_008DFC_SQ_BUFFER_ATOMIC_CMPSWAP 0x31
3684 #define V_008DFC_SQ_BUFFER_ATOMIC_ADD 0x32
3685 #define V_008DFC_SQ_BUFFER_ATOMIC_SUB 0x33
3686 #define V_008DFC_SQ_BUFFER_ATOMIC_RSUB 0x34 /* not on CIK */
3687 #define V_008DFC_SQ_BUFFER_ATOMIC_SMIN 0x35
3688 #define V_008DFC_SQ_BUFFER_ATOMIC_UMIN 0x36
3689 #define V_008DFC_SQ_BUFFER_ATOMIC_SMAX 0x37
3690 #define V_008DFC_SQ_BUFFER_ATOMIC_UMAX 0x38
3691 #define V_008DFC_SQ_BUFFER_ATOMIC_AND 0x39
3692 #define V_008DFC_SQ_BUFFER_ATOMIC_OR 0x3A
3693 #define V_008DFC_SQ_BUFFER_ATOMIC_XOR 0x3B
3694 #define V_008DFC_SQ_BUFFER_ATOMIC_INC 0x3C
3695 #define V_008DFC_SQ_BUFFER_ATOMIC_DEC 0x3D
3696 #define V_008DFC_SQ_BUFFER_ATOMIC_FCMPSWAP 0x3E
3697 #define V_008DFC_SQ_BUFFER_ATOMIC_FMIN 0x3F
3698 #define V_008DFC_SQ_BUFFER_ATOMIC_FMAX 0x40
3699 #define V_008DFC_SQ_BUFFER_ATOMIC_SWAP_X2 0x50
3700 #define V_008DFC_SQ_BUFFER_ATOMIC_CMPSWAP_X2 0x51
3701 #define V_008DFC_SQ_BUFFER_ATOMIC_ADD_X2 0x52
3702 #define V_008DFC_SQ_BUFFER_ATOMIC_SUB_X2 0x53
3703 #define V_008DFC_SQ_BUFFER_ATOMIC_RSUB_X2 0x54 /* not on CIK */
3704 #define V_008DFC_SQ_BUFFER_ATOMIC_SMIN_X2 0x55
3705 #define V_008DFC_SQ_BUFFER_ATOMIC_UMIN_X2 0x56
3706 #define V_008DFC_SQ_BUFFER_ATOMIC_SMAX_X2 0x57
3707 #define V_008DFC_SQ_BUFFER_ATOMIC_UMAX_X2 0x58
3708 #define V_008DFC_SQ_BUFFER_ATOMIC_AND_X2 0x59
3709 #define V_008DFC_SQ_BUFFER_ATOMIC_OR_X2 0x5A
3710 #define V_008DFC_SQ_BUFFER_ATOMIC_XOR_X2 0x5B
3711 #define V_008DFC_SQ_BUFFER_ATOMIC_INC_X2 0x5C
3712 #define V_008DFC_SQ_BUFFER_ATOMIC_DEC_X2 0x5D
3713 #define V_008DFC_SQ_BUFFER_ATOMIC_FCMPSWAP_X2 0x5E
3714 #define V_008DFC_SQ_BUFFER_ATOMIC_FMIN_X2 0x5F
3715 #define V_008DFC_SQ_BUFFER_ATOMIC_FMAX_X2 0x60
3716 #define V_008DFC_SQ_BUFFER_WBINVL1_SC 0x70
3717 /* CIK */
3718 #define V_008DFC_SQ_BUFFER_WBINVL1_VOL 0x70
3719 /* */
3720 #define V_008DFC_SQ_BUFFER_WBINVL1 0x71
3721 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3722 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3723 #define C_008DFC_ENCODING 0x03FFFFFF
3724 #define V_008DFC_SQ_ENC_MUBUF_FIELD 0x38
3725 #endif
3726 #define R_008F00_SQ_BUF_RSRC_WORD0 0x008F00
3727 #define R_008F04_SQ_BUF_RSRC_WORD1 0x008F04
3728 #define S_008F04_BASE_ADDRESS_HI(x) (((x) & 0xFFFF) << 0)
3729 #define G_008F04_BASE_ADDRESS_HI(x) (((x) >> 0) & 0xFFFF)
3730 #define C_008F04_BASE_ADDRESS_HI 0xFFFF0000
3731 #define S_008F04_STRIDE(x) (((x) & 0x3FFF) << 16)
3732 #define G_008F04_STRIDE(x) (((x) >> 16) & 0x3FFF)
3733 #define C_008F04_STRIDE 0xC000FFFF
3734 #define S_008F04_CACHE_SWIZZLE(x) (((x) & 0x1) << 30)
3735 #define G_008F04_CACHE_SWIZZLE(x) (((x) >> 30) & 0x1)
3736 #define C_008F04_CACHE_SWIZZLE 0xBFFFFFFF
3737 #define S_008F04_SWIZZLE_ENABLE(x) (((x) & 0x1) << 31)
3738 #define G_008F04_SWIZZLE_ENABLE(x) (((x) >> 31) & 0x1)
3739 #define C_008F04_SWIZZLE_ENABLE 0x7FFFFFFF
3740 #define R_008F08_SQ_BUF_RSRC_WORD2 0x008F08
3741 #define R_008F0C_SQ_BUF_RSRC_WORD3 0x008F0C
3742 #define S_008F0C_DST_SEL_X(x) (((x) & 0x07) << 0)
3743 #define G_008F0C_DST_SEL_X(x) (((x) >> 0) & 0x07)
3744 #define C_008F0C_DST_SEL_X 0xFFFFFFF8
3745 #define V_008F0C_SQ_SEL_0 0x00
3746 #define V_008F0C_SQ_SEL_1 0x01
3747 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
3748 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
3749 #define V_008F0C_SQ_SEL_X 0x04
3750 #define V_008F0C_SQ_SEL_Y 0x05
3751 #define V_008F0C_SQ_SEL_Z 0x06
3752 #define V_008F0C_SQ_SEL_W 0x07
3753 #define S_008F0C_DST_SEL_Y(x) (((x) & 0x07) << 3)
3754 #define G_008F0C_DST_SEL_Y(x) (((x) >> 3) & 0x07)
3755 #define C_008F0C_DST_SEL_Y 0xFFFFFFC7
3756 #define V_008F0C_SQ_SEL_0 0x00
3757 #define V_008F0C_SQ_SEL_1 0x01
3758 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
3759 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
3760 #define V_008F0C_SQ_SEL_X 0x04
3761 #define V_008F0C_SQ_SEL_Y 0x05
3762 #define V_008F0C_SQ_SEL_Z 0x06
3763 #define V_008F0C_SQ_SEL_W 0x07
3764 #define S_008F0C_DST_SEL_Z(x) (((x) & 0x07) << 6)
3765 #define G_008F0C_DST_SEL_Z(x) (((x) >> 6) & 0x07)
3766 #define C_008F0C_DST_SEL_Z 0xFFFFFE3F
3767 #define V_008F0C_SQ_SEL_0 0x00
3768 #define V_008F0C_SQ_SEL_1 0x01
3769 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
3770 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
3771 #define V_008F0C_SQ_SEL_X 0x04
3772 #define V_008F0C_SQ_SEL_Y 0x05
3773 #define V_008F0C_SQ_SEL_Z 0x06
3774 #define V_008F0C_SQ_SEL_W 0x07
3775 #define S_008F0C_DST_SEL_W(x) (((x) & 0x07) << 9)
3776 #define G_008F0C_DST_SEL_W(x) (((x) >> 9) & 0x07)
3777 #define C_008F0C_DST_SEL_W 0xFFFFF1FF
3778 #define V_008F0C_SQ_SEL_0 0x00
3779 #define V_008F0C_SQ_SEL_1 0x01
3780 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
3781 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
3782 #define V_008F0C_SQ_SEL_X 0x04
3783 #define V_008F0C_SQ_SEL_Y 0x05
3784 #define V_008F0C_SQ_SEL_Z 0x06
3785 #define V_008F0C_SQ_SEL_W 0x07
3786 #define S_008F0C_NUM_FORMAT(x) (((x) & 0x07) << 12)
3787 #define G_008F0C_NUM_FORMAT(x) (((x) >> 12) & 0x07)
3788 #define C_008F0C_NUM_FORMAT 0xFFFF8FFF
3789 #define V_008F0C_BUF_NUM_FORMAT_UNORM 0x00
3790 #define V_008F0C_BUF_NUM_FORMAT_SNORM 0x01
3791 #define V_008F0C_BUF_NUM_FORMAT_USCALED 0x02
3792 #define V_008F0C_BUF_NUM_FORMAT_SSCALED 0x03
3793 #define V_008F0C_BUF_NUM_FORMAT_UINT 0x04
3794 #define V_008F0C_BUF_NUM_FORMAT_SINT 0x05
3795 #define V_008F0C_BUF_NUM_FORMAT_SNORM_OGL 0x06
3796 #define V_008F0C_BUF_NUM_FORMAT_FLOAT 0x07
3797 #define S_008F0C_DATA_FORMAT(x) (((x) & 0x0F) << 15)
3798 #define G_008F0C_DATA_FORMAT(x) (((x) >> 15) & 0x0F)
3799 #define C_008F0C_DATA_FORMAT 0xFFF87FFF
3800 #define V_008F0C_BUF_DATA_FORMAT_INVALID 0x00
3801 #define V_008F0C_BUF_DATA_FORMAT_8 0x01
3802 #define V_008F0C_BUF_DATA_FORMAT_16 0x02
3803 #define V_008F0C_BUF_DATA_FORMAT_8_8 0x03
3804 #define V_008F0C_BUF_DATA_FORMAT_32 0x04
3805 #define V_008F0C_BUF_DATA_FORMAT_16_16 0x05
3806 #define V_008F0C_BUF_DATA_FORMAT_10_11_11 0x06
3807 #define V_008F0C_BUF_DATA_FORMAT_11_11_10 0x07
3808 #define V_008F0C_BUF_DATA_FORMAT_10_10_10_2 0x08
3809 #define V_008F0C_BUF_DATA_FORMAT_2_10_10_10 0x09
3810 #define V_008F0C_BUF_DATA_FORMAT_8_8_8_8 0x0A
3811 #define V_008F0C_BUF_DATA_FORMAT_32_32 0x0B
3812 #define V_008F0C_BUF_DATA_FORMAT_16_16_16_16 0x0C
3813 #define V_008F0C_BUF_DATA_FORMAT_32_32_32 0x0D
3814 #define V_008F0C_BUF_DATA_FORMAT_32_32_32_32 0x0E
3815 #define V_008F0C_BUF_DATA_FORMAT_RESERVED_15 0x0F
3816 #define S_008F0C_ELEMENT_SIZE(x) (((x) & 0x03) << 19)
3817 #define G_008F0C_ELEMENT_SIZE(x) (((x) >> 19) & 0x03)
3818 #define C_008F0C_ELEMENT_SIZE 0xFFE7FFFF
3819 #define S_008F0C_INDEX_STRIDE(x) (((x) & 0x03) << 21)
3820 #define G_008F0C_INDEX_STRIDE(x) (((x) >> 21) & 0x03)
3821 #define C_008F0C_INDEX_STRIDE 0xFF9FFFFF
3822 #define S_008F0C_ADD_TID_ENABLE(x) (((x) & 0x1) << 23)
3823 #define G_008F0C_ADD_TID_ENABLE(x) (((x) >> 23) & 0x1)
3824 #define C_008F0C_ADD_TID_ENABLE 0xFF7FFFFF
3825 /* CIK */
3826 #define S_008F0C_ATC(x) (((x) & 0x1) << 24)
3827 #define G_008F0C_ATC(x) (((x) >> 24) & 0x1)
3828 #define C_008F0C_ATC 0xFEFFFFFF
3829 /* */
3830 #define S_008F0C_HASH_ENABLE(x) (((x) & 0x1) << 25)
3831 #define G_008F0C_HASH_ENABLE(x) (((x) >> 25) & 0x1)
3832 #define C_008F0C_HASH_ENABLE 0xFDFFFFFF
3833 #define S_008F0C_HEAP(x) (((x) & 0x1) << 26)
3834 #define G_008F0C_HEAP(x) (((x) >> 26) & 0x1)
3835 #define C_008F0C_HEAP 0xFBFFFFFF
3836 /* CIK */
3837 #define S_008F0C_MTYPE(x) (((x) & 0x07) << 27)
3838 #define G_008F0C_MTYPE(x) (((x) >> 27) & 0x07)
3839 #define C_008F0C_MTYPE 0xC7FFFFFF
3840 /* */
3841 #define S_008F0C_TYPE(x) (((x) & 0x03) << 30)
3842 #define G_008F0C_TYPE(x) (((x) >> 30) & 0x03)
3843 #define C_008F0C_TYPE 0x3FFFFFFF
3844 #define V_008F0C_SQ_RSRC_BUF 0x00
3845 #define V_008F0C_SQ_RSRC_BUF_RSVD_1 0x01
3846 #define V_008F0C_SQ_RSRC_BUF_RSVD_2 0x02
3847 #define V_008F0C_SQ_RSRC_BUF_RSVD_3 0x03
3848 #define R_008F10_SQ_IMG_RSRC_WORD0 0x008F10
3849 #define R_008F14_SQ_IMG_RSRC_WORD1 0x008F14
3850 #define S_008F14_BASE_ADDRESS_HI(x) (((x) & 0xFF) << 0)
3851 #define G_008F14_BASE_ADDRESS_HI(x) (((x) >> 0) & 0xFF)
3852 #define C_008F14_BASE_ADDRESS_HI 0xFFFFFF00
3853 #define S_008F14_MIN_LOD(x) (((x) & 0xFFF) << 8)
3854 #define G_008F14_MIN_LOD(x) (((x) >> 8) & 0xFFF)
3855 #define C_008F14_MIN_LOD 0xFFF000FF
3856 #define S_008F14_DATA_FORMAT(x) (((x) & 0x3F) << 20)
3857 #define G_008F14_DATA_FORMAT(x) (((x) >> 20) & 0x3F)
3858 #define C_008F14_DATA_FORMAT 0xFC0FFFFF
3859 #define V_008F14_IMG_DATA_FORMAT_INVALID 0x00
3860 #define V_008F14_IMG_DATA_FORMAT_8 0x01
3861 #define V_008F14_IMG_DATA_FORMAT_16 0x02
3862 #define V_008F14_IMG_DATA_FORMAT_8_8 0x03
3863 #define V_008F14_IMG_DATA_FORMAT_32 0x04
3864 #define V_008F14_IMG_DATA_FORMAT_16_16 0x05
3865 #define V_008F14_IMG_DATA_FORMAT_10_11_11 0x06
3866 #define V_008F14_IMG_DATA_FORMAT_11_11_10 0x07
3867 #define V_008F14_IMG_DATA_FORMAT_10_10_10_2 0x08
3868 #define V_008F14_IMG_DATA_FORMAT_2_10_10_10 0x09
3869 #define V_008F14_IMG_DATA_FORMAT_8_8_8_8 0x0A
3870 #define V_008F14_IMG_DATA_FORMAT_32_32 0x0B
3871 #define V_008F14_IMG_DATA_FORMAT_16_16_16_16 0x0C
3872 #define V_008F14_IMG_DATA_FORMAT_32_32_32 0x0D
3873 #define V_008F14_IMG_DATA_FORMAT_32_32_32_32 0x0E
3874 #define V_008F14_IMG_DATA_FORMAT_RESERVED_15 0x0F
3875 #define V_008F14_IMG_DATA_FORMAT_5_6_5 0x10
3876 #define V_008F14_IMG_DATA_FORMAT_1_5_5_5 0x11
3877 #define V_008F14_IMG_DATA_FORMAT_5_5_5_1 0x12
3878 #define V_008F14_IMG_DATA_FORMAT_4_4_4_4 0x13
3879 #define V_008F14_IMG_DATA_FORMAT_8_24 0x14
3880 #define V_008F14_IMG_DATA_FORMAT_24_8 0x15
3881 #define V_008F14_IMG_DATA_FORMAT_X24_8_32 0x16
3882 #define V_008F14_IMG_DATA_FORMAT_RESERVED_23 0x17
3883 #define V_008F14_IMG_DATA_FORMAT_RESERVED_24 0x18
3884 #define V_008F14_IMG_DATA_FORMAT_RESERVED_25 0x19
3885 #define V_008F14_IMG_DATA_FORMAT_RESERVED_26 0x1A
3886 #define V_008F14_IMG_DATA_FORMAT_RESERVED_27 0x1B
3887 #define V_008F14_IMG_DATA_FORMAT_RESERVED_28 0x1C
3888 #define V_008F14_IMG_DATA_FORMAT_RESERVED_29 0x1D
3889 #define V_008F14_IMG_DATA_FORMAT_RESERVED_30 0x1E
3890 #define V_008F14_IMG_DATA_FORMAT_RESERVED_31 0x1F
3891 #define V_008F14_IMG_DATA_FORMAT_GB_GR 0x20
3892 #define V_008F14_IMG_DATA_FORMAT_BG_RG 0x21
3893 #define V_008F14_IMG_DATA_FORMAT_5_9_9_9 0x22
3894 #define V_008F14_IMG_DATA_FORMAT_BC1 0x23
3895 #define V_008F14_IMG_DATA_FORMAT_BC2 0x24
3896 #define V_008F14_IMG_DATA_FORMAT_BC3 0x25
3897 #define V_008F14_IMG_DATA_FORMAT_BC4 0x26
3898 #define V_008F14_IMG_DATA_FORMAT_BC5 0x27
3899 #define V_008F14_IMG_DATA_FORMAT_BC6 0x28
3900 #define V_008F14_IMG_DATA_FORMAT_BC7 0x29
3901 #define V_008F14_IMG_DATA_FORMAT_RESERVED_42 0x2A
3902 #define V_008F14_IMG_DATA_FORMAT_RESERVED_43 0x2B
3903 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F1 0x2C
3904 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F1 0x2D
3905 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S8_F1 0x2E
3906 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F2 0x2F
3907 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F2 0x30
3908 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F4 0x31
3909 #define V_008F14_IMG_DATA_FORMAT_FMASK16_S16_F1 0x32
3910 #define V_008F14_IMG_DATA_FORMAT_FMASK16_S8_F2 0x33
3911 #define V_008F14_IMG_DATA_FORMAT_FMASK32_S16_F2 0x34
3912 #define V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F4 0x35
3913 #define V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F8 0x36
3914 #define V_008F14_IMG_DATA_FORMAT_FMASK64_S16_F4 0x37
3915 #define V_008F14_IMG_DATA_FORMAT_FMASK64_S16_F8 0x38
3916 #define V_008F14_IMG_DATA_FORMAT_4_4 0x39
3917 #define V_008F14_IMG_DATA_FORMAT_6_5_5 0x3A
3918 #define V_008F14_IMG_DATA_FORMAT_1 0x3B
3919 #define V_008F14_IMG_DATA_FORMAT_1_REVERSED 0x3C
3920 #define V_008F14_IMG_DATA_FORMAT_32_AS_8 0x3D
3921 #define V_008F14_IMG_DATA_FORMAT_32_AS_8_8 0x3E
3922 #define V_008F14_IMG_DATA_FORMAT_32_AS_32_32_32_32 0x3F
3923 #define S_008F14_NUM_FORMAT(x) (((x) & 0x0F) << 26)
3924 #define G_008F14_NUM_FORMAT(x) (((x) >> 26) & 0x0F)
3925 #define C_008F14_NUM_FORMAT 0xC3FFFFFF
3926 #define V_008F14_IMG_NUM_FORMAT_UNORM 0x00
3927 #define V_008F14_IMG_NUM_FORMAT_SNORM 0x01
3928 #define V_008F14_IMG_NUM_FORMAT_USCALED 0x02
3929 #define V_008F14_IMG_NUM_FORMAT_SSCALED 0x03
3930 #define V_008F14_IMG_NUM_FORMAT_UINT 0x04
3931 #define V_008F14_IMG_NUM_FORMAT_SINT 0x05
3932 #define V_008F14_IMG_NUM_FORMAT_SNORM_OGL 0x06
3933 #define V_008F14_IMG_NUM_FORMAT_FLOAT 0x07
3934 #define V_008F14_IMG_NUM_FORMAT_RESERVED_8 0x08
3935 #define V_008F14_IMG_NUM_FORMAT_SRGB 0x09
3936 #define V_008F14_IMG_NUM_FORMAT_UBNORM 0x0A
3937 #define V_008F14_IMG_NUM_FORMAT_UBNORM_OGL 0x0B
3938 #define V_008F14_IMG_NUM_FORMAT_UBINT 0x0C
3939 #define V_008F14_IMG_NUM_FORMAT_UBSCALED 0x0D
3940 #define V_008F14_IMG_NUM_FORMAT_RESERVED_14 0x0E
3941 #define V_008F14_IMG_NUM_FORMAT_RESERVED_15 0x0F
3942 /* CIK */
3943 #define S_008F14_MTYPE(x) (((x) & 0x03) << 30)
3944 #define G_008F14_MTYPE(x) (((x) >> 30) & 0x03)
3945 #define C_008F14_MTYPE 0x3FFFFFFF
3946 /* */
3947 #define R_008F18_SQ_IMG_RSRC_WORD2 0x008F18
3948 #define S_008F18_WIDTH(x) (((x) & 0x3FFF) << 0)
3949 #define G_008F18_WIDTH(x) (((x) >> 0) & 0x3FFF)
3950 #define C_008F18_WIDTH 0xFFFFC000
3951 #define S_008F18_HEIGHT(x) (((x) & 0x3FFF) << 14)
3952 #define G_008F18_HEIGHT(x) (((x) >> 14) & 0x3FFF)
3953 #define C_008F18_HEIGHT 0xF0003FFF
3954 #define S_008F18_PERF_MOD(x) (((x) & 0x07) << 28)
3955 #define G_008F18_PERF_MOD(x) (((x) >> 28) & 0x07)
3956 #define C_008F18_PERF_MOD 0x8FFFFFFF
3957 #define S_008F18_INTERLACED(x) (((x) & 0x1) << 31)
3958 #define G_008F18_INTERLACED(x) (((x) >> 31) & 0x1)
3959 #define C_008F18_INTERLACED 0x7FFFFFFF
3960 #define R_008F1C_SQ_IMG_RSRC_WORD3 0x008F1C
3961 #define S_008F1C_DST_SEL_X(x) (((x) & 0x07) << 0)
3962 #define G_008F1C_DST_SEL_X(x) (((x) >> 0) & 0x07)
3963 #define C_008F1C_DST_SEL_X 0xFFFFFFF8
3964 #define V_008F1C_SQ_SEL_0 0x00
3965 #define V_008F1C_SQ_SEL_1 0x01
3966 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
3967 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
3968 #define V_008F1C_SQ_SEL_X 0x04
3969 #define V_008F1C_SQ_SEL_Y 0x05
3970 #define V_008F1C_SQ_SEL_Z 0x06
3971 #define V_008F1C_SQ_SEL_W 0x07
3972 #define S_008F1C_DST_SEL_Y(x) (((x) & 0x07) << 3)
3973 #define G_008F1C_DST_SEL_Y(x) (((x) >> 3) & 0x07)
3974 #define C_008F1C_DST_SEL_Y 0xFFFFFFC7
3975 #define V_008F1C_SQ_SEL_0 0x00
3976 #define V_008F1C_SQ_SEL_1 0x01
3977 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
3978 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
3979 #define V_008F1C_SQ_SEL_X 0x04
3980 #define V_008F1C_SQ_SEL_Y 0x05
3981 #define V_008F1C_SQ_SEL_Z 0x06
3982 #define V_008F1C_SQ_SEL_W 0x07
3983 #define S_008F1C_DST_SEL_Z(x) (((x) & 0x07) << 6)
3984 #define G_008F1C_DST_SEL_Z(x) (((x) >> 6) & 0x07)
3985 #define C_008F1C_DST_SEL_Z 0xFFFFFE3F
3986 #define V_008F1C_SQ_SEL_0 0x00
3987 #define V_008F1C_SQ_SEL_1 0x01
3988 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
3989 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
3990 #define V_008F1C_SQ_SEL_X 0x04
3991 #define V_008F1C_SQ_SEL_Y 0x05
3992 #define V_008F1C_SQ_SEL_Z 0x06
3993 #define V_008F1C_SQ_SEL_W 0x07
3994 #define S_008F1C_DST_SEL_W(x) (((x) & 0x07) << 9)
3995 #define G_008F1C_DST_SEL_W(x) (((x) >> 9) & 0x07)
3996 #define C_008F1C_DST_SEL_W 0xFFFFF1FF
3997 #define V_008F1C_SQ_SEL_0 0x00
3998 #define V_008F1C_SQ_SEL_1 0x01
3999 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
4000 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
4001 #define V_008F1C_SQ_SEL_X 0x04
4002 #define V_008F1C_SQ_SEL_Y 0x05
4003 #define V_008F1C_SQ_SEL_Z 0x06
4004 #define V_008F1C_SQ_SEL_W 0x07
4005 #define S_008F1C_BASE_LEVEL(x) (((x) & 0x0F) << 12)
4006 #define G_008F1C_BASE_LEVEL(x) (((x) >> 12) & 0x0F)
4007 #define C_008F1C_BASE_LEVEL 0xFFFF0FFF
4008 #define S_008F1C_LAST_LEVEL(x) (((x) & 0x0F) << 16)
4009 #define G_008F1C_LAST_LEVEL(x) (((x) >> 16) & 0x0F)
4010 #define C_008F1C_LAST_LEVEL 0xFFF0FFFF
4011 #define S_008F1C_TILING_INDEX(x) (((x) & 0x1F) << 20)
4012 #define G_008F1C_TILING_INDEX(x) (((x) >> 20) & 0x1F)
4013 #define C_008F1C_TILING_INDEX 0xFE0FFFFF
4014 #define S_008F1C_POW2_PAD(x) (((x) & 0x1) << 25)
4015 #define G_008F1C_POW2_PAD(x) (((x) >> 25) & 0x1)
4016 #define C_008F1C_POW2_PAD 0xFDFFFFFF
4017 /* CIK */
4018 #define S_008F1C_MTYPE(x) (((x) & 0x1) << 26)
4019 #define G_008F1C_MTYPE(x) (((x) >> 26) & 0x1)
4020 #define C_008F1C_MTYPE 0xFBFFFFFF
4021 #define S_008F1C_ATC(x) (((x) & 0x1) << 27)
4022 #define G_008F1C_ATC(x) (((x) >> 27) & 0x1)
4023 #define C_008F1C_ATC 0xF7FFFFFF
4024 /* */
4025 #define S_008F1C_TYPE(x) (((x) & 0x0F) << 28)
4026 #define G_008F1C_TYPE(x) (((x) >> 28) & 0x0F)
4027 #define C_008F1C_TYPE 0x0FFFFFFF
4028 #define V_008F1C_SQ_RSRC_IMG_RSVD_0 0x00
4029 #define V_008F1C_SQ_RSRC_IMG_RSVD_1 0x01
4030 #define V_008F1C_SQ_RSRC_IMG_RSVD_2 0x02
4031 #define V_008F1C_SQ_RSRC_IMG_RSVD_3 0x03
4032 #define V_008F1C_SQ_RSRC_IMG_RSVD_4 0x04
4033 #define V_008F1C_SQ_RSRC_IMG_RSVD_5 0x05
4034 #define V_008F1C_SQ_RSRC_IMG_RSVD_6 0x06
4035 #define V_008F1C_SQ_RSRC_IMG_RSVD_7 0x07
4036 #define V_008F1C_SQ_RSRC_IMG_1D 0x08
4037 #define V_008F1C_SQ_RSRC_IMG_2D 0x09
4038 #define V_008F1C_SQ_RSRC_IMG_3D 0x0A
4039 #define V_008F1C_SQ_RSRC_IMG_CUBE 0x0B
4040 #define V_008F1C_SQ_RSRC_IMG_1D_ARRAY 0x0C
4041 #define V_008F1C_SQ_RSRC_IMG_2D_ARRAY 0x0D
4042 #define V_008F1C_SQ_RSRC_IMG_2D_MSAA 0x0E
4043 #define V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY 0x0F
4044 #define R_008F20_SQ_IMG_RSRC_WORD4 0x008F20
4045 #define S_008F20_DEPTH(x) (((x) & 0x1FFF) << 0)
4046 #define G_008F20_DEPTH(x) (((x) >> 0) & 0x1FFF)
4047 #define C_008F20_DEPTH 0xFFFFE000
4048 #define S_008F20_PITCH(x) (((x) & 0x3FFF) << 13)
4049 #define G_008F20_PITCH(x) (((x) >> 13) & 0x3FFF)
4050 #define C_008F20_PITCH 0xF8001FFF
4051 #define R_008F24_SQ_IMG_RSRC_WORD5 0x008F24
4052 #define S_008F24_BASE_ARRAY(x) (((x) & 0x1FFF) << 0)
4053 #define G_008F24_BASE_ARRAY(x) (((x) >> 0) & 0x1FFF)
4054 #define C_008F24_BASE_ARRAY 0xFFFFE000
4055 #define S_008F24_LAST_ARRAY(x) (((x) & 0x1FFF) << 13)
4056 #define G_008F24_LAST_ARRAY(x) (((x) >> 13) & 0x1FFF)
4057 #define C_008F24_LAST_ARRAY 0xFC001FFF
4058 #define R_008F28_SQ_IMG_RSRC_WORD6 0x008F28
4059 #define S_008F28_MIN_LOD_WARN(x) (((x) & 0xFFF) << 0)
4060 #define G_008F28_MIN_LOD_WARN(x) (((x) >> 0) & 0xFFF)
4061 #define C_008F28_MIN_LOD_WARN 0xFFFFF000
4062 /* CIK */
4063 #define S_008F28_COUNTER_BANK_ID(x) (((x) & 0xFF) << 12)
4064 #define G_008F28_COUNTER_BANK_ID(x) (((x) >> 12) & 0xFF)
4065 #define C_008F28_COUNTER_BANK_ID 0xFFF00FFF
4066 #define S_008F28_LOD_HDW_CNT_EN(x) (((x) & 0x1) << 20)
4067 #define G_008F28_LOD_HDW_CNT_EN(x) (((x) >> 20) & 0x1)
4068 #define C_008F28_LOD_HDW_CNT_EN 0xFFEFFFFF
4069 /* */
4070 #define R_008F2C_SQ_IMG_RSRC_WORD7 0x008F2C
4071 #define R_008F30_SQ_IMG_SAMP_WORD0 0x008F30
4072 #define S_008F30_CLAMP_X(x) (((x) & 0x07) << 0)
4073 #define G_008F30_CLAMP_X(x) (((x) >> 0) & 0x07)
4074 #define C_008F30_CLAMP_X 0xFFFFFFF8
4075 #define V_008F30_SQ_TEX_WRAP 0x00
4076 #define V_008F30_SQ_TEX_MIRROR 0x01
4077 #define V_008F30_SQ_TEX_CLAMP_LAST_TEXEL 0x02
4078 #define V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL 0x03
4079 #define V_008F30_SQ_TEX_CLAMP_HALF_BORDER 0x04
4080 #define V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER 0x05
4081 #define V_008F30_SQ_TEX_CLAMP_BORDER 0x06
4082 #define V_008F30_SQ_TEX_MIRROR_ONCE_BORDER 0x07
4083 #define S_008F30_CLAMP_Y(x) (((x) & 0x07) << 3)
4084 #define G_008F30_CLAMP_Y(x) (((x) >> 3) & 0x07)
4085 #define C_008F30_CLAMP_Y 0xFFFFFFC7
4086 #define V_008F30_SQ_TEX_WRAP 0x00
4087 #define V_008F30_SQ_TEX_MIRROR 0x01
4088 #define V_008F30_SQ_TEX_CLAMP_LAST_TEXEL 0x02
4089 #define V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL 0x03
4090 #define V_008F30_SQ_TEX_CLAMP_HALF_BORDER 0x04
4091 #define V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER 0x05
4092 #define V_008F30_SQ_TEX_CLAMP_BORDER 0x06
4093 #define V_008F30_SQ_TEX_MIRROR_ONCE_BORDER 0x07
4094 #define S_008F30_CLAMP_Z(x) (((x) & 0x07) << 6)
4095 #define G_008F30_CLAMP_Z(x) (((x) >> 6) & 0x07)
4096 #define C_008F30_CLAMP_Z 0xFFFFFE3F
4097 #define V_008F30_SQ_TEX_WRAP 0x00
4098 #define V_008F30_SQ_TEX_MIRROR 0x01
4099 #define V_008F30_SQ_TEX_CLAMP_LAST_TEXEL 0x02
4100 #define V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL 0x03
4101 #define V_008F30_SQ_TEX_CLAMP_HALF_BORDER 0x04
4102 #define V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER 0x05
4103 #define V_008F30_SQ_TEX_CLAMP_BORDER 0x06
4104 #define V_008F30_SQ_TEX_MIRROR_ONCE_BORDER 0x07
4105 #define S_008F30_DEPTH_COMPARE_FUNC(x) (((x) & 0x07) << 12)
4106 #define G_008F30_DEPTH_COMPARE_FUNC(x) (((x) >> 12) & 0x07)
4107 #define C_008F30_DEPTH_COMPARE_FUNC 0xFFFF8FFF
4108 #define V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER 0x00
4109 #define V_008F30_SQ_TEX_DEPTH_COMPARE_LESS 0x01
4110 #define V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL 0x02
4111 #define V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL 0x03
4112 #define V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER 0x04
4113 #define V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL 0x05
4114 #define V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL 0x06
4115 #define V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS 0x07
4116 #define S_008F30_FORCE_UNNORMALIZED(x) (((x) & 0x1) << 15)
4117 #define G_008F30_FORCE_UNNORMALIZED(x) (((x) >> 15) & 0x1)
4118 #define C_008F30_FORCE_UNNORMALIZED 0xFFFF7FFF
4119 #define S_008F30_MC_COORD_TRUNC(x) (((x) & 0x1) << 19)
4120 #define G_008F30_MC_COORD_TRUNC(x) (((x) >> 19) & 0x1)
4121 #define C_008F30_MC_COORD_TRUNC 0xFFF7FFFF
4122 #define S_008F30_FORCE_DEGAMMA(x) (((x) & 0x1) << 20)
4123 #define G_008F30_FORCE_DEGAMMA(x) (((x) >> 20) & 0x1)
4124 #define C_008F30_FORCE_DEGAMMA 0xFFEFFFFF
4125 #define S_008F30_TRUNC_COORD(x) (((x) & 0x1) << 27)
4126 #define G_008F30_TRUNC_COORD(x) (((x) >> 27) & 0x1)
4127 #define C_008F30_TRUNC_COORD 0xF7FFFFFF
4128 #define S_008F30_DISABLE_CUBE_WRAP(x) (((x) & 0x1) << 28)
4129 #define G_008F30_DISABLE_CUBE_WRAP(x) (((x) >> 28) & 0x1)
4130 #define C_008F30_DISABLE_CUBE_WRAP 0xEFFFFFFF
4131 #define S_008F30_FILTER_MODE(x) (((x) & 0x03) << 29)
4132 #define G_008F30_FILTER_MODE(x) (((x) >> 29) & 0x03)
4133 #define C_008F30_FILTER_MODE 0x9FFFFFFF
4134 #define R_008F34_SQ_IMG_SAMP_WORD1 0x008F34
4135 #define S_008F34_MIN_LOD(x) (((x) & 0xFFF) << 0)
4136 #define G_008F34_MIN_LOD(x) (((x) >> 0) & 0xFFF)
4137 #define C_008F34_MIN_LOD 0xFFFFF000
4138 #define S_008F34_MAX_LOD(x) (((x) & 0xFFF) << 12)
4139 #define G_008F34_MAX_LOD(x) (((x) >> 12) & 0xFFF)
4140 #define C_008F34_MAX_LOD 0xFF000FFF
4141 #define S_008F34_PERF_MIP(x) (((x) & 0x0F) << 24)
4142 #define G_008F34_PERF_MIP(x) (((x) >> 24) & 0x0F)
4143 #define C_008F34_PERF_MIP 0xF0FFFFFF
4144 #define S_008F34_PERF_Z(x) (((x) & 0x0F) << 28)
4145 #define G_008F34_PERF_Z(x) (((x) >> 28) & 0x0F)
4146 #define C_008F34_PERF_Z 0x0FFFFFFF
4147 #define R_008F38_SQ_IMG_SAMP_WORD2 0x008F38
4148 #define S_008F38_LOD_BIAS(x) (((x) & 0x3FFF) << 0)
4149 #define G_008F38_LOD_BIAS(x) (((x) >> 0) & 0x3FFF)
4150 #define C_008F38_LOD_BIAS 0xFFFFC000
4151 #define S_008F38_LOD_BIAS_SEC(x) (((x) & 0x3F) << 14)
4152 #define G_008F38_LOD_BIAS_SEC(x) (((x) >> 14) & 0x3F)
4153 #define C_008F38_LOD_BIAS_SEC 0xFFF03FFF
4154 #define S_008F38_XY_MAG_FILTER(x) (((x) & 0x03) << 20)
4155 #define G_008F38_XY_MAG_FILTER(x) (((x) >> 20) & 0x03)
4156 #define C_008F38_XY_MAG_FILTER 0xFFCFFFFF
4157 #define V_008F38_SQ_TEX_XY_FILTER_POINT 0x00
4158 #define V_008F38_SQ_TEX_XY_FILTER_BILINEAR 0x01
4159 #define S_008F38_XY_MIN_FILTER(x) (((x) & 0x03) << 22)
4160 #define G_008F38_XY_MIN_FILTER(x) (((x) >> 22) & 0x03)
4161 #define C_008F38_XY_MIN_FILTER 0xFF3FFFFF
4162 #define V_008F38_SQ_TEX_XY_FILTER_POINT 0x00
4163 #define V_008F38_SQ_TEX_XY_FILTER_BILINEAR 0x01
4164 #define S_008F38_Z_FILTER(x) (((x) & 0x03) << 24)
4165 #define G_008F38_Z_FILTER(x) (((x) >> 24) & 0x03)
4166 #define C_008F38_Z_FILTER 0xFCFFFFFF
4167 #define V_008F38_SQ_TEX_Z_FILTER_NONE 0x00
4168 #define V_008F38_SQ_TEX_Z_FILTER_POINT 0x01
4169 #define V_008F38_SQ_TEX_Z_FILTER_LINEAR 0x02
4170 #define S_008F38_MIP_FILTER(x) (((x) & 0x03) << 26)
4171 #define G_008F38_MIP_FILTER(x) (((x) >> 26) & 0x03)
4172 #define C_008F38_MIP_FILTER 0xF3FFFFFF
4173 #define V_008F38_SQ_TEX_Z_FILTER_NONE 0x00
4174 #define V_008F38_SQ_TEX_Z_FILTER_POINT 0x01
4175 #define V_008F38_SQ_TEX_Z_FILTER_LINEAR 0x02
4176 #define S_008F38_MIP_POINT_PRECLAMP(x) (((x) & 0x1) << 28)
4177 #define G_008F38_MIP_POINT_PRECLAMP(x) (((x) >> 28) & 0x1)
4178 #define C_008F38_MIP_POINT_PRECLAMP 0xEFFFFFFF
4179 #define S_008F38_DISABLE_LSB_CEIL(x) (((x) & 0x1) << 29)
4180 #define G_008F38_DISABLE_LSB_CEIL(x) (((x) >> 29) & 0x1)
4181 #define C_008F38_DISABLE_LSB_CEIL 0xDFFFFFFF
4182 #define S_008F38_FILTER_PREC_FIX(x) (((x) & 0x1) << 30)
4183 #define G_008F38_FILTER_PREC_FIX(x) (((x) >> 30) & 0x1)
4184 #define C_008F38_FILTER_PREC_FIX 0xBFFFFFFF
4185 #define R_008F3C_SQ_IMG_SAMP_WORD3 0x008F3C
4186 #define S_008F3C_BORDER_COLOR_PTR(x) (((x) & 0xFFF) << 0)
4187 #define G_008F3C_BORDER_COLOR_PTR(x) (((x) >> 0) & 0xFFF)
4188 #define C_008F3C_BORDER_COLOR_PTR 0xFFFFF000
4189 #define S_008F3C_BORDER_COLOR_TYPE(x) (((x) & 0x03) << 30)
4190 #define G_008F3C_BORDER_COLOR_TYPE(x) (((x) >> 30) & 0x03)
4191 #define C_008F3C_BORDER_COLOR_TYPE 0x3FFFFFFF
4192 #define V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK 0x00
4193 #define V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_BLACK 0x01
4194 #define V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_WHITE 0x02
4195 #define V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER 0x03
4196 #define R_0090DC_SPI_DYN_GPR_LOCK_EN 0x0090DC /* not on CIK */
4197 #define S_0090DC_VS_LOW_THRESHOLD(x) (((x) & 0x0F) << 0)
4198 #define G_0090DC_VS_LOW_THRESHOLD(x) (((x) >> 0) & 0x0F)
4199 #define C_0090DC_VS_LOW_THRESHOLD 0xFFFFFFF0
4200 #define S_0090DC_GS_LOW_THRESHOLD(x) (((x) & 0x0F) << 4)
4201 #define G_0090DC_GS_LOW_THRESHOLD(x) (((x) >> 4) & 0x0F)
4202 #define C_0090DC_GS_LOW_THRESHOLD 0xFFFFFF0F
4203 #define S_0090DC_ES_LOW_THRESHOLD(x) (((x) & 0x0F) << 8)
4204 #define G_0090DC_ES_LOW_THRESHOLD(x) (((x) >> 8) & 0x0F)
4205 #define C_0090DC_ES_LOW_THRESHOLD 0xFFFFF0FF
4206 #define S_0090DC_HS_LOW_THRESHOLD(x) (((x) & 0x0F) << 12)
4207 #define G_0090DC_HS_LOW_THRESHOLD(x) (((x) >> 12) & 0x0F)
4208 #define C_0090DC_HS_LOW_THRESHOLD 0xFFFF0FFF
4209 #define S_0090DC_LS_LOW_THRESHOLD(x) (((x) & 0x0F) << 16)
4210 #define G_0090DC_LS_LOW_THRESHOLD(x) (((x) >> 16) & 0x0F)
4211 #define C_0090DC_LS_LOW_THRESHOLD 0xFFF0FFFF
4212 #define R_0090E0_SPI_STATIC_THREAD_MGMT_1 0x0090E0 /* not on CIK */
4213 #define S_0090E0_PS_CU_EN(x) (((x) & 0xFFFF) << 0)
4214 #define G_0090E0_PS_CU_EN(x) (((x) >> 0) & 0xFFFF)
4215 #define C_0090E0_PS_CU_EN 0xFFFF0000
4216 #define S_0090E0_VS_CU_EN(x) (((x) & 0xFFFF) << 16)
4217 #define G_0090E0_VS_CU_EN(x) (((x) >> 16) & 0xFFFF)
4218 #define C_0090E0_VS_CU_EN 0x0000FFFF
4219 #define R_0090E4_SPI_STATIC_THREAD_MGMT_2 0x0090E4 /* not on CIK */
4220 #define S_0090E4_GS_CU_EN(x) (((x) & 0xFFFF) << 0)
4221 #define G_0090E4_GS_CU_EN(x) (((x) >> 0) & 0xFFFF)
4222 #define C_0090E4_GS_CU_EN 0xFFFF0000
4223 #define S_0090E4_ES_CU_EN(x) (((x) & 0xFFFF) << 16)
4224 #define G_0090E4_ES_CU_EN(x) (((x) >> 16) & 0xFFFF)
4225 #define C_0090E4_ES_CU_EN 0x0000FFFF
4226 #define R_0090E8_SPI_STATIC_THREAD_MGMT_3 0x0090E8 /* not on CIK */
4227 #define S_0090E8_LSHS_CU_EN(x) (((x) & 0xFFFF) << 0)
4228 #define G_0090E8_LSHS_CU_EN(x) (((x) >> 0) & 0xFFFF)
4229 #define C_0090E8_LSHS_CU_EN 0xFFFF0000
4230 #define R_0090EC_SPI_PS_MAX_WAVE_ID 0x0090EC
4231 #define S_0090EC_MAX_WAVE_ID(x) (((x) & 0xFFF) << 0)
4232 #define G_0090EC_MAX_WAVE_ID(x) (((x) >> 0) & 0xFFF)
4233 #define C_0090EC_MAX_WAVE_ID 0xFFFFF000
4234 /* CIK */
4235 #define R_0090E8_SPI_PS_MAX_WAVE_ID 0x0090E8
4236 #define S_0090E8_MAX_WAVE_ID(x) (((x) & 0xFFF) << 0)
4237 #define G_0090E8_MAX_WAVE_ID(x) (((x) >> 0) & 0xFFF)
4238 #define C_0090E8_MAX_WAVE_ID 0xFFFFF000
4239 /* */
4240 #define R_0090F0_SPI_ARB_PRIORITY 0x0090F0
4241 #define S_0090F0_RING_ORDER_TS0(x) (((x) & 0x07) << 0)
4242 #define G_0090F0_RING_ORDER_TS0(x) (((x) >> 0) & 0x07)
4243 #define C_0090F0_RING_ORDER_TS0 0xFFFFFFF8
4244 #define V_0090F0_X_R0 0x00
4245 #define S_0090F0_RING_ORDER_TS1(x) (((x) & 0x07) << 3)
4246 #define G_0090F0_RING_ORDER_TS1(x) (((x) >> 3) & 0x07)
4247 #define C_0090F0_RING_ORDER_TS1 0xFFFFFFC7
4248 #define S_0090F0_RING_ORDER_TS2(x) (((x) & 0x07) << 6)
4249 #define G_0090F0_RING_ORDER_TS2(x) (((x) >> 6) & 0x07)
4250 #define C_0090F0_RING_ORDER_TS2 0xFFFFFE3F
4251 /* CIK */
4252 #define R_00C700_SPI_ARB_PRIORITY 0x00C700
4253 #define S_00C700_PIPE_ORDER_TS0(x) (((x) & 0x07) << 0)
4254 #define G_00C700_PIPE_ORDER_TS0(x) (((x) >> 0) & 0x07)
4255 #define C_00C700_PIPE_ORDER_TS0 0xFFFFFFF8
4256 #define S_00C700_PIPE_ORDER_TS1(x) (((x) & 0x07) << 3)
4257 #define G_00C700_PIPE_ORDER_TS1(x) (((x) >> 3) & 0x07)
4258 #define C_00C700_PIPE_ORDER_TS1 0xFFFFFFC7
4259 #define S_00C700_PIPE_ORDER_TS2(x) (((x) & 0x07) << 6)
4260 #define G_00C700_PIPE_ORDER_TS2(x) (((x) >> 6) & 0x07)
4261 #define C_00C700_PIPE_ORDER_TS2 0xFFFFFE3F
4262 #define S_00C700_PIPE_ORDER_TS3(x) (((x) & 0x07) << 9)
4263 #define G_00C700_PIPE_ORDER_TS3(x) (((x) >> 9) & 0x07)
4264 #define C_00C700_PIPE_ORDER_TS3 0xFFFFF1FF
4265 #define S_00C700_TS0_DUR_MULT(x) (((x) & 0x03) << 12)
4266 #define G_00C700_TS0_DUR_MULT(x) (((x) >> 12) & 0x03)
4267 #define C_00C700_TS0_DUR_MULT 0xFFFFCFFF
4268 #define S_00C700_TS1_DUR_MULT(x) (((x) & 0x03) << 14)
4269 #define G_00C700_TS1_DUR_MULT(x) (((x) >> 14) & 0x03)
4270 #define C_00C700_TS1_DUR_MULT 0xFFFF3FFF
4271 #define S_00C700_TS2_DUR_MULT(x) (((x) & 0x03) << 16)
4272 #define G_00C700_TS2_DUR_MULT(x) (((x) >> 16) & 0x03)
4273 #define C_00C700_TS2_DUR_MULT 0xFFFCFFFF
4274 #define S_00C700_TS3_DUR_MULT(x) (((x) & 0x03) << 18)
4275 #define G_00C700_TS3_DUR_MULT(x) (((x) >> 18) & 0x03)
4276 #define C_00C700_TS3_DUR_MULT 0xFFF3FFFF
4277 /* */
4278 #define R_0090F4_SPI_ARB_CYCLES_0 0x0090F4 /* moved to 0xC704 on CIK */
4279 #define S_0090F4_TS0_DURATION(x) (((x) & 0xFFFF) << 0)
4280 #define G_0090F4_TS0_DURATION(x) (((x) >> 0) & 0xFFFF)
4281 #define C_0090F4_TS0_DURATION 0xFFFF0000
4282 #define S_0090F4_TS1_DURATION(x) (((x) & 0xFFFF) << 16)
4283 #define G_0090F4_TS1_DURATION(x) (((x) >> 16) & 0xFFFF)
4284 #define C_0090F4_TS1_DURATION 0x0000FFFF
4285 #define R_0090F8_SPI_ARB_CYCLES_1 0x0090F8 /* moved to 0xC708 on CIK */
4286 #define S_0090F8_TS2_DURATION(x) (((x) & 0xFFFF) << 0)
4287 #define G_0090F8_TS2_DURATION(x) (((x) >> 0) & 0xFFFF)
4288 #define C_0090F8_TS2_DURATION 0xFFFF0000
4289 /* CIK */
4290 #define R_008F40_SQ_FLAT_SCRATCH_WORD0 0x008F40
4291 #define S_008F40_SIZE(x) (((x) & 0x7FFFF) << 0)
4292 #define G_008F40_SIZE(x) (((x) >> 0) & 0x7FFFF)
4293 #define C_008F40_SIZE 0xFFF80000
4294 #define R_008F44_SQ_FLAT_SCRATCH_WORD1 0x008F44
4295 #define S_008F44_OFFSET(x) (((x) & 0xFFFFFF) << 0)
4296 #define G_008F44_OFFSET(x) (((x) >> 0) & 0xFFFFFF)
4297 #define C_008F44_OFFSET 0xFF000000
4298 /* */
4299 #define R_009100_SPI_CONFIG_CNTL 0x009100
4300 #define S_009100_GPR_WRITE_PRIORITY(x) (((x) & 0x1FFFFF) << 0)
4301 #define G_009100_GPR_WRITE_PRIORITY(x) (((x) >> 0) & 0x1FFFFF)
4302 #define C_009100_GPR_WRITE_PRIORITY 0xFFE00000
4303 #define S_009100_EXP_PRIORITY_ORDER(x) (((x) & 0x07) << 21)
4304 #define G_009100_EXP_PRIORITY_ORDER(x) (((x) >> 21) & 0x07)
4305 #define C_009100_EXP_PRIORITY_ORDER 0xFF1FFFFF
4306 #define S_009100_ENABLE_SQG_TOP_EVENTS(x) (((x) & 0x1) << 24)
4307 #define G_009100_ENABLE_SQG_TOP_EVENTS(x) (((x) >> 24) & 0x1)
4308 #define C_009100_ENABLE_SQG_TOP_EVENTS 0xFEFFFFFF
4309 #define S_009100_ENABLE_SQG_BOP_EVENTS(x) (((x) & 0x1) << 25)
4310 #define G_009100_ENABLE_SQG_BOP_EVENTS(x) (((x) >> 25) & 0x1)
4311 #define C_009100_ENABLE_SQG_BOP_EVENTS 0xFDFFFFFF
4312 #define S_009100_RSRC_MGMT_RESET(x) (((x) & 0x1) << 26)
4313 #define G_009100_RSRC_MGMT_RESET(x) (((x) >> 26) & 0x1)
4314 #define C_009100_RSRC_MGMT_RESET 0xFBFFFFFF
4315 #define R_00913C_SPI_CONFIG_CNTL_1 0x00913C
4316 #define S_00913C_VTX_DONE_DELAY(x) (((x) & 0x0F) << 0)
4317 #define G_00913C_VTX_DONE_DELAY(x) (((x) >> 0) & 0x0F)
4318 #define C_00913C_VTX_DONE_DELAY 0xFFFFFFF0
4319 #define V_00913C_X_DELAY_14_CLKS 0x00
4320 #define V_00913C_X_DELAY_16_CLKS 0x01
4321 #define V_00913C_X_DELAY_18_CLKS 0x02
4322 #define V_00913C_X_DELAY_20_CLKS 0x03
4323 #define V_00913C_X_DELAY_22_CLKS 0x04
4324 #define V_00913C_X_DELAY_24_CLKS 0x05
4325 #define V_00913C_X_DELAY_26_CLKS 0x06
4326 #define V_00913C_X_DELAY_28_CLKS 0x07
4327 #define V_00913C_X_DELAY_30_CLKS 0x08
4328 #define V_00913C_X_DELAY_32_CLKS 0x09
4329 #define V_00913C_X_DELAY_34_CLKS 0x0A
4330 #define V_00913C_X_DELAY_4_CLKS 0x0B
4331 #define V_00913C_X_DELAY_6_CLKS 0x0C
4332 #define V_00913C_X_DELAY_8_CLKS 0x0D
4333 #define V_00913C_X_DELAY_10_CLKS 0x0E
4334 #define V_00913C_X_DELAY_12_CLKS 0x0F
4335 #define S_00913C_INTERP_ONE_PRIM_PER_ROW(x) (((x) & 0x1) << 4)
4336 #define G_00913C_INTERP_ONE_PRIM_PER_ROW(x) (((x) >> 4) & 0x1)
4337 #define C_00913C_INTERP_ONE_PRIM_PER_ROW 0xFFFFFFEF
4338 #define S_00913C_PC_LIMIT_ENABLE(x) (((x) & 0x1) << 6)
4339 #define G_00913C_PC_LIMIT_ENABLE(x) (((x) >> 6) & 0x1)
4340 #define C_00913C_PC_LIMIT_ENABLE 0xFFFFFFBF
4341 #define S_00913C_PC_LIMIT_STRICT(x) (((x) & 0x1) << 7)
4342 #define G_00913C_PC_LIMIT_STRICT(x) (((x) >> 7) & 0x1)
4343 #define C_00913C_PC_LIMIT_STRICT 0xFFFFFF7F
4344 #define S_00913C_PC_LIMIT_SIZE(x) (((x) & 0xFFFF) << 16)
4345 #define G_00913C_PC_LIMIT_SIZE(x) (((x) >> 16) & 0xFFFF)
4346 #define C_00913C_PC_LIMIT_SIZE 0x0000FFFF
4347 #define R_00936C_SPI_RESOURCE_RESERVE_CU_AB_0 0x00936C
4348 #define S_00936C_TYPE_A(x) (((x) & 0x0F) << 0)
4349 #define G_00936C_TYPE_A(x) (((x) >> 0) & 0x0F)
4350 #define C_00936C_TYPE_A 0xFFFFFFF0
4351 #define S_00936C_VGPR_A(x) (((x) & 0x07) << 4)
4352 #define G_00936C_VGPR_A(x) (((x) >> 4) & 0x07)
4353 #define C_00936C_VGPR_A 0xFFFFFF8F
4354 #define S_00936C_SGPR_A(x) (((x) & 0x07) << 7)
4355 #define G_00936C_SGPR_A(x) (((x) >> 7) & 0x07)
4356 #define C_00936C_SGPR_A 0xFFFFFC7F
4357 #define S_00936C_LDS_A(x) (((x) & 0x07) << 10)
4358 #define G_00936C_LDS_A(x) (((x) >> 10) & 0x07)
4359 #define C_00936C_LDS_A 0xFFFFE3FF
4360 #define S_00936C_WAVES_A(x) (((x) & 0x03) << 13)
4361 #define G_00936C_WAVES_A(x) (((x) >> 13) & 0x03)
4362 #define C_00936C_WAVES_A 0xFFFF9FFF
4363 #define S_00936C_EN_A(x) (((x) & 0x1) << 15)
4364 #define G_00936C_EN_A(x) (((x) >> 15) & 0x1)
4365 #define C_00936C_EN_A 0xFFFF7FFF
4366 #define S_00936C_TYPE_B(x) (((x) & 0x0F) << 16)
4367 #define G_00936C_TYPE_B(x) (((x) >> 16) & 0x0F)
4368 #define C_00936C_TYPE_B 0xFFF0FFFF
4369 #define S_00936C_VGPR_B(x) (((x) & 0x07) << 20)
4370 #define G_00936C_VGPR_B(x) (((x) >> 20) & 0x07)
4371 #define C_00936C_VGPR_B 0xFF8FFFFF
4372 #define S_00936C_SGPR_B(x) (((x) & 0x07) << 23)
4373 #define G_00936C_SGPR_B(x) (((x) >> 23) & 0x07)
4374 #define C_00936C_SGPR_B 0xFC7FFFFF
4375 #define S_00936C_LDS_B(x) (((x) & 0x07) << 26)
4376 #define G_00936C_LDS_B(x) (((x) >> 26) & 0x07)
4377 #define C_00936C_LDS_B 0xE3FFFFFF
4378 #define S_00936C_WAVES_B(x) (((x) & 0x03) << 29)
4379 #define G_00936C_WAVES_B(x) (((x) >> 29) & 0x03)
4380 #define C_00936C_WAVES_B 0x9FFFFFFF
4381 #define S_00936C_EN_B(x) (((x) & 0x1) << 31)
4382 #define G_00936C_EN_B(x) (((x) >> 31) & 0x1)
4383 #define C_00936C_EN_B 0x7FFFFFFF
4384 #define R_00950C_TA_CS_BC_BASE_ADDR 0x00950C
4385 /* CIK */
4386 #define R_030E00_TA_CS_BC_BASE_ADDR 0x030E00
4387 #define R_030E04_TA_CS_BC_BASE_ADDR_HI 0x030E04
4388 #define S_030E04_ADDRESS(x) (((x) & 0xFF) << 0)
4389 #define G_030E04_ADDRESS(x) (((x) >> 0) & 0xFF)
4390 #define C_030E04_ADDRESS 0xFFFFFF00
4391 /* */
4392 #define R_009858_DB_SUBTILE_CONTROL 0x009858
4393 #define S_009858_MSAA1_X(x) (((x) & 0x03) << 0)
4394 #define G_009858_MSAA1_X(x) (((x) >> 0) & 0x03)
4395 #define C_009858_MSAA1_X 0xFFFFFFFC
4396 #define S_009858_MSAA1_Y(x) (((x) & 0x03) << 2)
4397 #define G_009858_MSAA1_Y(x) (((x) >> 2) & 0x03)
4398 #define C_009858_MSAA1_Y 0xFFFFFFF3
4399 #define S_009858_MSAA2_X(x) (((x) & 0x03) << 4)
4400 #define G_009858_MSAA2_X(x) (((x) >> 4) & 0x03)
4401 #define C_009858_MSAA2_X 0xFFFFFFCF
4402 #define S_009858_MSAA2_Y(x) (((x) & 0x03) << 6)
4403 #define G_009858_MSAA2_Y(x) (((x) >> 6) & 0x03)
4404 #define C_009858_MSAA2_Y 0xFFFFFF3F
4405 #define S_009858_MSAA4_X(x) (((x) & 0x03) << 8)
4406 #define G_009858_MSAA4_X(x) (((x) >> 8) & 0x03)
4407 #define C_009858_MSAA4_X 0xFFFFFCFF
4408 #define S_009858_MSAA4_Y(x) (((x) & 0x03) << 10)
4409 #define G_009858_MSAA4_Y(x) (((x) >> 10) & 0x03)
4410 #define C_009858_MSAA4_Y 0xFFFFF3FF
4411 #define S_009858_MSAA8_X(x) (((x) & 0x03) << 12)
4412 #define G_009858_MSAA8_X(x) (((x) >> 12) & 0x03)
4413 #define C_009858_MSAA8_X 0xFFFFCFFF
4414 #define S_009858_MSAA8_Y(x) (((x) & 0x03) << 14)
4415 #define G_009858_MSAA8_Y(x) (((x) >> 14) & 0x03)
4416 #define C_009858_MSAA8_Y 0xFFFF3FFF
4417 #define S_009858_MSAA16_X(x) (((x) & 0x03) << 16)
4418 #define G_009858_MSAA16_X(x) (((x) >> 16) & 0x03)
4419 #define C_009858_MSAA16_X 0xFFFCFFFF
4420 #define S_009858_MSAA16_Y(x) (((x) & 0x03) << 18)
4421 #define G_009858_MSAA16_Y(x) (((x) >> 18) & 0x03)
4422 #define C_009858_MSAA16_Y 0xFFF3FFFF
4423 #define R_009910_GB_TILE_MODE0 0x009910
4424 #define S_009910_MICRO_TILE_MODE(x) (((x) & 0x03) << 0)
4425 #define G_009910_MICRO_TILE_MODE(x) (((x) >> 0) & 0x03)
4426 #define C_009910_MICRO_TILE_MODE 0xFFFFFFFC
4427 #define V_009910_ADDR_SURF_DISPLAY_MICRO_TILING 0x00
4428 #define V_009910_ADDR_SURF_THIN_MICRO_TILING 0x01
4429 #define V_009910_ADDR_SURF_DEPTH_MICRO_TILING 0x02
4430 #define V_009910_ADDR_SURF_THICK_MICRO_TILING 0x03
4431 #define S_009910_ARRAY_MODE(x) (((x) & 0x0F) << 2)
4432 #define G_009910_ARRAY_MODE(x) (((x) >> 2) & 0x0F)
4433 #define C_009910_ARRAY_MODE 0xFFFFFFC3
4434 #define V_009910_ARRAY_LINEAR_GENERAL 0x00
4435 #define V_009910_ARRAY_LINEAR_ALIGNED 0x01
4436 #define V_009910_ARRAY_1D_TILED_THIN1 0x02
4437 #define V_009910_ARRAY_1D_TILED_THICK 0x03
4438 #define V_009910_ARRAY_2D_TILED_THIN1 0x04
4439 #define V_009910_ARRAY_2D_TILED_THICK 0x07
4440 #define V_009910_ARRAY_2D_TILED_XTHICK 0x08
4441 #define V_009910_ARRAY_3D_TILED_THIN1 0x0C
4442 #define V_009910_ARRAY_3D_TILED_THICK 0x0D
4443 #define V_009910_ARRAY_3D_TILED_XTHICK 0x0E
4444 #define V_009910_ARRAY_POWER_SAVE 0x0F
4445 #define S_009910_PIPE_CONFIG(x) (((x) & 0x1F) << 6)
4446 #define G_009910_PIPE_CONFIG(x) (((x) >> 6) & 0x1F)
4447 #define C_009910_PIPE_CONFIG 0xFFFFF83F
4448 #define V_009910_ADDR_SURF_P2 0x00
4449 #define V_009910_ADDR_SURF_P2_RESERVED0 0x01
4450 #define V_009910_ADDR_SURF_P2_RESERVED1 0x02
4451 #define V_009910_ADDR_SURF_P2_RESERVED2 0x03
4452 #define V_009910_X_ADDR_SURF_P4_8X16 0x04
4453 #define V_009910_X_ADDR_SURF_P4_16X16 0x05
4454 #define V_009910_X_ADDR_SURF_P4_16X32 0x06
4455 #define V_009910_X_ADDR_SURF_P4_32X32 0x07
4456 #define V_009910_X_ADDR_SURF_P8_16X16_8X16 0x08
4457 #define V_009910_X_ADDR_SURF_P8_16X32_8X16 0x09
4458 #define V_009910_X_ADDR_SURF_P8_32X32_8X16 0x0A
4459 #define V_009910_X_ADDR_SURF_P8_16X32_16X16 0x0B
4460 #define V_009910_X_ADDR_SURF_P8_32X32_16X16 0x0C
4461 #define V_009910_X_ADDR_SURF_P8_32X32_16X32 0x0D
4462 #define V_009910_X_ADDR_SURF_P8_32X64_32X32 0x0E
4463 #define S_009910_TILE_SPLIT(x) (((x) & 0x07) << 11)
4464 #define G_009910_TILE_SPLIT(x) (((x) >> 11) & 0x07)
4465 #define C_009910_TILE_SPLIT 0xFFFFC7FF
4466 #define V_009910_ADDR_SURF_TILE_SPLIT_64B 0x00
4467 #define V_009910_ADDR_SURF_TILE_SPLIT_128B 0x01
4468 #define V_009910_ADDR_SURF_TILE_SPLIT_256B 0x02
4469 #define V_009910_ADDR_SURF_TILE_SPLIT_512B 0x03
4470 #define V_009910_ADDR_SURF_TILE_SPLIT_1KB 0x04
4471 #define V_009910_ADDR_SURF_TILE_SPLIT_2KB 0x05
4472 #define V_009910_ADDR_SURF_TILE_SPLIT_4KB 0x06
4473 #define S_009910_BANK_WIDTH(x) (((x) & 0x03) << 14)
4474 #define G_009910_BANK_WIDTH(x) (((x) >> 14) & 0x03)
4475 #define C_009910_BANK_WIDTH 0xFFFF3FFF
4476 #define V_009910_ADDR_SURF_BANK_WIDTH_1 0x00
4477 #define V_009910_ADDR_SURF_BANK_WIDTH_2 0x01
4478 #define V_009910_ADDR_SURF_BANK_WIDTH_4 0x02
4479 #define V_009910_ADDR_SURF_BANK_WIDTH_8 0x03
4480 #define S_009910_BANK_HEIGHT(x) (((x) & 0x03) << 16)
4481 #define G_009910_BANK_HEIGHT(x) (((x) >> 16) & 0x03)
4482 #define C_009910_BANK_HEIGHT 0xFFFCFFFF
4483 #define V_009910_ADDR_SURF_BANK_HEIGHT_1 0x00
4484 #define V_009910_ADDR_SURF_BANK_HEIGHT_2 0x01
4485 #define V_009910_ADDR_SURF_BANK_HEIGHT_4 0x02
4486 #define V_009910_ADDR_SURF_BANK_HEIGHT_8 0x03
4487 #define S_009910_MACRO_TILE_ASPECT(x) (((x) & 0x03) << 18)
4488 #define G_009910_MACRO_TILE_ASPECT(x) (((x) >> 18) & 0x03)
4489 #define C_009910_MACRO_TILE_ASPECT 0xFFF3FFFF
4490 #define V_009910_ADDR_SURF_MACRO_ASPECT_1 0x00
4491 #define V_009910_ADDR_SURF_MACRO_ASPECT_2 0x01
4492 #define V_009910_ADDR_SURF_MACRO_ASPECT_4 0x02
4493 #define V_009910_ADDR_SURF_MACRO_ASPECT_8 0x03
4494 #define S_009910_NUM_BANKS(x) (((x) & 0x03) << 20)
4495 #define G_009910_NUM_BANKS(x) (((x) >> 20) & 0x03)
4496 #define C_009910_NUM_BANKS 0xFFCFFFFF
4497 #define V_009910_ADDR_SURF_2_BANK 0x00
4498 #define V_009910_ADDR_SURF_4_BANK 0x01
4499 #define V_009910_ADDR_SURF_8_BANK 0x02
4500 #define V_009910_ADDR_SURF_16_BANK 0x03
4501 /* CIK */
4502 #define R_00B01C_SPI_SHADER_PGM_RSRC3_PS 0x00B01C
4503 #define S_00B01C_CU_EN(x) (((x) & 0xFFFF) << 0)
4504 #define G_00B01C_CU_EN(x) (((x) >> 0) & 0xFFFF)
4505 #define C_00B01C_CU_EN 0xFFFF0000
4506 #define S_00B01C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
4507 #define G_00B01C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
4508 #define C_00B01C_WAVE_LIMIT 0xFFC0FFFF
4509 #define S_00B01C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
4510 #define G_00B01C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
4511 #define C_00B01C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
4512 /* */
4513 #define R_00B020_SPI_SHADER_PGM_LO_PS 0x00B020
4514 #define R_00B024_SPI_SHADER_PGM_HI_PS 0x00B024
4515 #define S_00B024_MEM_BASE(x) (((x) & 0xFF) << 0)
4516 #define G_00B024_MEM_BASE(x) (((x) >> 0) & 0xFF)
4517 #define C_00B024_MEM_BASE 0xFFFFFF00
4518 #define R_00B028_SPI_SHADER_PGM_RSRC1_PS 0x00B028
4519 #define S_00B028_VGPRS(x) (((x) & 0x3F) << 0)
4520 #define G_00B028_VGPRS(x) (((x) >> 0) & 0x3F)
4521 #define C_00B028_VGPRS 0xFFFFFFC0
4522 #define S_00B028_SGPRS(x) (((x) & 0x0F) << 6)
4523 #define G_00B028_SGPRS(x) (((x) >> 6) & 0x0F)
4524 #define C_00B028_SGPRS 0xFFFFFC3F
4525 #define S_00B028_PRIORITY(x) (((x) & 0x03) << 10)
4526 #define G_00B028_PRIORITY(x) (((x) >> 10) & 0x03)
4527 #define C_00B028_PRIORITY 0xFFFFF3FF
4528 #define S_00B028_FLOAT_MODE(x) (((x) & 0xFF) << 12)
4529 #define G_00B028_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
4530 #define C_00B028_FLOAT_MODE 0xFFF00FFF
4531 #define S_00B028_PRIV(x) (((x) & 0x1) << 20)
4532 #define G_00B028_PRIV(x) (((x) >> 20) & 0x1)
4533 #define C_00B028_PRIV 0xFFEFFFFF
4534 #define S_00B028_DX10_CLAMP(x) (((x) & 0x1) << 21)
4535 #define G_00B028_DX10_CLAMP(x) (((x) >> 21) & 0x1)
4536 #define C_00B028_DX10_CLAMP 0xFFDFFFFF
4537 #define S_00B028_DEBUG_MODE(x) (((x) & 0x1) << 22)
4538 #define G_00B028_DEBUG_MODE(x) (((x) >> 22) & 0x1)
4539 #define C_00B028_DEBUG_MODE 0xFFBFFFFF
4540 #define S_00B028_IEEE_MODE(x) (((x) & 0x1) << 23)
4541 #define G_00B028_IEEE_MODE(x) (((x) >> 23) & 0x1)
4542 #define C_00B028_IEEE_MODE 0xFF7FFFFF
4543 #define S_00B028_CU_GROUP_DISABLE(x) (((x) & 0x1) << 24)
4544 #define G_00B028_CU_GROUP_DISABLE(x) (((x) >> 24) & 0x1)
4545 #define C_00B028_CU_GROUP_DISABLE 0xFEFFFFFF
4546 /* CIK */
4547 #define S_00B028_CACHE_CTL(x) (((x) & 0x07) << 25)
4548 #define G_00B028_CACHE_CTL(x) (((x) >> 25) & 0x07)
4549 #define C_00B028_CACHE_CTL 0xF1FFFFFF
4550 #define S_00B028_CDBG_USER(x) (((x) & 0x1) << 28)
4551 #define G_00B028_CDBG_USER(x) (((x) >> 28) & 0x1)
4552 #define C_00B028_CDBG_USER 0xEFFFFFFF
4553 /* */
4554 #define R_00B02C_SPI_SHADER_PGM_RSRC2_PS 0x00B02C
4555 #define S_00B02C_SCRATCH_EN(x) (((x) & 0x1) << 0)
4556 #define G_00B02C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
4557 #define C_00B02C_SCRATCH_EN 0xFFFFFFFE
4558 #define S_00B02C_USER_SGPR(x) (((x) & 0x1F) << 1)
4559 #define G_00B02C_USER_SGPR(x) (((x) >> 1) & 0x1F)
4560 #define C_00B02C_USER_SGPR 0xFFFFFFC1
4561 #define S_00B02C_WAVE_CNT_EN(x) (((x) & 0x1) << 7)
4562 #define G_00B02C_WAVE_CNT_EN(x) (((x) >> 7) & 0x1)
4563 #define C_00B02C_WAVE_CNT_EN 0xFFFFFF7F
4564 #define S_00B02C_EXTRA_LDS_SIZE(x) (((x) & 0xFF) << 8)
4565 #define G_00B02C_EXTRA_LDS_SIZE(x) (((x) >> 8) & 0xFF)
4566 #define C_00B02C_EXTRA_LDS_SIZE 0xFFFF00FF
4567 #define S_00B02C_EXCP_EN(x) (((x) & 0x7F) << 16) /* mask is 0x1FF on CIK */
4568 #define G_00B02C_EXCP_EN(x) (((x) >> 16) & 0x7F) /* mask is 0x1FF on CIK */
4569 #define C_00B02C_EXCP_EN 0xFF80FFFF /* mask is 0x1FF on CIK */
4570 #define R_00B030_SPI_SHADER_USER_DATA_PS_0 0x00B030
4571 #define R_00B034_SPI_SHADER_USER_DATA_PS_1 0x00B034
4572 #define R_00B038_SPI_SHADER_USER_DATA_PS_2 0x00B038
4573 #define R_00B03C_SPI_SHADER_USER_DATA_PS_3 0x00B03C
4574 #define R_00B040_SPI_SHADER_USER_DATA_PS_4 0x00B040
4575 #define R_00B044_SPI_SHADER_USER_DATA_PS_5 0x00B044
4576 #define R_00B048_SPI_SHADER_USER_DATA_PS_6 0x00B048
4577 #define R_00B04C_SPI_SHADER_USER_DATA_PS_7 0x00B04C
4578 #define R_00B050_SPI_SHADER_USER_DATA_PS_8 0x00B050
4579 #define R_00B054_SPI_SHADER_USER_DATA_PS_9 0x00B054
4580 #define R_00B058_SPI_SHADER_USER_DATA_PS_10 0x00B058
4581 #define R_00B05C_SPI_SHADER_USER_DATA_PS_11 0x00B05C
4582 #define R_00B060_SPI_SHADER_USER_DATA_PS_12 0x00B060
4583 #define R_00B064_SPI_SHADER_USER_DATA_PS_13 0x00B064
4584 #define R_00B068_SPI_SHADER_USER_DATA_PS_14 0x00B068
4585 #define R_00B06C_SPI_SHADER_USER_DATA_PS_15 0x00B06C
4586 /* CIK */
4587 #define R_00B118_SPI_SHADER_PGM_RSRC3_VS 0x00B118
4588 #define S_00B118_CU_EN(x) (((x) & 0xFFFF) << 0)
4589 #define G_00B118_CU_EN(x) (((x) >> 0) & 0xFFFF)
4590 #define C_00B118_CU_EN 0xFFFF0000
4591 #define S_00B118_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
4592 #define G_00B118_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
4593 #define C_00B118_WAVE_LIMIT 0xFFC0FFFF
4594 #define S_00B118_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
4595 #define G_00B118_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
4596 #define C_00B118_LOCK_LOW_THRESHOLD 0xFC3FFFFF
4597 #define R_00B11C_SPI_SHADER_LATE_ALLOC_VS 0x00B11C
4598 #define S_00B11C_LIMIT(x) (((x) & 0x3F) << 0)
4599 #define G_00B11C_LIMIT(x) (((x) >> 0) & 0x3F)
4600 #define C_00B11C_LIMIT 0xFFFFFFC0
4601 /* */
4602 #define R_00B120_SPI_SHADER_PGM_LO_VS 0x00B120
4603 #define R_00B124_SPI_SHADER_PGM_HI_VS 0x00B124
4604 #define S_00B124_MEM_BASE(x) (((x) & 0xFF) << 0)
4605 #define G_00B124_MEM_BASE(x) (((x) >> 0) & 0xFF)
4606 #define C_00B124_MEM_BASE 0xFFFFFF00
4607 #define R_00B128_SPI_SHADER_PGM_RSRC1_VS 0x00B128
4608 #define S_00B128_VGPRS(x) (((x) & 0x3F) << 0)
4609 #define G_00B128_VGPRS(x) (((x) >> 0) & 0x3F)
4610 #define C_00B128_VGPRS 0xFFFFFFC0
4611 #define S_00B128_SGPRS(x) (((x) & 0x0F) << 6)
4612 #define G_00B128_SGPRS(x) (((x) >> 6) & 0x0F)
4613 #define C_00B128_SGPRS 0xFFFFFC3F
4614 #define S_00B128_PRIORITY(x) (((x) & 0x03) << 10)
4615 #define G_00B128_PRIORITY(x) (((x) >> 10) & 0x03)
4616 #define C_00B128_PRIORITY 0xFFFFF3FF
4617 #define S_00B128_FLOAT_MODE(x) (((x) & 0xFF) << 12)
4618 #define G_00B128_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
4619 #define C_00B128_FLOAT_MODE 0xFFF00FFF
4620 #define S_00B128_PRIV(x) (((x) & 0x1) << 20)
4621 #define G_00B128_PRIV(x) (((x) >> 20) & 0x1)
4622 #define C_00B128_PRIV 0xFFEFFFFF
4623 #define S_00B128_DX10_CLAMP(x) (((x) & 0x1) << 21)
4624 #define G_00B128_DX10_CLAMP(x) (((x) >> 21) & 0x1)
4625 #define C_00B128_DX10_CLAMP 0xFFDFFFFF
4626 #define S_00B128_DEBUG_MODE(x) (((x) & 0x1) << 22)
4627 #define G_00B128_DEBUG_MODE(x) (((x) >> 22) & 0x1)
4628 #define C_00B128_DEBUG_MODE 0xFFBFFFFF
4629 #define S_00B128_IEEE_MODE(x) (((x) & 0x1) << 23)
4630 #define G_00B128_IEEE_MODE(x) (((x) >> 23) & 0x1)
4631 #define C_00B128_IEEE_MODE 0xFF7FFFFF
4632 #define S_00B128_VGPR_COMP_CNT(x) (((x) & 0x03) << 24)
4633 #define G_00B128_VGPR_COMP_CNT(x) (((x) >> 24) & 0x03)
4634 #define C_00B128_VGPR_COMP_CNT 0xFCFFFFFF
4635 #define S_00B128_CU_GROUP_ENABLE(x) (((x) & 0x1) << 26)
4636 #define G_00B128_CU_GROUP_ENABLE(x) (((x) >> 26) & 0x1)
4637 #define C_00B128_CU_GROUP_ENABLE 0xFBFFFFFF
4638 /* CIK */
4639 #define S_00B128_CACHE_CTL(x) (((x) & 0x07) << 27)
4640 #define G_00B128_CACHE_CTL(x) (((x) >> 27) & 0x07)
4641 #define C_00B128_CACHE_CTL 0xC7FFFFFF
4642 #define S_00B128_CDBG_USER(x) (((x) & 0x1) << 30)
4643 #define G_00B128_CDBG_USER(x) (((x) >> 30) & 0x1)
4644 #define C_00B128_CDBG_USER 0xBFFFFFFF
4645 /* */
4646 #define R_00B12C_SPI_SHADER_PGM_RSRC2_VS 0x00B12C
4647 #define S_00B12C_SCRATCH_EN(x) (((x) & 0x1) << 0)
4648 #define G_00B12C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
4649 #define C_00B12C_SCRATCH_EN 0xFFFFFFFE
4650 #define S_00B12C_USER_SGPR(x) (((x) & 0x1F) << 1)
4651 #define G_00B12C_USER_SGPR(x) (((x) >> 1) & 0x1F)
4652 #define C_00B12C_USER_SGPR 0xFFFFFFC1
4653 #define S_00B12C_OC_LDS_EN(x) (((x) & 0x1) << 7)
4654 #define G_00B12C_OC_LDS_EN(x) (((x) >> 7) & 0x1)
4655 #define C_00B12C_OC_LDS_EN 0xFFFFFF7F
4656 #define S_00B12C_SO_BASE0_EN(x) (((x) & 0x1) << 8)
4657 #define G_00B12C_SO_BASE0_EN(x) (((x) >> 8) & 0x1)
4658 #define C_00B12C_SO_BASE0_EN 0xFFFFFEFF
4659 #define S_00B12C_SO_BASE1_EN(x) (((x) & 0x1) << 9)
4660 #define G_00B12C_SO_BASE1_EN(x) (((x) >> 9) & 0x1)
4661 #define C_00B12C_SO_BASE1_EN 0xFFFFFDFF
4662 #define S_00B12C_SO_BASE2_EN(x) (((x) & 0x1) << 10)
4663 #define G_00B12C_SO_BASE2_EN(x) (((x) >> 10) & 0x1)
4664 #define C_00B12C_SO_BASE2_EN 0xFFFFFBFF
4665 #define S_00B12C_SO_BASE3_EN(x) (((x) & 0x1) << 11)
4666 #define G_00B12C_SO_BASE3_EN(x) (((x) >> 11) & 0x1)
4667 #define C_00B12C_SO_BASE3_EN 0xFFFFF7FF
4668 #define S_00B12C_SO_EN(x) (((x) & 0x1) << 12)
4669 #define G_00B12C_SO_EN(x) (((x) >> 12) & 0x1)
4670 #define C_00B12C_SO_EN 0xFFFFEFFF
4671 #define S_00B12C_EXCP_EN(x) (((x) & 0x7F) << 13) /* mask is 0x1FF on CIK */
4672 #define G_00B12C_EXCP_EN(x) (((x) >> 13) & 0x7F) /* mask is 0x1FF on CIK */
4673 #define C_00B12C_EXCP_EN 0xFFF01FFF /* mask is 0x1FF on CIK */
4674 #define R_00B130_SPI_SHADER_USER_DATA_VS_0 0x00B130
4675 #define R_00B134_SPI_SHADER_USER_DATA_VS_1 0x00B134
4676 #define R_00B138_SPI_SHADER_USER_DATA_VS_2 0x00B138
4677 #define R_00B13C_SPI_SHADER_USER_DATA_VS_3 0x00B13C
4678 #define R_00B140_SPI_SHADER_USER_DATA_VS_4 0x00B140
4679 #define R_00B144_SPI_SHADER_USER_DATA_VS_5 0x00B144
4680 #define R_00B148_SPI_SHADER_USER_DATA_VS_6 0x00B148
4681 #define R_00B14C_SPI_SHADER_USER_DATA_VS_7 0x00B14C
4682 #define R_00B150_SPI_SHADER_USER_DATA_VS_8 0x00B150
4683 #define R_00B154_SPI_SHADER_USER_DATA_VS_9 0x00B154
4684 #define R_00B158_SPI_SHADER_USER_DATA_VS_10 0x00B158
4685 #define R_00B15C_SPI_SHADER_USER_DATA_VS_11 0x00B15C
4686 #define R_00B160_SPI_SHADER_USER_DATA_VS_12 0x00B160
4687 #define R_00B164_SPI_SHADER_USER_DATA_VS_13 0x00B164
4688 #define R_00B168_SPI_SHADER_USER_DATA_VS_14 0x00B168
4689 #define R_00B16C_SPI_SHADER_USER_DATA_VS_15 0x00B16C
4690 /* CIK */
4691 #define R_00B21C_SPI_SHADER_PGM_RSRC3_GS 0x00B21C
4692 #define S_00B21C_CU_EN(x) (((x) & 0xFFFF) << 0)
4693 #define G_00B21C_CU_EN(x) (((x) >> 0) & 0xFFFF)
4694 #define C_00B21C_CU_EN 0xFFFF0000
4695 #define S_00B21C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
4696 #define G_00B21C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
4697 #define C_00B21C_WAVE_LIMIT 0xFFC0FFFF
4698 #define S_00B21C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
4699 #define G_00B21C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
4700 #define C_00B21C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
4701 /* */
4702 #define R_00B220_SPI_SHADER_PGM_LO_GS 0x00B220
4703 #define R_00B224_SPI_SHADER_PGM_HI_GS 0x00B224
4704 #define S_00B224_MEM_BASE(x) (((x) & 0xFF) << 0)
4705 #define G_00B224_MEM_BASE(x) (((x) >> 0) & 0xFF)
4706 #define C_00B224_MEM_BASE 0xFFFFFF00
4707 #define R_00B228_SPI_SHADER_PGM_RSRC1_GS 0x00B228
4708 #define S_00B228_VGPRS(x) (((x) & 0x3F) << 0)
4709 #define G_00B228_VGPRS(x) (((x) >> 0) & 0x3F)
4710 #define C_00B228_VGPRS 0xFFFFFFC0
4711 #define S_00B228_SGPRS(x) (((x) & 0x0F) << 6)
4712 #define G_00B228_SGPRS(x) (((x) >> 6) & 0x0F)
4713 #define C_00B228_SGPRS 0xFFFFFC3F
4714 #define S_00B228_PRIORITY(x) (((x) & 0x03) << 10)
4715 #define G_00B228_PRIORITY(x) (((x) >> 10) & 0x03)
4716 #define C_00B228_PRIORITY 0xFFFFF3FF
4717 #define S_00B228_FLOAT_MODE(x) (((x) & 0xFF) << 12)
4718 #define G_00B228_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
4719 #define C_00B228_FLOAT_MODE 0xFFF00FFF
4720 #define S_00B228_PRIV(x) (((x) & 0x1) << 20)
4721 #define G_00B228_PRIV(x) (((x) >> 20) & 0x1)
4722 #define C_00B228_PRIV 0xFFEFFFFF
4723 #define S_00B228_DX10_CLAMP(x) (((x) & 0x1) << 21)
4724 #define G_00B228_DX10_CLAMP(x) (((x) >> 21) & 0x1)
4725 #define C_00B228_DX10_CLAMP 0xFFDFFFFF
4726 #define S_00B228_DEBUG_MODE(x) (((x) & 0x1) << 22)
4727 #define G_00B228_DEBUG_MODE(x) (((x) >> 22) & 0x1)
4728 #define C_00B228_DEBUG_MODE 0xFFBFFFFF
4729 #define S_00B228_IEEE_MODE(x) (((x) & 0x1) << 23)
4730 #define G_00B228_IEEE_MODE(x) (((x) >> 23) & 0x1)
4731 #define C_00B228_IEEE_MODE 0xFF7FFFFF
4732 #define S_00B228_CU_GROUP_ENABLE(x) (((x) & 0x1) << 24)
4733 #define G_00B228_CU_GROUP_ENABLE(x) (((x) >> 24) & 0x1)
4734 #define C_00B228_CU_GROUP_ENABLE 0xFEFFFFFF
4735 /* CIK */
4736 #define S_00B228_CACHE_CTL(x) (((x) & 0x07) << 25)
4737 #define G_00B228_CACHE_CTL(x) (((x) >> 25) & 0x07)
4738 #define C_00B228_CACHE_CTL 0xF1FFFFFF
4739 #define S_00B228_CDBG_USER(x) (((x) & 0x1) << 28)
4740 #define G_00B228_CDBG_USER(x) (((x) >> 28) & 0x1)
4741 #define C_00B228_CDBG_USER 0xEFFFFFFF
4742 /* */
4743 #define R_00B22C_SPI_SHADER_PGM_RSRC2_GS 0x00B22C
4744 #define S_00B22C_SCRATCH_EN(x) (((x) & 0x1) << 0)
4745 #define G_00B22C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
4746 #define C_00B22C_SCRATCH_EN 0xFFFFFFFE
4747 #define S_00B22C_USER_SGPR(x) (((x) & 0x1F) << 1)
4748 #define G_00B22C_USER_SGPR(x) (((x) >> 1) & 0x1F)
4749 #define C_00B22C_USER_SGPR 0xFFFFFFC1
4750 #define S_00B22C_EXCP_EN(x) (((x) & 0x7F) << 7) /* mask is 0x1FF on CIK */
4751 #define G_00B22C_EXCP_EN(x) (((x) >> 7) & 0x7F) /* mask is 0x1FF on CIK */
4752 #define C_00B22C_EXCP_EN 0xFFFFC07F /* mask is 0x1FF on CIK */
4753 #define R_00B230_SPI_SHADER_USER_DATA_GS_0 0x00B230
4754 /* CIK */
4755 #define R_00B31C_SPI_SHADER_PGM_RSRC3_ES 0x00B31C
4756 #define S_00B31C_CU_EN(x) (((x) & 0xFFFF) << 0)
4757 #define G_00B31C_CU_EN(x) (((x) >> 0) & 0xFFFF)
4758 #define C_00B31C_CU_EN 0xFFFF0000
4759 #define S_00B31C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
4760 #define G_00B31C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
4761 #define C_00B31C_WAVE_LIMIT 0xFFC0FFFF
4762 #define S_00B31C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
4763 #define G_00B31C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
4764 #define C_00B31C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
4765 /* */
4766 #define R_00B320_SPI_SHADER_PGM_LO_ES 0x00B320
4767 #define R_00B324_SPI_SHADER_PGM_HI_ES 0x00B324
4768 #define S_00B324_MEM_BASE(x) (((x) & 0xFF) << 0)
4769 #define G_00B324_MEM_BASE(x) (((x) >> 0) & 0xFF)
4770 #define C_00B324_MEM_BASE 0xFFFFFF00
4771 #define R_00B328_SPI_SHADER_PGM_RSRC1_ES 0x00B328
4772 #define S_00B328_VGPRS(x) (((x) & 0x3F) << 0)
4773 #define G_00B328_VGPRS(x) (((x) >> 0) & 0x3F)
4774 #define C_00B328_VGPRS 0xFFFFFFC0
4775 #define S_00B328_SGPRS(x) (((x) & 0x0F) << 6)
4776 #define G_00B328_SGPRS(x) (((x) >> 6) & 0x0F)
4777 #define C_00B328_SGPRS 0xFFFFFC3F
4778 #define S_00B328_PRIORITY(x) (((x) & 0x03) << 10)
4779 #define G_00B328_PRIORITY(x) (((x) >> 10) & 0x03)
4780 #define C_00B328_PRIORITY 0xFFFFF3FF
4781 #define S_00B328_FLOAT_MODE(x) (((x) & 0xFF) << 12)
4782 #define G_00B328_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
4783 #define C_00B328_FLOAT_MODE 0xFFF00FFF
4784 #define S_00B328_PRIV(x) (((x) & 0x1) << 20)
4785 #define G_00B328_PRIV(x) (((x) >> 20) & 0x1)
4786 #define C_00B328_PRIV 0xFFEFFFFF
4787 #define S_00B328_DX10_CLAMP(x) (((x) & 0x1) << 21)
4788 #define G_00B328_DX10_CLAMP(x) (((x) >> 21) & 0x1)
4789 #define C_00B328_DX10_CLAMP 0xFFDFFFFF
4790 #define S_00B328_DEBUG_MODE(x) (((x) & 0x1) << 22)
4791 #define G_00B328_DEBUG_MODE(x) (((x) >> 22) & 0x1)
4792 #define C_00B328_DEBUG_MODE 0xFFBFFFFF
4793 #define S_00B328_IEEE_MODE(x) (((x) & 0x1) << 23)
4794 #define G_00B328_IEEE_MODE(x) (((x) >> 23) & 0x1)
4795 #define C_00B328_IEEE_MODE 0xFF7FFFFF
4796 #define S_00B328_VGPR_COMP_CNT(x) (((x) & 0x03) << 24)
4797 #define G_00B328_VGPR_COMP_CNT(x) (((x) >> 24) & 0x03)
4798 #define C_00B328_VGPR_COMP_CNT 0xFCFFFFFF
4799 #define S_00B328_CU_GROUP_ENABLE(x) (((x) & 0x1) << 26)
4800 #define G_00B328_CU_GROUP_ENABLE(x) (((x) >> 26) & 0x1)
4801 #define C_00B328_CU_GROUP_ENABLE 0xFBFFFFFF
4802 /* CIK */
4803 #define S_00B328_CACHE_CTL(x) (((x) & 0x07) << 27)
4804 #define G_00B328_CACHE_CTL(x) (((x) >> 27) & 0x07)
4805 #define C_00B328_CACHE_CTL 0xC7FFFFFF
4806 #define S_00B328_CDBG_USER(x) (((x) & 0x1) << 30)
4807 #define G_00B328_CDBG_USER(x) (((x) >> 30) & 0x1)
4808 #define C_00B328_CDBG_USER 0xBFFFFFFF
4809 /* */
4810 #define R_00B32C_SPI_SHADER_PGM_RSRC2_ES 0x00B32C
4811 #define S_00B32C_SCRATCH_EN(x) (((x) & 0x1) << 0)
4812 #define G_00B32C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
4813 #define C_00B32C_SCRATCH_EN 0xFFFFFFFE
4814 #define S_00B32C_USER_SGPR(x) (((x) & 0x1F) << 1)
4815 #define G_00B32C_USER_SGPR(x) (((x) >> 1) & 0x1F)
4816 #define C_00B32C_USER_SGPR 0xFFFFFFC1
4817 #define S_00B32C_OC_LDS_EN(x) (((x) & 0x1) << 7)
4818 #define G_00B32C_OC_LDS_EN(x) (((x) >> 7) & 0x1)
4819 #define C_00B32C_OC_LDS_EN 0xFFFFFF7F
4820 #define S_00B32C_EXCP_EN(x) (((x) & 0x7F) << 8) /* mask is 0x1FF on CIK */
4821 #define G_00B32C_EXCP_EN(x) (((x) >> 8) & 0x7F) /* mask is 0x1FF on CIK */
4822 #define C_00B32C_EXCP_EN 0xFFFF80FF /* mask is 0x1FF on CIK */
4823 #define R_00B330_SPI_SHADER_USER_DATA_ES_0 0x00B330
4824 /* CIK */
4825 #define R_00B41C_SPI_SHADER_PGM_RSRC3_HS 0x00B41C
4826 #define S_00B41C_WAVE_LIMIT(x) (((x) & 0x3F) << 0)
4827 #define G_00B41C_WAVE_LIMIT(x) (((x) >> 0) & 0x3F)
4828 #define C_00B41C_WAVE_LIMIT 0xFFFFFFC0
4829 #define S_00B41C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 6)
4830 #define G_00B41C_LOCK_LOW_THRESHOLD(x) (((x) >> 6) & 0x0F)
4831 #define C_00B41C_LOCK_LOW_THRESHOLD 0xFFFFFC3F
4832 /* */
4833 #define R_00B420_SPI_SHADER_PGM_LO_HS 0x00B420
4834 #define R_00B424_SPI_SHADER_PGM_HI_HS 0x00B424
4835 #define S_00B424_MEM_BASE(x) (((x) & 0xFF) << 0)
4836 #define G_00B424_MEM_BASE(x) (((x) >> 0) & 0xFF)
4837 #define C_00B424_MEM_BASE 0xFFFFFF00
4838 #define R_00B428_SPI_SHADER_PGM_RSRC1_HS 0x00B428
4839 #define S_00B428_VGPRS(x) (((x) & 0x3F) << 0)
4840 #define G_00B428_VGPRS(x) (((x) >> 0) & 0x3F)
4841 #define C_00B428_VGPRS 0xFFFFFFC0
4842 #define S_00B428_SGPRS(x) (((x) & 0x0F) << 6)
4843 #define G_00B428_SGPRS(x) (((x) >> 6) & 0x0F)
4844 #define C_00B428_SGPRS 0xFFFFFC3F
4845 #define S_00B428_PRIORITY(x) (((x) & 0x03) << 10)
4846 #define G_00B428_PRIORITY(x) (((x) >> 10) & 0x03)
4847 #define C_00B428_PRIORITY 0xFFFFF3FF
4848 #define S_00B428_FLOAT_MODE(x) (((x) & 0xFF) << 12)
4849 #define G_00B428_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
4850 #define C_00B428_FLOAT_MODE 0xFFF00FFF
4851 #define S_00B428_PRIV(x) (((x) & 0x1) << 20)
4852 #define G_00B428_PRIV(x) (((x) >> 20) & 0x1)
4853 #define C_00B428_PRIV 0xFFEFFFFF
4854 #define S_00B428_DX10_CLAMP(x) (((x) & 0x1) << 21)
4855 #define G_00B428_DX10_CLAMP(x) (((x) >> 21) & 0x1)
4856 #define C_00B428_DX10_CLAMP 0xFFDFFFFF
4857 #define S_00B428_DEBUG_MODE(x) (((x) & 0x1) << 22)
4858 #define G_00B428_DEBUG_MODE(x) (((x) >> 22) & 0x1)
4859 #define C_00B428_DEBUG_MODE 0xFFBFFFFF
4860 #define S_00B428_IEEE_MODE(x) (((x) & 0x1) << 23)
4861 #define G_00B428_IEEE_MODE(x) (((x) >> 23) & 0x1)
4862 #define C_00B428_IEEE_MODE 0xFF7FFFFF
4863 /* CIK */
4864 #define S_00B428_CACHE_CTL(x) (((x) & 0x07) << 24)
4865 #define G_00B428_CACHE_CTL(x) (((x) >> 24) & 0x07)
4866 #define C_00B428_CACHE_CTL 0xF8FFFFFF
4867 #define S_00B428_CDBG_USER(x) (((x) & 0x1) << 27)
4868 #define G_00B428_CDBG_USER(x) (((x) >> 27) & 0x1)
4869 #define C_00B428_CDBG_USER 0xF7FFFFFF
4870 /* */
4871 #define R_00B42C_SPI_SHADER_PGM_RSRC2_HS 0x00B42C
4872 #define S_00B42C_SCRATCH_EN(x) (((x) & 0x1) << 0)
4873 #define G_00B42C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
4874 #define C_00B42C_SCRATCH_EN 0xFFFFFFFE
4875 #define S_00B42C_USER_SGPR(x) (((x) & 0x1F) << 1)
4876 #define G_00B42C_USER_SGPR(x) (((x) >> 1) & 0x1F)
4877 #define C_00B42C_USER_SGPR 0xFFFFFFC1
4878 #define S_00B42C_OC_LDS_EN(x) (((x) & 0x1) << 7)
4879 #define G_00B42C_OC_LDS_EN(x) (((x) >> 7) & 0x1)
4880 #define C_00B42C_OC_LDS_EN 0xFFFFFF7F
4881 #define S_00B42C_TG_SIZE_EN(x) (((x) & 0x1) << 8)
4882 #define G_00B42C_TG_SIZE_EN(x) (((x) >> 8) & 0x1)
4883 #define C_00B42C_TG_SIZE_EN 0xFFFFFEFF
4884 #define S_00B42C_EXCP_EN(x) (((x) & 0x7F) << 9) /* mask is 0x1FF on CIK */
4885 #define G_00B42C_EXCP_EN(x) (((x) >> 9) & 0x7F) /* mask is 0x1FF on CIK */
4886 #define C_00B42C_EXCP_EN 0xFFFF01FF /* mask is 0x1FF on CIK */
4887 #define R_00B430_SPI_SHADER_USER_DATA_HS_0 0x00B430
4888 /* CIK */
4889 #define R_00B51C_SPI_SHADER_PGM_RSRC3_LS 0x00B51C
4890 #define S_00B51C_CU_EN(x) (((x) & 0xFFFF) << 0)
4891 #define G_00B51C_CU_EN(x) (((x) >> 0) & 0xFFFF)
4892 #define C_00B51C_CU_EN 0xFFFF0000
4893 #define S_00B51C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
4894 #define G_00B51C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
4895 #define C_00B51C_WAVE_LIMIT 0xFFC0FFFF
4896 #define S_00B51C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
4897 #define G_00B51C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
4898 #define C_00B51C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
4899 /* */
4900 #define R_00B520_SPI_SHADER_PGM_LO_LS 0x00B520
4901 #define R_00B524_SPI_SHADER_PGM_HI_LS 0x00B524
4902 #define S_00B524_MEM_BASE(x) (((x) & 0xFF) << 0)
4903 #define G_00B524_MEM_BASE(x) (((x) >> 0) & 0xFF)
4904 #define C_00B524_MEM_BASE 0xFFFFFF00
4905 #define R_00B528_SPI_SHADER_PGM_RSRC1_LS 0x00B528
4906 #define S_00B528_VGPRS(x) (((x) & 0x3F) << 0)
4907 #define G_00B528_VGPRS(x) (((x) >> 0) & 0x3F)
4908 #define C_00B528_VGPRS 0xFFFFFFC0
4909 #define S_00B528_SGPRS(x) (((x) & 0x0F) << 6)
4910 #define G_00B528_SGPRS(x) (((x) >> 6) & 0x0F)
4911 #define C_00B528_SGPRS 0xFFFFFC3F
4912 #define S_00B528_PRIORITY(x) (((x) & 0x03) << 10)
4913 #define G_00B528_PRIORITY(x) (((x) >> 10) & 0x03)
4914 #define C_00B528_PRIORITY 0xFFFFF3FF
4915 #define S_00B528_FLOAT_MODE(x) (((x) & 0xFF) << 12)
4916 #define G_00B528_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
4917 #define C_00B528_FLOAT_MODE 0xFFF00FFF
4918 #define S_00B528_PRIV(x) (((x) & 0x1) << 20)
4919 #define G_00B528_PRIV(x) (((x) >> 20) & 0x1)
4920 #define C_00B528_PRIV 0xFFEFFFFF
4921 #define S_00B528_DX10_CLAMP(x) (((x) & 0x1) << 21)
4922 #define G_00B528_DX10_CLAMP(x) (((x) >> 21) & 0x1)
4923 #define C_00B528_DX10_CLAMP 0xFFDFFFFF
4924 #define S_00B528_DEBUG_MODE(x) (((x) & 0x1) << 22)
4925 #define G_00B528_DEBUG_MODE(x) (((x) >> 22) & 0x1)
4926 #define C_00B528_DEBUG_MODE 0xFFBFFFFF
4927 #define S_00B528_IEEE_MODE(x) (((x) & 0x1) << 23)
4928 #define G_00B528_IEEE_MODE(x) (((x) >> 23) & 0x1)
4929 #define C_00B528_IEEE_MODE 0xFF7FFFFF
4930 #define S_00B528_VGPR_COMP_CNT(x) (((x) & 0x03) << 24)
4931 #define G_00B528_VGPR_COMP_CNT(x) (((x) >> 24) & 0x03)
4932 #define C_00B528_VGPR_COMP_CNT 0xFCFFFFFF
4933 /* CIK */
4934 #define S_00B528_CACHE_CTL(x) (((x) & 0x07) << 26)
4935 #define G_00B528_CACHE_CTL(x) (((x) >> 26) & 0x07)
4936 #define C_00B528_CACHE_CTL 0xE3FFFFFF
4937 #define S_00B528_CDBG_USER(x) (((x) & 0x1) << 29)
4938 #define G_00B528_CDBG_USER(x) (((x) >> 29) & 0x1)
4939 #define C_00B528_CDBG_USER 0xDFFFFFFF
4940 /* */
4941 #define R_00B52C_SPI_SHADER_PGM_RSRC2_LS 0x00B52C
4942 #define S_00B52C_SCRATCH_EN(x) (((x) & 0x1) << 0)
4943 #define G_00B52C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
4944 #define C_00B52C_SCRATCH_EN 0xFFFFFFFE
4945 #define S_00B52C_USER_SGPR(x) (((x) & 0x1F) << 1)
4946 #define G_00B52C_USER_SGPR(x) (((x) >> 1) & 0x1F)
4947 #define C_00B52C_USER_SGPR 0xFFFFFFC1
4948 #define S_00B52C_LDS_SIZE(x) (((x) & 0x1FF) << 7)
4949 #define G_00B52C_LDS_SIZE(x) (((x) >> 7) & 0x1FF)
4950 #define C_00B52C_LDS_SIZE 0xFFFF007F
4951 #define S_00B52C_EXCP_EN(x) (((x) & 0x7F) << 16) /* mask is 0x1FF on CIK */
4952 #define G_00B52C_EXCP_EN(x) (((x) >> 16) & 0x7F) /* mask is 0x1FF on CIK */
4953 #define C_00B52C_EXCP_EN 0xFF80FFFF /* mask is 0x1FF on CIK */
4954 #define R_00B530_SPI_SHADER_USER_DATA_LS_0 0x00B530
4955 #define R_00B800_COMPUTE_DISPATCH_INITIATOR 0x00B800
4956 #define S_00B800_COMPUTE_SHADER_EN(x) (((x) & 0x1) << 0)
4957 #define G_00B800_COMPUTE_SHADER_EN(x) (((x) >> 0) & 0x1)
4958 #define C_00B800_COMPUTE_SHADER_EN 0xFFFFFFFE
4959 #define S_00B800_PARTIAL_TG_EN(x) (((x) & 0x1) << 1)
4960 #define G_00B800_PARTIAL_TG_EN(x) (((x) >> 1) & 0x1)
4961 #define C_00B800_PARTIAL_TG_EN 0xFFFFFFFD
4962 #define S_00B800_FORCE_START_AT_000(x) (((x) & 0x1) << 2)
4963 #define G_00B800_FORCE_START_AT_000(x) (((x) >> 2) & 0x1)
4964 #define C_00B800_FORCE_START_AT_000 0xFFFFFFFB
4965 #define S_00B800_ORDERED_APPEND_ENBL(x) (((x) & 0x1) << 3)
4966 #define G_00B800_ORDERED_APPEND_ENBL(x) (((x) >> 3) & 0x1)
4967 #define C_00B800_ORDERED_APPEND_ENBL 0xFFFFFFF7
4968 /* CIK */
4969 #define S_00B800_ORDERED_APPEND_MODE(x) (((x) & 0x1) << 4)
4970 #define G_00B800_ORDERED_APPEND_MODE(x) (((x) >> 4) & 0x1)
4971 #define C_00B800_ORDERED_APPEND_MODE 0xFFFFFFEF
4972 #define S_00B800_USE_THREAD_DIMENSIONS(x) (((x) & 0x1) << 5)
4973 #define G_00B800_USE_THREAD_DIMENSIONS(x) (((x) >> 5) & 0x1)
4974 #define C_00B800_USE_THREAD_DIMENSIONS 0xFFFFFFDF
4975 #define S_00B800_ORDER_MODE(x) (((x) & 0x1) << 6)
4976 #define G_00B800_ORDER_MODE(x) (((x) >> 6) & 0x1)
4977 #define C_00B800_ORDER_MODE 0xFFFFFFBF
4978 #define S_00B800_DISPATCH_CACHE_CNTL(x) (((x) & 0x07) << 7)
4979 #define G_00B800_DISPATCH_CACHE_CNTL(x) (((x) >> 7) & 0x07)
4980 #define C_00B800_DISPATCH_CACHE_CNTL 0xFFFFFC7F
4981 #define S_00B800_SCALAR_L1_INV_VOL(x) (((x) & 0x1) << 10)
4982 #define G_00B800_SCALAR_L1_INV_VOL(x) (((x) >> 10) & 0x1)
4983 #define C_00B800_SCALAR_L1_INV_VOL 0xFFFFFBFF
4984 #define S_00B800_VECTOR_L1_INV_VOL(x) (((x) & 0x1) << 11)
4985 #define G_00B800_VECTOR_L1_INV_VOL(x) (((x) >> 11) & 0x1)
4986 #define C_00B800_VECTOR_L1_INV_VOL 0xFFFFF7FF
4987 #define S_00B800_DATA_ATC(x) (((x) & 0x1) << 12)
4988 #define G_00B800_DATA_ATC(x) (((x) >> 12) & 0x1)
4989 #define C_00B800_DATA_ATC 0xFFFFEFFF
4990 #define S_00B800_RESTORE(x) (((x) & 0x1) << 14)
4991 #define G_00B800_RESTORE(x) (((x) >> 14) & 0x1)
4992 #define C_00B800_RESTORE 0xFFFFBFFF
4993 /* */
4994 #define R_00B804_COMPUTE_DIM_X 0x00B804
4995 #define R_00B808_COMPUTE_DIM_Y 0x00B808
4996 #define R_00B80C_COMPUTE_DIM_Z 0x00B80C
4997 #define R_00B810_COMPUTE_START_X 0x00B810
4998 #define R_00B814_COMPUTE_START_Y 0x00B814
4999 #define R_00B818_COMPUTE_START_Z 0x00B818
5000 #define R_00B81C_COMPUTE_NUM_THREAD_X 0x00B81C
5001 #define S_00B81C_NUM_THREAD_FULL(x) (((x) & 0xFFFF) << 0)
5002 #define G_00B81C_NUM_THREAD_FULL(x) (((x) >> 0) & 0xFFFF)
5003 #define C_00B81C_NUM_THREAD_FULL 0xFFFF0000
5004 #define S_00B81C_NUM_THREAD_PARTIAL(x) (((x) & 0xFFFF) << 16)
5005 #define G_00B81C_NUM_THREAD_PARTIAL(x) (((x) >> 16) & 0xFFFF)
5006 #define C_00B81C_NUM_THREAD_PARTIAL 0x0000FFFF
5007 #define R_00B820_COMPUTE_NUM_THREAD_Y 0x00B820
5008 #define S_00B820_NUM_THREAD_FULL(x) (((x) & 0xFFFF) << 0)
5009 #define G_00B820_NUM_THREAD_FULL(x) (((x) >> 0) & 0xFFFF)
5010 #define C_00B820_NUM_THREAD_FULL 0xFFFF0000
5011 #define S_00B820_NUM_THREAD_PARTIAL(x) (((x) & 0xFFFF) << 16)
5012 #define G_00B820_NUM_THREAD_PARTIAL(x) (((x) >> 16) & 0xFFFF)
5013 #define C_00B820_NUM_THREAD_PARTIAL 0x0000FFFF
5014 #define R_00B824_COMPUTE_NUM_THREAD_Z 0x00B824
5015 #define S_00B824_NUM_THREAD_FULL(x) (((x) & 0xFFFF) << 0)
5016 #define G_00B824_NUM_THREAD_FULL(x) (((x) >> 0) & 0xFFFF)
5017 #define C_00B824_NUM_THREAD_FULL 0xFFFF0000
5018 #define S_00B824_NUM_THREAD_PARTIAL(x) (((x) & 0xFFFF) << 16)
5019 #define G_00B824_NUM_THREAD_PARTIAL(x) (((x) >> 16) & 0xFFFF)
5020 #define C_00B824_NUM_THREAD_PARTIAL 0x0000FFFF
5021 #define R_00B82C_COMPUTE_MAX_WAVE_ID 0x00B82C /* moved to 0xCD20 on CIK */
5022 #define S_00B82C_MAX_WAVE_ID(x) (((x) & 0xFFF) << 0)
5023 #define G_00B82C_MAX_WAVE_ID(x) (((x) >> 0) & 0xFFF)
5024 #define C_00B82C_MAX_WAVE_ID 0xFFFFF000
5025 #define R_00B830_COMPUTE_PGM_LO 0x00B830
5026 #define R_00B834_COMPUTE_PGM_HI 0x00B834
5027 #define S_00B834_DATA(x) (((x) & 0xFF) << 0)
5028 #define G_00B834_DATA(x) (((x) >> 0) & 0xFF)
5029 #define C_00B834_DATA 0xFFFFFF00
5030 /* CIK */
5031 #define S_00B834_INST_ATC(x) (((x) & 0x1) << 8)
5032 #define G_00B834_INST_ATC(x) (((x) >> 8) & 0x1)
5033 #define C_00B834_INST_ATC 0xFFFFFEFF
5034 /* */
5035 #define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
5036 #define S_00B848_VGPRS(x) (((x) & 0x3F) << 0)
5037 #define G_00B848_VGPRS(x) (((x) >> 0) & 0x3F)
5038 #define C_00B848_VGPRS 0xFFFFFFC0
5039 #define S_00B848_SGPRS(x) (((x) & 0x0F) << 6)
5040 #define G_00B848_SGPRS(x) (((x) >> 6) & 0x0F)
5041 #define C_00B848_SGPRS 0xFFFFFC3F
5042 #define S_00B848_PRIORITY(x) (((x) & 0x03) << 10)
5043 #define G_00B848_PRIORITY(x) (((x) >> 10) & 0x03)
5044 #define C_00B848_PRIORITY 0xFFFFF3FF
5045 #define S_00B848_FLOAT_MODE(x) (((x) & 0xFF) << 12)
5046 #define G_00B848_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
5047 #define C_00B848_FLOAT_MODE 0xFFF00FFF
5048 #define S_00B848_PRIV(x) (((x) & 0x1) << 20)
5049 #define G_00B848_PRIV(x) (((x) >> 20) & 0x1)
5050 #define C_00B848_PRIV 0xFFEFFFFF
5051 #define S_00B848_DX10_CLAMP(x) (((x) & 0x1) << 21)
5052 #define G_00B848_DX10_CLAMP(x) (((x) >> 21) & 0x1)
5053 #define C_00B848_DX10_CLAMP 0xFFDFFFFF
5054 #define S_00B848_DEBUG_MODE(x) (((x) & 0x1) << 22)
5055 #define G_00B848_DEBUG_MODE(x) (((x) >> 22) & 0x1)
5056 #define C_00B848_DEBUG_MODE 0xFFBFFFFF
5057 #define S_00B848_IEEE_MODE(x) (((x) & 0x1) << 23)
5058 #define G_00B848_IEEE_MODE(x) (((x) >> 23) & 0x1)
5059 #define C_00B848_IEEE_MODE 0xFF7FFFFF
5060 /* CIK */
5061 #define S_00B848_BULKY(x) (((x) & 0x1) << 24)
5062 #define G_00B848_BULKY(x) (((x) >> 24) & 0x1)
5063 #define C_00B848_BULKY 0xFEFFFFFF
5064 #define S_00B848_CDBG_USER(x) (((x) & 0x1) << 25)
5065 #define G_00B848_CDBG_USER(x) (((x) >> 25) & 0x1)
5066 #define C_00B848_CDBG_USER 0xFDFFFFFF
5067 /* */
5068 #define R_00B84C_COMPUTE_PGM_RSRC2 0x00B84C
5069 #define S_00B84C_SCRATCH_EN(x) (((x) & 0x1) << 0)
5070 #define G_00B84C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
5071 #define C_00B84C_SCRATCH_EN 0xFFFFFFFE
5072 #define S_00B84C_USER_SGPR(x) (((x) & 0x1F) << 1)
5073 #define G_00B84C_USER_SGPR(x) (((x) >> 1) & 0x1F)
5074 #define C_00B84C_USER_SGPR 0xFFFFFFC1
5075 #define S_00B84C_TGID_X_EN(x) (((x) & 0x1) << 7)
5076 #define G_00B84C_TGID_X_EN(x) (((x) >> 7) & 0x1)
5077 #define C_00B84C_TGID_X_EN 0xFFFFFF7F
5078 #define S_00B84C_TGID_Y_EN(x) (((x) & 0x1) << 8)
5079 #define G_00B84C_TGID_Y_EN(x) (((x) >> 8) & 0x1)
5080 #define C_00B84C_TGID_Y_EN 0xFFFFFEFF
5081 #define S_00B84C_TGID_Z_EN(x) (((x) & 0x1) << 9)
5082 #define G_00B84C_TGID_Z_EN(x) (((x) >> 9) & 0x1)
5083 #define C_00B84C_TGID_Z_EN 0xFFFFFDFF
5084 #define S_00B84C_TG_SIZE_EN(x) (((x) & 0x1) << 10)
5085 #define G_00B84C_TG_SIZE_EN(x) (((x) >> 10) & 0x1)
5086 #define C_00B84C_TG_SIZE_EN 0xFFFFFBFF
5087 #define S_00B84C_TIDIG_COMP_CNT(x) (((x) & 0x03) << 11)
5088 #define G_00B84C_TIDIG_COMP_CNT(x) (((x) >> 11) & 0x03)
5089 #define C_00B84C_TIDIG_COMP_CNT 0xFFFFE7FF
5090 /* CIK */
5091 #define S_00B84C_EXCP_EN_MSB(x) (((x) & 0x03) << 13)
5092 #define G_00B84C_EXCP_EN_MSB(x) (((x) >> 13) & 0x03)
5093 #define C_00B84C_EXCP_EN_MSB 0xFFFF9FFF
5094 /* */
5095 #define S_00B84C_LDS_SIZE(x) (((x) & 0x1FF) << 15)
5096 #define G_00B84C_LDS_SIZE(x) (((x) >> 15) & 0x1FF)
5097 #define C_00B84C_LDS_SIZE 0xFF007FFF
5098 #define S_00B84C_EXCP_EN(x) (((x) & 0x7F) << 24)
5099 #define G_00B84C_EXCP_EN(x) (((x) >> 24) & 0x7F)
5100 #define C_00B84C_EXCP_EN 0x80FFFFFF
5101 #define R_00B854_COMPUTE_RESOURCE_LIMITS 0x00B854
5102 #define S_00B854_WAVES_PER_SH(x) (((x) & 0x3F) << 0) /* mask is 0x3FF on CIK */
5103 #define G_00B854_WAVES_PER_SH(x) (((x) >> 0) & 0x3F) /* mask is 0x3FF on CIK */
5104 #define C_00B854_WAVES_PER_SH 0xFFFFFFC0 /* mask is 0x3FF on CIK */
5105 #define S_00B854_TG_PER_CU(x) (((x) & 0x0F) << 12)
5106 #define G_00B854_TG_PER_CU(x) (((x) >> 12) & 0x0F)
5107 #define C_00B854_TG_PER_CU 0xFFFF0FFF
5108 #define S_00B854_LOCK_THRESHOLD(x) (((x) & 0x3F) << 16)
5109 #define G_00B854_LOCK_THRESHOLD(x) (((x) >> 16) & 0x3F)
5110 #define C_00B854_LOCK_THRESHOLD 0xFFC0FFFF
5111 #define S_00B854_SIMD_DEST_CNTL(x) (((x) & 0x1) << 22)
5112 #define G_00B854_SIMD_DEST_CNTL(x) (((x) >> 22) & 0x1)
5113 #define C_00B854_SIMD_DEST_CNTL 0xFFBFFFFF
5114 /* CIK */
5115 #define S_00B854_FORCE_SIMD_DIST(x) (((x) & 0x1) << 23)
5116 #define G_00B854_FORCE_SIMD_DIST(x) (((x) >> 23) & 0x1)
5117 #define C_00B854_FORCE_SIMD_DIST 0xFF7FFFFF
5118 #define S_00B854_CU_GROUP_COUNT(x) (((x) & 0x07) << 24)
5119 #define G_00B854_CU_GROUP_COUNT(x) (((x) >> 24) & 0x07)
5120 #define C_00B854_CU_GROUP_COUNT 0xF8FFFFFF
5121 /* */
5122 #define R_00B858_COMPUTE_STATIC_THREAD_MGMT_SE0 0x00B858
5123 #define S_00B858_SH0_CU_EN(x) (((x) & 0xFFFF) << 0)
5124 #define G_00B858_SH0_CU_EN(x) (((x) >> 0) & 0xFFFF)
5125 #define C_00B858_SH0_CU_EN 0xFFFF0000
5126 #define S_00B858_SH1_CU_EN(x) (((x) & 0xFFFF) << 16)
5127 #define G_00B858_SH1_CU_EN(x) (((x) >> 16) & 0xFFFF)
5128 #define C_00B858_SH1_CU_EN 0x0000FFFF
5129 #define R_00B85C_COMPUTE_STATIC_THREAD_MGMT_SE1 0x00B85C
5130 #define S_00B85C_SH0_CU_EN(x) (((x) & 0xFFFF) << 0)
5131 #define G_00B85C_SH0_CU_EN(x) (((x) >> 0) & 0xFFFF)
5132 #define C_00B85C_SH0_CU_EN 0xFFFF0000
5133 #define S_00B85C_SH1_CU_EN(x) (((x) & 0xFFFF) << 16)
5134 #define G_00B85C_SH1_CU_EN(x) (((x) >> 16) & 0xFFFF)
5135 #define C_00B85C_SH1_CU_EN 0x0000FFFF
5136 #define R_00B860_COMPUTE_TMPRING_SIZE 0x00B860
5137 #define S_00B860_WAVES(x) (((x) & 0xFFF) << 0)
5138 #define G_00B860_WAVES(x) (((x) >> 0) & 0xFFF)
5139 #define C_00B860_WAVES 0xFFFFF000
5140 #define S_00B860_WAVESIZE(x) (((x) & 0x1FFF) << 12)
5141 #define G_00B860_WAVESIZE(x) (((x) >> 12) & 0x1FFF)
5142 #define C_00B860_WAVESIZE 0xFE000FFF
5143 #define R_00B900_COMPUTE_USER_DATA_0 0x00B900
5144 #define R_028000_DB_RENDER_CONTROL 0x028000
5145 #define S_028000_DEPTH_CLEAR_ENABLE(x) (((x) & 0x1) << 0)
5146 #define G_028000_DEPTH_CLEAR_ENABLE(x) (((x) >> 0) & 0x1)
5147 #define C_028000_DEPTH_CLEAR_ENABLE 0xFFFFFFFE
5148 #define S_028000_STENCIL_CLEAR_ENABLE(x) (((x) & 0x1) << 1)
5149 #define G_028000_STENCIL_CLEAR_ENABLE(x) (((x) >> 1) & 0x1)
5150 #define C_028000_STENCIL_CLEAR_ENABLE 0xFFFFFFFD
5151 #define S_028000_DEPTH_COPY(x) (((x) & 0x1) << 2)
5152 #define G_028000_DEPTH_COPY(x) (((x) >> 2) & 0x1)
5153 #define C_028000_DEPTH_COPY 0xFFFFFFFB
5154 #define S_028000_STENCIL_COPY(x) (((x) & 0x1) << 3)
5155 #define G_028000_STENCIL_COPY(x) (((x) >> 3) & 0x1)
5156 #define C_028000_STENCIL_COPY 0xFFFFFFF7
5157 #define S_028000_RESUMMARIZE_ENABLE(x) (((x) & 0x1) << 4)
5158 #define G_028000_RESUMMARIZE_ENABLE(x) (((x) >> 4) & 0x1)
5159 #define C_028000_RESUMMARIZE_ENABLE 0xFFFFFFEF
5160 #define S_028000_STENCIL_COMPRESS_DISABLE(x) (((x) & 0x1) << 5)
5161 #define G_028000_STENCIL_COMPRESS_DISABLE(x) (((x) >> 5) & 0x1)
5162 #define C_028000_STENCIL_COMPRESS_DISABLE 0xFFFFFFDF
5163 #define S_028000_DEPTH_COMPRESS_DISABLE(x) (((x) & 0x1) << 6)
5164 #define G_028000_DEPTH_COMPRESS_DISABLE(x) (((x) >> 6) & 0x1)
5165 #define C_028000_DEPTH_COMPRESS_DISABLE 0xFFFFFFBF
5166 #define S_028000_COPY_CENTROID(x) (((x) & 0x1) << 7)
5167 #define G_028000_COPY_CENTROID(x) (((x) >> 7) & 0x1)
5168 #define C_028000_COPY_CENTROID 0xFFFFFF7F
5169 #define S_028000_COPY_SAMPLE(x) (((x) & 0x0F) << 8)
5170 #define G_028000_COPY_SAMPLE(x) (((x) >> 8) & 0x0F)
5171 #define C_028000_COPY_SAMPLE 0xFFFFF0FF
5172 #define R_028004_DB_COUNT_CONTROL 0x028004
5173 #define S_028004_ZPASS_INCREMENT_DISABLE(x) (((x) & 0x1) << 0)
5174 #define G_028004_ZPASS_INCREMENT_DISABLE(x) (((x) >> 0) & 0x1)
5175 #define C_028004_ZPASS_INCREMENT_DISABLE 0xFFFFFFFE
5176 #define S_028004_PERFECT_ZPASS_COUNTS(x) (((x) & 0x1) << 1)
5177 #define G_028004_PERFECT_ZPASS_COUNTS(x) (((x) >> 1) & 0x1)
5178 #define C_028004_PERFECT_ZPASS_COUNTS 0xFFFFFFFD
5179 #define S_028004_SAMPLE_RATE(x) (((x) & 0x07) << 4)
5180 #define G_028004_SAMPLE_RATE(x) (((x) >> 4) & 0x07)
5181 #define C_028004_SAMPLE_RATE 0xFFFFFF8F
5182 /* CIK */
5183 #define S_028004_ZPASS_ENABLE(x) (((x) & 0x0F) << 8)
5184 #define G_028004_ZPASS_ENABLE(x) (((x) >> 8) & 0x0F)
5185 #define C_028004_ZPASS_ENABLE 0xFFFFF0FF
5186 #define S_028004_ZFAIL_ENABLE(x) (((x) & 0x0F) << 12)
5187 #define G_028004_ZFAIL_ENABLE(x) (((x) >> 12) & 0x0F)
5188 #define C_028004_ZFAIL_ENABLE 0xFFFF0FFF
5189 #define S_028004_SFAIL_ENABLE(x) (((x) & 0x0F) << 16)
5190 #define G_028004_SFAIL_ENABLE(x) (((x) >> 16) & 0x0F)
5191 #define C_028004_SFAIL_ENABLE 0xFFF0FFFF
5192 #define S_028004_DBFAIL_ENABLE(x) (((x) & 0x0F) << 20)
5193 #define G_028004_DBFAIL_ENABLE(x) (((x) >> 20) & 0x0F)
5194 #define C_028004_DBFAIL_ENABLE 0xFF0FFFFF
5195 #define S_028004_SLICE_EVEN_ENABLE(x) (((x) & 0x0F) << 24)
5196 #define G_028004_SLICE_EVEN_ENABLE(x) (((x) >> 24) & 0x0F)
5197 #define C_028004_SLICE_EVEN_ENABLE 0xF0FFFFFF
5198 #define S_028004_SLICE_ODD_ENABLE(x) (((x) & 0x0F) << 28)
5199 #define G_028004_SLICE_ODD_ENABLE(x) (((x) >> 28) & 0x0F)
5200 #define C_028004_SLICE_ODD_ENABLE 0x0FFFFFFF
5201 /* */
5202 #define R_028008_DB_DEPTH_VIEW 0x028008
5203 #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
5204 #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
5205 #define C_028008_SLICE_START 0xFFFFF800
5206 #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
5207 #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
5208 #define C_028008_SLICE_MAX 0xFF001FFF
5209 #define S_028008_Z_READ_ONLY(x) (((x) & 0x1) << 24)
5210 #define G_028008_Z_READ_ONLY(x) (((x) >> 24) & 0x1)
5211 #define C_028008_Z_READ_ONLY 0xFEFFFFFF
5212 #define S_028008_STENCIL_READ_ONLY(x) (((x) & 0x1) << 25)
5213 #define G_028008_STENCIL_READ_ONLY(x) (((x) >> 25) & 0x1)
5214 #define C_028008_STENCIL_READ_ONLY 0xFDFFFFFF
5215 #define R_02800C_DB_RENDER_OVERRIDE 0x02800C
5216 #define S_02800C_FORCE_HIZ_ENABLE(x) (((x) & 0x03) << 0)
5217 #define G_02800C_FORCE_HIZ_ENABLE(x) (((x) >> 0) & 0x03)
5218 #define C_02800C_FORCE_HIZ_ENABLE 0xFFFFFFFC
5219 #define V_02800C_FORCE_OFF 0x00
5220 #define V_02800C_FORCE_ENABLE 0x01
5221 #define V_02800C_FORCE_DISABLE 0x02
5222 #define V_02800C_FORCE_RESERVED 0x03
5223 #define S_02800C_FORCE_HIS_ENABLE0(x) (((x) & 0x03) << 2)
5224 #define G_02800C_FORCE_HIS_ENABLE0(x) (((x) >> 2) & 0x03)
5225 #define C_02800C_FORCE_HIS_ENABLE0 0xFFFFFFF3
5226 #define V_02800C_FORCE_OFF 0x00
5227 #define V_02800C_FORCE_ENABLE 0x01
5228 #define V_02800C_FORCE_DISABLE 0x02
5229 #define V_02800C_FORCE_RESERVED 0x03
5230 #define S_02800C_FORCE_HIS_ENABLE1(x) (((x) & 0x03) << 4)
5231 #define G_02800C_FORCE_HIS_ENABLE1(x) (((x) >> 4) & 0x03)
5232 #define C_02800C_FORCE_HIS_ENABLE1 0xFFFFFFCF
5233 #define V_02800C_FORCE_OFF 0x00
5234 #define V_02800C_FORCE_ENABLE 0x01
5235 #define V_02800C_FORCE_DISABLE 0x02
5236 #define V_02800C_FORCE_RESERVED 0x03
5237 #define S_02800C_FORCE_SHADER_Z_ORDER(x) (((x) & 0x1) << 6)
5238 #define G_02800C_FORCE_SHADER_Z_ORDER(x) (((x) >> 6) & 0x1)
5239 #define C_02800C_FORCE_SHADER_Z_ORDER 0xFFFFFFBF
5240 #define S_02800C_FAST_Z_DISABLE(x) (((x) & 0x1) << 7)
5241 #define G_02800C_FAST_Z_DISABLE(x) (((x) >> 7) & 0x1)
5242 #define C_02800C_FAST_Z_DISABLE 0xFFFFFF7F
5243 #define S_02800C_FAST_STENCIL_DISABLE(x) (((x) & 0x1) << 8)
5244 #define G_02800C_FAST_STENCIL_DISABLE(x) (((x) >> 8) & 0x1)
5245 #define C_02800C_FAST_STENCIL_DISABLE 0xFFFFFEFF
5246 #define S_02800C_NOOP_CULL_DISABLE(x) (((x) & 0x1) << 9)
5247 #define G_02800C_NOOP_CULL_DISABLE(x) (((x) >> 9) & 0x1)
5248 #define C_02800C_NOOP_CULL_DISABLE 0xFFFFFDFF
5249 #define S_02800C_FORCE_COLOR_KILL(x) (((x) & 0x1) << 10)
5250 #define G_02800C_FORCE_COLOR_KILL(x) (((x) >> 10) & 0x1)
5251 #define C_02800C_FORCE_COLOR_KILL 0xFFFFFBFF
5252 #define S_02800C_FORCE_Z_READ(x) (((x) & 0x1) << 11)
5253 #define G_02800C_FORCE_Z_READ(x) (((x) >> 11) & 0x1)
5254 #define C_02800C_FORCE_Z_READ 0xFFFFF7FF
5255 #define S_02800C_FORCE_STENCIL_READ(x) (((x) & 0x1) << 12)
5256 #define G_02800C_FORCE_STENCIL_READ(x) (((x) >> 12) & 0x1)
5257 #define C_02800C_FORCE_STENCIL_READ 0xFFFFEFFF
5258 #define S_02800C_FORCE_FULL_Z_RANGE(x) (((x) & 0x03) << 13)
5259 #define G_02800C_FORCE_FULL_Z_RANGE(x) (((x) >> 13) & 0x03)
5260 #define C_02800C_FORCE_FULL_Z_RANGE 0xFFFF9FFF
5261 #define V_02800C_FORCE_OFF 0x00
5262 #define V_02800C_FORCE_ENABLE 0x01
5263 #define V_02800C_FORCE_DISABLE 0x02
5264 #define V_02800C_FORCE_RESERVED 0x03
5265 #define S_02800C_FORCE_QC_SMASK_CONFLICT(x) (((x) & 0x1) << 15)
5266 #define G_02800C_FORCE_QC_SMASK_CONFLICT(x) (((x) >> 15) & 0x1)
5267 #define C_02800C_FORCE_QC_SMASK_CONFLICT 0xFFFF7FFF
5268 #define S_02800C_DISABLE_VIEWPORT_CLAMP(x) (((x) & 0x1) << 16)
5269 #define G_02800C_DISABLE_VIEWPORT_CLAMP(x) (((x) >> 16) & 0x1)
5270 #define C_02800C_DISABLE_VIEWPORT_CLAMP 0xFFFEFFFF
5271 #define S_02800C_IGNORE_SC_ZRANGE(x) (((x) & 0x1) << 17)
5272 #define G_02800C_IGNORE_SC_ZRANGE(x) (((x) >> 17) & 0x1)
5273 #define C_02800C_IGNORE_SC_ZRANGE 0xFFFDFFFF
5274 #define S_02800C_DISABLE_FULLY_COVERED(x) (((x) & 0x1) << 18)
5275 #define G_02800C_DISABLE_FULLY_COVERED(x) (((x) >> 18) & 0x1)
5276 #define C_02800C_DISABLE_FULLY_COVERED 0xFFFBFFFF
5277 #define S_02800C_FORCE_Z_LIMIT_SUMM(x) (((x) & 0x03) << 19)
5278 #define G_02800C_FORCE_Z_LIMIT_SUMM(x) (((x) >> 19) & 0x03)
5279 #define C_02800C_FORCE_Z_LIMIT_SUMM 0xFFE7FFFF
5280 #define V_02800C_FORCE_SUMM_OFF 0x00
5281 #define V_02800C_FORCE_SUMM_MINZ 0x01
5282 #define V_02800C_FORCE_SUMM_MAXZ 0x02
5283 #define V_02800C_FORCE_SUMM_BOTH 0x03
5284 #define S_02800C_MAX_TILES_IN_DTT(x) (((x) & 0x1F) << 21)
5285 #define G_02800C_MAX_TILES_IN_DTT(x) (((x) >> 21) & 0x1F)
5286 #define C_02800C_MAX_TILES_IN_DTT 0xFC1FFFFF
5287 #define S_02800C_DISABLE_TILE_RATE_TILES(x) (((x) & 0x1) << 26)
5288 #define G_02800C_DISABLE_TILE_RATE_TILES(x) (((x) >> 26) & 0x1)
5289 #define C_02800C_DISABLE_TILE_RATE_TILES 0xFBFFFFFF
5290 #define S_02800C_FORCE_Z_DIRTY(x) (((x) & 0x1) << 27)
5291 #define G_02800C_FORCE_Z_DIRTY(x) (((x) >> 27) & 0x1)
5292 #define C_02800C_FORCE_Z_DIRTY 0xF7FFFFFF
5293 #define S_02800C_FORCE_STENCIL_DIRTY(x) (((x) & 0x1) << 28)
5294 #define G_02800C_FORCE_STENCIL_DIRTY(x) (((x) >> 28) & 0x1)
5295 #define C_02800C_FORCE_STENCIL_DIRTY 0xEFFFFFFF
5296 #define S_02800C_FORCE_Z_VALID(x) (((x) & 0x1) << 29)
5297 #define G_02800C_FORCE_Z_VALID(x) (((x) >> 29) & 0x1)
5298 #define C_02800C_FORCE_Z_VALID 0xDFFFFFFF
5299 #define S_02800C_FORCE_STENCIL_VALID(x) (((x) & 0x1) << 30)
5300 #define G_02800C_FORCE_STENCIL_VALID(x) (((x) >> 30) & 0x1)
5301 #define C_02800C_FORCE_STENCIL_VALID 0xBFFFFFFF
5302 #define S_02800C_PRESERVE_COMPRESSION(x) (((x) & 0x1) << 31)
5303 #define G_02800C_PRESERVE_COMPRESSION(x) (((x) >> 31) & 0x1)
5304 #define C_02800C_PRESERVE_COMPRESSION 0x7FFFFFFF
5305 #define R_028010_DB_RENDER_OVERRIDE2 0x028010
5306 #define S_028010_PARTIAL_SQUAD_LAUNCH_CONTROL(x) (((x) & 0x03) << 0)
5307 #define G_028010_PARTIAL_SQUAD_LAUNCH_CONTROL(x) (((x) >> 0) & 0x03)
5308 #define C_028010_PARTIAL_SQUAD_LAUNCH_CONTROL 0xFFFFFFFC
5309 #define V_028010_PSLC_AUTO 0x00
5310 #define V_028010_PSLC_ON_HANG_ONLY 0x01
5311 #define V_028010_PSLC_ASAP 0x02
5312 #define V_028010_PSLC_COUNTDOWN 0x03
5313 #define S_028010_PARTIAL_SQUAD_LAUNCH_COUNTDOWN(x) (((x) & 0x07) << 2)
5314 #define G_028010_PARTIAL_SQUAD_LAUNCH_COUNTDOWN(x) (((x) >> 2) & 0x07)
5315 #define C_028010_PARTIAL_SQUAD_LAUNCH_COUNTDOWN 0xFFFFFFE3
5316 #define S_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION(x) (((x) & 0x1) << 5)
5317 #define G_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION(x) (((x) >> 5) & 0x1)
5318 #define C_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION 0xFFFFFFDF
5319 #define S_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION(x) (((x) & 0x1) << 6)
5320 #define G_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION(x) (((x) >> 6) & 0x1)
5321 #define C_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION 0xFFFFFFBF
5322 #define S_028010_DISABLE_COLOR_ON_VALIDATION(x) (((x) & 0x1) << 7)
5323 #define G_028010_DISABLE_COLOR_ON_VALIDATION(x) (((x) >> 7) & 0x1)
5324 #define C_028010_DISABLE_COLOR_ON_VALIDATION 0xFFFFFF7F
5325 #define S_028010_DECOMPRESS_Z_ON_FLUSH(x) (((x) & 0x1) << 8)
5326 #define G_028010_DECOMPRESS_Z_ON_FLUSH(x) (((x) >> 8) & 0x1)
5327 #define C_028010_DECOMPRESS_Z_ON_FLUSH 0xFFFFFEFF
5328 #define S_028010_DISABLE_REG_SNOOP(x) (((x) & 0x1) << 9)
5329 #define G_028010_DISABLE_REG_SNOOP(x) (((x) >> 9) & 0x1)
5330 #define C_028010_DISABLE_REG_SNOOP 0xFFFFFDFF
5331 #define S_028010_DEPTH_BOUNDS_HIER_DEPTH_DISABLE(x) (((x) & 0x1) << 10)
5332 #define G_028010_DEPTH_BOUNDS_HIER_DEPTH_DISABLE(x) (((x) >> 10) & 0x1)
5333 #define C_028010_DEPTH_BOUNDS_HIER_DEPTH_DISABLE 0xFFFFFBFF
5334 /* CIK */
5335 #define S_028010_SEPARATE_HIZS_FUNC_ENABLE(x) (((x) & 0x1) << 11)
5336 #define G_028010_SEPARATE_HIZS_FUNC_ENABLE(x) (((x) >> 11) & 0x1)
5337 #define C_028010_SEPARATE_HIZS_FUNC_ENABLE 0xFFFFF7FF
5338 #define S_028010_HIZ_ZFUNC(x) (((x) & 0x07) << 12)
5339 #define G_028010_HIZ_ZFUNC(x) (((x) >> 12) & 0x07)
5340 #define C_028010_HIZ_ZFUNC 0xFFFF8FFF
5341 #define S_028010_HIS_SFUNC_FF(x) (((x) & 0x07) << 15)
5342 #define G_028010_HIS_SFUNC_FF(x) (((x) >> 15) & 0x07)
5343 #define C_028010_HIS_SFUNC_FF 0xFFFC7FFF
5344 #define S_028010_HIS_SFUNC_BF(x) (((x) & 0x07) << 18)
5345 #define G_028010_HIS_SFUNC_BF(x) (((x) >> 18) & 0x07)
5346 #define C_028010_HIS_SFUNC_BF 0xFFE3FFFF
5347 #define S_028010_PRESERVE_ZRANGE(x) (((x) & 0x1) << 21)
5348 #define G_028010_PRESERVE_ZRANGE(x) (((x) >> 21) & 0x1)
5349 #define C_028010_PRESERVE_ZRANGE 0xFFDFFFFF
5350 #define S_028010_PRESERVE_SRESULTS(x) (((x) & 0x1) << 22)
5351 #define G_028010_PRESERVE_SRESULTS(x) (((x) >> 22) & 0x1)
5352 #define C_028010_PRESERVE_SRESULTS 0xFFBFFFFF
5353 #define S_028010_DISABLE_FAST_PASS(x) (((x) & 0x1) << 23)
5354 #define G_028010_DISABLE_FAST_PASS(x) (((x) >> 23) & 0x1)
5355 #define C_028010_DISABLE_FAST_PASS 0xFF7FFFFF
5356 /* */
5357 #define R_028014_DB_HTILE_DATA_BASE 0x028014
5358 #define R_028020_DB_DEPTH_BOUNDS_MIN 0x028020
5359 #define R_028024_DB_DEPTH_BOUNDS_MAX 0x028024
5360 #define R_028028_DB_STENCIL_CLEAR 0x028028
5361 #define S_028028_CLEAR(x) (((x) & 0xFF) << 0)
5362 #define G_028028_CLEAR(x) (((x) >> 0) & 0xFF)
5363 #define C_028028_CLEAR 0xFFFFFF00
5364 #define R_02802C_DB_DEPTH_CLEAR 0x02802C
5365 #define R_028030_PA_SC_SCREEN_SCISSOR_TL 0x028030
5366 #define S_028030_TL_X(x) (((x) & 0xFFFF) << 0)
5367 #define G_028030_TL_X(x) (((x) >> 0) & 0xFFFF)
5368 #define C_028030_TL_X 0xFFFF0000
5369 #define S_028030_TL_Y(x) (((x) & 0xFFFF) << 16)
5370 #define G_028030_TL_Y(x) (((x) >> 16) & 0xFFFF)
5371 #define C_028030_TL_Y 0x0000FFFF
5372 #define R_028034_PA_SC_SCREEN_SCISSOR_BR 0x028034
5373 #define S_028034_BR_X(x) (((x) & 0xFFFF) << 0)
5374 #define G_028034_BR_X(x) (((x) >> 0) & 0xFFFF)
5375 #define C_028034_BR_X 0xFFFF0000
5376 #define S_028034_BR_Y(x) (((x) & 0xFFFF) << 16)
5377 #define G_028034_BR_Y(x) (((x) >> 16) & 0xFFFF)
5378 #define C_028034_BR_Y 0x0000FFFF
5379 #define R_02803C_DB_DEPTH_INFO 0x02803C
5380 #define S_02803C_ADDR5_SWIZZLE_MASK(x) (((x) & 0x0F) << 0)
5381 #define G_02803C_ADDR5_SWIZZLE_MASK(x) (((x) >> 0) & 0x0F)
5382 #define C_02803C_ADDR5_SWIZZLE_MASK 0xFFFFFFF0
5383 /* CIK */
5384 #define S_02803C_ARRAY_MODE(x) (((x) & 0x0F) << 4)
5385 #define G_02803C_ARRAY_MODE(x) (((x) >> 4) & 0x0F)
5386 #define C_02803C_ARRAY_MODE 0xFFFFFF0F
5387 #define V_02803C_ARRAY_LINEAR_GENERAL 0x00
5388 #define V_02803C_ARRAY_LINEAR_ALIGNED 0x01
5389 #define V_02803C_ARRAY_1D_TILED_THIN1 0x02
5390 #define V_02803C_ARRAY_2D_TILED_THIN1 0x04
5391 #define V_02803C_ARRAY_PRT_TILED_THIN1 0x05
5392 #define V_02803C_ARRAY_PRT_2D_TILED_THIN1 0x06
5393 #define S_02803C_PIPE_CONFIG(x) (((x) & 0x1F) << 8)
5394 #define G_02803C_PIPE_CONFIG(x) (((x) >> 8) & 0x1F)
5395 #define C_02803C_PIPE_CONFIG 0xFFFFE0FF
5396 #define V_02803C_ADDR_SURF_P2 0x00
5397 #define V_02803C_X_ADDR_SURF_P4_8X16 0x04
5398 #define V_02803C_X_ADDR_SURF_P4_16X16 0x05
5399 #define V_02803C_X_ADDR_SURF_P4_16X32 0x06
5400 #define V_02803C_X_ADDR_SURF_P4_32X32 0x07
5401 #define V_02803C_X_ADDR_SURF_P8_16X16_8X16 0x08
5402 #define V_02803C_X_ADDR_SURF_P8_16X32_8X16 0x09
5403 #define V_02803C_X_ADDR_SURF_P8_32X32_8X16 0x0A
5404 #define V_02803C_X_ADDR_SURF_P8_16X32_16X16 0x0B
5405 #define V_02803C_X_ADDR_SURF_P8_32X32_16X16 0x0C
5406 #define V_02803C_X_ADDR_SURF_P8_32X32_16X32 0x0D
5407 #define V_02803C_X_ADDR_SURF_P8_32X64_32X32 0x0E
5408 #define V_02803C_X_ADDR_SURF_P16_32X32_8X16 0x10
5409 #define V_02803C_X_ADDR_SURF_P16_32X32_16X16 0x11
5410 #define S_02803C_BANK_WIDTH(x) (((x) & 0x03) << 13)
5411 #define G_02803C_BANK_WIDTH(x) (((x) >> 13) & 0x03)
5412 #define C_02803C_BANK_WIDTH 0xFFFF9FFF
5413 #define V_02803C_ADDR_SURF_BANK_WIDTH_1 0x00
5414 #define V_02803C_ADDR_SURF_BANK_WIDTH_2 0x01
5415 #define V_02803C_ADDR_SURF_BANK_WIDTH_4 0x02
5416 #define V_02803C_ADDR_SURF_BANK_WIDTH_8 0x03
5417 #define S_02803C_BANK_HEIGHT(x) (((x) & 0x03) << 15)
5418 #define G_02803C_BANK_HEIGHT(x) (((x) >> 15) & 0x03)
5419 #define C_02803C_BANK_HEIGHT 0xFFFE7FFF
5420 #define V_02803C_ADDR_SURF_BANK_HEIGHT_1 0x00
5421 #define V_02803C_ADDR_SURF_BANK_HEIGHT_2 0x01
5422 #define V_02803C_ADDR_SURF_BANK_HEIGHT_4 0x02
5423 #define V_02803C_ADDR_SURF_BANK_HEIGHT_8 0x03
5424 #define S_02803C_MACRO_TILE_ASPECT(x) (((x) & 0x03) << 17)
5425 #define G_02803C_MACRO_TILE_ASPECT(x) (((x) >> 17) & 0x03)
5426 #define C_02803C_MACRO_TILE_ASPECT 0xFFF9FFFF
5427 #define V_02803C_ADDR_SURF_MACRO_ASPECT_1 0x00
5428 #define V_02803C_ADDR_SURF_MACRO_ASPECT_2 0x01
5429 #define V_02803C_ADDR_SURF_MACRO_ASPECT_4 0x02
5430 #define V_02803C_ADDR_SURF_MACRO_ASPECT_8 0x03
5431 #define S_02803C_NUM_BANKS(x) (((x) & 0x03) << 19)
5432 #define G_02803C_NUM_BANKS(x) (((x) >> 19) & 0x03)
5433 #define C_02803C_NUM_BANKS 0xFFE7FFFF
5434 #define V_02803C_ADDR_SURF_2_BANK 0x00
5435 #define V_02803C_ADDR_SURF_4_BANK 0x01
5436 #define V_02803C_ADDR_SURF_8_BANK 0x02
5437 #define V_02803C_ADDR_SURF_16_BANK 0x03
5438 /* */
5439 #define R_028040_DB_Z_INFO 0x028040
5440 #define S_028040_FORMAT(x) (((x) & 0x03) << 0)
5441 #define G_028040_FORMAT(x) (((x) >> 0) & 0x03)
5442 #define C_028040_FORMAT 0xFFFFFFFC
5443 #define V_028040_Z_INVALID 0x00
5444 #define V_028040_Z_16 0x01
5445 #define V_028040_Z_24 0x02 /* deprecated */
5446 #define V_028040_Z_32_FLOAT 0x03
5447 #define S_028040_NUM_SAMPLES(x) (((x) & 0x03) << 2)
5448 #define G_028040_NUM_SAMPLES(x) (((x) >> 2) & 0x03)
5449 #define C_028040_NUM_SAMPLES 0xFFFFFFF3
5450 #define S_028040_TILE_MODE_INDEX(x) (((x) & 0x07) << 20) /* not on CIK */
5451 #define G_028040_TILE_MODE_INDEX(x) (((x) >> 20) & 0x07) /* not on CIK */
5452 #define C_028040_TILE_MODE_INDEX 0xFF8FFFFF /* not on CIK */
5453 /* CIK */
5454 #define S_028040_TILE_SPLIT(x) (((x) & 0x07) << 13)
5455 #define G_028040_TILE_SPLIT(x) (((x) >> 13) & 0x07)
5456 #define C_028040_TILE_SPLIT 0xFFFF1FFF
5457 #define V_028040_ADDR_SURF_TILE_SPLIT_64B 0x00
5458 #define V_028040_ADDR_SURF_TILE_SPLIT_128B 0x01
5459 #define V_028040_ADDR_SURF_TILE_SPLIT_256B 0x02
5460 #define V_028040_ADDR_SURF_TILE_SPLIT_512B 0x03
5461 #define V_028040_ADDR_SURF_TILE_SPLIT_1KB 0x04
5462 #define V_028040_ADDR_SURF_TILE_SPLIT_2KB 0x05
5463 #define V_028040_ADDR_SURF_TILE_SPLIT_4KB 0x06
5464 /* */
5465 #define S_028040_ALLOW_EXPCLEAR(x) (((x) & 0x1) << 27)
5466 #define G_028040_ALLOW_EXPCLEAR(x) (((x) >> 27) & 0x1)
5467 #define C_028040_ALLOW_EXPCLEAR 0xF7FFFFFF
5468 #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
5469 #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
5470 #define C_028040_READ_SIZE 0xEFFFFFFF
5471 #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
5472 #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
5473 #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
5474 #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
5475 #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
5476 #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
5477 #define R_028044_DB_STENCIL_INFO 0x028044
5478 #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
5479 #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
5480 #define C_028044_FORMAT 0xFFFFFFFE
5481 #define V_028044_STENCIL_INVALID 0x00
5482 #define V_028044_STENCIL_8 0x01
5483 #define S_028044_TILE_MODE_INDEX(x) (((x) & 0x07) << 20) /* not on CIK */
5484 #define G_028044_TILE_MODE_INDEX(x) (((x) >> 20) & 0x07) /* not on CIK */
5485 #define C_028044_TILE_MODE_INDEX 0xFF8FFFFF /* not on CIK */
5486 /* CIK */
5487 #define S_028044_TILE_SPLIT(x) (((x) & 0x07) << 13)
5488 #define G_028044_TILE_SPLIT(x) (((x) >> 13) & 0x07)
5489 #define C_028044_TILE_SPLIT 0xFFFF1FFF
5490 #define V_028044_ADDR_SURF_TILE_SPLIT_64B 0x00
5491 #define V_028044_ADDR_SURF_TILE_SPLIT_128B 0x01
5492 #define V_028044_ADDR_SURF_TILE_SPLIT_256B 0x02
5493 #define V_028044_ADDR_SURF_TILE_SPLIT_512B 0x03
5494 #define V_028044_ADDR_SURF_TILE_SPLIT_1KB 0x04
5495 #define V_028044_ADDR_SURF_TILE_SPLIT_2KB 0x05
5496 #define V_028044_ADDR_SURF_TILE_SPLIT_4KB 0x06
5497 /* */
5498 #define S_028044_ALLOW_EXPCLEAR(x) (((x) & 0x1) << 27)
5499 #define G_028044_ALLOW_EXPCLEAR(x) (((x) >> 27) & 0x1)
5500 #define C_028044_ALLOW_EXPCLEAR 0xF7FFFFFF
5501 #define S_028044_TILE_STENCIL_DISABLE(x) (((x) & 0x1) << 29)
5502 #define G_028044_TILE_STENCIL_DISABLE(x) (((x) >> 29) & 0x1)
5503 #define C_028044_TILE_STENCIL_DISABLE 0xDFFFFFFF
5504 #define R_028048_DB_Z_READ_BASE 0x028048
5505 #define R_02804C_DB_STENCIL_READ_BASE 0x02804C
5506 #define R_028050_DB_Z_WRITE_BASE 0x028050
5507 #define R_028054_DB_STENCIL_WRITE_BASE 0x028054
5508 #define R_028058_DB_DEPTH_SIZE 0x028058
5509 #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
5510 #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
5511 #define C_028058_PITCH_TILE_MAX 0xFFFFF800
5512 #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
5513 #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
5514 #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
5515 #define R_02805C_DB_DEPTH_SLICE 0x02805C
5516 #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
5517 #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
5518 #define C_02805C_SLICE_TILE_MAX 0xFFC00000
5519 #define R_028080_TA_BC_BASE_ADDR 0x028080
5520 /* CIK */
5521 #define R_028084_TA_BC_BASE_ADDR_HI 0x028084
5522 #define S_028084_ADDRESS(x) (((x) & 0xFF) << 0)
5523 #define G_028084_ADDRESS(x) (((x) >> 0) & 0xFF)
5524 #define C_028084_ADDRESS 0xFFFFFF00
5525 /* */
5526 #define R_028200_PA_SC_WINDOW_OFFSET 0x028200
5527 #define S_028200_WINDOW_X_OFFSET(x) (((x) & 0xFFFF) << 0)
5528 #define G_028200_WINDOW_X_OFFSET(x) (((x) >> 0) & 0xFFFF)
5529 #define C_028200_WINDOW_X_OFFSET 0xFFFF0000
5530 #define S_028200_WINDOW_Y_OFFSET(x) (((x) & 0xFFFF) << 16)
5531 #define G_028200_WINDOW_Y_OFFSET(x) (((x) >> 16) & 0xFFFF)
5532 #define C_028200_WINDOW_Y_OFFSET 0x0000FFFF
5533 #define R_028204_PA_SC_WINDOW_SCISSOR_TL 0x028204
5534 #define S_028204_TL_X(x) (((x) & 0x7FFF) << 0)
5535 #define G_028204_TL_X(x) (((x) >> 0) & 0x7FFF)
5536 #define C_028204_TL_X 0xFFFF8000
5537 #define S_028204_TL_Y(x) (((x) & 0x7FFF) << 16)
5538 #define G_028204_TL_Y(x) (((x) >> 16) & 0x7FFF)
5539 #define C_028204_TL_Y 0x8000FFFF
5540 #define S_028204_WINDOW_OFFSET_DISABLE(x) (((x) & 0x1) << 31)
5541 #define G_028204_WINDOW_OFFSET_DISABLE(x) (((x) >> 31) & 0x1)
5542 #define C_028204_WINDOW_OFFSET_DISABLE 0x7FFFFFFF
5543 #define R_028208_PA_SC_WINDOW_SCISSOR_BR 0x028208
5544 #define S_028208_BR_X(x) (((x) & 0x7FFF) << 0)
5545 #define G_028208_BR_X(x) (((x) >> 0) & 0x7FFF)
5546 #define C_028208_BR_X 0xFFFF8000
5547 #define S_028208_BR_Y(x) (((x) & 0x7FFF) << 16)
5548 #define G_028208_BR_Y(x) (((x) >> 16) & 0x7FFF)
5549 #define C_028208_BR_Y 0x8000FFFF
5550 #define R_02820C_PA_SC_CLIPRECT_RULE 0x02820C
5551 #define S_02820C_CLIP_RULE(x) (((x) & 0xFFFF) << 0)
5552 #define G_02820C_CLIP_RULE(x) (((x) >> 0) & 0xFFFF)
5553 #define C_02820C_CLIP_RULE 0xFFFF0000
5554 #define R_028210_PA_SC_CLIPRECT_0_TL 0x028210
5555 #define S_028210_TL_X(x) (((x) & 0x7FFF) << 0)
5556 #define G_028210_TL_X(x) (((x) >> 0) & 0x7FFF)
5557 #define C_028210_TL_X 0xFFFF8000
5558 #define S_028210_TL_Y(x) (((x) & 0x7FFF) << 16)
5559 #define G_028210_TL_Y(x) (((x) >> 16) & 0x7FFF)
5560 #define C_028210_TL_Y 0x8000FFFF
5561 #define R_028214_PA_SC_CLIPRECT_0_BR 0x028214
5562 #define S_028214_BR_X(x) (((x) & 0x7FFF) << 0)
5563 #define G_028214_BR_X(x) (((x) >> 0) & 0x7FFF)
5564 #define C_028214_BR_X 0xFFFF8000
5565 #define S_028214_BR_Y(x) (((x) & 0x7FFF) << 16)
5566 #define G_028214_BR_Y(x) (((x) >> 16) & 0x7FFF)
5567 #define C_028214_BR_Y 0x8000FFFF
5568 #define R_028218_PA_SC_CLIPRECT_1_TL 0x028218
5569 #define R_02821C_PA_SC_CLIPRECT_1_BR 0x02821C
5570 #define R_028220_PA_SC_CLIPRECT_2_TL 0x028220
5571 #define R_028224_PA_SC_CLIPRECT_2_BR 0x028224
5572 #define R_028228_PA_SC_CLIPRECT_3_TL 0x028228
5573 #define R_02822C_PA_SC_CLIPRECT_3_BR 0x02822C
5574 #define R_028230_PA_SC_EDGERULE 0x028230
5575 #define S_028230_ER_TRI(x) (((x) & 0x0F) << 0)
5576 #define G_028230_ER_TRI(x) (((x) >> 0) & 0x0F)
5577 #define C_028230_ER_TRI 0xFFFFFFF0
5578 #define S_028230_ER_POINT(x) (((x) & 0x0F) << 4)
5579 #define G_028230_ER_POINT(x) (((x) >> 4) & 0x0F)
5580 #define C_028230_ER_POINT 0xFFFFFF0F
5581 #define S_028230_ER_RECT(x) (((x) & 0x0F) << 8)
5582 #define G_028230_ER_RECT(x) (((x) >> 8) & 0x0F)
5583 #define C_028230_ER_RECT 0xFFFFF0FF
5584 #define S_028230_ER_LINE_LR(x) (((x) & 0x3F) << 12)
5585 #define G_028230_ER_LINE_LR(x) (((x) >> 12) & 0x3F)
5586 #define C_028230_ER_LINE_LR 0xFFFC0FFF
5587 #define S_028230_ER_LINE_RL(x) (((x) & 0x3F) << 18)
5588 #define G_028230_ER_LINE_RL(x) (((x) >> 18) & 0x3F)
5589 #define C_028230_ER_LINE_RL 0xFF03FFFF
5590 #define S_028230_ER_LINE_TB(x) (((x) & 0x0F) << 24)
5591 #define G_028230_ER_LINE_TB(x) (((x) >> 24) & 0x0F)
5592 #define C_028230_ER_LINE_TB 0xF0FFFFFF
5593 #define S_028230_ER_LINE_BT(x) (((x) & 0x0F) << 28)
5594 #define G_028230_ER_LINE_BT(x) (((x) >> 28) & 0x0F)
5595 #define C_028230_ER_LINE_BT 0x0FFFFFFF
5596 #define R_028234_PA_SU_HARDWARE_SCREEN_OFFSET 0x028234
5597 #define S_028234_HW_SCREEN_OFFSET_X(x) (((x) & 0x1FF) << 0)
5598 #define G_028234_HW_SCREEN_OFFSET_X(x) (((x) >> 0) & 0x1FF)
5599 #define C_028234_HW_SCREEN_OFFSET_X 0xFFFFFE00
5600 #define S_028234_HW_SCREEN_OFFSET_Y(x) (((x) & 0x1FF) << 16)
5601 #define G_028234_HW_SCREEN_OFFSET_Y(x) (((x) >> 16) & 0x1FF)
5602 #define C_028234_HW_SCREEN_OFFSET_Y 0xFE00FFFF
5603 #define R_028238_CB_TARGET_MASK 0x028238
5604 #define S_028238_TARGET0_ENABLE(x) (((x) & 0x0F) << 0)
5605 #define G_028238_TARGET0_ENABLE(x) (((x) >> 0) & 0x0F)
5606 #define C_028238_TARGET0_ENABLE 0xFFFFFFF0
5607 #define S_028238_TARGET1_ENABLE(x) (((x) & 0x0F) << 4)
5608 #define G_028238_TARGET1_ENABLE(x) (((x) >> 4) & 0x0F)
5609 #define C_028238_TARGET1_ENABLE 0xFFFFFF0F
5610 #define S_028238_TARGET2_ENABLE(x) (((x) & 0x0F) << 8)
5611 #define G_028238_TARGET2_ENABLE(x) (((x) >> 8) & 0x0F)
5612 #define C_028238_TARGET2_ENABLE 0xFFFFF0FF
5613 #define S_028238_TARGET3_ENABLE(x) (((x) & 0x0F) << 12)
5614 #define G_028238_TARGET3_ENABLE(x) (((x) >> 12) & 0x0F)
5615 #define C_028238_TARGET3_ENABLE 0xFFFF0FFF
5616 #define S_028238_TARGET4_ENABLE(x) (((x) & 0x0F) << 16)
5617 #define G_028238_TARGET4_ENABLE(x) (((x) >> 16) & 0x0F)
5618 #define C_028238_TARGET4_ENABLE 0xFFF0FFFF
5619 #define S_028238_TARGET5_ENABLE(x) (((x) & 0x0F) << 20)
5620 #define G_028238_TARGET5_ENABLE(x) (((x) >> 20) & 0x0F)
5621 #define C_028238_TARGET5_ENABLE 0xFF0FFFFF
5622 #define S_028238_TARGET6_ENABLE(x) (((x) & 0x0F) << 24)
5623 #define G_028238_TARGET6_ENABLE(x) (((x) >> 24) & 0x0F)
5624 #define C_028238_TARGET6_ENABLE 0xF0FFFFFF
5625 #define S_028238_TARGET7_ENABLE(x) (((x) & 0x0F) << 28)
5626 #define G_028238_TARGET7_ENABLE(x) (((x) >> 28) & 0x0F)
5627 #define C_028238_TARGET7_ENABLE 0x0FFFFFFF
5628 #define R_02823C_CB_SHADER_MASK 0x02823C
5629 #define S_02823C_OUTPUT0_ENABLE(x) (((x) & 0x0F) << 0)
5630 #define G_02823C_OUTPUT0_ENABLE(x) (((x) >> 0) & 0x0F)
5631 #define C_02823C_OUTPUT0_ENABLE 0xFFFFFFF0
5632 #define S_02823C_OUTPUT1_ENABLE(x) (((x) & 0x0F) << 4)
5633 #define G_02823C_OUTPUT1_ENABLE(x) (((x) >> 4) & 0x0F)
5634 #define C_02823C_OUTPUT1_ENABLE 0xFFFFFF0F
5635 #define S_02823C_OUTPUT2_ENABLE(x) (((x) & 0x0F) << 8)
5636 #define G_02823C_OUTPUT2_ENABLE(x) (((x) >> 8) & 0x0F)
5637 #define C_02823C_OUTPUT2_ENABLE 0xFFFFF0FF
5638 #define S_02823C_OUTPUT3_ENABLE(x) (((x) & 0x0F) << 12)
5639 #define G_02823C_OUTPUT3_ENABLE(x) (((x) >> 12) & 0x0F)
5640 #define C_02823C_OUTPUT3_ENABLE 0xFFFF0FFF
5641 #define S_02823C_OUTPUT4_ENABLE(x) (((x) & 0x0F) << 16)
5642 #define G_02823C_OUTPUT4_ENABLE(x) (((x) >> 16) & 0x0F)
5643 #define C_02823C_OUTPUT4_ENABLE 0xFFF0FFFF
5644 #define S_02823C_OUTPUT5_ENABLE(x) (((x) & 0x0F) << 20)
5645 #define G_02823C_OUTPUT5_ENABLE(x) (((x) >> 20) & 0x0F)
5646 #define C_02823C_OUTPUT5_ENABLE 0xFF0FFFFF
5647 #define S_02823C_OUTPUT6_ENABLE(x) (((x) & 0x0F) << 24)
5648 #define G_02823C_OUTPUT6_ENABLE(x) (((x) >> 24) & 0x0F)
5649 #define C_02823C_OUTPUT6_ENABLE 0xF0FFFFFF
5650 #define S_02823C_OUTPUT7_ENABLE(x) (((x) & 0x0F) << 28)
5651 #define G_02823C_OUTPUT7_ENABLE(x) (((x) >> 28) & 0x0F)
5652 #define C_02823C_OUTPUT7_ENABLE 0x0FFFFFFF
5653 #define R_028240_PA_SC_GENERIC_SCISSOR_TL 0x028240
5654 #define S_028240_TL_X(x) (((x) & 0x7FFF) << 0)
5655 #define G_028240_TL_X(x) (((x) >> 0) & 0x7FFF)
5656 #define C_028240_TL_X 0xFFFF8000
5657 #define S_028240_TL_Y(x) (((x) & 0x7FFF) << 16)
5658 #define G_028240_TL_Y(x) (((x) >> 16) & 0x7FFF)
5659 #define C_028240_TL_Y 0x8000FFFF
5660 #define S_028240_WINDOW_OFFSET_DISABLE(x) (((x) & 0x1) << 31)
5661 #define G_028240_WINDOW_OFFSET_DISABLE(x) (((x) >> 31) & 0x1)
5662 #define C_028240_WINDOW_OFFSET_DISABLE 0x7FFFFFFF
5663 #define R_028244_PA_SC_GENERIC_SCISSOR_BR 0x028244
5664 #define S_028244_BR_X(x) (((x) & 0x7FFF) << 0)
5665 #define G_028244_BR_X(x) (((x) >> 0) & 0x7FFF)
5666 #define C_028244_BR_X 0xFFFF8000
5667 #define S_028244_BR_Y(x) (((x) & 0x7FFF) << 16)
5668 #define G_028244_BR_Y(x) (((x) >> 16) & 0x7FFF)
5669 #define C_028244_BR_Y 0x8000FFFF
5670 #define R_028250_PA_SC_VPORT_SCISSOR_0_TL 0x028250
5671 #define S_028250_TL_X(x) (((x) & 0x7FFF) << 0)
5672 #define G_028250_TL_X(x) (((x) >> 0) & 0x7FFF)
5673 #define C_028250_TL_X 0xFFFF8000
5674 #define S_028250_TL_Y(x) (((x) & 0x7FFF) << 16)
5675 #define G_028250_TL_Y(x) (((x) >> 16) & 0x7FFF)
5676 #define C_028250_TL_Y 0x8000FFFF
5677 #define S_028250_WINDOW_OFFSET_DISABLE(x) (((x) & 0x1) << 31)
5678 #define G_028250_WINDOW_OFFSET_DISABLE(x) (((x) >> 31) & 0x1)
5679 #define C_028250_WINDOW_OFFSET_DISABLE 0x7FFFFFFF
5680 #define R_028254_PA_SC_VPORT_SCISSOR_0_BR 0x028254
5681 #define S_028254_BR_X(x) (((x) & 0x7FFF) << 0)
5682 #define G_028254_BR_X(x) (((x) >> 0) & 0x7FFF)
5683 #define C_028254_BR_X 0xFFFF8000
5684 #define S_028254_BR_Y(x) (((x) & 0x7FFF) << 16)
5685 #define G_028254_BR_Y(x) (((x) >> 16) & 0x7FFF)
5686 #define C_028254_BR_Y 0x8000FFFF
5687 #define R_0282D0_PA_SC_VPORT_ZMIN_0 0x0282D0
5688 #define R_0282D4_PA_SC_VPORT_ZMAX_0 0x0282D4
5689 #define R_028350_PA_SC_RASTER_CONFIG 0x028350
5690 #define S_028350_RB_MAP_PKR0(x) (((x) & 0x03) << 0)
5691 #define G_028350_RB_MAP_PKR0(x) (((x) >> 0) & 0x03)
5692 #define C_028350_RB_MAP_PKR0 0xFFFFFFFC
5693 #define V_028350_RASTER_CONFIG_RB_MAP_0 0x00
5694 #define V_028350_RASTER_CONFIG_RB_MAP_1 0x01
5695 #define V_028350_RASTER_CONFIG_RB_MAP_2 0x02
5696 #define V_028350_RASTER_CONFIG_RB_MAP_3 0x03
5697 #define S_028350_RB_MAP_PKR1(x) (((x) & 0x03) << 2)
5698 #define G_028350_RB_MAP_PKR1(x) (((x) >> 2) & 0x03)
5699 #define C_028350_RB_MAP_PKR1 0xFFFFFFF3
5700 #define V_028350_RASTER_CONFIG_RB_MAP_0 0x00
5701 #define V_028350_RASTER_CONFIG_RB_MAP_1 0x01
5702 #define V_028350_RASTER_CONFIG_RB_MAP_2 0x02
5703 #define V_028350_RASTER_CONFIG_RB_MAP_3 0x03
5704 #define S_028350_RB_XSEL2(x) (((x) & 0x03) << 4)
5705 #define G_028350_RB_XSEL2(x) (((x) >> 4) & 0x03)
5706 #define C_028350_RB_XSEL2 0xFFFFFFCF
5707 #define V_028350_RASTER_CONFIG_RB_XSEL2_0 0x00
5708 #define V_028350_RASTER_CONFIG_RB_XSEL2_1 0x01
5709 #define V_028350_RASTER_CONFIG_RB_XSEL2_2 0x02
5710 #define V_028350_RASTER_CONFIG_RB_XSEL2_3 0x03
5711 #define S_028350_RB_XSEL(x) (((x) & 0x1) << 6)
5712 #define G_028350_RB_XSEL(x) (((x) >> 6) & 0x1)
5713 #define C_028350_RB_XSEL 0xFFFFFFBF
5714 #define S_028350_RB_YSEL(x) (((x) & 0x1) << 7)
5715 #define G_028350_RB_YSEL(x) (((x) >> 7) & 0x1)
5716 #define C_028350_RB_YSEL 0xFFFFFF7F
5717 #define S_028350_PKR_MAP(x) (((x) & 0x03) << 8)
5718 #define G_028350_PKR_MAP(x) (((x) >> 8) & 0x03)
5719 #define C_028350_PKR_MAP 0xFFFFFCFF
5720 #define V_028350_RASTER_CONFIG_PKR_MAP_0 0x00
5721 #define V_028350_RASTER_CONFIG_PKR_MAP_1 0x01
5722 #define V_028350_RASTER_CONFIG_PKR_MAP_2 0x02
5723 #define V_028350_RASTER_CONFIG_PKR_MAP_3 0x03
5724 #define S_028350_PKR_XSEL(x) (((x) & 0x03) << 10)
5725 #define G_028350_PKR_XSEL(x) (((x) >> 10) & 0x03)
5726 #define C_028350_PKR_XSEL 0xFFFFF3FF
5727 #define V_028350_RASTER_CONFIG_PKR_XSEL_0 0x00
5728 #define V_028350_RASTER_CONFIG_PKR_XSEL_1 0x01
5729 #define V_028350_RASTER_CONFIG_PKR_XSEL_2 0x02
5730 #define V_028350_RASTER_CONFIG_PKR_XSEL_3 0x03
5731 #define S_028350_PKR_YSEL(x) (((x) & 0x03) << 12)
5732 #define G_028350_PKR_YSEL(x) (((x) >> 12) & 0x03)
5733 #define C_028350_PKR_YSEL 0xFFFFCFFF
5734 #define V_028350_RASTER_CONFIG_PKR_YSEL_0 0x00
5735 #define V_028350_RASTER_CONFIG_PKR_YSEL_1 0x01
5736 #define V_028350_RASTER_CONFIG_PKR_YSEL_2 0x02
5737 #define V_028350_RASTER_CONFIG_PKR_YSEL_3 0x03
5738 #define S_028350_PKR_XSEL2(x) (((x) & 0x03) << 14)
5739 #define G_028350_PKR_XSEL2(x) (((x) >> 14) & 0x03)
5740 #define C_028350_PKR_XSEL2 0xFFFF3FFF
5741 #define V_028350_RASTER_CONFIG_PKR_XSEL2_0 0x00
5742 #define V_028350_RASTER_CONFIG_PKR_XSEL2_1 0x01
5743 #define V_028350_RASTER_CONFIG_PKR_XSEL2_2 0x02
5744 #define V_028350_RASTER_CONFIG_PKR_XSEL2_3 0x03
5745 #define S_028350_SC_MAP(x) (((x) & 0x03) << 16)
5746 #define G_028350_SC_MAP(x) (((x) >> 16) & 0x03)
5747 #define C_028350_SC_MAP 0xFFFCFFFF
5748 #define V_028350_RASTER_CONFIG_SC_MAP_0 0x00
5749 #define V_028350_RASTER_CONFIG_SC_MAP_1 0x01
5750 #define V_028350_RASTER_CONFIG_SC_MAP_2 0x02
5751 #define V_028350_RASTER_CONFIG_SC_MAP_3 0x03
5752 #define S_028350_SC_XSEL(x) (((x) & 0x03) << 18)
5753 #define G_028350_SC_XSEL(x) (((x) >> 18) & 0x03)
5754 #define C_028350_SC_XSEL 0xFFF3FFFF
5755 #define V_028350_RASTER_CONFIG_SC_XSEL_8_WIDE_TILE 0x00
5756 #define V_028350_RASTER_CONFIG_SC_XSEL_16_WIDE_TILE 0x01
5757 #define V_028350_RASTER_CONFIG_SC_XSEL_32_WIDE_TILE 0x02
5758 #define V_028350_RASTER_CONFIG_SC_XSEL_64_WIDE_TILE 0x03
5759 #define S_028350_SC_YSEL(x) (((x) & 0x03) << 20)
5760 #define G_028350_SC_YSEL(x) (((x) >> 20) & 0x03)
5761 #define C_028350_SC_YSEL 0xFFCFFFFF
5762 #define V_028350_RASTER_CONFIG_SC_YSEL_8_WIDE_TILE 0x00
5763 #define V_028350_RASTER_CONFIG_SC_YSEL_16_WIDE_TILE 0x01
5764 #define V_028350_RASTER_CONFIG_SC_YSEL_32_WIDE_TILE 0x02
5765 #define V_028350_RASTER_CONFIG_SC_YSEL_64_WIDE_TILE 0x03
5766 #define S_028350_SE_MAP(x) (((x) & 0x03) << 24)
5767 #define G_028350_SE_MAP(x) (((x) >> 24) & 0x03)
5768 #define C_028350_SE_MAP 0xFCFFFFFF
5769 #define V_028350_RASTER_CONFIG_SE_MAP_0 0x00
5770 #define V_028350_RASTER_CONFIG_SE_MAP_1 0x01
5771 #define V_028350_RASTER_CONFIG_SE_MAP_2 0x02
5772 #define V_028350_RASTER_CONFIG_SE_MAP_3 0x03
5773 #define S_028350_SE_XSEL(x) (((x) & 0x03) << 26)
5774 #define G_028350_SE_XSEL(x) (((x) >> 26) & 0x03)
5775 #define C_028350_SE_XSEL 0xF3FFFFFF
5776 #define V_028350_RASTER_CONFIG_SE_XSEL_8_WIDE_TILE 0x00
5777 #define V_028350_RASTER_CONFIG_SE_XSEL_16_WIDE_TILE 0x01
5778 #define V_028350_RASTER_CONFIG_SE_XSEL_32_WIDE_TILE 0x02
5779 #define V_028350_RASTER_CONFIG_SE_XSEL_64_WIDE_TILE 0x03
5780 #define S_028350_SE_YSEL(x) (((x) & 0x03) << 28)
5781 #define G_028350_SE_YSEL(x) (((x) >> 28) & 0x03)
5782 #define C_028350_SE_YSEL 0xCFFFFFFF
5783 #define V_028350_RASTER_CONFIG_SE_YSEL_8_WIDE_TILE 0x00
5784 #define V_028350_RASTER_CONFIG_SE_YSEL_16_WIDE_TILE 0x01
5785 #define V_028350_RASTER_CONFIG_SE_YSEL_32_WIDE_TILE 0x02
5786 #define V_028350_RASTER_CONFIG_SE_YSEL_64_WIDE_TILE 0x03
5787 /* CIK */
5788 #define R_028354_PA_SC_RASTER_CONFIG_1 0x028354
5789 #define S_028354_SE_PAIR_MAP(x) (((x) & 0x03) << 0)
5790 #define G_028354_SE_PAIR_MAP(x) (((x) >> 0) & 0x03)
5791 #define C_028354_SE_PAIR_MAP 0xFFFFFFFC
5792 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_0 0x00
5793 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_1 0x01
5794 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_2 0x02
5795 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_3 0x03
5796 #define S_028354_SE_PAIR_XSEL(x) (((x) & 0x03) << 2)
5797 #define G_028354_SE_PAIR_XSEL(x) (((x) >> 2) & 0x03)
5798 #define C_028354_SE_PAIR_XSEL 0xFFFFFFF3
5799 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_8_WIDE_TILE 0x00
5800 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_16_WIDE_TILE 0x01
5801 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_32_WIDE_TILE 0x02
5802 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_64_WIDE_TILE 0x03
5803 #define S_028354_SE_PAIR_YSEL(x) (((x) & 0x03) << 4)
5804 #define G_028354_SE_PAIR_YSEL(x) (((x) >> 4) & 0x03)
5805 #define C_028354_SE_PAIR_YSEL 0xFFFFFFCF
5806 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_8_WIDE_TILE 0x00
5807 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_16_WIDE_TILE 0x01
5808 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_32_WIDE_TILE 0x02
5809 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_64_WIDE_TILE 0x03
5810 /* */
5811 #define R_028400_VGT_MAX_VTX_INDX 0x028400
5812 #define R_028404_VGT_MIN_VTX_INDX 0x028404
5813 #define R_028408_VGT_INDX_OFFSET 0x028408
5814 #define R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX 0x02840C
5815 #define R_028414_CB_BLEND_RED 0x028414
5816 #define R_028418_CB_BLEND_GREEN 0x028418
5817 #define R_02841C_CB_BLEND_BLUE 0x02841C
5818 #define R_028420_CB_BLEND_ALPHA 0x028420
5819 #define R_02842C_DB_STENCIL_CONTROL 0x02842C
5820 #define S_02842C_STENCILFAIL(x) (((x) & 0x0F) << 0)
5821 #define G_02842C_STENCILFAIL(x) (((x) >> 0) & 0x0F)
5822 #define C_02842C_STENCILFAIL 0xFFFFFFF0
5823 #define V_02842C_STENCIL_KEEP 0x00
5824 #define V_02842C_STENCIL_ZERO 0x01
5825 #define V_02842C_STENCIL_ONES 0x02
5826 #define V_02842C_STENCIL_REPLACE_TEST 0x03
5827 #define V_02842C_STENCIL_REPLACE_OP 0x04
5828 #define V_02842C_STENCIL_ADD_CLAMP 0x05
5829 #define V_02842C_STENCIL_SUB_CLAMP 0x06
5830 #define V_02842C_STENCIL_INVERT 0x07
5831 #define V_02842C_STENCIL_ADD_WRAP 0x08
5832 #define V_02842C_STENCIL_SUB_WRAP 0x09
5833 #define V_02842C_STENCIL_AND 0x0A
5834 #define V_02842C_STENCIL_OR 0x0B
5835 #define V_02842C_STENCIL_XOR 0x0C
5836 #define V_02842C_STENCIL_NAND 0x0D
5837 #define V_02842C_STENCIL_NOR 0x0E
5838 #define V_02842C_STENCIL_XNOR 0x0F
5839 #define S_02842C_STENCILZPASS(x) (((x) & 0x0F) << 4)
5840 #define G_02842C_STENCILZPASS(x) (((x) >> 4) & 0x0F)
5841 #define C_02842C_STENCILZPASS 0xFFFFFF0F
5842 #define V_02842C_STENCIL_KEEP 0x00
5843 #define V_02842C_STENCIL_ZERO 0x01
5844 #define V_02842C_STENCIL_ONES 0x02
5845 #define V_02842C_STENCIL_REPLACE_TEST 0x03
5846 #define V_02842C_STENCIL_REPLACE_OP 0x04
5847 #define V_02842C_STENCIL_ADD_CLAMP 0x05
5848 #define V_02842C_STENCIL_SUB_CLAMP 0x06
5849 #define V_02842C_STENCIL_INVERT 0x07
5850 #define V_02842C_STENCIL_ADD_WRAP 0x08
5851 #define V_02842C_STENCIL_SUB_WRAP 0x09
5852 #define V_02842C_STENCIL_AND 0x0A
5853 #define V_02842C_STENCIL_OR 0x0B
5854 #define V_02842C_STENCIL_XOR 0x0C
5855 #define V_02842C_STENCIL_NAND 0x0D
5856 #define V_02842C_STENCIL_NOR 0x0E
5857 #define V_02842C_STENCIL_XNOR 0x0F
5858 #define S_02842C_STENCILZFAIL(x) (((x) & 0x0F) << 8)
5859 #define G_02842C_STENCILZFAIL(x) (((x) >> 8) & 0x0F)
5860 #define C_02842C_STENCILZFAIL 0xFFFFF0FF
5861 #define V_02842C_STENCIL_KEEP 0x00
5862 #define V_02842C_STENCIL_ZERO 0x01
5863 #define V_02842C_STENCIL_ONES 0x02
5864 #define V_02842C_STENCIL_REPLACE_TEST 0x03
5865 #define V_02842C_STENCIL_REPLACE_OP 0x04
5866 #define V_02842C_STENCIL_ADD_CLAMP 0x05
5867 #define V_02842C_STENCIL_SUB_CLAMP 0x06
5868 #define V_02842C_STENCIL_INVERT 0x07
5869 #define V_02842C_STENCIL_ADD_WRAP 0x08
5870 #define V_02842C_STENCIL_SUB_WRAP 0x09
5871 #define V_02842C_STENCIL_AND 0x0A
5872 #define V_02842C_STENCIL_OR 0x0B
5873 #define V_02842C_STENCIL_XOR 0x0C
5874 #define V_02842C_STENCIL_NAND 0x0D
5875 #define V_02842C_STENCIL_NOR 0x0E
5876 #define V_02842C_STENCIL_XNOR 0x0F
5877 #define S_02842C_STENCILFAIL_BF(x) (((x) & 0x0F) << 12)
5878 #define G_02842C_STENCILFAIL_BF(x) (((x) >> 12) & 0x0F)
5879 #define C_02842C_STENCILFAIL_BF 0xFFFF0FFF
5880 #define V_02842C_STENCIL_KEEP 0x00
5881 #define V_02842C_STENCIL_ZERO 0x01
5882 #define V_02842C_STENCIL_ONES 0x02
5883 #define V_02842C_STENCIL_REPLACE_TEST 0x03
5884 #define V_02842C_STENCIL_REPLACE_OP 0x04
5885 #define V_02842C_STENCIL_ADD_CLAMP 0x05
5886 #define V_02842C_STENCIL_SUB_CLAMP 0x06
5887 #define V_02842C_STENCIL_INVERT 0x07
5888 #define V_02842C_STENCIL_ADD_WRAP 0x08
5889 #define V_02842C_STENCIL_SUB_WRAP 0x09
5890 #define V_02842C_STENCIL_AND 0x0A
5891 #define V_02842C_STENCIL_OR 0x0B
5892 #define V_02842C_STENCIL_XOR 0x0C
5893 #define V_02842C_STENCIL_NAND 0x0D
5894 #define V_02842C_STENCIL_NOR 0x0E
5895 #define V_02842C_STENCIL_XNOR 0x0F
5896 #define S_02842C_STENCILZPASS_BF(x) (((x) & 0x0F) << 16)
5897 #define G_02842C_STENCILZPASS_BF(x) (((x) >> 16) & 0x0F)
5898 #define C_02842C_STENCILZPASS_BF 0xFFF0FFFF
5899 #define V_02842C_STENCIL_KEEP 0x00
5900 #define V_02842C_STENCIL_ZERO 0x01
5901 #define V_02842C_STENCIL_ONES 0x02
5902 #define V_02842C_STENCIL_REPLACE_TEST 0x03
5903 #define V_02842C_STENCIL_REPLACE_OP 0x04
5904 #define V_02842C_STENCIL_ADD_CLAMP 0x05
5905 #define V_02842C_STENCIL_SUB_CLAMP 0x06
5906 #define V_02842C_STENCIL_INVERT 0x07
5907 #define V_02842C_STENCIL_ADD_WRAP 0x08
5908 #define V_02842C_STENCIL_SUB_WRAP 0x09
5909 #define V_02842C_STENCIL_AND 0x0A
5910 #define V_02842C_STENCIL_OR 0x0B
5911 #define V_02842C_STENCIL_XOR 0x0C
5912 #define V_02842C_STENCIL_NAND 0x0D
5913 #define V_02842C_STENCIL_NOR 0x0E
5914 #define V_02842C_STENCIL_XNOR 0x0F
5915 #define S_02842C_STENCILZFAIL_BF(x) (((x) & 0x0F) << 20)
5916 #define G_02842C_STENCILZFAIL_BF(x) (((x) >> 20) & 0x0F)
5917 #define C_02842C_STENCILZFAIL_BF 0xFF0FFFFF
5918 #define V_02842C_STENCIL_KEEP 0x00
5919 #define V_02842C_STENCIL_ZERO 0x01
5920 #define V_02842C_STENCIL_ONES 0x02
5921 #define V_02842C_STENCIL_REPLACE_TEST 0x03
5922 #define V_02842C_STENCIL_REPLACE_OP 0x04
5923 #define V_02842C_STENCIL_ADD_CLAMP 0x05
5924 #define V_02842C_STENCIL_SUB_CLAMP 0x06
5925 #define V_02842C_STENCIL_INVERT 0x07
5926 #define V_02842C_STENCIL_ADD_WRAP 0x08
5927 #define V_02842C_STENCIL_SUB_WRAP 0x09
5928 #define V_02842C_STENCIL_AND 0x0A
5929 #define V_02842C_STENCIL_OR 0x0B
5930 #define V_02842C_STENCIL_XOR 0x0C
5931 #define V_02842C_STENCIL_NAND 0x0D
5932 #define V_02842C_STENCIL_NOR 0x0E
5933 #define V_02842C_STENCIL_XNOR 0x0F
5934 #define R_028430_DB_STENCILREFMASK 0x028430
5935 #define S_028430_STENCILTESTVAL(x) (((x) & 0xFF) << 0)
5936 #define G_028430_STENCILTESTVAL(x) (((x) >> 0) & 0xFF)
5937 #define C_028430_STENCILTESTVAL 0xFFFFFF00
5938 #define S_028430_STENCILMASK(x) (((x) & 0xFF) << 8)
5939 #define G_028430_STENCILMASK(x) (((x) >> 8) & 0xFF)
5940 #define C_028430_STENCILMASK 0xFFFF00FF
5941 #define S_028430_STENCILWRITEMASK(x) (((x) & 0xFF) << 16)
5942 #define G_028430_STENCILWRITEMASK(x) (((x) >> 16) & 0xFF)
5943 #define C_028430_STENCILWRITEMASK 0xFF00FFFF
5944 #define S_028430_STENCILOPVAL(x) (((x) & 0xFF) << 24)
5945 #define G_028430_STENCILOPVAL(x) (((x) >> 24) & 0xFF)
5946 #define C_028430_STENCILOPVAL 0x00FFFFFF
5947 #define R_028434_DB_STENCILREFMASK_BF 0x028434
5948 #define S_028434_STENCILTESTVAL_BF(x) (((x) & 0xFF) << 0)
5949 #define G_028434_STENCILTESTVAL_BF(x) (((x) >> 0) & 0xFF)
5950 #define C_028434_STENCILTESTVAL_BF 0xFFFFFF00
5951 #define S_028434_STENCILMASK_BF(x) (((x) & 0xFF) << 8)
5952 #define G_028434_STENCILMASK_BF(x) (((x) >> 8) & 0xFF)
5953 #define C_028434_STENCILMASK_BF 0xFFFF00FF
5954 #define S_028434_STENCILWRITEMASK_BF(x) (((x) & 0xFF) << 16)
5955 #define G_028434_STENCILWRITEMASK_BF(x) (((x) >> 16) & 0xFF)
5956 #define C_028434_STENCILWRITEMASK_BF 0xFF00FFFF
5957 #define S_028434_STENCILOPVAL_BF(x) (((x) & 0xFF) << 24)
5958 #define G_028434_STENCILOPVAL_BF(x) (((x) >> 24) & 0xFF)
5959 #define C_028434_STENCILOPVAL_BF 0x00FFFFFF
5960 #define R_02843C_PA_CL_VPORT_XSCALE_0 0x02843C
5961 #define R_028440_PA_CL_VPORT_XOFFSET_0 0x028440
5962 #define R_028444_PA_CL_VPORT_YSCALE_0 0x028444
5963 #define R_028448_PA_CL_VPORT_YOFFSET_0 0x028448
5964 #define R_02844C_PA_CL_VPORT_ZSCALE_0 0x02844C
5965 #define R_028450_PA_CL_VPORT_ZOFFSET_0 0x028450
5966 #define R_0285BC_PA_CL_UCP_0_X 0x0285BC
5967 #define R_0285C0_PA_CL_UCP_0_Y 0x0285C0
5968 #define R_0285C4_PA_CL_UCP_0_Z 0x0285C4
5969 #define R_0285C8_PA_CL_UCP_0_W 0x0285C8
5970 #define R_0285CC_PA_CL_UCP_1_X 0x0285CC
5971 #define R_0285D0_PA_CL_UCP_1_Y 0x0285D0
5972 #define R_0285D4_PA_CL_UCP_1_Z 0x0285D4
5973 #define R_0285D8_PA_CL_UCP_1_W 0x0285D8
5974 #define R_0285DC_PA_CL_UCP_2_X 0x0285DC
5975 #define R_0285E0_PA_CL_UCP_2_Y 0x0285E0
5976 #define R_0285E4_PA_CL_UCP_2_Z 0x0285E4
5977 #define R_0285E8_PA_CL_UCP_2_W 0x0285E8
5978 #define R_0285EC_PA_CL_UCP_3_X 0x0285EC
5979 #define R_0285F0_PA_CL_UCP_3_Y 0x0285F0
5980 #define R_0285F4_PA_CL_UCP_3_Z 0x0285F4
5981 #define R_0285F8_PA_CL_UCP_3_W 0x0285F8
5982 #define R_0285FC_PA_CL_UCP_4_X 0x0285FC
5983 #define R_028600_PA_CL_UCP_4_Y 0x028600
5984 #define R_028604_PA_CL_UCP_4_Z 0x028604
5985 #define R_028608_PA_CL_UCP_4_W 0x028608
5986 #define R_02860C_PA_CL_UCP_5_X 0x02860C
5987 #define R_028610_PA_CL_UCP_5_Y 0x028610
5988 #define R_028614_PA_CL_UCP_5_Z 0x028614
5989 #define R_028618_PA_CL_UCP_5_W 0x028618
5990 #define R_028644_SPI_PS_INPUT_CNTL_0 0x028644
5991 #define S_028644_OFFSET(x) (((x) & 0x3F) << 0)
5992 #define G_028644_OFFSET(x) (((x) >> 0) & 0x3F)
5993 #define C_028644_OFFSET 0xFFFFFFC0
5994 #define S_028644_DEFAULT_VAL(x) (((x) & 0x03) << 8)
5995 #define G_028644_DEFAULT_VAL(x) (((x) >> 8) & 0x03)
5996 #define C_028644_DEFAULT_VAL 0xFFFFFCFF
5997 #define V_028644_X_0_0F 0x00
5998 #define S_028644_FLAT_SHADE(x) (((x) & 0x1) << 10)
5999 #define G_028644_FLAT_SHADE(x) (((x) >> 10) & 0x1)
6000 #define C_028644_FLAT_SHADE 0xFFFFFBFF
6001 #define S_028644_CYL_WRAP(x) (((x) & 0x0F) << 13)
6002 #define G_028644_CYL_WRAP(x) (((x) >> 13) & 0x0F)
6003 #define C_028644_CYL_WRAP 0xFFFE1FFF
6004 #define S_028644_PT_SPRITE_TEX(x) (((x) & 0x1) << 17)
6005 #define G_028644_PT_SPRITE_TEX(x) (((x) >> 17) & 0x1)
6006 #define C_028644_PT_SPRITE_TEX 0xFFFDFFFF
6007 /* CIK */
6008 #define S_028644_DUP(x) (((x) & 0x1) << 18)
6009 #define G_028644_DUP(x) (((x) >> 18) & 0x1)
6010 #define C_028644_DUP 0xFFFBFFFF
6011 /* */
6012 #define R_028648_SPI_PS_INPUT_CNTL_1 0x028648
6013 #define R_02864C_SPI_PS_INPUT_CNTL_2 0x02864C
6014 #define R_028650_SPI_PS_INPUT_CNTL_3 0x028650
6015 #define R_028654_SPI_PS_INPUT_CNTL_4 0x028654
6016 #define R_028658_SPI_PS_INPUT_CNTL_5 0x028658
6017 #define R_02865C_SPI_PS_INPUT_CNTL_6 0x02865C
6018 #define R_028660_SPI_PS_INPUT_CNTL_7 0x028660
6019 #define R_028664_SPI_PS_INPUT_CNTL_8 0x028664
6020 #define R_028668_SPI_PS_INPUT_CNTL_9 0x028668
6021 #define R_02866C_SPI_PS_INPUT_CNTL_10 0x02866C
6022 #define R_028670_SPI_PS_INPUT_CNTL_11 0x028670
6023 #define R_028674_SPI_PS_INPUT_CNTL_12 0x028674
6024 #define R_028678_SPI_PS_INPUT_CNTL_13 0x028678
6025 #define R_02867C_SPI_PS_INPUT_CNTL_14 0x02867C
6026 #define R_028680_SPI_PS_INPUT_CNTL_15 0x028680
6027 #define R_028684_SPI_PS_INPUT_CNTL_16 0x028684
6028 #define R_028688_SPI_PS_INPUT_CNTL_17 0x028688
6029 #define R_02868C_SPI_PS_INPUT_CNTL_18 0x02868C
6030 #define R_028690_SPI_PS_INPUT_CNTL_19 0x028690
6031 #define R_028694_SPI_PS_INPUT_CNTL_20 0x028694
6032 #define R_028698_SPI_PS_INPUT_CNTL_21 0x028698
6033 #define R_02869C_SPI_PS_INPUT_CNTL_22 0x02869C
6034 #define R_0286A0_SPI_PS_INPUT_CNTL_23 0x0286A0
6035 #define R_0286A4_SPI_PS_INPUT_CNTL_24 0x0286A4
6036 #define R_0286A8_SPI_PS_INPUT_CNTL_25 0x0286A8
6037 #define R_0286AC_SPI_PS_INPUT_CNTL_26 0x0286AC
6038 #define R_0286B0_SPI_PS_INPUT_CNTL_27 0x0286B0
6039 #define R_0286B4_SPI_PS_INPUT_CNTL_28 0x0286B4
6040 #define R_0286B8_SPI_PS_INPUT_CNTL_29 0x0286B8
6041 #define R_0286BC_SPI_PS_INPUT_CNTL_30 0x0286BC
6042 #define R_0286C0_SPI_PS_INPUT_CNTL_31 0x0286C0
6043 #define R_0286C4_SPI_VS_OUT_CONFIG 0x0286C4
6044 #define S_0286C4_VS_EXPORT_COUNT(x) (((x) & 0x1F) << 1)
6045 #define G_0286C4_VS_EXPORT_COUNT(x) (((x) >> 1) & 0x1F)
6046 #define C_0286C4_VS_EXPORT_COUNT 0xFFFFFFC1
6047 #define S_0286C4_VS_HALF_PACK(x) (((x) & 0x1) << 6)
6048 #define G_0286C4_VS_HALF_PACK(x) (((x) >> 6) & 0x1)
6049 #define C_0286C4_VS_HALF_PACK 0xFFFFFFBF
6050 #define S_0286C4_VS_EXPORTS_FOG(x) (((x) & 0x1) << 7) /* not on CIK */
6051 #define G_0286C4_VS_EXPORTS_FOG(x) (((x) >> 7) & 0x1) /* not on CIK */
6052 #define C_0286C4_VS_EXPORTS_FOG 0xFFFFFF7F /* not on CIK */
6053 #define S_0286C4_VS_OUT_FOG_VEC_ADDR(x) (((x) & 0x1F) << 8) /* not on CIK */
6054 #define G_0286C4_VS_OUT_FOG_VEC_ADDR(x) (((x) >> 8) & 0x1F) /* not on CIK */
6055 #define C_0286C4_VS_OUT_FOG_VEC_ADDR 0xFFFFE0FF /* not on CIK */
6056 #define R_0286CC_SPI_PS_INPUT_ENA 0x0286CC
6057 #define S_0286CC_PERSP_SAMPLE_ENA(x) (((x) & 0x1) << 0)
6058 #define G_0286CC_PERSP_SAMPLE_ENA(x) (((x) >> 0) & 0x1)
6059 #define C_0286CC_PERSP_SAMPLE_ENA 0xFFFFFFFE
6060 #define S_0286CC_PERSP_CENTER_ENA(x) (((x) & 0x1) << 1)
6061 #define G_0286CC_PERSP_CENTER_ENA(x) (((x) >> 1) & 0x1)
6062 #define C_0286CC_PERSP_CENTER_ENA 0xFFFFFFFD
6063 #define S_0286CC_PERSP_CENTROID_ENA(x) (((x) & 0x1) << 2)
6064 #define G_0286CC_PERSP_CENTROID_ENA(x) (((x) >> 2) & 0x1)
6065 #define C_0286CC_PERSP_CENTROID_ENA 0xFFFFFFFB
6066 #define S_0286CC_PERSP_PULL_MODEL_ENA(x) (((x) & 0x1) << 3)
6067 #define G_0286CC_PERSP_PULL_MODEL_ENA(x) (((x) >> 3) & 0x1)
6068 #define C_0286CC_PERSP_PULL_MODEL_ENA 0xFFFFFFF7
6069 #define S_0286CC_LINEAR_SAMPLE_ENA(x) (((x) & 0x1) << 4)
6070 #define G_0286CC_LINEAR_SAMPLE_ENA(x) (((x) >> 4) & 0x1)
6071 #define C_0286CC_LINEAR_SAMPLE_ENA 0xFFFFFFEF
6072 #define S_0286CC_LINEAR_CENTER_ENA(x) (((x) & 0x1) << 5)
6073 #define G_0286CC_LINEAR_CENTER_ENA(x) (((x) >> 5) & 0x1)
6074 #define C_0286CC_LINEAR_CENTER_ENA 0xFFFFFFDF
6075 #define S_0286CC_LINEAR_CENTROID_ENA(x) (((x) & 0x1) << 6)
6076 #define G_0286CC_LINEAR_CENTROID_ENA(x) (((x) >> 6) & 0x1)
6077 #define C_0286CC_LINEAR_CENTROID_ENA 0xFFFFFFBF
6078 #define S_0286CC_LINE_STIPPLE_TEX_ENA(x) (((x) & 0x1) << 7)
6079 #define G_0286CC_LINE_STIPPLE_TEX_ENA(x) (((x) >> 7) & 0x1)
6080 #define C_0286CC_LINE_STIPPLE_TEX_ENA 0xFFFFFF7F
6081 #define S_0286CC_POS_X_FLOAT_ENA(x) (((x) & 0x1) << 8)
6082 #define G_0286CC_POS_X_FLOAT_ENA(x) (((x) >> 8) & 0x1)
6083 #define C_0286CC_POS_X_FLOAT_ENA 0xFFFFFEFF
6084 #define S_0286CC_POS_Y_FLOAT_ENA(x) (((x) & 0x1) << 9)
6085 #define G_0286CC_POS_Y_FLOAT_ENA(x) (((x) >> 9) & 0x1)
6086 #define C_0286CC_POS_Y_FLOAT_ENA 0xFFFFFDFF
6087 #define S_0286CC_POS_Z_FLOAT_ENA(x) (((x) & 0x1) << 10)
6088 #define G_0286CC_POS_Z_FLOAT_ENA(x) (((x) >> 10) & 0x1)
6089 #define C_0286CC_POS_Z_FLOAT_ENA 0xFFFFFBFF
6090 #define S_0286CC_POS_W_FLOAT_ENA(x) (((x) & 0x1) << 11)
6091 #define G_0286CC_POS_W_FLOAT_ENA(x) (((x) >> 11) & 0x1)
6092 #define C_0286CC_POS_W_FLOAT_ENA 0xFFFFF7FF
6093 #define S_0286CC_FRONT_FACE_ENA(x) (((x) & 0x1) << 12)
6094 #define G_0286CC_FRONT_FACE_ENA(x) (((x) >> 12) & 0x1)
6095 #define C_0286CC_FRONT_FACE_ENA 0xFFFFEFFF
6096 #define S_0286CC_ANCILLARY_ENA(x) (((x) & 0x1) << 13)
6097 #define G_0286CC_ANCILLARY_ENA(x) (((x) >> 13) & 0x1)
6098 #define C_0286CC_ANCILLARY_ENA 0xFFFFDFFF
6099 #define S_0286CC_SAMPLE_COVERAGE_ENA(x) (((x) & 0x1) << 14)
6100 #define G_0286CC_SAMPLE_COVERAGE_ENA(x) (((x) >> 14) & 0x1)
6101 #define C_0286CC_SAMPLE_COVERAGE_ENA 0xFFFFBFFF
6102 #define S_0286CC_POS_FIXED_PT_ENA(x) (((x) & 0x1) << 15)
6103 #define G_0286CC_POS_FIXED_PT_ENA(x) (((x) >> 15) & 0x1)
6104 #define C_0286CC_POS_FIXED_PT_ENA 0xFFFF7FFF
6105 #define R_0286D0_SPI_PS_INPUT_ADDR 0x0286D0
6106 #define S_0286D0_PERSP_SAMPLE_ENA(x) (((x) & 0x1) << 0)
6107 #define G_0286D0_PERSP_SAMPLE_ENA(x) (((x) >> 0) & 0x1)
6108 #define C_0286D0_PERSP_SAMPLE_ENA 0xFFFFFFFE
6109 #define S_0286D0_PERSP_CENTER_ENA(x) (((x) & 0x1) << 1)
6110 #define G_0286D0_PERSP_CENTER_ENA(x) (((x) >> 1) & 0x1)
6111 #define C_0286D0_PERSP_CENTER_ENA 0xFFFFFFFD
6112 #define S_0286D0_PERSP_CENTROID_ENA(x) (((x) & 0x1) << 2)
6113 #define G_0286D0_PERSP_CENTROID_ENA(x) (((x) >> 2) & 0x1)
6114 #define C_0286D0_PERSP_CENTROID_ENA 0xFFFFFFFB
6115 #define S_0286D0_PERSP_PULL_MODEL_ENA(x) (((x) & 0x1) << 3)
6116 #define G_0286D0_PERSP_PULL_MODEL_ENA(x) (((x) >> 3) & 0x1)
6117 #define C_0286D0_PERSP_PULL_MODEL_ENA 0xFFFFFFF7
6118 #define S_0286D0_LINEAR_SAMPLE_ENA(x) (((x) & 0x1) << 4)
6119 #define G_0286D0_LINEAR_SAMPLE_ENA(x) (((x) >> 4) & 0x1)
6120 #define C_0286D0_LINEAR_SAMPLE_ENA 0xFFFFFFEF
6121 #define S_0286D0_LINEAR_CENTER_ENA(x) (((x) & 0x1) << 5)
6122 #define G_0286D0_LINEAR_CENTER_ENA(x) (((x) >> 5) & 0x1)
6123 #define C_0286D0_LINEAR_CENTER_ENA 0xFFFFFFDF
6124 #define S_0286D0_LINEAR_CENTROID_ENA(x) (((x) & 0x1) << 6)
6125 #define G_0286D0_LINEAR_CENTROID_ENA(x) (((x) >> 6) & 0x1)
6126 #define C_0286D0_LINEAR_CENTROID_ENA 0xFFFFFFBF
6127 #define S_0286D0_LINE_STIPPLE_TEX_ENA(x) (((x) & 0x1) << 7)
6128 #define G_0286D0_LINE_STIPPLE_TEX_ENA(x) (((x) >> 7) & 0x1)
6129 #define C_0286D0_LINE_STIPPLE_TEX_ENA 0xFFFFFF7F
6130 #define S_0286D0_POS_X_FLOAT_ENA(x) (((x) & 0x1) << 8)
6131 #define G_0286D0_POS_X_FLOAT_ENA(x) (((x) >> 8) & 0x1)
6132 #define C_0286D0_POS_X_FLOAT_ENA 0xFFFFFEFF
6133 #define S_0286D0_POS_Y_FLOAT_ENA(x) (((x) & 0x1) << 9)
6134 #define G_0286D0_POS_Y_FLOAT_ENA(x) (((x) >> 9) & 0x1)
6135 #define C_0286D0_POS_Y_FLOAT_ENA 0xFFFFFDFF
6136 #define S_0286D0_POS_Z_FLOAT_ENA(x) (((x) & 0x1) << 10)
6137 #define G_0286D0_POS_Z_FLOAT_ENA(x) (((x) >> 10) & 0x1)
6138 #define C_0286D0_POS_Z_FLOAT_ENA 0xFFFFFBFF
6139 #define S_0286D0_POS_W_FLOAT_ENA(x) (((x) & 0x1) << 11)
6140 #define G_0286D0_POS_W_FLOAT_ENA(x) (((x) >> 11) & 0x1)
6141 #define C_0286D0_POS_W_FLOAT_ENA 0xFFFFF7FF
6142 #define S_0286D0_FRONT_FACE_ENA(x) (((x) & 0x1) << 12)
6143 #define G_0286D0_FRONT_FACE_ENA(x) (((x) >> 12) & 0x1)
6144 #define C_0286D0_FRONT_FACE_ENA 0xFFFFEFFF
6145 #define S_0286D0_ANCILLARY_ENA(x) (((x) & 0x1) << 13)
6146 #define G_0286D0_ANCILLARY_ENA(x) (((x) >> 13) & 0x1)
6147 #define C_0286D0_ANCILLARY_ENA 0xFFFFDFFF
6148 #define S_0286D0_SAMPLE_COVERAGE_ENA(x) (((x) & 0x1) << 14)
6149 #define G_0286D0_SAMPLE_COVERAGE_ENA(x) (((x) >> 14) & 0x1)
6150 #define C_0286D0_SAMPLE_COVERAGE_ENA 0xFFFFBFFF
6151 #define S_0286D0_POS_FIXED_PT_ENA(x) (((x) & 0x1) << 15)
6152 #define G_0286D0_POS_FIXED_PT_ENA(x) (((x) >> 15) & 0x1)
6153 #define C_0286D0_POS_FIXED_PT_ENA 0xFFFF7FFF
6154 #define R_0286D4_SPI_INTERP_CONTROL_0 0x0286D4
6155 #define S_0286D4_FLAT_SHADE_ENA(x) (((x) & 0x1) << 0)
6156 #define G_0286D4_FLAT_SHADE_ENA(x) (((x) >> 0) & 0x1)
6157 #define C_0286D4_FLAT_SHADE_ENA 0xFFFFFFFE
6158 #define S_0286D4_PNT_SPRITE_ENA(x) (((x) & 0x1) << 1)
6159 #define G_0286D4_PNT_SPRITE_ENA(x) (((x) >> 1) & 0x1)
6160 #define C_0286D4_PNT_SPRITE_ENA 0xFFFFFFFD
6161 #define S_0286D4_PNT_SPRITE_OVRD_X(x) (((x) & 0x07) << 2)
6162 #define G_0286D4_PNT_SPRITE_OVRD_X(x) (((x) >> 2) & 0x07)
6163 #define C_0286D4_PNT_SPRITE_OVRD_X 0xFFFFFFE3
6164 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
6165 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
6166 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
6167 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
6168 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
6169 #define S_0286D4_PNT_SPRITE_OVRD_Y(x) (((x) & 0x07) << 5)
6170 #define G_0286D4_PNT_SPRITE_OVRD_Y(x) (((x) >> 5) & 0x07)
6171 #define C_0286D4_PNT_SPRITE_OVRD_Y 0xFFFFFF1F
6172 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
6173 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
6174 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
6175 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
6176 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
6177 #define S_0286D4_PNT_SPRITE_OVRD_Z(x) (((x) & 0x07) << 8)
6178 #define G_0286D4_PNT_SPRITE_OVRD_Z(x) (((x) >> 8) & 0x07)
6179 #define C_0286D4_PNT_SPRITE_OVRD_Z 0xFFFFF8FF
6180 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
6181 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
6182 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
6183 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
6184 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
6185 #define S_0286D4_PNT_SPRITE_OVRD_W(x) (((x) & 0x07) << 11)
6186 #define G_0286D4_PNT_SPRITE_OVRD_W(x) (((x) >> 11) & 0x07)
6187 #define C_0286D4_PNT_SPRITE_OVRD_W 0xFFFFC7FF
6188 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
6189 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
6190 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
6191 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
6192 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
6193 #define S_0286D4_PNT_SPRITE_TOP_1(x) (((x) & 0x1) << 14)
6194 #define G_0286D4_PNT_SPRITE_TOP_1(x) (((x) >> 14) & 0x1)
6195 #define C_0286D4_PNT_SPRITE_TOP_1 0xFFFFBFFF
6196 #define R_0286D8_SPI_PS_IN_CONTROL 0x0286D8
6197 #define S_0286D8_NUM_INTERP(x) (((x) & 0x3F) << 0)
6198 #define G_0286D8_NUM_INTERP(x) (((x) >> 0) & 0x3F)
6199 #define C_0286D8_NUM_INTERP 0xFFFFFFC0
6200 #define S_0286D8_PARAM_GEN(x) (((x) & 0x1) << 6)
6201 #define G_0286D8_PARAM_GEN(x) (((x) >> 6) & 0x1)
6202 #define C_0286D8_PARAM_GEN 0xFFFFFFBF
6203 #define S_0286D8_FOG_ADDR(x) (((x) & 0x7F) << 7) /* not on CIK */
6204 #define G_0286D8_FOG_ADDR(x) (((x) >> 7) & 0x7F) /* not on CIK */
6205 #define C_0286D8_FOG_ADDR 0xFFFFC07F /* not on CIK */
6206 #define S_0286D8_BC_OPTIMIZE_DISABLE(x) (((x) & 0x1) << 14)
6207 #define G_0286D8_BC_OPTIMIZE_DISABLE(x) (((x) >> 14) & 0x1)
6208 #define C_0286D8_BC_OPTIMIZE_DISABLE 0xFFFFBFFF
6209 #define S_0286D8_PASS_FOG_THROUGH_PS(x) (((x) & 0x1) << 15) /* not on CIK */
6210 #define G_0286D8_PASS_FOG_THROUGH_PS(x) (((x) >> 15) & 0x1) /* not on CIK */
6211 #define C_0286D8_PASS_FOG_THROUGH_PS 0xFFFF7FFF /* not on CIK */
6212 #define R_0286E0_SPI_BARYC_CNTL 0x0286E0
6213 #define S_0286E0_PERSP_CENTER_CNTL(x) (((x) & 0x1) << 0)
6214 #define G_0286E0_PERSP_CENTER_CNTL(x) (((x) >> 0) & 0x1)
6215 #define C_0286E0_PERSP_CENTER_CNTL 0xFFFFFFFE
6216 #define S_0286E0_PERSP_CENTROID_CNTL(x) (((x) & 0x1) << 4)
6217 #define G_0286E0_PERSP_CENTROID_CNTL(x) (((x) >> 4) & 0x1)
6218 #define C_0286E0_PERSP_CENTROID_CNTL 0xFFFFFFEF
6219 #define S_0286E0_LINEAR_CENTER_CNTL(x) (((x) & 0x1) << 8)
6220 #define G_0286E0_LINEAR_CENTER_CNTL(x) (((x) >> 8) & 0x1)
6221 #define C_0286E0_LINEAR_CENTER_CNTL 0xFFFFFEFF
6222 #define S_0286E0_LINEAR_CENTROID_CNTL(x) (((x) & 0x1) << 12)
6223 #define G_0286E0_LINEAR_CENTROID_CNTL(x) (((x) >> 12) & 0x1)
6224 #define C_0286E0_LINEAR_CENTROID_CNTL 0xFFFFEFFF
6225 #define S_0286E0_POS_FLOAT_LOCATION(x) (((x) & 0x03) << 16)
6226 #define G_0286E0_POS_FLOAT_LOCATION(x) (((x) >> 16) & 0x03)
6227 #define C_0286E0_POS_FLOAT_LOCATION 0xFFFCFFFF
6228 #define V_0286E0_X_CALCULATE_PER_PIXEL_FLOATING_POINT_POSITION_AT 0x00
6229 #define S_0286E0_POS_FLOAT_ULC(x) (((x) & 0x1) << 20)
6230 #define G_0286E0_POS_FLOAT_ULC(x) (((x) >> 20) & 0x1)
6231 #define C_0286E0_POS_FLOAT_ULC 0xFFEFFFFF
6232 #define S_0286E0_FRONT_FACE_ALL_BITS(x) (((x) & 0x1) << 24)
6233 #define G_0286E0_FRONT_FACE_ALL_BITS(x) (((x) >> 24) & 0x1)
6234 #define C_0286E0_FRONT_FACE_ALL_BITS 0xFEFFFFFF
6235 #define R_0286E8_SPI_TMPRING_SIZE 0x0286E8
6236 #define S_0286E8_WAVES(x) (((x) & 0xFFF) << 0)
6237 #define G_0286E8_WAVES(x) (((x) >> 0) & 0xFFF)
6238 #define C_0286E8_WAVES 0xFFFFF000
6239 #define S_0286E8_WAVESIZE(x) (((x) & 0x1FFF) << 12)
6240 #define G_0286E8_WAVESIZE(x) (((x) >> 12) & 0x1FFF)
6241 #define C_0286E8_WAVESIZE 0xFE000FFF
6242 #define R_028704_SPI_WAVE_MGMT_1 0x028704 /* not on CIK */
6243 #define S_028704_NUM_PS_WAVES(x) (((x) & 0x3F) << 0)
6244 #define G_028704_NUM_PS_WAVES(x) (((x) >> 0) & 0x3F)
6245 #define C_028704_NUM_PS_WAVES 0xFFFFFFC0
6246 #define S_028704_NUM_VS_WAVES(x) (((x) & 0x3F) << 6)
6247 #define G_028704_NUM_VS_WAVES(x) (((x) >> 6) & 0x3F)
6248 #define C_028704_NUM_VS_WAVES 0xFFFFF03F
6249 #define S_028704_NUM_GS_WAVES(x) (((x) & 0x3F) << 12)
6250 #define G_028704_NUM_GS_WAVES(x) (((x) >> 12) & 0x3F)
6251 #define C_028704_NUM_GS_WAVES 0xFFFC0FFF
6252 #define S_028704_NUM_ES_WAVES(x) (((x) & 0x3F) << 18)
6253 #define G_028704_NUM_ES_WAVES(x) (((x) >> 18) & 0x3F)
6254 #define C_028704_NUM_ES_WAVES 0xFF03FFFF
6255 #define S_028704_NUM_HS_WAVES(x) (((x) & 0x3F) << 24)
6256 #define G_028704_NUM_HS_WAVES(x) (((x) >> 24) & 0x3F)
6257 #define C_028704_NUM_HS_WAVES 0xC0FFFFFF
6258 #define R_028708_SPI_WAVE_MGMT_2 0x028708 /* not on CIK */
6259 #define S_028708_NUM_LS_WAVES(x) (((x) & 0x3F) << 0)
6260 #define G_028708_NUM_LS_WAVES(x) (((x) >> 0) & 0x3F)
6261 #define C_028708_NUM_LS_WAVES 0xFFFFFFC0
6262 #define R_02870C_SPI_SHADER_POS_FORMAT 0x02870C
6263 #define S_02870C_POS0_EXPORT_FORMAT(x) (((x) & 0x0F) << 0)
6264 #define G_02870C_POS0_EXPORT_FORMAT(x) (((x) >> 0) & 0x0F)
6265 #define C_02870C_POS0_EXPORT_FORMAT 0xFFFFFFF0
6266 #define V_02870C_SPI_SHADER_NONE 0x00
6267 #define V_02870C_SPI_SHADER_1COMP 0x01
6268 #define V_02870C_SPI_SHADER_2COMP 0x02
6269 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
6270 #define V_02870C_SPI_SHADER_4COMP 0x04
6271 #define S_02870C_POS1_EXPORT_FORMAT(x) (((x) & 0x0F) << 4)
6272 #define G_02870C_POS1_EXPORT_FORMAT(x) (((x) >> 4) & 0x0F)
6273 #define C_02870C_POS1_EXPORT_FORMAT 0xFFFFFF0F
6274 #define V_02870C_SPI_SHADER_NONE 0x00
6275 #define V_02870C_SPI_SHADER_1COMP 0x01
6276 #define V_02870C_SPI_SHADER_2COMP 0x02
6277 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
6278 #define V_02870C_SPI_SHADER_4COMP 0x04
6279 #define S_02870C_POS2_EXPORT_FORMAT(x) (((x) & 0x0F) << 8)
6280 #define G_02870C_POS2_EXPORT_FORMAT(x) (((x) >> 8) & 0x0F)
6281 #define C_02870C_POS2_EXPORT_FORMAT 0xFFFFF0FF
6282 #define V_02870C_SPI_SHADER_NONE 0x00
6283 #define V_02870C_SPI_SHADER_1COMP 0x01
6284 #define V_02870C_SPI_SHADER_2COMP 0x02
6285 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
6286 #define V_02870C_SPI_SHADER_4COMP 0x04
6287 #define S_02870C_POS3_EXPORT_FORMAT(x) (((x) & 0x0F) << 12)
6288 #define G_02870C_POS3_EXPORT_FORMAT(x) (((x) >> 12) & 0x0F)
6289 #define C_02870C_POS3_EXPORT_FORMAT 0xFFFF0FFF
6290 #define V_02870C_SPI_SHADER_NONE 0x00
6291 #define V_02870C_SPI_SHADER_1COMP 0x01
6292 #define V_02870C_SPI_SHADER_2COMP 0x02
6293 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
6294 #define V_02870C_SPI_SHADER_4COMP 0x04
6295 #define R_028710_SPI_SHADER_Z_FORMAT 0x028710
6296 #define S_028710_Z_EXPORT_FORMAT(x) (((x) & 0x0F) << 0)
6297 #define G_028710_Z_EXPORT_FORMAT(x) (((x) >> 0) & 0x0F)
6298 #define C_028710_Z_EXPORT_FORMAT 0xFFFFFFF0
6299 #define V_028710_SPI_SHADER_ZERO 0x00
6300 #define V_028710_SPI_SHADER_32_R 0x01
6301 #define V_028710_SPI_SHADER_32_GR 0x02
6302 #define V_028710_SPI_SHADER_32_AR 0x03
6303 #define V_028710_SPI_SHADER_FP16_ABGR 0x04
6304 #define V_028710_SPI_SHADER_UNORM16_ABGR 0x05
6305 #define V_028710_SPI_SHADER_SNORM16_ABGR 0x06
6306 #define V_028710_SPI_SHADER_UINT16_ABGR 0x07
6307 #define V_028710_SPI_SHADER_SINT16_ABGR 0x08
6308 #define V_028710_SPI_SHADER_32_ABGR 0x09
6309 #define R_028714_SPI_SHADER_COL_FORMAT 0x028714
6310 #define S_028714_COL0_EXPORT_FORMAT(x) (((x) & 0x0F) << 0)
6311 #define G_028714_COL0_EXPORT_FORMAT(x) (((x) >> 0) & 0x0F)
6312 #define C_028714_COL0_EXPORT_FORMAT 0xFFFFFFF0
6313 #define V_028714_SPI_SHADER_ZERO 0x00
6314 #define V_028714_SPI_SHADER_32_R 0x01
6315 #define V_028714_SPI_SHADER_32_GR 0x02
6316 #define V_028714_SPI_SHADER_32_AR 0x03
6317 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6318 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6319 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6320 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6321 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6322 #define V_028714_SPI_SHADER_32_ABGR 0x09
6323 #define S_028714_COL1_EXPORT_FORMAT(x) (((x) & 0x0F) << 4)
6324 #define G_028714_COL1_EXPORT_FORMAT(x) (((x) >> 4) & 0x0F)
6325 #define C_028714_COL1_EXPORT_FORMAT 0xFFFFFF0F
6326 #define V_028714_SPI_SHADER_ZERO 0x00
6327 #define V_028714_SPI_SHADER_32_R 0x01
6328 #define V_028714_SPI_SHADER_32_GR 0x02
6329 #define V_028714_SPI_SHADER_32_AR 0x03
6330 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6331 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6332 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6333 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6334 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6335 #define V_028714_SPI_SHADER_32_ABGR 0x09
6336 #define S_028714_COL2_EXPORT_FORMAT(x) (((x) & 0x0F) << 8)
6337 #define G_028714_COL2_EXPORT_FORMAT(x) (((x) >> 8) & 0x0F)
6338 #define C_028714_COL2_EXPORT_FORMAT 0xFFFFF0FF
6339 #define V_028714_SPI_SHADER_ZERO 0x00
6340 #define V_028714_SPI_SHADER_32_R 0x01
6341 #define V_028714_SPI_SHADER_32_GR 0x02
6342 #define V_028714_SPI_SHADER_32_AR 0x03
6343 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6344 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6345 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6346 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6347 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6348 #define V_028714_SPI_SHADER_32_ABGR 0x09
6349 #define S_028714_COL3_EXPORT_FORMAT(x) (((x) & 0x0F) << 12)
6350 #define G_028714_COL3_EXPORT_FORMAT(x) (((x) >> 12) & 0x0F)
6351 #define C_028714_COL3_EXPORT_FORMAT 0xFFFF0FFF
6352 #define V_028714_SPI_SHADER_ZERO 0x00
6353 #define V_028714_SPI_SHADER_32_R 0x01
6354 #define V_028714_SPI_SHADER_32_GR 0x02
6355 #define V_028714_SPI_SHADER_32_AR 0x03
6356 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6357 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6358 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6359 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6360 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6361 #define V_028714_SPI_SHADER_32_ABGR 0x09
6362 #define S_028714_COL4_EXPORT_FORMAT(x) (((x) & 0x0F) << 16)
6363 #define G_028714_COL4_EXPORT_FORMAT(x) (((x) >> 16) & 0x0F)
6364 #define C_028714_COL4_EXPORT_FORMAT 0xFFF0FFFF
6365 #define V_028714_SPI_SHADER_ZERO 0x00
6366 #define V_028714_SPI_SHADER_32_R 0x01
6367 #define V_028714_SPI_SHADER_32_GR 0x02
6368 #define V_028714_SPI_SHADER_32_AR 0x03
6369 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6370 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6371 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6372 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6373 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6374 #define V_028714_SPI_SHADER_32_ABGR 0x09
6375 #define S_028714_COL5_EXPORT_FORMAT(x) (((x) & 0x0F) << 20)
6376 #define G_028714_COL5_EXPORT_FORMAT(x) (((x) >> 20) & 0x0F)
6377 #define C_028714_COL5_EXPORT_FORMAT 0xFF0FFFFF
6378 #define V_028714_SPI_SHADER_ZERO 0x00
6379 #define V_028714_SPI_SHADER_32_R 0x01
6380 #define V_028714_SPI_SHADER_32_GR 0x02
6381 #define V_028714_SPI_SHADER_32_AR 0x03
6382 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6383 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6384 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6385 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6386 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6387 #define V_028714_SPI_SHADER_32_ABGR 0x09
6388 #define S_028714_COL6_EXPORT_FORMAT(x) (((x) & 0x0F) << 24)
6389 #define G_028714_COL6_EXPORT_FORMAT(x) (((x) >> 24) & 0x0F)
6390 #define C_028714_COL6_EXPORT_FORMAT 0xF0FFFFFF
6391 #define V_028714_SPI_SHADER_ZERO 0x00
6392 #define V_028714_SPI_SHADER_32_R 0x01
6393 #define V_028714_SPI_SHADER_32_GR 0x02
6394 #define V_028714_SPI_SHADER_32_AR 0x03
6395 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6396 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6397 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6398 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6399 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6400 #define V_028714_SPI_SHADER_32_ABGR 0x09
6401 #define S_028714_COL7_EXPORT_FORMAT(x) (((x) & 0x0F) << 28)
6402 #define G_028714_COL7_EXPORT_FORMAT(x) (((x) >> 28) & 0x0F)
6403 #define C_028714_COL7_EXPORT_FORMAT 0x0FFFFFFF
6404 #define V_028714_SPI_SHADER_ZERO 0x00
6405 #define V_028714_SPI_SHADER_32_R 0x01
6406 #define V_028714_SPI_SHADER_32_GR 0x02
6407 #define V_028714_SPI_SHADER_32_AR 0x03
6408 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
6409 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
6410 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
6411 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
6412 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
6413 #define V_028714_SPI_SHADER_32_ABGR 0x09
6414 #define R_028780_CB_BLEND0_CONTROL 0x028780
6415 #define S_028780_COLOR_SRCBLEND(x) (((x) & 0x1F) << 0)
6416 #define G_028780_COLOR_SRCBLEND(x) (((x) >> 0) & 0x1F)
6417 #define C_028780_COLOR_SRCBLEND 0xFFFFFFE0
6418 #define V_028780_BLEND_ZERO 0x00
6419 #define V_028780_BLEND_ONE 0x01
6420 #define V_028780_BLEND_SRC_COLOR 0x02
6421 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
6422 #define V_028780_BLEND_SRC_ALPHA 0x04
6423 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
6424 #define V_028780_BLEND_DST_ALPHA 0x06
6425 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
6426 #define V_028780_BLEND_DST_COLOR 0x08
6427 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
6428 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
6429 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
6430 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
6431 #define V_028780_BLEND_SRC1_COLOR 0x0F
6432 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
6433 #define V_028780_BLEND_SRC1_ALPHA 0x11
6434 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
6435 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
6436 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
6437 #define S_028780_COLOR_COMB_FCN(x) (((x) & 0x07) << 5)
6438 #define G_028780_COLOR_COMB_FCN(x) (((x) >> 5) & 0x07)
6439 #define C_028780_COLOR_COMB_FCN 0xFFFFFF1F
6440 #define V_028780_COMB_DST_PLUS_SRC 0x00
6441 #define V_028780_COMB_SRC_MINUS_DST 0x01
6442 #define V_028780_COMB_MIN_DST_SRC 0x02
6443 #define V_028780_COMB_MAX_DST_SRC 0x03
6444 #define V_028780_COMB_DST_MINUS_SRC 0x04
6445 #define S_028780_COLOR_DESTBLEND(x) (((x) & 0x1F) << 8)
6446 #define G_028780_COLOR_DESTBLEND(x) (((x) >> 8) & 0x1F)
6447 #define C_028780_COLOR_DESTBLEND 0xFFFFE0FF
6448 #define V_028780_BLEND_ZERO 0x00
6449 #define V_028780_BLEND_ONE 0x01
6450 #define V_028780_BLEND_SRC_COLOR 0x02
6451 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
6452 #define V_028780_BLEND_SRC_ALPHA 0x04
6453 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
6454 #define V_028780_BLEND_DST_ALPHA 0x06
6455 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
6456 #define V_028780_BLEND_DST_COLOR 0x08
6457 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
6458 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
6459 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
6460 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
6461 #define V_028780_BLEND_SRC1_COLOR 0x0F
6462 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
6463 #define V_028780_BLEND_SRC1_ALPHA 0x11
6464 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
6465 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
6466 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
6467 #define S_028780_ALPHA_SRCBLEND(x) (((x) & 0x1F) << 16)
6468 #define G_028780_ALPHA_SRCBLEND(x) (((x) >> 16) & 0x1F)
6469 #define C_028780_ALPHA_SRCBLEND 0xFFE0FFFF
6470 #define V_028780_BLEND_ZERO 0x00
6471 #define V_028780_BLEND_ONE 0x01
6472 #define V_028780_BLEND_SRC_COLOR 0x02
6473 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
6474 #define V_028780_BLEND_SRC_ALPHA 0x04
6475 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
6476 #define V_028780_BLEND_DST_ALPHA 0x06
6477 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
6478 #define V_028780_BLEND_DST_COLOR 0x08
6479 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
6480 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
6481 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
6482 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
6483 #define V_028780_BLEND_SRC1_COLOR 0x0F
6484 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
6485 #define V_028780_BLEND_SRC1_ALPHA 0x11
6486 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
6487 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
6488 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
6489 #define S_028780_ALPHA_COMB_FCN(x) (((x) & 0x07) << 21)
6490 #define G_028780_ALPHA_COMB_FCN(x) (((x) >> 21) & 0x07)
6491 #define C_028780_ALPHA_COMB_FCN 0xFF1FFFFF
6492 #define V_028780_COMB_DST_PLUS_SRC 0x00
6493 #define V_028780_COMB_SRC_MINUS_DST 0x01
6494 #define V_028780_COMB_MIN_DST_SRC 0x02
6495 #define V_028780_COMB_MAX_DST_SRC 0x03
6496 #define V_028780_COMB_DST_MINUS_SRC 0x04
6497 #define S_028780_ALPHA_DESTBLEND(x) (((x) & 0x1F) << 24)
6498 #define G_028780_ALPHA_DESTBLEND(x) (((x) >> 24) & 0x1F)
6499 #define C_028780_ALPHA_DESTBLEND 0xE0FFFFFF
6500 #define V_028780_BLEND_ZERO 0x00
6501 #define V_028780_BLEND_ONE 0x01
6502 #define V_028780_BLEND_SRC_COLOR 0x02
6503 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
6504 #define V_028780_BLEND_SRC_ALPHA 0x04
6505 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
6506 #define V_028780_BLEND_DST_ALPHA 0x06
6507 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
6508 #define V_028780_BLEND_DST_COLOR 0x08
6509 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
6510 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
6511 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
6512 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
6513 #define V_028780_BLEND_SRC1_COLOR 0x0F
6514 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
6515 #define V_028780_BLEND_SRC1_ALPHA 0x11
6516 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
6517 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
6518 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
6519 #define S_028780_SEPARATE_ALPHA_BLEND(x) (((x) & 0x1) << 29)
6520 #define G_028780_SEPARATE_ALPHA_BLEND(x) (((x) >> 29) & 0x1)
6521 #define C_028780_SEPARATE_ALPHA_BLEND 0xDFFFFFFF
6522 #define S_028780_ENABLE(x) (((x) & 0x1) << 30)
6523 #define G_028780_ENABLE(x) (((x) >> 30) & 0x1)
6524 #define C_028780_ENABLE 0xBFFFFFFF
6525 #define S_028780_DISABLE_ROP3(x) (((x) & 0x1) << 31)
6526 #define G_028780_DISABLE_ROP3(x) (((x) >> 31) & 0x1)
6527 #define C_028780_DISABLE_ROP3 0x7FFFFFFF
6528 #define R_028784_CB_BLEND1_CONTROL 0x028784
6529 #define R_028788_CB_BLEND2_CONTROL 0x028788
6530 #define R_02878C_CB_BLEND3_CONTROL 0x02878C
6531 #define R_028790_CB_BLEND4_CONTROL 0x028790
6532 #define R_028794_CB_BLEND5_CONTROL 0x028794
6533 #define R_028798_CB_BLEND6_CONTROL 0x028798
6534 #define R_02879C_CB_BLEND7_CONTROL 0x02879C
6535 #define R_0287D4_PA_CL_POINT_X_RAD 0x0287D4
6536 #define R_0287D8_PA_CL_POINT_Y_RAD 0x0287D8
6537 #define R_0287DC_PA_CL_POINT_SIZE 0x0287DC
6538 #define R_0287E0_PA_CL_POINT_CULL_RAD 0x0287E0
6539 #define R_0287E4_VGT_DMA_BASE_HI 0x0287E4
6540 #define S_0287E4_BASE_ADDR(x) (((x) & 0xFF) << 0)
6541 #define G_0287E4_BASE_ADDR(x) (((x) >> 0) & 0xFF)
6542 #define C_0287E4_BASE_ADDR 0xFFFFFF00
6543 #define R_0287E8_VGT_DMA_BASE 0x0287E8
6544 #define R_0287F0_VGT_DRAW_INITIATOR 0x0287F0
6545 #define S_0287F0_SOURCE_SELECT(x) (((x) & 0x03) << 0)
6546 #define G_0287F0_SOURCE_SELECT(x) (((x) >> 0) & 0x03)
6547 #define C_0287F0_SOURCE_SELECT 0xFFFFFFFC
6548 #define V_0287F0_DI_SRC_SEL_DMA 0x00
6549 #define V_0287F0_DI_SRC_SEL_IMMEDIATE 0x01 /* not on CIK */
6550 #define V_0287F0_DI_SRC_SEL_AUTO_INDEX 0x02
6551 #define V_0287F0_DI_SRC_SEL_RESERVED 0x03
6552 #define S_0287F0_MAJOR_MODE(x) (((x) & 0x03) << 2)
6553 #define G_0287F0_MAJOR_MODE(x) (((x) >> 2) & 0x03)
6554 #define C_0287F0_MAJOR_MODE 0xFFFFFFF3
6555 #define V_0287F0_DI_MAJOR_MODE_0 0x00
6556 #define V_0287F0_DI_MAJOR_MODE_1 0x01
6557 #define S_0287F0_NOT_EOP(x) (((x) & 0x1) << 5)
6558 #define G_0287F0_NOT_EOP(x) (((x) >> 5) & 0x1)
6559 #define C_0287F0_NOT_EOP 0xFFFFFFDF
6560 #define S_0287F0_USE_OPAQUE(x) (((x) & 0x1) << 6)
6561 #define G_0287F0_USE_OPAQUE(x) (((x) >> 6) & 0x1)
6562 #define C_0287F0_USE_OPAQUE 0xFFFFFFBF
6563 #define R_0287F4_VGT_IMMED_DATA 0x0287F4 /* not on CIK */
6564 #define R_028800_DB_DEPTH_CONTROL 0x028800
6565 #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
6566 #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
6567 #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
6568 #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
6569 #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
6570 #define C_028800_Z_ENABLE 0xFFFFFFFD
6571 #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
6572 #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
6573 #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
6574 #define S_028800_DEPTH_BOUNDS_ENABLE(x) (((x) & 0x1) << 3)
6575 #define G_028800_DEPTH_BOUNDS_ENABLE(x) (((x) >> 3) & 0x1)
6576 #define C_028800_DEPTH_BOUNDS_ENABLE 0xFFFFFFF7
6577 #define S_028800_ZFUNC(x) (((x) & 0x07) << 4)
6578 #define G_028800_ZFUNC(x) (((x) >> 4) & 0x07)
6579 #define C_028800_ZFUNC 0xFFFFFF8F
6580 #define V_028800_FRAG_NEVER 0x00
6581 #define V_028800_FRAG_LESS 0x01
6582 #define V_028800_FRAG_EQUAL 0x02
6583 #define V_028800_FRAG_LEQUAL 0x03
6584 #define V_028800_FRAG_GREATER 0x04
6585 #define V_028800_FRAG_NOTEQUAL 0x05
6586 #define V_028800_FRAG_GEQUAL 0x06
6587 #define V_028800_FRAG_ALWAYS 0x07
6588 #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
6589 #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
6590 #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
6591 #define S_028800_STENCILFUNC(x) (((x) & 0x07) << 8)
6592 #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x07)
6593 #define C_028800_STENCILFUNC 0xFFFFF8FF
6594 #define V_028800_REF_NEVER 0x00
6595 #define V_028800_REF_LESS 0x01
6596 #define V_028800_REF_EQUAL 0x02
6597 #define V_028800_REF_LEQUAL 0x03
6598 #define V_028800_REF_GREATER 0x04
6599 #define V_028800_REF_NOTEQUAL 0x05
6600 #define V_028800_REF_GEQUAL 0x06
6601 #define V_028800_REF_ALWAYS 0x07
6602 #define S_028800_STENCILFUNC_BF(x) (((x) & 0x07) << 20)
6603 #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x07)
6604 #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
6605 #define V_028800_REF_NEVER 0x00
6606 #define V_028800_REF_LESS 0x01
6607 #define V_028800_REF_EQUAL 0x02
6608 #define V_028800_REF_LEQUAL 0x03
6609 #define V_028800_REF_GREATER 0x04
6610 #define V_028800_REF_NOTEQUAL 0x05
6611 #define V_028800_REF_GEQUAL 0x06
6612 #define V_028800_REF_ALWAYS 0x07
6613 #define S_028800_ENABLE_COLOR_WRITES_ON_DEPTH_FAIL(x) (((x) & 0x1) << 30)
6614 #define G_028800_ENABLE_COLOR_WRITES_ON_DEPTH_FAIL(x) (((x) >> 30) & 0x1)
6615 #define C_028800_ENABLE_COLOR_WRITES_ON_DEPTH_FAIL 0xBFFFFFFF
6616 #define S_028800_DISABLE_COLOR_WRITES_ON_DEPTH_PASS(x) (((x) & 0x1) << 31)
6617 #define G_028800_DISABLE_COLOR_WRITES_ON_DEPTH_PASS(x) (((x) >> 31) & 0x1)
6618 #define C_028800_DISABLE_COLOR_WRITES_ON_DEPTH_PASS 0x7FFFFFFF
6619 #define R_028804_DB_EQAA 0x028804
6620 #define S_028804_MAX_ANCHOR_SAMPLES(x) (((x) & 0x7) << 0)
6621 #define S_028804_PS_ITER_SAMPLES(x) (((x) & 0x7) << 4)
6622 #define S_028804_MASK_EXPORT_NUM_SAMPLES(x) (((x) & 0x7) << 8)
6623 #define S_028804_ALPHA_TO_MASK_NUM_SAMPLES(x) (((x) & 0x7) << 12)
6624 #define S_028804_HIGH_QUALITY_INTERSECTIONS(x) (((x) & 0x1) << 16)
6625 #define S_028804_INCOHERENT_EQAA_READS(x) (((x) & 0x1) << 17)
6626 #define S_028804_INTERPOLATE_COMP_Z(x) (((x) & 0x1) << 18)
6627 #define S_028804_INTERPOLATE_SRC_Z(x) (((x) & 0x1) << 19)
6628 #define S_028804_STATIC_ANCHOR_ASSOCIATIONS(x) (((x) & 0x1) << 20)
6629 #define S_028804_ALPHA_TO_MASK_EQAA_DISABLE(x) (((x) & 0x1) << 21)
6630 #define R_028808_CB_COLOR_CONTROL 0x028808
6631 #define S_028808_DEGAMMA_ENABLE(x) (((x) & 0x1) << 3)
6632 #define G_028808_DEGAMMA_ENABLE(x) (((x) >> 3) & 0x1)
6633 #define C_028808_DEGAMMA_ENABLE 0xFFFFFFF7
6634 #define S_028808_MODE(x) (((x) & 0x07) << 4)
6635 #define G_028808_MODE(x) (((x) >> 4) & 0x07)
6636 #define C_028808_MODE 0xFFFFFF8F
6637 #define V_028808_CB_DISABLE 0x00
6638 #define V_028808_CB_NORMAL 0x01
6639 #define V_028808_CB_ELIMINATE_FAST_CLEAR 0x02
6640 #define V_028808_CB_RESOLVE 0x03
6641 #define V_028808_CB_FMASK_DECOMPRESS 0x05
6642 #define S_028808_ROP3(x) (((x) & 0xFF) << 16)
6643 #define G_028808_ROP3(x) (((x) >> 16) & 0xFF)
6644 #define C_028808_ROP3 0xFF00FFFF
6645 #define V_028808_X_0X00 0x00
6646 #define V_028808_X_0X05 0x05
6647 #define V_028808_X_0X0A 0x0A
6648 #define V_028808_X_0X0F 0x0F
6649 #define V_028808_X_0X11 0x11
6650 #define V_028808_X_0X22 0x22
6651 #define V_028808_X_0X33 0x33
6652 #define V_028808_X_0X44 0x44
6653 #define V_028808_X_0X50 0x50
6654 #define V_028808_X_0X55 0x55
6655 #define V_028808_X_0X5A 0x5A
6656 #define V_028808_X_0X5F 0x5F
6657 #define V_028808_X_0X66 0x66
6658 #define V_028808_X_0X77 0x77
6659 #define V_028808_X_0X88 0x88
6660 #define V_028808_X_0X99 0x99
6661 #define V_028808_X_0XA0 0xA0
6662 #define V_028808_X_0XA5 0xA5
6663 #define V_028808_X_0XAA 0xAA
6664 #define V_028808_X_0XAF 0xAF
6665 #define V_028808_X_0XBB 0xBB
6666 #define V_028808_X_0XCC 0xCC
6667 #define V_028808_X_0XDD 0xDD
6668 #define V_028808_X_0XEE 0xEE
6669 #define V_028808_X_0XF0 0xF0
6670 #define V_028808_X_0XF5 0xF5
6671 #define V_028808_X_0XFA 0xFA
6672 #define V_028808_X_0XFF 0xFF
6673 #define R_02880C_DB_SHADER_CONTROL 0x02880C
6674 #define S_02880C_Z_EXPORT_ENABLE(x) (((x) & 0x1) << 0)
6675 #define G_02880C_Z_EXPORT_ENABLE(x) (((x) >> 0) & 0x1)
6676 #define C_02880C_Z_EXPORT_ENABLE 0xFFFFFFFE
6677 #define S_02880C_STENCIL_TEST_VAL_EXPORT_ENABLE(x) (((x) & 0x1) << 1)
6678 #define G_02880C_STENCIL_TEST_VAL_EXPORT_ENABLE(x) (((x) >> 1) & 0x1)
6679 #define C_02880C_STENCIL_TEST_VAL_EXPORT_ENABLE 0xFFFFFFFD
6680 #define S_02880C_STENCIL_OP_VAL_EXPORT_ENABLE(x) (((x) & 0x1) << 2)
6681 #define G_02880C_STENCIL_OP_VAL_EXPORT_ENABLE(x) (((x) >> 2) & 0x1)
6682 #define C_02880C_STENCIL_OP_VAL_EXPORT_ENABLE 0xFFFFFFFB
6683 #define S_02880C_Z_ORDER(x) (((x) & 0x03) << 4)
6684 #define G_02880C_Z_ORDER(x) (((x) >> 4) & 0x03)
6685 #define C_02880C_Z_ORDER 0xFFFFFFCF
6686 #define V_02880C_LATE_Z 0x00
6687 #define V_02880C_EARLY_Z_THEN_LATE_Z 0x01
6688 #define V_02880C_RE_Z 0x02
6689 #define V_02880C_EARLY_Z_THEN_RE_Z 0x03
6690 #define S_02880C_KILL_ENABLE(x) (((x) & 0x1) << 6)
6691 #define G_02880C_KILL_ENABLE(x) (((x) >> 6) & 0x1)
6692 #define C_02880C_KILL_ENABLE 0xFFFFFFBF
6693 #define S_02880C_COVERAGE_TO_MASK_ENABLE(x) (((x) & 0x1) << 7)
6694 #define G_02880C_COVERAGE_TO_MASK_ENABLE(x) (((x) >> 7) & 0x1)
6695 #define C_02880C_COVERAGE_TO_MASK_ENABLE 0xFFFFFF7F
6696 #define S_02880C_MASK_EXPORT_ENABLE(x) (((x) & 0x1) << 8)
6697 #define G_02880C_MASK_EXPORT_ENABLE(x) (((x) >> 8) & 0x1)
6698 #define C_02880C_MASK_EXPORT_ENABLE 0xFFFFFEFF
6699 #define S_02880C_EXEC_ON_HIER_FAIL(x) (((x) & 0x1) << 9)
6700 #define G_02880C_EXEC_ON_HIER_FAIL(x) (((x) >> 9) & 0x1)
6701 #define C_02880C_EXEC_ON_HIER_FAIL 0xFFFFFDFF
6702 #define S_02880C_EXEC_ON_NOOP(x) (((x) & 0x1) << 10)
6703 #define G_02880C_EXEC_ON_NOOP(x) (((x) >> 10) & 0x1)
6704 #define C_02880C_EXEC_ON_NOOP 0xFFFFFBFF
6705 #define S_02880C_ALPHA_TO_MASK_DISABLE(x) (((x) & 0x1) << 11)
6706 #define G_02880C_ALPHA_TO_MASK_DISABLE(x) (((x) >> 11) & 0x1)
6707 #define C_02880C_ALPHA_TO_MASK_DISABLE 0xFFFFF7FF
6708 #define S_02880C_DEPTH_BEFORE_SHADER(x) (((x) & 0x1) << 12)
6709 #define G_02880C_DEPTH_BEFORE_SHADER(x) (((x) >> 12) & 0x1)
6710 #define C_02880C_DEPTH_BEFORE_SHADER 0xFFFFEFFF
6711 /* CIK */
6712 #define S_02880C_CONSERVATIVE_Z_EXPORT(x) (((x) & 0x03) << 13)
6713 #define G_02880C_CONSERVATIVE_Z_EXPORT(x) (((x) >> 13) & 0x03)
6714 #define C_02880C_CONSERVATIVE_Z_EXPORT 0xFFFF9FFF
6715 #define V_02880C_EXPORT_ANY_Z 0
6716 #define V_02880C_EXPORT_LESS_THAN_Z 1
6717 #define V_02880C_EXPORT_GREATER_THAN_Z 2
6718 #define V_02880C_EXPORT_RESERVED 3
6719 /* */
6720 #define R_028810_PA_CL_CLIP_CNTL 0x028810
6721 #define S_028810_UCP_ENA_0(x) (((x) & 0x1) << 0)
6722 #define G_028810_UCP_ENA_0(x) (((x) >> 0) & 0x1)
6723 #define C_028810_UCP_ENA_0 0xFFFFFFFE
6724 #define S_028810_UCP_ENA_1(x) (((x) & 0x1) << 1)
6725 #define G_028810_UCP_ENA_1(x) (((x) >> 1) & 0x1)
6726 #define C_028810_UCP_ENA_1 0xFFFFFFFD
6727 #define S_028810_UCP_ENA_2(x) (((x) & 0x1) << 2)
6728 #define G_028810_UCP_ENA_2(x) (((x) >> 2) & 0x1)
6729 #define C_028810_UCP_ENA_2 0xFFFFFFFB
6730 #define S_028810_UCP_ENA_3(x) (((x) & 0x1) << 3)
6731 #define G_028810_UCP_ENA_3(x) (((x) >> 3) & 0x1)
6732 #define C_028810_UCP_ENA_3 0xFFFFFFF7
6733 #define S_028810_UCP_ENA_4(x) (((x) & 0x1) << 4)
6734 #define G_028810_UCP_ENA_4(x) (((x) >> 4) & 0x1)
6735 #define C_028810_UCP_ENA_4 0xFFFFFFEF
6736 #define S_028810_UCP_ENA_5(x) (((x) & 0x1) << 5)
6737 #define G_028810_UCP_ENA_5(x) (((x) >> 5) & 0x1)
6738 #define C_028810_UCP_ENA_5 0xFFFFFFDF
6739 #define S_028810_PS_UCP_Y_SCALE_NEG(x) (((x) & 0x1) << 13)
6740 #define G_028810_PS_UCP_Y_SCALE_NEG(x) (((x) >> 13) & 0x1)
6741 #define C_028810_PS_UCP_Y_SCALE_NEG 0xFFFFDFFF
6742 #define S_028810_PS_UCP_MODE(x) (((x) & 0x03) << 14)
6743 #define G_028810_PS_UCP_MODE(x) (((x) >> 14) & 0x03)
6744 #define C_028810_PS_UCP_MODE 0xFFFF3FFF
6745 #define S_028810_CLIP_DISABLE(x) (((x) & 0x1) << 16)
6746 #define G_028810_CLIP_DISABLE(x) (((x) >> 16) & 0x1)
6747 #define C_028810_CLIP_DISABLE 0xFFFEFFFF
6748 #define S_028810_UCP_CULL_ONLY_ENA(x) (((x) & 0x1) << 17)
6749 #define G_028810_UCP_CULL_ONLY_ENA(x) (((x) >> 17) & 0x1)
6750 #define C_028810_UCP_CULL_ONLY_ENA 0xFFFDFFFF
6751 #define S_028810_BOUNDARY_EDGE_FLAG_ENA(x) (((x) & 0x1) << 18)
6752 #define G_028810_BOUNDARY_EDGE_FLAG_ENA(x) (((x) >> 18) & 0x1)
6753 #define C_028810_BOUNDARY_EDGE_FLAG_ENA 0xFFFBFFFF
6754 #define S_028810_DX_CLIP_SPACE_DEF(x) (((x) & 0x1) << 19)
6755 #define G_028810_DX_CLIP_SPACE_DEF(x) (((x) >> 19) & 0x1)
6756 #define C_028810_DX_CLIP_SPACE_DEF 0xFFF7FFFF
6757 #define S_028810_DIS_CLIP_ERR_DETECT(x) (((x) & 0x1) << 20)
6758 #define G_028810_DIS_CLIP_ERR_DETECT(x) (((x) >> 20) & 0x1)
6759 #define C_028810_DIS_CLIP_ERR_DETECT 0xFFEFFFFF
6760 #define S_028810_VTX_KILL_OR(x) (((x) & 0x1) << 21)
6761 #define G_028810_VTX_KILL_OR(x) (((x) >> 21) & 0x1)
6762 #define C_028810_VTX_KILL_OR 0xFFDFFFFF
6763 #define S_028810_DX_RASTERIZATION_KILL(x) (((x) & 0x1) << 22)
6764 #define G_028810_DX_RASTERIZATION_KILL(x) (((x) >> 22) & 0x1)
6765 #define C_028810_DX_RASTERIZATION_KILL 0xFFBFFFFF
6766 #define S_028810_DX_LINEAR_ATTR_CLIP_ENA(x) (((x) & 0x1) << 24)
6767 #define G_028810_DX_LINEAR_ATTR_CLIP_ENA(x) (((x) >> 24) & 0x1)
6768 #define C_028810_DX_LINEAR_ATTR_CLIP_ENA 0xFEFFFFFF
6769 #define S_028810_VTE_VPORT_PROVOKE_DISABLE(x) (((x) & 0x1) << 25)
6770 #define G_028810_VTE_VPORT_PROVOKE_DISABLE(x) (((x) >> 25) & 0x1)
6771 #define C_028810_VTE_VPORT_PROVOKE_DISABLE 0xFDFFFFFF
6772 #define S_028810_ZCLIP_NEAR_DISABLE(x) (((x) & 0x1) << 26)
6773 #define G_028810_ZCLIP_NEAR_DISABLE(x) (((x) >> 26) & 0x1)
6774 #define C_028810_ZCLIP_NEAR_DISABLE 0xFBFFFFFF
6775 #define S_028810_ZCLIP_FAR_DISABLE(x) (((x) & 0x1) << 27)
6776 #define G_028810_ZCLIP_FAR_DISABLE(x) (((x) >> 27) & 0x1)
6777 #define C_028810_ZCLIP_FAR_DISABLE 0xF7FFFFFF
6778 #define R_028814_PA_SU_SC_MODE_CNTL 0x028814
6779 #define S_028814_CULL_FRONT(x) (((x) & 0x1) << 0)
6780 #define G_028814_CULL_FRONT(x) (((x) >> 0) & 0x1)
6781 #define C_028814_CULL_FRONT 0xFFFFFFFE
6782 #define S_028814_CULL_BACK(x) (((x) & 0x1) << 1)
6783 #define G_028814_CULL_BACK(x) (((x) >> 1) & 0x1)
6784 #define C_028814_CULL_BACK 0xFFFFFFFD
6785 #define S_028814_FACE(x) (((x) & 0x1) << 2)
6786 #define G_028814_FACE(x) (((x) >> 2) & 0x1)
6787 #define C_028814_FACE 0xFFFFFFFB
6788 #define S_028814_POLY_MODE(x) (((x) & 0x03) << 3)
6789 #define G_028814_POLY_MODE(x) (((x) >> 3) & 0x03)
6790 #define C_028814_POLY_MODE 0xFFFFFFE7
6791 #define V_028814_X_DISABLE_POLY_MODE 0x00
6792 #define V_028814_X_DUAL_MODE 0x01
6793 #define S_028814_POLYMODE_FRONT_PTYPE(x) (((x) & 0x07) << 5)
6794 #define G_028814_POLYMODE_FRONT_PTYPE(x) (((x) >> 5) & 0x07)
6795 #define C_028814_POLYMODE_FRONT_PTYPE 0xFFFFFF1F
6796 #define V_028814_X_DRAW_POINTS 0x00
6797 #define V_028814_X_DRAW_LINES 0x01
6798 #define V_028814_X_DRAW_TRIANGLES 0x02
6799 #define S_028814_POLYMODE_BACK_PTYPE(x) (((x) & 0x07) << 8)
6800 #define G_028814_POLYMODE_BACK_PTYPE(x) (((x) >> 8) & 0x07)
6801 #define C_028814_POLYMODE_BACK_PTYPE 0xFFFFF8FF
6802 #define V_028814_X_DRAW_POINTS 0x00
6803 #define V_028814_X_DRAW_LINES 0x01
6804 #define V_028814_X_DRAW_TRIANGLES 0x02
6805 #define S_028814_POLY_OFFSET_FRONT_ENABLE(x) (((x) & 0x1) << 11)
6806 #define G_028814_POLY_OFFSET_FRONT_ENABLE(x) (((x) >> 11) & 0x1)
6807 #define C_028814_POLY_OFFSET_FRONT_ENABLE 0xFFFFF7FF
6808 #define S_028814_POLY_OFFSET_BACK_ENABLE(x) (((x) & 0x1) << 12)
6809 #define G_028814_POLY_OFFSET_BACK_ENABLE(x) (((x) >> 12) & 0x1)
6810 #define C_028814_POLY_OFFSET_BACK_ENABLE 0xFFFFEFFF
6811 #define S_028814_POLY_OFFSET_PARA_ENABLE(x) (((x) & 0x1) << 13)
6812 #define G_028814_POLY_OFFSET_PARA_ENABLE(x) (((x) >> 13) & 0x1)
6813 #define C_028814_POLY_OFFSET_PARA_ENABLE 0xFFFFDFFF
6814 #define S_028814_VTX_WINDOW_OFFSET_ENABLE(x) (((x) & 0x1) << 16)
6815 #define G_028814_VTX_WINDOW_OFFSET_ENABLE(x) (((x) >> 16) & 0x1)
6816 #define C_028814_VTX_WINDOW_OFFSET_ENABLE 0xFFFEFFFF
6817 #define S_028814_PROVOKING_VTX_LAST(x) (((x) & 0x1) << 19)
6818 #define G_028814_PROVOKING_VTX_LAST(x) (((x) >> 19) & 0x1)
6819 #define C_028814_PROVOKING_VTX_LAST 0xFFF7FFFF
6820 #define S_028814_PERSP_CORR_DIS(x) (((x) & 0x1) << 20)
6821 #define G_028814_PERSP_CORR_DIS(x) (((x) >> 20) & 0x1)
6822 #define C_028814_PERSP_CORR_DIS 0xFFEFFFFF
6823 #define S_028814_MULTI_PRIM_IB_ENA(x) (((x) & 0x1) << 21)
6824 #define G_028814_MULTI_PRIM_IB_ENA(x) (((x) >> 21) & 0x1)
6825 #define C_028814_MULTI_PRIM_IB_ENA 0xFFDFFFFF
6826 #define R_028818_PA_CL_VTE_CNTL 0x028818
6827 #define S_028818_VPORT_X_SCALE_ENA(x) (((x) & 0x1) << 0)
6828 #define G_028818_VPORT_X_SCALE_ENA(x) (((x) >> 0) & 0x1)
6829 #define C_028818_VPORT_X_SCALE_ENA 0xFFFFFFFE
6830 #define S_028818_VPORT_X_OFFSET_ENA(x) (((x) & 0x1) << 1)
6831 #define G_028818_VPORT_X_OFFSET_ENA(x) (((x) >> 1) & 0x1)
6832 #define C_028818_VPORT_X_OFFSET_ENA 0xFFFFFFFD
6833 #define S_028818_VPORT_Y_SCALE_ENA(x) (((x) & 0x1) << 2)
6834 #define G_028818_VPORT_Y_SCALE_ENA(x) (((x) >> 2) & 0x1)
6835 #define C_028818_VPORT_Y_SCALE_ENA 0xFFFFFFFB
6836 #define S_028818_VPORT_Y_OFFSET_ENA(x) (((x) & 0x1) << 3)
6837 #define G_028818_VPORT_Y_OFFSET_ENA(x) (((x) >> 3) & 0x1)
6838 #define C_028818_VPORT_Y_OFFSET_ENA 0xFFFFFFF7
6839 #define S_028818_VPORT_Z_SCALE_ENA(x) (((x) & 0x1) << 4)
6840 #define G_028818_VPORT_Z_SCALE_ENA(x) (((x) >> 4) & 0x1)
6841 #define C_028818_VPORT_Z_SCALE_ENA 0xFFFFFFEF
6842 #define S_028818_VPORT_Z_OFFSET_ENA(x) (((x) & 0x1) << 5)
6843 #define G_028818_VPORT_Z_OFFSET_ENA(x) (((x) >> 5) & 0x1)
6844 #define C_028818_VPORT_Z_OFFSET_ENA 0xFFFFFFDF
6845 #define S_028818_VTX_XY_FMT(x) (((x) & 0x1) << 8)
6846 #define G_028818_VTX_XY_FMT(x) (((x) >> 8) & 0x1)
6847 #define C_028818_VTX_XY_FMT 0xFFFFFEFF
6848 #define S_028818_VTX_Z_FMT(x) (((x) & 0x1) << 9)
6849 #define G_028818_VTX_Z_FMT(x) (((x) >> 9) & 0x1)
6850 #define C_028818_VTX_Z_FMT 0xFFFFFDFF
6851 #define S_028818_VTX_W0_FMT(x) (((x) & 0x1) << 10)
6852 #define G_028818_VTX_W0_FMT(x) (((x) >> 10) & 0x1)
6853 #define C_028818_VTX_W0_FMT 0xFFFFFBFF
6854 #define R_02881C_PA_CL_VS_OUT_CNTL 0x02881C
6855 #define S_02881C_CLIP_DIST_ENA_0(x) (((x) & 0x1) << 0)
6856 #define G_02881C_CLIP_DIST_ENA_0(x) (((x) >> 0) & 0x1)
6857 #define C_02881C_CLIP_DIST_ENA_0 0xFFFFFFFE
6858 #define S_02881C_CLIP_DIST_ENA_1(x) (((x) & 0x1) << 1)
6859 #define G_02881C_CLIP_DIST_ENA_1(x) (((x) >> 1) & 0x1)
6860 #define C_02881C_CLIP_DIST_ENA_1 0xFFFFFFFD
6861 #define S_02881C_CLIP_DIST_ENA_2(x) (((x) & 0x1) << 2)
6862 #define G_02881C_CLIP_DIST_ENA_2(x) (((x) >> 2) & 0x1)
6863 #define C_02881C_CLIP_DIST_ENA_2 0xFFFFFFFB
6864 #define S_02881C_CLIP_DIST_ENA_3(x) (((x) & 0x1) << 3)
6865 #define G_02881C_CLIP_DIST_ENA_3(x) (((x) >> 3) & 0x1)
6866 #define C_02881C_CLIP_DIST_ENA_3 0xFFFFFFF7
6867 #define S_02881C_CLIP_DIST_ENA_4(x) (((x) & 0x1) << 4)
6868 #define G_02881C_CLIP_DIST_ENA_4(x) (((x) >> 4) & 0x1)
6869 #define C_02881C_CLIP_DIST_ENA_4 0xFFFFFFEF
6870 #define S_02881C_CLIP_DIST_ENA_5(x) (((x) & 0x1) << 5)
6871 #define G_02881C_CLIP_DIST_ENA_5(x) (((x) >> 5) & 0x1)
6872 #define C_02881C_CLIP_DIST_ENA_5 0xFFFFFFDF
6873 #define S_02881C_CLIP_DIST_ENA_6(x) (((x) & 0x1) << 6)
6874 #define G_02881C_CLIP_DIST_ENA_6(x) (((x) >> 6) & 0x1)
6875 #define C_02881C_CLIP_DIST_ENA_6 0xFFFFFFBF
6876 #define S_02881C_CLIP_DIST_ENA_7(x) (((x) & 0x1) << 7)
6877 #define G_02881C_CLIP_DIST_ENA_7(x) (((x) >> 7) & 0x1)
6878 #define C_02881C_CLIP_DIST_ENA_7 0xFFFFFF7F
6879 #define S_02881C_CULL_DIST_ENA_0(x) (((x) & 0x1) << 8)
6880 #define G_02881C_CULL_DIST_ENA_0(x) (((x) >> 8) & 0x1)
6881 #define C_02881C_CULL_DIST_ENA_0 0xFFFFFEFF
6882 #define S_02881C_CULL_DIST_ENA_1(x) (((x) & 0x1) << 9)
6883 #define G_02881C_CULL_DIST_ENA_1(x) (((x) >> 9) & 0x1)
6884 #define C_02881C_CULL_DIST_ENA_1 0xFFFFFDFF
6885 #define S_02881C_CULL_DIST_ENA_2(x) (((x) & 0x1) << 10)
6886 #define G_02881C_CULL_DIST_ENA_2(x) (((x) >> 10) & 0x1)
6887 #define C_02881C_CULL_DIST_ENA_2 0xFFFFFBFF
6888 #define S_02881C_CULL_DIST_ENA_3(x) (((x) & 0x1) << 11)
6889 #define G_02881C_CULL_DIST_ENA_3(x) (((x) >> 11) & 0x1)
6890 #define C_02881C_CULL_DIST_ENA_3 0xFFFFF7FF
6891 #define S_02881C_CULL_DIST_ENA_4(x) (((x) & 0x1) << 12)
6892 #define G_02881C_CULL_DIST_ENA_4(x) (((x) >> 12) & 0x1)
6893 #define C_02881C_CULL_DIST_ENA_4 0xFFFFEFFF
6894 #define S_02881C_CULL_DIST_ENA_5(x) (((x) & 0x1) << 13)
6895 #define G_02881C_CULL_DIST_ENA_5(x) (((x) >> 13) & 0x1)
6896 #define C_02881C_CULL_DIST_ENA_5 0xFFFFDFFF
6897 #define S_02881C_CULL_DIST_ENA_6(x) (((x) & 0x1) << 14)
6898 #define G_02881C_CULL_DIST_ENA_6(x) (((x) >> 14) & 0x1)
6899 #define C_02881C_CULL_DIST_ENA_6 0xFFFFBFFF
6900 #define S_02881C_CULL_DIST_ENA_7(x) (((x) & 0x1) << 15)
6901 #define G_02881C_CULL_DIST_ENA_7(x) (((x) >> 15) & 0x1)
6902 #define C_02881C_CULL_DIST_ENA_7 0xFFFF7FFF
6903 #define S_02881C_USE_VTX_POINT_SIZE(x) (((x) & 0x1) << 16)
6904 #define G_02881C_USE_VTX_POINT_SIZE(x) (((x) >> 16) & 0x1)
6905 #define C_02881C_USE_VTX_POINT_SIZE 0xFFFEFFFF
6906 #define S_02881C_USE_VTX_EDGE_FLAG(x) (((x) & 0x1) << 17)
6907 #define G_02881C_USE_VTX_EDGE_FLAG(x) (((x) >> 17) & 0x1)
6908 #define C_02881C_USE_VTX_EDGE_FLAG 0xFFFDFFFF
6909 #define S_02881C_USE_VTX_RENDER_TARGET_INDX(x) (((x) & 0x1) << 18)
6910 #define G_02881C_USE_VTX_RENDER_TARGET_INDX(x) (((x) >> 18) & 0x1)
6911 #define C_02881C_USE_VTX_RENDER_TARGET_INDX 0xFFFBFFFF
6912 #define S_02881C_USE_VTX_VIEWPORT_INDX(x) (((x) & 0x1) << 19)
6913 #define G_02881C_USE_VTX_VIEWPORT_INDX(x) (((x) >> 19) & 0x1)
6914 #define C_02881C_USE_VTX_VIEWPORT_INDX 0xFFF7FFFF
6915 #define S_02881C_USE_VTX_KILL_FLAG(x) (((x) & 0x1) << 20)
6916 #define G_02881C_USE_VTX_KILL_FLAG(x) (((x) >> 20) & 0x1)
6917 #define C_02881C_USE_VTX_KILL_FLAG 0xFFEFFFFF
6918 #define S_02881C_VS_OUT_MISC_VEC_ENA(x) (((x) & 0x1) << 21)
6919 #define G_02881C_VS_OUT_MISC_VEC_ENA(x) (((x) >> 21) & 0x1)
6920 #define C_02881C_VS_OUT_MISC_VEC_ENA 0xFFDFFFFF
6921 #define S_02881C_VS_OUT_CCDIST0_VEC_ENA(x) (((x) & 0x1) << 22)
6922 #define G_02881C_VS_OUT_CCDIST0_VEC_ENA(x) (((x) >> 22) & 0x1)
6923 #define C_02881C_VS_OUT_CCDIST0_VEC_ENA 0xFFBFFFFF
6924 #define S_02881C_VS_OUT_CCDIST1_VEC_ENA(x) (((x) & 0x1) << 23)
6925 #define G_02881C_VS_OUT_CCDIST1_VEC_ENA(x) (((x) >> 23) & 0x1)
6926 #define C_02881C_VS_OUT_CCDIST1_VEC_ENA 0xFF7FFFFF
6927 #define S_02881C_VS_OUT_MISC_SIDE_BUS_ENA(x) (((x) & 0x1) << 24)
6928 #define G_02881C_VS_OUT_MISC_SIDE_BUS_ENA(x) (((x) >> 24) & 0x1)
6929 #define C_02881C_VS_OUT_MISC_SIDE_BUS_ENA 0xFEFFFFFF
6930 #define S_02881C_USE_VTX_GS_CUT_FLAG(x) (((x) & 0x1) << 25)
6931 #define G_02881C_USE_VTX_GS_CUT_FLAG(x) (((x) >> 25) & 0x1)
6932 #define C_02881C_USE_VTX_GS_CUT_FLAG 0xFDFFFFFF
6933 #define R_028820_PA_CL_NANINF_CNTL 0x028820
6934 #define S_028820_VTE_XY_INF_DISCARD(x) (((x) & 0x1) << 0)
6935 #define G_028820_VTE_XY_INF_DISCARD(x) (((x) >> 0) & 0x1)
6936 #define C_028820_VTE_XY_INF_DISCARD 0xFFFFFFFE
6937 #define S_028820_VTE_Z_INF_DISCARD(x) (((x) & 0x1) << 1)
6938 #define G_028820_VTE_Z_INF_DISCARD(x) (((x) >> 1) & 0x1)
6939 #define C_028820_VTE_Z_INF_DISCARD 0xFFFFFFFD
6940 #define S_028820_VTE_W_INF_DISCARD(x) (((x) & 0x1) << 2)
6941 #define G_028820_VTE_W_INF_DISCARD(x) (((x) >> 2) & 0x1)
6942 #define C_028820_VTE_W_INF_DISCARD 0xFFFFFFFB
6943 #define S_028820_VTE_0XNANINF_IS_0(x) (((x) & 0x1) << 3)
6944 #define G_028820_VTE_0XNANINF_IS_0(x) (((x) >> 3) & 0x1)
6945 #define C_028820_VTE_0XNANINF_IS_0 0xFFFFFFF7
6946 #define S_028820_VTE_XY_NAN_RETAIN(x) (((x) & 0x1) << 4)
6947 #define G_028820_VTE_XY_NAN_RETAIN(x) (((x) >> 4) & 0x1)
6948 #define C_028820_VTE_XY_NAN_RETAIN 0xFFFFFFEF
6949 #define S_028820_VTE_Z_NAN_RETAIN(x) (((x) & 0x1) << 5)
6950 #define G_028820_VTE_Z_NAN_RETAIN(x) (((x) >> 5) & 0x1)
6951 #define C_028820_VTE_Z_NAN_RETAIN 0xFFFFFFDF
6952 #define S_028820_VTE_W_NAN_RETAIN(x) (((x) & 0x1) << 6)
6953 #define G_028820_VTE_W_NAN_RETAIN(x) (((x) >> 6) & 0x1)
6954 #define C_028820_VTE_W_NAN_RETAIN 0xFFFFFFBF
6955 #define S_028820_VTE_W_RECIP_NAN_IS_0(x) (((x) & 0x1) << 7)
6956 #define G_028820_VTE_W_RECIP_NAN_IS_0(x) (((x) >> 7) & 0x1)
6957 #define C_028820_VTE_W_RECIP_NAN_IS_0 0xFFFFFF7F
6958 #define S_028820_VS_XY_NAN_TO_INF(x) (((x) & 0x1) << 8)
6959 #define G_028820_VS_XY_NAN_TO_INF(x) (((x) >> 8) & 0x1)
6960 #define C_028820_VS_XY_NAN_TO_INF 0xFFFFFEFF
6961 #define S_028820_VS_XY_INF_RETAIN(x) (((x) & 0x1) << 9)
6962 #define G_028820_VS_XY_INF_RETAIN(x) (((x) >> 9) & 0x1)
6963 #define C_028820_VS_XY_INF_RETAIN 0xFFFFFDFF
6964 #define S_028820_VS_Z_NAN_TO_INF(x) (((x) & 0x1) << 10)
6965 #define G_028820_VS_Z_NAN_TO_INF(x) (((x) >> 10) & 0x1)
6966 #define C_028820_VS_Z_NAN_TO_INF 0xFFFFFBFF
6967 #define S_028820_VS_Z_INF_RETAIN(x) (((x) & 0x1) << 11)
6968 #define G_028820_VS_Z_INF_RETAIN(x) (((x) >> 11) & 0x1)
6969 #define C_028820_VS_Z_INF_RETAIN 0xFFFFF7FF
6970 #define S_028820_VS_W_NAN_TO_INF(x) (((x) & 0x1) << 12)
6971 #define G_028820_VS_W_NAN_TO_INF(x) (((x) >> 12) & 0x1)
6972 #define C_028820_VS_W_NAN_TO_INF 0xFFFFEFFF
6973 #define S_028820_VS_W_INF_RETAIN(x) (((x) & 0x1) << 13)
6974 #define G_028820_VS_W_INF_RETAIN(x) (((x) >> 13) & 0x1)
6975 #define C_028820_VS_W_INF_RETAIN 0xFFFFDFFF
6976 #define S_028820_VS_CLIP_DIST_INF_DISCARD(x) (((x) & 0x1) << 14)
6977 #define G_028820_VS_CLIP_DIST_INF_DISCARD(x) (((x) >> 14) & 0x1)
6978 #define C_028820_VS_CLIP_DIST_INF_DISCARD 0xFFFFBFFF
6979 #define S_028820_VTE_NO_OUTPUT_NEG_0(x) (((x) & 0x1) << 20)
6980 #define G_028820_VTE_NO_OUTPUT_NEG_0(x) (((x) >> 20) & 0x1)
6981 #define C_028820_VTE_NO_OUTPUT_NEG_0 0xFFEFFFFF
6982 #define R_028824_PA_SU_LINE_STIPPLE_CNTL 0x028824
6983 #define S_028824_LINE_STIPPLE_RESET(x) (((x) & 0x03) << 0)
6984 #define G_028824_LINE_STIPPLE_RESET(x) (((x) >> 0) & 0x03)
6985 #define C_028824_LINE_STIPPLE_RESET 0xFFFFFFFC
6986 #define S_028824_EXPAND_FULL_LENGTH(x) (((x) & 0x1) << 2)
6987 #define G_028824_EXPAND_FULL_LENGTH(x) (((x) >> 2) & 0x1)
6988 #define C_028824_EXPAND_FULL_LENGTH 0xFFFFFFFB
6989 #define S_028824_FRACTIONAL_ACCUM(x) (((x) & 0x1) << 3)
6990 #define G_028824_FRACTIONAL_ACCUM(x) (((x) >> 3) & 0x1)
6991 #define C_028824_FRACTIONAL_ACCUM 0xFFFFFFF7
6992 #define S_028824_DIAMOND_ADJUST(x) (((x) & 0x1) << 4)
6993 #define G_028824_DIAMOND_ADJUST(x) (((x) >> 4) & 0x1)
6994 #define C_028824_DIAMOND_ADJUST 0xFFFFFFEF
6995 #define R_028828_PA_SU_LINE_STIPPLE_SCALE 0x028828
6996 #define R_02882C_PA_SU_PRIM_FILTER_CNTL 0x02882C
6997 #define S_02882C_TRIANGLE_FILTER_DISABLE(x) (((x) & 0x1) << 0)
6998 #define G_02882C_TRIANGLE_FILTER_DISABLE(x) (((x) >> 0) & 0x1)
6999 #define C_02882C_TRIANGLE_FILTER_DISABLE 0xFFFFFFFE
7000 #define S_02882C_LINE_FILTER_DISABLE(x) (((x) & 0x1) << 1)
7001 #define G_02882C_LINE_FILTER_DISABLE(x) (((x) >> 1) & 0x1)
7002 #define C_02882C_LINE_FILTER_DISABLE 0xFFFFFFFD
7003 #define S_02882C_POINT_FILTER_DISABLE(x) (((x) & 0x1) << 2)
7004 #define G_02882C_POINT_FILTER_DISABLE(x) (((x) >> 2) & 0x1)
7005 #define C_02882C_POINT_FILTER_DISABLE 0xFFFFFFFB
7006 #define S_02882C_RECTANGLE_FILTER_DISABLE(x) (((x) & 0x1) << 3)
7007 #define G_02882C_RECTANGLE_FILTER_DISABLE(x) (((x) >> 3) & 0x1)
7008 #define C_02882C_RECTANGLE_FILTER_DISABLE 0xFFFFFFF7
7009 #define S_02882C_TRIANGLE_EXPAND_ENA(x) (((x) & 0x1) << 4)
7010 #define G_02882C_TRIANGLE_EXPAND_ENA(x) (((x) >> 4) & 0x1)
7011 #define C_02882C_TRIANGLE_EXPAND_ENA 0xFFFFFFEF
7012 #define S_02882C_LINE_EXPAND_ENA(x) (((x) & 0x1) << 5)
7013 #define G_02882C_LINE_EXPAND_ENA(x) (((x) >> 5) & 0x1)
7014 #define C_02882C_LINE_EXPAND_ENA 0xFFFFFFDF
7015 #define S_02882C_POINT_EXPAND_ENA(x) (((x) & 0x1) << 6)
7016 #define G_02882C_POINT_EXPAND_ENA(x) (((x) >> 6) & 0x1)
7017 #define C_02882C_POINT_EXPAND_ENA 0xFFFFFFBF
7018 #define S_02882C_RECTANGLE_EXPAND_ENA(x) (((x) & 0x1) << 7)
7019 #define G_02882C_RECTANGLE_EXPAND_ENA(x) (((x) >> 7) & 0x1)
7020 #define C_02882C_RECTANGLE_EXPAND_ENA 0xFFFFFF7F
7021 #define S_02882C_PRIM_EXPAND_CONSTANT(x) (((x) & 0xFF) << 8)
7022 #define G_02882C_PRIM_EXPAND_CONSTANT(x) (((x) >> 8) & 0xFF)
7023 #define C_02882C_PRIM_EXPAND_CONSTANT 0xFFFF00FF
7024 /* CIK */
7025 #define S_02882C_XMAX_RIGHT_EXCLUSION(x) (((x) & 0x1) << 30)
7026 #define G_02882C_XMAX_RIGHT_EXCLUSION(x) (((x) >> 30) & 0x1)
7027 #define C_02882C_XMAX_RIGHT_EXCLUSION 0xBFFFFFFF
7028 #define S_02882C_YMAX_BOTTOM_EXCLUSION(x) (((x) & 0x1) << 31)
7029 #define G_02882C_YMAX_BOTTOM_EXCLUSION(x) (((x) >> 31) & 0x1)
7030 #define C_02882C_YMAX_BOTTOM_EXCLUSION 0x7FFFFFFF
7031 /* */
7032 #define R_028A00_PA_SU_POINT_SIZE 0x028A00
7033 #define S_028A00_HEIGHT(x) (((x) & 0xFFFF) << 0)
7034 #define G_028A00_HEIGHT(x) (((x) >> 0) & 0xFFFF)
7035 #define C_028A00_HEIGHT 0xFFFF0000
7036 #define S_028A00_WIDTH(x) (((x) & 0xFFFF) << 16)
7037 #define G_028A00_WIDTH(x) (((x) >> 16) & 0xFFFF)
7038 #define C_028A00_WIDTH 0x0000FFFF
7039 #define R_028A04_PA_SU_POINT_MINMAX 0x028A04
7040 #define S_028A04_MIN_SIZE(x) (((x) & 0xFFFF) << 0)
7041 #define G_028A04_MIN_SIZE(x) (((x) >> 0) & 0xFFFF)
7042 #define C_028A04_MIN_SIZE 0xFFFF0000
7043 #define S_028A04_MAX_SIZE(x) (((x) & 0xFFFF) << 16)
7044 #define G_028A04_MAX_SIZE(x) (((x) >> 16) & 0xFFFF)
7045 #define C_028A04_MAX_SIZE 0x0000FFFF
7046 #define R_028A08_PA_SU_LINE_CNTL 0x028A08
7047 #define S_028A08_WIDTH(x) (((x) & 0xFFFF) << 0)
7048 #define G_028A08_WIDTH(x) (((x) >> 0) & 0xFFFF)
7049 #define C_028A08_WIDTH 0xFFFF0000
7050 #define R_028A0C_PA_SC_LINE_STIPPLE 0x028A0C
7051 #define S_028A0C_LINE_PATTERN(x) (((x) & 0xFFFF) << 0)
7052 #define G_028A0C_LINE_PATTERN(x) (((x) >> 0) & 0xFFFF)
7053 #define C_028A0C_LINE_PATTERN 0xFFFF0000
7054 #define S_028A0C_REPEAT_COUNT(x) (((x) & 0xFF) << 16)
7055 #define G_028A0C_REPEAT_COUNT(x) (((x) >> 16) & 0xFF)
7056 #define C_028A0C_REPEAT_COUNT 0xFF00FFFF
7057 #define S_028A0C_PATTERN_BIT_ORDER(x) (((x) & 0x1) << 28)
7058 #define G_028A0C_PATTERN_BIT_ORDER(x) (((x) >> 28) & 0x1)
7059 #define C_028A0C_PATTERN_BIT_ORDER 0xEFFFFFFF
7060 #define S_028A0C_AUTO_RESET_CNTL(x) (((x) & 0x03) << 29)
7061 #define G_028A0C_AUTO_RESET_CNTL(x) (((x) >> 29) & 0x03)
7062 #define C_028A0C_AUTO_RESET_CNTL 0x9FFFFFFF
7063 #define R_028A10_VGT_OUTPUT_PATH_CNTL 0x028A10
7064 #define S_028A10_PATH_SELECT(x) (((x) & 0x07) << 0)
7065 #define G_028A10_PATH_SELECT(x) (((x) >> 0) & 0x07)
7066 #define C_028A10_PATH_SELECT 0xFFFFFFF8
7067 #define V_028A10_VGT_OUTPATH_VTX_REUSE 0x00
7068 #define V_028A10_VGT_OUTPATH_TESS_EN 0x01
7069 #define V_028A10_VGT_OUTPATH_PASSTHRU 0x02
7070 #define V_028A10_VGT_OUTPATH_GS_BLOCK 0x03
7071 #define V_028A10_VGT_OUTPATH_HS_BLOCK 0x04
7072 #define R_028A14_VGT_HOS_CNTL 0x028A14
7073 #define S_028A14_TESS_MODE(x) (((x) & 0x03) << 0)
7074 #define G_028A14_TESS_MODE(x) (((x) >> 0) & 0x03)
7075 #define C_028A14_TESS_MODE 0xFFFFFFFC
7076 #define R_028A18_VGT_HOS_MAX_TESS_LEVEL 0x028A18
7077 #define R_028A1C_VGT_HOS_MIN_TESS_LEVEL 0x028A1C
7078 #define R_028A20_VGT_HOS_REUSE_DEPTH 0x028A20
7079 #define S_028A20_REUSE_DEPTH(x) (((x) & 0xFF) << 0)
7080 #define G_028A20_REUSE_DEPTH(x) (((x) >> 0) & 0xFF)
7081 #define C_028A20_REUSE_DEPTH 0xFFFFFF00
7082 #define R_028A24_VGT_GROUP_PRIM_TYPE 0x028A24
7083 #define S_028A24_PRIM_TYPE(x) (((x) & 0x1F) << 0)
7084 #define G_028A24_PRIM_TYPE(x) (((x) >> 0) & 0x1F)
7085 #define C_028A24_PRIM_TYPE 0xFFFFFFE0
7086 #define V_028A24_VGT_GRP_3D_POINT 0x00
7087 #define V_028A24_VGT_GRP_3D_LINE 0x01
7088 #define V_028A24_VGT_GRP_3D_TRI 0x02
7089 #define V_028A24_VGT_GRP_3D_RECT 0x03
7090 #define V_028A24_VGT_GRP_3D_QUAD 0x04
7091 #define V_028A24_VGT_GRP_2D_COPY_RECT_V0 0x05
7092 #define V_028A24_VGT_GRP_2D_COPY_RECT_V1 0x06
7093 #define V_028A24_VGT_GRP_2D_COPY_RECT_V2 0x07
7094 #define V_028A24_VGT_GRP_2D_COPY_RECT_V3 0x08
7095 #define V_028A24_VGT_GRP_2D_FILL_RECT 0x09
7096 #define V_028A24_VGT_GRP_2D_LINE 0x0A
7097 #define V_028A24_VGT_GRP_2D_TRI 0x0B
7098 #define V_028A24_VGT_GRP_PRIM_INDEX_LINE 0x0C
7099 #define V_028A24_VGT_GRP_PRIM_INDEX_TRI 0x0D
7100 #define V_028A24_VGT_GRP_PRIM_INDEX_QUAD 0x0E
7101 #define V_028A24_VGT_GRP_3D_LINE_ADJ 0x0F
7102 #define V_028A24_VGT_GRP_3D_TRI_ADJ 0x10
7103 #define V_028A24_VGT_GRP_3D_PATCH 0x11
7104 #define S_028A24_RETAIN_ORDER(x) (((x) & 0x1) << 14)
7105 #define G_028A24_RETAIN_ORDER(x) (((x) >> 14) & 0x1)
7106 #define C_028A24_RETAIN_ORDER 0xFFFFBFFF
7107 #define S_028A24_RETAIN_QUADS(x) (((x) & 0x1) << 15)
7108 #define G_028A24_RETAIN_QUADS(x) (((x) >> 15) & 0x1)
7109 #define C_028A24_RETAIN_QUADS 0xFFFF7FFF
7110 #define S_028A24_PRIM_ORDER(x) (((x) & 0x07) << 16)
7111 #define G_028A24_PRIM_ORDER(x) (((x) >> 16) & 0x07)
7112 #define C_028A24_PRIM_ORDER 0xFFF8FFFF
7113 #define V_028A24_VGT_GRP_LIST 0x00
7114 #define V_028A24_VGT_GRP_STRIP 0x01
7115 #define V_028A24_VGT_GRP_FAN 0x02
7116 #define V_028A24_VGT_GRP_LOOP 0x03
7117 #define V_028A24_VGT_GRP_POLYGON 0x04
7118 #define R_028A28_VGT_GROUP_FIRST_DECR 0x028A28
7119 #define S_028A28_FIRST_DECR(x) (((x) & 0x0F) << 0)
7120 #define G_028A28_FIRST_DECR(x) (((x) >> 0) & 0x0F)
7121 #define C_028A28_FIRST_DECR 0xFFFFFFF0
7122 #define R_028A2C_VGT_GROUP_DECR 0x028A2C
7123 #define S_028A2C_DECR(x) (((x) & 0x0F) << 0)
7124 #define G_028A2C_DECR(x) (((x) >> 0) & 0x0F)
7125 #define C_028A2C_DECR 0xFFFFFFF0
7126 #define R_028A30_VGT_GROUP_VECT_0_CNTL 0x028A30
7127 #define S_028A30_COMP_X_EN(x) (((x) & 0x1) << 0)
7128 #define G_028A30_COMP_X_EN(x) (((x) >> 0) & 0x1)
7129 #define C_028A30_COMP_X_EN 0xFFFFFFFE
7130 #define S_028A30_COMP_Y_EN(x) (((x) & 0x1) << 1)
7131 #define G_028A30_COMP_Y_EN(x) (((x) >> 1) & 0x1)
7132 #define C_028A30_COMP_Y_EN 0xFFFFFFFD
7133 #define S_028A30_COMP_Z_EN(x) (((x) & 0x1) << 2)
7134 #define G_028A30_COMP_Z_EN(x) (((x) >> 2) & 0x1)
7135 #define C_028A30_COMP_Z_EN 0xFFFFFFFB
7136 #define S_028A30_COMP_W_EN(x) (((x) & 0x1) << 3)
7137 #define G_028A30_COMP_W_EN(x) (((x) >> 3) & 0x1)
7138 #define C_028A30_COMP_W_EN 0xFFFFFFF7
7139 #define S_028A30_STRIDE(x) (((x) & 0xFF) << 8)
7140 #define G_028A30_STRIDE(x) (((x) >> 8) & 0xFF)
7141 #define C_028A30_STRIDE 0xFFFF00FF
7142 #define S_028A30_SHIFT(x) (((x) & 0xFF) << 16)
7143 #define G_028A30_SHIFT(x) (((x) >> 16) & 0xFF)
7144 #define C_028A30_SHIFT 0xFF00FFFF
7145 #define R_028A34_VGT_GROUP_VECT_1_CNTL 0x028A34
7146 #define S_028A34_COMP_X_EN(x) (((x) & 0x1) << 0)
7147 #define G_028A34_COMP_X_EN(x) (((x) >> 0) & 0x1)
7148 #define C_028A34_COMP_X_EN 0xFFFFFFFE
7149 #define S_028A34_COMP_Y_EN(x) (((x) & 0x1) << 1)
7150 #define G_028A34_COMP_Y_EN(x) (((x) >> 1) & 0x1)
7151 #define C_028A34_COMP_Y_EN 0xFFFFFFFD
7152 #define S_028A34_COMP_Z_EN(x) (((x) & 0x1) << 2)
7153 #define G_028A34_COMP_Z_EN(x) (((x) >> 2) & 0x1)
7154 #define C_028A34_COMP_Z_EN 0xFFFFFFFB
7155 #define S_028A34_COMP_W_EN(x) (((x) & 0x1) << 3)
7156 #define G_028A34_COMP_W_EN(x) (((x) >> 3) & 0x1)
7157 #define C_028A34_COMP_W_EN 0xFFFFFFF7
7158 #define S_028A34_STRIDE(x) (((x) & 0xFF) << 8)
7159 #define G_028A34_STRIDE(x) (((x) >> 8) & 0xFF)
7160 #define C_028A34_STRIDE 0xFFFF00FF
7161 #define S_028A34_SHIFT(x) (((x) & 0xFF) << 16)
7162 #define G_028A34_SHIFT(x) (((x) >> 16) & 0xFF)
7163 #define C_028A34_SHIFT 0xFF00FFFF
7164 #define R_028A38_VGT_GROUP_VECT_0_FMT_CNTL 0x028A38
7165 #define S_028A38_X_CONV(x) (((x) & 0x0F) << 0)
7166 #define G_028A38_X_CONV(x) (((x) >> 0) & 0x0F)
7167 #define C_028A38_X_CONV 0xFFFFFFF0
7168 #define V_028A38_VGT_GRP_INDEX_16 0x00
7169 #define V_028A38_VGT_GRP_INDEX_32 0x01
7170 #define V_028A38_VGT_GRP_UINT_16 0x02
7171 #define V_028A38_VGT_GRP_UINT_32 0x03
7172 #define V_028A38_VGT_GRP_SINT_16 0x04
7173 #define V_028A38_VGT_GRP_SINT_32 0x05
7174 #define V_028A38_VGT_GRP_FLOAT_32 0x06
7175 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
7176 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7177 #define S_028A38_X_OFFSET(x) (((x) & 0x0F) << 4)
7178 #define G_028A38_X_OFFSET(x) (((x) >> 4) & 0x0F)
7179 #define C_028A38_X_OFFSET 0xFFFFFF0F
7180 #define S_028A38_Y_CONV(x) (((x) & 0x0F) << 8)
7181 #define G_028A38_Y_CONV(x) (((x) >> 8) & 0x0F)
7182 #define C_028A38_Y_CONV 0xFFFFF0FF
7183 #define V_028A38_VGT_GRP_INDEX_16 0x00
7184 #define V_028A38_VGT_GRP_INDEX_32 0x01
7185 #define V_028A38_VGT_GRP_UINT_16 0x02
7186 #define V_028A38_VGT_GRP_UINT_32 0x03
7187 #define V_028A38_VGT_GRP_SINT_16 0x04
7188 #define V_028A38_VGT_GRP_SINT_32 0x05
7189 #define V_028A38_VGT_GRP_FLOAT_32 0x06
7190 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
7191 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7192 #define S_028A38_Y_OFFSET(x) (((x) & 0x0F) << 12)
7193 #define G_028A38_Y_OFFSET(x) (((x) >> 12) & 0x0F)
7194 #define C_028A38_Y_OFFSET 0xFFFF0FFF
7195 #define S_028A38_Z_CONV(x) (((x) & 0x0F) << 16)
7196 #define G_028A38_Z_CONV(x) (((x) >> 16) & 0x0F)
7197 #define C_028A38_Z_CONV 0xFFF0FFFF
7198 #define V_028A38_VGT_GRP_INDEX_16 0x00
7199 #define V_028A38_VGT_GRP_INDEX_32 0x01
7200 #define V_028A38_VGT_GRP_UINT_16 0x02
7201 #define V_028A38_VGT_GRP_UINT_32 0x03
7202 #define V_028A38_VGT_GRP_SINT_16 0x04
7203 #define V_028A38_VGT_GRP_SINT_32 0x05
7204 #define V_028A38_VGT_GRP_FLOAT_32 0x06
7205 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
7206 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7207 #define S_028A38_Z_OFFSET(x) (((x) & 0x0F) << 20)
7208 #define G_028A38_Z_OFFSET(x) (((x) >> 20) & 0x0F)
7209 #define C_028A38_Z_OFFSET 0xFF0FFFFF
7210 #define S_028A38_W_CONV(x) (((x) & 0x0F) << 24)
7211 #define G_028A38_W_CONV(x) (((x) >> 24) & 0x0F)
7212 #define C_028A38_W_CONV 0xF0FFFFFF
7213 #define V_028A38_VGT_GRP_INDEX_16 0x00
7214 #define V_028A38_VGT_GRP_INDEX_32 0x01
7215 #define V_028A38_VGT_GRP_UINT_16 0x02
7216 #define V_028A38_VGT_GRP_UINT_32 0x03
7217 #define V_028A38_VGT_GRP_SINT_16 0x04
7218 #define V_028A38_VGT_GRP_SINT_32 0x05
7219 #define V_028A38_VGT_GRP_FLOAT_32 0x06
7220 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
7221 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7222 #define S_028A38_W_OFFSET(x) (((x) & 0x0F) << 28)
7223 #define G_028A38_W_OFFSET(x) (((x) >> 28) & 0x0F)
7224 #define C_028A38_W_OFFSET 0x0FFFFFFF
7225 #define R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL 0x028A3C
7226 #define S_028A3C_X_CONV(x) (((x) & 0x0F) << 0)
7227 #define G_028A3C_X_CONV(x) (((x) >> 0) & 0x0F)
7228 #define C_028A3C_X_CONV 0xFFFFFFF0
7229 #define V_028A3C_VGT_GRP_INDEX_16 0x00
7230 #define V_028A3C_VGT_GRP_INDEX_32 0x01
7231 #define V_028A3C_VGT_GRP_UINT_16 0x02
7232 #define V_028A3C_VGT_GRP_UINT_32 0x03
7233 #define V_028A3C_VGT_GRP_SINT_16 0x04
7234 #define V_028A3C_VGT_GRP_SINT_32 0x05
7235 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
7236 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
7237 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7238 #define S_028A3C_X_OFFSET(x) (((x) & 0x0F) << 4)
7239 #define G_028A3C_X_OFFSET(x) (((x) >> 4) & 0x0F)
7240 #define C_028A3C_X_OFFSET 0xFFFFFF0F
7241 #define S_028A3C_Y_CONV(x) (((x) & 0x0F) << 8)
7242 #define G_028A3C_Y_CONV(x) (((x) >> 8) & 0x0F)
7243 #define C_028A3C_Y_CONV 0xFFFFF0FF
7244 #define V_028A3C_VGT_GRP_INDEX_16 0x00
7245 #define V_028A3C_VGT_GRP_INDEX_32 0x01
7246 #define V_028A3C_VGT_GRP_UINT_16 0x02
7247 #define V_028A3C_VGT_GRP_UINT_32 0x03
7248 #define V_028A3C_VGT_GRP_SINT_16 0x04
7249 #define V_028A3C_VGT_GRP_SINT_32 0x05
7250 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
7251 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
7252 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7253 #define S_028A3C_Y_OFFSET(x) (((x) & 0x0F) << 12)
7254 #define G_028A3C_Y_OFFSET(x) (((x) >> 12) & 0x0F)
7255 #define C_028A3C_Y_OFFSET 0xFFFF0FFF
7256 #define S_028A3C_Z_CONV(x) (((x) & 0x0F) << 16)
7257 #define G_028A3C_Z_CONV(x) (((x) >> 16) & 0x0F)
7258 #define C_028A3C_Z_CONV 0xFFF0FFFF
7259 #define V_028A3C_VGT_GRP_INDEX_16 0x00
7260 #define V_028A3C_VGT_GRP_INDEX_32 0x01
7261 #define V_028A3C_VGT_GRP_UINT_16 0x02
7262 #define V_028A3C_VGT_GRP_UINT_32 0x03
7263 #define V_028A3C_VGT_GRP_SINT_16 0x04
7264 #define V_028A3C_VGT_GRP_SINT_32 0x05
7265 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
7266 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
7267 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7268 #define S_028A3C_Z_OFFSET(x) (((x) & 0x0F) << 20)
7269 #define G_028A3C_Z_OFFSET(x) (((x) >> 20) & 0x0F)
7270 #define C_028A3C_Z_OFFSET 0xFF0FFFFF
7271 #define S_028A3C_W_CONV(x) (((x) & 0x0F) << 24)
7272 #define G_028A3C_W_CONV(x) (((x) >> 24) & 0x0F)
7273 #define C_028A3C_W_CONV 0xF0FFFFFF
7274 #define V_028A3C_VGT_GRP_INDEX_16 0x00
7275 #define V_028A3C_VGT_GRP_INDEX_32 0x01
7276 #define V_028A3C_VGT_GRP_UINT_16 0x02
7277 #define V_028A3C_VGT_GRP_UINT_32 0x03
7278 #define V_028A3C_VGT_GRP_SINT_16 0x04
7279 #define V_028A3C_VGT_GRP_SINT_32 0x05
7280 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
7281 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
7282 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
7283 #define S_028A3C_W_OFFSET(x) (((x) & 0x0F) << 28)
7284 #define G_028A3C_W_OFFSET(x) (((x) >> 28) & 0x0F)
7285 #define C_028A3C_W_OFFSET 0x0FFFFFFF
7286 #define R_028A40_VGT_GS_MODE 0x028A40
7287 #define S_028A40_MODE(x) (((x) & 0x07) << 0)
7288 #define G_028A40_MODE(x) (((x) >> 0) & 0x07)
7289 #define C_028A40_MODE 0xFFFFFFF8
7290 #define V_028A40_GS_OFF 0x00
7291 #define V_028A40_GS_SCENARIO_A 0x01
7292 #define V_028A40_GS_SCENARIO_B 0x02
7293 #define V_028A40_GS_SCENARIO_G 0x03
7294 #define V_028A40_GS_SCENARIO_C 0x04
7295 #define V_028A40_SPRITE_EN 0x05
7296 #define S_028A40_CUT_MODE(x) (((x) & 0x03) << 4)
7297 #define G_028A40_CUT_MODE(x) (((x) >> 4) & 0x03)
7298 #define C_028A40_CUT_MODE 0xFFFFFFCF
7299 #define V_028A40_GS_CUT_1024 0x00
7300 #define V_028A40_GS_CUT_512 0x01
7301 #define V_028A40_GS_CUT_256 0x02
7302 #define V_028A40_GS_CUT_128 0x03
7303 #define S_028A40_GS_C_PACK_EN(x) (((x) & 0x1) << 11)
7304 #define G_028A40_GS_C_PACK_EN(x) (((x) >> 11) & 0x1)
7305 #define C_028A40_GS_C_PACK_EN 0xFFFFF7FF
7306 #define S_028A40_ES_PASSTHRU(x) (((x) & 0x1) << 13)
7307 #define G_028A40_ES_PASSTHRU(x) (((x) >> 13) & 0x1)
7308 #define C_028A40_ES_PASSTHRU 0xFFFFDFFF
7309 #define S_028A40_COMPUTE_MODE(x) (((x) & 0x1) << 14)
7310 #define G_028A40_COMPUTE_MODE(x) (((x) >> 14) & 0x1)
7311 #define C_028A40_COMPUTE_MODE 0xFFFFBFFF
7312 #define S_028A40_FAST_COMPUTE_MODE(x) (((x) & 0x1) << 15)
7313 #define G_028A40_FAST_COMPUTE_MODE(x) (((x) >> 15) & 0x1)
7314 #define C_028A40_FAST_COMPUTE_MODE 0xFFFF7FFF
7315 #define S_028A40_ELEMENT_INFO_EN(x) (((x) & 0x1) << 16)
7316 #define G_028A40_ELEMENT_INFO_EN(x) (((x) >> 16) & 0x1)
7317 #define C_028A40_ELEMENT_INFO_EN 0xFFFEFFFF
7318 #define S_028A40_PARTIAL_THD_AT_EOI(x) (((x) & 0x1) << 17)
7319 #define G_028A40_PARTIAL_THD_AT_EOI(x) (((x) >> 17) & 0x1)
7320 #define C_028A40_PARTIAL_THD_AT_EOI 0xFFFDFFFF
7321 #define S_028A40_SUPPRESS_CUTS(x) (((x) & 0x1) << 18)
7322 #define G_028A40_SUPPRESS_CUTS(x) (((x) >> 18) & 0x1)
7323 #define C_028A40_SUPPRESS_CUTS 0xFFFBFFFF
7324 #define S_028A40_ES_WRITE_OPTIMIZE(x) (((x) & 0x1) << 19)
7325 #define G_028A40_ES_WRITE_OPTIMIZE(x) (((x) >> 19) & 0x1)
7326 #define C_028A40_ES_WRITE_OPTIMIZE 0xFFF7FFFF
7327 #define S_028A40_GS_WRITE_OPTIMIZE(x) (((x) & 0x1) << 20)
7328 #define G_028A40_GS_WRITE_OPTIMIZE(x) (((x) >> 20) & 0x1)
7329 #define C_028A40_GS_WRITE_OPTIMIZE 0xFFEFFFFF
7330 /* CIK */
7331 #define S_028A40_ONCHIP(x) (((x) & 0x03) << 21)
7332 #define G_028A40_ONCHIP(x) (((x) >> 21) & 0x03)
7333 #define C_028A40_ONCHIP 0xFF9FFFFF
7334 #define V_028A40_X_0_OFFCHIP_GS 0x00
7335 #define V_028A40_X_3_ES_AND_GS_ARE_ONCHIP 0x03
7336 #define R_028A44_VGT_GS_ONCHIP_CNTL 0x028A44
7337 #define S_028A44_ES_VERTS_PER_SUBGRP(x) (((x) & 0x7FF) << 0)
7338 #define G_028A44_ES_VERTS_PER_SUBGRP(x) (((x) >> 0) & 0x7FF)
7339 #define C_028A44_ES_VERTS_PER_SUBGRP 0xFFFFF800
7340 #define S_028A44_GS_PRIMS_PER_SUBGRP(x) (((x) & 0x7FF) << 11)
7341 #define G_028A44_GS_PRIMS_PER_SUBGRP(x) (((x) >> 11) & 0x7FF)
7342 #define C_028A44_GS_PRIMS_PER_SUBGRP 0xFFC007FF
7343 /* */
7344 #define R_028A48_PA_SC_MODE_CNTL_0 0x028A48
7345 #define S_028A48_MSAA_ENABLE(x) (((x) & 0x1) << 0)
7346 #define G_028A48_MSAA_ENABLE(x) (((x) >> 0) & 0x1)
7347 #define C_028A48_MSAA_ENABLE 0xFFFFFFFE
7348 #define S_028A48_VPORT_SCISSOR_ENABLE(x) (((x) & 0x1) << 1)
7349 #define G_028A48_VPORT_SCISSOR_ENABLE(x) (((x) >> 1) & 0x1)
7350 #define C_028A48_VPORT_SCISSOR_ENABLE 0xFFFFFFFD
7351 #define S_028A48_LINE_STIPPLE_ENABLE(x) (((x) & 0x1) << 2)
7352 #define G_028A48_LINE_STIPPLE_ENABLE(x) (((x) >> 2) & 0x1)
7353 #define C_028A48_LINE_STIPPLE_ENABLE 0xFFFFFFFB
7354 #define S_028A48_SEND_UNLIT_STILES_TO_PKR(x) (((x) & 0x1) << 3)
7355 #define G_028A48_SEND_UNLIT_STILES_TO_PKR(x) (((x) >> 3) & 0x1)
7356 #define C_028A48_SEND_UNLIT_STILES_TO_PKR 0xFFFFFFF7
7357 #define R_028A4C_PA_SC_MODE_CNTL_1 0x028A4C
7358 #define S_028A4C_WALK_SIZE(x) (((x) & 0x1) << 0)
7359 #define G_028A4C_WALK_SIZE(x) (((x) >> 0) & 0x1)
7360 #define C_028A4C_WALK_SIZE 0xFFFFFFFE
7361 #define S_028A4C_WALK_ALIGNMENT(x) (((x) & 0x1) << 1)
7362 #define G_028A4C_WALK_ALIGNMENT(x) (((x) >> 1) & 0x1)
7363 #define C_028A4C_WALK_ALIGNMENT 0xFFFFFFFD
7364 #define S_028A4C_WALK_ALIGN8_PRIM_FITS_ST(x) (((x) & 0x1) << 2)
7365 #define G_028A4C_WALK_ALIGN8_PRIM_FITS_ST(x) (((x) >> 2) & 0x1)
7366 #define C_028A4C_WALK_ALIGN8_PRIM_FITS_ST 0xFFFFFFFB
7367 #define S_028A4C_WALK_FENCE_ENABLE(x) (((x) & 0x1) << 3)
7368 #define G_028A4C_WALK_FENCE_ENABLE(x) (((x) >> 3) & 0x1)
7369 #define C_028A4C_WALK_FENCE_ENABLE 0xFFFFFFF7
7370 #define S_028A4C_WALK_FENCE_SIZE(x) (((x) & 0x07) << 4)
7371 #define G_028A4C_WALK_FENCE_SIZE(x) (((x) >> 4) & 0x07)
7372 #define C_028A4C_WALK_FENCE_SIZE 0xFFFFFF8F
7373 #define S_028A4C_SUPERTILE_WALK_ORDER_ENABLE(x) (((x) & 0x1) << 7)
7374 #define G_028A4C_SUPERTILE_WALK_ORDER_ENABLE(x) (((x) >> 7) & 0x1)
7375 #define C_028A4C_SUPERTILE_WALK_ORDER_ENABLE 0xFFFFFF7F
7376 #define S_028A4C_TILE_WALK_ORDER_ENABLE(x) (((x) & 0x1) << 8)
7377 #define G_028A4C_TILE_WALK_ORDER_ENABLE(x) (((x) >> 8) & 0x1)
7378 #define C_028A4C_TILE_WALK_ORDER_ENABLE 0xFFFFFEFF
7379 #define S_028A4C_TILE_COVER_DISABLE(x) (((x) & 0x1) << 9)
7380 #define G_028A4C_TILE_COVER_DISABLE(x) (((x) >> 9) & 0x1)
7381 #define C_028A4C_TILE_COVER_DISABLE 0xFFFFFDFF
7382 #define S_028A4C_TILE_COVER_NO_SCISSOR(x) (((x) & 0x1) << 10)
7383 #define G_028A4C_TILE_COVER_NO_SCISSOR(x) (((x) >> 10) & 0x1)
7384 #define C_028A4C_TILE_COVER_NO_SCISSOR 0xFFFFFBFF
7385 #define S_028A4C_ZMM_LINE_EXTENT(x) (((x) & 0x1) << 11)
7386 #define G_028A4C_ZMM_LINE_EXTENT(x) (((x) >> 11) & 0x1)
7387 #define C_028A4C_ZMM_LINE_EXTENT 0xFFFFF7FF
7388 #define S_028A4C_ZMM_LINE_OFFSET(x) (((x) & 0x1) << 12)
7389 #define G_028A4C_ZMM_LINE_OFFSET(x) (((x) >> 12) & 0x1)
7390 #define C_028A4C_ZMM_LINE_OFFSET 0xFFFFEFFF
7391 #define S_028A4C_ZMM_RECT_EXTENT(x) (((x) & 0x1) << 13)
7392 #define G_028A4C_ZMM_RECT_EXTENT(x) (((x) >> 13) & 0x1)
7393 #define C_028A4C_ZMM_RECT_EXTENT 0xFFFFDFFF
7394 #define S_028A4C_KILL_PIX_POST_HI_Z(x) (((x) & 0x1) << 14)
7395 #define G_028A4C_KILL_PIX_POST_HI_Z(x) (((x) >> 14) & 0x1)
7396 #define C_028A4C_KILL_PIX_POST_HI_Z 0xFFFFBFFF
7397 #define S_028A4C_KILL_PIX_POST_DETAIL_MASK(x) (((x) & 0x1) << 15)
7398 #define G_028A4C_KILL_PIX_POST_DETAIL_MASK(x) (((x) >> 15) & 0x1)
7399 #define C_028A4C_KILL_PIX_POST_DETAIL_MASK 0xFFFF7FFF
7400 #define S_028A4C_PS_ITER_SAMPLE(x) (((x) & 0x1) << 16)
7401 #define G_028A4C_PS_ITER_SAMPLE(x) (((x) >> 16) & 0x1)
7402 #define C_028A4C_PS_ITER_SAMPLE 0xFFFEFFFF
7403 #define S_028A4C_MULTI_SHADER_ENGINE_PRIM_DISC(x) (((x) & 0x1) << 17)
7404 #define G_028A4C_MULTI_SHADER_ENGINE_PRIM_DISC(x) (((x) >> 17) & 0x1)
7405 #define C_028A4C_MULTI_SHADER_ENGINE_PRIM_DISC 0xFFFDFFFF
7406 #define S_028A4C_FORCE_EOV_CNTDWN_ENABLE(x) (((x) & 0x1) << 25)
7407 #define G_028A4C_FORCE_EOV_CNTDWN_ENABLE(x) (((x) >> 25) & 0x1)
7408 #define C_028A4C_FORCE_EOV_CNTDWN_ENABLE 0xFDFFFFFF
7409 #define S_028A4C_FORCE_EOV_REZ_ENABLE(x) (((x) & 0x1) << 26)
7410 #define G_028A4C_FORCE_EOV_REZ_ENABLE(x) (((x) >> 26) & 0x1)
7411 #define C_028A4C_FORCE_EOV_REZ_ENABLE 0xFBFFFFFF
7412 #define S_028A4C_OUT_OF_ORDER_PRIMITIVE_ENABLE(x) (((x) & 0x1) << 27)
7413 #define G_028A4C_OUT_OF_ORDER_PRIMITIVE_ENABLE(x) (((x) >> 27) & 0x1)
7414 #define C_028A4C_OUT_OF_ORDER_PRIMITIVE_ENABLE 0xF7FFFFFF
7415 #define S_028A4C_OUT_OF_ORDER_WATER_MARK(x) (((x) & 0x07) << 28)
7416 #define G_028A4C_OUT_OF_ORDER_WATER_MARK(x) (((x) >> 28) & 0x07)
7417 #define C_028A4C_OUT_OF_ORDER_WATER_MARK 0x8FFFFFFF
7418 #define R_028A50_VGT_ENHANCE 0x028A50
7419 #define R_028A54_VGT_GS_PER_ES 0x028A54
7420 #define S_028A54_GS_PER_ES(x) (((x) & 0x7FF) << 0)
7421 #define G_028A54_GS_PER_ES(x) (((x) >> 0) & 0x7FF)
7422 #define C_028A54_GS_PER_ES 0xFFFFF800
7423 #define R_028A58_VGT_ES_PER_GS 0x028A58
7424 #define S_028A58_ES_PER_GS(x) (((x) & 0x7FF) << 0)
7425 #define G_028A58_ES_PER_GS(x) (((x) >> 0) & 0x7FF)
7426 #define C_028A58_ES_PER_GS 0xFFFFF800
7427 #define R_028A5C_VGT_GS_PER_VS 0x028A5C
7428 #define S_028A5C_GS_PER_VS(x) (((x) & 0x0F) << 0)
7429 #define G_028A5C_GS_PER_VS(x) (((x) >> 0) & 0x0F)
7430 #define C_028A5C_GS_PER_VS 0xFFFFFFF0
7431 #define R_028A60_VGT_GSVS_RING_OFFSET_1 0x028A60
7432 #define S_028A60_OFFSET(x) (((x) & 0x7FFF) << 0)
7433 #define G_028A60_OFFSET(x) (((x) >> 0) & 0x7FFF)
7434 #define C_028A60_OFFSET 0xFFFF8000
7435 #define R_028A64_VGT_GSVS_RING_OFFSET_2 0x028A64
7436 #define S_028A64_OFFSET(x) (((x) & 0x7FFF) << 0)
7437 #define G_028A64_OFFSET(x) (((x) >> 0) & 0x7FFF)
7438 #define C_028A64_OFFSET 0xFFFF8000
7439 #define R_028A68_VGT_GSVS_RING_OFFSET_3 0x028A68
7440 #define S_028A68_OFFSET(x) (((x) & 0x7FFF) << 0)
7441 #define G_028A68_OFFSET(x) (((x) >> 0) & 0x7FFF)
7442 #define C_028A68_OFFSET 0xFFFF8000
7443 #define R_028A6C_VGT_GS_OUT_PRIM_TYPE 0x028A6C
7444 #define S_028A6C_OUTPRIM_TYPE(x) (((x) & 0x3F) << 0)
7445 #define G_028A6C_OUTPRIM_TYPE(x) (((x) >> 0) & 0x3F)
7446 #define C_028A6C_OUTPRIM_TYPE 0xFFFFFFC0
7447 #define V_028A6C_OUTPRIM_TYPE_POINTLIST 0
7448 #define V_028A6C_OUTPRIM_TYPE_LINESTRIP 1
7449 #define V_028A6C_OUTPRIM_TYPE_TRISTRIP 2
7450 #define S_028A6C_OUTPRIM_TYPE_1(x) (((x) & 0x3F) << 8)
7451 #define G_028A6C_OUTPRIM_TYPE_1(x) (((x) >> 8) & 0x3F)
7452 #define C_028A6C_OUTPRIM_TYPE_1 0xFFFFC0FF
7453 #define S_028A6C_OUTPRIM_TYPE_2(x) (((x) & 0x3F) << 16)
7454 #define G_028A6C_OUTPRIM_TYPE_2(x) (((x) >> 16) & 0x3F)
7455 #define C_028A6C_OUTPRIM_TYPE_2 0xFFC0FFFF
7456 #define S_028A6C_OUTPRIM_TYPE_3(x) (((x) & 0x3F) << 22)
7457 #define G_028A6C_OUTPRIM_TYPE_3(x) (((x) >> 22) & 0x3F)
7458 #define C_028A6C_OUTPRIM_TYPE_3 0xF03FFFFF
7459 #define S_028A6C_UNIQUE_TYPE_PER_STREAM(x) (((x) & 0x1) << 31)
7460 #define G_028A6C_UNIQUE_TYPE_PER_STREAM(x) (((x) >> 31) & 0x1)
7461 #define C_028A6C_UNIQUE_TYPE_PER_STREAM 0x7FFFFFFF
7462 #define R_028A70_IA_ENHANCE 0x028A70
7463 #define R_028A74_VGT_DMA_SIZE 0x028A74
7464 #define R_028A78_VGT_DMA_MAX_SIZE 0x028A78
7465 #define R_028A7C_VGT_DMA_INDEX_TYPE 0x028A7C
7466 #define S_028A7C_INDEX_TYPE(x) (((x) & 0x03) << 0)
7467 #define G_028A7C_INDEX_TYPE(x) (((x) >> 0) & 0x03)
7468 #define C_028A7C_INDEX_TYPE 0xFFFFFFFC
7469 #define V_028A7C_VGT_INDEX_16 0x00
7470 #define V_028A7C_VGT_INDEX_32 0x01
7471 #define S_028A7C_SWAP_MODE(x) (((x) & 0x03) << 2)
7472 #define G_028A7C_SWAP_MODE(x) (((x) >> 2) & 0x03)
7473 #define C_028A7C_SWAP_MODE 0xFFFFFFF3
7474 #define V_028A7C_VGT_DMA_SWAP_NONE 0x00
7475 #define V_028A7C_VGT_DMA_SWAP_16_BIT 0x01
7476 #define V_028A7C_VGT_DMA_SWAP_32_BIT 0x02
7477 #define V_028A7C_VGT_DMA_SWAP_WORD 0x03
7478 /* CIK */
7479 #define S_028A7C_BUF_TYPE(x) (((x) & 0x03) << 4)
7480 #define G_028A7C_BUF_TYPE(x) (((x) >> 4) & 0x03)
7481 #define C_028A7C_BUF_TYPE 0xFFFFFFCF
7482 #define V_028A7C_VGT_DMA_BUF_MEM 0x00
7483 #define V_028A7C_VGT_DMA_BUF_RING 0x01
7484 #define V_028A7C_VGT_DMA_BUF_SETUP 0x02
7485 #define S_028A7C_RDREQ_POLICY(x) (((x) & 0x03) << 6)
7486 #define G_028A7C_RDREQ_POLICY(x) (((x) >> 6) & 0x03)
7487 #define C_028A7C_RDREQ_POLICY 0xFFFFFF3F
7488 #define V_028A7C_VGT_POLICY_LRU 0x00
7489 #define V_028A7C_VGT_POLICY_STREAM 0x01
7490 #define S_028A7C_ATC(x) (((x) & 0x1) << 8)
7491 #define G_028A7C_ATC(x) (((x) >> 8) & 0x1)
7492 #define C_028A7C_ATC 0xFFFFFEFF
7493 #define S_028A7C_NOT_EOP(x) (((x) & 0x1) << 9)
7494 #define G_028A7C_NOT_EOP(x) (((x) >> 9) & 0x1)
7495 #define C_028A7C_NOT_EOP 0xFFFFFDFF
7496 #define S_028A7C_REQ_PATH(x) (((x) & 0x1) << 10)
7497 #define G_028A7C_REQ_PATH(x) (((x) >> 10) & 0x1)
7498 #define C_028A7C_REQ_PATH 0xFFFFFBFF
7499 /* */
7500 #define R_028A84_VGT_PRIMITIVEID_EN 0x028A84
7501 #define S_028A84_PRIMITIVEID_EN(x) (((x) & 0x1) << 0)
7502 #define G_028A84_PRIMITIVEID_EN(x) (((x) >> 0) & 0x1)
7503 #define C_028A84_PRIMITIVEID_EN 0xFFFFFFFE
7504 #define S_028A84_DISABLE_RESET_ON_EOI(x) (((x) & 0x1) << 1) /* not on CIK */
7505 #define G_028A84_DISABLE_RESET_ON_EOI(x) (((x) >> 1) & 0x1) /* not on CIK */
7506 #define C_028A84_DISABLE_RESET_ON_EOI 0xFFFFFFFD /* not on CIK */
7507 #define R_028A88_VGT_DMA_NUM_INSTANCES 0x028A88
7508 #define R_028A8C_VGT_PRIMITIVEID_RESET 0x028A8C
7509 #define R_028A90_VGT_EVENT_INITIATOR 0x028A90
7510 #define S_028A90_EVENT_TYPE(x) (((x) & 0x3F) << 0)
7511 #define G_028A90_EVENT_TYPE(x) (((x) >> 0) & 0x3F)
7512 #define C_028A90_EVENT_TYPE 0xFFFFFFC0
7513 #define V_028A90_SAMPLE_STREAMOUTSTATS1 0x01
7514 #define V_028A90_SAMPLE_STREAMOUTSTATS2 0x02
7515 #define V_028A90_SAMPLE_STREAMOUTSTATS3 0x03
7516 #define V_028A90_CACHE_FLUSH_TS 0x04
7517 #define V_028A90_CONTEXT_DONE 0x05
7518 #define V_028A90_CACHE_FLUSH 0x06
7519 #define V_028A90_CS_PARTIAL_FLUSH 0x07
7520 #define V_028A90_VGT_STREAMOUT_SYNC 0x08
7521 #define V_028A90_VGT_STREAMOUT_RESET 0x0A
7522 #define V_028A90_END_OF_PIPE_INCR_DE 0x0B
7523 #define V_028A90_END_OF_PIPE_IB_END 0x0C
7524 #define V_028A90_RST_PIX_CNT 0x0D
7525 #define V_028A90_VS_PARTIAL_FLUSH 0x0F
7526 #define V_028A90_PS_PARTIAL_FLUSH 0x10
7527 #define V_028A90_FLUSH_HS_OUTPUT 0x11
7528 #define V_028A90_FLUSH_LS_OUTPUT 0x12
7529 #define V_028A90_CACHE_FLUSH_AND_INV_TS_EVENT 0x14
7530 #define V_028A90_ZPASS_DONE 0x15 /* not on CIK */
7531 #define V_028A90_CACHE_FLUSH_AND_INV_EVENT 0x16
7532 #define V_028A90_PERFCOUNTER_START 0x17
7533 #define V_028A90_PERFCOUNTER_STOP 0x18
7534 #define V_028A90_PIPELINESTAT_START 0x19
7535 #define V_028A90_PIPELINESTAT_STOP 0x1A
7536 #define V_028A90_PERFCOUNTER_SAMPLE 0x1B
7537 #define V_028A90_FLUSH_ES_OUTPUT 0x1C
7538 #define V_028A90_FLUSH_GS_OUTPUT 0x1D
7539 #define V_028A90_SAMPLE_PIPELINESTAT 0x1E
7540 #define V_028A90_SO_VGTSTREAMOUT_FLUSH 0x1F
7541 #define V_028A90_SAMPLE_STREAMOUTSTATS 0x20
7542 #define V_028A90_RESET_VTX_CNT 0x21
7543 #define V_028A90_BLOCK_CONTEXT_DONE 0x22
7544 #define V_028A90_CS_CONTEXT_DONE 0x23
7545 #define V_028A90_VGT_FLUSH 0x24
7546 #define V_028A90_SC_SEND_DB_VPZ 0x27
7547 #define V_028A90_BOTTOM_OF_PIPE_TS 0x28
7548 #define V_028A90_DB_CACHE_FLUSH_AND_INV 0x2A
7549 #define V_028A90_FLUSH_AND_INV_DB_DATA_TS 0x2B
7550 #define V_028A90_FLUSH_AND_INV_DB_META 0x2C
7551 #define V_028A90_FLUSH_AND_INV_CB_DATA_TS 0x2D
7552 #define V_028A90_FLUSH_AND_INV_CB_META 0x2E
7553 #define V_028A90_CS_DONE 0x2F
7554 #define V_028A90_PS_DONE 0x30
7555 #define V_028A90_FLUSH_AND_INV_CB_PIXEL_DATA 0x31
7556 #define V_028A90_THREAD_TRACE_START 0x33
7557 #define V_028A90_THREAD_TRACE_STOP 0x34
7558 #define V_028A90_THREAD_TRACE_MARKER 0x35
7559 #define V_028A90_THREAD_TRACE_FLUSH 0x36
7560 #define V_028A90_THREAD_TRACE_FINISH 0x37
7561 /* CIK */
7562 #define V_028A90_PIXEL_PIPE_STAT_CONTROL 0x38
7563 #define V_028A90_PIXEL_PIPE_STAT_DUMP 0x39
7564 #define V_028A90_PIXEL_PIPE_STAT_RESET 0x40
7565 /* */
7566 #define S_028A90_ADDRESS_HI(x) (((x) & 0x1FF) << 18)
7567 #define G_028A90_ADDRESS_HI(x) (((x) >> 18) & 0x1FF)
7568 #define C_028A90_ADDRESS_HI 0xF803FFFF
7569 #define S_028A90_EXTENDED_EVENT(x) (((x) & 0x1) << 27)
7570 #define G_028A90_EXTENDED_EVENT(x) (((x) >> 27) & 0x1)
7571 #define C_028A90_EXTENDED_EVENT 0xF7FFFFFF
7572 #define R_028A94_VGT_MULTI_PRIM_IB_RESET_EN 0x028A94
7573 #define S_028A94_RESET_EN(x) (((x) & 0x1) << 0)
7574 #define G_028A94_RESET_EN(x) (((x) >> 0) & 0x1)
7575 #define C_028A94_RESET_EN 0xFFFFFFFE
7576 #define R_028AA0_VGT_INSTANCE_STEP_RATE_0 0x028AA0
7577 #define R_028AA4_VGT_INSTANCE_STEP_RATE_1 0x028AA4
7578 #define R_028AA8_IA_MULTI_VGT_PARAM 0x028AA8
7579 #define S_028AA8_PRIMGROUP_SIZE(x) (((x) & 0xFFFF) << 0)
7580 #define G_028AA8_PRIMGROUP_SIZE(x) (((x) >> 0) & 0xFFFF)
7581 #define C_028AA8_PRIMGROUP_SIZE 0xFFFF0000
7582 #define S_028AA8_PARTIAL_VS_WAVE_ON(x) (((x) & 0x1) << 16)
7583 #define G_028AA8_PARTIAL_VS_WAVE_ON(x) (((x) >> 16) & 0x1)
7584 #define C_028AA8_PARTIAL_VS_WAVE_ON 0xFFFEFFFF
7585 #define S_028AA8_SWITCH_ON_EOP(x) (((x) & 0x1) << 17)
7586 #define G_028AA8_SWITCH_ON_EOP(x) (((x) >> 17) & 0x1)
7587 #define C_028AA8_SWITCH_ON_EOP 0xFFFDFFFF
7588 #define S_028AA8_PARTIAL_ES_WAVE_ON(x) (((x) & 0x1) << 18)
7589 #define G_028AA8_PARTIAL_ES_WAVE_ON(x) (((x) >> 18) & 0x1)
7590 #define C_028AA8_PARTIAL_ES_WAVE_ON 0xFFFBFFFF
7591 #define S_028AA8_SWITCH_ON_EOI(x) (((x) & 0x1) << 19)
7592 #define G_028AA8_SWITCH_ON_EOI(x) (((x) >> 19) & 0x1)
7593 #define C_028AA8_SWITCH_ON_EOI 0xFFF7FFFF
7594 /* CIK */
7595 #define S_028AA8_WD_SWITCH_ON_EOP(x) (((x) & 0x1) << 20)
7596 #define G_028AA8_WD_SWITCH_ON_EOP(x) (((x) >> 20) & 0x1)
7597 #define C_028AA8_WD_SWITCH_ON_EOP 0xFFEFFFFF
7598 /* */
7599 #define R_028AAC_VGT_ESGS_RING_ITEMSIZE 0x028AAC
7600 #define S_028AAC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
7601 #define G_028AAC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
7602 #define C_028AAC_ITEMSIZE 0xFFFF8000
7603 #define R_028AB0_VGT_GSVS_RING_ITEMSIZE 0x028AB0
7604 #define S_028AB0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
7605 #define G_028AB0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
7606 #define C_028AB0_ITEMSIZE 0xFFFF8000
7607 #define R_028AB4_VGT_REUSE_OFF 0x028AB4
7608 #define S_028AB4_REUSE_OFF(x) (((x) & 0x1) << 0)
7609 #define G_028AB4_REUSE_OFF(x) (((x) >> 0) & 0x1)
7610 #define C_028AB4_REUSE_OFF 0xFFFFFFFE
7611 #define R_028AB8_VGT_VTX_CNT_EN 0x028AB8
7612 #define S_028AB8_VTX_CNT_EN(x) (((x) & 0x1) << 0)
7613 #define G_028AB8_VTX_CNT_EN(x) (((x) >> 0) & 0x1)
7614 #define C_028AB8_VTX_CNT_EN 0xFFFFFFFE
7615 #define R_028ABC_DB_HTILE_SURFACE 0x028ABC
7616 #define S_028ABC_LINEAR(x) (((x) & 0x1) << 0)
7617 #define G_028ABC_LINEAR(x) (((x) >> 0) & 0x1)
7618 #define C_028ABC_LINEAR 0xFFFFFFFE
7619 #define S_028ABC_FULL_CACHE(x) (((x) & 0x1) << 1)
7620 #define G_028ABC_FULL_CACHE(x) (((x) >> 1) & 0x1)
7621 #define C_028ABC_FULL_CACHE 0xFFFFFFFD
7622 #define S_028ABC_HTILE_USES_PRELOAD_WIN(x) (((x) & 0x1) << 2)
7623 #define G_028ABC_HTILE_USES_PRELOAD_WIN(x) (((x) >> 2) & 0x1)
7624 #define C_028ABC_HTILE_USES_PRELOAD_WIN 0xFFFFFFFB
7625 #define S_028ABC_PRELOAD(x) (((x) & 0x1) << 3)
7626 #define G_028ABC_PRELOAD(x) (((x) >> 3) & 0x1)
7627 #define C_028ABC_PRELOAD 0xFFFFFFF7
7628 #define S_028ABC_PREFETCH_WIDTH(x) (((x) & 0x3F) << 4)
7629 #define G_028ABC_PREFETCH_WIDTH(x) (((x) >> 4) & 0x3F)
7630 #define C_028ABC_PREFETCH_WIDTH 0xFFFFFC0F
7631 #define S_028ABC_PREFETCH_HEIGHT(x) (((x) & 0x3F) << 10)
7632 #define G_028ABC_PREFETCH_HEIGHT(x) (((x) >> 10) & 0x3F)
7633 #define C_028ABC_PREFETCH_HEIGHT 0xFFFF03FF
7634 #define S_028ABC_DST_OUTSIDE_ZERO_TO_ONE(x) (((x) & 0x1) << 16)
7635 #define G_028ABC_DST_OUTSIDE_ZERO_TO_ONE(x) (((x) >> 16) & 0x1)
7636 #define C_028ABC_DST_OUTSIDE_ZERO_TO_ONE 0xFFFEFFFF
7637 #define R_028AC0_DB_SRESULTS_COMPARE_STATE0 0x028AC0
7638 #define S_028AC0_COMPAREFUNC0(x) (((x) & 0x07) << 0)
7639 #define G_028AC0_COMPAREFUNC0(x) (((x) >> 0) & 0x07)
7640 #define C_028AC0_COMPAREFUNC0 0xFFFFFFF8
7641 #define V_028AC0_REF_NEVER 0x00
7642 #define V_028AC0_REF_LESS 0x01
7643 #define V_028AC0_REF_EQUAL 0x02
7644 #define V_028AC0_REF_LEQUAL 0x03
7645 #define V_028AC0_REF_GREATER 0x04
7646 #define V_028AC0_REF_NOTEQUAL 0x05
7647 #define V_028AC0_REF_GEQUAL 0x06
7648 #define V_028AC0_REF_ALWAYS 0x07
7649 #define S_028AC0_COMPAREVALUE0(x) (((x) & 0xFF) << 4)
7650 #define G_028AC0_COMPAREVALUE0(x) (((x) >> 4) & 0xFF)
7651 #define C_028AC0_COMPAREVALUE0 0xFFFFF00F
7652 #define S_028AC0_COMPAREMASK0(x) (((x) & 0xFF) << 12)
7653 #define G_028AC0_COMPAREMASK0(x) (((x) >> 12) & 0xFF)
7654 #define C_028AC0_COMPAREMASK0 0xFFF00FFF
7655 #define S_028AC0_ENABLE0(x) (((x) & 0x1) << 24)
7656 #define G_028AC0_ENABLE0(x) (((x) >> 24) & 0x1)
7657 #define C_028AC0_ENABLE0 0xFEFFFFFF
7658 #define R_028AC4_DB_SRESULTS_COMPARE_STATE1 0x028AC4
7659 #define S_028AC4_COMPAREFUNC1(x) (((x) & 0x07) << 0)
7660 #define G_028AC4_COMPAREFUNC1(x) (((x) >> 0) & 0x07)
7661 #define C_028AC4_COMPAREFUNC1 0xFFFFFFF8
7662 #define V_028AC4_REF_NEVER 0x00
7663 #define V_028AC4_REF_LESS 0x01
7664 #define V_028AC4_REF_EQUAL 0x02
7665 #define V_028AC4_REF_LEQUAL 0x03
7666 #define V_028AC4_REF_GREATER 0x04
7667 #define V_028AC4_REF_NOTEQUAL 0x05
7668 #define V_028AC4_REF_GEQUAL 0x06
7669 #define V_028AC4_REF_ALWAYS 0x07
7670 #define S_028AC4_COMPAREVALUE1(x) (((x) & 0xFF) << 4)
7671 #define G_028AC4_COMPAREVALUE1(x) (((x) >> 4) & 0xFF)
7672 #define C_028AC4_COMPAREVALUE1 0xFFFFF00F
7673 #define S_028AC4_COMPAREMASK1(x) (((x) & 0xFF) << 12)
7674 #define G_028AC4_COMPAREMASK1(x) (((x) >> 12) & 0xFF)
7675 #define C_028AC4_COMPAREMASK1 0xFFF00FFF
7676 #define S_028AC4_ENABLE1(x) (((x) & 0x1) << 24)
7677 #define G_028AC4_ENABLE1(x) (((x) >> 24) & 0x1)
7678 #define C_028AC4_ENABLE1 0xFEFFFFFF
7679 #define R_028AC8_DB_PRELOAD_CONTROL 0x028AC8
7680 #define S_028AC8_START_X(x) (((x) & 0xFF) << 0)
7681 #define G_028AC8_START_X(x) (((x) >> 0) & 0xFF)
7682 #define C_028AC8_START_X 0xFFFFFF00
7683 #define S_028AC8_START_Y(x) (((x) & 0xFF) << 8)
7684 #define G_028AC8_START_Y(x) (((x) >> 8) & 0xFF)
7685 #define C_028AC8_START_Y 0xFFFF00FF
7686 #define S_028AC8_MAX_X(x) (((x) & 0xFF) << 16)
7687 #define G_028AC8_MAX_X(x) (((x) >> 16) & 0xFF)
7688 #define C_028AC8_MAX_X 0xFF00FFFF
7689 #define S_028AC8_MAX_Y(x) (((x) & 0xFF) << 24)
7690 #define G_028AC8_MAX_Y(x) (((x) >> 24) & 0xFF)
7691 #define C_028AC8_MAX_Y 0x00FFFFFF
7692 #define R_028AD0_VGT_STRMOUT_BUFFER_SIZE_0 0x028AD0
7693 #define R_028AD4_VGT_STRMOUT_VTX_STRIDE_0 0x028AD4
7694 #define S_028AD4_STRIDE(x) (((x) & 0x3FF) << 0)
7695 #define G_028AD4_STRIDE(x) (((x) >> 0) & 0x3FF)
7696 #define C_028AD4_STRIDE 0xFFFFFC00
7697 #define R_028ADC_VGT_STRMOUT_BUFFER_OFFSET_0 0x028ADC
7698 #define R_028AE0_VGT_STRMOUT_BUFFER_SIZE_1 0x028AE0
7699 #define R_028AE4_VGT_STRMOUT_VTX_STRIDE_1 0x028AE4
7700 #define S_028AE4_STRIDE(x) (((x) & 0x3FF) << 0)
7701 #define G_028AE4_STRIDE(x) (((x) >> 0) & 0x3FF)
7702 #define C_028AE4_STRIDE 0xFFFFFC00
7703 #define R_028AEC_VGT_STRMOUT_BUFFER_OFFSET_1 0x028AEC
7704 #define R_028AF0_VGT_STRMOUT_BUFFER_SIZE_2 0x028AF0
7705 #define R_028AF4_VGT_STRMOUT_VTX_STRIDE_2 0x028AF4
7706 #define S_028AF4_STRIDE(x) (((x) & 0x3FF) << 0)
7707 #define G_028AF4_STRIDE(x) (((x) >> 0) & 0x3FF)
7708 #define C_028AF4_STRIDE 0xFFFFFC00
7709 #define R_028AFC_VGT_STRMOUT_BUFFER_OFFSET_2 0x028AFC
7710 #define R_028B00_VGT_STRMOUT_BUFFER_SIZE_3 0x028B00
7711 #define R_028B04_VGT_STRMOUT_VTX_STRIDE_3 0x028B04
7712 #define S_028B04_STRIDE(x) (((x) & 0x3FF) << 0)
7713 #define G_028B04_STRIDE(x) (((x) >> 0) & 0x3FF)
7714 #define C_028B04_STRIDE 0xFFFFFC00
7715 #define R_028B0C_VGT_STRMOUT_BUFFER_OFFSET_3 0x028B0C
7716 #define R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET 0x028B28
7717 #define R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE 0x028B2C
7718 #define R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE 0x028B30
7719 #define S_028B30_VERTEX_STRIDE(x) (((x) & 0x1FF) << 0)
7720 #define G_028B30_VERTEX_STRIDE(x) (((x) >> 0) & 0x1FF)
7721 #define C_028B30_VERTEX_STRIDE 0xFFFFFE00
7722 #define R_028B38_VGT_GS_MAX_VERT_OUT 0x028B38
7723 #define S_028B38_MAX_VERT_OUT(x) (((x) & 0x7FF) << 0)
7724 #define G_028B38_MAX_VERT_OUT(x) (((x) >> 0) & 0x7FF)
7725 #define C_028B38_MAX_VERT_OUT 0xFFFFF800
7726 #define R_028B54_VGT_SHADER_STAGES_EN 0x028B54
7727 #define S_028B54_LS_EN(x) (((x) & 0x03) << 0)
7728 #define G_028B54_LS_EN(x) (((x) >> 0) & 0x03)
7729 #define C_028B54_LS_EN 0xFFFFFFFC
7730 #define V_028B54_LS_STAGE_OFF 0x00
7731 #define V_028B54_LS_STAGE_ON 0x01
7732 #define V_028B54_CS_STAGE_ON 0x02
7733 #define S_028B54_HS_EN(x) (((x) & 0x1) << 2)
7734 #define G_028B54_HS_EN(x) (((x) >> 2) & 0x1)
7735 #define C_028B54_HS_EN 0xFFFFFFFB
7736 #define S_028B54_ES_EN(x) (((x) & 0x03) << 3)
7737 #define G_028B54_ES_EN(x) (((x) >> 3) & 0x03)
7738 #define C_028B54_ES_EN 0xFFFFFFE7
7739 #define V_028B54_ES_STAGE_OFF 0x00
7740 #define V_028B54_ES_STAGE_DS 0x01
7741 #define V_028B54_ES_STAGE_REAL 0x02
7742 #define S_028B54_GS_EN(x) (((x) & 0x1) << 5)
7743 #define G_028B54_GS_EN(x) (((x) >> 5) & 0x1)
7744 #define C_028B54_GS_EN 0xFFFFFFDF
7745 #define S_028B54_VS_EN(x) (((x) & 0x03) << 6)
7746 #define G_028B54_VS_EN(x) (((x) >> 6) & 0x03)
7747 #define C_028B54_VS_EN 0xFFFFFF3F
7748 #define V_028B54_VS_STAGE_REAL 0x00
7749 #define V_028B54_VS_STAGE_DS 0x01
7750 #define V_028B54_VS_STAGE_COPY_SHADER 0x02
7751 #define S_028B54_DYNAMIC_HS(x) (((x) & 0x1) << 8)
7752 #define G_028B54_DYNAMIC_HS(x) (((x) >> 8) & 0x1)
7753 #define C_028B54_DYNAMIC_HS 0xFFFFFEFF
7754 #define R_028B58_VGT_LS_HS_CONFIG 0x028B58
7755 #define S_028B58_NUM_PATCHES(x) (((x) & 0xFF) << 0)
7756 #define G_028B58_NUM_PATCHES(x) (((x) >> 0) & 0xFF)
7757 #define C_028B58_NUM_PATCHES 0xFFFFFF00
7758 #define S_028B58_HS_NUM_INPUT_CP(x) (((x) & 0x3F) << 8)
7759 #define G_028B58_HS_NUM_INPUT_CP(x) (((x) >> 8) & 0x3F)
7760 #define C_028B58_HS_NUM_INPUT_CP 0xFFFFC0FF
7761 #define S_028B58_HS_NUM_OUTPUT_CP(x) (((x) & 0x3F) << 14)
7762 #define G_028B58_HS_NUM_OUTPUT_CP(x) (((x) >> 14) & 0x3F)
7763 #define C_028B58_HS_NUM_OUTPUT_CP 0xFFF03FFF
7764 #define R_028B5C_VGT_GS_VERT_ITEMSIZE 0x028B5C
7765 #define S_028B5C_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
7766 #define G_028B5C_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
7767 #define C_028B5C_ITEMSIZE 0xFFFF8000
7768 #define R_028B60_VGT_GS_VERT_ITEMSIZE_1 0x028B60
7769 #define S_028B60_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
7770 #define G_028B60_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
7771 #define C_028B60_ITEMSIZE 0xFFFF8000
7772 #define R_028B64_VGT_GS_VERT_ITEMSIZE_2 0x028B64
7773 #define S_028B64_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
7774 #define G_028B64_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
7775 #define C_028B64_ITEMSIZE 0xFFFF8000
7776 #define R_028B68_VGT_GS_VERT_ITEMSIZE_3 0x028B68
7777 #define S_028B68_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
7778 #define G_028B68_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
7779 #define C_028B68_ITEMSIZE 0xFFFF8000
7780 #define R_028B6C_VGT_TF_PARAM 0x028B6C
7781 #define S_028B6C_TYPE(x) (((x) & 0x03) << 0)
7782 #define G_028B6C_TYPE(x) (((x) >> 0) & 0x03)
7783 #define C_028B6C_TYPE 0xFFFFFFFC
7784 #define V_028B6C_TESS_ISOLINE 0x00
7785 #define V_028B6C_TESS_TRIANGLE 0x01
7786 #define V_028B6C_TESS_QUAD 0x02
7787 #define S_028B6C_PARTITIONING(x) (((x) & 0x07) << 2)
7788 #define G_028B6C_PARTITIONING(x) (((x) >> 2) & 0x07)
7789 #define C_028B6C_PARTITIONING 0xFFFFFFE3
7790 #define V_028B6C_PART_INTEGER 0x00
7791 #define V_028B6C_PART_POW2 0x01
7792 #define V_028B6C_PART_FRAC_ODD 0x02
7793 #define V_028B6C_PART_FRAC_EVEN 0x03
7794 #define S_028B6C_TOPOLOGY(x) (((x) & 0x07) << 5)
7795 #define G_028B6C_TOPOLOGY(x) (((x) >> 5) & 0x07)
7796 #define C_028B6C_TOPOLOGY 0xFFFFFF1F
7797 #define V_028B6C_OUTPUT_POINT 0x00
7798 #define V_028B6C_OUTPUT_LINE 0x01
7799 #define V_028B6C_OUTPUT_TRIANGLE_CW 0x02
7800 #define V_028B6C_OUTPUT_TRIANGLE_CCW 0x03
7801 #define S_028B6C_RESERVED_REDUC_AXIS(x) (((x) & 0x1) << 8) /* not on CIK */
7802 #define G_028B6C_RESERVED_REDUC_AXIS(x) (((x) >> 8) & 0x1) /* not on CIK */
7803 #define C_028B6C_RESERVED_REDUC_AXIS 0xFFFFFEFF /* not on CIK */
7804 #define S_028B6C_NUM_DS_WAVES_PER_SIMD(x) (((x) & 0x0F) << 10)
7805 #define G_028B6C_NUM_DS_WAVES_PER_SIMD(x) (((x) >> 10) & 0x0F)
7806 #define C_028B6C_NUM_DS_WAVES_PER_SIMD 0xFFFFC3FF
7807 #define S_028B6C_DISABLE_DONUTS(x) (((x) & 0x1) << 14)
7808 #define G_028B6C_DISABLE_DONUTS(x) (((x) >> 14) & 0x1)
7809 #define C_028B6C_DISABLE_DONUTS 0xFFFFBFFF
7810 /* CIK */
7811 #define S_028B6C_RDREQ_POLICY(x) (((x) & 0x03) << 15)
7812 #define G_028B6C_RDREQ_POLICY(x) (((x) >> 15) & 0x03)
7813 #define C_028B6C_RDREQ_POLICY 0xFFFE7FFF
7814 #define V_028B6C_VGT_POLICY_LRU 0x00
7815 #define V_028B6C_VGT_POLICY_STREAM 0x01
7816 #define V_028B6C_VGT_POLICY_BYPASS 0x02
7817 /* */
7818 #define R_028B70_DB_ALPHA_TO_MASK 0x028B70
7819 #define S_028B70_ALPHA_TO_MASK_ENABLE(x) (((x) & 0x1) << 0)
7820 #define G_028B70_ALPHA_TO_MASK_ENABLE(x) (((x) >> 0) & 0x1)
7821 #define C_028B70_ALPHA_TO_MASK_ENABLE 0xFFFFFFFE
7822 #define S_028B70_ALPHA_TO_MASK_OFFSET0(x) (((x) & 0x03) << 8)
7823 #define G_028B70_ALPHA_TO_MASK_OFFSET0(x) (((x) >> 8) & 0x03)
7824 #define C_028B70_ALPHA_TO_MASK_OFFSET0 0xFFFFFCFF
7825 #define S_028B70_ALPHA_TO_MASK_OFFSET1(x) (((x) & 0x03) << 10)
7826 #define G_028B70_ALPHA_TO_MASK_OFFSET1(x) (((x) >> 10) & 0x03)
7827 #define C_028B70_ALPHA_TO_MASK_OFFSET1 0xFFFFF3FF
7828 #define S_028B70_ALPHA_TO_MASK_OFFSET2(x) (((x) & 0x03) << 12)
7829 #define G_028B70_ALPHA_TO_MASK_OFFSET2(x) (((x) >> 12) & 0x03)
7830 #define C_028B70_ALPHA_TO_MASK_OFFSET2 0xFFFFCFFF
7831 #define S_028B70_ALPHA_TO_MASK_OFFSET3(x) (((x) & 0x03) << 14)
7832 #define G_028B70_ALPHA_TO_MASK_OFFSET3(x) (((x) >> 14) & 0x03)
7833 #define C_028B70_ALPHA_TO_MASK_OFFSET3 0xFFFF3FFF
7834 #define S_028B70_OFFSET_ROUND(x) (((x) & 0x1) << 16)
7835 #define G_028B70_OFFSET_ROUND(x) (((x) >> 16) & 0x1)
7836 #define C_028B70_OFFSET_ROUND 0xFFFEFFFF
7837 /* CIK */
7838 #define R_028B74_VGT_DISPATCH_DRAW_INDEX 0x028B74
7839 /* */
7840 #define R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL 0x028B78
7841 #define S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(x) (((x) & 0xFF) << 0)
7842 #define G_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(x) (((x) >> 0) & 0xFF)
7843 #define C_028B78_POLY_OFFSET_NEG_NUM_DB_BITS 0xFFFFFF00
7844 #define S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(x) (((x) & 0x1) << 8)
7845 #define G_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(x) (((x) >> 8) & 0x1)
7846 #define C_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT 0xFFFFFEFF
7847 #define R_028B7C_PA_SU_POLY_OFFSET_CLAMP 0x028B7C
7848 #define R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE 0x028B80
7849 #define R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET 0x028B84
7850 #define R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE 0x028B88
7851 #define R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET 0x028B8C
7852 #define R_028B90_VGT_GS_INSTANCE_CNT 0x028B90
7853 #define S_028B90_ENABLE(x) (((x) & 0x1) << 0)
7854 #define G_028B90_ENABLE(x) (((x) >> 0) & 0x1)
7855 #define C_028B90_ENABLE 0xFFFFFFFE
7856 #define S_028B90_CNT(x) (((x) & 0x7F) << 2)
7857 #define G_028B90_CNT(x) (((x) >> 2) & 0x7F)
7858 #define C_028B90_CNT 0xFFFFFE03
7859 #define R_028B94_VGT_STRMOUT_CONFIG 0x028B94
7860 #define S_028B94_STREAMOUT_0_EN(x) (((x) & 0x1) << 0)
7861 #define G_028B94_STREAMOUT_0_EN(x) (((x) >> 0) & 0x1)
7862 #define C_028B94_STREAMOUT_0_EN 0xFFFFFFFE
7863 #define S_028B94_STREAMOUT_1_EN(x) (((x) & 0x1) << 1)
7864 #define G_028B94_STREAMOUT_1_EN(x) (((x) >> 1) & 0x1)
7865 #define C_028B94_STREAMOUT_1_EN 0xFFFFFFFD
7866 #define S_028B94_STREAMOUT_2_EN(x) (((x) & 0x1) << 2)
7867 #define G_028B94_STREAMOUT_2_EN(x) (((x) >> 2) & 0x1)
7868 #define C_028B94_STREAMOUT_2_EN 0xFFFFFFFB
7869 #define S_028B94_STREAMOUT_3_EN(x) (((x) & 0x1) << 3)
7870 #define G_028B94_STREAMOUT_3_EN(x) (((x) >> 3) & 0x1)
7871 #define C_028B94_STREAMOUT_3_EN 0xFFFFFFF7
7872 #define S_028B94_RAST_STREAM(x) (((x) & 0x07) << 4)
7873 #define G_028B94_RAST_STREAM(x) (((x) >> 4) & 0x07)
7874 #define C_028B94_RAST_STREAM 0xFFFFFF8F
7875 #define S_028B94_RAST_STREAM_MASK(x) (((x) & 0x0F) << 8)
7876 #define G_028B94_RAST_STREAM_MASK(x) (((x) >> 8) & 0x0F)
7877 #define C_028B94_RAST_STREAM_MASK 0xFFFFF0FF
7878 #define S_028B94_USE_RAST_STREAM_MASK(x) (((x) & 0x1) << 31)
7879 #define G_028B94_USE_RAST_STREAM_MASK(x) (((x) >> 31) & 0x1)
7880 #define C_028B94_USE_RAST_STREAM_MASK 0x7FFFFFFF
7881 #define R_028B98_VGT_STRMOUT_BUFFER_CONFIG 0x028B98
7882 #define S_028B98_STREAM_0_BUFFER_EN(x) (((x) & 0x0F) << 0)
7883 #define G_028B98_STREAM_0_BUFFER_EN(x) (((x) >> 0) & 0x0F)
7884 #define C_028B98_STREAM_0_BUFFER_EN 0xFFFFFFF0
7885 #define S_028B98_STREAM_1_BUFFER_EN(x) (((x) & 0x0F) << 4)
7886 #define G_028B98_STREAM_1_BUFFER_EN(x) (((x) >> 4) & 0x0F)
7887 #define C_028B98_STREAM_1_BUFFER_EN 0xFFFFFF0F
7888 #define S_028B98_STREAM_2_BUFFER_EN(x) (((x) & 0x0F) << 8)
7889 #define G_028B98_STREAM_2_BUFFER_EN(x) (((x) >> 8) & 0x0F)
7890 #define C_028B98_STREAM_2_BUFFER_EN 0xFFFFF0FF
7891 #define S_028B98_STREAM_3_BUFFER_EN(x) (((x) & 0x0F) << 12)
7892 #define G_028B98_STREAM_3_BUFFER_EN(x) (((x) >> 12) & 0x0F)
7893 #define C_028B98_STREAM_3_BUFFER_EN 0xFFFF0FFF
7894 #define R_028BD4_PA_SC_CENTROID_PRIORITY_0 0x028BD4
7895 #define S_028BD4_DISTANCE_0(x) (((x) & 0x0F) << 0)
7896 #define G_028BD4_DISTANCE_0(x) (((x) >> 0) & 0x0F)
7897 #define C_028BD4_DISTANCE_0 0xFFFFFFF0
7898 #define S_028BD4_DISTANCE_1(x) (((x) & 0x0F) << 4)
7899 #define G_028BD4_DISTANCE_1(x) (((x) >> 4) & 0x0F)
7900 #define C_028BD4_DISTANCE_1 0xFFFFFF0F
7901 #define S_028BD4_DISTANCE_2(x) (((x) & 0x0F) << 8)
7902 #define G_028BD4_DISTANCE_2(x) (((x) >> 8) & 0x0F)
7903 #define C_028BD4_DISTANCE_2 0xFFFFF0FF
7904 #define S_028BD4_DISTANCE_3(x) (((x) & 0x0F) << 12)
7905 #define G_028BD4_DISTANCE_3(x) (((x) >> 12) & 0x0F)
7906 #define C_028BD4_DISTANCE_3 0xFFFF0FFF
7907 #define S_028BD4_DISTANCE_4(x) (((x) & 0x0F) << 16)
7908 #define G_028BD4_DISTANCE_4(x) (((x) >> 16) & 0x0F)
7909 #define C_028BD4_DISTANCE_4 0xFFF0FFFF
7910 #define S_028BD4_DISTANCE_5(x) (((x) & 0x0F) << 20)
7911 #define G_028BD4_DISTANCE_5(x) (((x) >> 20) & 0x0F)
7912 #define C_028BD4_DISTANCE_5 0xFF0FFFFF
7913 #define S_028BD4_DISTANCE_6(x) (((x) & 0x0F) << 24)
7914 #define G_028BD4_DISTANCE_6(x) (((x) >> 24) & 0x0F)
7915 #define C_028BD4_DISTANCE_6 0xF0FFFFFF
7916 #define S_028BD4_DISTANCE_7(x) (((x) & 0x0F) << 28)
7917 #define G_028BD4_DISTANCE_7(x) (((x) >> 28) & 0x0F)
7918 #define C_028BD4_DISTANCE_7 0x0FFFFFFF
7919 #define R_028BD8_PA_SC_CENTROID_PRIORITY_1 0x028BD8
7920 #define S_028BD8_DISTANCE_8(x) (((x) & 0x0F) << 0)
7921 #define G_028BD8_DISTANCE_8(x) (((x) >> 0) & 0x0F)
7922 #define C_028BD8_DISTANCE_8 0xFFFFFFF0
7923 #define S_028BD8_DISTANCE_9(x) (((x) & 0x0F) << 4)
7924 #define G_028BD8_DISTANCE_9(x) (((x) >> 4) & 0x0F)
7925 #define C_028BD8_DISTANCE_9 0xFFFFFF0F
7926 #define S_028BD8_DISTANCE_10(x) (((x) & 0x0F) << 8)
7927 #define G_028BD8_DISTANCE_10(x) (((x) >> 8) & 0x0F)
7928 #define C_028BD8_DISTANCE_10 0xFFFFF0FF
7929 #define S_028BD8_DISTANCE_11(x) (((x) & 0x0F) << 12)
7930 #define G_028BD8_DISTANCE_11(x) (((x) >> 12) & 0x0F)
7931 #define C_028BD8_DISTANCE_11 0xFFFF0FFF
7932 #define S_028BD8_DISTANCE_12(x) (((x) & 0x0F) << 16)
7933 #define G_028BD8_DISTANCE_12(x) (((x) >> 16) & 0x0F)
7934 #define C_028BD8_DISTANCE_12 0xFFF0FFFF
7935 #define S_028BD8_DISTANCE_13(x) (((x) & 0x0F) << 20)
7936 #define G_028BD8_DISTANCE_13(x) (((x) >> 20) & 0x0F)
7937 #define C_028BD8_DISTANCE_13 0xFF0FFFFF
7938 #define S_028BD8_DISTANCE_14(x) (((x) & 0x0F) << 24)
7939 #define G_028BD8_DISTANCE_14(x) (((x) >> 24) & 0x0F)
7940 #define C_028BD8_DISTANCE_14 0xF0FFFFFF
7941 #define S_028BD8_DISTANCE_15(x) (((x) & 0x0F) << 28)
7942 #define G_028BD8_DISTANCE_15(x) (((x) >> 28) & 0x0F)
7943 #define C_028BD8_DISTANCE_15 0x0FFFFFFF
7944 #define R_028BDC_PA_SC_LINE_CNTL 0x028BDC
7945 #define S_028BDC_EXPAND_LINE_WIDTH(x) (((x) & 0x1) << 9)
7946 #define G_028BDC_EXPAND_LINE_WIDTH(x) (((x) >> 9) & 0x1)
7947 #define C_028BDC_EXPAND_LINE_WIDTH 0xFFFFFDFF
7948 #define S_028BDC_LAST_PIXEL(x) (((x) & 0x1) << 10)
7949 #define G_028BDC_LAST_PIXEL(x) (((x) >> 10) & 0x1)
7950 #define C_028BDC_LAST_PIXEL 0xFFFFFBFF
7951 #define S_028BDC_PERPENDICULAR_ENDCAP_ENA(x) (((x) & 0x1) << 11)
7952 #define G_028BDC_PERPENDICULAR_ENDCAP_ENA(x) (((x) >> 11) & 0x1)
7953 #define C_028BDC_PERPENDICULAR_ENDCAP_ENA 0xFFFFF7FF
7954 #define S_028BDC_DX10_DIAMOND_TEST_ENA(x) (((x) & 0x1) << 12)
7955 #define G_028BDC_DX10_DIAMOND_TEST_ENA(x) (((x) >> 12) & 0x1)
7956 #define C_028BDC_DX10_DIAMOND_TEST_ENA 0xFFFFEFFF
7957 #define R_028BE4_PA_SU_VTX_CNTL 0x028BE4
7958 #define S_028BE4_PIX_CENTER(x) (((x) & 0x1) << 0)
7959 #define G_028BE4_PIX_CENTER(x) (((x) >> 0) & 0x1)
7960 #define C_028BE4_PIX_CENTER 0xFFFFFFFE
7961 #define S_028BE4_ROUND_MODE(x) (((x) & 0x03) << 1)
7962 #define G_028BE4_ROUND_MODE(x) (((x) >> 1) & 0x03)
7963 #define C_028BE4_ROUND_MODE 0xFFFFFFF9
7964 #define V_028BE4_X_TRUNCATE 0x00
7965 #define V_028BE4_X_ROUND 0x01
7966 #define V_028BE4_X_ROUND_TO_EVEN 0x02
7967 #define V_028BE4_X_ROUND_TO_ODD 0x03
7968 #define S_028BE4_QUANT_MODE(x) (((x) & 0x07) << 3)
7969 #define G_028BE4_QUANT_MODE(x) (((x) >> 3) & 0x07)
7970 #define C_028BE4_QUANT_MODE 0xFFFFFFC7
7971 #define V_028BE4_X_16_8_FIXED_POINT_1_16TH 0x00
7972 #define V_028BE4_X_16_8_FIXED_POINT_1_8TH 0x01
7973 #define V_028BE4_X_16_8_FIXED_POINT_1_4TH 0x02
7974 #define V_028BE4_X_16_8_FIXED_POINT_1_2 0x03
7975 #define V_028BE4_X_16_8_FIXED_POINT_1 0x04
7976 #define V_028BE4_X_16_8_FIXED_POINT_1_256TH 0x05
7977 #define V_028BE4_X_14_10_FIXED_POINT_1_1024TH 0x06
7978 #define V_028BE4_X_12_12_FIXED_POINT_1_4096TH 0x07
7979 #define R_028BE8_PA_CL_GB_VERT_CLIP_ADJ 0x028BE8
7980 #define R_028BEC_PA_CL_GB_VERT_DISC_ADJ 0x028BEC
7981 #define R_028BF0_PA_CL_GB_HORZ_CLIP_ADJ 0x028BF0
7982 #define R_028BF4_PA_CL_GB_HORZ_DISC_ADJ 0x028BF4
7983 #define R_028BF8_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0 0x028BF8
7984 #define S_028BF8_S0_X(x) (((x) & 0x0F) << 0)
7985 #define G_028BF8_S0_X(x) (((x) >> 0) & 0x0F)
7986 #define C_028BF8_S0_X 0xFFFFFFF0
7987 #define S_028BF8_S0_Y(x) (((x) & 0x0F) << 4)
7988 #define G_028BF8_S0_Y(x) (((x) >> 4) & 0x0F)
7989 #define C_028BF8_S0_Y 0xFFFFFF0F
7990 #define S_028BF8_S1_X(x) (((x) & 0x0F) << 8)
7991 #define G_028BF8_S1_X(x) (((x) >> 8) & 0x0F)
7992 #define C_028BF8_S1_X 0xFFFFF0FF
7993 #define S_028BF8_S1_Y(x) (((x) & 0x0F) << 12)
7994 #define G_028BF8_S1_Y(x) (((x) >> 12) & 0x0F)
7995 #define C_028BF8_S1_Y 0xFFFF0FFF
7996 #define S_028BF8_S2_X(x) (((x) & 0x0F) << 16)
7997 #define G_028BF8_S2_X(x) (((x) >> 16) & 0x0F)
7998 #define C_028BF8_S2_X 0xFFF0FFFF
7999 #define S_028BF8_S2_Y(x) (((x) & 0x0F) << 20)
8000 #define G_028BF8_S2_Y(x) (((x) >> 20) & 0x0F)
8001 #define C_028BF8_S2_Y 0xFF0FFFFF
8002 #define S_028BF8_S3_X(x) (((x) & 0x0F) << 24)
8003 #define G_028BF8_S3_X(x) (((x) >> 24) & 0x0F)
8004 #define C_028BF8_S3_X 0xF0FFFFFF
8005 #define S_028BF8_S3_Y(x) (((x) & 0x0F) << 28)
8006 #define G_028BF8_S3_Y(x) (((x) >> 28) & 0x0F)
8007 #define C_028BF8_S3_Y 0x0FFFFFFF
8008 #define R_028BFC_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1 0x028BFC
8009 #define S_028BFC_S4_X(x) (((x) & 0x0F) << 0)
8010 #define G_028BFC_S4_X(x) (((x) >> 0) & 0x0F)
8011 #define C_028BFC_S4_X 0xFFFFFFF0
8012 #define S_028BFC_S4_Y(x) (((x) & 0x0F) << 4)
8013 #define G_028BFC_S4_Y(x) (((x) >> 4) & 0x0F)
8014 #define C_028BFC_S4_Y 0xFFFFFF0F
8015 #define S_028BFC_S5_X(x) (((x) & 0x0F) << 8)
8016 #define G_028BFC_S5_X(x) (((x) >> 8) & 0x0F)
8017 #define C_028BFC_S5_X 0xFFFFF0FF
8018 #define S_028BFC_S5_Y(x) (((x) & 0x0F) << 12)
8019 #define G_028BFC_S5_Y(x) (((x) >> 12) & 0x0F)
8020 #define C_028BFC_S5_Y 0xFFFF0FFF
8021 #define S_028BFC_S6_X(x) (((x) & 0x0F) << 16)
8022 #define G_028BFC_S6_X(x) (((x) >> 16) & 0x0F)
8023 #define C_028BFC_S6_X 0xFFF0FFFF
8024 #define S_028BFC_S6_Y(x) (((x) & 0x0F) << 20)
8025 #define G_028BFC_S6_Y(x) (((x) >> 20) & 0x0F)
8026 #define C_028BFC_S6_Y 0xFF0FFFFF
8027 #define S_028BFC_S7_X(x) (((x) & 0x0F) << 24)
8028 #define G_028BFC_S7_X(x) (((x) >> 24) & 0x0F)
8029 #define C_028BFC_S7_X 0xF0FFFFFF
8030 #define S_028BFC_S7_Y(x) (((x) & 0x0F) << 28)
8031 #define G_028BFC_S7_Y(x) (((x) >> 28) & 0x0F)
8032 #define C_028BFC_S7_Y 0x0FFFFFFF
8033 #define R_028C00_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2 0x028C00
8034 #define S_028C00_S8_X(x) (((x) & 0x0F) << 0)
8035 #define G_028C00_S8_X(x) (((x) >> 0) & 0x0F)
8036 #define C_028C00_S8_X 0xFFFFFFF0
8037 #define S_028C00_S8_Y(x) (((x) & 0x0F) << 4)
8038 #define G_028C00_S8_Y(x) (((x) >> 4) & 0x0F)
8039 #define C_028C00_S8_Y 0xFFFFFF0F
8040 #define S_028C00_S9_X(x) (((x) & 0x0F) << 8)
8041 #define G_028C00_S9_X(x) (((x) >> 8) & 0x0F)
8042 #define C_028C00_S9_X 0xFFFFF0FF
8043 #define S_028C00_S9_Y(x) (((x) & 0x0F) << 12)
8044 #define G_028C00_S9_Y(x) (((x) >> 12) & 0x0F)
8045 #define C_028C00_S9_Y 0xFFFF0FFF
8046 #define S_028C00_S10_X(x) (((x) & 0x0F) << 16)
8047 #define G_028C00_S10_X(x) (((x) >> 16) & 0x0F)
8048 #define C_028C00_S10_X 0xFFF0FFFF
8049 #define S_028C00_S10_Y(x) (((x) & 0x0F) << 20)
8050 #define G_028C00_S10_Y(x) (((x) >> 20) & 0x0F)
8051 #define C_028C00_S10_Y 0xFF0FFFFF
8052 #define S_028C00_S11_X(x) (((x) & 0x0F) << 24)
8053 #define G_028C00_S11_X(x) (((x) >> 24) & 0x0F)
8054 #define C_028C00_S11_X 0xF0FFFFFF
8055 #define S_028C00_S11_Y(x) (((x) & 0x0F) << 28)
8056 #define G_028C00_S11_Y(x) (((x) >> 28) & 0x0F)
8057 #define C_028C00_S11_Y 0x0FFFFFFF
8058 #define R_028C04_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3 0x028C04
8059 #define S_028C04_S12_X(x) (((x) & 0x0F) << 0)
8060 #define G_028C04_S12_X(x) (((x) >> 0) & 0x0F)
8061 #define C_028C04_S12_X 0xFFFFFFF0
8062 #define S_028C04_S12_Y(x) (((x) & 0x0F) << 4)
8063 #define G_028C04_S12_Y(x) (((x) >> 4) & 0x0F)
8064 #define C_028C04_S12_Y 0xFFFFFF0F
8065 #define S_028C04_S13_X(x) (((x) & 0x0F) << 8)
8066 #define G_028C04_S13_X(x) (((x) >> 8) & 0x0F)
8067 #define C_028C04_S13_X 0xFFFFF0FF
8068 #define S_028C04_S13_Y(x) (((x) & 0x0F) << 12)
8069 #define G_028C04_S13_Y(x) (((x) >> 12) & 0x0F)
8070 #define C_028C04_S13_Y 0xFFFF0FFF
8071 #define S_028C04_S14_X(x) (((x) & 0x0F) << 16)
8072 #define G_028C04_S14_X(x) (((x) >> 16) & 0x0F)
8073 #define C_028C04_S14_X 0xFFF0FFFF
8074 #define S_028C04_S14_Y(x) (((x) & 0x0F) << 20)
8075 #define G_028C04_S14_Y(x) (((x) >> 20) & 0x0F)
8076 #define C_028C04_S14_Y 0xFF0FFFFF
8077 #define S_028C04_S15_X(x) (((x) & 0x0F) << 24)
8078 #define G_028C04_S15_X(x) (((x) >> 24) & 0x0F)
8079 #define C_028C04_S15_X 0xF0FFFFFF
8080 #define S_028C04_S15_Y(x) (((x) & 0x0F) << 28)
8081 #define G_028C04_S15_Y(x) (((x) >> 28) & 0x0F)
8082 #define C_028C04_S15_Y 0x0FFFFFFF
8083 #define R_028C08_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0 0x028C08
8084 #define S_028C08_S0_X(x) (((x) & 0x0F) << 0)
8085 #define G_028C08_S0_X(x) (((x) >> 0) & 0x0F)
8086 #define C_028C08_S0_X 0xFFFFFFF0
8087 #define S_028C08_S0_Y(x) (((x) & 0x0F) << 4)
8088 #define G_028C08_S0_Y(x) (((x) >> 4) & 0x0F)
8089 #define C_028C08_S0_Y 0xFFFFFF0F
8090 #define S_028C08_S1_X(x) (((x) & 0x0F) << 8)
8091 #define G_028C08_S1_X(x) (((x) >> 8) & 0x0F)
8092 #define C_028C08_S1_X 0xFFFFF0FF
8093 #define S_028C08_S1_Y(x) (((x) & 0x0F) << 12)
8094 #define G_028C08_S1_Y(x) (((x) >> 12) & 0x0F)
8095 #define C_028C08_S1_Y 0xFFFF0FFF
8096 #define S_028C08_S2_X(x) (((x) & 0x0F) << 16)
8097 #define G_028C08_S2_X(x) (((x) >> 16) & 0x0F)
8098 #define C_028C08_S2_X 0xFFF0FFFF
8099 #define S_028C08_S2_Y(x) (((x) & 0x0F) << 20)
8100 #define G_028C08_S2_Y(x) (((x) >> 20) & 0x0F)
8101 #define C_028C08_S2_Y 0xFF0FFFFF
8102 #define S_028C08_S3_X(x) (((x) & 0x0F) << 24)
8103 #define G_028C08_S3_X(x) (((x) >> 24) & 0x0F)
8104 #define C_028C08_S3_X 0xF0FFFFFF
8105 #define S_028C08_S3_Y(x) (((x) & 0x0F) << 28)
8106 #define G_028C08_S3_Y(x) (((x) >> 28) & 0x0F)
8107 #define C_028C08_S3_Y 0x0FFFFFFF
8108 #define R_028C0C_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1 0x028C0C
8109 #define S_028C0C_S4_X(x) (((x) & 0x0F) << 0)
8110 #define G_028C0C_S4_X(x) (((x) >> 0) & 0x0F)
8111 #define C_028C0C_S4_X 0xFFFFFFF0
8112 #define S_028C0C_S4_Y(x) (((x) & 0x0F) << 4)
8113 #define G_028C0C_S4_Y(x) (((x) >> 4) & 0x0F)
8114 #define C_028C0C_S4_Y 0xFFFFFF0F
8115 #define S_028C0C_S5_X(x) (((x) & 0x0F) << 8)
8116 #define G_028C0C_S5_X(x) (((x) >> 8) & 0x0F)
8117 #define C_028C0C_S5_X 0xFFFFF0FF
8118 #define S_028C0C_S5_Y(x) (((x) & 0x0F) << 12)
8119 #define G_028C0C_S5_Y(x) (((x) >> 12) & 0x0F)
8120 #define C_028C0C_S5_Y 0xFFFF0FFF
8121 #define S_028C0C_S6_X(x) (((x) & 0x0F) << 16)
8122 #define G_028C0C_S6_X(x) (((x) >> 16) & 0x0F)
8123 #define C_028C0C_S6_X 0xFFF0FFFF
8124 #define S_028C0C_S6_Y(x) (((x) & 0x0F) << 20)
8125 #define G_028C0C_S6_Y(x) (((x) >> 20) & 0x0F)
8126 #define C_028C0C_S6_Y 0xFF0FFFFF
8127 #define S_028C0C_S7_X(x) (((x) & 0x0F) << 24)
8128 #define G_028C0C_S7_X(x) (((x) >> 24) & 0x0F)
8129 #define C_028C0C_S7_X 0xF0FFFFFF
8130 #define S_028C0C_S7_Y(x) (((x) & 0x0F) << 28)
8131 #define G_028C0C_S7_Y(x) (((x) >> 28) & 0x0F)
8132 #define C_028C0C_S7_Y 0x0FFFFFFF
8133 #define R_028C10_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2 0x028C10
8134 #define S_028C10_S8_X(x) (((x) & 0x0F) << 0)
8135 #define G_028C10_S8_X(x) (((x) >> 0) & 0x0F)
8136 #define C_028C10_S8_X 0xFFFFFFF0
8137 #define S_028C10_S8_Y(x) (((x) & 0x0F) << 4)
8138 #define G_028C10_S8_Y(x) (((x) >> 4) & 0x0F)
8139 #define C_028C10_S8_Y 0xFFFFFF0F
8140 #define S_028C10_S9_X(x) (((x) & 0x0F) << 8)
8141 #define G_028C10_S9_X(x) (((x) >> 8) & 0x0F)
8142 #define C_028C10_S9_X 0xFFFFF0FF
8143 #define S_028C10_S9_Y(x) (((x) & 0x0F) << 12)
8144 #define G_028C10_S9_Y(x) (((x) >> 12) & 0x0F)
8145 #define C_028C10_S9_Y 0xFFFF0FFF
8146 #define S_028C10_S10_X(x) (((x) & 0x0F) << 16)
8147 #define G_028C10_S10_X(x) (((x) >> 16) & 0x0F)
8148 #define C_028C10_S10_X 0xFFF0FFFF
8149 #define S_028C10_S10_Y(x) (((x) & 0x0F) << 20)
8150 #define G_028C10_S10_Y(x) (((x) >> 20) & 0x0F)
8151 #define C_028C10_S10_Y 0xFF0FFFFF
8152 #define S_028C10_S11_X(x) (((x) & 0x0F) << 24)
8153 #define G_028C10_S11_X(x) (((x) >> 24) & 0x0F)
8154 #define C_028C10_S11_X 0xF0FFFFFF
8155 #define S_028C10_S11_Y(x) (((x) & 0x0F) << 28)
8156 #define G_028C10_S11_Y(x) (((x) >> 28) & 0x0F)
8157 #define C_028C10_S11_Y 0x0FFFFFFF
8158 #define R_028C14_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3 0x028C14
8159 #define S_028C14_S12_X(x) (((x) & 0x0F) << 0)
8160 #define G_028C14_S12_X(x) (((x) >> 0) & 0x0F)
8161 #define C_028C14_S12_X 0xFFFFFFF0
8162 #define S_028C14_S12_Y(x) (((x) & 0x0F) << 4)
8163 #define G_028C14_S12_Y(x) (((x) >> 4) & 0x0F)
8164 #define C_028C14_S12_Y 0xFFFFFF0F
8165 #define S_028C14_S13_X(x) (((x) & 0x0F) << 8)
8166 #define G_028C14_S13_X(x) (((x) >> 8) & 0x0F)
8167 #define C_028C14_S13_X 0xFFFFF0FF
8168 #define S_028C14_S13_Y(x) (((x) & 0x0F) << 12)
8169 #define G_028C14_S13_Y(x) (((x) >> 12) & 0x0F)
8170 #define C_028C14_S13_Y 0xFFFF0FFF
8171 #define S_028C14_S14_X(x) (((x) & 0x0F) << 16)
8172 #define G_028C14_S14_X(x) (((x) >> 16) & 0x0F)
8173 #define C_028C14_S14_X 0xFFF0FFFF
8174 #define S_028C14_S14_Y(x) (((x) & 0x0F) << 20)
8175 #define G_028C14_S14_Y(x) (((x) >> 20) & 0x0F)
8176 #define C_028C14_S14_Y 0xFF0FFFFF
8177 #define S_028C14_S15_X(x) (((x) & 0x0F) << 24)
8178 #define G_028C14_S15_X(x) (((x) >> 24) & 0x0F)
8179 #define C_028C14_S15_X 0xF0FFFFFF
8180 #define S_028C14_S15_Y(x) (((x) & 0x0F) << 28)
8181 #define G_028C14_S15_Y(x) (((x) >> 28) & 0x0F)
8182 #define C_028C14_S15_Y 0x0FFFFFFF
8183 #define R_028C18_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0 0x028C18
8184 #define S_028C18_S0_X(x) (((x) & 0x0F) << 0)
8185 #define G_028C18_S0_X(x) (((x) >> 0) & 0x0F)
8186 #define C_028C18_S0_X 0xFFFFFFF0
8187 #define S_028C18_S0_Y(x) (((x) & 0x0F) << 4)
8188 #define G_028C18_S0_Y(x) (((x) >> 4) & 0x0F)
8189 #define C_028C18_S0_Y 0xFFFFFF0F
8190 #define S_028C18_S1_X(x) (((x) & 0x0F) << 8)
8191 #define G_028C18_S1_X(x) (((x) >> 8) & 0x0F)
8192 #define C_028C18_S1_X 0xFFFFF0FF
8193 #define S_028C18_S1_Y(x) (((x) & 0x0F) << 12)
8194 #define G_028C18_S1_Y(x) (((x) >> 12) & 0x0F)
8195 #define C_028C18_S1_Y 0xFFFF0FFF
8196 #define S_028C18_S2_X(x) (((x) & 0x0F) << 16)
8197 #define G_028C18_S2_X(x) (((x) >> 16) & 0x0F)
8198 #define C_028C18_S2_X 0xFFF0FFFF
8199 #define S_028C18_S2_Y(x) (((x) & 0x0F) << 20)
8200 #define G_028C18_S2_Y(x) (((x) >> 20) & 0x0F)
8201 #define C_028C18_S2_Y 0xFF0FFFFF
8202 #define S_028C18_S3_X(x) (((x) & 0x0F) << 24)
8203 #define G_028C18_S3_X(x) (((x) >> 24) & 0x0F)
8204 #define C_028C18_S3_X 0xF0FFFFFF
8205 #define S_028C18_S3_Y(x) (((x) & 0x0F) << 28)
8206 #define G_028C18_S3_Y(x) (((x) >> 28) & 0x0F)
8207 #define C_028C18_S3_Y 0x0FFFFFFF
8208 #define R_028C1C_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1 0x028C1C
8209 #define S_028C1C_S4_X(x) (((x) & 0x0F) << 0)
8210 #define G_028C1C_S4_X(x) (((x) >> 0) & 0x0F)
8211 #define C_028C1C_S4_X 0xFFFFFFF0
8212 #define S_028C1C_S4_Y(x) (((x) & 0x0F) << 4)
8213 #define G_028C1C_S4_Y(x) (((x) >> 4) & 0x0F)
8214 #define C_028C1C_S4_Y 0xFFFFFF0F
8215 #define S_028C1C_S5_X(x) (((x) & 0x0F) << 8)
8216 #define G_028C1C_S5_X(x) (((x) >> 8) & 0x0F)
8217 #define C_028C1C_S5_X 0xFFFFF0FF
8218 #define S_028C1C_S5_Y(x) (((x) & 0x0F) << 12)
8219 #define G_028C1C_S5_Y(x) (((x) >> 12) & 0x0F)
8220 #define C_028C1C_S5_Y 0xFFFF0FFF
8221 #define S_028C1C_S6_X(x) (((x) & 0x0F) << 16)
8222 #define G_028C1C_S6_X(x) (((x) >> 16) & 0x0F)
8223 #define C_028C1C_S6_X 0xFFF0FFFF
8224 #define S_028C1C_S6_Y(x) (((x) & 0x0F) << 20)
8225 #define G_028C1C_S6_Y(x) (((x) >> 20) & 0x0F)
8226 #define C_028C1C_S6_Y 0xFF0FFFFF
8227 #define S_028C1C_S7_X(x) (((x) & 0x0F) << 24)
8228 #define G_028C1C_S7_X(x) (((x) >> 24) & 0x0F)
8229 #define C_028C1C_S7_X 0xF0FFFFFF
8230 #define S_028C1C_S7_Y(x) (((x) & 0x0F) << 28)
8231 #define G_028C1C_S7_Y(x) (((x) >> 28) & 0x0F)
8232 #define C_028C1C_S7_Y 0x0FFFFFFF
8233 #define R_028C20_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2 0x028C20
8234 #define S_028C20_S8_X(x) (((x) & 0x0F) << 0)
8235 #define G_028C20_S8_X(x) (((x) >> 0) & 0x0F)
8236 #define C_028C20_S8_X 0xFFFFFFF0
8237 #define S_028C20_S8_Y(x) (((x) & 0x0F) << 4)
8238 #define G_028C20_S8_Y(x) (((x) >> 4) & 0x0F)
8239 #define C_028C20_S8_Y 0xFFFFFF0F
8240 #define S_028C20_S9_X(x) (((x) & 0x0F) << 8)
8241 #define G_028C20_S9_X(x) (((x) >> 8) & 0x0F)
8242 #define C_028C20_S9_X 0xFFFFF0FF
8243 #define S_028C20_S9_Y(x) (((x) & 0x0F) << 12)
8244 #define G_028C20_S9_Y(x) (((x) >> 12) & 0x0F)
8245 #define C_028C20_S9_Y 0xFFFF0FFF
8246 #define S_028C20_S10_X(x) (((x) & 0x0F) << 16)
8247 #define G_028C20_S10_X(x) (((x) >> 16) & 0x0F)
8248 #define C_028C20_S10_X 0xFFF0FFFF
8249 #define S_028C20_S10_Y(x) (((x) & 0x0F) << 20)
8250 #define G_028C20_S10_Y(x) (((x) >> 20) & 0x0F)
8251 #define C_028C20_S10_Y 0xFF0FFFFF
8252 #define S_028C20_S11_X(x) (((x) & 0x0F) << 24)
8253 #define G_028C20_S11_X(x) (((x) >> 24) & 0x0F)
8254 #define C_028C20_S11_X 0xF0FFFFFF
8255 #define S_028C20_S11_Y(x) (((x) & 0x0F) << 28)
8256 #define G_028C20_S11_Y(x) (((x) >> 28) & 0x0F)
8257 #define C_028C20_S11_Y 0x0FFFFFFF
8258 #define R_028C24_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3 0x028C24
8259 #define S_028C24_S12_X(x) (((x) & 0x0F) << 0)
8260 #define G_028C24_S12_X(x) (((x) >> 0) & 0x0F)
8261 #define C_028C24_S12_X 0xFFFFFFF0
8262 #define S_028C24_S12_Y(x) (((x) & 0x0F) << 4)
8263 #define G_028C24_S12_Y(x) (((x) >> 4) & 0x0F)
8264 #define C_028C24_S12_Y 0xFFFFFF0F
8265 #define S_028C24_S13_X(x) (((x) & 0x0F) << 8)
8266 #define G_028C24_S13_X(x) (((x) >> 8) & 0x0F)
8267 #define C_028C24_S13_X 0xFFFFF0FF
8268 #define S_028C24_S13_Y(x) (((x) & 0x0F) << 12)
8269 #define G_028C24_S13_Y(x) (((x) >> 12) & 0x0F)
8270 #define C_028C24_S13_Y 0xFFFF0FFF
8271 #define S_028C24_S14_X(x) (((x) & 0x0F) << 16)
8272 #define G_028C24_S14_X(x) (((x) >> 16) & 0x0F)
8273 #define C_028C24_S14_X 0xFFF0FFFF
8274 #define S_028C24_S14_Y(x) (((x) & 0x0F) << 20)
8275 #define G_028C24_S14_Y(x) (((x) >> 20) & 0x0F)
8276 #define C_028C24_S14_Y 0xFF0FFFFF
8277 #define S_028C24_S15_X(x) (((x) & 0x0F) << 24)
8278 #define G_028C24_S15_X(x) (((x) >> 24) & 0x0F)
8279 #define C_028C24_S15_X 0xF0FFFFFF
8280 #define S_028C24_S15_Y(x) (((x) & 0x0F) << 28)
8281 #define G_028C24_S15_Y(x) (((x) >> 28) & 0x0F)
8282 #define C_028C24_S15_Y 0x0FFFFFFF
8283 #define R_028C28_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0 0x028C28
8284 #define S_028C28_S0_X(x) (((x) & 0x0F) << 0)
8285 #define G_028C28_S0_X(x) (((x) >> 0) & 0x0F)
8286 #define C_028C28_S0_X 0xFFFFFFF0
8287 #define S_028C28_S0_Y(x) (((x) & 0x0F) << 4)
8288 #define G_028C28_S0_Y(x) (((x) >> 4) & 0x0F)
8289 #define C_028C28_S0_Y 0xFFFFFF0F
8290 #define S_028C28_S1_X(x) (((x) & 0x0F) << 8)
8291 #define G_028C28_S1_X(x) (((x) >> 8) & 0x0F)
8292 #define C_028C28_S1_X 0xFFFFF0FF
8293 #define S_028C28_S1_Y(x) (((x) & 0x0F) << 12)
8294 #define G_028C28_S1_Y(x) (((x) >> 12) & 0x0F)
8295 #define C_028C28_S1_Y 0xFFFF0FFF
8296 #define S_028C28_S2_X(x) (((x) & 0x0F) << 16)
8297 #define G_028C28_S2_X(x) (((x) >> 16) & 0x0F)
8298 #define C_028C28_S2_X 0xFFF0FFFF
8299 #define S_028C28_S2_Y(x) (((x) & 0x0F) << 20)
8300 #define G_028C28_S2_Y(x) (((x) >> 20) & 0x0F)
8301 #define C_028C28_S2_Y 0xFF0FFFFF
8302 #define S_028C28_S3_X(x) (((x) & 0x0F) << 24)
8303 #define G_028C28_S3_X(x) (((x) >> 24) & 0x0F)
8304 #define C_028C28_S3_X 0xF0FFFFFF
8305 #define S_028C28_S3_Y(x) (((x) & 0x0F) << 28)
8306 #define G_028C28_S3_Y(x) (((x) >> 28) & 0x0F)
8307 #define C_028C28_S3_Y 0x0FFFFFFF
8308 #define R_028C2C_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1 0x028C2C
8309 #define S_028C2C_S4_X(x) (((x) & 0x0F) << 0)
8310 #define G_028C2C_S4_X(x) (((x) >> 0) & 0x0F)
8311 #define C_028C2C_S4_X 0xFFFFFFF0
8312 #define S_028C2C_S4_Y(x) (((x) & 0x0F) << 4)
8313 #define G_028C2C_S4_Y(x) (((x) >> 4) & 0x0F)
8314 #define C_028C2C_S4_Y 0xFFFFFF0F
8315 #define S_028C2C_S5_X(x) (((x) & 0x0F) << 8)
8316 #define G_028C2C_S5_X(x) (((x) >> 8) & 0x0F)
8317 #define C_028C2C_S5_X 0xFFFFF0FF
8318 #define S_028C2C_S5_Y(x) (((x) & 0x0F) << 12)
8319 #define G_028C2C_S5_Y(x) (((x) >> 12) & 0x0F)
8320 #define C_028C2C_S5_Y 0xFFFF0FFF
8321 #define S_028C2C_S6_X(x) (((x) & 0x0F) << 16)
8322 #define G_028C2C_S6_X(x) (((x) >> 16) & 0x0F)
8323 #define C_028C2C_S6_X 0xFFF0FFFF
8324 #define S_028C2C_S6_Y(x) (((x) & 0x0F) << 20)
8325 #define G_028C2C_S6_Y(x) (((x) >> 20) & 0x0F)
8326 #define C_028C2C_S6_Y 0xFF0FFFFF
8327 #define S_028C2C_S7_X(x) (((x) & 0x0F) << 24)
8328 #define G_028C2C_S7_X(x) (((x) >> 24) & 0x0F)
8329 #define C_028C2C_S7_X 0xF0FFFFFF
8330 #define S_028C2C_S7_Y(x) (((x) & 0x0F) << 28)
8331 #define G_028C2C_S7_Y(x) (((x) >> 28) & 0x0F)
8332 #define C_028C2C_S7_Y 0x0FFFFFFF
8333 #define R_028C30_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2 0x028C30
8334 #define S_028C30_S8_X(x) (((x) & 0x0F) << 0)
8335 #define G_028C30_S8_X(x) (((x) >> 0) & 0x0F)
8336 #define C_028C30_S8_X 0xFFFFFFF0
8337 #define S_028C30_S8_Y(x) (((x) & 0x0F) << 4)
8338 #define G_028C30_S8_Y(x) (((x) >> 4) & 0x0F)
8339 #define C_028C30_S8_Y 0xFFFFFF0F
8340 #define S_028C30_S9_X(x) (((x) & 0x0F) << 8)
8341 #define G_028C30_S9_X(x) (((x) >> 8) & 0x0F)
8342 #define C_028C30_S9_X 0xFFFFF0FF
8343 #define S_028C30_S9_Y(x) (((x) & 0x0F) << 12)
8344 #define G_028C30_S9_Y(x) (((x) >> 12) & 0x0F)
8345 #define C_028C30_S9_Y 0xFFFF0FFF
8346 #define S_028C30_S10_X(x) (((x) & 0x0F) << 16)
8347 #define G_028C30_S10_X(x) (((x) >> 16) & 0x0F)
8348 #define C_028C30_S10_X 0xFFF0FFFF
8349 #define S_028C30_S10_Y(x) (((x) & 0x0F) << 20)
8350 #define G_028C30_S10_Y(x) (((x) >> 20) & 0x0F)
8351 #define C_028C30_S10_Y 0xFF0FFFFF
8352 #define S_028C30_S11_X(x) (((x) & 0x0F) << 24)
8353 #define G_028C30_S11_X(x) (((x) >> 24) & 0x0F)
8354 #define C_028C30_S11_X 0xF0FFFFFF
8355 #define S_028C30_S11_Y(x) (((x) & 0x0F) << 28)
8356 #define G_028C30_S11_Y(x) (((x) >> 28) & 0x0F)
8357 #define C_028C30_S11_Y 0x0FFFFFFF
8358 #define R_028C34_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3 0x028C34
8359 #define S_028C34_S12_X(x) (((x) & 0x0F) << 0)
8360 #define G_028C34_S12_X(x) (((x) >> 0) & 0x0F)
8361 #define C_028C34_S12_X 0xFFFFFFF0
8362 #define S_028C34_S12_Y(x) (((x) & 0x0F) << 4)
8363 #define G_028C34_S12_Y(x) (((x) >> 4) & 0x0F)
8364 #define C_028C34_S12_Y 0xFFFFFF0F
8365 #define S_028C34_S13_X(x) (((x) & 0x0F) << 8)
8366 #define G_028C34_S13_X(x) (((x) >> 8) & 0x0F)
8367 #define C_028C34_S13_X 0xFFFFF0FF
8368 #define S_028C34_S13_Y(x) (((x) & 0x0F) << 12)
8369 #define G_028C34_S13_Y(x) (((x) >> 12) & 0x0F)
8370 #define C_028C34_S13_Y 0xFFFF0FFF
8371 #define S_028C34_S14_X(x) (((x) & 0x0F) << 16)
8372 #define G_028C34_S14_X(x) (((x) >> 16) & 0x0F)
8373 #define C_028C34_S14_X 0xFFF0FFFF
8374 #define S_028C34_S14_Y(x) (((x) & 0x0F) << 20)
8375 #define G_028C34_S14_Y(x) (((x) >> 20) & 0x0F)
8376 #define C_028C34_S14_Y 0xFF0FFFFF
8377 #define S_028C34_S15_X(x) (((x) & 0x0F) << 24)
8378 #define G_028C34_S15_X(x) (((x) >> 24) & 0x0F)
8379 #define C_028C34_S15_X 0xF0FFFFFF
8380 #define S_028C34_S15_Y(x) (((x) & 0x0F) << 28)
8381 #define G_028C34_S15_Y(x) (((x) >> 28) & 0x0F)
8382 #define C_028C34_S15_Y 0x0FFFFFFF
8383 #define R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0 0x028C38
8384 #define S_028C38_AA_MASK_X0Y0(x) (((x) & 0xFFFF) << 0)
8385 #define G_028C38_AA_MASK_X0Y0(x) (((x) >> 0) & 0xFFFF)
8386 #define C_028C38_AA_MASK_X0Y0 0xFFFF0000
8387 #define S_028C38_AA_MASK_X1Y0(x) (((x) & 0xFFFF) << 16)
8388 #define G_028C38_AA_MASK_X1Y0(x) (((x) >> 16) & 0xFFFF)
8389 #define C_028C38_AA_MASK_X1Y0 0x0000FFFF
8390 #define R_028C3C_PA_SC_AA_MASK_X0Y1_X1Y1 0x028C3C
8391 #define S_028C3C_AA_MASK_X0Y1(x) (((x) & 0xFFFF) << 0)
8392 #define G_028C3C_AA_MASK_X0Y1(x) (((x) >> 0) & 0xFFFF)
8393 #define C_028C3C_AA_MASK_X0Y1 0xFFFF0000
8394 #define S_028C3C_AA_MASK_X1Y1(x) (((x) & 0xFFFF) << 16)
8395 #define G_028C3C_AA_MASK_X1Y1(x) (((x) >> 16) & 0xFFFF)
8396 #define C_028C3C_AA_MASK_X1Y1 0x0000FFFF
8397 #define R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL 0x028C58
8398 #define S_028C58_VTX_REUSE_DEPTH(x) (((x) & 0xFF) << 0)
8399 #define G_028C58_VTX_REUSE_DEPTH(x) (((x) >> 0) & 0xFF)
8400 #define C_028C58_VTX_REUSE_DEPTH 0xFFFFFF00
8401 #define R_028C5C_VGT_OUT_DEALLOC_CNTL 0x028C5C
8402 #define S_028C5C_DEALLOC_DIST(x) (((x) & 0x7F) << 0)
8403 #define G_028C5C_DEALLOC_DIST(x) (((x) >> 0) & 0x7F)
8404 #define C_028C5C_DEALLOC_DIST 0xFFFFFF80
8405 #define R_028C60_CB_COLOR0_BASE 0x028C60
8406 #define R_028C64_CB_COLOR0_PITCH 0x028C64
8407 #define S_028C64_TILE_MAX(x) (((x) & 0x7FF) << 0)
8408 #define G_028C64_TILE_MAX(x) (((x) >> 0) & 0x7FF)
8409 #define C_028C64_TILE_MAX 0xFFFFF800
8410 /* CIK */
8411 #define S_028C64_FMASK_TILE_MAX(x) (((x) & 0x7FF) << 20)
8412 #define G_028C64_FMASK_TILE_MAX(x) (((x) >> 20) & 0x7FF)
8413 #define C_028C64_FMASK_TILE_MAX 0x800FFFFF
8414 /* */
8415 #define R_028C68_CB_COLOR0_SLICE 0x028C68
8416 #define S_028C68_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
8417 #define G_028C68_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
8418 #define C_028C68_TILE_MAX 0xFFC00000
8419 #define R_028C6C_CB_COLOR0_VIEW 0x028C6C
8420 #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
8421 #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
8422 #define C_028C6C_SLICE_START 0xFFFFF800
8423 #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
8424 #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
8425 #define C_028C6C_SLICE_MAX 0xFF001FFF
8426 #define R_028C70_CB_COLOR0_INFO 0x028C70
8427 #define S_028C70_ENDIAN(x) (((x) & 0x03) << 0)
8428 #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x03)
8429 #define C_028C70_ENDIAN 0xFFFFFFFC
8430 #define V_028C70_ENDIAN_NONE 0x00
8431 #define V_028C70_ENDIAN_8IN16 0x01
8432 #define V_028C70_ENDIAN_8IN32 0x02
8433 #define V_028C70_ENDIAN_8IN64 0x03
8434 #define S_028C70_FORMAT(x) (((x) & 0x1F) << 2)
8435 #define G_028C70_FORMAT(x) (((x) >> 2) & 0x1F)
8436 #define C_028C70_FORMAT 0xFFFFFF83
8437 #define V_028C70_COLOR_INVALID 0x00
8438 #define V_028C70_COLOR_8 0x01
8439 #define V_028C70_COLOR_16 0x02
8440 #define V_028C70_COLOR_8_8 0x03
8441 #define V_028C70_COLOR_32 0x04
8442 #define V_028C70_COLOR_16_16 0x05
8443 #define V_028C70_COLOR_10_11_11 0x06
8444 #define V_028C70_COLOR_11_11_10 0x07
8445 #define V_028C70_COLOR_10_10_10_2 0x08
8446 #define V_028C70_COLOR_2_10_10_10 0x09
8447 #define V_028C70_COLOR_8_8_8_8 0x0A
8448 #define V_028C70_COLOR_32_32 0x0B
8449 #define V_028C70_COLOR_16_16_16_16 0x0C
8450 #define V_028C70_COLOR_32_32_32_32 0x0E
8451 #define V_028C70_COLOR_5_6_5 0x10
8452 #define V_028C70_COLOR_1_5_5_5 0x11
8453 #define V_028C70_COLOR_5_5_5_1 0x12
8454 #define V_028C70_COLOR_4_4_4_4 0x13
8455 #define V_028C70_COLOR_8_24 0x14
8456 #define V_028C70_COLOR_24_8 0x15
8457 #define V_028C70_COLOR_X24_8_32_FLOAT 0x16
8458 #define S_028C70_LINEAR_GENERAL(x) (((x) & 0x1) << 7)
8459 #define G_028C70_LINEAR_GENERAL(x) (((x) >> 7) & 0x1)
8460 #define C_028C70_LINEAR_GENERAL 0xFFFFFF7F
8461 #define S_028C70_NUMBER_TYPE(x) (((x) & 0x07) << 8)
8462 #define G_028C70_NUMBER_TYPE(x) (((x) >> 8) & 0x07)
8463 #define C_028C70_NUMBER_TYPE 0xFFFFF8FF
8464 #define V_028C70_NUMBER_UNORM 0x00
8465 #define V_028C70_NUMBER_SNORM 0x01
8466 #define V_028C70_NUMBER_UINT 0x04
8467 #define V_028C70_NUMBER_SINT 0x05
8468 #define V_028C70_NUMBER_SRGB 0x06
8469 #define V_028C70_NUMBER_FLOAT 0x07
8470 #define S_028C70_COMP_SWAP(x) (((x) & 0x03) << 11)
8471 #define G_028C70_COMP_SWAP(x) (((x) >> 11) & 0x03)
8472 #define C_028C70_COMP_SWAP 0xFFFFE7FF
8473 #define V_028C70_SWAP_STD 0x00
8474 #define V_028C70_SWAP_ALT 0x01
8475 #define V_028C70_SWAP_STD_REV 0x02
8476 #define V_028C70_SWAP_ALT_REV 0x03
8477 #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 13)
8478 #define G_028C70_FAST_CLEAR(x) (((x) >> 13) & 0x1)
8479 #define C_028C70_FAST_CLEAR 0xFFFFDFFF
8480 #define S_028C70_COMPRESSION(x) (((x) & 0x1) << 14)
8481 #define G_028C70_COMPRESSION(x) (((x) >> 14) & 0x1)
8482 #define C_028C70_COMPRESSION 0xFFFFBFFF
8483 #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 15)
8484 #define G_028C70_BLEND_CLAMP(x) (((x) >> 15) & 0x1)
8485 #define C_028C70_BLEND_CLAMP 0xFFFF7FFF
8486 #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 16)
8487 #define G_028C70_BLEND_BYPASS(x) (((x) >> 16) & 0x1)
8488 #define C_028C70_BLEND_BYPASS 0xFFFEFFFF
8489 #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 17)
8490 #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 17) & 0x1)
8491 #define C_028C70_SIMPLE_FLOAT 0xFFFDFFFF
8492 #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 18)
8493 #define G_028C70_ROUND_MODE(x) (((x) >> 18) & 0x1)
8494 #define C_028C70_ROUND_MODE 0xFFFBFFFF
8495 #define S_028C70_CMASK_IS_LINEAR(x) (((x) & 0x1) << 19)
8496 #define G_028C70_CMASK_IS_LINEAR(x) (((x) >> 19) & 0x1)
8497 #define C_028C70_CMASK_IS_LINEAR 0xFFF7FFFF
8498 #define S_028C70_BLEND_OPT_DONT_RD_DST(x) (((x) & 0x07) << 20)
8499 #define G_028C70_BLEND_OPT_DONT_RD_DST(x) (((x) >> 20) & 0x07)
8500 #define C_028C70_BLEND_OPT_DONT_RD_DST 0xFF8FFFFF
8501 #define V_028C70_FORCE_OPT_AUTO 0x00
8502 #define V_028C70_FORCE_OPT_DISABLE 0x01
8503 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_0 0x02
8504 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_0 0x03
8505 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_0 0x04
8506 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_1 0x05
8507 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_1 0x06
8508 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_1 0x07
8509 #define S_028C70_BLEND_OPT_DISCARD_PIXEL(x) (((x) & 0x07) << 23)
8510 #define G_028C70_BLEND_OPT_DISCARD_PIXEL(x) (((x) >> 23) & 0x07)
8511 #define C_028C70_BLEND_OPT_DISCARD_PIXEL 0xFC7FFFFF
8512 #define V_028C70_FORCE_OPT_AUTO 0x00
8513 #define V_028C70_FORCE_OPT_DISABLE 0x01
8514 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_0 0x02
8515 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_0 0x03
8516 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_0 0x04
8517 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_1 0x05
8518 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_1 0x06
8519 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_1 0x07
8520 /* CIK */
8521 #define S_028C70_FMASK_COMPRESSION_DISABLE(x) (((x) & 0x1) << 26)
8522 #define G_028C70_FMASK_COMPRESSION_DISABLE(x) (((x) >> 26) & 0x1)
8523 #define C_028C70_FMASK_COMPRESSION_DISABLE 0xFBFFFFFF
8524 /* */
8525 #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
8526 #define S_028C74_TILE_MODE_INDEX(x) (((x) & 0x1F) << 0)
8527 #define G_028C74_TILE_MODE_INDEX(x) (((x) >> 0) & 0x1F)
8528 #define C_028C74_TILE_MODE_INDEX 0xFFFFFFE0
8529 #define S_028C74_FMASK_TILE_MODE_INDEX(x) (((x) & 0x1F) << 5)
8530 #define G_028C74_FMASK_TILE_MODE_INDEX(x) (((x) >> 5) & 0x1F)
8531 #define C_028C74_FMASK_TILE_MODE_INDEX 0xFFFFFC1F
8532 #define S_028C74_FMASK_BANK_HEIGHT(x) (((x) & 0x3) << 10) /* SI errata */
8533 #define S_028C74_NUM_SAMPLES(x) (((x) & 0x07) << 12)
8534 #define G_028C74_NUM_SAMPLES(x) (((x) >> 12) & 0x07)
8535 #define C_028C74_NUM_SAMPLES 0xFFFF8FFF
8536 #define S_028C74_NUM_FRAGMENTS(x) (((x) & 0x03) << 15)
8537 #define G_028C74_NUM_FRAGMENTS(x) (((x) >> 15) & 0x03)
8538 #define C_028C74_NUM_FRAGMENTS 0xFFFE7FFF
8539 #define S_028C74_FORCE_DST_ALPHA_1(x) (((x) & 0x1) << 17)
8540 #define G_028C74_FORCE_DST_ALPHA_1(x) (((x) >> 17) & 0x1)
8541 #define C_028C74_FORCE_DST_ALPHA_1 0xFFFDFFFF
8542 #define R_028C7C_CB_COLOR0_CMASK 0x028C7C
8543 #define R_028C80_CB_COLOR0_CMASK_SLICE 0x028C80
8544 #define S_028C80_TILE_MAX(x) (((x) & 0x3FFF) << 0)
8545 #define G_028C80_TILE_MAX(x) (((x) >> 0) & 0x3FFF)
8546 #define C_028C80_TILE_MAX 0xFFFFC000
8547 #define R_028C84_CB_COLOR0_FMASK 0x028C84
8548 #define R_028C88_CB_COLOR0_FMASK_SLICE 0x028C88
8549 #define S_028C88_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
8550 #define G_028C88_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
8551 #define C_028C88_TILE_MAX 0xFFC00000
8552 #define R_028C8C_CB_COLOR0_CLEAR_WORD0 0x028C8C
8553 #define R_028C90_CB_COLOR0_CLEAR_WORD1 0x028C90
8554 #define R_028C9C_CB_COLOR1_BASE 0x028C9C
8555 #define R_028CA0_CB_COLOR1_PITCH 0x028CA0
8556 #define R_028CA4_CB_COLOR1_SLICE 0x028CA4
8557 #define R_028CA8_CB_COLOR1_VIEW 0x028CA8
8558 #define R_028CAC_CB_COLOR1_INFO 0x028CAC
8559 #define R_028CB0_CB_COLOR1_ATTRIB 0x028CB0
8560 #define R_028CD4_CB_COLOR1_CMASK 0x028CB8
8561 #define R_028CBC_CB_COLOR1_CMASK_SLICE 0x028CBC
8562 #define R_028CC0_CB_COLOR1_FMASK 0x028CC0
8563 #define R_028CC4_CB_COLOR1_FMASK_SLICE 0x028CC4
8564 #define R_028CC8_CB_COLOR1_CLEAR_WORD0 0x028CC8
8565 #define R_028CCC_CB_COLOR1_CLEAR_WORD1 0x028CCC
8566 #define R_028CD8_CB_COLOR2_BASE 0x028CD8
8567 #define R_028CDC_CB_COLOR2_PITCH 0x028CDC
8568 #define R_028CE0_CB_COLOR2_SLICE 0x028CE0
8569 #define R_028CE4_CB_COLOR2_VIEW 0x028CE4
8570 #define R_028CE8_CB_COLOR2_INFO 0x028CE8
8571 #define R_028CEC_CB_COLOR2_ATTRIB 0x028CEC
8572 #define R_028CF4_CB_COLOR2_CMASK 0x028CF4
8573 #define R_028CF8_CB_COLOR2_CMASK_SLICE 0x028CF8
8574 #define R_028CFC_CB_COLOR2_FMASK 0x028CFC
8575 #define R_028D00_CB_COLOR2_FMASK_SLICE 0x028D00
8576 #define R_028D04_CB_COLOR2_CLEAR_WORD0 0x028D04
8577 #define R_028D08_CB_COLOR2_CLEAR_WORD1 0x028D08
8578 #define R_028D14_CB_COLOR3_BASE 0x028D14
8579 #define R_028D18_CB_COLOR3_PITCH 0x028D18
8580 #define R_028D1C_CB_COLOR3_SLICE 0x028D1C
8581 #define R_028D20_CB_COLOR3_VIEW 0x028D20
8582 #define R_028D24_CB_COLOR3_INFO 0x028D24
8583 #define R_028D28_CB_COLOR3_ATTRIB 0x028D28
8584 #define R_028D30_CB_COLOR3_CMASK 0x028D30
8585 #define R_028D34_CB_COLOR3_CMASK_SLICE 0x028D34
8586 #define R_028D38_CB_COLOR3_FMASK 0x028D38
8587 #define R_028D3C_CB_COLOR3_FMASK_SLICE 0x028D3C
8588 #define R_028D40_CB_COLOR3_CLEAR_WORD0 0x028D40
8589 #define R_028D44_CB_COLOR3_CLEAR_WORD1 0x028D44
8590 #define R_028D50_CB_COLOR4_BASE 0x028D50
8591 #define R_028D54_CB_COLOR4_PITCH 0x028D54
8592 #define R_028D58_CB_COLOR4_SLICE 0x028D58
8593 #define R_028D5C_CB_COLOR4_VIEW 0x028D5C
8594 #define R_028D60_CB_COLOR4_INFO 0x028D60
8595 #define R_028D64_CB_COLOR4_ATTRIB 0x028D64
8596 #define R_028D6C_CB_COLOR4_CMASK 0x028D6C
8597 #define R_028D70_CB_COLOR4_CMASK_SLICE 0x028D70
8598 #define R_028D74_CB_COLOR4_FMASK 0x028D74
8599 #define R_028D78_CB_COLOR4_FMASK_SLICE 0x028D78
8600 #define R_028D7C_CB_COLOR4_CLEAR_WORD0 0x028D7C
8601 #define R_028D80_CB_COLOR4_CLEAR_WORD1 0x028D80
8602 #define R_028D8C_CB_COLOR5_BASE 0x028D8C
8603 #define R_028D90_CB_COLOR5_PITCH 0x028D90
8604 #define R_028D94_CB_COLOR5_SLICE 0x028D94
8605 #define R_028D98_CB_COLOR5_VIEW 0x028D98
8606 #define R_028D9C_CB_COLOR5_INFO 0x028D9C
8607 #define R_028DA0_CB_COLOR5_ATTRIB 0x028DA0
8608 #define R_028DA8_CB_COLOR5_CMASK 0x028DA8
8609 #define R_028DAC_CB_COLOR5_CMASK_SLICE 0x028DAC
8610 #define R_028DB0_CB_COLOR5_FMASK 0x028DB0
8611 #define R_028DB4_CB_COLOR5_FMASK_SLICE 0x028DB4
8612 #define R_028DB8_CB_COLOR5_CLEAR_WORD0 0x028DB8
8613 #define R_028DBC_CB_COLOR5_CLEAR_WORD1 0x028DBC
8614 #define R_028DC8_CB_COLOR6_BASE 0x028DC8
8615 #define R_028DCC_CB_COLOR6_PITCH 0x028DCC
8616 #define R_028DD0_CB_COLOR6_SLICE 0x028DD0
8617 #define R_028DD4_CB_COLOR6_VIEW 0x028DD4
8618 #define R_028DD8_CB_COLOR6_INFO 0x028DD8
8619 #define R_028DDC_CB_COLOR6_ATTRIB 0x028DDC
8620 #define R_028DE4_CB_COLOR6_CMASK 0x028DE4
8621 #define R_028DE8_CB_COLOR6_CMASK_SLICE 0x028DE8
8622 #define R_028DEC_CB_COLOR6_FMASK 0x028DEC
8623 #define R_028DF0_CB_COLOR6_FMASK_SLICE 0x028DF0
8624 #define R_028DF4_CB_COLOR6_CLEAR_WORD0 0x028DF4
8625 #define R_028DF8_CB_COLOR6_CLEAR_WORD1 0x028DF8
8626 #define R_028E04_CB_COLOR7_BASE 0x028E04
8627 #define R_028E08_CB_COLOR7_PITCH 0x028E08
8628 #define R_028E0C_CB_COLOR7_SLICE 0x028E0C
8629 #define R_028E10_CB_COLOR7_VIEW 0x028E10
8630 #define R_028E14_CB_COLOR7_INFO 0x028E14
8631 #define R_028E18_CB_COLOR7_ATTRIB 0x028E18
8632 #define R_028E20_CB_COLOR7_CMASK 0x028E20
8633 #define R_028E24_CB_COLOR7_CMASK_SLICE 0x028E24
8634 #define R_028E28_CB_COLOR7_FMASK 0x028E28
8635 #define R_028E2C_CB_COLOR7_FMASK_SLICE 0x028E2C
8636 #define R_028E30_CB_COLOR7_CLEAR_WORD0 0x028E30
8637 #define R_028E34_CB_COLOR7_CLEAR_WORD1 0x028E34
8638
8639 /* SI async DMA packets */
8640 #define SI_DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
8641 (((sub_cmd) & 0xFF) << 20) |\
8642 (((n) & 0xFFFFF) << 0))
8643 /* SI async DMA Packet types */
8644 #define SI_DMA_PACKET_WRITE 0x2
8645 #define SI_DMA_PACKET_COPY 0x3
8646 #define SI_DMA_COPY_MAX_SIZE 0xfffe0
8647 #define SI_DMA_COPY_MAX_SIZE_DW 0xffff8
8648 #define SI_DMA_COPY_DWORD_ALIGNED 0x00
8649 #define SI_DMA_COPY_BYTE_ALIGNED 0x40
8650 #define SI_DMA_COPY_TILED 0x8
8651 #define SI_DMA_PACKET_INDIRECT_BUFFER 0x4
8652 #define SI_DMA_PACKET_SEMAPHORE 0x5
8653 #define SI_DMA_PACKET_FENCE 0x6
8654 #define SI_DMA_PACKET_TRAP 0x7
8655 #define SI_DMA_PACKET_SRBM_WRITE 0x9
8656 #define SI_DMA_PACKET_CONSTANT_FILL 0xd
8657 #define SI_DMA_PACKET_NOP 0xf
8658
8659 #endif /* _SID_H */
8660