r600g,radeonsi: remove unused ill-formed register field definitions
[mesa.git] / src / gallium / drivers / radeonsi / sid.h
1 /*
2 * Southern Islands Register documentation
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24 #ifndef SID_H
25 #define SID_H
26
27 /* si values */
28 #define SI_CONFIG_REG_OFFSET 0x00008000
29 #define SI_CONFIG_REG_END 0x0000B000
30 #define SI_SH_REG_OFFSET 0x0000B000
31 #define SI_SH_REG_END 0x0000C000
32 #define SI_CONTEXT_REG_OFFSET 0x00028000
33 #define SI_CONTEXT_REG_END 0x00029000
34 #define CIK_UCONFIG_REG_OFFSET 0x00030000
35 #define CIK_UCONFIG_REG_END 0x00031000
36
37 #define EVENT_TYPE_CACHE_FLUSH 0x6
38 #define EVENT_TYPE_PS_PARTIAL_FLUSH 0x10
39 #define EVENT_TYPE_CACHE_FLUSH_AND_INV_TS_EVENT 0x14
40 #define EVENT_TYPE_ZPASS_DONE 0x15
41 #define EVENT_TYPE_CACHE_FLUSH_AND_INV_EVENT 0x16
42 #define EVENT_TYPE_SO_VGTSTREAMOUT_FLUSH 0x1f
43 #define EVENT_TYPE_SAMPLE_STREAMOUTSTATS 0x20
44 #define EVENT_TYPE(x) ((x) << 0)
45 #define EVENT_INDEX(x) ((x) << 8)
46 /* 0 - any non-TS event
47 * 1 - ZPASS_DONE
48 * 2 - SAMPLE_PIPELINESTAT
49 * 3 - SAMPLE_STREAMOUTSTAT*
50 * 4 - *S_PARTIAL_FLUSH
51 * 5 - TS events
52 */
53 #define EVENT_WRITE_INV_L2 0x100000
54
55
56 #define PREDICATION_OP_CLEAR 0x0
57 #define PREDICATION_OP_ZPASS 0x1
58 #define PREDICATION_OP_PRIMCOUNT 0x2
59
60 #define PRED_OP(x) ((x) << 16)
61
62 #define PREDICATION_CONTINUE (1 << 31)
63
64 #define PREDICATION_HINT_WAIT (0 << 12)
65 #define PREDICATION_HINT_NOWAIT_DRAW (1 << 12)
66
67 #define PREDICATION_DRAW_NOT_VISIBLE (0 << 8)
68 #define PREDICATION_DRAW_VISIBLE (1 << 8)
69
70 #define R600_TEXEL_PITCH_ALIGNMENT_MASK 0x7
71
72 #define PKT3_NOP 0x10
73 #define PKT3_SET_BASE 0x11
74 #define PKT3_CLEAR_STATE 0x12
75 #define PKT3_INDEX_BUFFER_SIZE 0x13
76 #define PKT3_DISPATCH_DIRECT 0x15
77 #define PKT3_DISPATCH_INDIRECT 0x16
78 #define PKT3_OCCLUSION_QUERY 0x1F /* new for CIK */
79 #define PKT3_SET_PREDICATION 0x20
80 #define PKT3_COND_EXEC 0x22
81 #define PKT3_PRED_EXEC 0x23
82 #define PKT3_DRAW_INDIRECT 0x24
83 #define PKT3_DRAW_INDEX_INDIRECT 0x25
84 #define PKT3_INDEX_BASE 0x26
85 #define PKT3_DRAW_INDEX_2 0x27
86 #define PKT3_CONTEXT_CONTROL 0x28
87 #define PKT3_INDEX_TYPE 0x2A
88 #define PKT3_DRAW_INDIRECT_MULTI 0x2C
89 #define PKT3_DRAW_INDEX_AUTO 0x2D
90 #define PKT3_DRAW_INDEX_IMMD 0x2E /* not on CIK */
91 #define PKT3_NUM_INSTANCES 0x2F
92 #define PKT3_DRAW_INDEX_MULTI_AUTO 0x30
93 #define PKT3_INDIRECT_BUFFER 0x32
94 #define PKT3_STRMOUT_BUFFER_UPDATE 0x34
95 #define PKT3_DRAW_INDEX_OFFSET_2 0x35
96 #define PKT3_DRAW_PREAMBLE 0x36 /* new on CIK, required on GFX7.2 and later */
97 #define PKT3_WRITE_DATA 0x37
98 #define PKT3_WRITE_DATA_DST_SEL(x) ((x) << 8)
99 #define PKT3_WRITE_DATA_DST_SEL_REG 0
100 #define PKT3_WRITE_DATA_DST_SEL_MEM_SYNC 1
101 #define PKT3_WRITE_DATA_DST_SEL_TC_L2 2
102 #define PKT3_WRITE_DATA_DST_SEL_GDS 3
103 #define PKT3_WRITE_DATA_DST_SEL_RESERVED_4 4
104 #define PKT3_WRITE_DATA_DST_SEL_MEM_ASYNC 5
105 #define PKT3_WR_ONE_ADDR (1 << 16)
106 #define PKT3_WRITE_DATA_WR_CONFIRM (1 << 20)
107 #define PKT3_WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
108 #define PKT3_WRITE_DATA_ENGINE_SEL_ME 0
109 #define PKT3_WRITE_DATA_ENGINE_SEL_PFP 1
110 #define PKT3_WRITE_DATA_ENGINE_SEL_CE 2
111 #define PKT3_DRAW_INDEX_INDIRECT_MULTI 0x38
112 #define PKT3_MEM_SEMAPHORE 0x39
113 #define PKT3_MPEG_INDEX 0x3A /* not on CIK */
114 #define PKT3_WAIT_REG_MEM 0x3C
115 #define WAIT_REG_MEM_EQUAL 3
116 #define PKT3_MEM_WRITE 0x3D /* not on CIK */
117 #define PKT3_COPY_DATA 0x40
118 #define COPY_DATA_SRC_SEL(x) ((x) & 0xf)
119 #define COPY_DATA_REG 0
120 #define COPY_DATA_MEM 1
121 #define COPY_DATA_DST_SEL(x) (((x) & 0xf) << 8)
122 #define COPY_DATA_WR_CONFIRM (1 << 20)
123 #define PKT3_SURFACE_SYNC 0x43 /* deprecated on CIK, use ACQUIRE_MEM */
124 #define PKT3_ME_INITIALIZE 0x44 /* not on CIK */
125 #define PKT3_COND_WRITE 0x45
126 #define PKT3_EVENT_WRITE 0x46
127 #define PKT3_EVENT_WRITE_EOP 0x47
128 #define PKT3_EVENT_WRITE_EOS 0x48
129 #define PKT3_ONE_REG_WRITE 0x57 /* not on CIK */
130 #define PKT3_ACQUIRE_MEM 0x58 /* new for CIK */
131 #define PKT3_SET_CONFIG_REG 0x68
132 #define PKT3_SET_CONTEXT_REG 0x69
133 #define PKT3_SET_SH_REG 0x76
134 #define PKT3_SET_SH_REG_OFFSET 0x77
135 #define PKT3_SET_UCONFIG_REG 0x79 /* new for CIK */
136
137 #define PKT_TYPE_S(x) (((x) & 0x3) << 30)
138 #define PKT_TYPE_G(x) (((x) >> 30) & 0x3)
139 #define PKT_TYPE_C 0x3FFFFFFF
140 #define PKT_COUNT_S(x) (((x) & 0x3FFF) << 16)
141 #define PKT_COUNT_G(x) (((x) >> 16) & 0x3FFF)
142 #define PKT_COUNT_C 0xC000FFFF
143 #define PKT0_BASE_INDEX_S(x) (((x) & 0xFFFF) << 0)
144 #define PKT0_BASE_INDEX_G(x) (((x) >> 0) & 0xFFFF)
145 #define PKT0_BASE_INDEX_C 0xFFFF0000
146 #define PKT3_IT_OPCODE_S(x) (((x) & 0xFF) << 8)
147 #define PKT3_IT_OPCODE_G(x) (((x) >> 8) & 0xFF)
148 #define PKT3_IT_OPCODE_C 0xFFFF00FF
149 #define PKT3_PREDICATE(x) (((x) >> 0) & 0x1)
150 #define PKT3_SHADER_TYPE_S(x) (((x) & 0x1) << 1)
151 #define PKT0(index, count) (PKT_TYPE_S(0) | PKT0_BASE_INDEX_S(index) | PKT_COUNT_S(count))
152 #define PKT3(op, count, predicate) (PKT_TYPE_S(3) | PKT_COUNT_S(count) | PKT3_IT_OPCODE_S(op) | PKT3_PREDICATE(predicate))
153
154 #define PKT3_CP_DMA 0x41
155 /* 1. header
156 * 2. SRC_ADDR_LO [31:0] or DATA [31:0]
157 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | SRC_ADDR_HI [15:0]
158 * 4. DST_ADDR_LO [31:0]
159 * 5. DST_ADDR_HI [15:0]
160 * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
161 */
162 #define PKT3_CP_DMA_CP_SYNC (1 << 31)
163 #define PKT3_CP_DMA_SRC_SEL(x) ((x) << 29)
164 /* 0 - SRC_ADDR
165 * 1 - GDS (program SAS to 1 as well)
166 * 2 - DATA
167 * 3 - SRC_ADDR using TC L2 (DMA_DATA only)
168 */
169 #define PKT3_CP_DMA_DST_SEL(x) ((x) << 20)
170 /* 0 - DST_ADDR
171 * 1 - GDS (program DAS to 1 as well)
172 * 3 - DST_ADDR using TC L2 (DMA_DATA only)
173 */
174 /* COMMAND */
175 #define PKT3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
176 /* 0 - none
177 * 1 - 8 in 16
178 * 2 - 8 in 32
179 * 3 - 8 in 64
180 */
181 #define PKT3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
182 /* 0 - none
183 * 1 - 8 in 16
184 * 2 - 8 in 32
185 * 3 - 8 in 64
186 */
187 #define PKT3_CP_DMA_CMD_SAS (1 << 26)
188 /* 0 - memory
189 * 1 - register
190 */
191 #define PKT3_CP_DMA_CMD_DAS (1 << 27)
192 /* 0 - memory
193 * 1 - register
194 */
195 #define PKT3_CP_DMA_CMD_SAIC (1 << 28)
196 #define PKT3_CP_DMA_CMD_DAIC (1 << 29)
197 #define PKT3_CP_DMA_CMD_RAW_WAIT (1 << 30)
198
199 #define PKT3_DMA_DATA 0x50 /* new for CIK */
200 /* 1. header
201 * 2. CP_SYNC [31] | SRC_SEL [30:29] | DST_SEL [21:20] | ENGINE [0]
202 * 2. SRC_ADDR_LO [31:0] or DATA [31:0]
203 * 3. SRC_ADDR_HI [31:0]
204 * 4. DST_ADDR_LO [31:0]
205 * 5. DST_ADDR_HI [31:0]
206 * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
207 */
208
209
210 #define R_000E4C_SRBM_STATUS2 0x000E4C
211 #define S_000E4C_SDMA_RQ_PENDING(x) (((x) & 0x1) << 0)
212 #define G_000E4C_SDMA_RQ_PENDING(x) (((x) >> 0) & 0x1)
213 #define C_000E4C_SDMA_RQ_PENDING 0xFFFFFFFE
214 #define S_000E4C_TST_RQ_PENDING(x) (((x) & 0x1) << 1)
215 #define G_000E4C_TST_RQ_PENDING(x) (((x) >> 1) & 0x1)
216 #define C_000E4C_TST_RQ_PENDING 0xFFFFFFFD
217 #define S_000E4C_SDMA1_RQ_PENDING(x) (((x) & 0x1) << 2)
218 #define G_000E4C_SDMA1_RQ_PENDING(x) (((x) >> 2) & 0x1)
219 #define C_000E4C_SDMA1_RQ_PENDING 0xFFFFFFFB
220 #define S_000E4C_VCE0_RQ_PENDING(x) (((x) & 0x1) << 3)
221 #define G_000E4C_VCE0_RQ_PENDING(x) (((x) >> 3) & 0x1)
222 #define C_000E4C_VCE0_RQ_PENDING 0xFFFFFFF7
223 #define S_000E4C_VP8_BUSY(x) (((x) & 0x1) << 4)
224 #define G_000E4C_VP8_BUSY(x) (((x) >> 4) & 0x1)
225 #define C_000E4C_VP8_BUSY 0xFFFFFFEF
226 #define S_000E4C_SDMA_BUSY(x) (((x) & 0x1) << 5)
227 #define G_000E4C_SDMA_BUSY(x) (((x) >> 5) & 0x1)
228 #define C_000E4C_SDMA_BUSY 0xFFFFFFDF
229 #define S_000E4C_SDMA1_BUSY(x) (((x) & 0x1) << 6)
230 #define G_000E4C_SDMA1_BUSY(x) (((x) >> 6) & 0x1)
231 #define C_000E4C_SDMA1_BUSY 0xFFFFFFBF
232 #define S_000E4C_VCE0_BUSY(x) (((x) & 0x1) << 7)
233 #define G_000E4C_VCE0_BUSY(x) (((x) >> 7) & 0x1)
234 #define C_000E4C_VCE0_BUSY 0xFFFFFF7F
235 #define S_000E4C_XDMA_BUSY(x) (((x) & 0x1) << 8)
236 #define G_000E4C_XDMA_BUSY(x) (((x) >> 8) & 0x1)
237 #define C_000E4C_XDMA_BUSY 0xFFFFFEFF
238 #define S_000E4C_CHUB_BUSY(x) (((x) & 0x1) << 9)
239 #define G_000E4C_CHUB_BUSY(x) (((x) >> 9) & 0x1)
240 #define C_000E4C_CHUB_BUSY 0xFFFFFDFF
241 #define S_000E4C_SDMA2_BUSY(x) (((x) & 0x1) << 10)
242 #define G_000E4C_SDMA2_BUSY(x) (((x) >> 10) & 0x1)
243 #define C_000E4C_SDMA2_BUSY 0xFFFFFBFF
244 #define S_000E4C_SDMA3_BUSY(x) (((x) & 0x1) << 11)
245 #define G_000E4C_SDMA3_BUSY(x) (((x) >> 11) & 0x1)
246 #define C_000E4C_SDMA3_BUSY 0xFFFFF7FF
247 #define S_000E4C_SAMSCP_BUSY(x) (((x) & 0x1) << 12)
248 #define G_000E4C_SAMSCP_BUSY(x) (((x) >> 12) & 0x1)
249 #define C_000E4C_SAMSCP_BUSY 0xFFFFEFFF
250 #define S_000E4C_ISP_BUSY(x) (((x) & 0x1) << 13)
251 #define G_000E4C_ISP_BUSY(x) (((x) >> 13) & 0x1)
252 #define C_000E4C_ISP_BUSY 0xFFFFDFFF
253 #define S_000E4C_VCE1_BUSY(x) (((x) & 0x1) << 14)
254 #define G_000E4C_VCE1_BUSY(x) (((x) >> 14) & 0x1)
255 #define C_000E4C_VCE1_BUSY 0xFFFFBFFF
256 #define S_000E4C_ODE_BUSY(x) (((x) & 0x1) << 15)
257 #define G_000E4C_ODE_BUSY(x) (((x) >> 15) & 0x1)
258 #define C_000E4C_ODE_BUSY 0xFFFF7FFF
259 #define S_000E4C_SDMA2_RQ_PENDING(x) (((x) & 0x1) << 16)
260 #define G_000E4C_SDMA2_RQ_PENDING(x) (((x) >> 16) & 0x1)
261 #define C_000E4C_SDMA2_RQ_PENDING 0xFFFEFFFF
262 #define S_000E4C_SDMA3_RQ_PENDING(x) (((x) & 0x1) << 17)
263 #define G_000E4C_SDMA3_RQ_PENDING(x) (((x) >> 17) & 0x1)
264 #define C_000E4C_SDMA3_RQ_PENDING 0xFFFDFFFF
265 #define S_000E4C_SAMSCP_RQ_PENDING(x) (((x) & 0x1) << 18)
266 #define G_000E4C_SAMSCP_RQ_PENDING(x) (((x) >> 18) & 0x1)
267 #define C_000E4C_SAMSCP_RQ_PENDING 0xFFFBFFFF
268 #define S_000E4C_ISP_RQ_PENDING(x) (((x) & 0x1) << 19)
269 #define G_000E4C_ISP_RQ_PENDING(x) (((x) >> 19) & 0x1)
270 #define C_000E4C_ISP_RQ_PENDING 0xFFF7FFFF
271 #define S_000E4C_VCE1_RQ_PENDING(x) (((x) & 0x1) << 20)
272 #define G_000E4C_VCE1_RQ_PENDING(x) (((x) >> 20) & 0x1)
273 #define C_000E4C_VCE1_RQ_PENDING 0xFFEFFFFF
274 #define R_000E50_SRBM_STATUS 0x000E50
275 #define S_000E50_UVD_RQ_PENDING(x) (((x) & 0x1) << 1)
276 #define G_000E50_UVD_RQ_PENDING(x) (((x) >> 1) & 0x1)
277 #define C_000E50_UVD_RQ_PENDING 0xFFFFFFFD
278 #define S_000E50_SAMMSP_RQ_PENDING(x) (((x) & 0x1) << 2)
279 #define G_000E50_SAMMSP_RQ_PENDING(x) (((x) >> 2) & 0x1)
280 #define C_000E50_SAMMSP_RQ_PENDING 0xFFFFFFFB
281 #define S_000E50_ACP_RQ_PENDING(x) (((x) & 0x1) << 3)
282 #define G_000E50_ACP_RQ_PENDING(x) (((x) >> 3) & 0x1)
283 #define C_000E50_ACP_RQ_PENDING 0xFFFFFFF7
284 #define S_000E50_SMU_RQ_PENDING(x) (((x) & 0x1) << 4)
285 #define G_000E50_SMU_RQ_PENDING(x) (((x) >> 4) & 0x1)
286 #define C_000E50_SMU_RQ_PENDING 0xFFFFFFEF
287 #define S_000E50_GRBM_RQ_PENDING(x) (((x) & 0x1) << 5)
288 #define G_000E50_GRBM_RQ_PENDING(x) (((x) >> 5) & 0x1)
289 #define C_000E50_GRBM_RQ_PENDING 0xFFFFFFDF
290 #define S_000E50_HI_RQ_PENDING(x) (((x) & 0x1) << 6)
291 #define G_000E50_HI_RQ_PENDING(x) (((x) >> 6) & 0x1)
292 #define C_000E50_HI_RQ_PENDING 0xFFFFFFBF
293 #define S_000E50_VMC_BUSY(x) (((x) & 0x1) << 8)
294 #define G_000E50_VMC_BUSY(x) (((x) >> 8) & 0x1)
295 #define C_000E50_VMC_BUSY 0xFFFFFEFF
296 #define S_000E50_MCB_BUSY(x) (((x) & 0x1) << 9)
297 #define G_000E50_MCB_BUSY(x) (((x) >> 9) & 0x1)
298 #define C_000E50_MCB_BUSY 0xFFFFFDFF
299 #define S_000E50_MCB_NON_DISPLAY_BUSY(x) (((x) & 0x1) << 10)
300 #define G_000E50_MCB_NON_DISPLAY_BUSY(x) (((x) >> 10) & 0x1)
301 #define C_000E50_MCB_NON_DISPLAY_BUSY 0xFFFFFBFF
302 #define S_000E50_MCC_BUSY(x) (((x) & 0x1) << 11)
303 #define G_000E50_MCC_BUSY(x) (((x) >> 11) & 0x1)
304 #define C_000E50_MCC_BUSY 0xFFFFF7FF
305 #define S_000E50_MCD_BUSY(x) (((x) & 0x1) << 12)
306 #define G_000E50_MCD_BUSY(x) (((x) >> 12) & 0x1)
307 #define C_000E50_MCD_BUSY 0xFFFFEFFF
308 #define S_000E50_VMC1_BUSY(x) (((x) & 0x1) << 13)
309 #define G_000E50_VMC1_BUSY(x) (((x) >> 13) & 0x1)
310 #define C_000E50_VMC1_BUSY 0xFFFFDFFF
311 #define S_000E50_SEM_BUSY(x) (((x) & 0x1) << 14)
312 #define G_000E50_SEM_BUSY(x) (((x) >> 14) & 0x1)
313 #define C_000E50_SEM_BUSY 0xFFFFBFFF
314 #define S_000E50_ACP_BUSY(x) (((x) & 0x1) << 16)
315 #define G_000E50_ACP_BUSY(x) (((x) >> 16) & 0x1)
316 #define C_000E50_ACP_BUSY 0xFFFEFFFF
317 #define S_000E50_IH_BUSY(x) (((x) & 0x1) << 17)
318 #define G_000E50_IH_BUSY(x) (((x) >> 17) & 0x1)
319 #define C_000E50_IH_BUSY 0xFFFDFFFF
320 #define S_000E50_UVD_BUSY(x) (((x) & 0x1) << 19)
321 #define G_000E50_UVD_BUSY(x) (((x) >> 19) & 0x1)
322 #define C_000E50_UVD_BUSY 0xFFF7FFFF
323 #define S_000E50_SAMMSP_BUSY(x) (((x) & 0x1) << 20)
324 #define G_000E50_SAMMSP_BUSY(x) (((x) >> 20) & 0x1)
325 #define C_000E50_SAMMSP_BUSY 0xFFEFFFFF
326 #define S_000E50_GCATCL2_BUSY(x) (((x) & 0x1) << 21)
327 #define G_000E50_GCATCL2_BUSY(x) (((x) >> 21) & 0x1)
328 #define C_000E50_GCATCL2_BUSY 0xFFDFFFFF
329 #define S_000E50_OSATCL2_BUSY(x) (((x) & 0x1) << 22)
330 #define G_000E50_OSATCL2_BUSY(x) (((x) >> 22) & 0x1)
331 #define C_000E50_OSATCL2_BUSY 0xFFBFFFFF
332 #define S_000E50_BIF_BUSY(x) (((x) & 0x1) << 29)
333 #define G_000E50_BIF_BUSY(x) (((x) >> 29) & 0x1)
334 #define C_000E50_BIF_BUSY 0xDFFFFFFF
335 #define R_000E54_SRBM_STATUS3 0x000E54
336 #define S_000E54_MCC0_BUSY(x) (((x) & 0x1) << 0)
337 #define G_000E54_MCC0_BUSY(x) (((x) >> 0) & 0x1)
338 #define C_000E54_MCC0_BUSY 0xFFFFFFFE
339 #define S_000E54_MCC1_BUSY(x) (((x) & 0x1) << 1)
340 #define G_000E54_MCC1_BUSY(x) (((x) >> 1) & 0x1)
341 #define C_000E54_MCC1_BUSY 0xFFFFFFFD
342 #define S_000E54_MCC2_BUSY(x) (((x) & 0x1) << 2)
343 #define G_000E54_MCC2_BUSY(x) (((x) >> 2) & 0x1)
344 #define C_000E54_MCC2_BUSY 0xFFFFFFFB
345 #define S_000E54_MCC3_BUSY(x) (((x) & 0x1) << 3)
346 #define G_000E54_MCC3_BUSY(x) (((x) >> 3) & 0x1)
347 #define C_000E54_MCC3_BUSY 0xFFFFFFF7
348 #define S_000E54_MCC4_BUSY(x) (((x) & 0x1) << 4)
349 #define G_000E54_MCC4_BUSY(x) (((x) >> 4) & 0x1)
350 #define C_000E54_MCC4_BUSY 0xFFFFFFEF
351 #define S_000E54_MCC5_BUSY(x) (((x) & 0x1) << 5)
352 #define G_000E54_MCC5_BUSY(x) (((x) >> 5) & 0x1)
353 #define C_000E54_MCC5_BUSY 0xFFFFFFDF
354 #define S_000E54_MCC6_BUSY(x) (((x) & 0x1) << 6)
355 #define G_000E54_MCC6_BUSY(x) (((x) >> 6) & 0x1)
356 #define C_000E54_MCC6_BUSY 0xFFFFFFBF
357 #define S_000E54_MCC7_BUSY(x) (((x) & 0x1) << 7)
358 #define G_000E54_MCC7_BUSY(x) (((x) >> 7) & 0x1)
359 #define C_000E54_MCC7_BUSY 0xFFFFFF7F
360 #define S_000E54_MCD0_BUSY(x) (((x) & 0x1) << 8)
361 #define G_000E54_MCD0_BUSY(x) (((x) >> 8) & 0x1)
362 #define C_000E54_MCD0_BUSY 0xFFFFFEFF
363 #define S_000E54_MCD1_BUSY(x) (((x) & 0x1) << 9)
364 #define G_000E54_MCD1_BUSY(x) (((x) >> 9) & 0x1)
365 #define C_000E54_MCD1_BUSY 0xFFFFFDFF
366 #define S_000E54_MCD2_BUSY(x) (((x) & 0x1) << 10)
367 #define G_000E54_MCD2_BUSY(x) (((x) >> 10) & 0x1)
368 #define C_000E54_MCD2_BUSY 0xFFFFFBFF
369 #define S_000E54_MCD3_BUSY(x) (((x) & 0x1) << 11)
370 #define G_000E54_MCD3_BUSY(x) (((x) >> 11) & 0x1)
371 #define C_000E54_MCD3_BUSY 0xFFFFF7FF
372 #define S_000E54_MCD4_BUSY(x) (((x) & 0x1) << 12)
373 #define G_000E54_MCD4_BUSY(x) (((x) >> 12) & 0x1)
374 #define C_000E54_MCD4_BUSY 0xFFFFEFFF
375 #define S_000E54_MCD5_BUSY(x) (((x) & 0x1) << 13)
376 #define G_000E54_MCD5_BUSY(x) (((x) >> 13) & 0x1)
377 #define C_000E54_MCD5_BUSY 0xFFFFDFFF
378 #define S_000E54_MCD6_BUSY(x) (((x) & 0x1) << 14)
379 #define G_000E54_MCD6_BUSY(x) (((x) >> 14) & 0x1)
380 #define C_000E54_MCD6_BUSY 0xFFFFBFFF
381 #define S_000E54_MCD7_BUSY(x) (((x) & 0x1) << 15)
382 #define G_000E54_MCD7_BUSY(x) (((x) >> 15) & 0x1)
383 #define C_000E54_MCD7_BUSY 0xFFFF7FFF
384 #define R_00D034_SDMA0_STATUS_REG 0x00D034
385 #define S_00D034_IDLE(x) (((x) & 0x1) << 0)
386 #define G_00D034_IDLE(x) (((x) >> 0) & 0x1)
387 #define C_00D034_IDLE 0xFFFFFFFE
388 #define S_00D034_REG_IDLE(x) (((x) & 0x1) << 1)
389 #define G_00D034_REG_IDLE(x) (((x) >> 1) & 0x1)
390 #define C_00D034_REG_IDLE 0xFFFFFFFD
391 #define S_00D034_RB_EMPTY(x) (((x) & 0x1) << 2)
392 #define G_00D034_RB_EMPTY(x) (((x) >> 2) & 0x1)
393 #define C_00D034_RB_EMPTY 0xFFFFFFFB
394 #define S_00D034_RB_FULL(x) (((x) & 0x1) << 3)
395 #define G_00D034_RB_FULL(x) (((x) >> 3) & 0x1)
396 #define C_00D034_RB_FULL 0xFFFFFFF7
397 #define S_00D034_RB_CMD_IDLE(x) (((x) & 0x1) << 4)
398 #define G_00D034_RB_CMD_IDLE(x) (((x) >> 4) & 0x1)
399 #define C_00D034_RB_CMD_IDLE 0xFFFFFFEF
400 #define S_00D034_RB_CMD_FULL(x) (((x) & 0x1) << 5)
401 #define G_00D034_RB_CMD_FULL(x) (((x) >> 5) & 0x1)
402 #define C_00D034_RB_CMD_FULL 0xFFFFFFDF
403 #define S_00D034_IB_CMD_IDLE(x) (((x) & 0x1) << 6)
404 #define G_00D034_IB_CMD_IDLE(x) (((x) >> 6) & 0x1)
405 #define C_00D034_IB_CMD_IDLE 0xFFFFFFBF
406 #define S_00D034_IB_CMD_FULL(x) (((x) & 0x1) << 7)
407 #define G_00D034_IB_CMD_FULL(x) (((x) >> 7) & 0x1)
408 #define C_00D034_IB_CMD_FULL 0xFFFFFF7F
409 #define S_00D034_BLOCK_IDLE(x) (((x) & 0x1) << 8)
410 #define G_00D034_BLOCK_IDLE(x) (((x) >> 8) & 0x1)
411 #define C_00D034_BLOCK_IDLE 0xFFFFFEFF
412 #define S_00D034_INSIDE_IB(x) (((x) & 0x1) << 9)
413 #define G_00D034_INSIDE_IB(x) (((x) >> 9) & 0x1)
414 #define C_00D034_INSIDE_IB 0xFFFFFDFF
415 #define S_00D034_EX_IDLE(x) (((x) & 0x1) << 10)
416 #define G_00D034_EX_IDLE(x) (((x) >> 10) & 0x1)
417 #define C_00D034_EX_IDLE 0xFFFFFBFF
418 #define S_00D034_EX_IDLE_POLL_TIMER_EXPIRE(x) (((x) & 0x1) << 11)
419 #define G_00D034_EX_IDLE_POLL_TIMER_EXPIRE(x) (((x) >> 11) & 0x1)
420 #define C_00D034_EX_IDLE_POLL_TIMER_EXPIRE 0xFFFFF7FF
421 #define S_00D034_PACKET_READY(x) (((x) & 0x1) << 12)
422 #define G_00D034_PACKET_READY(x) (((x) >> 12) & 0x1)
423 #define C_00D034_PACKET_READY 0xFFFFEFFF
424 #define S_00D034_MC_WR_IDLE(x) (((x) & 0x1) << 13)
425 #define G_00D034_MC_WR_IDLE(x) (((x) >> 13) & 0x1)
426 #define C_00D034_MC_WR_IDLE 0xFFFFDFFF
427 #define S_00D034_SRBM_IDLE(x) (((x) & 0x1) << 14)
428 #define G_00D034_SRBM_IDLE(x) (((x) >> 14) & 0x1)
429 #define C_00D034_SRBM_IDLE 0xFFFFBFFF
430 #define S_00D034_CONTEXT_EMPTY(x) (((x) & 0x1) << 15)
431 #define G_00D034_CONTEXT_EMPTY(x) (((x) >> 15) & 0x1)
432 #define C_00D034_CONTEXT_EMPTY 0xFFFF7FFF
433 #define S_00D034_DELTA_RPTR_FULL(x) (((x) & 0x1) << 16)
434 #define G_00D034_DELTA_RPTR_FULL(x) (((x) >> 16) & 0x1)
435 #define C_00D034_DELTA_RPTR_FULL 0xFFFEFFFF
436 #define S_00D034_RB_MC_RREQ_IDLE(x) (((x) & 0x1) << 17)
437 #define G_00D034_RB_MC_RREQ_IDLE(x) (((x) >> 17) & 0x1)
438 #define C_00D034_RB_MC_RREQ_IDLE 0xFFFDFFFF
439 #define S_00D034_IB_MC_RREQ_IDLE(x) (((x) & 0x1) << 18)
440 #define G_00D034_IB_MC_RREQ_IDLE(x) (((x) >> 18) & 0x1)
441 #define C_00D034_IB_MC_RREQ_IDLE 0xFFFBFFFF
442 #define S_00D034_MC_RD_IDLE(x) (((x) & 0x1) << 19)
443 #define G_00D034_MC_RD_IDLE(x) (((x) >> 19) & 0x1)
444 #define C_00D034_MC_RD_IDLE 0xFFF7FFFF
445 #define S_00D034_DELTA_RPTR_EMPTY(x) (((x) & 0x1) << 20)
446 #define G_00D034_DELTA_RPTR_EMPTY(x) (((x) >> 20) & 0x1)
447 #define C_00D034_DELTA_RPTR_EMPTY 0xFFEFFFFF
448 #define S_00D034_MC_RD_RET_STALL(x) (((x) & 0x1) << 21)
449 #define G_00D034_MC_RD_RET_STALL(x) (((x) >> 21) & 0x1)
450 #define C_00D034_MC_RD_RET_STALL 0xFFDFFFFF
451 #define S_00D034_MC_RD_NO_POLL_IDLE(x) (((x) & 0x1) << 22)
452 #define G_00D034_MC_RD_NO_POLL_IDLE(x) (((x) >> 22) & 0x1)
453 #define C_00D034_MC_RD_NO_POLL_IDLE 0xFFBFFFFF
454 #define S_00D034_PREV_CMD_IDLE(x) (((x) & 0x1) << 25)
455 #define G_00D034_PREV_CMD_IDLE(x) (((x) >> 25) & 0x1)
456 #define C_00D034_PREV_CMD_IDLE 0xFDFFFFFF
457 #define S_00D034_SEM_IDLE(x) (((x) & 0x1) << 26)
458 #define G_00D034_SEM_IDLE(x) (((x) >> 26) & 0x1)
459 #define C_00D034_SEM_IDLE 0xFBFFFFFF
460 #define S_00D034_SEM_REQ_STALL(x) (((x) & 0x1) << 27)
461 #define G_00D034_SEM_REQ_STALL(x) (((x) >> 27) & 0x1)
462 #define C_00D034_SEM_REQ_STALL 0xF7FFFFFF
463 #define S_00D034_SEM_RESP_STATE(x) (((x) & 0x03) << 28)
464 #define G_00D034_SEM_RESP_STATE(x) (((x) >> 28) & 0x03)
465 #define C_00D034_SEM_RESP_STATE 0xCFFFFFFF
466 #define S_00D034_INT_IDLE(x) (((x) & 0x1) << 30)
467 #define G_00D034_INT_IDLE(x) (((x) >> 30) & 0x1)
468 #define C_00D034_INT_IDLE 0xBFFFFFFF
469 #define S_00D034_INT_REQ_STALL(x) (((x) & 0x1) << 31)
470 #define G_00D034_INT_REQ_STALL(x) (((x) >> 31) & 0x1)
471 #define C_00D034_INT_REQ_STALL 0x7FFFFFFF
472 #define R_00D834_SDMA1_STATUS_REG 0x00D834
473 #define R_008008_GRBM_STATUS2 0x008008
474 #define S_008008_ME0PIPE1_CMDFIFO_AVAIL(x) (((x) & 0x0F) << 0)
475 #define G_008008_ME0PIPE1_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x0F)
476 #define C_008008_ME0PIPE1_CMDFIFO_AVAIL 0xFFFFFFF0
477 #define S_008008_ME0PIPE1_CF_RQ_PENDING(x) (((x) & 0x1) << 4)
478 #define G_008008_ME0PIPE1_CF_RQ_PENDING(x) (((x) >> 4) & 0x1)
479 #define C_008008_ME0PIPE1_CF_RQ_PENDING 0xFFFFFFEF
480 #define S_008008_ME0PIPE1_PF_RQ_PENDING(x) (((x) & 0x1) << 5)
481 #define G_008008_ME0PIPE1_PF_RQ_PENDING(x) (((x) >> 5) & 0x1)
482 #define C_008008_ME0PIPE1_PF_RQ_PENDING 0xFFFFFFDF
483 #define S_008008_ME1PIPE0_RQ_PENDING(x) (((x) & 0x1) << 6)
484 #define G_008008_ME1PIPE0_RQ_PENDING(x) (((x) >> 6) & 0x1)
485 #define C_008008_ME1PIPE0_RQ_PENDING 0xFFFFFFBF
486 #define S_008008_ME1PIPE1_RQ_PENDING(x) (((x) & 0x1) << 7)
487 #define G_008008_ME1PIPE1_RQ_PENDING(x) (((x) >> 7) & 0x1)
488 #define C_008008_ME1PIPE1_RQ_PENDING 0xFFFFFF7F
489 #define S_008008_ME1PIPE2_RQ_PENDING(x) (((x) & 0x1) << 8)
490 #define G_008008_ME1PIPE2_RQ_PENDING(x) (((x) >> 8) & 0x1)
491 #define C_008008_ME1PIPE2_RQ_PENDING 0xFFFFFEFF
492 #define S_008008_ME1PIPE3_RQ_PENDING(x) (((x) & 0x1) << 9)
493 #define G_008008_ME1PIPE3_RQ_PENDING(x) (((x) >> 9) & 0x1)
494 #define C_008008_ME1PIPE3_RQ_PENDING 0xFFFFFDFF
495 #define S_008008_ME2PIPE0_RQ_PENDING(x) (((x) & 0x1) << 10)
496 #define G_008008_ME2PIPE0_RQ_PENDING(x) (((x) >> 10) & 0x1)
497 #define C_008008_ME2PIPE0_RQ_PENDING 0xFFFFFBFF
498 #define S_008008_ME2PIPE1_RQ_PENDING(x) (((x) & 0x1) << 11)
499 #define G_008008_ME2PIPE1_RQ_PENDING(x) (((x) >> 11) & 0x1)
500 #define C_008008_ME2PIPE1_RQ_PENDING 0xFFFFF7FF
501 #define S_008008_ME2PIPE2_RQ_PENDING(x) (((x) & 0x1) << 12)
502 #define G_008008_ME2PIPE2_RQ_PENDING(x) (((x) >> 12) & 0x1)
503 #define C_008008_ME2PIPE2_RQ_PENDING 0xFFFFEFFF
504 #define S_008008_ME2PIPE3_RQ_PENDING(x) (((x) & 0x1) << 13)
505 #define G_008008_ME2PIPE3_RQ_PENDING(x) (((x) >> 13) & 0x1)
506 #define C_008008_ME2PIPE3_RQ_PENDING 0xFFFFDFFF
507 #define S_008008_RLC_RQ_PENDING(x) (((x) & 0x1) << 14)
508 #define G_008008_RLC_RQ_PENDING(x) (((x) >> 14) & 0x1)
509 #define C_008008_RLC_RQ_PENDING 0xFFFFBFFF
510 #define S_008008_RLC_BUSY(x) (((x) & 0x1) << 24)
511 #define G_008008_RLC_BUSY(x) (((x) >> 24) & 0x1)
512 #define C_008008_RLC_BUSY 0xFEFFFFFF
513 #define S_008008_TC_BUSY(x) (((x) & 0x1) << 25)
514 #define G_008008_TC_BUSY(x) (((x) >> 25) & 0x1)
515 #define C_008008_TC_BUSY 0xFDFFFFFF
516 #define S_008008_TCC_CC_RESIDENT(x) (((x) & 0x1) << 26)
517 #define G_008008_TCC_CC_RESIDENT(x) (((x) >> 26) & 0x1)
518 #define C_008008_TCC_CC_RESIDENT 0xFBFFFFFF
519 #define S_008008_CPF_BUSY(x) (((x) & 0x1) << 28)
520 #define G_008008_CPF_BUSY(x) (((x) >> 28) & 0x1)
521 #define C_008008_CPF_BUSY 0xEFFFFFFF
522 #define S_008008_CPC_BUSY(x) (((x) & 0x1) << 29)
523 #define G_008008_CPC_BUSY(x) (((x) >> 29) & 0x1)
524 #define C_008008_CPC_BUSY 0xDFFFFFFF
525 #define S_008008_CPG_BUSY(x) (((x) & 0x1) << 30)
526 #define G_008008_CPG_BUSY(x) (((x) >> 30) & 0x1)
527 #define C_008008_CPG_BUSY 0xBFFFFFFF
528 #define R_008010_GRBM_STATUS 0x008010
529 #define S_008010_ME0PIPE0_CMDFIFO_AVAIL(x) (((x) & 0x0F) << 0)
530 #define G_008010_ME0PIPE0_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x0F)
531 #define C_008010_ME0PIPE0_CMDFIFO_AVAIL 0xFFFFFFF0
532 #define S_008010_SRBM_RQ_PENDING(x) (((x) & 0x1) << 5)
533 #define G_008010_SRBM_RQ_PENDING(x) (((x) >> 5) & 0x1)
534 #define C_008010_SRBM_RQ_PENDING 0xFFFFFFDF
535 #define S_008010_ME0PIPE0_CF_RQ_PENDING(x) (((x) & 0x1) << 7)
536 #define G_008010_ME0PIPE0_CF_RQ_PENDING(x) (((x) >> 7) & 0x1)
537 #define C_008010_ME0PIPE0_CF_RQ_PENDING 0xFFFFFF7F
538 #define S_008010_ME0PIPE0_PF_RQ_PENDING(x) (((x) & 0x1) << 8)
539 #define G_008010_ME0PIPE0_PF_RQ_PENDING(x) (((x) >> 8) & 0x1)
540 #define C_008010_ME0PIPE0_PF_RQ_PENDING 0xFFFFFEFF
541 #define S_008010_GDS_DMA_RQ_PENDING(x) (((x) & 0x1) << 9)
542 #define G_008010_GDS_DMA_RQ_PENDING(x) (((x) >> 9) & 0x1)
543 #define C_008010_GDS_DMA_RQ_PENDING 0xFFFFFDFF
544 #define S_008010_DB_CLEAN(x) (((x) & 0x1) << 12)
545 #define G_008010_DB_CLEAN(x) (((x) >> 12) & 0x1)
546 #define C_008010_DB_CLEAN 0xFFFFEFFF
547 #define S_008010_CB_CLEAN(x) (((x) & 0x1) << 13)
548 #define G_008010_CB_CLEAN(x) (((x) >> 13) & 0x1)
549 #define C_008010_CB_CLEAN 0xFFFFDFFF
550 #define S_008010_TA_BUSY(x) (((x) & 0x1) << 14)
551 #define G_008010_TA_BUSY(x) (((x) >> 14) & 0x1)
552 #define C_008010_TA_BUSY 0xFFFFBFFF
553 #define S_008010_GDS_BUSY(x) (((x) & 0x1) << 15)
554 #define G_008010_GDS_BUSY(x) (((x) >> 15) & 0x1)
555 #define C_008010_GDS_BUSY 0xFFFF7FFF
556 #define S_008010_WD_BUSY_NO_DMA(x) (((x) & 0x1) << 16)
557 #define G_008010_WD_BUSY_NO_DMA(x) (((x) >> 16) & 0x1)
558 #define C_008010_WD_BUSY_NO_DMA 0xFFFEFFFF
559 #define S_008010_VGT_BUSY(x) (((x) & 0x1) << 17)
560 #define G_008010_VGT_BUSY(x) (((x) >> 17) & 0x1)
561 #define C_008010_VGT_BUSY 0xFFFDFFFF
562 #define S_008010_IA_BUSY_NO_DMA(x) (((x) & 0x1) << 18)
563 #define G_008010_IA_BUSY_NO_DMA(x) (((x) >> 18) & 0x1)
564 #define C_008010_IA_BUSY_NO_DMA 0xFFFBFFFF
565 #define S_008010_IA_BUSY(x) (((x) & 0x1) << 19)
566 #define G_008010_IA_BUSY(x) (((x) >> 19) & 0x1)
567 #define C_008010_IA_BUSY 0xFFF7FFFF
568 #define S_008010_SX_BUSY(x) (((x) & 0x1) << 20)
569 #define G_008010_SX_BUSY(x) (((x) >> 20) & 0x1)
570 #define C_008010_SX_BUSY 0xFFEFFFFF
571 #define S_008010_WD_BUSY(x) (((x) & 0x1) << 21)
572 #define G_008010_WD_BUSY(x) (((x) >> 21) & 0x1)
573 #define C_008010_WD_BUSY 0xFFDFFFFF
574 #define S_008010_SPI_BUSY(x) (((x) & 0x1) << 22)
575 #define G_008010_SPI_BUSY(x) (((x) >> 22) & 0x1)
576 #define C_008010_SPI_BUSY 0xFFBFFFFF
577 #define S_008010_BCI_BUSY(x) (((x) & 0x1) << 23)
578 #define G_008010_BCI_BUSY(x) (((x) >> 23) & 0x1)
579 #define C_008010_BCI_BUSY 0xFF7FFFFF
580 #define S_008010_SC_BUSY(x) (((x) & 0x1) << 24)
581 #define G_008010_SC_BUSY(x) (((x) >> 24) & 0x1)
582 #define C_008010_SC_BUSY 0xFEFFFFFF
583 #define S_008010_PA_BUSY(x) (((x) & 0x1) << 25)
584 #define G_008010_PA_BUSY(x) (((x) >> 25) & 0x1)
585 #define C_008010_PA_BUSY 0xFDFFFFFF
586 #define S_008010_DB_BUSY(x) (((x) & 0x1) << 26)
587 #define G_008010_DB_BUSY(x) (((x) >> 26) & 0x1)
588 #define C_008010_DB_BUSY 0xFBFFFFFF
589 #define S_008010_CP_COHERENCY_BUSY(x) (((x) & 0x1) << 28)
590 #define G_008010_CP_COHERENCY_BUSY(x) (((x) >> 28) & 0x1)
591 #define C_008010_CP_COHERENCY_BUSY 0xEFFFFFFF
592 #define S_008010_CP_BUSY(x) (((x) & 0x1) << 29)
593 #define G_008010_CP_BUSY(x) (((x) >> 29) & 0x1)
594 #define C_008010_CP_BUSY 0xDFFFFFFF
595 #define S_008010_CB_BUSY(x) (((x) & 0x1) << 30)
596 #define G_008010_CB_BUSY(x) (((x) >> 30) & 0x1)
597 #define C_008010_CB_BUSY 0xBFFFFFFF
598 #define S_008010_GUI_ACTIVE(x) (((x) & 0x1) << 31)
599 #define G_008010_GUI_ACTIVE(x) (((x) >> 31) & 0x1)
600 #define C_008010_GUI_ACTIVE 0x7FFFFFFF
601 #define GRBM_GFX_INDEX 0x802C
602 #define INSTANCE_INDEX(x) ((x) << 0)
603 #define SH_INDEX(x) ((x) << 8)
604 #define SE_INDEX(x) ((x) << 16)
605 #define SH_BROADCAST_WRITES (1 << 29)
606 #define INSTANCE_BROADCAST_WRITES (1 << 30)
607 #define SE_BROADCAST_WRITES (1 << 31)
608 #define R_0084FC_CP_STRMOUT_CNTL 0x0084FC
609 #define S_0084FC_OFFSET_UPDATE_DONE(x) (((x) & 0x1) << 0)
610 #define R_0085F0_CP_COHER_CNTL 0x0085F0
611 #define S_0085F0_DEST_BASE_0_ENA(x) (((x) & 0x1) << 0)
612 #define G_0085F0_DEST_BASE_0_ENA(x) (((x) >> 0) & 0x1)
613 #define C_0085F0_DEST_BASE_0_ENA 0xFFFFFFFE
614 #define S_0085F0_DEST_BASE_1_ENA(x) (((x) & 0x1) << 1)
615 #define G_0085F0_DEST_BASE_1_ENA(x) (((x) >> 1) & 0x1)
616 #define C_0085F0_DEST_BASE_1_ENA 0xFFFFFFFD
617 #define S_0085F0_CB0_DEST_BASE_ENA(x) (((x) & 0x1) << 6)
618 #define G_0085F0_CB0_DEST_BASE_ENA(x) (((x) >> 6) & 0x1)
619 #define C_0085F0_CB0_DEST_BASE_ENA 0xFFFFFFBF
620 #define S_0085F0_CB1_DEST_BASE_ENA(x) (((x) & 0x1) << 7)
621 #define G_0085F0_CB1_DEST_BASE_ENA(x) (((x) >> 7) & 0x1)
622 #define C_0085F0_CB1_DEST_BASE_ENA 0xFFFFFF7F
623 #define S_0085F0_CB2_DEST_BASE_ENA(x) (((x) & 0x1) << 8)
624 #define G_0085F0_CB2_DEST_BASE_ENA(x) (((x) >> 8) & 0x1)
625 #define C_0085F0_CB2_DEST_BASE_ENA 0xFFFFFEFF
626 #define S_0085F0_CB3_DEST_BASE_ENA(x) (((x) & 0x1) << 9)
627 #define G_0085F0_CB3_DEST_BASE_ENA(x) (((x) >> 9) & 0x1)
628 #define C_0085F0_CB3_DEST_BASE_ENA 0xFFFFFDFF
629 #define S_0085F0_CB4_DEST_BASE_ENA(x) (((x) & 0x1) << 10)
630 #define G_0085F0_CB4_DEST_BASE_ENA(x) (((x) >> 10) & 0x1)
631 #define C_0085F0_CB4_DEST_BASE_ENA 0xFFFFFBFF
632 #define S_0085F0_CB5_DEST_BASE_ENA(x) (((x) & 0x1) << 11)
633 #define G_0085F0_CB5_DEST_BASE_ENA(x) (((x) >> 11) & 0x1)
634 #define C_0085F0_CB5_DEST_BASE_ENA 0xFFFFF7FF
635 #define S_0085F0_CB6_DEST_BASE_ENA(x) (((x) & 0x1) << 12)
636 #define G_0085F0_CB6_DEST_BASE_ENA(x) (((x) >> 12) & 0x1)
637 #define C_0085F0_CB6_DEST_BASE_ENA 0xFFFFEFFF
638 #define S_0085F0_CB7_DEST_BASE_ENA(x) (((x) & 0x1) << 13)
639 #define G_0085F0_CB7_DEST_BASE_ENA(x) (((x) >> 13) & 0x1)
640 #define C_0085F0_CB7_DEST_BASE_ENA 0xFFFFDFFF
641 #define S_0085F0_DB_DEST_BASE_ENA(x) (((x) & 0x1) << 14)
642 #define G_0085F0_DB_DEST_BASE_ENA(x) (((x) >> 14) & 0x1)
643 #define C_0085F0_DB_DEST_BASE_ENA 0xFFFFBFFF
644 #define S_0085F0_DEST_BASE_2_ENA(x) (((x) & 0x1) << 19)
645 #define G_0085F0_DEST_BASE_2_ENA(x) (((x) >> 19) & 0x1)
646 #define C_0085F0_DEST_BASE_2_ENA 0xFFF7FFFF
647 #define S_0085F0_DEST_BASE_3_ENA(x) (((x) & 0x1) << 21)
648 #define G_0085F0_DEST_BASE_3_ENA(x) (((x) >> 21) & 0x1)
649 #define C_0085F0_DEST_BASE_3_ENA 0xFFDFFFFF
650 #define S_0085F0_TCL1_ACTION_ENA(x) (((x) & 0x1) << 22)
651 #define G_0085F0_TCL1_ACTION_ENA(x) (((x) >> 22) & 0x1)
652 #define C_0085F0_TCL1_ACTION_ENA 0xFFBFFFFF
653 #define S_0085F0_TC_ACTION_ENA(x) (((x) & 0x1) << 23)
654 #define G_0085F0_TC_ACTION_ENA(x) (((x) >> 23) & 0x1)
655 #define C_0085F0_TC_ACTION_ENA 0xFF7FFFFF
656 #define S_0085F0_CB_ACTION_ENA(x) (((x) & 0x1) << 25)
657 #define G_0085F0_CB_ACTION_ENA(x) (((x) >> 25) & 0x1)
658 #define C_0085F0_CB_ACTION_ENA 0xFDFFFFFF
659 #define S_0085F0_DB_ACTION_ENA(x) (((x) & 0x1) << 26)
660 #define G_0085F0_DB_ACTION_ENA(x) (((x) >> 26) & 0x1)
661 #define C_0085F0_DB_ACTION_ENA 0xFBFFFFFF
662 #define S_0085F0_SH_KCACHE_ACTION_ENA(x) (((x) & 0x1) << 27)
663 #define G_0085F0_SH_KCACHE_ACTION_ENA(x) (((x) >> 27) & 0x1)
664 #define C_0085F0_SH_KCACHE_ACTION_ENA 0xF7FFFFFF
665 #define S_0085F0_SH_ICACHE_ACTION_ENA(x) (((x) & 0x1) << 29)
666 #define G_0085F0_SH_ICACHE_ACTION_ENA(x) (((x) >> 29) & 0x1)
667 #define C_0085F0_SH_ICACHE_ACTION_ENA 0xDFFFFFFF
668 #define R_0085F4_CP_COHER_SIZE 0x0085F4
669 #define R_0085F8_CP_COHER_BASE 0x0085F8
670 #define R_008014_GRBM_STATUS_SE0 0x008014
671 #define S_008014_DB_CLEAN(x) (((x) & 0x1) << 1)
672 #define G_008014_DB_CLEAN(x) (((x) >> 1) & 0x1)
673 #define C_008014_DB_CLEAN 0xFFFFFFFD
674 #define S_008014_CB_CLEAN(x) (((x) & 0x1) << 2)
675 #define G_008014_CB_CLEAN(x) (((x) >> 2) & 0x1)
676 #define C_008014_CB_CLEAN 0xFFFFFFFB
677 #define S_008014_BCI_BUSY(x) (((x) & 0x1) << 22)
678 #define G_008014_BCI_BUSY(x) (((x) >> 22) & 0x1)
679 #define C_008014_BCI_BUSY 0xFFBFFFFF
680 #define S_008014_VGT_BUSY(x) (((x) & 0x1) << 23)
681 #define G_008014_VGT_BUSY(x) (((x) >> 23) & 0x1)
682 #define C_008014_VGT_BUSY 0xFF7FFFFF
683 #define S_008014_PA_BUSY(x) (((x) & 0x1) << 24)
684 #define G_008014_PA_BUSY(x) (((x) >> 24) & 0x1)
685 #define C_008014_PA_BUSY 0xFEFFFFFF
686 #define S_008014_TA_BUSY(x) (((x) & 0x1) << 25)
687 #define G_008014_TA_BUSY(x) (((x) >> 25) & 0x1)
688 #define C_008014_TA_BUSY 0xFDFFFFFF
689 #define S_008014_SX_BUSY(x) (((x) & 0x1) << 26)
690 #define G_008014_SX_BUSY(x) (((x) >> 26) & 0x1)
691 #define C_008014_SX_BUSY 0xFBFFFFFF
692 #define S_008014_SPI_BUSY(x) (((x) & 0x1) << 27)
693 #define G_008014_SPI_BUSY(x) (((x) >> 27) & 0x1)
694 #define C_008014_SPI_BUSY 0xF7FFFFFF
695 #define S_008014_SC_BUSY(x) (((x) & 0x1) << 29)
696 #define G_008014_SC_BUSY(x) (((x) >> 29) & 0x1)
697 #define C_008014_SC_BUSY 0xDFFFFFFF
698 #define S_008014_DB_BUSY(x) (((x) & 0x1) << 30)
699 #define G_008014_DB_BUSY(x) (((x) >> 30) & 0x1)
700 #define C_008014_DB_BUSY 0xBFFFFFFF
701 #define S_008014_CB_BUSY(x) (((x) & 0x1) << 31)
702 #define G_008014_CB_BUSY(x) (((x) >> 31) & 0x1)
703 #define C_008014_CB_BUSY 0x7FFFFFFF
704 #define R_008018_GRBM_STATUS_SE1 0x008018
705 #define S_008018_DB_CLEAN(x) (((x) & 0x1) << 1)
706 #define G_008018_DB_CLEAN(x) (((x) >> 1) & 0x1)
707 #define C_008018_DB_CLEAN 0xFFFFFFFD
708 #define S_008018_CB_CLEAN(x) (((x) & 0x1) << 2)
709 #define G_008018_CB_CLEAN(x) (((x) >> 2) & 0x1)
710 #define C_008018_CB_CLEAN 0xFFFFFFFB
711 #define S_008018_BCI_BUSY(x) (((x) & 0x1) << 22)
712 #define G_008018_BCI_BUSY(x) (((x) >> 22) & 0x1)
713 #define C_008018_BCI_BUSY 0xFFBFFFFF
714 #define S_008018_VGT_BUSY(x) (((x) & 0x1) << 23)
715 #define G_008018_VGT_BUSY(x) (((x) >> 23) & 0x1)
716 #define C_008018_VGT_BUSY 0xFF7FFFFF
717 #define S_008018_PA_BUSY(x) (((x) & 0x1) << 24)
718 #define G_008018_PA_BUSY(x) (((x) >> 24) & 0x1)
719 #define C_008018_PA_BUSY 0xFEFFFFFF
720 #define S_008018_TA_BUSY(x) (((x) & 0x1) << 25)
721 #define G_008018_TA_BUSY(x) (((x) >> 25) & 0x1)
722 #define C_008018_TA_BUSY 0xFDFFFFFF
723 #define S_008018_SX_BUSY(x) (((x) & 0x1) << 26)
724 #define G_008018_SX_BUSY(x) (((x) >> 26) & 0x1)
725 #define C_008018_SX_BUSY 0xFBFFFFFF
726 #define S_008018_SPI_BUSY(x) (((x) & 0x1) << 27)
727 #define G_008018_SPI_BUSY(x) (((x) >> 27) & 0x1)
728 #define C_008018_SPI_BUSY 0xF7FFFFFF
729 #define S_008018_SC_BUSY(x) (((x) & 0x1) << 29)
730 #define G_008018_SC_BUSY(x) (((x) >> 29) & 0x1)
731 #define C_008018_SC_BUSY 0xDFFFFFFF
732 #define S_008018_DB_BUSY(x) (((x) & 0x1) << 30)
733 #define G_008018_DB_BUSY(x) (((x) >> 30) & 0x1)
734 #define C_008018_DB_BUSY 0xBFFFFFFF
735 #define S_008018_CB_BUSY(x) (((x) & 0x1) << 31)
736 #define G_008018_CB_BUSY(x) (((x) >> 31) & 0x1)
737 #define C_008018_CB_BUSY 0x7FFFFFFF
738 #define R_008038_GRBM_STATUS_SE2 0x008038
739 #define S_008038_DB_CLEAN(x) (((x) & 0x1) << 1)
740 #define G_008038_DB_CLEAN(x) (((x) >> 1) & 0x1)
741 #define C_008038_DB_CLEAN 0xFFFFFFFD
742 #define S_008038_CB_CLEAN(x) (((x) & 0x1) << 2)
743 #define G_008038_CB_CLEAN(x) (((x) >> 2) & 0x1)
744 #define C_008038_CB_CLEAN 0xFFFFFFFB
745 #define S_008038_BCI_BUSY(x) (((x) & 0x1) << 22)
746 #define G_008038_BCI_BUSY(x) (((x) >> 22) & 0x1)
747 #define C_008038_BCI_BUSY 0xFFBFFFFF
748 #define S_008038_VGT_BUSY(x) (((x) & 0x1) << 23)
749 #define G_008038_VGT_BUSY(x) (((x) >> 23) & 0x1)
750 #define C_008038_VGT_BUSY 0xFF7FFFFF
751 #define S_008038_PA_BUSY(x) (((x) & 0x1) << 24)
752 #define G_008038_PA_BUSY(x) (((x) >> 24) & 0x1)
753 #define C_008038_PA_BUSY 0xFEFFFFFF
754 #define S_008038_TA_BUSY(x) (((x) & 0x1) << 25)
755 #define G_008038_TA_BUSY(x) (((x) >> 25) & 0x1)
756 #define C_008038_TA_BUSY 0xFDFFFFFF
757 #define S_008038_SX_BUSY(x) (((x) & 0x1) << 26)
758 #define G_008038_SX_BUSY(x) (((x) >> 26) & 0x1)
759 #define C_008038_SX_BUSY 0xFBFFFFFF
760 #define S_008038_SPI_BUSY(x) (((x) & 0x1) << 27)
761 #define G_008038_SPI_BUSY(x) (((x) >> 27) & 0x1)
762 #define C_008038_SPI_BUSY 0xF7FFFFFF
763 #define S_008038_SC_BUSY(x) (((x) & 0x1) << 29)
764 #define G_008038_SC_BUSY(x) (((x) >> 29) & 0x1)
765 #define C_008038_SC_BUSY 0xDFFFFFFF
766 #define S_008038_DB_BUSY(x) (((x) & 0x1) << 30)
767 #define G_008038_DB_BUSY(x) (((x) >> 30) & 0x1)
768 #define C_008038_DB_BUSY 0xBFFFFFFF
769 #define S_008038_CB_BUSY(x) (((x) & 0x1) << 31)
770 #define G_008038_CB_BUSY(x) (((x) >> 31) & 0x1)
771 #define C_008038_CB_BUSY 0x7FFFFFFF
772 #define R_00803C_GRBM_STATUS_SE3 0x00803C
773 #define S_00803C_DB_CLEAN(x) (((x) & 0x1) << 1)
774 #define G_00803C_DB_CLEAN(x) (((x) >> 1) & 0x1)
775 #define C_00803C_DB_CLEAN 0xFFFFFFFD
776 #define S_00803C_CB_CLEAN(x) (((x) & 0x1) << 2)
777 #define G_00803C_CB_CLEAN(x) (((x) >> 2) & 0x1)
778 #define C_00803C_CB_CLEAN 0xFFFFFFFB
779 #define S_00803C_BCI_BUSY(x) (((x) & 0x1) << 22)
780 #define G_00803C_BCI_BUSY(x) (((x) >> 22) & 0x1)
781 #define C_00803C_BCI_BUSY 0xFFBFFFFF
782 #define S_00803C_VGT_BUSY(x) (((x) & 0x1) << 23)
783 #define G_00803C_VGT_BUSY(x) (((x) >> 23) & 0x1)
784 #define C_00803C_VGT_BUSY 0xFF7FFFFF
785 #define S_00803C_PA_BUSY(x) (((x) & 0x1) << 24)
786 #define G_00803C_PA_BUSY(x) (((x) >> 24) & 0x1)
787 #define C_00803C_PA_BUSY 0xFEFFFFFF
788 #define S_00803C_TA_BUSY(x) (((x) & 0x1) << 25)
789 #define G_00803C_TA_BUSY(x) (((x) >> 25) & 0x1)
790 #define C_00803C_TA_BUSY 0xFDFFFFFF
791 #define S_00803C_SX_BUSY(x) (((x) & 0x1) << 26)
792 #define G_00803C_SX_BUSY(x) (((x) >> 26) & 0x1)
793 #define C_00803C_SX_BUSY 0xFBFFFFFF
794 #define S_00803C_SPI_BUSY(x) (((x) & 0x1) << 27)
795 #define G_00803C_SPI_BUSY(x) (((x) >> 27) & 0x1)
796 #define C_00803C_SPI_BUSY 0xF7FFFFFF
797 #define S_00803C_SC_BUSY(x) (((x) & 0x1) << 29)
798 #define G_00803C_SC_BUSY(x) (((x) >> 29) & 0x1)
799 #define C_00803C_SC_BUSY 0xDFFFFFFF
800 #define S_00803C_DB_BUSY(x) (((x) & 0x1) << 30)
801 #define G_00803C_DB_BUSY(x) (((x) >> 30) & 0x1)
802 #define C_00803C_DB_BUSY 0xBFFFFFFF
803 #define S_00803C_CB_BUSY(x) (((x) & 0x1) << 31)
804 #define G_00803C_CB_BUSY(x) (((x) >> 31) & 0x1)
805 #define C_00803C_CB_BUSY 0x7FFFFFFF
806 /* CIK */
807 #define R_0300FC_CP_STRMOUT_CNTL 0x0300FC
808 #define S_0300FC_OFFSET_UPDATE_DONE(x) (((x) & 0x1) << 0)
809 #define G_0300FC_OFFSET_UPDATE_DONE(x) (((x) >> 0) & 0x1)
810 #define C_0300FC_OFFSET_UPDATE_DONE 0xFFFFFFFE
811 #define R_0301E4_CP_COHER_BASE_HI 0x0301E4
812 #define S_0301E4_COHER_BASE_HI_256B(x) (((x) & 0xFF) << 0)
813 #define G_0301E4_COHER_BASE_HI_256B(x) (((x) >> 0) & 0xFF)
814 #define C_0301E4_COHER_BASE_HI_256B 0xFFFFFF00
815 #define R_0301EC_CP_COHER_START_DELAY 0x0301EC
816 #define S_0301EC_START_DELAY_COUNT(x) (((x) & 0x3F) << 0)
817 #define G_0301EC_START_DELAY_COUNT(x) (((x) >> 0) & 0x3F)
818 #define C_0301EC_START_DELAY_COUNT 0xFFFFFFC0
819 #define R_0301F0_CP_COHER_CNTL 0x0301F0
820 #define S_0301F0_DEST_BASE_0_ENA(x) (((x) & 0x1) << 0)
821 #define G_0301F0_DEST_BASE_0_ENA(x) (((x) >> 0) & 0x1)
822 #define C_0301F0_DEST_BASE_0_ENA 0xFFFFFFFE
823 #define S_0301F0_DEST_BASE_1_ENA(x) (((x) & 0x1) << 1)
824 #define G_0301F0_DEST_BASE_1_ENA(x) (((x) >> 1) & 0x1)
825 #define C_0301F0_DEST_BASE_1_ENA 0xFFFFFFFD
826 /* VI */
827 #define S_0301F0_TC_SD_ACTION_ENA(x) (((x) & 0x1) << 2)
828 #define G_0301F0_TC_SD_ACTION_ENA(x) (((x) >> 2) & 0x1)
829 #define C_0301F0_TC_SD_ACTION_ENA 0xFFFFFFFB
830 #define S_0301F0_TC_NC_ACTION_ENA(x) (((x) & 0x1) << 3)
831 #define G_0301F0_TC_NC_ACTION_ENA(x) (((x) >> 3) & 0x1)
832 #define C_0301F0_TC_NC_ACTION_ENA 0xFFFFFFF7
833 /* */
834 #define S_0301F0_CB0_DEST_BASE_ENA(x) (((x) & 0x1) << 6)
835 #define G_0301F0_CB0_DEST_BASE_ENA(x) (((x) >> 6) & 0x1)
836 #define C_0301F0_CB0_DEST_BASE_ENA 0xFFFFFFBF
837 #define S_0301F0_CB1_DEST_BASE_ENA(x) (((x) & 0x1) << 7)
838 #define G_0301F0_CB1_DEST_BASE_ENA(x) (((x) >> 7) & 0x1)
839 #define C_0301F0_CB1_DEST_BASE_ENA 0xFFFFFF7F
840 #define S_0301F0_CB2_DEST_BASE_ENA(x) (((x) & 0x1) << 8)
841 #define G_0301F0_CB2_DEST_BASE_ENA(x) (((x) >> 8) & 0x1)
842 #define C_0301F0_CB2_DEST_BASE_ENA 0xFFFFFEFF
843 #define S_0301F0_CB3_DEST_BASE_ENA(x) (((x) & 0x1) << 9)
844 #define G_0301F0_CB3_DEST_BASE_ENA(x) (((x) >> 9) & 0x1)
845 #define C_0301F0_CB3_DEST_BASE_ENA 0xFFFFFDFF
846 #define S_0301F0_CB4_DEST_BASE_ENA(x) (((x) & 0x1) << 10)
847 #define G_0301F0_CB4_DEST_BASE_ENA(x) (((x) >> 10) & 0x1)
848 #define C_0301F0_CB4_DEST_BASE_ENA 0xFFFFFBFF
849 #define S_0301F0_CB5_DEST_BASE_ENA(x) (((x) & 0x1) << 11)
850 #define G_0301F0_CB5_DEST_BASE_ENA(x) (((x) >> 11) & 0x1)
851 #define C_0301F0_CB5_DEST_BASE_ENA 0xFFFFF7FF
852 #define S_0301F0_CB6_DEST_BASE_ENA(x) (((x) & 0x1) << 12)
853 #define G_0301F0_CB6_DEST_BASE_ENA(x) (((x) >> 12) & 0x1)
854 #define C_0301F0_CB6_DEST_BASE_ENA 0xFFFFEFFF
855 #define S_0301F0_CB7_DEST_BASE_ENA(x) (((x) & 0x1) << 13)
856 #define G_0301F0_CB7_DEST_BASE_ENA(x) (((x) >> 13) & 0x1)
857 #define C_0301F0_CB7_DEST_BASE_ENA 0xFFFFDFFF
858 #define S_0301F0_DB_DEST_BASE_ENA(x) (((x) & 0x1) << 14)
859 #define G_0301F0_DB_DEST_BASE_ENA(x) (((x) >> 14) & 0x1)
860 #define C_0301F0_DB_DEST_BASE_ENA 0xFFFFBFFF
861 #define S_0301F0_TCL1_VOL_ACTION_ENA(x) (((x) & 0x1) << 15)
862 #define G_0301F0_TCL1_VOL_ACTION_ENA(x) (((x) >> 15) & 0x1)
863 #define C_0301F0_TCL1_VOL_ACTION_ENA 0xFFFF7FFF
864 #define S_0301F0_TC_VOL_ACTION_ENA(x) (((x) & 0x1) << 16) /* not on VI */
865 #define G_0301F0_TC_VOL_ACTION_ENA(x) (((x) >> 16) & 0x1)
866 #define C_0301F0_TC_VOL_ACTION_ENA 0xFFFEFFFF
867 #define S_0301F0_TC_WB_ACTION_ENA(x) (((x) & 0x1) << 18)
868 #define G_0301F0_TC_WB_ACTION_ENA(x) (((x) >> 18) & 0x1)
869 #define C_0301F0_TC_WB_ACTION_ENA 0xFFFBFFFF
870 #define S_0301F0_DEST_BASE_2_ENA(x) (((x) & 0x1) << 19)
871 #define G_0301F0_DEST_BASE_2_ENA(x) (((x) >> 19) & 0x1)
872 #define C_0301F0_DEST_BASE_2_ENA 0xFFF7FFFF
873 #define S_0301F0_DEST_BASE_3_ENA(x) (((x) & 0x1) << 21)
874 #define G_0301F0_DEST_BASE_3_ENA(x) (((x) >> 21) & 0x1)
875 #define C_0301F0_DEST_BASE_3_ENA 0xFFDFFFFF
876 #define S_0301F0_TCL1_ACTION_ENA(x) (((x) & 0x1) << 22)
877 #define G_0301F0_TCL1_ACTION_ENA(x) (((x) >> 22) & 0x1)
878 #define C_0301F0_TCL1_ACTION_ENA 0xFFBFFFFF
879 #define S_0301F0_TC_ACTION_ENA(x) (((x) & 0x1) << 23)
880 #define G_0301F0_TC_ACTION_ENA(x) (((x) >> 23) & 0x1)
881 #define C_0301F0_TC_ACTION_ENA 0xFF7FFFFF
882 #define S_0301F0_CB_ACTION_ENA(x) (((x) & 0x1) << 25)
883 #define G_0301F0_CB_ACTION_ENA(x) (((x) >> 25) & 0x1)
884 #define C_0301F0_CB_ACTION_ENA 0xFDFFFFFF
885 #define S_0301F0_DB_ACTION_ENA(x) (((x) & 0x1) << 26)
886 #define G_0301F0_DB_ACTION_ENA(x) (((x) >> 26) & 0x1)
887 #define C_0301F0_DB_ACTION_ENA 0xFBFFFFFF
888 #define S_0301F0_SH_KCACHE_ACTION_ENA(x) (((x) & 0x1) << 27)
889 #define G_0301F0_SH_KCACHE_ACTION_ENA(x) (((x) >> 27) & 0x1)
890 #define C_0301F0_SH_KCACHE_ACTION_ENA 0xF7FFFFFF
891 #define S_0301F0_SH_KCACHE_VOL_ACTION_ENA(x) (((x) & 0x1) << 28)
892 #define G_0301F0_SH_KCACHE_VOL_ACTION_ENA(x) (((x) >> 28) & 0x1)
893 #define C_0301F0_SH_KCACHE_VOL_ACTION_ENA 0xEFFFFFFF
894 #define S_0301F0_SH_ICACHE_ACTION_ENA(x) (((x) & 0x1) << 29)
895 #define G_0301F0_SH_ICACHE_ACTION_ENA(x) (((x) >> 29) & 0x1)
896 #define C_0301F0_SH_ICACHE_ACTION_ENA 0xDFFFFFFF
897 /* VI */
898 #define S_0301F0_SH_KCACHE_WB_ACTION_ENA(x) (((x) & 0x1) << 30)
899 #define G_0301F0_SH_KCACHE_WB_ACTION_ENA(x) (((x) >> 30) & 0x1)
900 #define C_0301F0_SH_KCACHE_WB_ACTION_ENA 0xBFFFFFFF
901 #define S_0301F0_SH_SD_ACTION_ENA(x) (((x) & 0x1) << 31)
902 #define G_0301F0_SH_SD_ACTION_ENA(x) (((x) >> 31) & 0x1)
903 #define C_0301F0_SH_SD_ACTION_ENA 0x7FFFFFFF
904 /* */
905 #define R_0301F4_CP_COHER_SIZE 0x0301F4
906 #define R_0301F8_CP_COHER_BASE 0x0301F8
907 #define R_0301FC_CP_COHER_STATUS 0x0301FC
908 #define S_0301FC_MATCHING_GFX_CNTX(x) (((x) & 0xFF) << 0)
909 #define G_0301FC_MATCHING_GFX_CNTX(x) (((x) >> 0) & 0xFF)
910 #define C_0301FC_MATCHING_GFX_CNTX 0xFFFFFF00
911 #define S_0301FC_MEID(x) (((x) & 0x03) << 24)
912 #define G_0301FC_MEID(x) (((x) >> 24) & 0x03)
913 #define C_0301FC_MEID 0xFCFFFFFF
914 #define S_0301FC_PHASE1_STATUS(x) (((x) & 0x1) << 30)
915 #define G_0301FC_PHASE1_STATUS(x) (((x) >> 30) & 0x1)
916 #define C_0301FC_PHASE1_STATUS 0xBFFFFFFF
917 #define S_0301FC_STATUS(x) (((x) & 0x1) << 31)
918 #define G_0301FC_STATUS(x) (((x) >> 31) & 0x1)
919 #define C_0301FC_STATUS 0x7FFFFFFF
920 #define R_008210_CP_CPC_STATUS 0x008210
921 #define S_008210_MEC1_BUSY(x) (((x) & 0x1) << 0)
922 #define G_008210_MEC1_BUSY(x) (((x) >> 0) & 0x1)
923 #define C_008210_MEC1_BUSY 0xFFFFFFFE
924 #define S_008210_MEC2_BUSY(x) (((x) & 0x1) << 1)
925 #define G_008210_MEC2_BUSY(x) (((x) >> 1) & 0x1)
926 #define C_008210_MEC2_BUSY 0xFFFFFFFD
927 #define S_008210_DC0_BUSY(x) (((x) & 0x1) << 2)
928 #define G_008210_DC0_BUSY(x) (((x) >> 2) & 0x1)
929 #define C_008210_DC0_BUSY 0xFFFFFFFB
930 #define S_008210_DC1_BUSY(x) (((x) & 0x1) << 3)
931 #define G_008210_DC1_BUSY(x) (((x) >> 3) & 0x1)
932 #define C_008210_DC1_BUSY 0xFFFFFFF7
933 #define S_008210_RCIU1_BUSY(x) (((x) & 0x1) << 4)
934 #define G_008210_RCIU1_BUSY(x) (((x) >> 4) & 0x1)
935 #define C_008210_RCIU1_BUSY 0xFFFFFFEF
936 #define S_008210_RCIU2_BUSY(x) (((x) & 0x1) << 5)
937 #define G_008210_RCIU2_BUSY(x) (((x) >> 5) & 0x1)
938 #define C_008210_RCIU2_BUSY 0xFFFFFFDF
939 #define S_008210_ROQ1_BUSY(x) (((x) & 0x1) << 6)
940 #define G_008210_ROQ1_BUSY(x) (((x) >> 6) & 0x1)
941 #define C_008210_ROQ1_BUSY 0xFFFFFFBF
942 #define S_008210_ROQ2_BUSY(x) (((x) & 0x1) << 7)
943 #define G_008210_ROQ2_BUSY(x) (((x) >> 7) & 0x1)
944 #define C_008210_ROQ2_BUSY 0xFFFFFF7F
945 #define S_008210_TCIU_BUSY(x) (((x) & 0x1) << 10)
946 #define G_008210_TCIU_BUSY(x) (((x) >> 10) & 0x1)
947 #define C_008210_TCIU_BUSY 0xFFFFFBFF
948 #define S_008210_SCRATCH_RAM_BUSY(x) (((x) & 0x1) << 11)
949 #define G_008210_SCRATCH_RAM_BUSY(x) (((x) >> 11) & 0x1)
950 #define C_008210_SCRATCH_RAM_BUSY 0xFFFFF7FF
951 #define S_008210_QU_BUSY(x) (((x) & 0x1) << 12)
952 #define G_008210_QU_BUSY(x) (((x) >> 12) & 0x1)
953 #define C_008210_QU_BUSY 0xFFFFEFFF
954 #define S_008210_ATCL2IU_BUSY(x) (((x) & 0x1) << 13)
955 #define G_008210_ATCL2IU_BUSY(x) (((x) >> 13) & 0x1)
956 #define C_008210_ATCL2IU_BUSY 0xFFFFDFFF
957 #define S_008210_CPG_CPC_BUSY(x) (((x) & 0x1) << 29)
958 #define G_008210_CPG_CPC_BUSY(x) (((x) >> 29) & 0x1)
959 #define C_008210_CPG_CPC_BUSY 0xDFFFFFFF
960 #define S_008210_CPF_CPC_BUSY(x) (((x) & 0x1) << 30)
961 #define G_008210_CPF_CPC_BUSY(x) (((x) >> 30) & 0x1)
962 #define C_008210_CPF_CPC_BUSY 0xBFFFFFFF
963 #define S_008210_CPC_BUSY(x) (((x) & 0x1) << 31)
964 #define G_008210_CPC_BUSY(x) (((x) >> 31) & 0x1)
965 #define C_008210_CPC_BUSY 0x7FFFFFFF
966 #define R_008214_CP_CPC_BUSY_STAT 0x008214
967 #define S_008214_MEC1_LOAD_BUSY(x) (((x) & 0x1) << 0)
968 #define G_008214_MEC1_LOAD_BUSY(x) (((x) >> 0) & 0x1)
969 #define C_008214_MEC1_LOAD_BUSY 0xFFFFFFFE
970 #define S_008214_MEC1_SEMAPOHRE_BUSY(x) (((x) & 0x1) << 1)
971 #define G_008214_MEC1_SEMAPOHRE_BUSY(x) (((x) >> 1) & 0x1)
972 #define C_008214_MEC1_SEMAPOHRE_BUSY 0xFFFFFFFD
973 #define S_008214_MEC1_MUTEX_BUSY(x) (((x) & 0x1) << 2)
974 #define G_008214_MEC1_MUTEX_BUSY(x) (((x) >> 2) & 0x1)
975 #define C_008214_MEC1_MUTEX_BUSY 0xFFFFFFFB
976 #define S_008214_MEC1_MESSAGE_BUSY(x) (((x) & 0x1) << 3)
977 #define G_008214_MEC1_MESSAGE_BUSY(x) (((x) >> 3) & 0x1)
978 #define C_008214_MEC1_MESSAGE_BUSY 0xFFFFFFF7
979 #define S_008214_MEC1_EOP_QUEUE_BUSY(x) (((x) & 0x1) << 4)
980 #define G_008214_MEC1_EOP_QUEUE_BUSY(x) (((x) >> 4) & 0x1)
981 #define C_008214_MEC1_EOP_QUEUE_BUSY 0xFFFFFFEF
982 #define S_008214_MEC1_IQ_QUEUE_BUSY(x) (((x) & 0x1) << 5)
983 #define G_008214_MEC1_IQ_QUEUE_BUSY(x) (((x) >> 5) & 0x1)
984 #define C_008214_MEC1_IQ_QUEUE_BUSY 0xFFFFFFDF
985 #define S_008214_MEC1_IB_QUEUE_BUSY(x) (((x) & 0x1) << 6)
986 #define G_008214_MEC1_IB_QUEUE_BUSY(x) (((x) >> 6) & 0x1)
987 #define C_008214_MEC1_IB_QUEUE_BUSY 0xFFFFFFBF
988 #define S_008214_MEC1_TC_BUSY(x) (((x) & 0x1) << 7)
989 #define G_008214_MEC1_TC_BUSY(x) (((x) >> 7) & 0x1)
990 #define C_008214_MEC1_TC_BUSY 0xFFFFFF7F
991 #define S_008214_MEC1_DMA_BUSY(x) (((x) & 0x1) << 8)
992 #define G_008214_MEC1_DMA_BUSY(x) (((x) >> 8) & 0x1)
993 #define C_008214_MEC1_DMA_BUSY 0xFFFFFEFF
994 #define S_008214_MEC1_PARTIAL_FLUSH_BUSY(x) (((x) & 0x1) << 9)
995 #define G_008214_MEC1_PARTIAL_FLUSH_BUSY(x) (((x) >> 9) & 0x1)
996 #define C_008214_MEC1_PARTIAL_FLUSH_BUSY 0xFFFFFDFF
997 #define S_008214_MEC1_PIPE0_BUSY(x) (((x) & 0x1) << 10)
998 #define G_008214_MEC1_PIPE0_BUSY(x) (((x) >> 10) & 0x1)
999 #define C_008214_MEC1_PIPE0_BUSY 0xFFFFFBFF
1000 #define S_008214_MEC1_PIPE1_BUSY(x) (((x) & 0x1) << 11)
1001 #define G_008214_MEC1_PIPE1_BUSY(x) (((x) >> 11) & 0x1)
1002 #define C_008214_MEC1_PIPE1_BUSY 0xFFFFF7FF
1003 #define S_008214_MEC1_PIPE2_BUSY(x) (((x) & 0x1) << 12)
1004 #define G_008214_MEC1_PIPE2_BUSY(x) (((x) >> 12) & 0x1)
1005 #define C_008214_MEC1_PIPE2_BUSY 0xFFFFEFFF
1006 #define S_008214_MEC1_PIPE3_BUSY(x) (((x) & 0x1) << 13)
1007 #define G_008214_MEC1_PIPE3_BUSY(x) (((x) >> 13) & 0x1)
1008 #define C_008214_MEC1_PIPE3_BUSY 0xFFFFDFFF
1009 #define S_008214_MEC2_LOAD_BUSY(x) (((x) & 0x1) << 16)
1010 #define G_008214_MEC2_LOAD_BUSY(x) (((x) >> 16) & 0x1)
1011 #define C_008214_MEC2_LOAD_BUSY 0xFFFEFFFF
1012 #define S_008214_MEC2_SEMAPOHRE_BUSY(x) (((x) & 0x1) << 17)
1013 #define G_008214_MEC2_SEMAPOHRE_BUSY(x) (((x) >> 17) & 0x1)
1014 #define C_008214_MEC2_SEMAPOHRE_BUSY 0xFFFDFFFF
1015 #define S_008214_MEC2_MUTEX_BUSY(x) (((x) & 0x1) << 18)
1016 #define G_008214_MEC2_MUTEX_BUSY(x) (((x) >> 18) & 0x1)
1017 #define C_008214_MEC2_MUTEX_BUSY 0xFFFBFFFF
1018 #define S_008214_MEC2_MESSAGE_BUSY(x) (((x) & 0x1) << 19)
1019 #define G_008214_MEC2_MESSAGE_BUSY(x) (((x) >> 19) & 0x1)
1020 #define C_008214_MEC2_MESSAGE_BUSY 0xFFF7FFFF
1021 #define S_008214_MEC2_EOP_QUEUE_BUSY(x) (((x) & 0x1) << 20)
1022 #define G_008214_MEC2_EOP_QUEUE_BUSY(x) (((x) >> 20) & 0x1)
1023 #define C_008214_MEC2_EOP_QUEUE_BUSY 0xFFEFFFFF
1024 #define S_008214_MEC2_IQ_QUEUE_BUSY(x) (((x) & 0x1) << 21)
1025 #define G_008214_MEC2_IQ_QUEUE_BUSY(x) (((x) >> 21) & 0x1)
1026 #define C_008214_MEC2_IQ_QUEUE_BUSY 0xFFDFFFFF
1027 #define S_008214_MEC2_IB_QUEUE_BUSY(x) (((x) & 0x1) << 22)
1028 #define G_008214_MEC2_IB_QUEUE_BUSY(x) (((x) >> 22) & 0x1)
1029 #define C_008214_MEC2_IB_QUEUE_BUSY 0xFFBFFFFF
1030 #define S_008214_MEC2_TC_BUSY(x) (((x) & 0x1) << 23)
1031 #define G_008214_MEC2_TC_BUSY(x) (((x) >> 23) & 0x1)
1032 #define C_008214_MEC2_TC_BUSY 0xFF7FFFFF
1033 #define S_008214_MEC2_DMA_BUSY(x) (((x) & 0x1) << 24)
1034 #define G_008214_MEC2_DMA_BUSY(x) (((x) >> 24) & 0x1)
1035 #define C_008214_MEC2_DMA_BUSY 0xFEFFFFFF
1036 #define S_008214_MEC2_PARTIAL_FLUSH_BUSY(x) (((x) & 0x1) << 25)
1037 #define G_008214_MEC2_PARTIAL_FLUSH_BUSY(x) (((x) >> 25) & 0x1)
1038 #define C_008214_MEC2_PARTIAL_FLUSH_BUSY 0xFDFFFFFF
1039 #define S_008214_MEC2_PIPE0_BUSY(x) (((x) & 0x1) << 26)
1040 #define G_008214_MEC2_PIPE0_BUSY(x) (((x) >> 26) & 0x1)
1041 #define C_008214_MEC2_PIPE0_BUSY 0xFBFFFFFF
1042 #define S_008214_MEC2_PIPE1_BUSY(x) (((x) & 0x1) << 27)
1043 #define G_008214_MEC2_PIPE1_BUSY(x) (((x) >> 27) & 0x1)
1044 #define C_008214_MEC2_PIPE1_BUSY 0xF7FFFFFF
1045 #define S_008214_MEC2_PIPE2_BUSY(x) (((x) & 0x1) << 28)
1046 #define G_008214_MEC2_PIPE2_BUSY(x) (((x) >> 28) & 0x1)
1047 #define C_008214_MEC2_PIPE2_BUSY 0xEFFFFFFF
1048 #define S_008214_MEC2_PIPE3_BUSY(x) (((x) & 0x1) << 29)
1049 #define G_008214_MEC2_PIPE3_BUSY(x) (((x) >> 29) & 0x1)
1050 #define C_008214_MEC2_PIPE3_BUSY 0xDFFFFFFF
1051 #define R_008218_CP_CPC_STALLED_STAT1 0x008218
1052 #define S_008218_RCIU_TX_FREE_STALL(x) (((x) & 0x1) << 3)
1053 #define G_008218_RCIU_TX_FREE_STALL(x) (((x) >> 3) & 0x1)
1054 #define C_008218_RCIU_TX_FREE_STALL 0xFFFFFFF7
1055 #define S_008218_RCIU_PRIV_VIOLATION(x) (((x) & 0x1) << 4)
1056 #define G_008218_RCIU_PRIV_VIOLATION(x) (((x) >> 4) & 0x1)
1057 #define C_008218_RCIU_PRIV_VIOLATION 0xFFFFFFEF
1058 #define S_008218_TCIU_TX_FREE_STALL(x) (((x) & 0x1) << 6)
1059 #define G_008218_TCIU_TX_FREE_STALL(x) (((x) >> 6) & 0x1)
1060 #define C_008218_TCIU_TX_FREE_STALL 0xFFFFFFBF
1061 #define S_008218_MEC1_DECODING_PACKET(x) (((x) & 0x1) << 8)
1062 #define G_008218_MEC1_DECODING_PACKET(x) (((x) >> 8) & 0x1)
1063 #define C_008218_MEC1_DECODING_PACKET 0xFFFFFEFF
1064 #define S_008218_MEC1_WAIT_ON_RCIU(x) (((x) & 0x1) << 9)
1065 #define G_008218_MEC1_WAIT_ON_RCIU(x) (((x) >> 9) & 0x1)
1066 #define C_008218_MEC1_WAIT_ON_RCIU 0xFFFFFDFF
1067 #define S_008218_MEC1_WAIT_ON_RCIU_READ(x) (((x) & 0x1) << 10)
1068 #define G_008218_MEC1_WAIT_ON_RCIU_READ(x) (((x) >> 10) & 0x1)
1069 #define C_008218_MEC1_WAIT_ON_RCIU_READ 0xFFFFFBFF
1070 #define S_008218_MEC1_WAIT_ON_ROQ_DATA(x) (((x) & 0x1) << 13)
1071 #define G_008218_MEC1_WAIT_ON_ROQ_DATA(x) (((x) >> 13) & 0x1)
1072 #define C_008218_MEC1_WAIT_ON_ROQ_DATA 0xFFFFDFFF
1073 #define S_008218_MEC2_DECODING_PACKET(x) (((x) & 0x1) << 16)
1074 #define G_008218_MEC2_DECODING_PACKET(x) (((x) >> 16) & 0x1)
1075 #define C_008218_MEC2_DECODING_PACKET 0xFFFEFFFF
1076 #define S_008218_MEC2_WAIT_ON_RCIU(x) (((x) & 0x1) << 17)
1077 #define G_008218_MEC2_WAIT_ON_RCIU(x) (((x) >> 17) & 0x1)
1078 #define C_008218_MEC2_WAIT_ON_RCIU 0xFFFDFFFF
1079 #define S_008218_MEC2_WAIT_ON_RCIU_READ(x) (((x) & 0x1) << 18)
1080 #define G_008218_MEC2_WAIT_ON_RCIU_READ(x) (((x) >> 18) & 0x1)
1081 #define C_008218_MEC2_WAIT_ON_RCIU_READ 0xFFFBFFFF
1082 #define S_008218_MEC2_WAIT_ON_ROQ_DATA(x) (((x) & 0x1) << 21)
1083 #define G_008218_MEC2_WAIT_ON_ROQ_DATA(x) (((x) >> 21) & 0x1)
1084 #define C_008218_MEC2_WAIT_ON_ROQ_DATA 0xFFDFFFFF
1085 #define S_008218_ATCL2IU_WAITING_ON_FREE(x) (((x) & 0x1) << 22)
1086 #define G_008218_ATCL2IU_WAITING_ON_FREE(x) (((x) >> 22) & 0x1)
1087 #define C_008218_ATCL2IU_WAITING_ON_FREE 0xFFBFFFFF
1088 #define S_008218_ATCL2IU_WAITING_ON_TAGS(x) (((x) & 0x1) << 23)
1089 #define G_008218_ATCL2IU_WAITING_ON_TAGS(x) (((x) >> 23) & 0x1)
1090 #define C_008218_ATCL2IU_WAITING_ON_TAGS 0xFF7FFFFF
1091 #define S_008218_ATCL1_WAITING_ON_TRANS(x) (((x) & 0x1) << 24)
1092 #define G_008218_ATCL1_WAITING_ON_TRANS(x) (((x) >> 24) & 0x1)
1093 #define C_008218_ATCL1_WAITING_ON_TRANS 0xFEFFFFFF
1094 #define R_00821C_CP_CPF_STATUS 0x00821C
1095 #define S_00821C_POST_WPTR_GFX_BUSY(x) (((x) & 0x1) << 0)
1096 #define G_00821C_POST_WPTR_GFX_BUSY(x) (((x) >> 0) & 0x1)
1097 #define C_00821C_POST_WPTR_GFX_BUSY 0xFFFFFFFE
1098 #define S_00821C_CSF_BUSY(x) (((x) & 0x1) << 1)
1099 #define G_00821C_CSF_BUSY(x) (((x) >> 1) & 0x1)
1100 #define C_00821C_CSF_BUSY 0xFFFFFFFD
1101 #define S_00821C_ROQ_ALIGN_BUSY(x) (((x) & 0x1) << 4)
1102 #define G_00821C_ROQ_ALIGN_BUSY(x) (((x) >> 4) & 0x1)
1103 #define C_00821C_ROQ_ALIGN_BUSY 0xFFFFFFEF
1104 #define S_00821C_ROQ_RING_BUSY(x) (((x) & 0x1) << 5)
1105 #define G_00821C_ROQ_RING_BUSY(x) (((x) >> 5) & 0x1)
1106 #define C_00821C_ROQ_RING_BUSY 0xFFFFFFDF
1107 #define S_00821C_ROQ_INDIRECT1_BUSY(x) (((x) & 0x1) << 6)
1108 #define G_00821C_ROQ_INDIRECT1_BUSY(x) (((x) >> 6) & 0x1)
1109 #define C_00821C_ROQ_INDIRECT1_BUSY 0xFFFFFFBF
1110 #define S_00821C_ROQ_INDIRECT2_BUSY(x) (((x) & 0x1) << 7)
1111 #define G_00821C_ROQ_INDIRECT2_BUSY(x) (((x) >> 7) & 0x1)
1112 #define C_00821C_ROQ_INDIRECT2_BUSY 0xFFFFFF7F
1113 #define S_00821C_ROQ_STATE_BUSY(x) (((x) & 0x1) << 8)
1114 #define G_00821C_ROQ_STATE_BUSY(x) (((x) >> 8) & 0x1)
1115 #define C_00821C_ROQ_STATE_BUSY 0xFFFFFEFF
1116 #define S_00821C_ROQ_CE_RING_BUSY(x) (((x) & 0x1) << 9)
1117 #define G_00821C_ROQ_CE_RING_BUSY(x) (((x) >> 9) & 0x1)
1118 #define C_00821C_ROQ_CE_RING_BUSY 0xFFFFFDFF
1119 #define S_00821C_ROQ_CE_INDIRECT1_BUSY(x) (((x) & 0x1) << 10)
1120 #define G_00821C_ROQ_CE_INDIRECT1_BUSY(x) (((x) >> 10) & 0x1)
1121 #define C_00821C_ROQ_CE_INDIRECT1_BUSY 0xFFFFFBFF
1122 #define S_00821C_ROQ_CE_INDIRECT2_BUSY(x) (((x) & 0x1) << 11)
1123 #define G_00821C_ROQ_CE_INDIRECT2_BUSY(x) (((x) >> 11) & 0x1)
1124 #define C_00821C_ROQ_CE_INDIRECT2_BUSY 0xFFFFF7FF
1125 #define S_00821C_SEMAPHORE_BUSY(x) (((x) & 0x1) << 12)
1126 #define G_00821C_SEMAPHORE_BUSY(x) (((x) >> 12) & 0x1)
1127 #define C_00821C_SEMAPHORE_BUSY 0xFFFFEFFF
1128 #define S_00821C_INTERRUPT_BUSY(x) (((x) & 0x1) << 13)
1129 #define G_00821C_INTERRUPT_BUSY(x) (((x) >> 13) & 0x1)
1130 #define C_00821C_INTERRUPT_BUSY 0xFFFFDFFF
1131 #define S_00821C_TCIU_BUSY(x) (((x) & 0x1) << 14)
1132 #define G_00821C_TCIU_BUSY(x) (((x) >> 14) & 0x1)
1133 #define C_00821C_TCIU_BUSY 0xFFFFBFFF
1134 #define S_00821C_HQD_BUSY(x) (((x) & 0x1) << 15)
1135 #define G_00821C_HQD_BUSY(x) (((x) >> 15) & 0x1)
1136 #define C_00821C_HQD_BUSY 0xFFFF7FFF
1137 #define S_00821C_PRT_BUSY(x) (((x) & 0x1) << 16)
1138 #define G_00821C_PRT_BUSY(x) (((x) >> 16) & 0x1)
1139 #define C_00821C_PRT_BUSY 0xFFFEFFFF
1140 #define S_00821C_ATCL2IU_BUSY(x) (((x) & 0x1) << 17)
1141 #define G_00821C_ATCL2IU_BUSY(x) (((x) >> 17) & 0x1)
1142 #define C_00821C_ATCL2IU_BUSY 0xFFFDFFFF
1143 #define S_00821C_CPF_GFX_BUSY(x) (((x) & 0x1) << 26)
1144 #define G_00821C_CPF_GFX_BUSY(x) (((x) >> 26) & 0x1)
1145 #define C_00821C_CPF_GFX_BUSY 0xFBFFFFFF
1146 #define S_00821C_CPF_CMP_BUSY(x) (((x) & 0x1) << 27)
1147 #define G_00821C_CPF_CMP_BUSY(x) (((x) >> 27) & 0x1)
1148 #define C_00821C_CPF_CMP_BUSY 0xF7FFFFFF
1149 #define S_00821C_GRBM_CPF_STAT_BUSY(x) (((x) & 0x03) << 28)
1150 #define G_00821C_GRBM_CPF_STAT_BUSY(x) (((x) >> 28) & 0x03)
1151 #define C_00821C_GRBM_CPF_STAT_BUSY 0xCFFFFFFF
1152 #define S_00821C_CPC_CPF_BUSY(x) (((x) & 0x1) << 30)
1153 #define G_00821C_CPC_CPF_BUSY(x) (((x) >> 30) & 0x1)
1154 #define C_00821C_CPC_CPF_BUSY 0xBFFFFFFF
1155 #define S_00821C_CPF_BUSY(x) (((x) & 0x1) << 31)
1156 #define G_00821C_CPF_BUSY(x) (((x) >> 31) & 0x1)
1157 #define C_00821C_CPF_BUSY 0x7FFFFFFF
1158 #define R_008220_CP_CPF_BUSY_STAT 0x008220
1159 #define S_008220_REG_BUS_FIFO_BUSY(x) (((x) & 0x1) << 0)
1160 #define G_008220_REG_BUS_FIFO_BUSY(x) (((x) >> 0) & 0x1)
1161 #define C_008220_REG_BUS_FIFO_BUSY 0xFFFFFFFE
1162 #define S_008220_CSF_RING_BUSY(x) (((x) & 0x1) << 1)
1163 #define G_008220_CSF_RING_BUSY(x) (((x) >> 1) & 0x1)
1164 #define C_008220_CSF_RING_BUSY 0xFFFFFFFD
1165 #define S_008220_CSF_INDIRECT1_BUSY(x) (((x) & 0x1) << 2)
1166 #define G_008220_CSF_INDIRECT1_BUSY(x) (((x) >> 2) & 0x1)
1167 #define C_008220_CSF_INDIRECT1_BUSY 0xFFFFFFFB
1168 #define S_008220_CSF_INDIRECT2_BUSY(x) (((x) & 0x1) << 3)
1169 #define G_008220_CSF_INDIRECT2_BUSY(x) (((x) >> 3) & 0x1)
1170 #define C_008220_CSF_INDIRECT2_BUSY 0xFFFFFFF7
1171 #define S_008220_CSF_STATE_BUSY(x) (((x) & 0x1) << 4)
1172 #define G_008220_CSF_STATE_BUSY(x) (((x) >> 4) & 0x1)
1173 #define C_008220_CSF_STATE_BUSY 0xFFFFFFEF
1174 #define S_008220_CSF_CE_INDR1_BUSY(x) (((x) & 0x1) << 5)
1175 #define G_008220_CSF_CE_INDR1_BUSY(x) (((x) >> 5) & 0x1)
1176 #define C_008220_CSF_CE_INDR1_BUSY 0xFFFFFFDF
1177 #define S_008220_CSF_CE_INDR2_BUSY(x) (((x) & 0x1) << 6)
1178 #define G_008220_CSF_CE_INDR2_BUSY(x) (((x) >> 6) & 0x1)
1179 #define C_008220_CSF_CE_INDR2_BUSY 0xFFFFFFBF
1180 #define S_008220_CSF_ARBITER_BUSY(x) (((x) & 0x1) << 7)
1181 #define G_008220_CSF_ARBITER_BUSY(x) (((x) >> 7) & 0x1)
1182 #define C_008220_CSF_ARBITER_BUSY 0xFFFFFF7F
1183 #define S_008220_CSF_INPUT_BUSY(x) (((x) & 0x1) << 8)
1184 #define G_008220_CSF_INPUT_BUSY(x) (((x) >> 8) & 0x1)
1185 #define C_008220_CSF_INPUT_BUSY 0xFFFFFEFF
1186 #define S_008220_OUTSTANDING_READ_TAGS(x) (((x) & 0x1) << 9)
1187 #define G_008220_OUTSTANDING_READ_TAGS(x) (((x) >> 9) & 0x1)
1188 #define C_008220_OUTSTANDING_READ_TAGS 0xFFFFFDFF
1189 #define S_008220_HPD_PROCESSING_EOP_BUSY(x) (((x) & 0x1) << 11)
1190 #define G_008220_HPD_PROCESSING_EOP_BUSY(x) (((x) >> 11) & 0x1)
1191 #define C_008220_HPD_PROCESSING_EOP_BUSY 0xFFFFF7FF
1192 #define S_008220_HQD_DISPATCH_BUSY(x) (((x) & 0x1) << 12)
1193 #define G_008220_HQD_DISPATCH_BUSY(x) (((x) >> 12) & 0x1)
1194 #define C_008220_HQD_DISPATCH_BUSY 0xFFFFEFFF
1195 #define S_008220_HQD_IQ_TIMER_BUSY(x) (((x) & 0x1) << 13)
1196 #define G_008220_HQD_IQ_TIMER_BUSY(x) (((x) >> 13) & 0x1)
1197 #define C_008220_HQD_IQ_TIMER_BUSY 0xFFFFDFFF
1198 #define S_008220_HQD_DMA_OFFLOAD_BUSY(x) (((x) & 0x1) << 14)
1199 #define G_008220_HQD_DMA_OFFLOAD_BUSY(x) (((x) >> 14) & 0x1)
1200 #define C_008220_HQD_DMA_OFFLOAD_BUSY 0xFFFFBFFF
1201 #define S_008220_HQD_WAIT_SEMAPHORE_BUSY(x) (((x) & 0x1) << 15)
1202 #define G_008220_HQD_WAIT_SEMAPHORE_BUSY(x) (((x) >> 15) & 0x1)
1203 #define C_008220_HQD_WAIT_SEMAPHORE_BUSY 0xFFFF7FFF
1204 #define S_008220_HQD_SIGNAL_SEMAPHORE_BUSY(x) (((x) & 0x1) << 16)
1205 #define G_008220_HQD_SIGNAL_SEMAPHORE_BUSY(x) (((x) >> 16) & 0x1)
1206 #define C_008220_HQD_SIGNAL_SEMAPHORE_BUSY 0xFFFEFFFF
1207 #define S_008220_HQD_MESSAGE_BUSY(x) (((x) & 0x1) << 17)
1208 #define G_008220_HQD_MESSAGE_BUSY(x) (((x) >> 17) & 0x1)
1209 #define C_008220_HQD_MESSAGE_BUSY 0xFFFDFFFF
1210 #define S_008220_HQD_PQ_FETCHER_BUSY(x) (((x) & 0x1) << 18)
1211 #define G_008220_HQD_PQ_FETCHER_BUSY(x) (((x) >> 18) & 0x1)
1212 #define C_008220_HQD_PQ_FETCHER_BUSY 0xFFFBFFFF
1213 #define S_008220_HQD_IB_FETCHER_BUSY(x) (((x) & 0x1) << 19)
1214 #define G_008220_HQD_IB_FETCHER_BUSY(x) (((x) >> 19) & 0x1)
1215 #define C_008220_HQD_IB_FETCHER_BUSY 0xFFF7FFFF
1216 #define S_008220_HQD_IQ_FETCHER_BUSY(x) (((x) & 0x1) << 20)
1217 #define G_008220_HQD_IQ_FETCHER_BUSY(x) (((x) >> 20) & 0x1)
1218 #define C_008220_HQD_IQ_FETCHER_BUSY 0xFFEFFFFF
1219 #define S_008220_HQD_EOP_FETCHER_BUSY(x) (((x) & 0x1) << 21)
1220 #define G_008220_HQD_EOP_FETCHER_BUSY(x) (((x) >> 21) & 0x1)
1221 #define C_008220_HQD_EOP_FETCHER_BUSY 0xFFDFFFFF
1222 #define S_008220_HQD_CONSUMED_RPTR_BUSY(x) (((x) & 0x1) << 22)
1223 #define G_008220_HQD_CONSUMED_RPTR_BUSY(x) (((x) >> 22) & 0x1)
1224 #define C_008220_HQD_CONSUMED_RPTR_BUSY 0xFFBFFFFF
1225 #define S_008220_HQD_FETCHER_ARB_BUSY(x) (((x) & 0x1) << 23)
1226 #define G_008220_HQD_FETCHER_ARB_BUSY(x) (((x) >> 23) & 0x1)
1227 #define C_008220_HQD_FETCHER_ARB_BUSY 0xFF7FFFFF
1228 #define S_008220_HQD_ROQ_ALIGN_BUSY(x) (((x) & 0x1) << 24)
1229 #define G_008220_HQD_ROQ_ALIGN_BUSY(x) (((x) >> 24) & 0x1)
1230 #define C_008220_HQD_ROQ_ALIGN_BUSY 0xFEFFFFFF
1231 #define S_008220_HQD_ROQ_EOP_BUSY(x) (((x) & 0x1) << 25)
1232 #define G_008220_HQD_ROQ_EOP_BUSY(x) (((x) >> 25) & 0x1)
1233 #define C_008220_HQD_ROQ_EOP_BUSY 0xFDFFFFFF
1234 #define S_008220_HQD_ROQ_IQ_BUSY(x) (((x) & 0x1) << 26)
1235 #define G_008220_HQD_ROQ_IQ_BUSY(x) (((x) >> 26) & 0x1)
1236 #define C_008220_HQD_ROQ_IQ_BUSY 0xFBFFFFFF
1237 #define S_008220_HQD_ROQ_PQ_BUSY(x) (((x) & 0x1) << 27)
1238 #define G_008220_HQD_ROQ_PQ_BUSY(x) (((x) >> 27) & 0x1)
1239 #define C_008220_HQD_ROQ_PQ_BUSY 0xF7FFFFFF
1240 #define S_008220_HQD_ROQ_IB_BUSY(x) (((x) & 0x1) << 28)
1241 #define G_008220_HQD_ROQ_IB_BUSY(x) (((x) >> 28) & 0x1)
1242 #define C_008220_HQD_ROQ_IB_BUSY 0xEFFFFFFF
1243 #define S_008220_HQD_WPTR_POLL_BUSY(x) (((x) & 0x1) << 29)
1244 #define G_008220_HQD_WPTR_POLL_BUSY(x) (((x) >> 29) & 0x1)
1245 #define C_008220_HQD_WPTR_POLL_BUSY 0xDFFFFFFF
1246 #define S_008220_HQD_PQ_BUSY(x) (((x) & 0x1) << 30)
1247 #define G_008220_HQD_PQ_BUSY(x) (((x) >> 30) & 0x1)
1248 #define C_008220_HQD_PQ_BUSY 0xBFFFFFFF
1249 #define S_008220_HQD_IB_BUSY(x) (((x) & 0x1) << 31)
1250 #define G_008220_HQD_IB_BUSY(x) (((x) >> 31) & 0x1)
1251 #define C_008220_HQD_IB_BUSY 0x7FFFFFFF
1252 #define R_008224_CP_CPF_STALLED_STAT1 0x008224
1253 #define S_008224_RING_FETCHING_DATA(x) (((x) & 0x1) << 0)
1254 #define G_008224_RING_FETCHING_DATA(x) (((x) >> 0) & 0x1)
1255 #define C_008224_RING_FETCHING_DATA 0xFFFFFFFE
1256 #define S_008224_INDR1_FETCHING_DATA(x) (((x) & 0x1) << 1)
1257 #define G_008224_INDR1_FETCHING_DATA(x) (((x) >> 1) & 0x1)
1258 #define C_008224_INDR1_FETCHING_DATA 0xFFFFFFFD
1259 #define S_008224_INDR2_FETCHING_DATA(x) (((x) & 0x1) << 2)
1260 #define G_008224_INDR2_FETCHING_DATA(x) (((x) >> 2) & 0x1)
1261 #define C_008224_INDR2_FETCHING_DATA 0xFFFFFFFB
1262 #define S_008224_STATE_FETCHING_DATA(x) (((x) & 0x1) << 3)
1263 #define G_008224_STATE_FETCHING_DATA(x) (((x) >> 3) & 0x1)
1264 #define C_008224_STATE_FETCHING_DATA 0xFFFFFFF7
1265 #define S_008224_TCIU_WAITING_ON_FREE(x) (((x) & 0x1) << 5)
1266 #define G_008224_TCIU_WAITING_ON_FREE(x) (((x) >> 5) & 0x1)
1267 #define C_008224_TCIU_WAITING_ON_FREE 0xFFFFFFDF
1268 #define S_008224_TCIU_WAITING_ON_TAGS(x) (((x) & 0x1) << 6)
1269 #define G_008224_TCIU_WAITING_ON_TAGS(x) (((x) >> 6) & 0x1)
1270 #define C_008224_TCIU_WAITING_ON_TAGS 0xFFFFFFBF
1271 #define S_008224_ATCL2IU_WAITING_ON_FREE(x) (((x) & 0x1) << 7)
1272 #define G_008224_ATCL2IU_WAITING_ON_FREE(x) (((x) >> 7) & 0x1)
1273 #define C_008224_ATCL2IU_WAITING_ON_FREE 0xFFFFFF7F
1274 #define S_008224_ATCL2IU_WAITING_ON_TAGS(x) (((x) & 0x1) << 8)
1275 #define G_008224_ATCL2IU_WAITING_ON_TAGS(x) (((x) >> 8) & 0x1)
1276 #define C_008224_ATCL2IU_WAITING_ON_TAGS 0xFFFFFEFF
1277 #define S_008224_ATCL1_WAITING_ON_TRANS(x) (((x) & 0x1) << 9)
1278 #define G_008224_ATCL1_WAITING_ON_TRANS(x) (((x) >> 9) & 0x1)
1279 #define C_008224_ATCL1_WAITING_ON_TRANS 0xFFFFFDFF
1280 #define R_030230_CP_COHER_SIZE_HI 0x030230
1281 #define S_030230_COHER_SIZE_HI_256B(x) (((x) & 0xFF) << 0)
1282 #define G_030230_COHER_SIZE_HI_256B(x) (((x) >> 0) & 0xFF)
1283 #define C_030230_COHER_SIZE_HI_256B 0xFFFFFF00
1284 /* */
1285 #define R_0088B0_VGT_VTX_VECT_EJECT_REG 0x0088B0
1286 #define S_0088B0_PRIM_COUNT(x) (((x) & 0x3FF) << 0)
1287 #define G_0088B0_PRIM_COUNT(x) (((x) >> 0) & 0x3FF)
1288 #define C_0088B0_PRIM_COUNT 0xFFFFFC00
1289 #define R_0088C4_VGT_CACHE_INVALIDATION 0x0088C4
1290 #define S_0088C4_VS_NO_EXTRA_BUFFER(x) (((x) & 0x1) << 5)
1291 #define G_0088C4_VS_NO_EXTRA_BUFFER(x) (((x) >> 5) & 0x1)
1292 #define C_0088C4_VS_NO_EXTRA_BUFFER 0xFFFFFFDF
1293 #define S_0088C4_STREAMOUT_FULL_FLUSH(x) (((x) & 0x1) << 13)
1294 #define G_0088C4_STREAMOUT_FULL_FLUSH(x) (((x) >> 13) & 0x1)
1295 #define C_0088C4_STREAMOUT_FULL_FLUSH 0xFFFFDFFF
1296 #define S_0088C4_ES_LIMIT(x) (((x) & 0x1F) << 16)
1297 #define G_0088C4_ES_LIMIT(x) (((x) >> 16) & 0x1F)
1298 #define C_0088C4_ES_LIMIT 0xFFE0FFFF
1299 #define R_0088C8_VGT_ESGS_RING_SIZE 0x0088C8
1300 #define R_0088CC_VGT_GSVS_RING_SIZE 0x0088CC
1301 #define R_0088D4_VGT_GS_VERTEX_REUSE 0x0088D4
1302 #define S_0088D4_VERT_REUSE(x) (((x) & 0x1F) << 0)
1303 #define G_0088D4_VERT_REUSE(x) (((x) >> 0) & 0x1F)
1304 #define C_0088D4_VERT_REUSE 0xFFFFFFE0
1305 #define R_008958_VGT_PRIMITIVE_TYPE 0x008958
1306 #define S_008958_PRIM_TYPE(x) (((x) & 0x3F) << 0)
1307 #define G_008958_PRIM_TYPE(x) (((x) >> 0) & 0x3F)
1308 #define C_008958_PRIM_TYPE 0xFFFFFFC0
1309 #define V_008958_DI_PT_NONE 0x00
1310 #define V_008958_DI_PT_POINTLIST 0x01
1311 #define V_008958_DI_PT_LINELIST 0x02
1312 #define V_008958_DI_PT_LINESTRIP 0x03
1313 #define V_008958_DI_PT_TRILIST 0x04
1314 #define V_008958_DI_PT_TRIFAN 0x05
1315 #define V_008958_DI_PT_TRISTRIP 0x06
1316 #define V_008958_DI_PT_UNUSED_0 0x07
1317 #define V_008958_DI_PT_UNUSED_1 0x08
1318 #define V_008958_DI_PT_PATCH 0x09
1319 #define V_008958_DI_PT_LINELIST_ADJ 0x0A
1320 #define V_008958_DI_PT_LINESTRIP_ADJ 0x0B
1321 #define V_008958_DI_PT_TRILIST_ADJ 0x0C
1322 #define V_008958_DI_PT_TRISTRIP_ADJ 0x0D
1323 #define V_008958_DI_PT_UNUSED_3 0x0E
1324 #define V_008958_DI_PT_UNUSED_4 0x0F
1325 #define V_008958_DI_PT_TRI_WITH_WFLAGS 0x10
1326 #define V_008958_DI_PT_RECTLIST 0x11
1327 #define V_008958_DI_PT_LINELOOP 0x12
1328 #define V_008958_DI_PT_QUADLIST 0x13
1329 #define V_008958_DI_PT_QUADSTRIP 0x14
1330 #define V_008958_DI_PT_POLYGON 0x15
1331 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V0 0x16
1332 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V1 0x17
1333 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V2 0x18
1334 #define V_008958_DI_PT_2D_COPY_RECT_LIST_V3 0x19
1335 #define V_008958_DI_PT_2D_FILL_RECT_LIST 0x1A
1336 #define V_008958_DI_PT_2D_LINE_STRIP 0x1B
1337 #define V_008958_DI_PT_2D_TRI_STRIP 0x1C
1338 #define R_00895C_VGT_INDEX_TYPE 0x00895C
1339 #define S_00895C_INDEX_TYPE(x) (((x) & 0x03) << 0)
1340 #define G_00895C_INDEX_TYPE(x) (((x) >> 0) & 0x03)
1341 #define C_00895C_INDEX_TYPE 0xFFFFFFFC
1342 #define V_00895C_DI_INDEX_SIZE_16_BIT 0x00
1343 #define V_00895C_DI_INDEX_SIZE_32_BIT 0x01
1344 #define R_008960_VGT_STRMOUT_BUFFER_FILLED_SIZE_0 0x008960
1345 #define R_008964_VGT_STRMOUT_BUFFER_FILLED_SIZE_1 0x008964
1346 #define R_008968_VGT_STRMOUT_BUFFER_FILLED_SIZE_2 0x008968
1347 #define R_00896C_VGT_STRMOUT_BUFFER_FILLED_SIZE_3 0x00896C
1348 #define R_008970_VGT_NUM_INDICES 0x008970
1349 #define R_008974_VGT_NUM_INSTANCES 0x008974
1350 #define R_008988_VGT_TF_RING_SIZE 0x008988
1351 #define S_008988_SIZE(x) (((x) & 0xFFFF) << 0)
1352 #define G_008988_SIZE(x) (((x) >> 0) & 0xFFFF)
1353 #define C_008988_SIZE 0xFFFF0000
1354 #define R_0089B0_VGT_HS_OFFCHIP_PARAM 0x0089B0
1355 #define S_0089B0_OFFCHIP_BUFFERING(x) (((x) & 0x7F) << 0)
1356 #define G_0089B0_OFFCHIP_BUFFERING(x) (((x) >> 0) & 0x7F)
1357 #define C_0089B0_OFFCHIP_BUFFERING 0xFFFFFF80
1358 #define R_0089B8_VGT_TF_MEMORY_BASE 0x0089B8
1359 #define R_008A14_PA_CL_ENHANCE 0x008A14
1360 #define S_008A14_CLIP_VTX_REORDER_ENA(x) (((x) & 0x1) << 0)
1361 #define G_008A14_CLIP_VTX_REORDER_ENA(x) (((x) >> 0) & 0x1)
1362 #define C_008A14_CLIP_VTX_REORDER_ENA 0xFFFFFFFE
1363 #define S_008A14_NUM_CLIP_SEQ(x) (((x) & 0x03) << 1)
1364 #define G_008A14_NUM_CLIP_SEQ(x) (((x) >> 1) & 0x03)
1365 #define C_008A14_NUM_CLIP_SEQ 0xFFFFFFF9
1366 #define S_008A14_CLIPPED_PRIM_SEQ_STALL(x) (((x) & 0x1) << 3)
1367 #define G_008A14_CLIPPED_PRIM_SEQ_STALL(x) (((x) >> 3) & 0x1)
1368 #define C_008A14_CLIPPED_PRIM_SEQ_STALL 0xFFFFFFF7
1369 #define S_008A14_VE_NAN_PROC_DISABLE(x) (((x) & 0x1) << 4)
1370 #define G_008A14_VE_NAN_PROC_DISABLE(x) (((x) >> 4) & 0x1)
1371 #define C_008A14_VE_NAN_PROC_DISABLE 0xFFFFFFEF
1372 #define R_008A60_PA_SU_LINE_STIPPLE_VALUE 0x008A60
1373 #define S_008A60_LINE_STIPPLE_VALUE(x) (((x) & 0xFFFFFF) << 0)
1374 #define G_008A60_LINE_STIPPLE_VALUE(x) (((x) >> 0) & 0xFFFFFF)
1375 #define C_008A60_LINE_STIPPLE_VALUE 0xFF000000
1376 #define R_008B10_PA_SC_LINE_STIPPLE_STATE 0x008B10
1377 #define S_008B10_CURRENT_PTR(x) (((x) & 0x0F) << 0)
1378 #define G_008B10_CURRENT_PTR(x) (((x) >> 0) & 0x0F)
1379 #define C_008B10_CURRENT_PTR 0xFFFFFFF0
1380 #define S_008B10_CURRENT_COUNT(x) (((x) & 0xFF) << 8)
1381 #define G_008B10_CURRENT_COUNT(x) (((x) >> 8) & 0xFF)
1382 #define C_008B10_CURRENT_COUNT 0xFFFF00FF
1383 #define R_008670_CP_STALLED_STAT3 0x008670
1384 #define S_008670_CE_TO_CSF_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 0)
1385 #define G_008670_CE_TO_CSF_NOT_RDY_TO_RCV(x) (((x) >> 0) & 0x1)
1386 #define C_008670_CE_TO_CSF_NOT_RDY_TO_RCV 0xFFFFFFFE
1387 #define S_008670_CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 1)
1388 #define G_008670_CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV(x) (((x) >> 1) & 0x1)
1389 #define C_008670_CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV 0xFFFFFFFD
1390 #define S_008670_CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER(x) (((x) & 0x1) << 2)
1391 #define G_008670_CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER(x) (((x) >> 2) & 0x1)
1392 #define C_008670_CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER 0xFFFFFFFB
1393 #define S_008670_CE_TO_RAM_INIT_NOT_RDY(x) (((x) & 0x1) << 3)
1394 #define G_008670_CE_TO_RAM_INIT_NOT_RDY(x) (((x) >> 3) & 0x1)
1395 #define C_008670_CE_TO_RAM_INIT_NOT_RDY 0xFFFFFFF7
1396 #define S_008670_CE_TO_RAM_DUMP_NOT_RDY(x) (((x) & 0x1) << 4)
1397 #define G_008670_CE_TO_RAM_DUMP_NOT_RDY(x) (((x) >> 4) & 0x1)
1398 #define C_008670_CE_TO_RAM_DUMP_NOT_RDY 0xFFFFFFEF
1399 #define S_008670_CE_TO_RAM_WRITE_NOT_RDY(x) (((x) & 0x1) << 5)
1400 #define G_008670_CE_TO_RAM_WRITE_NOT_RDY(x) (((x) >> 5) & 0x1)
1401 #define C_008670_CE_TO_RAM_WRITE_NOT_RDY 0xFFFFFFDF
1402 #define S_008670_CE_TO_INC_FIFO_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 6)
1403 #define G_008670_CE_TO_INC_FIFO_NOT_RDY_TO_RCV(x) (((x) >> 6) & 0x1)
1404 #define C_008670_CE_TO_INC_FIFO_NOT_RDY_TO_RCV 0xFFFFFFBF
1405 #define S_008670_CE_TO_WR_FIFO_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 7)
1406 #define G_008670_CE_TO_WR_FIFO_NOT_RDY_TO_RCV(x) (((x) >> 7) & 0x1)
1407 #define C_008670_CE_TO_WR_FIFO_NOT_RDY_TO_RCV 0xFFFFFF7F
1408 #define S_008670_CE_WAITING_ON_BUFFER_DATA(x) (((x) & 0x1) << 10)
1409 #define G_008670_CE_WAITING_ON_BUFFER_DATA(x) (((x) >> 10) & 0x1)
1410 #define C_008670_CE_WAITING_ON_BUFFER_DATA 0xFFFFFBFF
1411 #define S_008670_CE_WAITING_ON_CE_BUFFER_FLAG(x) (((x) & 0x1) << 11)
1412 #define G_008670_CE_WAITING_ON_CE_BUFFER_FLAG(x) (((x) >> 11) & 0x1)
1413 #define C_008670_CE_WAITING_ON_CE_BUFFER_FLAG 0xFFFFF7FF
1414 #define S_008670_CE_WAITING_ON_DE_COUNTER(x) (((x) & 0x1) << 12)
1415 #define G_008670_CE_WAITING_ON_DE_COUNTER(x) (((x) >> 12) & 0x1)
1416 #define C_008670_CE_WAITING_ON_DE_COUNTER 0xFFFFEFFF
1417 #define S_008670_CE_WAITING_ON_DE_COUNTER_UNDERFLOW(x) (((x) & 0x1) << 13)
1418 #define G_008670_CE_WAITING_ON_DE_COUNTER_UNDERFLOW(x) (((x) >> 13) & 0x1)
1419 #define C_008670_CE_WAITING_ON_DE_COUNTER_UNDERFLOW 0xFFFFDFFF
1420 #define S_008670_TCIU_WAITING_ON_FREE(x) (((x) & 0x1) << 14)
1421 #define G_008670_TCIU_WAITING_ON_FREE(x) (((x) >> 14) & 0x1)
1422 #define C_008670_TCIU_WAITING_ON_FREE 0xFFFFBFFF
1423 #define S_008670_TCIU_WAITING_ON_TAGS(x) (((x) & 0x1) << 15)
1424 #define G_008670_TCIU_WAITING_ON_TAGS(x) (((x) >> 15) & 0x1)
1425 #define C_008670_TCIU_WAITING_ON_TAGS 0xFFFF7FFF
1426 #define S_008670_CE_STALLED_ON_TC_WR_CONFIRM(x) (((x) & 0x1) << 16)
1427 #define G_008670_CE_STALLED_ON_TC_WR_CONFIRM(x) (((x) >> 16) & 0x1)
1428 #define C_008670_CE_STALLED_ON_TC_WR_CONFIRM 0xFFFEFFFF
1429 #define S_008670_CE_STALLED_ON_ATOMIC_RTN_DATA(x) (((x) & 0x1) << 17)
1430 #define G_008670_CE_STALLED_ON_ATOMIC_RTN_DATA(x) (((x) >> 17) & 0x1)
1431 #define C_008670_CE_STALLED_ON_ATOMIC_RTN_DATA 0xFFFDFFFF
1432 #define S_008670_ATCL2IU_WAITING_ON_FREE(x) (((x) & 0x1) << 18)
1433 #define G_008670_ATCL2IU_WAITING_ON_FREE(x) (((x) >> 18) & 0x1)
1434 #define C_008670_ATCL2IU_WAITING_ON_FREE 0xFFFBFFFF
1435 #define S_008670_ATCL2IU_WAITING_ON_TAGS(x) (((x) & 0x1) << 19)
1436 #define G_008670_ATCL2IU_WAITING_ON_TAGS(x) (((x) >> 19) & 0x1)
1437 #define C_008670_ATCL2IU_WAITING_ON_TAGS 0xFFF7FFFF
1438 #define S_008670_ATCL1_WAITING_ON_TRANS(x) (((x) & 0x1) << 20)
1439 #define G_008670_ATCL1_WAITING_ON_TRANS(x) (((x) >> 20) & 0x1)
1440 #define C_008670_ATCL1_WAITING_ON_TRANS 0xFFEFFFFF
1441 #define R_008674_CP_STALLED_STAT1 0x008674
1442 #define S_008674_RBIU_TO_DMA_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 0)
1443 #define G_008674_RBIU_TO_DMA_NOT_RDY_TO_RCV(x) (((x) >> 0) & 0x1)
1444 #define C_008674_RBIU_TO_DMA_NOT_RDY_TO_RCV 0xFFFFFFFE
1445 #define S_008674_RBIU_TO_SEM_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 2)
1446 #define G_008674_RBIU_TO_SEM_NOT_RDY_TO_RCV(x) (((x) >> 2) & 0x1)
1447 #define C_008674_RBIU_TO_SEM_NOT_RDY_TO_RCV 0xFFFFFFFB
1448 #define S_008674_RBIU_TO_MEMWR_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 4)
1449 #define G_008674_RBIU_TO_MEMWR_NOT_RDY_TO_RCV(x) (((x) >> 4) & 0x1)
1450 #define C_008674_RBIU_TO_MEMWR_NOT_RDY_TO_RCV 0xFFFFFFEF
1451 #define S_008674_ME_HAS_ACTIVE_CE_BUFFER_FLAG(x) (((x) & 0x1) << 10)
1452 #define G_008674_ME_HAS_ACTIVE_CE_BUFFER_FLAG(x) (((x) >> 10) & 0x1)
1453 #define C_008674_ME_HAS_ACTIVE_CE_BUFFER_FLAG 0xFFFFFBFF
1454 #define S_008674_ME_HAS_ACTIVE_DE_BUFFER_FLAG(x) (((x) & 0x1) << 11)
1455 #define G_008674_ME_HAS_ACTIVE_DE_BUFFER_FLAG(x) (((x) >> 11) & 0x1)
1456 #define C_008674_ME_HAS_ACTIVE_DE_BUFFER_FLAG 0xFFFFF7FF
1457 #define S_008674_ME_STALLED_ON_TC_WR_CONFIRM(x) (((x) & 0x1) << 12)
1458 #define G_008674_ME_STALLED_ON_TC_WR_CONFIRM(x) (((x) >> 12) & 0x1)
1459 #define C_008674_ME_STALLED_ON_TC_WR_CONFIRM 0xFFFFEFFF
1460 #define S_008674_ME_STALLED_ON_ATOMIC_RTN_DATA(x) (((x) & 0x1) << 13)
1461 #define G_008674_ME_STALLED_ON_ATOMIC_RTN_DATA(x) (((x) >> 13) & 0x1)
1462 #define C_008674_ME_STALLED_ON_ATOMIC_RTN_DATA 0xFFFFDFFF
1463 #define S_008674_ME_WAITING_ON_TC_READ_DATA(x) (((x) & 0x1) << 14)
1464 #define G_008674_ME_WAITING_ON_TC_READ_DATA(x) (((x) >> 14) & 0x1)
1465 #define C_008674_ME_WAITING_ON_TC_READ_DATA 0xFFFFBFFF
1466 #define S_008674_ME_WAITING_ON_REG_READ_DATA(x) (((x) & 0x1) << 15)
1467 #define G_008674_ME_WAITING_ON_REG_READ_DATA(x) (((x) >> 15) & 0x1)
1468 #define C_008674_ME_WAITING_ON_REG_READ_DATA 0xFFFF7FFF
1469 #define S_008674_RCIU_WAITING_ON_GDS_FREE(x) (((x) & 0x1) << 23)
1470 #define G_008674_RCIU_WAITING_ON_GDS_FREE(x) (((x) >> 23) & 0x1)
1471 #define C_008674_RCIU_WAITING_ON_GDS_FREE 0xFF7FFFFF
1472 #define S_008674_RCIU_WAITING_ON_GRBM_FREE(x) (((x) & 0x1) << 24)
1473 #define G_008674_RCIU_WAITING_ON_GRBM_FREE(x) (((x) >> 24) & 0x1)
1474 #define C_008674_RCIU_WAITING_ON_GRBM_FREE 0xFEFFFFFF
1475 #define S_008674_RCIU_WAITING_ON_VGT_FREE(x) (((x) & 0x1) << 25)
1476 #define G_008674_RCIU_WAITING_ON_VGT_FREE(x) (((x) >> 25) & 0x1)
1477 #define C_008674_RCIU_WAITING_ON_VGT_FREE 0xFDFFFFFF
1478 #define S_008674_RCIU_STALLED_ON_ME_READ(x) (((x) & 0x1) << 26)
1479 #define G_008674_RCIU_STALLED_ON_ME_READ(x) (((x) >> 26) & 0x1)
1480 #define C_008674_RCIU_STALLED_ON_ME_READ 0xFBFFFFFF
1481 #define S_008674_RCIU_STALLED_ON_DMA_READ(x) (((x) & 0x1) << 27)
1482 #define G_008674_RCIU_STALLED_ON_DMA_READ(x) (((x) >> 27) & 0x1)
1483 #define C_008674_RCIU_STALLED_ON_DMA_READ 0xF7FFFFFF
1484 #define S_008674_RCIU_STALLED_ON_APPEND_READ(x) (((x) & 0x1) << 28)
1485 #define G_008674_RCIU_STALLED_ON_APPEND_READ(x) (((x) >> 28) & 0x1)
1486 #define C_008674_RCIU_STALLED_ON_APPEND_READ 0xEFFFFFFF
1487 #define S_008674_RCIU_HALTED_BY_REG_VIOLATION(x) (((x) & 0x1) << 29)
1488 #define G_008674_RCIU_HALTED_BY_REG_VIOLATION(x) (((x) >> 29) & 0x1)
1489 #define C_008674_RCIU_HALTED_BY_REG_VIOLATION 0xDFFFFFFF
1490 #define R_008678_CP_STALLED_STAT2 0x008678
1491 #define S_008678_PFP_TO_CSF_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 0)
1492 #define G_008678_PFP_TO_CSF_NOT_RDY_TO_RCV(x) (((x) >> 0) & 0x1)
1493 #define C_008678_PFP_TO_CSF_NOT_RDY_TO_RCV 0xFFFFFFFE
1494 #define S_008678_PFP_TO_MEQ_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 1)
1495 #define G_008678_PFP_TO_MEQ_NOT_RDY_TO_RCV(x) (((x) >> 1) & 0x1)
1496 #define C_008678_PFP_TO_MEQ_NOT_RDY_TO_RCV 0xFFFFFFFD
1497 #define S_008678_PFP_TO_RCIU_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 2)
1498 #define G_008678_PFP_TO_RCIU_NOT_RDY_TO_RCV(x) (((x) >> 2) & 0x1)
1499 #define C_008678_PFP_TO_RCIU_NOT_RDY_TO_RCV 0xFFFFFFFB
1500 #define S_008678_PFP_TO_VGT_WRITES_PENDING(x) (((x) & 0x1) << 4)
1501 #define G_008678_PFP_TO_VGT_WRITES_PENDING(x) (((x) >> 4) & 0x1)
1502 #define C_008678_PFP_TO_VGT_WRITES_PENDING 0xFFFFFFEF
1503 #define S_008678_PFP_RCIU_READ_PENDING(x) (((x) & 0x1) << 5)
1504 #define G_008678_PFP_RCIU_READ_PENDING(x) (((x) >> 5) & 0x1)
1505 #define C_008678_PFP_RCIU_READ_PENDING 0xFFFFFFDF
1506 #define S_008678_PFP_WAITING_ON_BUFFER_DATA(x) (((x) & 0x1) << 8)
1507 #define G_008678_PFP_WAITING_ON_BUFFER_DATA(x) (((x) >> 8) & 0x1)
1508 #define C_008678_PFP_WAITING_ON_BUFFER_DATA 0xFFFFFEFF
1509 #define S_008678_ME_WAIT_ON_CE_COUNTER(x) (((x) & 0x1) << 9)
1510 #define G_008678_ME_WAIT_ON_CE_COUNTER(x) (((x) >> 9) & 0x1)
1511 #define C_008678_ME_WAIT_ON_CE_COUNTER 0xFFFFFDFF
1512 #define S_008678_ME_WAIT_ON_AVAIL_BUFFER(x) (((x) & 0x1) << 10)
1513 #define G_008678_ME_WAIT_ON_AVAIL_BUFFER(x) (((x) >> 10) & 0x1)
1514 #define C_008678_ME_WAIT_ON_AVAIL_BUFFER 0xFFFFFBFF
1515 #define S_008678_GFX_CNTX_NOT_AVAIL_TO_ME(x) (((x) & 0x1) << 11)
1516 #define G_008678_GFX_CNTX_NOT_AVAIL_TO_ME(x) (((x) >> 11) & 0x1)
1517 #define C_008678_GFX_CNTX_NOT_AVAIL_TO_ME 0xFFFFF7FF
1518 #define S_008678_ME_RCIU_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 12)
1519 #define G_008678_ME_RCIU_NOT_RDY_TO_RCV(x) (((x) >> 12) & 0x1)
1520 #define C_008678_ME_RCIU_NOT_RDY_TO_RCV 0xFFFFEFFF
1521 #define S_008678_ME_TO_CONST_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 13)
1522 #define G_008678_ME_TO_CONST_NOT_RDY_TO_RCV(x) (((x) >> 13) & 0x1)
1523 #define C_008678_ME_TO_CONST_NOT_RDY_TO_RCV 0xFFFFDFFF
1524 #define S_008678_ME_WAITING_DATA_FROM_PFP(x) (((x) & 0x1) << 14)
1525 #define G_008678_ME_WAITING_DATA_FROM_PFP(x) (((x) >> 14) & 0x1)
1526 #define C_008678_ME_WAITING_DATA_FROM_PFP 0xFFFFBFFF
1527 #define S_008678_ME_WAITING_ON_PARTIAL_FLUSH(x) (((x) & 0x1) << 15)
1528 #define G_008678_ME_WAITING_ON_PARTIAL_FLUSH(x) (((x) >> 15) & 0x1)
1529 #define C_008678_ME_WAITING_ON_PARTIAL_FLUSH 0xFFFF7FFF
1530 #define S_008678_MEQ_TO_ME_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 16)
1531 #define G_008678_MEQ_TO_ME_NOT_RDY_TO_RCV(x) (((x) >> 16) & 0x1)
1532 #define C_008678_MEQ_TO_ME_NOT_RDY_TO_RCV 0xFFFEFFFF
1533 #define S_008678_STQ_TO_ME_NOT_RDY_TO_RCV(x) (((x) & 0x1) << 17)
1534 #define G_008678_STQ_TO_ME_NOT_RDY_TO_RCV(x) (((x) >> 17) & 0x1)
1535 #define C_008678_STQ_TO_ME_NOT_RDY_TO_RCV 0xFFFDFFFF
1536 #define S_008678_ME_WAITING_DATA_FROM_STQ(x) (((x) & 0x1) << 18)
1537 #define G_008678_ME_WAITING_DATA_FROM_STQ(x) (((x) >> 18) & 0x1)
1538 #define C_008678_ME_WAITING_DATA_FROM_STQ 0xFFFBFFFF
1539 #define S_008678_PFP_STALLED_ON_TC_WR_CONFIRM(x) (((x) & 0x1) << 19)
1540 #define G_008678_PFP_STALLED_ON_TC_WR_CONFIRM(x) (((x) >> 19) & 0x1)
1541 #define C_008678_PFP_STALLED_ON_TC_WR_CONFIRM 0xFFF7FFFF
1542 #define S_008678_PFP_STALLED_ON_ATOMIC_RTN_DATA(x) (((x) & 0x1) << 20)
1543 #define G_008678_PFP_STALLED_ON_ATOMIC_RTN_DATA(x) (((x) >> 20) & 0x1)
1544 #define C_008678_PFP_STALLED_ON_ATOMIC_RTN_DATA 0xFFEFFFFF
1545 #define S_008678_EOPD_FIFO_NEEDS_SC_EOP_DONE(x) (((x) & 0x1) << 21)
1546 #define G_008678_EOPD_FIFO_NEEDS_SC_EOP_DONE(x) (((x) >> 21) & 0x1)
1547 #define C_008678_EOPD_FIFO_NEEDS_SC_EOP_DONE 0xFFDFFFFF
1548 #define S_008678_EOPD_FIFO_NEEDS_WR_CONFIRM(x) (((x) & 0x1) << 22)
1549 #define G_008678_EOPD_FIFO_NEEDS_WR_CONFIRM(x) (((x) >> 22) & 0x1)
1550 #define C_008678_EOPD_FIFO_NEEDS_WR_CONFIRM 0xFFBFFFFF
1551 #define S_008678_STRMO_WR_OF_PRIM_DATA_PENDING(x) (((x) & 0x1) << 23)
1552 #define G_008678_STRMO_WR_OF_PRIM_DATA_PENDING(x) (((x) >> 23) & 0x1)
1553 #define C_008678_STRMO_WR_OF_PRIM_DATA_PENDING 0xFF7FFFFF
1554 #define S_008678_PIPE_STATS_WR_DATA_PENDING(x) (((x) & 0x1) << 24)
1555 #define G_008678_PIPE_STATS_WR_DATA_PENDING(x) (((x) >> 24) & 0x1)
1556 #define C_008678_PIPE_STATS_WR_DATA_PENDING 0xFEFFFFFF
1557 #define S_008678_APPEND_RDY_WAIT_ON_CS_DONE(x) (((x) & 0x1) << 25)
1558 #define G_008678_APPEND_RDY_WAIT_ON_CS_DONE(x) (((x) >> 25) & 0x1)
1559 #define C_008678_APPEND_RDY_WAIT_ON_CS_DONE 0xFDFFFFFF
1560 #define S_008678_APPEND_RDY_WAIT_ON_PS_DONE(x) (((x) & 0x1) << 26)
1561 #define G_008678_APPEND_RDY_WAIT_ON_PS_DONE(x) (((x) >> 26) & 0x1)
1562 #define C_008678_APPEND_RDY_WAIT_ON_PS_DONE 0xFBFFFFFF
1563 #define S_008678_APPEND_WAIT_ON_WR_CONFIRM(x) (((x) & 0x1) << 27)
1564 #define G_008678_APPEND_WAIT_ON_WR_CONFIRM(x) (((x) >> 27) & 0x1)
1565 #define C_008678_APPEND_WAIT_ON_WR_CONFIRM 0xF7FFFFFF
1566 #define S_008678_APPEND_ACTIVE_PARTITION(x) (((x) & 0x1) << 28)
1567 #define G_008678_APPEND_ACTIVE_PARTITION(x) (((x) >> 28) & 0x1)
1568 #define C_008678_APPEND_ACTIVE_PARTITION 0xEFFFFFFF
1569 #define S_008678_APPEND_WAITING_TO_SEND_MEMWRITE(x) (((x) & 0x1) << 29)
1570 #define G_008678_APPEND_WAITING_TO_SEND_MEMWRITE(x) (((x) >> 29) & 0x1)
1571 #define C_008678_APPEND_WAITING_TO_SEND_MEMWRITE 0xDFFFFFFF
1572 #define S_008678_SURF_SYNC_NEEDS_IDLE_CNTXS(x) (((x) & 0x1) << 30)
1573 #define G_008678_SURF_SYNC_NEEDS_IDLE_CNTXS(x) (((x) >> 30) & 0x1)
1574 #define C_008678_SURF_SYNC_NEEDS_IDLE_CNTXS 0xBFFFFFFF
1575 #define S_008678_SURF_SYNC_NEEDS_ALL_CLEAN(x) (((x) & 0x1) << 31)
1576 #define G_008678_SURF_SYNC_NEEDS_ALL_CLEAN(x) (((x) >> 31) & 0x1)
1577 #define C_008678_SURF_SYNC_NEEDS_ALL_CLEAN 0x7FFFFFFF
1578 #define R_008680_CP_STAT 0x008680
1579 #define S_008680_ROQ_RING_BUSY(x) (((x) & 0x1) << 9)
1580 #define G_008680_ROQ_RING_BUSY(x) (((x) >> 9) & 0x1)
1581 #define C_008680_ROQ_RING_BUSY 0xFFFFFDFF
1582 #define S_008680_ROQ_INDIRECT1_BUSY(x) (((x) & 0x1) << 10)
1583 #define G_008680_ROQ_INDIRECT1_BUSY(x) (((x) >> 10) & 0x1)
1584 #define C_008680_ROQ_INDIRECT1_BUSY 0xFFFFFBFF
1585 #define S_008680_ROQ_INDIRECT2_BUSY(x) (((x) & 0x1) << 11)
1586 #define G_008680_ROQ_INDIRECT2_BUSY(x) (((x) >> 11) & 0x1)
1587 #define C_008680_ROQ_INDIRECT2_BUSY 0xFFFFF7FF
1588 #define S_008680_ROQ_STATE_BUSY(x) (((x) & 0x1) << 12)
1589 #define G_008680_ROQ_STATE_BUSY(x) (((x) >> 12) & 0x1)
1590 #define C_008680_ROQ_STATE_BUSY 0xFFFFEFFF
1591 #define S_008680_DC_BUSY(x) (((x) & 0x1) << 13)
1592 #define G_008680_DC_BUSY(x) (((x) >> 13) & 0x1)
1593 #define C_008680_DC_BUSY 0xFFFFDFFF
1594 #define S_008680_ATCL2IU_BUSY(x) (((x) & 0x1) << 14)
1595 #define G_008680_ATCL2IU_BUSY(x) (((x) >> 14) & 0x1)
1596 #define C_008680_ATCL2IU_BUSY 0xFFFFBFFF
1597 #define S_008680_PFP_BUSY(x) (((x) & 0x1) << 15)
1598 #define G_008680_PFP_BUSY(x) (((x) >> 15) & 0x1)
1599 #define C_008680_PFP_BUSY 0xFFFF7FFF
1600 #define S_008680_MEQ_BUSY(x) (((x) & 0x1) << 16)
1601 #define G_008680_MEQ_BUSY(x) (((x) >> 16) & 0x1)
1602 #define C_008680_MEQ_BUSY 0xFFFEFFFF
1603 #define S_008680_ME_BUSY(x) (((x) & 0x1) << 17)
1604 #define G_008680_ME_BUSY(x) (((x) >> 17) & 0x1)
1605 #define C_008680_ME_BUSY 0xFFFDFFFF
1606 #define S_008680_QUERY_BUSY(x) (((x) & 0x1) << 18)
1607 #define G_008680_QUERY_BUSY(x) (((x) >> 18) & 0x1)
1608 #define C_008680_QUERY_BUSY 0xFFFBFFFF
1609 #define S_008680_SEMAPHORE_BUSY(x) (((x) & 0x1) << 19)
1610 #define G_008680_SEMAPHORE_BUSY(x) (((x) >> 19) & 0x1)
1611 #define C_008680_SEMAPHORE_BUSY 0xFFF7FFFF
1612 #define S_008680_INTERRUPT_BUSY(x) (((x) & 0x1) << 20)
1613 #define G_008680_INTERRUPT_BUSY(x) (((x) >> 20) & 0x1)
1614 #define C_008680_INTERRUPT_BUSY 0xFFEFFFFF
1615 #define S_008680_SURFACE_SYNC_BUSY(x) (((x) & 0x1) << 21)
1616 #define G_008680_SURFACE_SYNC_BUSY(x) (((x) >> 21) & 0x1)
1617 #define C_008680_SURFACE_SYNC_BUSY 0xFFDFFFFF
1618 #define S_008680_DMA_BUSY(x) (((x) & 0x1) << 22)
1619 #define G_008680_DMA_BUSY(x) (((x) >> 22) & 0x1)
1620 #define C_008680_DMA_BUSY 0xFFBFFFFF
1621 #define S_008680_RCIU_BUSY(x) (((x) & 0x1) << 23)
1622 #define G_008680_RCIU_BUSY(x) (((x) >> 23) & 0x1)
1623 #define C_008680_RCIU_BUSY 0xFF7FFFFF
1624 #define S_008680_SCRATCH_RAM_BUSY(x) (((x) & 0x1) << 24)
1625 #define G_008680_SCRATCH_RAM_BUSY(x) (((x) >> 24) & 0x1)
1626 #define C_008680_SCRATCH_RAM_BUSY 0xFEFFFFFF
1627 #define S_008680_CPC_CPG_BUSY(x) (((x) & 0x1) << 25)
1628 #define G_008680_CPC_CPG_BUSY(x) (((x) >> 25) & 0x1)
1629 #define C_008680_CPC_CPG_BUSY 0xFDFFFFFF
1630 #define S_008680_CE_BUSY(x) (((x) & 0x1) << 26)
1631 #define G_008680_CE_BUSY(x) (((x) >> 26) & 0x1)
1632 #define C_008680_CE_BUSY 0xFBFFFFFF
1633 #define S_008680_TCIU_BUSY(x) (((x) & 0x1) << 27)
1634 #define G_008680_TCIU_BUSY(x) (((x) >> 27) & 0x1)
1635 #define C_008680_TCIU_BUSY 0xF7FFFFFF
1636 #define S_008680_ROQ_CE_RING_BUSY(x) (((x) & 0x1) << 28)
1637 #define G_008680_ROQ_CE_RING_BUSY(x) (((x) >> 28) & 0x1)
1638 #define C_008680_ROQ_CE_RING_BUSY 0xEFFFFFFF
1639 #define S_008680_ROQ_CE_INDIRECT1_BUSY(x) (((x) & 0x1) << 29)
1640 #define G_008680_ROQ_CE_INDIRECT1_BUSY(x) (((x) >> 29) & 0x1)
1641 #define C_008680_ROQ_CE_INDIRECT1_BUSY 0xDFFFFFFF
1642 #define S_008680_ROQ_CE_INDIRECT2_BUSY(x) (((x) & 0x1) << 30)
1643 #define G_008680_ROQ_CE_INDIRECT2_BUSY(x) (((x) >> 30) & 0x1)
1644 #define C_008680_ROQ_CE_INDIRECT2_BUSY 0xBFFFFFFF
1645 #define S_008680_CP_BUSY(x) (((x) & 0x1) << 31)
1646 #define G_008680_CP_BUSY(x) (((x) >> 31) & 0x1)
1647 #define C_008680_CP_BUSY 0x7FFFFFFF
1648 /* CIK */
1649 #define R_030800_GRBM_GFX_INDEX 0x030800
1650 #define S_030800_INSTANCE_INDEX(x) (((x) & 0xFF) << 0)
1651 #define G_030800_INSTANCE_INDEX(x) (((x) >> 0) & 0xFF)
1652 #define C_030800_INSTANCE_INDEX 0xFFFFFF00
1653 #define S_030800_SH_INDEX(x) (((x) & 0xFF) << 8)
1654 #define G_030800_SH_INDEX(x) (((x) >> 8) & 0xFF)
1655 #define C_030800_SH_INDEX 0xFFFF00FF
1656 #define S_030800_SE_INDEX(x) (((x) & 0xFF) << 16)
1657 #define G_030800_SE_INDEX(x) (((x) >> 16) & 0xFF)
1658 #define C_030800_SE_INDEX 0xFF00FFFF
1659 #define S_030800_SH_BROADCAST_WRITES(x) (((x) & 0x1) << 29)
1660 #define G_030800_SH_BROADCAST_WRITES(x) (((x) >> 29) & 0x1)
1661 #define C_030800_SH_BROADCAST_WRITES 0xDFFFFFFF
1662 #define S_030800_INSTANCE_BROADCAST_WRITES(x) (((x) & 0x1) << 30)
1663 #define G_030800_INSTANCE_BROADCAST_WRITES(x) (((x) >> 30) & 0x1)
1664 #define C_030800_INSTANCE_BROADCAST_WRITES 0xBFFFFFFF
1665 #define S_030800_SE_BROADCAST_WRITES(x) (((x) & 0x1) << 31)
1666 #define G_030800_SE_BROADCAST_WRITES(x) (((x) >> 31) & 0x1)
1667 #define C_030800_SE_BROADCAST_WRITES 0x7FFFFFFF
1668 #define R_030900_VGT_ESGS_RING_SIZE 0x030900
1669 #define R_030904_VGT_GSVS_RING_SIZE 0x030904
1670 #define R_030908_VGT_PRIMITIVE_TYPE 0x030908
1671 #define S_030908_PRIM_TYPE(x) (((x) & 0x3F) << 0)
1672 #define G_030908_PRIM_TYPE(x) (((x) >> 0) & 0x3F)
1673 #define C_030908_PRIM_TYPE 0xFFFFFFC0
1674 #define V_030908_DI_PT_NONE 0x00
1675 #define V_030908_DI_PT_POINTLIST 0x01
1676 #define V_030908_DI_PT_LINELIST 0x02
1677 #define V_030908_DI_PT_LINESTRIP 0x03
1678 #define V_030908_DI_PT_TRILIST 0x04
1679 #define V_030908_DI_PT_TRIFAN 0x05
1680 #define V_030908_DI_PT_TRISTRIP 0x06
1681 #define V_030908_DI_PT_PATCH 0x09
1682 #define V_030908_DI_PT_LINELIST_ADJ 0x0A
1683 #define V_030908_DI_PT_LINESTRIP_ADJ 0x0B
1684 #define V_030908_DI_PT_TRILIST_ADJ 0x0C
1685 #define V_030908_DI_PT_TRISTRIP_ADJ 0x0D
1686 #define V_030908_DI_PT_TRI_WITH_WFLAGS 0x10
1687 #define V_030908_DI_PT_RECTLIST 0x11
1688 #define V_030908_DI_PT_LINELOOP 0x12
1689 #define V_030908_DI_PT_QUADLIST 0x13
1690 #define V_030908_DI_PT_QUADSTRIP 0x14
1691 #define V_030908_DI_PT_POLYGON 0x15
1692 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V0 0x16
1693 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V1 0x17
1694 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V2 0x18
1695 #define V_030908_DI_PT_2D_COPY_RECT_LIST_V3 0x19
1696 #define V_030908_DI_PT_2D_FILL_RECT_LIST 0x1A
1697 #define V_030908_DI_PT_2D_LINE_STRIP 0x1B
1698 #define V_030908_DI_PT_2D_TRI_STRIP 0x1C
1699 #define R_03090C_VGT_INDEX_TYPE 0x03090C
1700 #define S_03090C_INDEX_TYPE(x) (((x) & 0x03) << 0)
1701 #define G_03090C_INDEX_TYPE(x) (((x) >> 0) & 0x03)
1702 #define C_03090C_INDEX_TYPE 0xFFFFFFFC
1703 #define V_03090C_DI_INDEX_SIZE_16_BIT 0x00
1704 #define V_03090C_DI_INDEX_SIZE_32_BIT 0x01
1705 #define R_030910_VGT_STRMOUT_BUFFER_FILLED_SIZE_0 0x030910
1706 #define R_030914_VGT_STRMOUT_BUFFER_FILLED_SIZE_1 0x030914
1707 #define R_030918_VGT_STRMOUT_BUFFER_FILLED_SIZE_2 0x030918
1708 #define R_03091C_VGT_STRMOUT_BUFFER_FILLED_SIZE_3 0x03091C
1709 #define R_030930_VGT_NUM_INDICES 0x030930
1710 #define R_030934_VGT_NUM_INSTANCES 0x030934
1711 #define R_030938_VGT_TF_RING_SIZE 0x030938
1712 #define S_030938_SIZE(x) (((x) & 0xFFFF) << 0)
1713 #define G_030938_SIZE(x) (((x) >> 0) & 0xFFFF)
1714 #define C_030938_SIZE 0xFFFF0000
1715 #define R_03093C_VGT_HS_OFFCHIP_PARAM 0x03093C
1716 #define S_03093C_OFFCHIP_BUFFERING(x) (((x) & 0x1FF) << 0)
1717 #define G_03093C_OFFCHIP_BUFFERING(x) (((x) >> 0) & 0x1FF)
1718 #define C_03093C_OFFCHIP_BUFFERING 0xFFFFFE00
1719 #define S_03093C_OFFCHIP_GRANULARITY(x) (((x) & 0x03) << 9)
1720 #define G_03093C_OFFCHIP_GRANULARITY(x) (((x) >> 9) & 0x03)
1721 #define C_03093C_OFFCHIP_GRANULARITY 0xFFFFF9FF
1722 #define V_03093C_X_8K_DWORDS 0x00
1723 #define V_03093C_X_4K_DWORDS 0x01
1724 #define V_03093C_X_2K_DWORDS 0x02
1725 #define V_03093C_X_1K_DWORDS 0x03
1726 #define R_030940_VGT_TF_MEMORY_BASE 0x030940
1727 #define R_030A00_PA_SU_LINE_STIPPLE_VALUE 0x030A00
1728 #define S_030A00_LINE_STIPPLE_VALUE(x) (((x) & 0xFFFFFF) << 0)
1729 #define G_030A00_LINE_STIPPLE_VALUE(x) (((x) >> 0) & 0xFFFFFF)
1730 #define C_030A00_LINE_STIPPLE_VALUE 0xFF000000
1731 #define R_030A04_PA_SC_LINE_STIPPLE_STATE 0x030A04
1732 #define S_030A04_CURRENT_PTR(x) (((x) & 0x0F) << 0)
1733 #define G_030A04_CURRENT_PTR(x) (((x) >> 0) & 0x0F)
1734 #define C_030A04_CURRENT_PTR 0xFFFFFFF0
1735 #define S_030A04_CURRENT_COUNT(x) (((x) & 0xFF) << 8)
1736 #define G_030A04_CURRENT_COUNT(x) (((x) >> 8) & 0xFF)
1737 #define C_030A04_CURRENT_COUNT 0xFFFF00FF
1738 #define R_030A10_PA_SC_SCREEN_EXTENT_MIN_0 0x030A10
1739 #define S_030A10_X(x) (((x) & 0xFFFF) << 0)
1740 #define G_030A10_X(x) (((x) >> 0) & 0xFFFF)
1741 #define C_030A10_X 0xFFFF0000
1742 #define S_030A10_Y(x) (((x) & 0xFFFF) << 16)
1743 #define G_030A10_Y(x) (((x) >> 16) & 0xFFFF)
1744 #define C_030A10_Y 0x0000FFFF
1745 #define R_030A14_PA_SC_SCREEN_EXTENT_MAX_0 0x030A14
1746 #define S_030A14_X(x) (((x) & 0xFFFF) << 0)
1747 #define G_030A14_X(x) (((x) >> 0) & 0xFFFF)
1748 #define C_030A14_X 0xFFFF0000
1749 #define S_030A14_Y(x) (((x) & 0xFFFF) << 16)
1750 #define G_030A14_Y(x) (((x) >> 16) & 0xFFFF)
1751 #define C_030A14_Y 0x0000FFFF
1752 #define R_030A18_PA_SC_SCREEN_EXTENT_MIN_1 0x030A18
1753 #define S_030A18_X(x) (((x) & 0xFFFF) << 0)
1754 #define G_030A18_X(x) (((x) >> 0) & 0xFFFF)
1755 #define C_030A18_X 0xFFFF0000
1756 #define S_030A18_Y(x) (((x) & 0xFFFF) << 16)
1757 #define G_030A18_Y(x) (((x) >> 16) & 0xFFFF)
1758 #define C_030A18_Y 0x0000FFFF
1759 #define R_030A2C_PA_SC_SCREEN_EXTENT_MAX_1 0x030A2C
1760 #define S_030A2C_X(x) (((x) & 0xFFFF) << 0)
1761 #define G_030A2C_X(x) (((x) >> 0) & 0xFFFF)
1762 #define C_030A2C_X 0xFFFF0000
1763 #define S_030A2C_Y(x) (((x) & 0xFFFF) << 16)
1764 #define G_030A2C_Y(x) (((x) >> 16) & 0xFFFF)
1765 #define C_030A2C_Y 0x0000FFFF
1766 /* */
1767 #define R_008BF0_PA_SC_ENHANCE 0x008BF0
1768 #define S_008BF0_ENABLE_PA_SC_OUT_OF_ORDER(x) (((x) & 0x1) << 0)
1769 #define G_008BF0_ENABLE_PA_SC_OUT_OF_ORDER(x) (((x) >> 0) & 0x1)
1770 #define C_008BF0_ENABLE_PA_SC_OUT_OF_ORDER 0xFFFFFFFE
1771 #define S_008BF0_DISABLE_SC_DB_TILE_FIX(x) (((x) & 0x1) << 1)
1772 #define G_008BF0_DISABLE_SC_DB_TILE_FIX(x) (((x) >> 1) & 0x1)
1773 #define C_008BF0_DISABLE_SC_DB_TILE_FIX 0xFFFFFFFD
1774 #define S_008BF0_DISABLE_AA_MASK_FULL_FIX(x) (((x) & 0x1) << 2)
1775 #define G_008BF0_DISABLE_AA_MASK_FULL_FIX(x) (((x) >> 2) & 0x1)
1776 #define C_008BF0_DISABLE_AA_MASK_FULL_FIX 0xFFFFFFFB
1777 #define S_008BF0_ENABLE_1XMSAA_SAMPLE_LOCATIONS(x) (((x) & 0x1) << 3)
1778 #define G_008BF0_ENABLE_1XMSAA_SAMPLE_LOCATIONS(x) (((x) >> 3) & 0x1)
1779 #define C_008BF0_ENABLE_1XMSAA_SAMPLE_LOCATIONS 0xFFFFFFF7
1780 #define S_008BF0_ENABLE_1XMSAA_SAMPLE_LOC_CENTROID(x) (((x) & 0x1) << 4)
1781 #define G_008BF0_ENABLE_1XMSAA_SAMPLE_LOC_CENTROID(x) (((x) >> 4) & 0x1)
1782 #define C_008BF0_ENABLE_1XMSAA_SAMPLE_LOC_CENTROID 0xFFFFFFEF
1783 #define S_008BF0_DISABLE_SCISSOR_FIX(x) (((x) & 0x1) << 5)
1784 #define G_008BF0_DISABLE_SCISSOR_FIX(x) (((x) >> 5) & 0x1)
1785 #define C_008BF0_DISABLE_SCISSOR_FIX 0xFFFFFFDF
1786 #define S_008BF0_DISABLE_PW_BUBBLE_COLLAPSE(x) (((x) & 0x03) << 6)
1787 #define G_008BF0_DISABLE_PW_BUBBLE_COLLAPSE(x) (((x) >> 6) & 0x03)
1788 #define C_008BF0_DISABLE_PW_BUBBLE_COLLAPSE 0xFFFFFF3F
1789 #define S_008BF0_SEND_UNLIT_STILES_TO_PACKER(x) (((x) & 0x1) << 8)
1790 #define G_008BF0_SEND_UNLIT_STILES_TO_PACKER(x) (((x) >> 8) & 0x1)
1791 #define C_008BF0_SEND_UNLIT_STILES_TO_PACKER 0xFFFFFEFF
1792 #define S_008BF0_DISABLE_DUALGRAD_PERF_OPTIMIZATION(x) (((x) & 0x1) << 9)
1793 #define G_008BF0_DISABLE_DUALGRAD_PERF_OPTIMIZATION(x) (((x) >> 9) & 0x1)
1794 #define C_008BF0_DISABLE_DUALGRAD_PERF_OPTIMIZATION 0xFFFFFDFF
1795 #define R_008C08_SQC_CACHES 0x008C08
1796 #define S_008C08_INST_INVALIDATE(x) (((x) & 0x1) << 0)
1797 #define G_008C08_INST_INVALIDATE(x) (((x) >> 0) & 0x1)
1798 #define C_008C08_INST_INVALIDATE 0xFFFFFFFE
1799 #define S_008C08_DATA_INVALIDATE(x) (((x) & 0x1) << 1)
1800 #define G_008C08_DATA_INVALIDATE(x) (((x) >> 1) & 0x1)
1801 #define C_008C08_DATA_INVALIDATE 0xFFFFFFFD
1802 /* CIK */
1803 #define R_030D20_SQC_CACHES 0x030D20
1804 #define S_030D20_INST_INVALIDATE(x) (((x) & 0x1) << 0)
1805 #define G_030D20_INST_INVALIDATE(x) (((x) >> 0) & 0x1)
1806 #define C_030D20_INST_INVALIDATE 0xFFFFFFFE
1807 #define S_030D20_DATA_INVALIDATE(x) (((x) & 0x1) << 1)
1808 #define G_030D20_DATA_INVALIDATE(x) (((x) >> 1) & 0x1)
1809 #define C_030D20_DATA_INVALIDATE 0xFFFFFFFD
1810 #define S_030D20_INVALIDATE_VOLATILE(x) (((x) & 0x1) << 2)
1811 #define G_030D20_INVALIDATE_VOLATILE(x) (((x) >> 2) & 0x1)
1812 #define C_030D20_INVALIDATE_VOLATILE 0xFFFFFFFB
1813 /* */
1814 #define R_008C0C_SQ_RANDOM_WAVE_PRI 0x008C0C
1815 #define S_008C0C_RET(x) (((x) & 0x7F) << 0)
1816 #define G_008C0C_RET(x) (((x) >> 0) & 0x7F)
1817 #define C_008C0C_RET 0xFFFFFF80
1818 #define S_008C0C_RUI(x) (((x) & 0x07) << 7)
1819 #define G_008C0C_RUI(x) (((x) >> 7) & 0x07)
1820 #define C_008C0C_RUI 0xFFFFFC7F
1821 #define S_008C0C_RNG(x) (((x) & 0x7FF) << 10)
1822 #define G_008C0C_RNG(x) (((x) >> 10) & 0x7FF)
1823 #define C_008C0C_RNG 0xFFE003FF
1824 #if 0
1825 /* CIK */
1826 #define R_008DFC_SQ_FLAT_1 0x008DFC
1827 #define S_008DFC_ADDR(x) (((x) & 0xFF) << 0)
1828 #define G_008DFC_ADDR(x) (((x) >> 0) & 0xFF)
1829 #define C_008DFC_ADDR 0xFFFFFF00
1830 #define V_008DFC_SQ_VGPR 0x00
1831 #define S_008DFC_DATA(x) (((x) & 0xFF) << 8)
1832 #define G_008DFC_DATA(x) (((x) >> 8) & 0xFF)
1833 #define C_008DFC_DATA 0xFFFF00FF
1834 #define V_008DFC_SQ_VGPR 0x00
1835 #define S_008DFC_TFE(x) (((x) & 0x1) << 23)
1836 #define G_008DFC_TFE(x) (((x) >> 23) & 0x1)
1837 #define C_008DFC_TFE 0xFF7FFFFF
1838 #define S_008DFC_VDST(x) (((x) & 0xFF) << 24)
1839 #define G_008DFC_VDST(x) (((x) >> 24) & 0xFF)
1840 #define C_008DFC_VDST 0x00FFFFFF
1841 #define V_008DFC_SQ_VGPR 0x00
1842 /* */
1843 #define R_008DFC_SQ_INST 0x008DFC
1844 #define R_030D20_SQC_CACHES 0x030D20
1845 #define S_030D20_TARGET_INST(x) (((x) & 0x1) << 0)
1846 #define G_030D20_TARGET_INST(x) (((x) >> 0) & 0x1)
1847 #define C_030D20_TARGET_INST 0xFFFFFFFE
1848 #define S_030D20_TARGET_DATA(x) (((x) & 0x1) << 1)
1849 #define G_030D20_TARGET_DATA(x) (((x) >> 1) & 0x1)
1850 #define C_030D20_TARGET_DATA 0xFFFFFFFD
1851 #define S_030D20_INVALIDATE(x) (((x) & 0x1) << 2)
1852 #define G_030D20_INVALIDATE(x) (((x) >> 2) & 0x1)
1853 #define C_030D20_INVALIDATE 0xFFFFFFFB
1854 #define S_030D20_WRITEBACK(x) (((x) & 0x1) << 3)
1855 #define G_030D20_WRITEBACK(x) (((x) >> 3) & 0x1)
1856 #define C_030D20_WRITEBACK 0xFFFFFFF7
1857 #define S_030D20_VOL(x) (((x) & 0x1) << 4)
1858 #define G_030D20_VOL(x) (((x) >> 4) & 0x1)
1859 #define C_030D20_VOL 0xFFFFFFEF
1860 #define S_030D20_COMPLETE(x) (((x) & 0x1) << 16)
1861 #define G_030D20_COMPLETE(x) (((x) >> 16) & 0x1)
1862 #define C_030D20_COMPLETE 0xFFFEFFFF
1863 #define R_030D24_SQC_WRITEBACK 0x030D24
1864 #define S_030D24_DWB(x) (((x) & 0x1) << 0)
1865 #define G_030D24_DWB(x) (((x) >> 0) & 0x1)
1866 #define C_030D24_DWB 0xFFFFFFFE
1867 #define S_030D24_DIRTY(x) (((x) & 0x1) << 1)
1868 #define G_030D24_DIRTY(x) (((x) >> 1) & 0x1)
1869 #define C_030D24_DIRTY 0xFFFFFFFD
1870 #define R_008DFC_SQ_VOP1 0x008DFC
1871 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
1872 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
1873 #define C_008DFC_SRC0 0xFFFFFE00
1874 #define V_008DFC_SQ_SGPR 0x00
1875 /* CIK */
1876 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
1877 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
1878 /* */
1879 #define V_008DFC_SQ_VCC_LO 0x6A
1880 #define V_008DFC_SQ_VCC_HI 0x6B
1881 #define V_008DFC_SQ_TBA_LO 0x6C
1882 #define V_008DFC_SQ_TBA_HI 0x6D
1883 #define V_008DFC_SQ_TMA_LO 0x6E
1884 #define V_008DFC_SQ_TMA_HI 0x6F
1885 #define V_008DFC_SQ_TTMP0 0x70
1886 #define V_008DFC_SQ_TTMP1 0x71
1887 #define V_008DFC_SQ_TTMP2 0x72
1888 #define V_008DFC_SQ_TTMP3 0x73
1889 #define V_008DFC_SQ_TTMP4 0x74
1890 #define V_008DFC_SQ_TTMP5 0x75
1891 #define V_008DFC_SQ_TTMP6 0x76
1892 #define V_008DFC_SQ_TTMP7 0x77
1893 #define V_008DFC_SQ_TTMP8 0x78
1894 #define V_008DFC_SQ_TTMP9 0x79
1895 #define V_008DFC_SQ_TTMP10 0x7A
1896 #define V_008DFC_SQ_TTMP11 0x7B
1897 #define V_008DFC_SQ_M0 0x7C
1898 #define V_008DFC_SQ_EXEC_LO 0x7E
1899 #define V_008DFC_SQ_EXEC_HI 0x7F
1900 #define V_008DFC_SQ_SRC_0 0x80
1901 #define V_008DFC_SQ_SRC_1_INT 0x81
1902 #define V_008DFC_SQ_SRC_2_INT 0x82
1903 #define V_008DFC_SQ_SRC_3_INT 0x83
1904 #define V_008DFC_SQ_SRC_4_INT 0x84
1905 #define V_008DFC_SQ_SRC_5_INT 0x85
1906 #define V_008DFC_SQ_SRC_6_INT 0x86
1907 #define V_008DFC_SQ_SRC_7_INT 0x87
1908 #define V_008DFC_SQ_SRC_8_INT 0x88
1909 #define V_008DFC_SQ_SRC_9_INT 0x89
1910 #define V_008DFC_SQ_SRC_10_INT 0x8A
1911 #define V_008DFC_SQ_SRC_11_INT 0x8B
1912 #define V_008DFC_SQ_SRC_12_INT 0x8C
1913 #define V_008DFC_SQ_SRC_13_INT 0x8D
1914 #define V_008DFC_SQ_SRC_14_INT 0x8E
1915 #define V_008DFC_SQ_SRC_15_INT 0x8F
1916 #define V_008DFC_SQ_SRC_16_INT 0x90
1917 #define V_008DFC_SQ_SRC_17_INT 0x91
1918 #define V_008DFC_SQ_SRC_18_INT 0x92
1919 #define V_008DFC_SQ_SRC_19_INT 0x93
1920 #define V_008DFC_SQ_SRC_20_INT 0x94
1921 #define V_008DFC_SQ_SRC_21_INT 0x95
1922 #define V_008DFC_SQ_SRC_22_INT 0x96
1923 #define V_008DFC_SQ_SRC_23_INT 0x97
1924 #define V_008DFC_SQ_SRC_24_INT 0x98
1925 #define V_008DFC_SQ_SRC_25_INT 0x99
1926 #define V_008DFC_SQ_SRC_26_INT 0x9A
1927 #define V_008DFC_SQ_SRC_27_INT 0x9B
1928 #define V_008DFC_SQ_SRC_28_INT 0x9C
1929 #define V_008DFC_SQ_SRC_29_INT 0x9D
1930 #define V_008DFC_SQ_SRC_30_INT 0x9E
1931 #define V_008DFC_SQ_SRC_31_INT 0x9F
1932 #define V_008DFC_SQ_SRC_32_INT 0xA0
1933 #define V_008DFC_SQ_SRC_33_INT 0xA1
1934 #define V_008DFC_SQ_SRC_34_INT 0xA2
1935 #define V_008DFC_SQ_SRC_35_INT 0xA3
1936 #define V_008DFC_SQ_SRC_36_INT 0xA4
1937 #define V_008DFC_SQ_SRC_37_INT 0xA5
1938 #define V_008DFC_SQ_SRC_38_INT 0xA6
1939 #define V_008DFC_SQ_SRC_39_INT 0xA7
1940 #define V_008DFC_SQ_SRC_40_INT 0xA8
1941 #define V_008DFC_SQ_SRC_41_INT 0xA9
1942 #define V_008DFC_SQ_SRC_42_INT 0xAA
1943 #define V_008DFC_SQ_SRC_43_INT 0xAB
1944 #define V_008DFC_SQ_SRC_44_INT 0xAC
1945 #define V_008DFC_SQ_SRC_45_INT 0xAD
1946 #define V_008DFC_SQ_SRC_46_INT 0xAE
1947 #define V_008DFC_SQ_SRC_47_INT 0xAF
1948 #define V_008DFC_SQ_SRC_48_INT 0xB0
1949 #define V_008DFC_SQ_SRC_49_INT 0xB1
1950 #define V_008DFC_SQ_SRC_50_INT 0xB2
1951 #define V_008DFC_SQ_SRC_51_INT 0xB3
1952 #define V_008DFC_SQ_SRC_52_INT 0xB4
1953 #define V_008DFC_SQ_SRC_53_INT 0xB5
1954 #define V_008DFC_SQ_SRC_54_INT 0xB6
1955 #define V_008DFC_SQ_SRC_55_INT 0xB7
1956 #define V_008DFC_SQ_SRC_56_INT 0xB8
1957 #define V_008DFC_SQ_SRC_57_INT 0xB9
1958 #define V_008DFC_SQ_SRC_58_INT 0xBA
1959 #define V_008DFC_SQ_SRC_59_INT 0xBB
1960 #define V_008DFC_SQ_SRC_60_INT 0xBC
1961 #define V_008DFC_SQ_SRC_61_INT 0xBD
1962 #define V_008DFC_SQ_SRC_62_INT 0xBE
1963 #define V_008DFC_SQ_SRC_63_INT 0xBF
1964 #define V_008DFC_SQ_SRC_64_INT 0xC0
1965 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
1966 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
1967 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
1968 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
1969 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
1970 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
1971 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
1972 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
1973 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
1974 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
1975 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
1976 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
1977 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
1978 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
1979 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
1980 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
1981 #define V_008DFC_SQ_SRC_0_5 0xF0
1982 #define V_008DFC_SQ_SRC_M_0_5 0xF1
1983 #define V_008DFC_SQ_SRC_1 0xF2
1984 #define V_008DFC_SQ_SRC_M_1 0xF3
1985 #define V_008DFC_SQ_SRC_2 0xF4
1986 #define V_008DFC_SQ_SRC_M_2 0xF5
1987 #define V_008DFC_SQ_SRC_4 0xF6
1988 #define V_008DFC_SQ_SRC_M_4 0xF7
1989 #define V_008DFC_SQ_SRC_VCCZ 0xFB
1990 #define V_008DFC_SQ_SRC_EXECZ 0xFC
1991 #define V_008DFC_SQ_SRC_SCC 0xFD
1992 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
1993 #define V_008DFC_SQ_SRC_VGPR 0x100
1994 #define S_008DFC_OP(x) (((x) & 0xFF) << 9)
1995 #define G_008DFC_OP(x) (((x) >> 9) & 0xFF)
1996 #define C_008DFC_OP 0xFFFE01FF
1997 #define V_008DFC_SQ_V_NOP 0x00
1998 #define V_008DFC_SQ_V_MOV_B32 0x01
1999 #define V_008DFC_SQ_V_READFIRSTLANE_B32 0x02
2000 #define V_008DFC_SQ_V_CVT_I32_F64 0x03
2001 #define V_008DFC_SQ_V_CVT_F64_I32 0x04
2002 #define V_008DFC_SQ_V_CVT_F32_I32 0x05
2003 #define V_008DFC_SQ_V_CVT_F32_U32 0x06
2004 #define V_008DFC_SQ_V_CVT_U32_F32 0x07
2005 #define V_008DFC_SQ_V_CVT_I32_F32 0x08
2006 #define V_008DFC_SQ_V_MOV_FED_B32 0x09
2007 #define V_008DFC_SQ_V_CVT_F16_F32 0x0A
2008 #define V_008DFC_SQ_V_CVT_F32_F16 0x0B
2009 #define V_008DFC_SQ_V_CVT_RPI_I32_F32 0x0C
2010 #define V_008DFC_SQ_V_CVT_FLR_I32_F32 0x0D
2011 #define V_008DFC_SQ_V_CVT_OFF_F32_I4 0x0E
2012 #define V_008DFC_SQ_V_CVT_F32_F64 0x0F
2013 #define V_008DFC_SQ_V_CVT_F64_F32 0x10
2014 #define V_008DFC_SQ_V_CVT_F32_UBYTE0 0x11
2015 #define V_008DFC_SQ_V_CVT_F32_UBYTE1 0x12
2016 #define V_008DFC_SQ_V_CVT_F32_UBYTE2 0x13
2017 #define V_008DFC_SQ_V_CVT_F32_UBYTE3 0x14
2018 #define V_008DFC_SQ_V_CVT_U32_F64 0x15
2019 #define V_008DFC_SQ_V_CVT_F64_U32 0x16
2020 /* CIK */
2021 #define V_008DFC_SQ_V_TRUNC_F64 0x17
2022 #define V_008DFC_SQ_V_CEIL_F64 0x18
2023 #define V_008DFC_SQ_V_RNDNE_F64 0x19
2024 #define V_008DFC_SQ_V_FLOOR_F64 0x1A
2025 /* */
2026 #define V_008DFC_SQ_V_FRACT_F32 0x20
2027 #define V_008DFC_SQ_V_TRUNC_F32 0x21
2028 #define V_008DFC_SQ_V_CEIL_F32 0x22
2029 #define V_008DFC_SQ_V_RNDNE_F32 0x23
2030 #define V_008DFC_SQ_V_FLOOR_F32 0x24
2031 #define V_008DFC_SQ_V_EXP_F32 0x25
2032 #define V_008DFC_SQ_V_LOG_CLAMP_F32 0x26
2033 #define V_008DFC_SQ_V_LOG_F32 0x27
2034 #define V_008DFC_SQ_V_RCP_CLAMP_F32 0x28
2035 #define V_008DFC_SQ_V_RCP_LEGACY_F32 0x29
2036 #define V_008DFC_SQ_V_RCP_F32 0x2A
2037 #define V_008DFC_SQ_V_RCP_IFLAG_F32 0x2B
2038 #define V_008DFC_SQ_V_RSQ_CLAMP_F32 0x2C
2039 #define V_008DFC_SQ_V_RSQ_LEGACY_F32 0x2D
2040 #define V_008DFC_SQ_V_RSQ_F32 0x2E
2041 #define V_008DFC_SQ_V_RCP_F64 0x2F
2042 #define V_008DFC_SQ_V_RCP_CLAMP_F64 0x30
2043 #define V_008DFC_SQ_V_RSQ_F64 0x31
2044 #define V_008DFC_SQ_V_RSQ_CLAMP_F64 0x32
2045 #define V_008DFC_SQ_V_SQRT_F32 0x33
2046 #define V_008DFC_SQ_V_SQRT_F64 0x34
2047 #define V_008DFC_SQ_V_SIN_F32 0x35
2048 #define V_008DFC_SQ_V_COS_F32 0x36
2049 #define V_008DFC_SQ_V_NOT_B32 0x37
2050 #define V_008DFC_SQ_V_BFREV_B32 0x38
2051 #define V_008DFC_SQ_V_FFBH_U32 0x39
2052 #define V_008DFC_SQ_V_FFBL_B32 0x3A
2053 #define V_008DFC_SQ_V_FFBH_I32 0x3B
2054 #define V_008DFC_SQ_V_FREXP_EXP_I32_F64 0x3C
2055 #define V_008DFC_SQ_V_FREXP_MANT_F64 0x3D
2056 #define V_008DFC_SQ_V_FRACT_F64 0x3E
2057 #define V_008DFC_SQ_V_FREXP_EXP_I32_F32 0x3F
2058 #define V_008DFC_SQ_V_FREXP_MANT_F32 0x40
2059 #define V_008DFC_SQ_V_CLREXCP 0x41
2060 #define V_008DFC_SQ_V_MOVRELD_B32 0x42
2061 #define V_008DFC_SQ_V_MOVRELS_B32 0x43
2062 #define V_008DFC_SQ_V_MOVRELSD_B32 0x44
2063 /* CIK */
2064 #define V_008DFC_SQ_V_LOG_LEGACY_F32 0x45
2065 #define V_008DFC_SQ_V_EXP_LEGACY_F32 0x46
2066 /* */
2067 #define S_008DFC_VDST(x) (((x) & 0xFF) << 17)
2068 #define G_008DFC_VDST(x) (((x) >> 17) & 0xFF)
2069 #define C_008DFC_VDST 0xFE01FFFF
2070 #define V_008DFC_SQ_VGPR 0x00
2071 #define S_008DFC_ENCODING(x) (((x) & 0x7F) << 25)
2072 #define G_008DFC_ENCODING(x) (((x) >> 25) & 0x7F)
2073 #define C_008DFC_ENCODING 0x01FFFFFF
2074 #define V_008DFC_SQ_ENC_VOP1_FIELD 0x3F
2075 #define R_008DFC_SQ_MIMG_1 0x008DFC
2076 #define S_008DFC_VADDR(x) (((x) & 0xFF) << 0)
2077 #define G_008DFC_VADDR(x) (((x) >> 0) & 0xFF)
2078 #define C_008DFC_VADDR 0xFFFFFF00
2079 #define V_008DFC_SQ_VGPR 0x00
2080 #define S_008DFC_VDATA(x) (((x) & 0xFF) << 8)
2081 #define G_008DFC_VDATA(x) (((x) >> 8) & 0xFF)
2082 #define C_008DFC_VDATA 0xFFFF00FF
2083 #define V_008DFC_SQ_VGPR 0x00
2084 #define S_008DFC_SRSRC(x) (((x) & 0x1F) << 16)
2085 #define G_008DFC_SRSRC(x) (((x) >> 16) & 0x1F)
2086 #define C_008DFC_SRSRC 0xFFE0FFFF
2087 #define S_008DFC_SSAMP(x) (((x) & 0x1F) << 21)
2088 #define G_008DFC_SSAMP(x) (((x) >> 21) & 0x1F)
2089 #define C_008DFC_SSAMP 0xFC1FFFFF
2090 #define R_008DFC_SQ_VOP3_1 0x008DFC
2091 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
2092 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
2093 #define C_008DFC_SRC0 0xFFFFFE00
2094 #define V_008DFC_SQ_SGPR 0x00
2095 /* CIK */
2096 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2097 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2098 /* */
2099 #define V_008DFC_SQ_VCC_LO 0x6A
2100 #define V_008DFC_SQ_VCC_HI 0x6B
2101 #define V_008DFC_SQ_TBA_LO 0x6C
2102 #define V_008DFC_SQ_TBA_HI 0x6D
2103 #define V_008DFC_SQ_TMA_LO 0x6E
2104 #define V_008DFC_SQ_TMA_HI 0x6F
2105 #define V_008DFC_SQ_TTMP0 0x70
2106 #define V_008DFC_SQ_TTMP1 0x71
2107 #define V_008DFC_SQ_TTMP2 0x72
2108 #define V_008DFC_SQ_TTMP3 0x73
2109 #define V_008DFC_SQ_TTMP4 0x74
2110 #define V_008DFC_SQ_TTMP5 0x75
2111 #define V_008DFC_SQ_TTMP6 0x76
2112 #define V_008DFC_SQ_TTMP7 0x77
2113 #define V_008DFC_SQ_TTMP8 0x78
2114 #define V_008DFC_SQ_TTMP9 0x79
2115 #define V_008DFC_SQ_TTMP10 0x7A
2116 #define V_008DFC_SQ_TTMP11 0x7B
2117 #define V_008DFC_SQ_M0 0x7C
2118 #define V_008DFC_SQ_EXEC_LO 0x7E
2119 #define V_008DFC_SQ_EXEC_HI 0x7F
2120 #define V_008DFC_SQ_SRC_0 0x80
2121 #define V_008DFC_SQ_SRC_1_INT 0x81
2122 #define V_008DFC_SQ_SRC_2_INT 0x82
2123 #define V_008DFC_SQ_SRC_3_INT 0x83
2124 #define V_008DFC_SQ_SRC_4_INT 0x84
2125 #define V_008DFC_SQ_SRC_5_INT 0x85
2126 #define V_008DFC_SQ_SRC_6_INT 0x86
2127 #define V_008DFC_SQ_SRC_7_INT 0x87
2128 #define V_008DFC_SQ_SRC_8_INT 0x88
2129 #define V_008DFC_SQ_SRC_9_INT 0x89
2130 #define V_008DFC_SQ_SRC_10_INT 0x8A
2131 #define V_008DFC_SQ_SRC_11_INT 0x8B
2132 #define V_008DFC_SQ_SRC_12_INT 0x8C
2133 #define V_008DFC_SQ_SRC_13_INT 0x8D
2134 #define V_008DFC_SQ_SRC_14_INT 0x8E
2135 #define V_008DFC_SQ_SRC_15_INT 0x8F
2136 #define V_008DFC_SQ_SRC_16_INT 0x90
2137 #define V_008DFC_SQ_SRC_17_INT 0x91
2138 #define V_008DFC_SQ_SRC_18_INT 0x92
2139 #define V_008DFC_SQ_SRC_19_INT 0x93
2140 #define V_008DFC_SQ_SRC_20_INT 0x94
2141 #define V_008DFC_SQ_SRC_21_INT 0x95
2142 #define V_008DFC_SQ_SRC_22_INT 0x96
2143 #define V_008DFC_SQ_SRC_23_INT 0x97
2144 #define V_008DFC_SQ_SRC_24_INT 0x98
2145 #define V_008DFC_SQ_SRC_25_INT 0x99
2146 #define V_008DFC_SQ_SRC_26_INT 0x9A
2147 #define V_008DFC_SQ_SRC_27_INT 0x9B
2148 #define V_008DFC_SQ_SRC_28_INT 0x9C
2149 #define V_008DFC_SQ_SRC_29_INT 0x9D
2150 #define V_008DFC_SQ_SRC_30_INT 0x9E
2151 #define V_008DFC_SQ_SRC_31_INT 0x9F
2152 #define V_008DFC_SQ_SRC_32_INT 0xA0
2153 #define V_008DFC_SQ_SRC_33_INT 0xA1
2154 #define V_008DFC_SQ_SRC_34_INT 0xA2
2155 #define V_008DFC_SQ_SRC_35_INT 0xA3
2156 #define V_008DFC_SQ_SRC_36_INT 0xA4
2157 #define V_008DFC_SQ_SRC_37_INT 0xA5
2158 #define V_008DFC_SQ_SRC_38_INT 0xA6
2159 #define V_008DFC_SQ_SRC_39_INT 0xA7
2160 #define V_008DFC_SQ_SRC_40_INT 0xA8
2161 #define V_008DFC_SQ_SRC_41_INT 0xA9
2162 #define V_008DFC_SQ_SRC_42_INT 0xAA
2163 #define V_008DFC_SQ_SRC_43_INT 0xAB
2164 #define V_008DFC_SQ_SRC_44_INT 0xAC
2165 #define V_008DFC_SQ_SRC_45_INT 0xAD
2166 #define V_008DFC_SQ_SRC_46_INT 0xAE
2167 #define V_008DFC_SQ_SRC_47_INT 0xAF
2168 #define V_008DFC_SQ_SRC_48_INT 0xB0
2169 #define V_008DFC_SQ_SRC_49_INT 0xB1
2170 #define V_008DFC_SQ_SRC_50_INT 0xB2
2171 #define V_008DFC_SQ_SRC_51_INT 0xB3
2172 #define V_008DFC_SQ_SRC_52_INT 0xB4
2173 #define V_008DFC_SQ_SRC_53_INT 0xB5
2174 #define V_008DFC_SQ_SRC_54_INT 0xB6
2175 #define V_008DFC_SQ_SRC_55_INT 0xB7
2176 #define V_008DFC_SQ_SRC_56_INT 0xB8
2177 #define V_008DFC_SQ_SRC_57_INT 0xB9
2178 #define V_008DFC_SQ_SRC_58_INT 0xBA
2179 #define V_008DFC_SQ_SRC_59_INT 0xBB
2180 #define V_008DFC_SQ_SRC_60_INT 0xBC
2181 #define V_008DFC_SQ_SRC_61_INT 0xBD
2182 #define V_008DFC_SQ_SRC_62_INT 0xBE
2183 #define V_008DFC_SQ_SRC_63_INT 0xBF
2184 #define V_008DFC_SQ_SRC_64_INT 0xC0
2185 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2186 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2187 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2188 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2189 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2190 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2191 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2192 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2193 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2194 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2195 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2196 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2197 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2198 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2199 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2200 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2201 #define V_008DFC_SQ_SRC_0_5 0xF0
2202 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2203 #define V_008DFC_SQ_SRC_1 0xF2
2204 #define V_008DFC_SQ_SRC_M_1 0xF3
2205 #define V_008DFC_SQ_SRC_2 0xF4
2206 #define V_008DFC_SQ_SRC_M_2 0xF5
2207 #define V_008DFC_SQ_SRC_4 0xF6
2208 #define V_008DFC_SQ_SRC_M_4 0xF7
2209 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2210 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2211 #define V_008DFC_SQ_SRC_SCC 0xFD
2212 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2213 #define V_008DFC_SQ_SRC_VGPR 0x100
2214 #define S_008DFC_SRC1(x) (((x) & 0x1FF) << 9)
2215 #define G_008DFC_SRC1(x) (((x) >> 9) & 0x1FF)
2216 #define C_008DFC_SRC1 0xFFFC01FF
2217 #define V_008DFC_SQ_SGPR 0x00
2218 /* CIK */
2219 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2220 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2221 /* */
2222 #define V_008DFC_SQ_VCC_LO 0x6A
2223 #define V_008DFC_SQ_VCC_HI 0x6B
2224 #define V_008DFC_SQ_TBA_LO 0x6C
2225 #define V_008DFC_SQ_TBA_HI 0x6D
2226 #define V_008DFC_SQ_TMA_LO 0x6E
2227 #define V_008DFC_SQ_TMA_HI 0x6F
2228 #define V_008DFC_SQ_TTMP0 0x70
2229 #define V_008DFC_SQ_TTMP1 0x71
2230 #define V_008DFC_SQ_TTMP2 0x72
2231 #define V_008DFC_SQ_TTMP3 0x73
2232 #define V_008DFC_SQ_TTMP4 0x74
2233 #define V_008DFC_SQ_TTMP5 0x75
2234 #define V_008DFC_SQ_TTMP6 0x76
2235 #define V_008DFC_SQ_TTMP7 0x77
2236 #define V_008DFC_SQ_TTMP8 0x78
2237 #define V_008DFC_SQ_TTMP9 0x79
2238 #define V_008DFC_SQ_TTMP10 0x7A
2239 #define V_008DFC_SQ_TTMP11 0x7B
2240 #define V_008DFC_SQ_M0 0x7C
2241 #define V_008DFC_SQ_EXEC_LO 0x7E
2242 #define V_008DFC_SQ_EXEC_HI 0x7F
2243 #define V_008DFC_SQ_SRC_0 0x80
2244 #define V_008DFC_SQ_SRC_1_INT 0x81
2245 #define V_008DFC_SQ_SRC_2_INT 0x82
2246 #define V_008DFC_SQ_SRC_3_INT 0x83
2247 #define V_008DFC_SQ_SRC_4_INT 0x84
2248 #define V_008DFC_SQ_SRC_5_INT 0x85
2249 #define V_008DFC_SQ_SRC_6_INT 0x86
2250 #define V_008DFC_SQ_SRC_7_INT 0x87
2251 #define V_008DFC_SQ_SRC_8_INT 0x88
2252 #define V_008DFC_SQ_SRC_9_INT 0x89
2253 #define V_008DFC_SQ_SRC_10_INT 0x8A
2254 #define V_008DFC_SQ_SRC_11_INT 0x8B
2255 #define V_008DFC_SQ_SRC_12_INT 0x8C
2256 #define V_008DFC_SQ_SRC_13_INT 0x8D
2257 #define V_008DFC_SQ_SRC_14_INT 0x8E
2258 #define V_008DFC_SQ_SRC_15_INT 0x8F
2259 #define V_008DFC_SQ_SRC_16_INT 0x90
2260 #define V_008DFC_SQ_SRC_17_INT 0x91
2261 #define V_008DFC_SQ_SRC_18_INT 0x92
2262 #define V_008DFC_SQ_SRC_19_INT 0x93
2263 #define V_008DFC_SQ_SRC_20_INT 0x94
2264 #define V_008DFC_SQ_SRC_21_INT 0x95
2265 #define V_008DFC_SQ_SRC_22_INT 0x96
2266 #define V_008DFC_SQ_SRC_23_INT 0x97
2267 #define V_008DFC_SQ_SRC_24_INT 0x98
2268 #define V_008DFC_SQ_SRC_25_INT 0x99
2269 #define V_008DFC_SQ_SRC_26_INT 0x9A
2270 #define V_008DFC_SQ_SRC_27_INT 0x9B
2271 #define V_008DFC_SQ_SRC_28_INT 0x9C
2272 #define V_008DFC_SQ_SRC_29_INT 0x9D
2273 #define V_008DFC_SQ_SRC_30_INT 0x9E
2274 #define V_008DFC_SQ_SRC_31_INT 0x9F
2275 #define V_008DFC_SQ_SRC_32_INT 0xA0
2276 #define V_008DFC_SQ_SRC_33_INT 0xA1
2277 #define V_008DFC_SQ_SRC_34_INT 0xA2
2278 #define V_008DFC_SQ_SRC_35_INT 0xA3
2279 #define V_008DFC_SQ_SRC_36_INT 0xA4
2280 #define V_008DFC_SQ_SRC_37_INT 0xA5
2281 #define V_008DFC_SQ_SRC_38_INT 0xA6
2282 #define V_008DFC_SQ_SRC_39_INT 0xA7
2283 #define V_008DFC_SQ_SRC_40_INT 0xA8
2284 #define V_008DFC_SQ_SRC_41_INT 0xA9
2285 #define V_008DFC_SQ_SRC_42_INT 0xAA
2286 #define V_008DFC_SQ_SRC_43_INT 0xAB
2287 #define V_008DFC_SQ_SRC_44_INT 0xAC
2288 #define V_008DFC_SQ_SRC_45_INT 0xAD
2289 #define V_008DFC_SQ_SRC_46_INT 0xAE
2290 #define V_008DFC_SQ_SRC_47_INT 0xAF
2291 #define V_008DFC_SQ_SRC_48_INT 0xB0
2292 #define V_008DFC_SQ_SRC_49_INT 0xB1
2293 #define V_008DFC_SQ_SRC_50_INT 0xB2
2294 #define V_008DFC_SQ_SRC_51_INT 0xB3
2295 #define V_008DFC_SQ_SRC_52_INT 0xB4
2296 #define V_008DFC_SQ_SRC_53_INT 0xB5
2297 #define V_008DFC_SQ_SRC_54_INT 0xB6
2298 #define V_008DFC_SQ_SRC_55_INT 0xB7
2299 #define V_008DFC_SQ_SRC_56_INT 0xB8
2300 #define V_008DFC_SQ_SRC_57_INT 0xB9
2301 #define V_008DFC_SQ_SRC_58_INT 0xBA
2302 #define V_008DFC_SQ_SRC_59_INT 0xBB
2303 #define V_008DFC_SQ_SRC_60_INT 0xBC
2304 #define V_008DFC_SQ_SRC_61_INT 0xBD
2305 #define V_008DFC_SQ_SRC_62_INT 0xBE
2306 #define V_008DFC_SQ_SRC_63_INT 0xBF
2307 #define V_008DFC_SQ_SRC_64_INT 0xC0
2308 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2309 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2310 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2311 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2312 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2313 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2314 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2315 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2316 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2317 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2318 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2319 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2320 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2321 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2322 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2323 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2324 #define V_008DFC_SQ_SRC_0_5 0xF0
2325 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2326 #define V_008DFC_SQ_SRC_1 0xF2
2327 #define V_008DFC_SQ_SRC_M_1 0xF3
2328 #define V_008DFC_SQ_SRC_2 0xF4
2329 #define V_008DFC_SQ_SRC_M_2 0xF5
2330 #define V_008DFC_SQ_SRC_4 0xF6
2331 #define V_008DFC_SQ_SRC_M_4 0xF7
2332 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2333 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2334 #define V_008DFC_SQ_SRC_SCC 0xFD
2335 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2336 #define V_008DFC_SQ_SRC_VGPR 0x100
2337 #define S_008DFC_SRC2(x) (((x) & 0x1FF) << 18)
2338 #define G_008DFC_SRC2(x) (((x) >> 18) & 0x1FF)
2339 #define C_008DFC_SRC2 0xF803FFFF
2340 #define V_008DFC_SQ_SGPR 0x00
2341 /* CIK */
2342 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2343 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2344 /* */
2345 #define V_008DFC_SQ_VCC_LO 0x6A
2346 #define V_008DFC_SQ_VCC_HI 0x6B
2347 #define V_008DFC_SQ_TBA_LO 0x6C
2348 #define V_008DFC_SQ_TBA_HI 0x6D
2349 #define V_008DFC_SQ_TMA_LO 0x6E
2350 #define V_008DFC_SQ_TMA_HI 0x6F
2351 #define V_008DFC_SQ_TTMP0 0x70
2352 #define V_008DFC_SQ_TTMP1 0x71
2353 #define V_008DFC_SQ_TTMP2 0x72
2354 #define V_008DFC_SQ_TTMP3 0x73
2355 #define V_008DFC_SQ_TTMP4 0x74
2356 #define V_008DFC_SQ_TTMP5 0x75
2357 #define V_008DFC_SQ_TTMP6 0x76
2358 #define V_008DFC_SQ_TTMP7 0x77
2359 #define V_008DFC_SQ_TTMP8 0x78
2360 #define V_008DFC_SQ_TTMP9 0x79
2361 #define V_008DFC_SQ_TTMP10 0x7A
2362 #define V_008DFC_SQ_TTMP11 0x7B
2363 #define V_008DFC_SQ_M0 0x7C
2364 #define V_008DFC_SQ_EXEC_LO 0x7E
2365 #define V_008DFC_SQ_EXEC_HI 0x7F
2366 #define V_008DFC_SQ_SRC_0 0x80
2367 #define V_008DFC_SQ_SRC_1_INT 0x81
2368 #define V_008DFC_SQ_SRC_2_INT 0x82
2369 #define V_008DFC_SQ_SRC_3_INT 0x83
2370 #define V_008DFC_SQ_SRC_4_INT 0x84
2371 #define V_008DFC_SQ_SRC_5_INT 0x85
2372 #define V_008DFC_SQ_SRC_6_INT 0x86
2373 #define V_008DFC_SQ_SRC_7_INT 0x87
2374 #define V_008DFC_SQ_SRC_8_INT 0x88
2375 #define V_008DFC_SQ_SRC_9_INT 0x89
2376 #define V_008DFC_SQ_SRC_10_INT 0x8A
2377 #define V_008DFC_SQ_SRC_11_INT 0x8B
2378 #define V_008DFC_SQ_SRC_12_INT 0x8C
2379 #define V_008DFC_SQ_SRC_13_INT 0x8D
2380 #define V_008DFC_SQ_SRC_14_INT 0x8E
2381 #define V_008DFC_SQ_SRC_15_INT 0x8F
2382 #define V_008DFC_SQ_SRC_16_INT 0x90
2383 #define V_008DFC_SQ_SRC_17_INT 0x91
2384 #define V_008DFC_SQ_SRC_18_INT 0x92
2385 #define V_008DFC_SQ_SRC_19_INT 0x93
2386 #define V_008DFC_SQ_SRC_20_INT 0x94
2387 #define V_008DFC_SQ_SRC_21_INT 0x95
2388 #define V_008DFC_SQ_SRC_22_INT 0x96
2389 #define V_008DFC_SQ_SRC_23_INT 0x97
2390 #define V_008DFC_SQ_SRC_24_INT 0x98
2391 #define V_008DFC_SQ_SRC_25_INT 0x99
2392 #define V_008DFC_SQ_SRC_26_INT 0x9A
2393 #define V_008DFC_SQ_SRC_27_INT 0x9B
2394 #define V_008DFC_SQ_SRC_28_INT 0x9C
2395 #define V_008DFC_SQ_SRC_29_INT 0x9D
2396 #define V_008DFC_SQ_SRC_30_INT 0x9E
2397 #define V_008DFC_SQ_SRC_31_INT 0x9F
2398 #define V_008DFC_SQ_SRC_32_INT 0xA0
2399 #define V_008DFC_SQ_SRC_33_INT 0xA1
2400 #define V_008DFC_SQ_SRC_34_INT 0xA2
2401 #define V_008DFC_SQ_SRC_35_INT 0xA3
2402 #define V_008DFC_SQ_SRC_36_INT 0xA4
2403 #define V_008DFC_SQ_SRC_37_INT 0xA5
2404 #define V_008DFC_SQ_SRC_38_INT 0xA6
2405 #define V_008DFC_SQ_SRC_39_INT 0xA7
2406 #define V_008DFC_SQ_SRC_40_INT 0xA8
2407 #define V_008DFC_SQ_SRC_41_INT 0xA9
2408 #define V_008DFC_SQ_SRC_42_INT 0xAA
2409 #define V_008DFC_SQ_SRC_43_INT 0xAB
2410 #define V_008DFC_SQ_SRC_44_INT 0xAC
2411 #define V_008DFC_SQ_SRC_45_INT 0xAD
2412 #define V_008DFC_SQ_SRC_46_INT 0xAE
2413 #define V_008DFC_SQ_SRC_47_INT 0xAF
2414 #define V_008DFC_SQ_SRC_48_INT 0xB0
2415 #define V_008DFC_SQ_SRC_49_INT 0xB1
2416 #define V_008DFC_SQ_SRC_50_INT 0xB2
2417 #define V_008DFC_SQ_SRC_51_INT 0xB3
2418 #define V_008DFC_SQ_SRC_52_INT 0xB4
2419 #define V_008DFC_SQ_SRC_53_INT 0xB5
2420 #define V_008DFC_SQ_SRC_54_INT 0xB6
2421 #define V_008DFC_SQ_SRC_55_INT 0xB7
2422 #define V_008DFC_SQ_SRC_56_INT 0xB8
2423 #define V_008DFC_SQ_SRC_57_INT 0xB9
2424 #define V_008DFC_SQ_SRC_58_INT 0xBA
2425 #define V_008DFC_SQ_SRC_59_INT 0xBB
2426 #define V_008DFC_SQ_SRC_60_INT 0xBC
2427 #define V_008DFC_SQ_SRC_61_INT 0xBD
2428 #define V_008DFC_SQ_SRC_62_INT 0xBE
2429 #define V_008DFC_SQ_SRC_63_INT 0xBF
2430 #define V_008DFC_SQ_SRC_64_INT 0xC0
2431 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2432 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2433 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2434 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2435 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2436 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2437 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2438 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2439 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2440 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2441 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2442 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2443 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2444 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2445 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2446 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2447 #define V_008DFC_SQ_SRC_0_5 0xF0
2448 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2449 #define V_008DFC_SQ_SRC_1 0xF2
2450 #define V_008DFC_SQ_SRC_M_1 0xF3
2451 #define V_008DFC_SQ_SRC_2 0xF4
2452 #define V_008DFC_SQ_SRC_M_2 0xF5
2453 #define V_008DFC_SQ_SRC_4 0xF6
2454 #define V_008DFC_SQ_SRC_M_4 0xF7
2455 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2456 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2457 #define V_008DFC_SQ_SRC_SCC 0xFD
2458 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2459 #define V_008DFC_SQ_SRC_VGPR 0x100
2460 #define S_008DFC_OMOD(x) (((x) & 0x03) << 27)
2461 #define G_008DFC_OMOD(x) (((x) >> 27) & 0x03)
2462 #define C_008DFC_OMOD 0xE7FFFFFF
2463 #define V_008DFC_SQ_OMOD_OFF 0x00
2464 #define V_008DFC_SQ_OMOD_M2 0x01
2465 #define V_008DFC_SQ_OMOD_M4 0x02
2466 #define V_008DFC_SQ_OMOD_D2 0x03
2467 #define S_008DFC_NEG(x) (((x) & 0x07) << 29)
2468 #define G_008DFC_NEG(x) (((x) >> 29) & 0x07)
2469 #define C_008DFC_NEG 0x1FFFFFFF
2470 #define R_008DFC_SQ_MUBUF_1 0x008DFC
2471 #define S_008DFC_VADDR(x) (((x) & 0xFF) << 0)
2472 #define G_008DFC_VADDR(x) (((x) >> 0) & 0xFF)
2473 #define C_008DFC_VADDR 0xFFFFFF00
2474 #define V_008DFC_SQ_VGPR 0x00
2475 #define S_008DFC_VDATA(x) (((x) & 0xFF) << 8)
2476 #define G_008DFC_VDATA(x) (((x) >> 8) & 0xFF)
2477 #define C_008DFC_VDATA 0xFFFF00FF
2478 #define V_008DFC_SQ_VGPR 0x00
2479 #define S_008DFC_SRSRC(x) (((x) & 0x1F) << 16)
2480 #define G_008DFC_SRSRC(x) (((x) >> 16) & 0x1F)
2481 #define C_008DFC_SRSRC 0xFFE0FFFF
2482 #define S_008DFC_SLC(x) (((x) & 0x1) << 22)
2483 #define G_008DFC_SLC(x) (((x) >> 22) & 0x1)
2484 #define C_008DFC_SLC 0xFFBFFFFF
2485 #define S_008DFC_TFE(x) (((x) & 0x1) << 23)
2486 #define G_008DFC_TFE(x) (((x) >> 23) & 0x1)
2487 #define C_008DFC_TFE 0xFF7FFFFF
2488 #define S_008DFC_SOFFSET(x) (((x) & 0xFF) << 24)
2489 #define G_008DFC_SOFFSET(x) (((x) >> 24) & 0xFF)
2490 #define C_008DFC_SOFFSET 0x00FFFFFF
2491 #define V_008DFC_SQ_SGPR 0x00
2492 /* CIK */
2493 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2494 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2495 /* */
2496 #define V_008DFC_SQ_VCC_LO 0x6A
2497 #define V_008DFC_SQ_VCC_HI 0x6B
2498 #define V_008DFC_SQ_TBA_LO 0x6C
2499 #define V_008DFC_SQ_TBA_HI 0x6D
2500 #define V_008DFC_SQ_TMA_LO 0x6E
2501 #define V_008DFC_SQ_TMA_HI 0x6F
2502 #define V_008DFC_SQ_TTMP0 0x70
2503 #define V_008DFC_SQ_TTMP1 0x71
2504 #define V_008DFC_SQ_TTMP2 0x72
2505 #define V_008DFC_SQ_TTMP3 0x73
2506 #define V_008DFC_SQ_TTMP4 0x74
2507 #define V_008DFC_SQ_TTMP5 0x75
2508 #define V_008DFC_SQ_TTMP6 0x76
2509 #define V_008DFC_SQ_TTMP7 0x77
2510 #define V_008DFC_SQ_TTMP8 0x78
2511 #define V_008DFC_SQ_TTMP9 0x79
2512 #define V_008DFC_SQ_TTMP10 0x7A
2513 #define V_008DFC_SQ_TTMP11 0x7B
2514 #define V_008DFC_SQ_M0 0x7C
2515 #define V_008DFC_SQ_EXEC_LO 0x7E
2516 #define V_008DFC_SQ_EXEC_HI 0x7F
2517 #define V_008DFC_SQ_SRC_0 0x80
2518 #define V_008DFC_SQ_SRC_1_INT 0x81
2519 #define V_008DFC_SQ_SRC_2_INT 0x82
2520 #define V_008DFC_SQ_SRC_3_INT 0x83
2521 #define V_008DFC_SQ_SRC_4_INT 0x84
2522 #define V_008DFC_SQ_SRC_5_INT 0x85
2523 #define V_008DFC_SQ_SRC_6_INT 0x86
2524 #define V_008DFC_SQ_SRC_7_INT 0x87
2525 #define V_008DFC_SQ_SRC_8_INT 0x88
2526 #define V_008DFC_SQ_SRC_9_INT 0x89
2527 #define V_008DFC_SQ_SRC_10_INT 0x8A
2528 #define V_008DFC_SQ_SRC_11_INT 0x8B
2529 #define V_008DFC_SQ_SRC_12_INT 0x8C
2530 #define V_008DFC_SQ_SRC_13_INT 0x8D
2531 #define V_008DFC_SQ_SRC_14_INT 0x8E
2532 #define V_008DFC_SQ_SRC_15_INT 0x8F
2533 #define V_008DFC_SQ_SRC_16_INT 0x90
2534 #define V_008DFC_SQ_SRC_17_INT 0x91
2535 #define V_008DFC_SQ_SRC_18_INT 0x92
2536 #define V_008DFC_SQ_SRC_19_INT 0x93
2537 #define V_008DFC_SQ_SRC_20_INT 0x94
2538 #define V_008DFC_SQ_SRC_21_INT 0x95
2539 #define V_008DFC_SQ_SRC_22_INT 0x96
2540 #define V_008DFC_SQ_SRC_23_INT 0x97
2541 #define V_008DFC_SQ_SRC_24_INT 0x98
2542 #define V_008DFC_SQ_SRC_25_INT 0x99
2543 #define V_008DFC_SQ_SRC_26_INT 0x9A
2544 #define V_008DFC_SQ_SRC_27_INT 0x9B
2545 #define V_008DFC_SQ_SRC_28_INT 0x9C
2546 #define V_008DFC_SQ_SRC_29_INT 0x9D
2547 #define V_008DFC_SQ_SRC_30_INT 0x9E
2548 #define V_008DFC_SQ_SRC_31_INT 0x9F
2549 #define V_008DFC_SQ_SRC_32_INT 0xA0
2550 #define V_008DFC_SQ_SRC_33_INT 0xA1
2551 #define V_008DFC_SQ_SRC_34_INT 0xA2
2552 #define V_008DFC_SQ_SRC_35_INT 0xA3
2553 #define V_008DFC_SQ_SRC_36_INT 0xA4
2554 #define V_008DFC_SQ_SRC_37_INT 0xA5
2555 #define V_008DFC_SQ_SRC_38_INT 0xA6
2556 #define V_008DFC_SQ_SRC_39_INT 0xA7
2557 #define V_008DFC_SQ_SRC_40_INT 0xA8
2558 #define V_008DFC_SQ_SRC_41_INT 0xA9
2559 #define V_008DFC_SQ_SRC_42_INT 0xAA
2560 #define V_008DFC_SQ_SRC_43_INT 0xAB
2561 #define V_008DFC_SQ_SRC_44_INT 0xAC
2562 #define V_008DFC_SQ_SRC_45_INT 0xAD
2563 #define V_008DFC_SQ_SRC_46_INT 0xAE
2564 #define V_008DFC_SQ_SRC_47_INT 0xAF
2565 #define V_008DFC_SQ_SRC_48_INT 0xB0
2566 #define V_008DFC_SQ_SRC_49_INT 0xB1
2567 #define V_008DFC_SQ_SRC_50_INT 0xB2
2568 #define V_008DFC_SQ_SRC_51_INT 0xB3
2569 #define V_008DFC_SQ_SRC_52_INT 0xB4
2570 #define V_008DFC_SQ_SRC_53_INT 0xB5
2571 #define V_008DFC_SQ_SRC_54_INT 0xB6
2572 #define V_008DFC_SQ_SRC_55_INT 0xB7
2573 #define V_008DFC_SQ_SRC_56_INT 0xB8
2574 #define V_008DFC_SQ_SRC_57_INT 0xB9
2575 #define V_008DFC_SQ_SRC_58_INT 0xBA
2576 #define V_008DFC_SQ_SRC_59_INT 0xBB
2577 #define V_008DFC_SQ_SRC_60_INT 0xBC
2578 #define V_008DFC_SQ_SRC_61_INT 0xBD
2579 #define V_008DFC_SQ_SRC_62_INT 0xBE
2580 #define V_008DFC_SQ_SRC_63_INT 0xBF
2581 #define V_008DFC_SQ_SRC_64_INT 0xC0
2582 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2583 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2584 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2585 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2586 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2587 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2588 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2589 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2590 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2591 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2592 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2593 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2594 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2595 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2596 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2597 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2598 #define V_008DFC_SQ_SRC_0_5 0xF0
2599 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2600 #define V_008DFC_SQ_SRC_1 0xF2
2601 #define V_008DFC_SQ_SRC_M_1 0xF3
2602 #define V_008DFC_SQ_SRC_2 0xF4
2603 #define V_008DFC_SQ_SRC_M_2 0xF5
2604 #define V_008DFC_SQ_SRC_4 0xF6
2605 #define V_008DFC_SQ_SRC_M_4 0xF7
2606 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2607 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2608 #define V_008DFC_SQ_SRC_SCC 0xFD
2609 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2610 #define R_008DFC_SQ_DS_0 0x008DFC
2611 #define S_008DFC_OFFSET0(x) (((x) & 0xFF) << 0)
2612 #define G_008DFC_OFFSET0(x) (((x) >> 0) & 0xFF)
2613 #define C_008DFC_OFFSET0 0xFFFFFF00
2614 #define S_008DFC_OFFSET1(x) (((x) & 0xFF) << 8)
2615 #define G_008DFC_OFFSET1(x) (((x) >> 8) & 0xFF)
2616 #define C_008DFC_OFFSET1 0xFFFF00FF
2617 #define S_008DFC_GDS(x) (((x) & 0x1) << 17)
2618 #define G_008DFC_GDS(x) (((x) >> 17) & 0x1)
2619 #define C_008DFC_GDS 0xFFFDFFFF
2620 #define S_008DFC_OP(x) (((x) & 0xFF) << 18)
2621 #define G_008DFC_OP(x) (((x) >> 18) & 0xFF)
2622 #define C_008DFC_OP 0xFC03FFFF
2623 #define V_008DFC_SQ_DS_ADD_U32 0x00
2624 #define V_008DFC_SQ_DS_SUB_U32 0x01
2625 #define V_008DFC_SQ_DS_RSUB_U32 0x02
2626 #define V_008DFC_SQ_DS_INC_U32 0x03
2627 #define V_008DFC_SQ_DS_DEC_U32 0x04
2628 #define V_008DFC_SQ_DS_MIN_I32 0x05
2629 #define V_008DFC_SQ_DS_MAX_I32 0x06
2630 #define V_008DFC_SQ_DS_MIN_U32 0x07
2631 #define V_008DFC_SQ_DS_MAX_U32 0x08
2632 #define V_008DFC_SQ_DS_AND_B32 0x09
2633 #define V_008DFC_SQ_DS_OR_B32 0x0A
2634 #define V_008DFC_SQ_DS_XOR_B32 0x0B
2635 #define V_008DFC_SQ_DS_MSKOR_B32 0x0C
2636 #define V_008DFC_SQ_DS_WRITE_B32 0x0D
2637 #define V_008DFC_SQ_DS_WRITE2_B32 0x0E
2638 #define V_008DFC_SQ_DS_WRITE2ST64_B32 0x0F
2639 #define V_008DFC_SQ_DS_CMPST_B32 0x10
2640 #define V_008DFC_SQ_DS_CMPST_F32 0x11
2641 #define V_008DFC_SQ_DS_MIN_F32 0x12
2642 #define V_008DFC_SQ_DS_MAX_F32 0x13
2643 /* CIK */
2644 #define V_008DFC_SQ_DS_NOP 0x14
2645 /* */
2646 #define V_008DFC_SQ_DS_GWS_INIT 0x19
2647 #define V_008DFC_SQ_DS_GWS_SEMA_V 0x1A
2648 #define V_008DFC_SQ_DS_GWS_SEMA_BR 0x1B
2649 #define V_008DFC_SQ_DS_GWS_SEMA_P 0x1C
2650 #define V_008DFC_SQ_DS_GWS_BARRIER 0x1D
2651 #define V_008DFC_SQ_DS_WRITE_B8 0x1E
2652 #define V_008DFC_SQ_DS_WRITE_B16 0x1F
2653 #define V_008DFC_SQ_DS_ADD_RTN_U32 0x20
2654 #define V_008DFC_SQ_DS_SUB_RTN_U32 0x21
2655 #define V_008DFC_SQ_DS_RSUB_RTN_U32 0x22
2656 #define V_008DFC_SQ_DS_INC_RTN_U32 0x23
2657 #define V_008DFC_SQ_DS_DEC_RTN_U32 0x24
2658 #define V_008DFC_SQ_DS_MIN_RTN_I32 0x25
2659 #define V_008DFC_SQ_DS_MAX_RTN_I32 0x26
2660 #define V_008DFC_SQ_DS_MIN_RTN_U32 0x27
2661 #define V_008DFC_SQ_DS_MAX_RTN_U32 0x28
2662 #define V_008DFC_SQ_DS_AND_RTN_B32 0x29
2663 #define V_008DFC_SQ_DS_OR_RTN_B32 0x2A
2664 #define V_008DFC_SQ_DS_XOR_RTN_B32 0x2B
2665 #define V_008DFC_SQ_DS_MSKOR_RTN_B32 0x2C
2666 #define V_008DFC_SQ_DS_WRXCHG_RTN_B32 0x2D
2667 #define V_008DFC_SQ_DS_WRXCHG2_RTN_B32 0x2E
2668 #define V_008DFC_SQ_DS_WRXCHG2ST64_RTN_B32 0x2F
2669 #define V_008DFC_SQ_DS_CMPST_RTN_B32 0x30
2670 #define V_008DFC_SQ_DS_CMPST_RTN_F32 0x31
2671 #define V_008DFC_SQ_DS_MIN_RTN_F32 0x32
2672 #define V_008DFC_SQ_DS_MAX_RTN_F32 0x33
2673 #define V_008DFC_SQ_DS_SWIZZLE_B32 0x35
2674 #define V_008DFC_SQ_DS_READ_B32 0x36
2675 #define V_008DFC_SQ_DS_READ2_B32 0x37
2676 #define V_008DFC_SQ_DS_READ2ST64_B32 0x38
2677 #define V_008DFC_SQ_DS_READ_I8 0x39
2678 #define V_008DFC_SQ_DS_READ_U8 0x3A
2679 #define V_008DFC_SQ_DS_READ_I16 0x3B
2680 #define V_008DFC_SQ_DS_READ_U16 0x3C
2681 #define V_008DFC_SQ_DS_CONSUME 0x3D
2682 #define V_008DFC_SQ_DS_APPEND 0x3E
2683 #define V_008DFC_SQ_DS_ORDERED_COUNT 0x3F
2684 #define V_008DFC_SQ_DS_ADD_U64 0x40
2685 #define V_008DFC_SQ_DS_SUB_U64 0x41
2686 #define V_008DFC_SQ_DS_RSUB_U64 0x42
2687 #define V_008DFC_SQ_DS_INC_U64 0x43
2688 #define V_008DFC_SQ_DS_DEC_U64 0x44
2689 #define V_008DFC_SQ_DS_MIN_I64 0x45
2690 #define V_008DFC_SQ_DS_MAX_I64 0x46
2691 #define V_008DFC_SQ_DS_MIN_U64 0x47
2692 #define V_008DFC_SQ_DS_MAX_U64 0x48
2693 #define V_008DFC_SQ_DS_AND_B64 0x49
2694 #define V_008DFC_SQ_DS_OR_B64 0x4A
2695 #define V_008DFC_SQ_DS_XOR_B64 0x4B
2696 #define V_008DFC_SQ_DS_MSKOR_B64 0x4C
2697 #define V_008DFC_SQ_DS_WRITE_B64 0x4D
2698 #define V_008DFC_SQ_DS_WRITE2_B64 0x4E
2699 #define V_008DFC_SQ_DS_WRITE2ST64_B64 0x4F
2700 #define V_008DFC_SQ_DS_CMPST_B64 0x50
2701 #define V_008DFC_SQ_DS_CMPST_F64 0x51
2702 #define V_008DFC_SQ_DS_MIN_F64 0x52
2703 #define V_008DFC_SQ_DS_MAX_F64 0x53
2704 #define V_008DFC_SQ_DS_ADD_RTN_U64 0x60
2705 #define V_008DFC_SQ_DS_SUB_RTN_U64 0x61
2706 #define V_008DFC_SQ_DS_RSUB_RTN_U64 0x62
2707 #define V_008DFC_SQ_DS_INC_RTN_U64 0x63
2708 #define V_008DFC_SQ_DS_DEC_RTN_U64 0x64
2709 #define V_008DFC_SQ_DS_MIN_RTN_I64 0x65
2710 #define V_008DFC_SQ_DS_MAX_RTN_I64 0x66
2711 #define V_008DFC_SQ_DS_MIN_RTN_U64 0x67
2712 #define V_008DFC_SQ_DS_MAX_RTN_U64 0x68
2713 #define V_008DFC_SQ_DS_AND_RTN_B64 0x69
2714 #define V_008DFC_SQ_DS_OR_RTN_B64 0x6A
2715 #define V_008DFC_SQ_DS_XOR_RTN_B64 0x6B
2716 #define V_008DFC_SQ_DS_MSKOR_RTN_B64 0x6C
2717 #define V_008DFC_SQ_DS_WRXCHG_RTN_B64 0x6D
2718 #define V_008DFC_SQ_DS_WRXCHG2_RTN_B64 0x6E
2719 #define V_008DFC_SQ_DS_WRXCHG2ST64_RTN_B64 0x6F
2720 #define V_008DFC_SQ_DS_CMPST_RTN_B64 0x70
2721 #define V_008DFC_SQ_DS_CMPST_RTN_F64 0x71
2722 #define V_008DFC_SQ_DS_MIN_RTN_F64 0x72
2723 #define V_008DFC_SQ_DS_MAX_RTN_F64 0x73
2724 #define V_008DFC_SQ_DS_READ_B64 0x76
2725 #define V_008DFC_SQ_DS_READ2_B64 0x77
2726 #define V_008DFC_SQ_DS_READ2ST64_B64 0x78
2727 /* CIK */
2728 #define V_008DFC_SQ_DS_CONDXCHG32_RTN_B64 0x7E
2729 /* */
2730 #define V_008DFC_SQ_DS_ADD_SRC2_U32 0x80
2731 #define V_008DFC_SQ_DS_SUB_SRC2_U32 0x81
2732 #define V_008DFC_SQ_DS_RSUB_SRC2_U32 0x82
2733 #define V_008DFC_SQ_DS_INC_SRC2_U32 0x83
2734 #define V_008DFC_SQ_DS_DEC_SRC2_U32 0x84
2735 #define V_008DFC_SQ_DS_MIN_SRC2_I32 0x85
2736 #define V_008DFC_SQ_DS_MAX_SRC2_I32 0x86
2737 #define V_008DFC_SQ_DS_MIN_SRC2_U32 0x87
2738 #define V_008DFC_SQ_DS_MAX_SRC2_U32 0x88
2739 #define V_008DFC_SQ_DS_AND_SRC2_B32 0x89
2740 #define V_008DFC_SQ_DS_OR_SRC2_B32 0x8A
2741 #define V_008DFC_SQ_DS_XOR_SRC2_B32 0x8B
2742 #define V_008DFC_SQ_DS_WRITE_SRC2_B32 0x8D
2743 #define V_008DFC_SQ_DS_MIN_SRC2_F32 0x92
2744 #define V_008DFC_SQ_DS_MAX_SRC2_F32 0x93
2745 #define V_008DFC_SQ_DS_ADD_SRC2_U64 0xC0
2746 #define V_008DFC_SQ_DS_SUB_SRC2_U64 0xC1
2747 #define V_008DFC_SQ_DS_RSUB_SRC2_U64 0xC2
2748 #define V_008DFC_SQ_DS_INC_SRC2_U64 0xC3
2749 #define V_008DFC_SQ_DS_DEC_SRC2_U64 0xC4
2750 #define V_008DFC_SQ_DS_MIN_SRC2_I64 0xC5
2751 #define V_008DFC_SQ_DS_MAX_SRC2_I64 0xC6
2752 #define V_008DFC_SQ_DS_MIN_SRC2_U64 0xC7
2753 #define V_008DFC_SQ_DS_MAX_SRC2_U64 0xC8
2754 #define V_008DFC_SQ_DS_AND_SRC2_B64 0xC9
2755 #define V_008DFC_SQ_DS_OR_SRC2_B64 0xCA
2756 #define V_008DFC_SQ_DS_XOR_SRC2_B64 0xCB
2757 #define V_008DFC_SQ_DS_WRITE_SRC2_B64 0xCD
2758 #define V_008DFC_SQ_DS_MIN_SRC2_F64 0xD2
2759 #define V_008DFC_SQ_DS_MAX_SRC2_F64 0xD3
2760 /* CIK */
2761 #define V_008DFC_SQ_DS_WRITE_B96 0xDE
2762 #define V_008DFC_SQ_DS_WRITE_B128 0xDF
2763 #define V_008DFC_SQ_DS_CONDXCHG32_RTN_B128 0xFD
2764 #define V_008DFC_SQ_DS_READ_B96 0xFE
2765 #define V_008DFC_SQ_DS_READ_B128 0xFF
2766 /* */
2767 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
2768 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
2769 #define C_008DFC_ENCODING 0x03FFFFFF
2770 #define V_008DFC_SQ_ENC_DS_FIELD 0x36
2771 #define R_008DFC_SQ_SOPC 0x008DFC
2772 #define S_008DFC_SSRC0(x) (((x) & 0xFF) << 0)
2773 #define G_008DFC_SSRC0(x) (((x) >> 0) & 0xFF)
2774 #define C_008DFC_SSRC0 0xFFFFFF00
2775 #define V_008DFC_SQ_SGPR 0x00
2776 /* CIK */
2777 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2778 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2779 /* */
2780 #define V_008DFC_SQ_VCC_LO 0x6A
2781 #define V_008DFC_SQ_VCC_HI 0x6B
2782 #define V_008DFC_SQ_TBA_LO 0x6C
2783 #define V_008DFC_SQ_TBA_HI 0x6D
2784 #define V_008DFC_SQ_TMA_LO 0x6E
2785 #define V_008DFC_SQ_TMA_HI 0x6F
2786 #define V_008DFC_SQ_TTMP0 0x70
2787 #define V_008DFC_SQ_TTMP1 0x71
2788 #define V_008DFC_SQ_TTMP2 0x72
2789 #define V_008DFC_SQ_TTMP3 0x73
2790 #define V_008DFC_SQ_TTMP4 0x74
2791 #define V_008DFC_SQ_TTMP5 0x75
2792 #define V_008DFC_SQ_TTMP6 0x76
2793 #define V_008DFC_SQ_TTMP7 0x77
2794 #define V_008DFC_SQ_TTMP8 0x78
2795 #define V_008DFC_SQ_TTMP9 0x79
2796 #define V_008DFC_SQ_TTMP10 0x7A
2797 #define V_008DFC_SQ_TTMP11 0x7B
2798 #define V_008DFC_SQ_M0 0x7C
2799 #define V_008DFC_SQ_EXEC_LO 0x7E
2800 #define V_008DFC_SQ_EXEC_HI 0x7F
2801 #define V_008DFC_SQ_SRC_0 0x80
2802 #define V_008DFC_SQ_SRC_1_INT 0x81
2803 #define V_008DFC_SQ_SRC_2_INT 0x82
2804 #define V_008DFC_SQ_SRC_3_INT 0x83
2805 #define V_008DFC_SQ_SRC_4_INT 0x84
2806 #define V_008DFC_SQ_SRC_5_INT 0x85
2807 #define V_008DFC_SQ_SRC_6_INT 0x86
2808 #define V_008DFC_SQ_SRC_7_INT 0x87
2809 #define V_008DFC_SQ_SRC_8_INT 0x88
2810 #define V_008DFC_SQ_SRC_9_INT 0x89
2811 #define V_008DFC_SQ_SRC_10_INT 0x8A
2812 #define V_008DFC_SQ_SRC_11_INT 0x8B
2813 #define V_008DFC_SQ_SRC_12_INT 0x8C
2814 #define V_008DFC_SQ_SRC_13_INT 0x8D
2815 #define V_008DFC_SQ_SRC_14_INT 0x8E
2816 #define V_008DFC_SQ_SRC_15_INT 0x8F
2817 #define V_008DFC_SQ_SRC_16_INT 0x90
2818 #define V_008DFC_SQ_SRC_17_INT 0x91
2819 #define V_008DFC_SQ_SRC_18_INT 0x92
2820 #define V_008DFC_SQ_SRC_19_INT 0x93
2821 #define V_008DFC_SQ_SRC_20_INT 0x94
2822 #define V_008DFC_SQ_SRC_21_INT 0x95
2823 #define V_008DFC_SQ_SRC_22_INT 0x96
2824 #define V_008DFC_SQ_SRC_23_INT 0x97
2825 #define V_008DFC_SQ_SRC_24_INT 0x98
2826 #define V_008DFC_SQ_SRC_25_INT 0x99
2827 #define V_008DFC_SQ_SRC_26_INT 0x9A
2828 #define V_008DFC_SQ_SRC_27_INT 0x9B
2829 #define V_008DFC_SQ_SRC_28_INT 0x9C
2830 #define V_008DFC_SQ_SRC_29_INT 0x9D
2831 #define V_008DFC_SQ_SRC_30_INT 0x9E
2832 #define V_008DFC_SQ_SRC_31_INT 0x9F
2833 #define V_008DFC_SQ_SRC_32_INT 0xA0
2834 #define V_008DFC_SQ_SRC_33_INT 0xA1
2835 #define V_008DFC_SQ_SRC_34_INT 0xA2
2836 #define V_008DFC_SQ_SRC_35_INT 0xA3
2837 #define V_008DFC_SQ_SRC_36_INT 0xA4
2838 #define V_008DFC_SQ_SRC_37_INT 0xA5
2839 #define V_008DFC_SQ_SRC_38_INT 0xA6
2840 #define V_008DFC_SQ_SRC_39_INT 0xA7
2841 #define V_008DFC_SQ_SRC_40_INT 0xA8
2842 #define V_008DFC_SQ_SRC_41_INT 0xA9
2843 #define V_008DFC_SQ_SRC_42_INT 0xAA
2844 #define V_008DFC_SQ_SRC_43_INT 0xAB
2845 #define V_008DFC_SQ_SRC_44_INT 0xAC
2846 #define V_008DFC_SQ_SRC_45_INT 0xAD
2847 #define V_008DFC_SQ_SRC_46_INT 0xAE
2848 #define V_008DFC_SQ_SRC_47_INT 0xAF
2849 #define V_008DFC_SQ_SRC_48_INT 0xB0
2850 #define V_008DFC_SQ_SRC_49_INT 0xB1
2851 #define V_008DFC_SQ_SRC_50_INT 0xB2
2852 #define V_008DFC_SQ_SRC_51_INT 0xB3
2853 #define V_008DFC_SQ_SRC_52_INT 0xB4
2854 #define V_008DFC_SQ_SRC_53_INT 0xB5
2855 #define V_008DFC_SQ_SRC_54_INT 0xB6
2856 #define V_008DFC_SQ_SRC_55_INT 0xB7
2857 #define V_008DFC_SQ_SRC_56_INT 0xB8
2858 #define V_008DFC_SQ_SRC_57_INT 0xB9
2859 #define V_008DFC_SQ_SRC_58_INT 0xBA
2860 #define V_008DFC_SQ_SRC_59_INT 0xBB
2861 #define V_008DFC_SQ_SRC_60_INT 0xBC
2862 #define V_008DFC_SQ_SRC_61_INT 0xBD
2863 #define V_008DFC_SQ_SRC_62_INT 0xBE
2864 #define V_008DFC_SQ_SRC_63_INT 0xBF
2865 #define V_008DFC_SQ_SRC_64_INT 0xC0
2866 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2867 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2868 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2869 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2870 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2871 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2872 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2873 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2874 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2875 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2876 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2877 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
2878 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
2879 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
2880 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
2881 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
2882 #define V_008DFC_SQ_SRC_0_5 0xF0
2883 #define V_008DFC_SQ_SRC_M_0_5 0xF1
2884 #define V_008DFC_SQ_SRC_1 0xF2
2885 #define V_008DFC_SQ_SRC_M_1 0xF3
2886 #define V_008DFC_SQ_SRC_2 0xF4
2887 #define V_008DFC_SQ_SRC_M_2 0xF5
2888 #define V_008DFC_SQ_SRC_4 0xF6
2889 #define V_008DFC_SQ_SRC_M_4 0xF7
2890 #define V_008DFC_SQ_SRC_VCCZ 0xFB
2891 #define V_008DFC_SQ_SRC_EXECZ 0xFC
2892 #define V_008DFC_SQ_SRC_SCC 0xFD
2893 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
2894 #define S_008DFC_SSRC1(x) (((x) & 0xFF) << 8)
2895 #define G_008DFC_SSRC1(x) (((x) >> 8) & 0xFF)
2896 #define C_008DFC_SSRC1 0xFFFF00FF
2897 #define V_008DFC_SQ_SGPR 0x00
2898 /* CIK */
2899 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
2900 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
2901 /* */
2902 #define V_008DFC_SQ_VCC_LO 0x6A
2903 #define V_008DFC_SQ_VCC_HI 0x6B
2904 #define V_008DFC_SQ_TBA_LO 0x6C
2905 #define V_008DFC_SQ_TBA_HI 0x6D
2906 #define V_008DFC_SQ_TMA_LO 0x6E
2907 #define V_008DFC_SQ_TMA_HI 0x6F
2908 #define V_008DFC_SQ_TTMP0 0x70
2909 #define V_008DFC_SQ_TTMP1 0x71
2910 #define V_008DFC_SQ_TTMP2 0x72
2911 #define V_008DFC_SQ_TTMP3 0x73
2912 #define V_008DFC_SQ_TTMP4 0x74
2913 #define V_008DFC_SQ_TTMP5 0x75
2914 #define V_008DFC_SQ_TTMP6 0x76
2915 #define V_008DFC_SQ_TTMP7 0x77
2916 #define V_008DFC_SQ_TTMP8 0x78
2917 #define V_008DFC_SQ_TTMP9 0x79
2918 #define V_008DFC_SQ_TTMP10 0x7A
2919 #define V_008DFC_SQ_TTMP11 0x7B
2920 #define V_008DFC_SQ_M0 0x7C
2921 #define V_008DFC_SQ_EXEC_LO 0x7E
2922 #define V_008DFC_SQ_EXEC_HI 0x7F
2923 #define V_008DFC_SQ_SRC_0 0x80
2924 #define V_008DFC_SQ_SRC_1_INT 0x81
2925 #define V_008DFC_SQ_SRC_2_INT 0x82
2926 #define V_008DFC_SQ_SRC_3_INT 0x83
2927 #define V_008DFC_SQ_SRC_4_INT 0x84
2928 #define V_008DFC_SQ_SRC_5_INT 0x85
2929 #define V_008DFC_SQ_SRC_6_INT 0x86
2930 #define V_008DFC_SQ_SRC_7_INT 0x87
2931 #define V_008DFC_SQ_SRC_8_INT 0x88
2932 #define V_008DFC_SQ_SRC_9_INT 0x89
2933 #define V_008DFC_SQ_SRC_10_INT 0x8A
2934 #define V_008DFC_SQ_SRC_11_INT 0x8B
2935 #define V_008DFC_SQ_SRC_12_INT 0x8C
2936 #define V_008DFC_SQ_SRC_13_INT 0x8D
2937 #define V_008DFC_SQ_SRC_14_INT 0x8E
2938 #define V_008DFC_SQ_SRC_15_INT 0x8F
2939 #define V_008DFC_SQ_SRC_16_INT 0x90
2940 #define V_008DFC_SQ_SRC_17_INT 0x91
2941 #define V_008DFC_SQ_SRC_18_INT 0x92
2942 #define V_008DFC_SQ_SRC_19_INT 0x93
2943 #define V_008DFC_SQ_SRC_20_INT 0x94
2944 #define V_008DFC_SQ_SRC_21_INT 0x95
2945 #define V_008DFC_SQ_SRC_22_INT 0x96
2946 #define V_008DFC_SQ_SRC_23_INT 0x97
2947 #define V_008DFC_SQ_SRC_24_INT 0x98
2948 #define V_008DFC_SQ_SRC_25_INT 0x99
2949 #define V_008DFC_SQ_SRC_26_INT 0x9A
2950 #define V_008DFC_SQ_SRC_27_INT 0x9B
2951 #define V_008DFC_SQ_SRC_28_INT 0x9C
2952 #define V_008DFC_SQ_SRC_29_INT 0x9D
2953 #define V_008DFC_SQ_SRC_30_INT 0x9E
2954 #define V_008DFC_SQ_SRC_31_INT 0x9F
2955 #define V_008DFC_SQ_SRC_32_INT 0xA0
2956 #define V_008DFC_SQ_SRC_33_INT 0xA1
2957 #define V_008DFC_SQ_SRC_34_INT 0xA2
2958 #define V_008DFC_SQ_SRC_35_INT 0xA3
2959 #define V_008DFC_SQ_SRC_36_INT 0xA4
2960 #define V_008DFC_SQ_SRC_37_INT 0xA5
2961 #define V_008DFC_SQ_SRC_38_INT 0xA6
2962 #define V_008DFC_SQ_SRC_39_INT 0xA7
2963 #define V_008DFC_SQ_SRC_40_INT 0xA8
2964 #define V_008DFC_SQ_SRC_41_INT 0xA9
2965 #define V_008DFC_SQ_SRC_42_INT 0xAA
2966 #define V_008DFC_SQ_SRC_43_INT 0xAB
2967 #define V_008DFC_SQ_SRC_44_INT 0xAC
2968 #define V_008DFC_SQ_SRC_45_INT 0xAD
2969 #define V_008DFC_SQ_SRC_46_INT 0xAE
2970 #define V_008DFC_SQ_SRC_47_INT 0xAF
2971 #define V_008DFC_SQ_SRC_48_INT 0xB0
2972 #define V_008DFC_SQ_SRC_49_INT 0xB1
2973 #define V_008DFC_SQ_SRC_50_INT 0xB2
2974 #define V_008DFC_SQ_SRC_51_INT 0xB3
2975 #define V_008DFC_SQ_SRC_52_INT 0xB4
2976 #define V_008DFC_SQ_SRC_53_INT 0xB5
2977 #define V_008DFC_SQ_SRC_54_INT 0xB6
2978 #define V_008DFC_SQ_SRC_55_INT 0xB7
2979 #define V_008DFC_SQ_SRC_56_INT 0xB8
2980 #define V_008DFC_SQ_SRC_57_INT 0xB9
2981 #define V_008DFC_SQ_SRC_58_INT 0xBA
2982 #define V_008DFC_SQ_SRC_59_INT 0xBB
2983 #define V_008DFC_SQ_SRC_60_INT 0xBC
2984 #define V_008DFC_SQ_SRC_61_INT 0xBD
2985 #define V_008DFC_SQ_SRC_62_INT 0xBE
2986 #define V_008DFC_SQ_SRC_63_INT 0xBF
2987 #define V_008DFC_SQ_SRC_64_INT 0xC0
2988 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
2989 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
2990 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
2991 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
2992 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
2993 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
2994 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
2995 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
2996 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
2997 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
2998 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
2999 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
3000 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
3001 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
3002 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
3003 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
3004 #define V_008DFC_SQ_SRC_0_5 0xF0
3005 #define V_008DFC_SQ_SRC_M_0_5 0xF1
3006 #define V_008DFC_SQ_SRC_1 0xF2
3007 #define V_008DFC_SQ_SRC_M_1 0xF3
3008 #define V_008DFC_SQ_SRC_2 0xF4
3009 #define V_008DFC_SQ_SRC_M_2 0xF5
3010 #define V_008DFC_SQ_SRC_4 0xF6
3011 #define V_008DFC_SQ_SRC_M_4 0xF7
3012 #define V_008DFC_SQ_SRC_VCCZ 0xFB
3013 #define V_008DFC_SQ_SRC_EXECZ 0xFC
3014 #define V_008DFC_SQ_SRC_SCC 0xFD
3015 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
3016 #define S_008DFC_OP(x) (((x) & 0x7F) << 16)
3017 #define G_008DFC_OP(x) (((x) >> 16) & 0x7F)
3018 #define C_008DFC_OP 0xFF80FFFF
3019 #define V_008DFC_SQ_S_CMP_EQ_I32 0x00
3020 #define V_008DFC_SQ_S_CMP_LG_I32 0x01
3021 #define V_008DFC_SQ_S_CMP_GT_I32 0x02
3022 #define V_008DFC_SQ_S_CMP_GE_I32 0x03
3023 #define V_008DFC_SQ_S_CMP_LT_I32 0x04
3024 #define V_008DFC_SQ_S_CMP_LE_I32 0x05
3025 #define V_008DFC_SQ_S_CMP_EQ_U32 0x06
3026 #define V_008DFC_SQ_S_CMP_LG_U32 0x07
3027 #define V_008DFC_SQ_S_CMP_GT_U32 0x08
3028 #define V_008DFC_SQ_S_CMP_GE_U32 0x09
3029 #define V_008DFC_SQ_S_CMP_LT_U32 0x0A
3030 #define V_008DFC_SQ_S_CMP_LE_U32 0x0B
3031 #define V_008DFC_SQ_S_BITCMP0_B32 0x0C
3032 #define V_008DFC_SQ_S_BITCMP1_B32 0x0D
3033 #define V_008DFC_SQ_S_BITCMP0_B64 0x0E
3034 #define V_008DFC_SQ_S_BITCMP1_B64 0x0F
3035 #define V_008DFC_SQ_S_SETVSKIP 0x10
3036 #define S_008DFC_ENCODING(x) (((x) & 0x1FF) << 23)
3037 #define G_008DFC_ENCODING(x) (((x) >> 23) & 0x1FF)
3038 #define C_008DFC_ENCODING 0x007FFFFF
3039 #define V_008DFC_SQ_ENC_SOPC_FIELD 0x17E
3040 #endif
3041 #define R_008DFC_SQ_EXP_0 0x008DFC
3042 #define S_008DFC_EN(x) (((x) & 0x0F) << 0)
3043 #define G_008DFC_EN(x) (((x) >> 0) & 0x0F)
3044 #define C_008DFC_EN 0xFFFFFFF0
3045 #define S_008DFC_TGT(x) (((x) & 0x3F) << 4)
3046 #define G_008DFC_TGT(x) (((x) >> 4) & 0x3F)
3047 #define C_008DFC_TGT 0xFFFFFC0F
3048 #define V_008DFC_SQ_EXP_MRT 0x00
3049 #define V_008DFC_SQ_EXP_MRTZ 0x08
3050 #define V_008DFC_SQ_EXP_NULL 0x09
3051 #define V_008DFC_SQ_EXP_POS 0x0C
3052 #define V_008DFC_SQ_EXP_PARAM 0x20
3053 #define S_008DFC_COMPR(x) (((x) & 0x1) << 10)
3054 #define G_008DFC_COMPR(x) (((x) >> 10) & 0x1)
3055 #define C_008DFC_COMPR 0xFFFFFBFF
3056 #define S_008DFC_DONE(x) (((x) & 0x1) << 11)
3057 #define G_008DFC_DONE(x) (((x) >> 11) & 0x1)
3058 #define C_008DFC_DONE 0xFFFFF7FF
3059 #define S_008DFC_VM(x) (((x) & 0x1) << 12)
3060 #define G_008DFC_VM(x) (((x) >> 12) & 0x1)
3061 #define C_008DFC_VM 0xFFFFEFFF
3062 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3063 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3064 #define C_008DFC_ENCODING 0x03FFFFFF
3065 #define V_008DFC_SQ_ENC_EXP_FIELD 0x3E
3066 #if 0
3067 #define R_008DFC_SQ_MIMG_0 0x008DFC
3068 #define S_008DFC_DMASK(x) (((x) & 0x0F) << 8)
3069 #define G_008DFC_DMASK(x) (((x) >> 8) & 0x0F)
3070 #define C_008DFC_DMASK 0xFFFFF0FF
3071 #define S_008DFC_UNORM(x) (((x) & 0x1) << 12)
3072 #define G_008DFC_UNORM(x) (((x) >> 12) & 0x1)
3073 #define C_008DFC_UNORM 0xFFFFEFFF
3074 #define S_008DFC_GLC(x) (((x) & 0x1) << 13)
3075 #define G_008DFC_GLC(x) (((x) >> 13) & 0x1)
3076 #define C_008DFC_GLC 0xFFFFDFFF
3077 #define S_008DFC_DA(x) (((x) & 0x1) << 14)
3078 #define G_008DFC_DA(x) (((x) >> 14) & 0x1)
3079 #define C_008DFC_DA 0xFFFFBFFF
3080 #define S_008DFC_R128(x) (((x) & 0x1) << 15)
3081 #define G_008DFC_R128(x) (((x) >> 15) & 0x1)
3082 #define C_008DFC_R128 0xFFFF7FFF
3083 #define S_008DFC_TFE(x) (((x) & 0x1) << 16)
3084 #define G_008DFC_TFE(x) (((x) >> 16) & 0x1)
3085 #define C_008DFC_TFE 0xFFFEFFFF
3086 #define S_008DFC_LWE(x) (((x) & 0x1) << 17)
3087 #define G_008DFC_LWE(x) (((x) >> 17) & 0x1)
3088 #define C_008DFC_LWE 0xFFFDFFFF
3089 #define S_008DFC_OP(x) (((x) & 0x7F) << 18)
3090 #define G_008DFC_OP(x) (((x) >> 18) & 0x7F)
3091 #define C_008DFC_OP 0xFE03FFFF
3092 #define V_008DFC_SQ_IMAGE_LOAD 0x00
3093 #define V_008DFC_SQ_IMAGE_LOAD_MIP 0x01
3094 #define V_008DFC_SQ_IMAGE_LOAD_PCK 0x02
3095 #define V_008DFC_SQ_IMAGE_LOAD_PCK_SGN 0x03
3096 #define V_008DFC_SQ_IMAGE_LOAD_MIP_PCK 0x04
3097 #define V_008DFC_SQ_IMAGE_LOAD_MIP_PCK_SGN 0x05
3098 #define V_008DFC_SQ_IMAGE_STORE 0x08
3099 #define V_008DFC_SQ_IMAGE_STORE_MIP 0x09
3100 #define V_008DFC_SQ_IMAGE_STORE_PCK 0x0A
3101 #define V_008DFC_SQ_IMAGE_STORE_MIP_PCK 0x0B
3102 #define V_008DFC_SQ_IMAGE_GET_RESINFO 0x0E
3103 #define V_008DFC_SQ_IMAGE_ATOMIC_SWAP 0x0F
3104 #define V_008DFC_SQ_IMAGE_ATOMIC_CMPSWAP 0x10
3105 #define V_008DFC_SQ_IMAGE_ATOMIC_ADD 0x11
3106 #define V_008DFC_SQ_IMAGE_ATOMIC_SUB 0x12
3107 #define V_008DFC_SQ_IMAGE_ATOMIC_RSUB 0x13 /* not on CIK */
3108 #define V_008DFC_SQ_IMAGE_ATOMIC_SMIN 0x14
3109 #define V_008DFC_SQ_IMAGE_ATOMIC_UMIN 0x15
3110 #define V_008DFC_SQ_IMAGE_ATOMIC_SMAX 0x16
3111 #define V_008DFC_SQ_IMAGE_ATOMIC_UMAX 0x17
3112 #define V_008DFC_SQ_IMAGE_ATOMIC_AND 0x18
3113 #define V_008DFC_SQ_IMAGE_ATOMIC_OR 0x19
3114 #define V_008DFC_SQ_IMAGE_ATOMIC_XOR 0x1A
3115 #define V_008DFC_SQ_IMAGE_ATOMIC_INC 0x1B
3116 #define V_008DFC_SQ_IMAGE_ATOMIC_DEC 0x1C
3117 #define V_008DFC_SQ_IMAGE_ATOMIC_FCMPSWAP 0x1D
3118 #define V_008DFC_SQ_IMAGE_ATOMIC_FMIN 0x1E
3119 #define V_008DFC_SQ_IMAGE_ATOMIC_FMAX 0x1F
3120 #define V_008DFC_SQ_IMAGE_SAMPLE 0x20
3121 #define V_008DFC_SQ_IMAGE_SAMPLE_CL 0x21
3122 #define V_008DFC_SQ_IMAGE_SAMPLE_D 0x22
3123 #define V_008DFC_SQ_IMAGE_SAMPLE_D_CL 0x23
3124 #define V_008DFC_SQ_IMAGE_SAMPLE_L 0x24
3125 #define V_008DFC_SQ_IMAGE_SAMPLE_B 0x25
3126 #define V_008DFC_SQ_IMAGE_SAMPLE_B_CL 0x26
3127 #define V_008DFC_SQ_IMAGE_SAMPLE_LZ 0x27
3128 #define V_008DFC_SQ_IMAGE_SAMPLE_C 0x28
3129 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CL 0x29
3130 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D 0x2A
3131 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D_CL 0x2B
3132 #define V_008DFC_SQ_IMAGE_SAMPLE_C_L 0x2C
3133 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B 0x2D
3134 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B_CL 0x2E
3135 #define V_008DFC_SQ_IMAGE_SAMPLE_C_LZ 0x2F
3136 #define V_008DFC_SQ_IMAGE_SAMPLE_O 0x30
3137 #define V_008DFC_SQ_IMAGE_SAMPLE_CL_O 0x31
3138 #define V_008DFC_SQ_IMAGE_SAMPLE_D_O 0x32
3139 #define V_008DFC_SQ_IMAGE_SAMPLE_D_CL_O 0x33
3140 #define V_008DFC_SQ_IMAGE_SAMPLE_L_O 0x34
3141 #define V_008DFC_SQ_IMAGE_SAMPLE_B_O 0x35
3142 #define V_008DFC_SQ_IMAGE_SAMPLE_B_CL_O 0x36
3143 #define V_008DFC_SQ_IMAGE_SAMPLE_LZ_O 0x37
3144 #define V_008DFC_SQ_IMAGE_SAMPLE_C_O 0x38
3145 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CL_O 0x39
3146 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D_O 0x3A
3147 #define V_008DFC_SQ_IMAGE_SAMPLE_C_D_CL_O 0x3B
3148 #define V_008DFC_SQ_IMAGE_SAMPLE_C_L_O 0x3C
3149 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B_O 0x3D
3150 #define V_008DFC_SQ_IMAGE_SAMPLE_C_B_CL_O 0x3E
3151 #define V_008DFC_SQ_IMAGE_SAMPLE_C_LZ_O 0x3F
3152 #define V_008DFC_SQ_IMAGE_GATHER4 0x40
3153 #define V_008DFC_SQ_IMAGE_GATHER4_CL 0x41
3154 #define V_008DFC_SQ_IMAGE_GATHER4_L 0x44
3155 #define V_008DFC_SQ_IMAGE_GATHER4_B 0x45
3156 #define V_008DFC_SQ_IMAGE_GATHER4_B_CL 0x46
3157 #define V_008DFC_SQ_IMAGE_GATHER4_LZ 0x47
3158 #define V_008DFC_SQ_IMAGE_GATHER4_C 0x48
3159 #define V_008DFC_SQ_IMAGE_GATHER4_C_CL 0x49
3160 #define V_008DFC_SQ_IMAGE_GATHER4_C_L 0x4C
3161 #define V_008DFC_SQ_IMAGE_GATHER4_C_B 0x4D
3162 #define V_008DFC_SQ_IMAGE_GATHER4_C_B_CL 0x4E
3163 #define V_008DFC_SQ_IMAGE_GATHER4_C_LZ 0x4F
3164 #define V_008DFC_SQ_IMAGE_GATHER4_O 0x50
3165 #define V_008DFC_SQ_IMAGE_GATHER4_CL_O 0x51
3166 #define V_008DFC_SQ_IMAGE_GATHER4_L_O 0x54
3167 #define V_008DFC_SQ_IMAGE_GATHER4_B_O 0x55
3168 #define V_008DFC_SQ_IMAGE_GATHER4_B_CL_O 0x56
3169 #define V_008DFC_SQ_IMAGE_GATHER4_LZ_O 0x57
3170 #define V_008DFC_SQ_IMAGE_GATHER4_C_O 0x58
3171 #define V_008DFC_SQ_IMAGE_GATHER4_C_CL_O 0x59
3172 #define V_008DFC_SQ_IMAGE_GATHER4_C_L_O 0x5C
3173 #define V_008DFC_SQ_IMAGE_GATHER4_C_B_O 0x5D
3174 #define V_008DFC_SQ_IMAGE_GATHER4_C_B_CL_O 0x5E
3175 #define V_008DFC_SQ_IMAGE_GATHER4_C_LZ_O 0x5F
3176 #define V_008DFC_SQ_IMAGE_GET_LOD 0x60
3177 #define V_008DFC_SQ_IMAGE_SAMPLE_CD 0x68
3178 #define V_008DFC_SQ_IMAGE_SAMPLE_CD_CL 0x69
3179 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD 0x6A
3180 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD_CL 0x6B
3181 #define V_008DFC_SQ_IMAGE_SAMPLE_CD_O 0x6C
3182 #define V_008DFC_SQ_IMAGE_SAMPLE_CD_CL_O 0x6D
3183 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD_O 0x6E
3184 #define V_008DFC_SQ_IMAGE_SAMPLE_C_CD_CL_O 0x6F
3185 #define S_008DFC_SLC(x) (((x) & 0x1) << 25)
3186 #define G_008DFC_SLC(x) (((x) >> 25) & 0x1)
3187 #define C_008DFC_SLC 0xFDFFFFFF
3188 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3189 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3190 #define C_008DFC_ENCODING 0x03FFFFFF
3191 #define V_008DFC_SQ_ENC_MIMG_FIELD 0x3C
3192 #define R_008DFC_SQ_SOPP 0x008DFC
3193 #define S_008DFC_SIMM16(x) (((x) & 0xFFFF) << 0)
3194 #define G_008DFC_SIMM16(x) (((x) >> 0) & 0xFFFF)
3195 #define C_008DFC_SIMM16 0xFFFF0000
3196 #define S_008DFC_OP(x) (((x) & 0x7F) << 16)
3197 #define G_008DFC_OP(x) (((x) >> 16) & 0x7F)
3198 #define C_008DFC_OP 0xFF80FFFF
3199 #define V_008DFC_SQ_S_NOP 0x00
3200 #define V_008DFC_SQ_S_ENDPGM 0x01
3201 #define V_008DFC_SQ_S_BRANCH 0x02
3202 #define V_008DFC_SQ_S_CBRANCH_SCC0 0x04
3203 #define V_008DFC_SQ_S_CBRANCH_SCC1 0x05
3204 #define V_008DFC_SQ_S_CBRANCH_VCCZ 0x06
3205 #define V_008DFC_SQ_S_CBRANCH_VCCNZ 0x07
3206 #define V_008DFC_SQ_S_CBRANCH_EXECZ 0x08
3207 #define V_008DFC_SQ_S_CBRANCH_EXECNZ 0x09
3208 #define V_008DFC_SQ_S_BARRIER 0x0A
3209 /* CIK */
3210 #define V_008DFC_SQ_S_SETKILL 0x0B
3211 /* */
3212 #define V_008DFC_SQ_S_WAITCNT 0x0C
3213 #define V_008DFC_SQ_S_SETHALT 0x0D
3214 #define V_008DFC_SQ_S_SLEEP 0x0E
3215 #define V_008DFC_SQ_S_SETPRIO 0x0F
3216 #define V_008DFC_SQ_S_SENDMSG 0x10
3217 #define V_008DFC_SQ_S_SENDMSGHALT 0x11
3218 #define V_008DFC_SQ_S_TRAP 0x12
3219 #define V_008DFC_SQ_S_ICACHE_INV 0x13
3220 #define V_008DFC_SQ_S_INCPERFLEVEL 0x14
3221 #define V_008DFC_SQ_S_DECPERFLEVEL 0x15
3222 #define V_008DFC_SQ_S_TTRACEDATA 0x16
3223 /* CIK */
3224 #define V_008DFC_SQ_S_CBRANCH_CDBGSYS 0x17
3225 #define V_008DFC_SQ_S_CBRANCH_CDBGUSER 0x18
3226 #define V_008DFC_SQ_S_CBRANCH_CDBGSYS_OR_USER 0x19
3227 #define V_008DFC_SQ_S_CBRANCH_CDBGSYS_AND_USER 0x1A
3228 /* */
3229 #define S_008DFC_ENCODING(x) (((x) & 0x1FF) << 23)
3230 #define G_008DFC_ENCODING(x) (((x) >> 23) & 0x1FF)
3231 #define C_008DFC_ENCODING 0x007FFFFF
3232 #define V_008DFC_SQ_ENC_SOPP_FIELD 0x17F
3233 #define R_008DFC_SQ_VINTRP 0x008DFC
3234 #define S_008DFC_VSRC(x) (((x) & 0xFF) << 0)
3235 #define G_008DFC_VSRC(x) (((x) >> 0) & 0xFF)
3236 #define C_008DFC_VSRC 0xFFFFFF00
3237 #define V_008DFC_SQ_VGPR 0x00
3238 #define S_008DFC_ATTRCHAN(x) (((x) & 0x03) << 8)
3239 #define G_008DFC_ATTRCHAN(x) (((x) >> 8) & 0x03)
3240 #define C_008DFC_ATTRCHAN 0xFFFFFCFF
3241 #define V_008DFC_SQ_CHAN_X 0x00
3242 #define V_008DFC_SQ_CHAN_Y 0x01
3243 #define V_008DFC_SQ_CHAN_Z 0x02
3244 #define V_008DFC_SQ_CHAN_W 0x03
3245 #define S_008DFC_ATTR(x) (((x) & 0x3F) << 10)
3246 #define G_008DFC_ATTR(x) (((x) >> 10) & 0x3F)
3247 #define C_008DFC_ATTR 0xFFFF03FF
3248 #define V_008DFC_SQ_ATTR 0x00
3249 #define S_008DFC_OP(x) (((x) & 0x03) << 16)
3250 #define G_008DFC_OP(x) (((x) >> 16) & 0x03)
3251 #define C_008DFC_OP 0xFFFCFFFF
3252 #define V_008DFC_SQ_V_INTERP_P1_F32 0x00
3253 #define V_008DFC_SQ_V_INTERP_P2_F32 0x01
3254 #define V_008DFC_SQ_V_INTERP_MOV_F32 0x02
3255 #define S_008DFC_VDST(x) (((x) & 0xFF) << 18)
3256 #define G_008DFC_VDST(x) (((x) >> 18) & 0xFF)
3257 #define C_008DFC_VDST 0xFC03FFFF
3258 #define V_008DFC_SQ_VGPR 0x00
3259 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3260 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3261 #define C_008DFC_ENCODING 0x03FFFFFF
3262 #define V_008DFC_SQ_ENC_VINTRP_FIELD 0x32
3263 #define R_008DFC_SQ_MTBUF_0 0x008DFC
3264 #define S_008DFC_OFFSET(x) (((x) & 0xFFF) << 0)
3265 #define G_008DFC_OFFSET(x) (((x) >> 0) & 0xFFF)
3266 #define C_008DFC_OFFSET 0xFFFFF000
3267 #define S_008DFC_OFFEN(x) (((x) & 0x1) << 12)
3268 #define G_008DFC_OFFEN(x) (((x) >> 12) & 0x1)
3269 #define C_008DFC_OFFEN 0xFFFFEFFF
3270 #define S_008DFC_IDXEN(x) (((x) & 0x1) << 13)
3271 #define G_008DFC_IDXEN(x) (((x) >> 13) & 0x1)
3272 #define C_008DFC_IDXEN 0xFFFFDFFF
3273 #define S_008DFC_GLC(x) (((x) & 0x1) << 14)
3274 #define G_008DFC_GLC(x) (((x) >> 14) & 0x1)
3275 #define C_008DFC_GLC 0xFFFFBFFF
3276 #define S_008DFC_ADDR64(x) (((x) & 0x1) << 15)
3277 #define G_008DFC_ADDR64(x) (((x) >> 15) & 0x1)
3278 #define C_008DFC_ADDR64 0xFFFF7FFF
3279 #define S_008DFC_OP(x) (((x) & 0x07) << 16)
3280 #define G_008DFC_OP(x) (((x) >> 16) & 0x07)
3281 #define C_008DFC_OP 0xFFF8FFFF
3282 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_X 0x00
3283 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_XY 0x01
3284 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_XYZ 0x02
3285 #define V_008DFC_SQ_TBUFFER_LOAD_FORMAT_XYZW 0x03
3286 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_X 0x04
3287 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_XY 0x05
3288 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_XYZ 0x06
3289 #define V_008DFC_SQ_TBUFFER_STORE_FORMAT_XYZW 0x07
3290 #define S_008DFC_DFMT(x) (((x) & 0x0F) << 19)
3291 #define G_008DFC_DFMT(x) (((x) >> 19) & 0x0F)
3292 #define C_008DFC_DFMT 0xFF87FFFF
3293 #define S_008DFC_NFMT(x) (((x) & 0x07) << 23)
3294 #define G_008DFC_NFMT(x) (((x) >> 23) & 0x07)
3295 #define C_008DFC_NFMT 0xFC7FFFFF
3296 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3297 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3298 #define C_008DFC_ENCODING 0x03FFFFFF
3299 #define V_008DFC_SQ_ENC_MTBUF_FIELD 0x3A
3300 #define R_008DFC_SQ_SMRD 0x008DFC
3301 #define S_008DFC_OFFSET(x) (((x) & 0xFF) << 0)
3302 #define G_008DFC_OFFSET(x) (((x) >> 0) & 0xFF)
3303 #define C_008DFC_OFFSET 0xFFFFFF00
3304 #define V_008DFC_SQ_SGPR 0x00
3305 /* CIK */
3306 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3307 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3308 /* */
3309 #define V_008DFC_SQ_VCC_LO 0x6A
3310 #define V_008DFC_SQ_VCC_HI 0x6B
3311 #define V_008DFC_SQ_TBA_LO 0x6C
3312 #define V_008DFC_SQ_TBA_HI 0x6D
3313 #define V_008DFC_SQ_TMA_LO 0x6E
3314 #define V_008DFC_SQ_TMA_HI 0x6F
3315 #define V_008DFC_SQ_TTMP0 0x70
3316 #define V_008DFC_SQ_TTMP1 0x71
3317 #define V_008DFC_SQ_TTMP2 0x72
3318 #define V_008DFC_SQ_TTMP3 0x73
3319 #define V_008DFC_SQ_TTMP4 0x74
3320 #define V_008DFC_SQ_TTMP5 0x75
3321 #define V_008DFC_SQ_TTMP6 0x76
3322 #define V_008DFC_SQ_TTMP7 0x77
3323 #define V_008DFC_SQ_TTMP8 0x78
3324 #define V_008DFC_SQ_TTMP9 0x79
3325 #define V_008DFC_SQ_TTMP10 0x7A
3326 #define V_008DFC_SQ_TTMP11 0x7B
3327 /* CIK */
3328 #define V_008DFC_SQ_SRC_LITERAL 0xFF
3329 /* */
3330 #define S_008DFC_IMM(x) (((x) & 0x1) << 8)
3331 #define G_008DFC_IMM(x) (((x) >> 8) & 0x1)
3332 #define C_008DFC_IMM 0xFFFFFEFF
3333 #define S_008DFC_SBASE(x) (((x) & 0x3F) << 9)
3334 #define G_008DFC_SBASE(x) (((x) >> 9) & 0x3F)
3335 #define C_008DFC_SBASE 0xFFFF81FF
3336 #define S_008DFC_SDST(x) (((x) & 0x7F) << 15)
3337 #define G_008DFC_SDST(x) (((x) >> 15) & 0x7F)
3338 #define C_008DFC_SDST 0xFFC07FFF
3339 #define V_008DFC_SQ_SGPR 0x00
3340 /* CIK */
3341 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3342 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3343 /* */
3344 #define V_008DFC_SQ_VCC_LO 0x6A
3345 #define V_008DFC_SQ_VCC_HI 0x6B
3346 #define V_008DFC_SQ_TBA_LO 0x6C
3347 #define V_008DFC_SQ_TBA_HI 0x6D
3348 #define V_008DFC_SQ_TMA_LO 0x6E
3349 #define V_008DFC_SQ_TMA_HI 0x6F
3350 #define V_008DFC_SQ_TTMP0 0x70
3351 #define V_008DFC_SQ_TTMP1 0x71
3352 #define V_008DFC_SQ_TTMP2 0x72
3353 #define V_008DFC_SQ_TTMP3 0x73
3354 #define V_008DFC_SQ_TTMP4 0x74
3355 #define V_008DFC_SQ_TTMP5 0x75
3356 #define V_008DFC_SQ_TTMP6 0x76
3357 #define V_008DFC_SQ_TTMP7 0x77
3358 #define V_008DFC_SQ_TTMP8 0x78
3359 #define V_008DFC_SQ_TTMP9 0x79
3360 #define V_008DFC_SQ_TTMP10 0x7A
3361 #define V_008DFC_SQ_TTMP11 0x7B
3362 #define V_008DFC_SQ_M0 0x7C
3363 #define V_008DFC_SQ_EXEC_LO 0x7E
3364 #define V_008DFC_SQ_EXEC_HI 0x7F
3365 #define S_008DFC_OP(x) (((x) & 0x1F) << 22)
3366 #define G_008DFC_OP(x) (((x) >> 22) & 0x1F)
3367 #define C_008DFC_OP 0xF83FFFFF
3368 #define V_008DFC_SQ_S_LOAD_DWORD 0x00
3369 #define V_008DFC_SQ_S_LOAD_DWORDX2 0x01
3370 #define V_008DFC_SQ_S_LOAD_DWORDX4 0x02
3371 #define V_008DFC_SQ_S_LOAD_DWORDX8 0x03
3372 #define V_008DFC_SQ_S_LOAD_DWORDX16 0x04
3373 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORD 0x08
3374 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX2 0x09
3375 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX4 0x0A
3376 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX8 0x0B
3377 #define V_008DFC_SQ_S_BUFFER_LOAD_DWORDX16 0x0C
3378 /* CIK */
3379 #define V_008DFC_SQ_S_DCACHE_INV_VOL 0x1D
3380 /* */
3381 #define V_008DFC_SQ_S_MEMTIME 0x1E
3382 #define V_008DFC_SQ_S_DCACHE_INV 0x1F
3383 #define S_008DFC_ENCODING(x) (((x) & 0x1F) << 27)
3384 #define G_008DFC_ENCODING(x) (((x) >> 27) & 0x1F)
3385 #define C_008DFC_ENCODING 0x07FFFFFF
3386 #define V_008DFC_SQ_ENC_SMRD_FIELD 0x18
3387 /* CIK */
3388 #define R_008DFC_SQ_FLAT_0 0x008DFC
3389 #define S_008DFC_GLC(x) (((x) & 0x1) << 16)
3390 #define G_008DFC_GLC(x) (((x) >> 16) & 0x1)
3391 #define C_008DFC_GLC 0xFFFEFFFF
3392 #define S_008DFC_SLC(x) (((x) & 0x1) << 17)
3393 #define G_008DFC_SLC(x) (((x) >> 17) & 0x1)
3394 #define C_008DFC_SLC 0xFFFDFFFF
3395 #define S_008DFC_OP(x) (((x) & 0x7F) << 18)
3396 #define G_008DFC_OP(x) (((x) >> 18) & 0x7F)
3397 #define C_008DFC_OP 0xFE03FFFF
3398 #define V_008DFC_SQ_FLAT_LOAD_UBYTE 0x08
3399 #define V_008DFC_SQ_FLAT_LOAD_SBYTE 0x09
3400 #define V_008DFC_SQ_FLAT_LOAD_USHORT 0x0A
3401 #define V_008DFC_SQ_FLAT_LOAD_SSHORT 0x0B
3402 #define V_008DFC_SQ_FLAT_LOAD_DWORD 0x0C
3403 #define V_008DFC_SQ_FLAT_LOAD_DWORDX2 0x0D
3404 #define V_008DFC_SQ_FLAT_LOAD_DWORDX4 0x0E
3405 #define V_008DFC_SQ_FLAT_LOAD_DWORDX3 0x0F
3406 #define V_008DFC_SQ_FLAT_STORE_BYTE 0x18
3407 #define V_008DFC_SQ_FLAT_STORE_SHORT 0x1A
3408 #define V_008DFC_SQ_FLAT_STORE_DWORD 0x1C
3409 #define V_008DFC_SQ_FLAT_STORE_DWORDX2 0x1D
3410 #define V_008DFC_SQ_FLAT_STORE_DWORDX4 0x1E
3411 #define V_008DFC_SQ_FLAT_STORE_DWORDX3 0x1F
3412 #define V_008DFC_SQ_FLAT_ATOMIC_SWAP 0x30
3413 #define V_008DFC_SQ_FLAT_ATOMIC_CMPSWAP 0x31
3414 #define V_008DFC_SQ_FLAT_ATOMIC_ADD 0x32
3415 #define V_008DFC_SQ_FLAT_ATOMIC_SUB 0x33
3416 #define V_008DFC_SQ_FLAT_ATOMIC_SMIN 0x35
3417 #define V_008DFC_SQ_FLAT_ATOMIC_UMIN 0x36
3418 #define V_008DFC_SQ_FLAT_ATOMIC_SMAX 0x37
3419 #define V_008DFC_SQ_FLAT_ATOMIC_UMAX 0x38
3420 #define V_008DFC_SQ_FLAT_ATOMIC_AND 0x39
3421 #define V_008DFC_SQ_FLAT_ATOMIC_OR 0x3A
3422 #define V_008DFC_SQ_FLAT_ATOMIC_XOR 0x3B
3423 #define V_008DFC_SQ_FLAT_ATOMIC_INC 0x3C
3424 #define V_008DFC_SQ_FLAT_ATOMIC_DEC 0x3D
3425 #define V_008DFC_SQ_FLAT_ATOMIC_FCMPSWAP 0x3E
3426 #define V_008DFC_SQ_FLAT_ATOMIC_FMIN 0x3F
3427 #define V_008DFC_SQ_FLAT_ATOMIC_FMAX 0x40
3428 #define V_008DFC_SQ_FLAT_ATOMIC_SWAP_X2 0x50
3429 #define V_008DFC_SQ_FLAT_ATOMIC_CMPSWAP_X2 0x51
3430 #define V_008DFC_SQ_FLAT_ATOMIC_ADD_X2 0x52
3431 #define V_008DFC_SQ_FLAT_ATOMIC_SUB_X2 0x53
3432 #define V_008DFC_SQ_FLAT_ATOMIC_SMIN_X2 0x55
3433 #define V_008DFC_SQ_FLAT_ATOMIC_UMIN_X2 0x56
3434 #define V_008DFC_SQ_FLAT_ATOMIC_SMAX_X2 0x57
3435 #define V_008DFC_SQ_FLAT_ATOMIC_UMAX_X2 0x58
3436 #define V_008DFC_SQ_FLAT_ATOMIC_AND_X2 0x59
3437 #define V_008DFC_SQ_FLAT_ATOMIC_OR_X2 0x5A
3438 #define V_008DFC_SQ_FLAT_ATOMIC_XOR_X2 0x5B
3439 #define V_008DFC_SQ_FLAT_ATOMIC_INC_X2 0x5C
3440 #define V_008DFC_SQ_FLAT_ATOMIC_DEC_X2 0x5D
3441 #define V_008DFC_SQ_FLAT_ATOMIC_FCMPSWAP_X2 0x5E
3442 #define V_008DFC_SQ_FLAT_ATOMIC_FMIN_X2 0x5F
3443 #define V_008DFC_SQ_FLAT_ATOMIC_FMAX_X2 0x60
3444 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
3445 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
3446 #define C_008DFC_ENCODING 0x03FFFFFF
3447 #define V_008DFC_SQ_ENC_FLAT_FIELD 0x37
3448 /* */
3449 #define R_008DFC_SQ_EXP_1 0x008DFC
3450 #define S_008DFC_VSRC0(x) (((x) & 0xFF) << 0)
3451 #define G_008DFC_VSRC0(x) (((x) >> 0) & 0xFF)
3452 #define C_008DFC_VSRC0 0xFFFFFF00
3453 #define V_008DFC_SQ_VGPR 0x00
3454 #define S_008DFC_VSRC1(x) (((x) & 0xFF) << 8)
3455 #define G_008DFC_VSRC1(x) (((x) >> 8) & 0xFF)
3456 #define C_008DFC_VSRC1 0xFFFF00FF
3457 #define V_008DFC_SQ_VGPR 0x00
3458 #define S_008DFC_VSRC2(x) (((x) & 0xFF) << 16)
3459 #define G_008DFC_VSRC2(x) (((x) >> 16) & 0xFF)
3460 #define C_008DFC_VSRC2 0xFF00FFFF
3461 #define V_008DFC_SQ_VGPR 0x00
3462 #define S_008DFC_VSRC3(x) (((x) & 0xFF) << 24)
3463 #define G_008DFC_VSRC3(x) (((x) >> 24) & 0xFF)
3464 #define C_008DFC_VSRC3 0x00FFFFFF
3465 #define V_008DFC_SQ_VGPR 0x00
3466 #define R_008DFC_SQ_DS_1 0x008DFC
3467 #define S_008DFC_ADDR(x) (((x) & 0xFF) << 0)
3468 #define G_008DFC_ADDR(x) (((x) >> 0) & 0xFF)
3469 #define C_008DFC_ADDR 0xFFFFFF00
3470 #define V_008DFC_SQ_VGPR 0x00
3471 #define S_008DFC_DATA0(x) (((x) & 0xFF) << 8)
3472 #define G_008DFC_DATA0(x) (((x) >> 8) & 0xFF)
3473 #define C_008DFC_DATA0 0xFFFF00FF
3474 #define V_008DFC_SQ_VGPR 0x00
3475 #define S_008DFC_DATA1(x) (((x) & 0xFF) << 16)
3476 #define G_008DFC_DATA1(x) (((x) >> 16) & 0xFF)
3477 #define C_008DFC_DATA1 0xFF00FFFF
3478 #define V_008DFC_SQ_VGPR 0x00
3479 #define S_008DFC_VDST(x) (((x) & 0xFF) << 24)
3480 #define G_008DFC_VDST(x) (((x) >> 24) & 0xFF)
3481 #define C_008DFC_VDST 0x00FFFFFF
3482 #define V_008DFC_SQ_VGPR 0x00
3483 #define R_008DFC_SQ_VOPC 0x008DFC
3484 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
3485 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
3486 #define C_008DFC_SRC0 0xFFFFFE00
3487 #define V_008DFC_SQ_SGPR 0x00
3488 #define V_008DFC_SQ_VCC_LO 0x6A
3489 #define V_008DFC_SQ_VCC_HI 0x6B
3490 #define V_008DFC_SQ_TBA_LO 0x6C
3491 #define V_008DFC_SQ_TBA_HI 0x6D
3492 #define V_008DFC_SQ_TMA_LO 0x6E
3493 #define V_008DFC_SQ_TMA_HI 0x6F
3494 #define V_008DFC_SQ_TTMP0 0x70
3495 #define V_008DFC_SQ_TTMP1 0x71
3496 #define V_008DFC_SQ_TTMP2 0x72
3497 #define V_008DFC_SQ_TTMP3 0x73
3498 #define V_008DFC_SQ_TTMP4 0x74
3499 #define V_008DFC_SQ_TTMP5 0x75
3500 #define V_008DFC_SQ_TTMP6 0x76
3501 #define V_008DFC_SQ_TTMP7 0x77
3502 #define V_008DFC_SQ_TTMP8 0x78
3503 #define V_008DFC_SQ_TTMP9 0x79
3504 #define V_008DFC_SQ_TTMP10 0x7A
3505 #define V_008DFC_SQ_TTMP11 0x7B
3506 #define V_008DFC_SQ_M0 0x7C
3507 #define V_008DFC_SQ_EXEC_LO 0x7E
3508 #define V_008DFC_SQ_EXEC_HI 0x7F
3509 #define V_008DFC_SQ_SRC_0 0x80
3510 #define V_008DFC_SQ_SRC_1_INT 0x81
3511 #define V_008DFC_SQ_SRC_2_INT 0x82
3512 #define V_008DFC_SQ_SRC_3_INT 0x83
3513 #define V_008DFC_SQ_SRC_4_INT 0x84
3514 #define V_008DFC_SQ_SRC_5_INT 0x85
3515 #define V_008DFC_SQ_SRC_6_INT 0x86
3516 #define V_008DFC_SQ_SRC_7_INT 0x87
3517 #define V_008DFC_SQ_SRC_8_INT 0x88
3518 #define V_008DFC_SQ_SRC_9_INT 0x89
3519 #define V_008DFC_SQ_SRC_10_INT 0x8A
3520 #define V_008DFC_SQ_SRC_11_INT 0x8B
3521 #define V_008DFC_SQ_SRC_12_INT 0x8C
3522 #define V_008DFC_SQ_SRC_13_INT 0x8D
3523 #define V_008DFC_SQ_SRC_14_INT 0x8E
3524 #define V_008DFC_SQ_SRC_15_INT 0x8F
3525 #define V_008DFC_SQ_SRC_16_INT 0x90
3526 #define V_008DFC_SQ_SRC_17_INT 0x91
3527 #define V_008DFC_SQ_SRC_18_INT 0x92
3528 #define V_008DFC_SQ_SRC_19_INT 0x93
3529 #define V_008DFC_SQ_SRC_20_INT 0x94
3530 #define V_008DFC_SQ_SRC_21_INT 0x95
3531 #define V_008DFC_SQ_SRC_22_INT 0x96
3532 #define V_008DFC_SQ_SRC_23_INT 0x97
3533 #define V_008DFC_SQ_SRC_24_INT 0x98
3534 #define V_008DFC_SQ_SRC_25_INT 0x99
3535 #define V_008DFC_SQ_SRC_26_INT 0x9A
3536 #define V_008DFC_SQ_SRC_27_INT 0x9B
3537 #define V_008DFC_SQ_SRC_28_INT 0x9C
3538 #define V_008DFC_SQ_SRC_29_INT 0x9D
3539 #define V_008DFC_SQ_SRC_30_INT 0x9E
3540 #define V_008DFC_SQ_SRC_31_INT 0x9F
3541 #define V_008DFC_SQ_SRC_32_INT 0xA0
3542 #define V_008DFC_SQ_SRC_33_INT 0xA1
3543 #define V_008DFC_SQ_SRC_34_INT 0xA2
3544 #define V_008DFC_SQ_SRC_35_INT 0xA3
3545 #define V_008DFC_SQ_SRC_36_INT 0xA4
3546 #define V_008DFC_SQ_SRC_37_INT 0xA5
3547 #define V_008DFC_SQ_SRC_38_INT 0xA6
3548 #define V_008DFC_SQ_SRC_39_INT 0xA7
3549 #define V_008DFC_SQ_SRC_40_INT 0xA8
3550 #define V_008DFC_SQ_SRC_41_INT 0xA9
3551 #define V_008DFC_SQ_SRC_42_INT 0xAA
3552 #define V_008DFC_SQ_SRC_43_INT 0xAB
3553 #define V_008DFC_SQ_SRC_44_INT 0xAC
3554 #define V_008DFC_SQ_SRC_45_INT 0xAD
3555 #define V_008DFC_SQ_SRC_46_INT 0xAE
3556 #define V_008DFC_SQ_SRC_47_INT 0xAF
3557 #define V_008DFC_SQ_SRC_48_INT 0xB0
3558 #define V_008DFC_SQ_SRC_49_INT 0xB1
3559 #define V_008DFC_SQ_SRC_50_INT 0xB2
3560 #define V_008DFC_SQ_SRC_51_INT 0xB3
3561 #define V_008DFC_SQ_SRC_52_INT 0xB4
3562 #define V_008DFC_SQ_SRC_53_INT 0xB5
3563 #define V_008DFC_SQ_SRC_54_INT 0xB6
3564 #define V_008DFC_SQ_SRC_55_INT 0xB7
3565 #define V_008DFC_SQ_SRC_56_INT 0xB8
3566 #define V_008DFC_SQ_SRC_57_INT 0xB9
3567 #define V_008DFC_SQ_SRC_58_INT 0xBA
3568 #define V_008DFC_SQ_SRC_59_INT 0xBB
3569 #define V_008DFC_SQ_SRC_60_INT 0xBC
3570 #define V_008DFC_SQ_SRC_61_INT 0xBD
3571 #define V_008DFC_SQ_SRC_62_INT 0xBE
3572 #define V_008DFC_SQ_SRC_63_INT 0xBF
3573 #define V_008DFC_SQ_SRC_64_INT 0xC0
3574 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
3575 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
3576 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
3577 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
3578 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
3579 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
3580 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
3581 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
3582 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
3583 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
3584 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
3585 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
3586 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
3587 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
3588 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
3589 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
3590 #define V_008DFC_SQ_SRC_0_5 0xF0
3591 #define V_008DFC_SQ_SRC_M_0_5 0xF1
3592 #define V_008DFC_SQ_SRC_1 0xF2
3593 #define V_008DFC_SQ_SRC_M_1 0xF3
3594 #define V_008DFC_SQ_SRC_2 0xF4
3595 #define V_008DFC_SQ_SRC_M_2 0xF5
3596 #define V_008DFC_SQ_SRC_4 0xF6
3597 #define V_008DFC_SQ_SRC_M_4 0xF7
3598 #define V_008DFC_SQ_SRC_VCCZ 0xFB
3599 #define V_008DFC_SQ_SRC_EXECZ 0xFC
3600 #define V_008DFC_SQ_SRC_SCC 0xFD
3601 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
3602 #define V_008DFC_SQ_SRC_VGPR 0x100
3603 #define S_008DFC_VSRC1(x) (((x) & 0xFF) << 9)
3604 #define G_008DFC_VSRC1(x) (((x) >> 9) & 0xFF)
3605 #define C_008DFC_VSRC1 0xFFFE01FF
3606 #define V_008DFC_SQ_VGPR 0x00
3607 #define S_008DFC_OP(x) (((x) & 0xFF) << 17)
3608 #define G_008DFC_OP(x) (((x) >> 17) & 0xFF)
3609 #define C_008DFC_OP 0xFE01FFFF
3610 #define V_008DFC_SQ_V_CMP_F_F32 0x00
3611 #define V_008DFC_SQ_V_CMP_LT_F32 0x01
3612 #define V_008DFC_SQ_V_CMP_EQ_F32 0x02
3613 #define V_008DFC_SQ_V_CMP_LE_F32 0x03
3614 #define V_008DFC_SQ_V_CMP_GT_F32 0x04
3615 #define V_008DFC_SQ_V_CMP_LG_F32 0x05
3616 #define V_008DFC_SQ_V_CMP_GE_F32 0x06
3617 #define V_008DFC_SQ_V_CMP_O_F32 0x07
3618 #define V_008DFC_SQ_V_CMP_U_F32 0x08
3619 #define V_008DFC_SQ_V_CMP_NGE_F32 0x09
3620 #define V_008DFC_SQ_V_CMP_NLG_F32 0x0A
3621 #define V_008DFC_SQ_V_CMP_NGT_F32 0x0B
3622 #define V_008DFC_SQ_V_CMP_NLE_F32 0x0C
3623 #define V_008DFC_SQ_V_CMP_NEQ_F32 0x0D
3624 #define V_008DFC_SQ_V_CMP_NLT_F32 0x0E
3625 #define V_008DFC_SQ_V_CMP_TRU_F32 0x0F
3626 #define V_008DFC_SQ_V_CMPX_F_F32 0x10
3627 #define V_008DFC_SQ_V_CMPX_LT_F32 0x11
3628 #define V_008DFC_SQ_V_CMPX_EQ_F32 0x12
3629 #define V_008DFC_SQ_V_CMPX_LE_F32 0x13
3630 #define V_008DFC_SQ_V_CMPX_GT_F32 0x14
3631 #define V_008DFC_SQ_V_CMPX_LG_F32 0x15
3632 #define V_008DFC_SQ_V_CMPX_GE_F32 0x16
3633 #define V_008DFC_SQ_V_CMPX_O_F32 0x17
3634 #define V_008DFC_SQ_V_CMPX_U_F32 0x18
3635 #define V_008DFC_SQ_V_CMPX_NGE_F32 0x19
3636 #define V_008DFC_SQ_V_CMPX_NLG_F32 0x1A
3637 #define V_008DFC_SQ_V_CMPX_NGT_F32 0x1B
3638 #define V_008DFC_SQ_V_CMPX_NLE_F32 0x1C
3639 #define V_008DFC_SQ_V_CMPX_NEQ_F32 0x1D
3640 #define V_008DFC_SQ_V_CMPX_NLT_F32 0x1E
3641 #define V_008DFC_SQ_V_CMPX_TRU_F32 0x1F
3642 #define V_008DFC_SQ_V_CMP_F_F64 0x20
3643 #define V_008DFC_SQ_V_CMP_LT_F64 0x21
3644 #define V_008DFC_SQ_V_CMP_EQ_F64 0x22
3645 #define V_008DFC_SQ_V_CMP_LE_F64 0x23
3646 #define V_008DFC_SQ_V_CMP_GT_F64 0x24
3647 #define V_008DFC_SQ_V_CMP_LG_F64 0x25
3648 #define V_008DFC_SQ_V_CMP_GE_F64 0x26
3649 #define V_008DFC_SQ_V_CMP_O_F64 0x27
3650 #define V_008DFC_SQ_V_CMP_U_F64 0x28
3651 #define V_008DFC_SQ_V_CMP_NGE_F64 0x29
3652 #define V_008DFC_SQ_V_CMP_NLG_F64 0x2A
3653 #define V_008DFC_SQ_V_CMP_NGT_F64 0x2B
3654 #define V_008DFC_SQ_V_CMP_NLE_F64 0x2C
3655 #define V_008DFC_SQ_V_CMP_NEQ_F64 0x2D
3656 #define V_008DFC_SQ_V_CMP_NLT_F64 0x2E
3657 #define V_008DFC_SQ_V_CMP_TRU_F64 0x2F
3658 #define V_008DFC_SQ_V_CMPX_F_F64 0x30
3659 #define V_008DFC_SQ_V_CMPX_LT_F64 0x31
3660 #define V_008DFC_SQ_V_CMPX_EQ_F64 0x32
3661 #define V_008DFC_SQ_V_CMPX_LE_F64 0x33
3662 #define V_008DFC_SQ_V_CMPX_GT_F64 0x34
3663 #define V_008DFC_SQ_V_CMPX_LG_F64 0x35
3664 #define V_008DFC_SQ_V_CMPX_GE_F64 0x36
3665 #define V_008DFC_SQ_V_CMPX_O_F64 0x37
3666 #define V_008DFC_SQ_V_CMPX_U_F64 0x38
3667 #define V_008DFC_SQ_V_CMPX_NGE_F64 0x39
3668 #define V_008DFC_SQ_V_CMPX_NLG_F64 0x3A
3669 #define V_008DFC_SQ_V_CMPX_NGT_F64 0x3B
3670 #define V_008DFC_SQ_V_CMPX_NLE_F64 0x3C
3671 #define V_008DFC_SQ_V_CMPX_NEQ_F64 0x3D
3672 #define V_008DFC_SQ_V_CMPX_NLT_F64 0x3E
3673 #define V_008DFC_SQ_V_CMPX_TRU_F64 0x3F
3674 #define V_008DFC_SQ_V_CMPS_F_F32 0x40
3675 #define V_008DFC_SQ_V_CMPS_LT_F32 0x41
3676 #define V_008DFC_SQ_V_CMPS_EQ_F32 0x42
3677 #define V_008DFC_SQ_V_CMPS_LE_F32 0x43
3678 #define V_008DFC_SQ_V_CMPS_GT_F32 0x44
3679 #define V_008DFC_SQ_V_CMPS_LG_F32 0x45
3680 #define V_008DFC_SQ_V_CMPS_GE_F32 0x46
3681 #define V_008DFC_SQ_V_CMPS_O_F32 0x47
3682 #define V_008DFC_SQ_V_CMPS_U_F32 0x48
3683 #define V_008DFC_SQ_V_CMPS_NGE_F32 0x49
3684 #define V_008DFC_SQ_V_CMPS_NLG_F32 0x4A
3685 #define V_008DFC_SQ_V_CMPS_NGT_F32 0x4B
3686 #define V_008DFC_SQ_V_CMPS_NLE_F32 0x4C
3687 #define V_008DFC_SQ_V_CMPS_NEQ_F32 0x4D
3688 #define V_008DFC_SQ_V_CMPS_NLT_F32 0x4E
3689 #define V_008DFC_SQ_V_CMPS_TRU_F32 0x4F
3690 #define V_008DFC_SQ_V_CMPSX_F_F32 0x50
3691 #define V_008DFC_SQ_V_CMPSX_LT_F32 0x51
3692 #define V_008DFC_SQ_V_CMPSX_EQ_F32 0x52
3693 #define V_008DFC_SQ_V_CMPSX_LE_F32 0x53
3694 #define V_008DFC_SQ_V_CMPSX_GT_F32 0x54
3695 #define V_008DFC_SQ_V_CMPSX_LG_F32 0x55
3696 #define V_008DFC_SQ_V_CMPSX_GE_F32 0x56
3697 #define V_008DFC_SQ_V_CMPSX_O_F32 0x57
3698 #define V_008DFC_SQ_V_CMPSX_U_F32 0x58
3699 #define V_008DFC_SQ_V_CMPSX_NGE_F32 0x59
3700 #define V_008DFC_SQ_V_CMPSX_NLG_F32 0x5A
3701 #define V_008DFC_SQ_V_CMPSX_NGT_F32 0x5B
3702 #define V_008DFC_SQ_V_CMPSX_NLE_F32 0x5C
3703 #define V_008DFC_SQ_V_CMPSX_NEQ_F32 0x5D
3704 #define V_008DFC_SQ_V_CMPSX_NLT_F32 0x5E
3705 #define V_008DFC_SQ_V_CMPSX_TRU_F32 0x5F
3706 #define V_008DFC_SQ_V_CMPS_F_F64 0x60
3707 #define V_008DFC_SQ_V_CMPS_LT_F64 0x61
3708 #define V_008DFC_SQ_V_CMPS_EQ_F64 0x62
3709 #define V_008DFC_SQ_V_CMPS_LE_F64 0x63
3710 #define V_008DFC_SQ_V_CMPS_GT_F64 0x64
3711 #define V_008DFC_SQ_V_CMPS_LG_F64 0x65
3712 #define V_008DFC_SQ_V_CMPS_GE_F64 0x66
3713 #define V_008DFC_SQ_V_CMPS_O_F64 0x67
3714 #define V_008DFC_SQ_V_CMPS_U_F64 0x68
3715 #define V_008DFC_SQ_V_CMPS_NGE_F64 0x69
3716 #define V_008DFC_SQ_V_CMPS_NLG_F64 0x6A
3717 #define V_008DFC_SQ_V_CMPS_NGT_F64 0x6B
3718 #define V_008DFC_SQ_V_CMPS_NLE_F64 0x6C
3719 #define V_008DFC_SQ_V_CMPS_NEQ_F64 0x6D
3720 #define V_008DFC_SQ_V_CMPS_NLT_F64 0x6E
3721 #define V_008DFC_SQ_V_CMPS_TRU_F64 0x6F
3722 #define V_008DFC_SQ_V_CMPSX_F_F64 0x70
3723 #define V_008DFC_SQ_V_CMPSX_LT_F64 0x71
3724 #define V_008DFC_SQ_V_CMPSX_EQ_F64 0x72
3725 #define V_008DFC_SQ_V_CMPSX_LE_F64 0x73
3726 #define V_008DFC_SQ_V_CMPSX_GT_F64 0x74
3727 #define V_008DFC_SQ_V_CMPSX_LG_F64 0x75
3728 #define V_008DFC_SQ_V_CMPSX_GE_F64 0x76
3729 #define V_008DFC_SQ_V_CMPSX_O_F64 0x77
3730 #define V_008DFC_SQ_V_CMPSX_U_F64 0x78
3731 #define V_008DFC_SQ_V_CMPSX_NGE_F64 0x79
3732 #define V_008DFC_SQ_V_CMPSX_NLG_F64 0x7A
3733 #define V_008DFC_SQ_V_CMPSX_NGT_F64 0x7B
3734 #define V_008DFC_SQ_V_CMPSX_NLE_F64 0x7C
3735 #define V_008DFC_SQ_V_CMPSX_NEQ_F64 0x7D
3736 #define V_008DFC_SQ_V_CMPSX_NLT_F64 0x7E
3737 #define V_008DFC_SQ_V_CMPSX_TRU_F64 0x7F
3738 #define V_008DFC_SQ_V_CMP_F_I32 0x80
3739 #define V_008DFC_SQ_V_CMP_LT_I32 0x81
3740 #define V_008DFC_SQ_V_CMP_EQ_I32 0x82
3741 #define V_008DFC_SQ_V_CMP_LE_I32 0x83
3742 #define V_008DFC_SQ_V_CMP_GT_I32 0x84
3743 #define V_008DFC_SQ_V_CMP_NE_I32 0x85
3744 #define V_008DFC_SQ_V_CMP_GE_I32 0x86
3745 #define V_008DFC_SQ_V_CMP_T_I32 0x87
3746 #define V_008DFC_SQ_V_CMP_CLASS_F32 0x88
3747 #define V_008DFC_SQ_V_CMPX_F_I32 0x90
3748 #define V_008DFC_SQ_V_CMPX_LT_I32 0x91
3749 #define V_008DFC_SQ_V_CMPX_EQ_I32 0x92
3750 #define V_008DFC_SQ_V_CMPX_LE_I32 0x93
3751 #define V_008DFC_SQ_V_CMPX_GT_I32 0x94
3752 #define V_008DFC_SQ_V_CMPX_NE_I32 0x95
3753 #define V_008DFC_SQ_V_CMPX_GE_I32 0x96
3754 #define V_008DFC_SQ_V_CMPX_T_I32 0x97
3755 #define V_008DFC_SQ_V_CMPX_CLASS_F32 0x98
3756 #define V_008DFC_SQ_V_CMP_F_I64 0xA0
3757 #define V_008DFC_SQ_V_CMP_LT_I64 0xA1
3758 #define V_008DFC_SQ_V_CMP_EQ_I64 0xA2
3759 #define V_008DFC_SQ_V_CMP_LE_I64 0xA3
3760 #define V_008DFC_SQ_V_CMP_GT_I64 0xA4
3761 #define V_008DFC_SQ_V_CMP_NE_I64 0xA5
3762 #define V_008DFC_SQ_V_CMP_GE_I64 0xA6
3763 #define V_008DFC_SQ_V_CMP_T_I64 0xA7
3764 #define V_008DFC_SQ_V_CMP_CLASS_F64 0xA8
3765 #define V_008DFC_SQ_V_CMPX_F_I64 0xB0
3766 #define V_008DFC_SQ_V_CMPX_LT_I64 0xB1
3767 #define V_008DFC_SQ_V_CMPX_EQ_I64 0xB2
3768 #define V_008DFC_SQ_V_CMPX_LE_I64 0xB3
3769 #define V_008DFC_SQ_V_CMPX_GT_I64 0xB4
3770 #define V_008DFC_SQ_V_CMPX_NE_I64 0xB5
3771 #define V_008DFC_SQ_V_CMPX_GE_I64 0xB6
3772 #define V_008DFC_SQ_V_CMPX_T_I64 0xB7
3773 #define V_008DFC_SQ_V_CMPX_CLASS_F64 0xB8
3774 #define V_008DFC_SQ_V_CMP_F_U32 0xC0
3775 #define V_008DFC_SQ_V_CMP_LT_U32 0xC1
3776 #define V_008DFC_SQ_V_CMP_EQ_U32 0xC2
3777 #define V_008DFC_SQ_V_CMP_LE_U32 0xC3
3778 #define V_008DFC_SQ_V_CMP_GT_U32 0xC4
3779 #define V_008DFC_SQ_V_CMP_NE_U32 0xC5
3780 #define V_008DFC_SQ_V_CMP_GE_U32 0xC6
3781 #define V_008DFC_SQ_V_CMP_T_U32 0xC7
3782 #define V_008DFC_SQ_V_CMPX_F_U32 0xD0
3783 #define V_008DFC_SQ_V_CMPX_LT_U32 0xD1
3784 #define V_008DFC_SQ_V_CMPX_EQ_U32 0xD2
3785 #define V_008DFC_SQ_V_CMPX_LE_U32 0xD3
3786 #define V_008DFC_SQ_V_CMPX_GT_U32 0xD4
3787 #define V_008DFC_SQ_V_CMPX_NE_U32 0xD5
3788 #define V_008DFC_SQ_V_CMPX_GE_U32 0xD6
3789 #define V_008DFC_SQ_V_CMPX_T_U32 0xD7
3790 #define V_008DFC_SQ_V_CMP_F_U64 0xE0
3791 #define V_008DFC_SQ_V_CMP_LT_U64 0xE1
3792 #define V_008DFC_SQ_V_CMP_EQ_U64 0xE2
3793 #define V_008DFC_SQ_V_CMP_LE_U64 0xE3
3794 #define V_008DFC_SQ_V_CMP_GT_U64 0xE4
3795 #define V_008DFC_SQ_V_CMP_NE_U64 0xE5
3796 #define V_008DFC_SQ_V_CMP_GE_U64 0xE6
3797 #define V_008DFC_SQ_V_CMP_T_U64 0xE7
3798 #define V_008DFC_SQ_V_CMPX_F_U64 0xF0
3799 #define V_008DFC_SQ_V_CMPX_LT_U64 0xF1
3800 #define V_008DFC_SQ_V_CMPX_EQ_U64 0xF2
3801 #define V_008DFC_SQ_V_CMPX_LE_U64 0xF3
3802 #define V_008DFC_SQ_V_CMPX_GT_U64 0xF4
3803 #define V_008DFC_SQ_V_CMPX_NE_U64 0xF5
3804 #define V_008DFC_SQ_V_CMPX_GE_U64 0xF6
3805 #define V_008DFC_SQ_V_CMPX_T_U64 0xF7
3806 #define S_008DFC_ENCODING(x) (((x) & 0x7F) << 25)
3807 #define G_008DFC_ENCODING(x) (((x) >> 25) & 0x7F)
3808 #define C_008DFC_ENCODING 0x01FFFFFF
3809 #define V_008DFC_SQ_ENC_VOPC_FIELD 0x3E
3810 #define R_008DFC_SQ_SOP1 0x008DFC
3811 #define S_008DFC_SSRC0(x) (((x) & 0xFF) << 0)
3812 #define G_008DFC_SSRC0(x) (((x) >> 0) & 0xFF)
3813 #define C_008DFC_SSRC0 0xFFFFFF00
3814 #define V_008DFC_SQ_SGPR 0x00
3815 /* CIK */
3816 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3817 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3818 /* */
3819 #define V_008DFC_SQ_VCC_LO 0x6A
3820 #define V_008DFC_SQ_VCC_HI 0x6B
3821 #define V_008DFC_SQ_TBA_LO 0x6C
3822 #define V_008DFC_SQ_TBA_HI 0x6D
3823 #define V_008DFC_SQ_TMA_LO 0x6E
3824 #define V_008DFC_SQ_TMA_HI 0x6F
3825 #define V_008DFC_SQ_TTMP0 0x70
3826 #define V_008DFC_SQ_TTMP1 0x71
3827 #define V_008DFC_SQ_TTMP2 0x72
3828 #define V_008DFC_SQ_TTMP3 0x73
3829 #define V_008DFC_SQ_TTMP4 0x74
3830 #define V_008DFC_SQ_TTMP5 0x75
3831 #define V_008DFC_SQ_TTMP6 0x76
3832 #define V_008DFC_SQ_TTMP7 0x77
3833 #define V_008DFC_SQ_TTMP8 0x78
3834 #define V_008DFC_SQ_TTMP9 0x79
3835 #define V_008DFC_SQ_TTMP10 0x7A
3836 #define V_008DFC_SQ_TTMP11 0x7B
3837 #define V_008DFC_SQ_M0 0x7C
3838 #define V_008DFC_SQ_EXEC_LO 0x7E
3839 #define V_008DFC_SQ_EXEC_HI 0x7F
3840 #define V_008DFC_SQ_SRC_0 0x80
3841 #define V_008DFC_SQ_SRC_1_INT 0x81
3842 #define V_008DFC_SQ_SRC_2_INT 0x82
3843 #define V_008DFC_SQ_SRC_3_INT 0x83
3844 #define V_008DFC_SQ_SRC_4_INT 0x84
3845 #define V_008DFC_SQ_SRC_5_INT 0x85
3846 #define V_008DFC_SQ_SRC_6_INT 0x86
3847 #define V_008DFC_SQ_SRC_7_INT 0x87
3848 #define V_008DFC_SQ_SRC_8_INT 0x88
3849 #define V_008DFC_SQ_SRC_9_INT 0x89
3850 #define V_008DFC_SQ_SRC_10_INT 0x8A
3851 #define V_008DFC_SQ_SRC_11_INT 0x8B
3852 #define V_008DFC_SQ_SRC_12_INT 0x8C
3853 #define V_008DFC_SQ_SRC_13_INT 0x8D
3854 #define V_008DFC_SQ_SRC_14_INT 0x8E
3855 #define V_008DFC_SQ_SRC_15_INT 0x8F
3856 #define V_008DFC_SQ_SRC_16_INT 0x90
3857 #define V_008DFC_SQ_SRC_17_INT 0x91
3858 #define V_008DFC_SQ_SRC_18_INT 0x92
3859 #define V_008DFC_SQ_SRC_19_INT 0x93
3860 #define V_008DFC_SQ_SRC_20_INT 0x94
3861 #define V_008DFC_SQ_SRC_21_INT 0x95
3862 #define V_008DFC_SQ_SRC_22_INT 0x96
3863 #define V_008DFC_SQ_SRC_23_INT 0x97
3864 #define V_008DFC_SQ_SRC_24_INT 0x98
3865 #define V_008DFC_SQ_SRC_25_INT 0x99
3866 #define V_008DFC_SQ_SRC_26_INT 0x9A
3867 #define V_008DFC_SQ_SRC_27_INT 0x9B
3868 #define V_008DFC_SQ_SRC_28_INT 0x9C
3869 #define V_008DFC_SQ_SRC_29_INT 0x9D
3870 #define V_008DFC_SQ_SRC_30_INT 0x9E
3871 #define V_008DFC_SQ_SRC_31_INT 0x9F
3872 #define V_008DFC_SQ_SRC_32_INT 0xA0
3873 #define V_008DFC_SQ_SRC_33_INT 0xA1
3874 #define V_008DFC_SQ_SRC_34_INT 0xA2
3875 #define V_008DFC_SQ_SRC_35_INT 0xA3
3876 #define V_008DFC_SQ_SRC_36_INT 0xA4
3877 #define V_008DFC_SQ_SRC_37_INT 0xA5
3878 #define V_008DFC_SQ_SRC_38_INT 0xA6
3879 #define V_008DFC_SQ_SRC_39_INT 0xA7
3880 #define V_008DFC_SQ_SRC_40_INT 0xA8
3881 #define V_008DFC_SQ_SRC_41_INT 0xA9
3882 #define V_008DFC_SQ_SRC_42_INT 0xAA
3883 #define V_008DFC_SQ_SRC_43_INT 0xAB
3884 #define V_008DFC_SQ_SRC_44_INT 0xAC
3885 #define V_008DFC_SQ_SRC_45_INT 0xAD
3886 #define V_008DFC_SQ_SRC_46_INT 0xAE
3887 #define V_008DFC_SQ_SRC_47_INT 0xAF
3888 #define V_008DFC_SQ_SRC_48_INT 0xB0
3889 #define V_008DFC_SQ_SRC_49_INT 0xB1
3890 #define V_008DFC_SQ_SRC_50_INT 0xB2
3891 #define V_008DFC_SQ_SRC_51_INT 0xB3
3892 #define V_008DFC_SQ_SRC_52_INT 0xB4
3893 #define V_008DFC_SQ_SRC_53_INT 0xB5
3894 #define V_008DFC_SQ_SRC_54_INT 0xB6
3895 #define V_008DFC_SQ_SRC_55_INT 0xB7
3896 #define V_008DFC_SQ_SRC_56_INT 0xB8
3897 #define V_008DFC_SQ_SRC_57_INT 0xB9
3898 #define V_008DFC_SQ_SRC_58_INT 0xBA
3899 #define V_008DFC_SQ_SRC_59_INT 0xBB
3900 #define V_008DFC_SQ_SRC_60_INT 0xBC
3901 #define V_008DFC_SQ_SRC_61_INT 0xBD
3902 #define V_008DFC_SQ_SRC_62_INT 0xBE
3903 #define V_008DFC_SQ_SRC_63_INT 0xBF
3904 #define V_008DFC_SQ_SRC_64_INT 0xC0
3905 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
3906 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
3907 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
3908 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
3909 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
3910 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
3911 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
3912 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
3913 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
3914 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
3915 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
3916 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
3917 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
3918 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
3919 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
3920 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
3921 #define V_008DFC_SQ_SRC_0_5 0xF0
3922 #define V_008DFC_SQ_SRC_M_0_5 0xF1
3923 #define V_008DFC_SQ_SRC_1 0xF2
3924 #define V_008DFC_SQ_SRC_M_1 0xF3
3925 #define V_008DFC_SQ_SRC_2 0xF4
3926 #define V_008DFC_SQ_SRC_M_2 0xF5
3927 #define V_008DFC_SQ_SRC_4 0xF6
3928 #define V_008DFC_SQ_SRC_M_4 0xF7
3929 #define V_008DFC_SQ_SRC_VCCZ 0xFB
3930 #define V_008DFC_SQ_SRC_EXECZ 0xFC
3931 #define V_008DFC_SQ_SRC_SCC 0xFD
3932 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
3933 #define S_008DFC_OP(x) (((x) & 0xFF) << 8)
3934 #define G_008DFC_OP(x) (((x) >> 8) & 0xFF)
3935 #define C_008DFC_OP 0xFFFF00FF
3936 #define V_008DFC_SQ_S_MOV_B32 0x03
3937 #define V_008DFC_SQ_S_MOV_B64 0x04
3938 #define V_008DFC_SQ_S_CMOV_B32 0x05
3939 #define V_008DFC_SQ_S_CMOV_B64 0x06
3940 #define V_008DFC_SQ_S_NOT_B32 0x07
3941 #define V_008DFC_SQ_S_NOT_B64 0x08
3942 #define V_008DFC_SQ_S_WQM_B32 0x09
3943 #define V_008DFC_SQ_S_WQM_B64 0x0A
3944 #define V_008DFC_SQ_S_BREV_B32 0x0B
3945 #define V_008DFC_SQ_S_BREV_B64 0x0C
3946 #define V_008DFC_SQ_S_BCNT0_I32_B32 0x0D
3947 #define V_008DFC_SQ_S_BCNT0_I32_B64 0x0E
3948 #define V_008DFC_SQ_S_BCNT1_I32_B32 0x0F
3949 #define V_008DFC_SQ_S_BCNT1_I32_B64 0x10
3950 #define V_008DFC_SQ_S_FF0_I32_B32 0x11
3951 #define V_008DFC_SQ_S_FF0_I32_B64 0x12
3952 #define V_008DFC_SQ_S_FF1_I32_B32 0x13
3953 #define V_008DFC_SQ_S_FF1_I32_B64 0x14
3954 #define V_008DFC_SQ_S_FLBIT_I32_B32 0x15
3955 #define V_008DFC_SQ_S_FLBIT_I32_B64 0x16
3956 #define V_008DFC_SQ_S_FLBIT_I32 0x17
3957 #define V_008DFC_SQ_S_FLBIT_I32_I64 0x18
3958 #define V_008DFC_SQ_S_SEXT_I32_I8 0x19
3959 #define V_008DFC_SQ_S_SEXT_I32_I16 0x1A
3960 #define V_008DFC_SQ_S_BITSET0_B32 0x1B
3961 #define V_008DFC_SQ_S_BITSET0_B64 0x1C
3962 #define V_008DFC_SQ_S_BITSET1_B32 0x1D
3963 #define V_008DFC_SQ_S_BITSET1_B64 0x1E
3964 #define V_008DFC_SQ_S_GETPC_B64 0x1F
3965 #define V_008DFC_SQ_S_SETPC_B64 0x20
3966 #define V_008DFC_SQ_S_SWAPPC_B64 0x21
3967 #define V_008DFC_SQ_S_RFE_B64 0x22
3968 #define V_008DFC_SQ_S_AND_SAVEEXEC_B64 0x24
3969 #define V_008DFC_SQ_S_OR_SAVEEXEC_B64 0x25
3970 #define V_008DFC_SQ_S_XOR_SAVEEXEC_B64 0x26
3971 #define V_008DFC_SQ_S_ANDN2_SAVEEXEC_B64 0x27
3972 #define V_008DFC_SQ_S_ORN2_SAVEEXEC_B64 0x28
3973 #define V_008DFC_SQ_S_NAND_SAVEEXEC_B64 0x29
3974 #define V_008DFC_SQ_S_NOR_SAVEEXEC_B64 0x2A
3975 #define V_008DFC_SQ_S_XNOR_SAVEEXEC_B64 0x2B
3976 #define V_008DFC_SQ_S_QUADMASK_B32 0x2C
3977 #define V_008DFC_SQ_S_QUADMASK_B64 0x2D
3978 #define V_008DFC_SQ_S_MOVRELS_B32 0x2E
3979 #define V_008DFC_SQ_S_MOVRELS_B64 0x2F
3980 #define V_008DFC_SQ_S_MOVRELD_B32 0x30
3981 #define V_008DFC_SQ_S_MOVRELD_B64 0x31
3982 #define V_008DFC_SQ_S_CBRANCH_JOIN 0x32
3983 #define V_008DFC_SQ_S_MOV_REGRD_B32 0x33
3984 #define V_008DFC_SQ_S_ABS_I32 0x34
3985 #define V_008DFC_SQ_S_MOV_FED_B32 0x35
3986 #define S_008DFC_SDST(x) (((x) & 0x7F) << 16)
3987 #define G_008DFC_SDST(x) (((x) >> 16) & 0x7F)
3988 #define C_008DFC_SDST 0xFF80FFFF
3989 #define V_008DFC_SQ_SGPR 0x00
3990 /* CIK */
3991 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
3992 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
3993 /* */
3994 #define V_008DFC_SQ_VCC_LO 0x6A
3995 #define V_008DFC_SQ_VCC_HI 0x6B
3996 #define V_008DFC_SQ_TBA_LO 0x6C
3997 #define V_008DFC_SQ_TBA_HI 0x6D
3998 #define V_008DFC_SQ_TMA_LO 0x6E
3999 #define V_008DFC_SQ_TMA_HI 0x6F
4000 #define V_008DFC_SQ_TTMP0 0x70
4001 #define V_008DFC_SQ_TTMP1 0x71
4002 #define V_008DFC_SQ_TTMP2 0x72
4003 #define V_008DFC_SQ_TTMP3 0x73
4004 #define V_008DFC_SQ_TTMP4 0x74
4005 #define V_008DFC_SQ_TTMP5 0x75
4006 #define V_008DFC_SQ_TTMP6 0x76
4007 #define V_008DFC_SQ_TTMP7 0x77
4008 #define V_008DFC_SQ_TTMP8 0x78
4009 #define V_008DFC_SQ_TTMP9 0x79
4010 #define V_008DFC_SQ_TTMP10 0x7A
4011 #define V_008DFC_SQ_TTMP11 0x7B
4012 #define V_008DFC_SQ_M0 0x7C
4013 #define V_008DFC_SQ_EXEC_LO 0x7E
4014 #define V_008DFC_SQ_EXEC_HI 0x7F
4015 #define S_008DFC_ENCODING(x) (((x) & 0x1FF) << 23)
4016 #define G_008DFC_ENCODING(x) (((x) >> 23) & 0x1FF)
4017 #define C_008DFC_ENCODING 0x007FFFFF
4018 #define V_008DFC_SQ_ENC_SOP1_FIELD 0x17D
4019 #define R_008DFC_SQ_MTBUF_1 0x008DFC
4020 #define S_008DFC_VADDR(x) (((x) & 0xFF) << 0)
4021 #define G_008DFC_VADDR(x) (((x) >> 0) & 0xFF)
4022 #define C_008DFC_VADDR 0xFFFFFF00
4023 #define V_008DFC_SQ_VGPR 0x00
4024 #define S_008DFC_VDATA(x) (((x) & 0xFF) << 8)
4025 #define G_008DFC_VDATA(x) (((x) >> 8) & 0xFF)
4026 #define C_008DFC_VDATA 0xFFFF00FF
4027 #define V_008DFC_SQ_VGPR 0x00
4028 #define S_008DFC_SRSRC(x) (((x) & 0x1F) << 16)
4029 #define G_008DFC_SRSRC(x) (((x) >> 16) & 0x1F)
4030 #define C_008DFC_SRSRC 0xFFE0FFFF
4031 #define S_008DFC_SLC(x) (((x) & 0x1) << 22)
4032 #define G_008DFC_SLC(x) (((x) >> 22) & 0x1)
4033 #define C_008DFC_SLC 0xFFBFFFFF
4034 #define S_008DFC_TFE(x) (((x) & 0x1) << 23)
4035 #define G_008DFC_TFE(x) (((x) >> 23) & 0x1)
4036 #define C_008DFC_TFE 0xFF7FFFFF
4037 #define S_008DFC_SOFFSET(x) (((x) & 0xFF) << 24)
4038 #define G_008DFC_SOFFSET(x) (((x) >> 24) & 0xFF)
4039 #define C_008DFC_SOFFSET 0x00FFFFFF
4040 #define V_008DFC_SQ_SGPR 0x00
4041 /* CIK */
4042 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
4043 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
4044 /* */
4045 #define V_008DFC_SQ_VCC_LO 0x6A
4046 #define V_008DFC_SQ_VCC_HI 0x6B
4047 #define V_008DFC_SQ_TBA_LO 0x6C
4048 #define V_008DFC_SQ_TBA_HI 0x6D
4049 #define V_008DFC_SQ_TMA_LO 0x6E
4050 #define V_008DFC_SQ_TMA_HI 0x6F
4051 #define V_008DFC_SQ_TTMP0 0x70
4052 #define V_008DFC_SQ_TTMP1 0x71
4053 #define V_008DFC_SQ_TTMP2 0x72
4054 #define V_008DFC_SQ_TTMP3 0x73
4055 #define V_008DFC_SQ_TTMP4 0x74
4056 #define V_008DFC_SQ_TTMP5 0x75
4057 #define V_008DFC_SQ_TTMP6 0x76
4058 #define V_008DFC_SQ_TTMP7 0x77
4059 #define V_008DFC_SQ_TTMP8 0x78
4060 #define V_008DFC_SQ_TTMP9 0x79
4061 #define V_008DFC_SQ_TTMP10 0x7A
4062 #define V_008DFC_SQ_TTMP11 0x7B
4063 #define V_008DFC_SQ_M0 0x7C
4064 #define V_008DFC_SQ_EXEC_LO 0x7E
4065 #define V_008DFC_SQ_EXEC_HI 0x7F
4066 #define V_008DFC_SQ_SRC_0 0x80
4067 #define V_008DFC_SQ_SRC_1_INT 0x81
4068 #define V_008DFC_SQ_SRC_2_INT 0x82
4069 #define V_008DFC_SQ_SRC_3_INT 0x83
4070 #define V_008DFC_SQ_SRC_4_INT 0x84
4071 #define V_008DFC_SQ_SRC_5_INT 0x85
4072 #define V_008DFC_SQ_SRC_6_INT 0x86
4073 #define V_008DFC_SQ_SRC_7_INT 0x87
4074 #define V_008DFC_SQ_SRC_8_INT 0x88
4075 #define V_008DFC_SQ_SRC_9_INT 0x89
4076 #define V_008DFC_SQ_SRC_10_INT 0x8A
4077 #define V_008DFC_SQ_SRC_11_INT 0x8B
4078 #define V_008DFC_SQ_SRC_12_INT 0x8C
4079 #define V_008DFC_SQ_SRC_13_INT 0x8D
4080 #define V_008DFC_SQ_SRC_14_INT 0x8E
4081 #define V_008DFC_SQ_SRC_15_INT 0x8F
4082 #define V_008DFC_SQ_SRC_16_INT 0x90
4083 #define V_008DFC_SQ_SRC_17_INT 0x91
4084 #define V_008DFC_SQ_SRC_18_INT 0x92
4085 #define V_008DFC_SQ_SRC_19_INT 0x93
4086 #define V_008DFC_SQ_SRC_20_INT 0x94
4087 #define V_008DFC_SQ_SRC_21_INT 0x95
4088 #define V_008DFC_SQ_SRC_22_INT 0x96
4089 #define V_008DFC_SQ_SRC_23_INT 0x97
4090 #define V_008DFC_SQ_SRC_24_INT 0x98
4091 #define V_008DFC_SQ_SRC_25_INT 0x99
4092 #define V_008DFC_SQ_SRC_26_INT 0x9A
4093 #define V_008DFC_SQ_SRC_27_INT 0x9B
4094 #define V_008DFC_SQ_SRC_28_INT 0x9C
4095 #define V_008DFC_SQ_SRC_29_INT 0x9D
4096 #define V_008DFC_SQ_SRC_30_INT 0x9E
4097 #define V_008DFC_SQ_SRC_31_INT 0x9F
4098 #define V_008DFC_SQ_SRC_32_INT 0xA0
4099 #define V_008DFC_SQ_SRC_33_INT 0xA1
4100 #define V_008DFC_SQ_SRC_34_INT 0xA2
4101 #define V_008DFC_SQ_SRC_35_INT 0xA3
4102 #define V_008DFC_SQ_SRC_36_INT 0xA4
4103 #define V_008DFC_SQ_SRC_37_INT 0xA5
4104 #define V_008DFC_SQ_SRC_38_INT 0xA6
4105 #define V_008DFC_SQ_SRC_39_INT 0xA7
4106 #define V_008DFC_SQ_SRC_40_INT 0xA8
4107 #define V_008DFC_SQ_SRC_41_INT 0xA9
4108 #define V_008DFC_SQ_SRC_42_INT 0xAA
4109 #define V_008DFC_SQ_SRC_43_INT 0xAB
4110 #define V_008DFC_SQ_SRC_44_INT 0xAC
4111 #define V_008DFC_SQ_SRC_45_INT 0xAD
4112 #define V_008DFC_SQ_SRC_46_INT 0xAE
4113 #define V_008DFC_SQ_SRC_47_INT 0xAF
4114 #define V_008DFC_SQ_SRC_48_INT 0xB0
4115 #define V_008DFC_SQ_SRC_49_INT 0xB1
4116 #define V_008DFC_SQ_SRC_50_INT 0xB2
4117 #define V_008DFC_SQ_SRC_51_INT 0xB3
4118 #define V_008DFC_SQ_SRC_52_INT 0xB4
4119 #define V_008DFC_SQ_SRC_53_INT 0xB5
4120 #define V_008DFC_SQ_SRC_54_INT 0xB6
4121 #define V_008DFC_SQ_SRC_55_INT 0xB7
4122 #define V_008DFC_SQ_SRC_56_INT 0xB8
4123 #define V_008DFC_SQ_SRC_57_INT 0xB9
4124 #define V_008DFC_SQ_SRC_58_INT 0xBA
4125 #define V_008DFC_SQ_SRC_59_INT 0xBB
4126 #define V_008DFC_SQ_SRC_60_INT 0xBC
4127 #define V_008DFC_SQ_SRC_61_INT 0xBD
4128 #define V_008DFC_SQ_SRC_62_INT 0xBE
4129 #define V_008DFC_SQ_SRC_63_INT 0xBF
4130 #define V_008DFC_SQ_SRC_64_INT 0xC0
4131 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
4132 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
4133 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
4134 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
4135 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
4136 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
4137 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
4138 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
4139 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
4140 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
4141 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
4142 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
4143 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
4144 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
4145 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
4146 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
4147 #define V_008DFC_SQ_SRC_0_5 0xF0
4148 #define V_008DFC_SQ_SRC_M_0_5 0xF1
4149 #define V_008DFC_SQ_SRC_1 0xF2
4150 #define V_008DFC_SQ_SRC_M_1 0xF3
4151 #define V_008DFC_SQ_SRC_2 0xF4
4152 #define V_008DFC_SQ_SRC_M_2 0xF5
4153 #define V_008DFC_SQ_SRC_4 0xF6
4154 #define V_008DFC_SQ_SRC_M_4 0xF7
4155 #define V_008DFC_SQ_SRC_VCCZ 0xFB
4156 #define V_008DFC_SQ_SRC_EXECZ 0xFC
4157 #define V_008DFC_SQ_SRC_SCC 0xFD
4158 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
4159 #define R_008DFC_SQ_SOP2 0x008DFC
4160 #define S_008DFC_SSRC0(x) (((x) & 0xFF) << 0)
4161 #define G_008DFC_SSRC0(x) (((x) >> 0) & 0xFF)
4162 #define C_008DFC_SSRC0 0xFFFFFF00
4163 #define V_008DFC_SQ_SGPR 0x00
4164 /* CIK */
4165 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
4166 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
4167 /* */
4168 #define V_008DFC_SQ_VCC_LO 0x6A
4169 #define V_008DFC_SQ_VCC_HI 0x6B
4170 #define V_008DFC_SQ_TBA_LO 0x6C
4171 #define V_008DFC_SQ_TBA_HI 0x6D
4172 #define V_008DFC_SQ_TMA_LO 0x6E
4173 #define V_008DFC_SQ_TMA_HI 0x6F
4174 #define V_008DFC_SQ_TTMP0 0x70
4175 #define V_008DFC_SQ_TTMP1 0x71
4176 #define V_008DFC_SQ_TTMP2 0x72
4177 #define V_008DFC_SQ_TTMP3 0x73
4178 #define V_008DFC_SQ_TTMP4 0x74
4179 #define V_008DFC_SQ_TTMP5 0x75
4180 #define V_008DFC_SQ_TTMP6 0x76
4181 #define V_008DFC_SQ_TTMP7 0x77
4182 #define V_008DFC_SQ_TTMP8 0x78
4183 #define V_008DFC_SQ_TTMP9 0x79
4184 #define V_008DFC_SQ_TTMP10 0x7A
4185 #define V_008DFC_SQ_TTMP11 0x7B
4186 #define V_008DFC_SQ_M0 0x7C
4187 #define V_008DFC_SQ_EXEC_LO 0x7E
4188 #define V_008DFC_SQ_EXEC_HI 0x7F
4189 #define V_008DFC_SQ_SRC_0 0x80
4190 #define V_008DFC_SQ_SRC_1_INT 0x81
4191 #define V_008DFC_SQ_SRC_2_INT 0x82
4192 #define V_008DFC_SQ_SRC_3_INT 0x83
4193 #define V_008DFC_SQ_SRC_4_INT 0x84
4194 #define V_008DFC_SQ_SRC_5_INT 0x85
4195 #define V_008DFC_SQ_SRC_6_INT 0x86
4196 #define V_008DFC_SQ_SRC_7_INT 0x87
4197 #define V_008DFC_SQ_SRC_8_INT 0x88
4198 #define V_008DFC_SQ_SRC_9_INT 0x89
4199 #define V_008DFC_SQ_SRC_10_INT 0x8A
4200 #define V_008DFC_SQ_SRC_11_INT 0x8B
4201 #define V_008DFC_SQ_SRC_12_INT 0x8C
4202 #define V_008DFC_SQ_SRC_13_INT 0x8D
4203 #define V_008DFC_SQ_SRC_14_INT 0x8E
4204 #define V_008DFC_SQ_SRC_15_INT 0x8F
4205 #define V_008DFC_SQ_SRC_16_INT 0x90
4206 #define V_008DFC_SQ_SRC_17_INT 0x91
4207 #define V_008DFC_SQ_SRC_18_INT 0x92
4208 #define V_008DFC_SQ_SRC_19_INT 0x93
4209 #define V_008DFC_SQ_SRC_20_INT 0x94
4210 #define V_008DFC_SQ_SRC_21_INT 0x95
4211 #define V_008DFC_SQ_SRC_22_INT 0x96
4212 #define V_008DFC_SQ_SRC_23_INT 0x97
4213 #define V_008DFC_SQ_SRC_24_INT 0x98
4214 #define V_008DFC_SQ_SRC_25_INT 0x99
4215 #define V_008DFC_SQ_SRC_26_INT 0x9A
4216 #define V_008DFC_SQ_SRC_27_INT 0x9B
4217 #define V_008DFC_SQ_SRC_28_INT 0x9C
4218 #define V_008DFC_SQ_SRC_29_INT 0x9D
4219 #define V_008DFC_SQ_SRC_30_INT 0x9E
4220 #define V_008DFC_SQ_SRC_31_INT 0x9F
4221 #define V_008DFC_SQ_SRC_32_INT 0xA0
4222 #define V_008DFC_SQ_SRC_33_INT 0xA1
4223 #define V_008DFC_SQ_SRC_34_INT 0xA2
4224 #define V_008DFC_SQ_SRC_35_INT 0xA3
4225 #define V_008DFC_SQ_SRC_36_INT 0xA4
4226 #define V_008DFC_SQ_SRC_37_INT 0xA5
4227 #define V_008DFC_SQ_SRC_38_INT 0xA6
4228 #define V_008DFC_SQ_SRC_39_INT 0xA7
4229 #define V_008DFC_SQ_SRC_40_INT 0xA8
4230 #define V_008DFC_SQ_SRC_41_INT 0xA9
4231 #define V_008DFC_SQ_SRC_42_INT 0xAA
4232 #define V_008DFC_SQ_SRC_43_INT 0xAB
4233 #define V_008DFC_SQ_SRC_44_INT 0xAC
4234 #define V_008DFC_SQ_SRC_45_INT 0xAD
4235 #define V_008DFC_SQ_SRC_46_INT 0xAE
4236 #define V_008DFC_SQ_SRC_47_INT 0xAF
4237 #define V_008DFC_SQ_SRC_48_INT 0xB0
4238 #define V_008DFC_SQ_SRC_49_INT 0xB1
4239 #define V_008DFC_SQ_SRC_50_INT 0xB2
4240 #define V_008DFC_SQ_SRC_51_INT 0xB3
4241 #define V_008DFC_SQ_SRC_52_INT 0xB4
4242 #define V_008DFC_SQ_SRC_53_INT 0xB5
4243 #define V_008DFC_SQ_SRC_54_INT 0xB6
4244 #define V_008DFC_SQ_SRC_55_INT 0xB7
4245 #define V_008DFC_SQ_SRC_56_INT 0xB8
4246 #define V_008DFC_SQ_SRC_57_INT 0xB9
4247 #define V_008DFC_SQ_SRC_58_INT 0xBA
4248 #define V_008DFC_SQ_SRC_59_INT 0xBB
4249 #define V_008DFC_SQ_SRC_60_INT 0xBC
4250 #define V_008DFC_SQ_SRC_61_INT 0xBD
4251 #define V_008DFC_SQ_SRC_62_INT 0xBE
4252 #define V_008DFC_SQ_SRC_63_INT 0xBF
4253 #define V_008DFC_SQ_SRC_64_INT 0xC0
4254 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
4255 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
4256 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
4257 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
4258 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
4259 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
4260 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
4261 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
4262 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
4263 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
4264 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
4265 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
4266 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
4267 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
4268 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
4269 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
4270 #define V_008DFC_SQ_SRC_0_5 0xF0
4271 #define V_008DFC_SQ_SRC_M_0_5 0xF1
4272 #define V_008DFC_SQ_SRC_1 0xF2
4273 #define V_008DFC_SQ_SRC_M_1 0xF3
4274 #define V_008DFC_SQ_SRC_2 0xF4
4275 #define V_008DFC_SQ_SRC_M_2 0xF5
4276 #define V_008DFC_SQ_SRC_4 0xF6
4277 #define V_008DFC_SQ_SRC_M_4 0xF7
4278 #define V_008DFC_SQ_SRC_VCCZ 0xFB
4279 #define V_008DFC_SQ_SRC_EXECZ 0xFC
4280 #define V_008DFC_SQ_SRC_SCC 0xFD
4281 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
4282 #define S_008DFC_SSRC1(x) (((x) & 0xFF) << 8)
4283 #define G_008DFC_SSRC1(x) (((x) >> 8) & 0xFF)
4284 #define C_008DFC_SSRC1 0xFFFF00FF
4285 #define V_008DFC_SQ_SGPR 0x00
4286 /* CIK */
4287 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
4288 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
4289 /* */
4290 #define V_008DFC_SQ_VCC_LO 0x6A
4291 #define V_008DFC_SQ_VCC_HI 0x6B
4292 #define V_008DFC_SQ_TBA_LO 0x6C
4293 #define V_008DFC_SQ_TBA_HI 0x6D
4294 #define V_008DFC_SQ_TMA_LO 0x6E
4295 #define V_008DFC_SQ_TMA_HI 0x6F
4296 #define V_008DFC_SQ_TTMP0 0x70
4297 #define V_008DFC_SQ_TTMP1 0x71
4298 #define V_008DFC_SQ_TTMP2 0x72
4299 #define V_008DFC_SQ_TTMP3 0x73
4300 #define V_008DFC_SQ_TTMP4 0x74
4301 #define V_008DFC_SQ_TTMP5 0x75
4302 #define V_008DFC_SQ_TTMP6 0x76
4303 #define V_008DFC_SQ_TTMP7 0x77
4304 #define V_008DFC_SQ_TTMP8 0x78
4305 #define V_008DFC_SQ_TTMP9 0x79
4306 #define V_008DFC_SQ_TTMP10 0x7A
4307 #define V_008DFC_SQ_TTMP11 0x7B
4308 #define V_008DFC_SQ_M0 0x7C
4309 #define V_008DFC_SQ_EXEC_LO 0x7E
4310 #define V_008DFC_SQ_EXEC_HI 0x7F
4311 #define V_008DFC_SQ_SRC_0 0x80
4312 #define V_008DFC_SQ_SRC_1_INT 0x81
4313 #define V_008DFC_SQ_SRC_2_INT 0x82
4314 #define V_008DFC_SQ_SRC_3_INT 0x83
4315 #define V_008DFC_SQ_SRC_4_INT 0x84
4316 #define V_008DFC_SQ_SRC_5_INT 0x85
4317 #define V_008DFC_SQ_SRC_6_INT 0x86
4318 #define V_008DFC_SQ_SRC_7_INT 0x87
4319 #define V_008DFC_SQ_SRC_8_INT 0x88
4320 #define V_008DFC_SQ_SRC_9_INT 0x89
4321 #define V_008DFC_SQ_SRC_10_INT 0x8A
4322 #define V_008DFC_SQ_SRC_11_INT 0x8B
4323 #define V_008DFC_SQ_SRC_12_INT 0x8C
4324 #define V_008DFC_SQ_SRC_13_INT 0x8D
4325 #define V_008DFC_SQ_SRC_14_INT 0x8E
4326 #define V_008DFC_SQ_SRC_15_INT 0x8F
4327 #define V_008DFC_SQ_SRC_16_INT 0x90
4328 #define V_008DFC_SQ_SRC_17_INT 0x91
4329 #define V_008DFC_SQ_SRC_18_INT 0x92
4330 #define V_008DFC_SQ_SRC_19_INT 0x93
4331 #define V_008DFC_SQ_SRC_20_INT 0x94
4332 #define V_008DFC_SQ_SRC_21_INT 0x95
4333 #define V_008DFC_SQ_SRC_22_INT 0x96
4334 #define V_008DFC_SQ_SRC_23_INT 0x97
4335 #define V_008DFC_SQ_SRC_24_INT 0x98
4336 #define V_008DFC_SQ_SRC_25_INT 0x99
4337 #define V_008DFC_SQ_SRC_26_INT 0x9A
4338 #define V_008DFC_SQ_SRC_27_INT 0x9B
4339 #define V_008DFC_SQ_SRC_28_INT 0x9C
4340 #define V_008DFC_SQ_SRC_29_INT 0x9D
4341 #define V_008DFC_SQ_SRC_30_INT 0x9E
4342 #define V_008DFC_SQ_SRC_31_INT 0x9F
4343 #define V_008DFC_SQ_SRC_32_INT 0xA0
4344 #define V_008DFC_SQ_SRC_33_INT 0xA1
4345 #define V_008DFC_SQ_SRC_34_INT 0xA2
4346 #define V_008DFC_SQ_SRC_35_INT 0xA3
4347 #define V_008DFC_SQ_SRC_36_INT 0xA4
4348 #define V_008DFC_SQ_SRC_37_INT 0xA5
4349 #define V_008DFC_SQ_SRC_38_INT 0xA6
4350 #define V_008DFC_SQ_SRC_39_INT 0xA7
4351 #define V_008DFC_SQ_SRC_40_INT 0xA8
4352 #define V_008DFC_SQ_SRC_41_INT 0xA9
4353 #define V_008DFC_SQ_SRC_42_INT 0xAA
4354 #define V_008DFC_SQ_SRC_43_INT 0xAB
4355 #define V_008DFC_SQ_SRC_44_INT 0xAC
4356 #define V_008DFC_SQ_SRC_45_INT 0xAD
4357 #define V_008DFC_SQ_SRC_46_INT 0xAE
4358 #define V_008DFC_SQ_SRC_47_INT 0xAF
4359 #define V_008DFC_SQ_SRC_48_INT 0xB0
4360 #define V_008DFC_SQ_SRC_49_INT 0xB1
4361 #define V_008DFC_SQ_SRC_50_INT 0xB2
4362 #define V_008DFC_SQ_SRC_51_INT 0xB3
4363 #define V_008DFC_SQ_SRC_52_INT 0xB4
4364 #define V_008DFC_SQ_SRC_53_INT 0xB5
4365 #define V_008DFC_SQ_SRC_54_INT 0xB6
4366 #define V_008DFC_SQ_SRC_55_INT 0xB7
4367 #define V_008DFC_SQ_SRC_56_INT 0xB8
4368 #define V_008DFC_SQ_SRC_57_INT 0xB9
4369 #define V_008DFC_SQ_SRC_58_INT 0xBA
4370 #define V_008DFC_SQ_SRC_59_INT 0xBB
4371 #define V_008DFC_SQ_SRC_60_INT 0xBC
4372 #define V_008DFC_SQ_SRC_61_INT 0xBD
4373 #define V_008DFC_SQ_SRC_62_INT 0xBE
4374 #define V_008DFC_SQ_SRC_63_INT 0xBF
4375 #define V_008DFC_SQ_SRC_64_INT 0xC0
4376 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
4377 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
4378 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
4379 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
4380 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
4381 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
4382 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
4383 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
4384 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
4385 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
4386 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
4387 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
4388 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
4389 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
4390 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
4391 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
4392 #define V_008DFC_SQ_SRC_0_5 0xF0
4393 #define V_008DFC_SQ_SRC_M_0_5 0xF1
4394 #define V_008DFC_SQ_SRC_1 0xF2
4395 #define V_008DFC_SQ_SRC_M_1 0xF3
4396 #define V_008DFC_SQ_SRC_2 0xF4
4397 #define V_008DFC_SQ_SRC_M_2 0xF5
4398 #define V_008DFC_SQ_SRC_4 0xF6
4399 #define V_008DFC_SQ_SRC_M_4 0xF7
4400 #define V_008DFC_SQ_SRC_VCCZ 0xFB
4401 #define V_008DFC_SQ_SRC_EXECZ 0xFC
4402 #define V_008DFC_SQ_SRC_SCC 0xFD
4403 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
4404 #define S_008DFC_SDST(x) (((x) & 0x7F) << 16)
4405 #define G_008DFC_SDST(x) (((x) >> 16) & 0x7F)
4406 #define C_008DFC_SDST 0xFF80FFFF
4407 #define V_008DFC_SQ_SGPR 0x00
4408 /* CIK */
4409 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
4410 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
4411 /* */
4412 #define V_008DFC_SQ_VCC_LO 0x6A
4413 #define V_008DFC_SQ_VCC_HI 0x6B
4414 #define V_008DFC_SQ_TBA_LO 0x6C
4415 #define V_008DFC_SQ_TBA_HI 0x6D
4416 #define V_008DFC_SQ_TMA_LO 0x6E
4417 #define V_008DFC_SQ_TMA_HI 0x6F
4418 #define V_008DFC_SQ_TTMP0 0x70
4419 #define V_008DFC_SQ_TTMP1 0x71
4420 #define V_008DFC_SQ_TTMP2 0x72
4421 #define V_008DFC_SQ_TTMP3 0x73
4422 #define V_008DFC_SQ_TTMP4 0x74
4423 #define V_008DFC_SQ_TTMP5 0x75
4424 #define V_008DFC_SQ_TTMP6 0x76
4425 #define V_008DFC_SQ_TTMP7 0x77
4426 #define V_008DFC_SQ_TTMP8 0x78
4427 #define V_008DFC_SQ_TTMP9 0x79
4428 #define V_008DFC_SQ_TTMP10 0x7A
4429 #define V_008DFC_SQ_TTMP11 0x7B
4430 #define V_008DFC_SQ_M0 0x7C
4431 #define V_008DFC_SQ_EXEC_LO 0x7E
4432 #define V_008DFC_SQ_EXEC_HI 0x7F
4433 #define S_008DFC_OP(x) (((x) & 0x7F) << 23)
4434 #define G_008DFC_OP(x) (((x) >> 23) & 0x7F)
4435 #define C_008DFC_OP 0xC07FFFFF
4436 #define V_008DFC_SQ_S_ADD_U32 0x00
4437 #define V_008DFC_SQ_S_SUB_U32 0x01
4438 #define V_008DFC_SQ_S_ADD_I32 0x02
4439 #define V_008DFC_SQ_S_SUB_I32 0x03
4440 #define V_008DFC_SQ_S_ADDC_U32 0x04
4441 #define V_008DFC_SQ_S_SUBB_U32 0x05
4442 #define V_008DFC_SQ_S_MIN_I32 0x06
4443 #define V_008DFC_SQ_S_MIN_U32 0x07
4444 #define V_008DFC_SQ_S_MAX_I32 0x08
4445 #define V_008DFC_SQ_S_MAX_U32 0x09
4446 #define V_008DFC_SQ_S_CSELECT_B32 0x0A
4447 #define V_008DFC_SQ_S_CSELECT_B64 0x0B
4448 #define V_008DFC_SQ_S_AND_B32 0x0E
4449 #define V_008DFC_SQ_S_AND_B64 0x0F
4450 #define V_008DFC_SQ_S_OR_B32 0x10
4451 #define V_008DFC_SQ_S_OR_B64 0x11
4452 #define V_008DFC_SQ_S_XOR_B32 0x12
4453 #define V_008DFC_SQ_S_XOR_B64 0x13
4454 #define V_008DFC_SQ_S_ANDN2_B32 0x14
4455 #define V_008DFC_SQ_S_ANDN2_B64 0x15
4456 #define V_008DFC_SQ_S_ORN2_B32 0x16
4457 #define V_008DFC_SQ_S_ORN2_B64 0x17
4458 #define V_008DFC_SQ_S_NAND_B32 0x18
4459 #define V_008DFC_SQ_S_NAND_B64 0x19
4460 #define V_008DFC_SQ_S_NOR_B32 0x1A
4461 #define V_008DFC_SQ_S_NOR_B64 0x1B
4462 #define V_008DFC_SQ_S_XNOR_B32 0x1C
4463 #define V_008DFC_SQ_S_XNOR_B64 0x1D
4464 #define V_008DFC_SQ_S_LSHL_B32 0x1E
4465 #define V_008DFC_SQ_S_LSHL_B64 0x1F
4466 #define V_008DFC_SQ_S_LSHR_B32 0x20
4467 #define V_008DFC_SQ_S_LSHR_B64 0x21
4468 #define V_008DFC_SQ_S_ASHR_I32 0x22
4469 #define V_008DFC_SQ_S_ASHR_I64 0x23
4470 #define V_008DFC_SQ_S_BFM_B32 0x24
4471 #define V_008DFC_SQ_S_BFM_B64 0x25
4472 #define V_008DFC_SQ_S_MUL_I32 0x26
4473 #define V_008DFC_SQ_S_BFE_U32 0x27
4474 #define V_008DFC_SQ_S_BFE_I32 0x28
4475 #define V_008DFC_SQ_S_BFE_U64 0x29
4476 #define V_008DFC_SQ_S_BFE_I64 0x2A
4477 #define V_008DFC_SQ_S_CBRANCH_G_FORK 0x2B
4478 #define V_008DFC_SQ_S_ABSDIFF_I32 0x2C
4479 #define S_008DFC_ENCODING(x) (((x) & 0x03) << 30)
4480 #define G_008DFC_ENCODING(x) (((x) >> 30) & 0x03)
4481 #define C_008DFC_ENCODING 0x3FFFFFFF
4482 #define V_008DFC_SQ_ENC_SOP2_FIELD 0x02
4483 #define R_008DFC_SQ_SOPK 0x008DFC
4484 #define S_008DFC_SIMM16(x) (((x) & 0xFFFF) << 0)
4485 #define G_008DFC_SIMM16(x) (((x) >> 0) & 0xFFFF)
4486 #define C_008DFC_SIMM16 0xFFFF0000
4487 #define S_008DFC_SDST(x) (((x) & 0x7F) << 16)
4488 #define G_008DFC_SDST(x) (((x) >> 16) & 0x7F)
4489 #define C_008DFC_SDST 0xFF80FFFF
4490 #define V_008DFC_SQ_SGPR 0x00
4491 /* CIK */
4492 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
4493 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
4494 /* */
4495 #define V_008DFC_SQ_VCC_LO 0x6A
4496 #define V_008DFC_SQ_VCC_HI 0x6B
4497 #define V_008DFC_SQ_TBA_LO 0x6C
4498 #define V_008DFC_SQ_TBA_HI 0x6D
4499 #define V_008DFC_SQ_TMA_LO 0x6E
4500 #define V_008DFC_SQ_TMA_HI 0x6F
4501 #define V_008DFC_SQ_TTMP0 0x70
4502 #define V_008DFC_SQ_TTMP1 0x71
4503 #define V_008DFC_SQ_TTMP2 0x72
4504 #define V_008DFC_SQ_TTMP3 0x73
4505 #define V_008DFC_SQ_TTMP4 0x74
4506 #define V_008DFC_SQ_TTMP5 0x75
4507 #define V_008DFC_SQ_TTMP6 0x76
4508 #define V_008DFC_SQ_TTMP7 0x77
4509 #define V_008DFC_SQ_TTMP8 0x78
4510 #define V_008DFC_SQ_TTMP9 0x79
4511 #define V_008DFC_SQ_TTMP10 0x7A
4512 #define V_008DFC_SQ_TTMP11 0x7B
4513 #define V_008DFC_SQ_M0 0x7C
4514 #define V_008DFC_SQ_EXEC_LO 0x7E
4515 #define V_008DFC_SQ_EXEC_HI 0x7F
4516 #define S_008DFC_OP(x) (((x) & 0x1F) << 23)
4517 #define G_008DFC_OP(x) (((x) >> 23) & 0x1F)
4518 #define C_008DFC_OP 0xF07FFFFF
4519 #define V_008DFC_SQ_S_MOVK_I32 0x00
4520 #define V_008DFC_SQ_S_CMOVK_I32 0x02
4521 #define V_008DFC_SQ_S_CMPK_EQ_I32 0x03
4522 #define V_008DFC_SQ_S_CMPK_LG_I32 0x04
4523 #define V_008DFC_SQ_S_CMPK_GT_I32 0x05
4524 #define V_008DFC_SQ_S_CMPK_GE_I32 0x06
4525 #define V_008DFC_SQ_S_CMPK_LT_I32 0x07
4526 #define V_008DFC_SQ_S_CMPK_LE_I32 0x08
4527 #define V_008DFC_SQ_S_CMPK_EQ_U32 0x09
4528 #define V_008DFC_SQ_S_CMPK_LG_U32 0x0A
4529 #define V_008DFC_SQ_S_CMPK_GT_U32 0x0B
4530 #define V_008DFC_SQ_S_CMPK_GE_U32 0x0C
4531 #define V_008DFC_SQ_S_CMPK_LT_U32 0x0D
4532 #define V_008DFC_SQ_S_CMPK_LE_U32 0x0E
4533 #define V_008DFC_SQ_S_ADDK_I32 0x0F
4534 #define V_008DFC_SQ_S_MULK_I32 0x10
4535 #define V_008DFC_SQ_S_CBRANCH_I_FORK 0x11
4536 #define V_008DFC_SQ_S_GETREG_B32 0x12
4537 #define V_008DFC_SQ_S_SETREG_B32 0x13
4538 #define V_008DFC_SQ_S_GETREG_REGRD_B32 0x14
4539 #define V_008DFC_SQ_S_SETREG_IMM32_B32 0x15
4540 #define S_008DFC_ENCODING(x) (((x) & 0x0F) << 28)
4541 #define G_008DFC_ENCODING(x) (((x) >> 28) & 0x0F)
4542 #define C_008DFC_ENCODING 0x0FFFFFFF
4543 #define V_008DFC_SQ_ENC_SOPK_FIELD 0x0B
4544 #define R_008DFC_SQ_VOP3_0 0x008DFC
4545 #define S_008DFC_VDST(x) (((x) & 0xFF) << 0)
4546 #define G_008DFC_VDST(x) (((x) >> 0) & 0xFF)
4547 #define C_008DFC_VDST 0xFFFFFF00
4548 #define V_008DFC_SQ_VGPR 0x00
4549 #define S_008DFC_ABS(x) (((x) & 0x07) << 8)
4550 #define G_008DFC_ABS(x) (((x) >> 8) & 0x07)
4551 #define C_008DFC_ABS 0xFFFFF8FF
4552 #define S_008DFC_CLAMP(x) (((x) & 0x1) << 11)
4553 #define G_008DFC_CLAMP(x) (((x) >> 11) & 0x1)
4554 #define C_008DFC_CLAMP 0xFFFFF7FF
4555 #define S_008DFC_OP(x) (((x) & 0x1FF) << 17)
4556 #define G_008DFC_OP(x) (((x) >> 17) & 0x1FF)
4557 #define C_008DFC_OP 0xFC01FFFF
4558 #define V_008DFC_SQ_V_OPC_OFFSET 0x00
4559 #define V_008DFC_SQ_V_OP2_OFFSET 0x100
4560 #define V_008DFC_SQ_V_MAD_LEGACY_F32 0x140
4561 #define V_008DFC_SQ_V_MAD_F32 0x141
4562 #define V_008DFC_SQ_V_MAD_I32_I24 0x142
4563 #define V_008DFC_SQ_V_MAD_U32_U24 0x143
4564 #define V_008DFC_SQ_V_CUBEID_F32 0x144
4565 #define V_008DFC_SQ_V_CUBESC_F32 0x145
4566 #define V_008DFC_SQ_V_CUBETC_F32 0x146
4567 #define V_008DFC_SQ_V_CUBEMA_F32 0x147
4568 #define V_008DFC_SQ_V_BFE_U32 0x148
4569 #define V_008DFC_SQ_V_BFE_I32 0x149
4570 #define V_008DFC_SQ_V_BFI_B32 0x14A
4571 #define V_008DFC_SQ_V_FMA_F32 0x14B
4572 #define V_008DFC_SQ_V_FMA_F64 0x14C
4573 #define V_008DFC_SQ_V_LERP_U8 0x14D
4574 #define V_008DFC_SQ_V_ALIGNBIT_B32 0x14E
4575 #define V_008DFC_SQ_V_ALIGNBYTE_B32 0x14F
4576 #define V_008DFC_SQ_V_MULLIT_F32 0x150
4577 #define V_008DFC_SQ_V_MIN3_F32 0x151
4578 #define V_008DFC_SQ_V_MIN3_I32 0x152
4579 #define V_008DFC_SQ_V_MIN3_U32 0x153
4580 #define V_008DFC_SQ_V_MAX3_F32 0x154
4581 #define V_008DFC_SQ_V_MAX3_I32 0x155
4582 #define V_008DFC_SQ_V_MAX3_U32 0x156
4583 #define V_008DFC_SQ_V_MED3_F32 0x157
4584 #define V_008DFC_SQ_V_MED3_I32 0x158
4585 #define V_008DFC_SQ_V_MED3_U32 0x159
4586 #define V_008DFC_SQ_V_SAD_U8 0x15A
4587 #define V_008DFC_SQ_V_SAD_HI_U8 0x15B
4588 #define V_008DFC_SQ_V_SAD_U16 0x15C
4589 #define V_008DFC_SQ_V_SAD_U32 0x15D
4590 #define V_008DFC_SQ_V_CVT_PK_U8_F32 0x15E
4591 #define V_008DFC_SQ_V_DIV_FIXUP_F32 0x15F
4592 #define V_008DFC_SQ_V_DIV_FIXUP_F64 0x160
4593 #define V_008DFC_SQ_V_LSHL_B64 0x161
4594 #define V_008DFC_SQ_V_LSHR_B64 0x162
4595 #define V_008DFC_SQ_V_ASHR_I64 0x163
4596 #define V_008DFC_SQ_V_ADD_F64 0x164
4597 #define V_008DFC_SQ_V_MUL_F64 0x165
4598 #define V_008DFC_SQ_V_MIN_F64 0x166
4599 #define V_008DFC_SQ_V_MAX_F64 0x167
4600 #define V_008DFC_SQ_V_LDEXP_F64 0x168
4601 #define V_008DFC_SQ_V_MUL_LO_U32 0x169
4602 #define V_008DFC_SQ_V_MUL_HI_U32 0x16A
4603 #define V_008DFC_SQ_V_MUL_LO_I32 0x16B
4604 #define V_008DFC_SQ_V_MUL_HI_I32 0x16C
4605 #define V_008DFC_SQ_V_DIV_SCALE_F32 0x16D
4606 #define V_008DFC_SQ_V_DIV_SCALE_F64 0x16E
4607 #define V_008DFC_SQ_V_DIV_FMAS_F32 0x16F
4608 #define V_008DFC_SQ_V_DIV_FMAS_F64 0x170
4609 #define V_008DFC_SQ_V_MSAD_U8 0x171
4610 #define V_008DFC_SQ_V_QSAD_U8 0x172
4611 #define V_008DFC_SQ_V_MQSAD_U8 0x173
4612 #define V_008DFC_SQ_V_TRIG_PREOP_F64 0x174
4613 /* CIK */
4614 #define V_008DFC_SQ_V_MQSAD_U32_U8 0x175
4615 #define V_008DFC_SQ_V_MAD_U64_U32 0x176
4616 #define V_008DFC_SQ_V_MAD_I64_I32 0x177
4617 /* */
4618 #define V_008DFC_SQ_V_OP1_OFFSET 0x180
4619 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
4620 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
4621 #define C_008DFC_ENCODING 0x03FFFFFF
4622 #define V_008DFC_SQ_ENC_VOP3_FIELD 0x34
4623 #define R_008DFC_SQ_VOP2 0x008DFC
4624 #define S_008DFC_SRC0(x) (((x) & 0x1FF) << 0)
4625 #define G_008DFC_SRC0(x) (((x) >> 0) & 0x1FF)
4626 #define C_008DFC_SRC0 0xFFFFFE00
4627 #define V_008DFC_SQ_SGPR 0x00
4628 /* CIK */
4629 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
4630 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
4631 /* */
4632 #define V_008DFC_SQ_VCC_LO 0x6A
4633 #define V_008DFC_SQ_VCC_HI 0x6B
4634 #define V_008DFC_SQ_TBA_LO 0x6C
4635 #define V_008DFC_SQ_TBA_HI 0x6D
4636 #define V_008DFC_SQ_TMA_LO 0x6E
4637 #define V_008DFC_SQ_TMA_HI 0x6F
4638 #define V_008DFC_SQ_TTMP0 0x70
4639 #define V_008DFC_SQ_TTMP1 0x71
4640 #define V_008DFC_SQ_TTMP2 0x72
4641 #define V_008DFC_SQ_TTMP3 0x73
4642 #define V_008DFC_SQ_TTMP4 0x74
4643 #define V_008DFC_SQ_TTMP5 0x75
4644 #define V_008DFC_SQ_TTMP6 0x76
4645 #define V_008DFC_SQ_TTMP7 0x77
4646 #define V_008DFC_SQ_TTMP8 0x78
4647 #define V_008DFC_SQ_TTMP9 0x79
4648 #define V_008DFC_SQ_TTMP10 0x7A
4649 #define V_008DFC_SQ_TTMP11 0x7B
4650 #define V_008DFC_SQ_M0 0x7C
4651 #define V_008DFC_SQ_EXEC_LO 0x7E
4652 #define V_008DFC_SQ_EXEC_HI 0x7F
4653 #define V_008DFC_SQ_SRC_0 0x80
4654 #define V_008DFC_SQ_SRC_1_INT 0x81
4655 #define V_008DFC_SQ_SRC_2_INT 0x82
4656 #define V_008DFC_SQ_SRC_3_INT 0x83
4657 #define V_008DFC_SQ_SRC_4_INT 0x84
4658 #define V_008DFC_SQ_SRC_5_INT 0x85
4659 #define V_008DFC_SQ_SRC_6_INT 0x86
4660 #define V_008DFC_SQ_SRC_7_INT 0x87
4661 #define V_008DFC_SQ_SRC_8_INT 0x88
4662 #define V_008DFC_SQ_SRC_9_INT 0x89
4663 #define V_008DFC_SQ_SRC_10_INT 0x8A
4664 #define V_008DFC_SQ_SRC_11_INT 0x8B
4665 #define V_008DFC_SQ_SRC_12_INT 0x8C
4666 #define V_008DFC_SQ_SRC_13_INT 0x8D
4667 #define V_008DFC_SQ_SRC_14_INT 0x8E
4668 #define V_008DFC_SQ_SRC_15_INT 0x8F
4669 #define V_008DFC_SQ_SRC_16_INT 0x90
4670 #define V_008DFC_SQ_SRC_17_INT 0x91
4671 #define V_008DFC_SQ_SRC_18_INT 0x92
4672 #define V_008DFC_SQ_SRC_19_INT 0x93
4673 #define V_008DFC_SQ_SRC_20_INT 0x94
4674 #define V_008DFC_SQ_SRC_21_INT 0x95
4675 #define V_008DFC_SQ_SRC_22_INT 0x96
4676 #define V_008DFC_SQ_SRC_23_INT 0x97
4677 #define V_008DFC_SQ_SRC_24_INT 0x98
4678 #define V_008DFC_SQ_SRC_25_INT 0x99
4679 #define V_008DFC_SQ_SRC_26_INT 0x9A
4680 #define V_008DFC_SQ_SRC_27_INT 0x9B
4681 #define V_008DFC_SQ_SRC_28_INT 0x9C
4682 #define V_008DFC_SQ_SRC_29_INT 0x9D
4683 #define V_008DFC_SQ_SRC_30_INT 0x9E
4684 #define V_008DFC_SQ_SRC_31_INT 0x9F
4685 #define V_008DFC_SQ_SRC_32_INT 0xA0
4686 #define V_008DFC_SQ_SRC_33_INT 0xA1
4687 #define V_008DFC_SQ_SRC_34_INT 0xA2
4688 #define V_008DFC_SQ_SRC_35_INT 0xA3
4689 #define V_008DFC_SQ_SRC_36_INT 0xA4
4690 #define V_008DFC_SQ_SRC_37_INT 0xA5
4691 #define V_008DFC_SQ_SRC_38_INT 0xA6
4692 #define V_008DFC_SQ_SRC_39_INT 0xA7
4693 #define V_008DFC_SQ_SRC_40_INT 0xA8
4694 #define V_008DFC_SQ_SRC_41_INT 0xA9
4695 #define V_008DFC_SQ_SRC_42_INT 0xAA
4696 #define V_008DFC_SQ_SRC_43_INT 0xAB
4697 #define V_008DFC_SQ_SRC_44_INT 0xAC
4698 #define V_008DFC_SQ_SRC_45_INT 0xAD
4699 #define V_008DFC_SQ_SRC_46_INT 0xAE
4700 #define V_008DFC_SQ_SRC_47_INT 0xAF
4701 #define V_008DFC_SQ_SRC_48_INT 0xB0
4702 #define V_008DFC_SQ_SRC_49_INT 0xB1
4703 #define V_008DFC_SQ_SRC_50_INT 0xB2
4704 #define V_008DFC_SQ_SRC_51_INT 0xB3
4705 #define V_008DFC_SQ_SRC_52_INT 0xB4
4706 #define V_008DFC_SQ_SRC_53_INT 0xB5
4707 #define V_008DFC_SQ_SRC_54_INT 0xB6
4708 #define V_008DFC_SQ_SRC_55_INT 0xB7
4709 #define V_008DFC_SQ_SRC_56_INT 0xB8
4710 #define V_008DFC_SQ_SRC_57_INT 0xB9
4711 #define V_008DFC_SQ_SRC_58_INT 0xBA
4712 #define V_008DFC_SQ_SRC_59_INT 0xBB
4713 #define V_008DFC_SQ_SRC_60_INT 0xBC
4714 #define V_008DFC_SQ_SRC_61_INT 0xBD
4715 #define V_008DFC_SQ_SRC_62_INT 0xBE
4716 #define V_008DFC_SQ_SRC_63_INT 0xBF
4717 #define V_008DFC_SQ_SRC_64_INT 0xC0
4718 #define V_008DFC_SQ_SRC_M_1_INT 0xC1
4719 #define V_008DFC_SQ_SRC_M_2_INT 0xC2
4720 #define V_008DFC_SQ_SRC_M_3_INT 0xC3
4721 #define V_008DFC_SQ_SRC_M_4_INT 0xC4
4722 #define V_008DFC_SQ_SRC_M_5_INT 0xC5
4723 #define V_008DFC_SQ_SRC_M_6_INT 0xC6
4724 #define V_008DFC_SQ_SRC_M_7_INT 0xC7
4725 #define V_008DFC_SQ_SRC_M_8_INT 0xC8
4726 #define V_008DFC_SQ_SRC_M_9_INT 0xC9
4727 #define V_008DFC_SQ_SRC_M_10_INT 0xCA
4728 #define V_008DFC_SQ_SRC_M_11_INT 0xCB
4729 #define V_008DFC_SQ_SRC_M_12_INT 0xCC
4730 #define V_008DFC_SQ_SRC_M_13_INT 0xCD
4731 #define V_008DFC_SQ_SRC_M_14_INT 0xCE
4732 #define V_008DFC_SQ_SRC_M_15_INT 0xCF
4733 #define V_008DFC_SQ_SRC_M_16_INT 0xD0
4734 #define V_008DFC_SQ_SRC_0_5 0xF0
4735 #define V_008DFC_SQ_SRC_M_0_5 0xF1
4736 #define V_008DFC_SQ_SRC_1 0xF2
4737 #define V_008DFC_SQ_SRC_M_1 0xF3
4738 #define V_008DFC_SQ_SRC_2 0xF4
4739 #define V_008DFC_SQ_SRC_M_2 0xF5
4740 #define V_008DFC_SQ_SRC_4 0xF6
4741 #define V_008DFC_SQ_SRC_M_4 0xF7
4742 #define V_008DFC_SQ_SRC_VCCZ 0xFB
4743 #define V_008DFC_SQ_SRC_EXECZ 0xFC
4744 #define V_008DFC_SQ_SRC_SCC 0xFD
4745 #define V_008DFC_SQ_SRC_LDS_DIRECT 0xFE
4746 #define V_008DFC_SQ_SRC_VGPR 0x100
4747 #define S_008DFC_VSRC1(x) (((x) & 0xFF) << 9)
4748 #define G_008DFC_VSRC1(x) (((x) >> 9) & 0xFF)
4749 #define C_008DFC_VSRC1 0xFFFE01FF
4750 #define V_008DFC_SQ_VGPR 0x00
4751 #define S_008DFC_VDST(x) (((x) & 0xFF) << 17)
4752 #define G_008DFC_VDST(x) (((x) >> 17) & 0xFF)
4753 #define C_008DFC_VDST 0xFE01FFFF
4754 #define V_008DFC_SQ_VGPR 0x00
4755 #define S_008DFC_OP(x) (((x) & 0x3F) << 25)
4756 #define G_008DFC_OP(x) (((x) >> 25) & 0x3F)
4757 #define C_008DFC_OP 0x81FFFFFF
4758 #define V_008DFC_SQ_V_CNDMASK_B32 0x00
4759 #define V_008DFC_SQ_V_READLANE_B32 0x01
4760 #define V_008DFC_SQ_V_WRITELANE_B32 0x02
4761 #define V_008DFC_SQ_V_ADD_F32 0x03
4762 #define V_008DFC_SQ_V_SUB_F32 0x04
4763 #define V_008DFC_SQ_V_SUBREV_F32 0x05
4764 #define V_008DFC_SQ_V_MAC_LEGACY_F32 0x06
4765 #define V_008DFC_SQ_V_MUL_LEGACY_F32 0x07
4766 #define V_008DFC_SQ_V_MUL_F32 0x08
4767 #define V_008DFC_SQ_V_MUL_I32_I24 0x09
4768 #define V_008DFC_SQ_V_MUL_HI_I32_I24 0x0A
4769 #define V_008DFC_SQ_V_MUL_U32_U24 0x0B
4770 #define V_008DFC_SQ_V_MUL_HI_U32_U24 0x0C
4771 #define V_008DFC_SQ_V_MIN_LEGACY_F32 0x0D
4772 #define V_008DFC_SQ_V_MAX_LEGACY_F32 0x0E
4773 #define V_008DFC_SQ_V_MIN_F32 0x0F
4774 #define V_008DFC_SQ_V_MAX_F32 0x10
4775 #define V_008DFC_SQ_V_MIN_I32 0x11
4776 #define V_008DFC_SQ_V_MAX_I32 0x12
4777 #define V_008DFC_SQ_V_MIN_U32 0x13
4778 #define V_008DFC_SQ_V_MAX_U32 0x14
4779 #define V_008DFC_SQ_V_LSHR_B32 0x15
4780 #define V_008DFC_SQ_V_LSHRREV_B32 0x16
4781 #define V_008DFC_SQ_V_ASHR_I32 0x17
4782 #define V_008DFC_SQ_V_ASHRREV_I32 0x18
4783 #define V_008DFC_SQ_V_LSHL_B32 0x19
4784 #define V_008DFC_SQ_V_LSHLREV_B32 0x1A
4785 #define V_008DFC_SQ_V_AND_B32 0x1B
4786 #define V_008DFC_SQ_V_OR_B32 0x1C
4787 #define V_008DFC_SQ_V_XOR_B32 0x1D
4788 #define V_008DFC_SQ_V_BFM_B32 0x1E
4789 #define V_008DFC_SQ_V_MAC_F32 0x1F
4790 #define V_008DFC_SQ_V_MADMK_F32 0x20
4791 #define V_008DFC_SQ_V_MADAK_F32 0x21
4792 #define V_008DFC_SQ_V_BCNT_U32_B32 0x22
4793 #define V_008DFC_SQ_V_MBCNT_LO_U32_B32 0x23
4794 #define V_008DFC_SQ_V_MBCNT_HI_U32_B32 0x24
4795 #define V_008DFC_SQ_V_ADD_I32 0x25
4796 #define V_008DFC_SQ_V_SUB_I32 0x26
4797 #define V_008DFC_SQ_V_SUBREV_I32 0x27
4798 #define V_008DFC_SQ_V_ADDC_U32 0x28
4799 #define V_008DFC_SQ_V_SUBB_U32 0x29
4800 #define V_008DFC_SQ_V_SUBBREV_U32 0x2A
4801 #define V_008DFC_SQ_V_LDEXP_F32 0x2B
4802 #define V_008DFC_SQ_V_CVT_PKACCUM_U8_F32 0x2C
4803 #define V_008DFC_SQ_V_CVT_PKNORM_I16_F32 0x2D
4804 #define V_008DFC_SQ_V_CVT_PKNORM_U16_F32 0x2E
4805 #define V_008DFC_SQ_V_CVT_PKRTZ_F16_F32 0x2F
4806 #define V_008DFC_SQ_V_CVT_PK_U16_U32 0x30
4807 #define V_008DFC_SQ_V_CVT_PK_I16_I32 0x31
4808 #define S_008DFC_ENCODING(x) (((x) & 0x1) << 31)
4809 #define G_008DFC_ENCODING(x) (((x) >> 31) & 0x1)
4810 #define C_008DFC_ENCODING 0x7FFFFFFF
4811 #define R_008DFC_SQ_VOP3_0_SDST_ENC 0x008DFC
4812 #define S_008DFC_VDST(x) (((x) & 0xFF) << 0)
4813 #define G_008DFC_VDST(x) (((x) >> 0) & 0xFF)
4814 #define C_008DFC_VDST 0xFFFFFF00
4815 #define V_008DFC_SQ_VGPR 0x00
4816 #define S_008DFC_SDST(x) (((x) & 0x7F) << 8)
4817 #define G_008DFC_SDST(x) (((x) >> 8) & 0x7F)
4818 #define C_008DFC_SDST 0xFFFF80FF
4819 #define V_008DFC_SQ_SGPR 0x00
4820 /* CIK */
4821 #define V_008DFC_SQ_FLAT_SCRATCH_LO 0x68
4822 #define V_008DFC_SQ_FLAT_SCRATCH_HI 0x69
4823 /* */
4824 #define V_008DFC_SQ_VCC_LO 0x6A
4825 #define V_008DFC_SQ_VCC_HI 0x6B
4826 #define V_008DFC_SQ_TBA_LO 0x6C
4827 #define V_008DFC_SQ_TBA_HI 0x6D
4828 #define V_008DFC_SQ_TMA_LO 0x6E
4829 #define V_008DFC_SQ_TMA_HI 0x6F
4830 #define V_008DFC_SQ_TTMP0 0x70
4831 #define V_008DFC_SQ_TTMP1 0x71
4832 #define V_008DFC_SQ_TTMP2 0x72
4833 #define V_008DFC_SQ_TTMP3 0x73
4834 #define V_008DFC_SQ_TTMP4 0x74
4835 #define V_008DFC_SQ_TTMP5 0x75
4836 #define V_008DFC_SQ_TTMP6 0x76
4837 #define V_008DFC_SQ_TTMP7 0x77
4838 #define V_008DFC_SQ_TTMP8 0x78
4839 #define V_008DFC_SQ_TTMP9 0x79
4840 #define V_008DFC_SQ_TTMP10 0x7A
4841 #define V_008DFC_SQ_TTMP11 0x7B
4842 #define S_008DFC_OP(x) (((x) & 0x1FF) << 17)
4843 #define G_008DFC_OP(x) (((x) >> 17) & 0x1FF)
4844 #define C_008DFC_OP 0xFC01FFFF
4845 #define V_008DFC_SQ_V_OPC_OFFSET 0x00
4846 #define V_008DFC_SQ_V_OP2_OFFSET 0x100
4847 #define V_008DFC_SQ_V_MAD_LEGACY_F32 0x140
4848 #define V_008DFC_SQ_V_MAD_F32 0x141
4849 #define V_008DFC_SQ_V_MAD_I32_I24 0x142
4850 #define V_008DFC_SQ_V_MAD_U32_U24 0x143
4851 #define V_008DFC_SQ_V_CUBEID_F32 0x144
4852 #define V_008DFC_SQ_V_CUBESC_F32 0x145
4853 #define V_008DFC_SQ_V_CUBETC_F32 0x146
4854 #define V_008DFC_SQ_V_CUBEMA_F32 0x147
4855 #define V_008DFC_SQ_V_BFE_U32 0x148
4856 #define V_008DFC_SQ_V_BFE_I32 0x149
4857 #define V_008DFC_SQ_V_BFI_B32 0x14A
4858 #define V_008DFC_SQ_V_FMA_F32 0x14B
4859 #define V_008DFC_SQ_V_FMA_F64 0x14C
4860 #define V_008DFC_SQ_V_LERP_U8 0x14D
4861 #define V_008DFC_SQ_V_ALIGNBIT_B32 0x14E
4862 #define V_008DFC_SQ_V_ALIGNBYTE_B32 0x14F
4863 #define V_008DFC_SQ_V_MULLIT_F32 0x150
4864 #define V_008DFC_SQ_V_MIN3_F32 0x151
4865 #define V_008DFC_SQ_V_MIN3_I32 0x152
4866 #define V_008DFC_SQ_V_MIN3_U32 0x153
4867 #define V_008DFC_SQ_V_MAX3_F32 0x154
4868 #define V_008DFC_SQ_V_MAX3_I32 0x155
4869 #define V_008DFC_SQ_V_MAX3_U32 0x156
4870 #define V_008DFC_SQ_V_MED3_F32 0x157
4871 #define V_008DFC_SQ_V_MED3_I32 0x158
4872 #define V_008DFC_SQ_V_MED3_U32 0x159
4873 #define V_008DFC_SQ_V_SAD_U8 0x15A
4874 #define V_008DFC_SQ_V_SAD_HI_U8 0x15B
4875 #define V_008DFC_SQ_V_SAD_U16 0x15C
4876 #define V_008DFC_SQ_V_SAD_U32 0x15D
4877 #define V_008DFC_SQ_V_CVT_PK_U8_F32 0x15E
4878 #define V_008DFC_SQ_V_DIV_FIXUP_F32 0x15F
4879 #define V_008DFC_SQ_V_DIV_FIXUP_F64 0x160
4880 #define V_008DFC_SQ_V_LSHL_B64 0x161
4881 #define V_008DFC_SQ_V_LSHR_B64 0x162
4882 #define V_008DFC_SQ_V_ASHR_I64 0x163
4883 #define V_008DFC_SQ_V_ADD_F64 0x164
4884 #define V_008DFC_SQ_V_MUL_F64 0x165
4885 #define V_008DFC_SQ_V_MIN_F64 0x166
4886 #define V_008DFC_SQ_V_MAX_F64 0x167
4887 #define V_008DFC_SQ_V_LDEXP_F64 0x168
4888 #define V_008DFC_SQ_V_MUL_LO_U32 0x169
4889 #define V_008DFC_SQ_V_MUL_HI_U32 0x16A
4890 #define V_008DFC_SQ_V_MUL_LO_I32 0x16B
4891 #define V_008DFC_SQ_V_MUL_HI_I32 0x16C
4892 #define V_008DFC_SQ_V_DIV_SCALE_F32 0x16D
4893 #define V_008DFC_SQ_V_DIV_SCALE_F64 0x16E
4894 #define V_008DFC_SQ_V_DIV_FMAS_F32 0x16F
4895 #define V_008DFC_SQ_V_DIV_FMAS_F64 0x170
4896 #define V_008DFC_SQ_V_MSAD_U8 0x171
4897 #define V_008DFC_SQ_V_QSAD_U8 0x172
4898 #define V_008DFC_SQ_V_MQSAD_U8 0x173
4899 #define V_008DFC_SQ_V_TRIG_PREOP_F64 0x174
4900 /* CIK */
4901 #define V_008DFC_SQ_V_MQSAD_U32_U8 0x175
4902 #define V_008DFC_SQ_V_MAD_U64_U32 0x176
4903 #define V_008DFC_SQ_V_MAD_I64_I32 0x177
4904 /* */
4905 #define V_008DFC_SQ_V_OP1_OFFSET 0x180
4906 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
4907 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
4908 #define C_008DFC_ENCODING 0x03FFFFFF
4909 #define V_008DFC_SQ_ENC_VOP3_FIELD 0x34
4910 #define R_008DFC_SQ_MUBUF_0 0x008DFC
4911 #define S_008DFC_OFFSET(x) (((x) & 0xFFF) << 0)
4912 #define G_008DFC_OFFSET(x) (((x) >> 0) & 0xFFF)
4913 #define C_008DFC_OFFSET 0xFFFFF000
4914 #define S_008DFC_OFFEN(x) (((x) & 0x1) << 12)
4915 #define G_008DFC_OFFEN(x) (((x) >> 12) & 0x1)
4916 #define C_008DFC_OFFEN 0xFFFFEFFF
4917 #define S_008DFC_IDXEN(x) (((x) & 0x1) << 13)
4918 #define G_008DFC_IDXEN(x) (((x) >> 13) & 0x1)
4919 #define C_008DFC_IDXEN 0xFFFFDFFF
4920 #define S_008DFC_GLC(x) (((x) & 0x1) << 14)
4921 #define G_008DFC_GLC(x) (((x) >> 14) & 0x1)
4922 #define C_008DFC_GLC 0xFFFFBFFF
4923 #define S_008DFC_ADDR64(x) (((x) & 0x1) << 15)
4924 #define G_008DFC_ADDR64(x) (((x) >> 15) & 0x1)
4925 #define C_008DFC_ADDR64 0xFFFF7FFF
4926 #define S_008DFC_LDS(x) (((x) & 0x1) << 16)
4927 #define G_008DFC_LDS(x) (((x) >> 16) & 0x1)
4928 #define C_008DFC_LDS 0xFFFEFFFF
4929 #define S_008DFC_OP(x) (((x) & 0x7F) << 18)
4930 #define G_008DFC_OP(x) (((x) >> 18) & 0x7F)
4931 #define C_008DFC_OP 0xFE03FFFF
4932 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_X 0x00
4933 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_XY 0x01
4934 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_XYZ 0x02
4935 #define V_008DFC_SQ_BUFFER_LOAD_FORMAT_XYZW 0x03
4936 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_X 0x04
4937 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_XY 0x05
4938 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_XYZ 0x06
4939 #define V_008DFC_SQ_BUFFER_STORE_FORMAT_XYZW 0x07
4940 #define V_008DFC_SQ_BUFFER_LOAD_UBYTE 0x08
4941 #define V_008DFC_SQ_BUFFER_LOAD_SBYTE 0x09
4942 #define V_008DFC_SQ_BUFFER_LOAD_USHORT 0x0A
4943 #define V_008DFC_SQ_BUFFER_LOAD_SSHORT 0x0B
4944 #define V_008DFC_SQ_BUFFER_LOAD_DWORD 0x0C
4945 #define V_008DFC_SQ_BUFFER_LOAD_DWORDX2 0x0D
4946 #define V_008DFC_SQ_BUFFER_LOAD_DWORDX4 0x0E
4947 /* CIK */
4948 #define V_008DFC_SQ_BUFFER_LOAD_DWORDX3 0x0F
4949 /* */
4950 #define V_008DFC_SQ_BUFFER_STORE_BYTE 0x18
4951 #define V_008DFC_SQ_BUFFER_STORE_SHORT 0x1A
4952 #define V_008DFC_SQ_BUFFER_STORE_DWORD 0x1C
4953 #define V_008DFC_SQ_BUFFER_STORE_DWORDX2 0x1D
4954 #define V_008DFC_SQ_BUFFER_STORE_DWORDX4 0x1E
4955 /* CIK */
4956 #define V_008DFC_SQ_BUFFER_STORE_DWORDX3 0x1F
4957 /* */
4958 #define V_008DFC_SQ_BUFFER_ATOMIC_SWAP 0x30
4959 #define V_008DFC_SQ_BUFFER_ATOMIC_CMPSWAP 0x31
4960 #define V_008DFC_SQ_BUFFER_ATOMIC_ADD 0x32
4961 #define V_008DFC_SQ_BUFFER_ATOMIC_SUB 0x33
4962 #define V_008DFC_SQ_BUFFER_ATOMIC_RSUB 0x34 /* not on CIK */
4963 #define V_008DFC_SQ_BUFFER_ATOMIC_SMIN 0x35
4964 #define V_008DFC_SQ_BUFFER_ATOMIC_UMIN 0x36
4965 #define V_008DFC_SQ_BUFFER_ATOMIC_SMAX 0x37
4966 #define V_008DFC_SQ_BUFFER_ATOMIC_UMAX 0x38
4967 #define V_008DFC_SQ_BUFFER_ATOMIC_AND 0x39
4968 #define V_008DFC_SQ_BUFFER_ATOMIC_OR 0x3A
4969 #define V_008DFC_SQ_BUFFER_ATOMIC_XOR 0x3B
4970 #define V_008DFC_SQ_BUFFER_ATOMIC_INC 0x3C
4971 #define V_008DFC_SQ_BUFFER_ATOMIC_DEC 0x3D
4972 #define V_008DFC_SQ_BUFFER_ATOMIC_FCMPSWAP 0x3E
4973 #define V_008DFC_SQ_BUFFER_ATOMIC_FMIN 0x3F
4974 #define V_008DFC_SQ_BUFFER_ATOMIC_FMAX 0x40
4975 #define V_008DFC_SQ_BUFFER_ATOMIC_SWAP_X2 0x50
4976 #define V_008DFC_SQ_BUFFER_ATOMIC_CMPSWAP_X2 0x51
4977 #define V_008DFC_SQ_BUFFER_ATOMIC_ADD_X2 0x52
4978 #define V_008DFC_SQ_BUFFER_ATOMIC_SUB_X2 0x53
4979 #define V_008DFC_SQ_BUFFER_ATOMIC_RSUB_X2 0x54 /* not on CIK */
4980 #define V_008DFC_SQ_BUFFER_ATOMIC_SMIN_X2 0x55
4981 #define V_008DFC_SQ_BUFFER_ATOMIC_UMIN_X2 0x56
4982 #define V_008DFC_SQ_BUFFER_ATOMIC_SMAX_X2 0x57
4983 #define V_008DFC_SQ_BUFFER_ATOMIC_UMAX_X2 0x58
4984 #define V_008DFC_SQ_BUFFER_ATOMIC_AND_X2 0x59
4985 #define V_008DFC_SQ_BUFFER_ATOMIC_OR_X2 0x5A
4986 #define V_008DFC_SQ_BUFFER_ATOMIC_XOR_X2 0x5B
4987 #define V_008DFC_SQ_BUFFER_ATOMIC_INC_X2 0x5C
4988 #define V_008DFC_SQ_BUFFER_ATOMIC_DEC_X2 0x5D
4989 #define V_008DFC_SQ_BUFFER_ATOMIC_FCMPSWAP_X2 0x5E
4990 #define V_008DFC_SQ_BUFFER_ATOMIC_FMIN_X2 0x5F
4991 #define V_008DFC_SQ_BUFFER_ATOMIC_FMAX_X2 0x60
4992 #define V_008DFC_SQ_BUFFER_WBINVL1_SC 0x70
4993 /* CIK */
4994 #define V_008DFC_SQ_BUFFER_WBINVL1_VOL 0x70
4995 /* */
4996 #define V_008DFC_SQ_BUFFER_WBINVL1 0x71
4997 #define S_008DFC_ENCODING(x) (((x) & 0x3F) << 26)
4998 #define G_008DFC_ENCODING(x) (((x) >> 26) & 0x3F)
4999 #define C_008DFC_ENCODING 0x03FFFFFF
5000 #define V_008DFC_SQ_ENC_MUBUF_FIELD 0x38
5001 #endif
5002 #define R_030E00_TA_CS_BC_BASE_ADDR 0x030E00
5003 #define R_030E04_TA_CS_BC_BASE_ADDR_HI 0x030E04
5004 #define S_030E04_ADDRESS(x) (((x) & 0xFF) << 0)
5005 #define G_030E04_ADDRESS(x) (((x) >> 0) & 0xFF)
5006 #define C_030E04_ADDRESS 0xFFFFFF00
5007 #define R_030F00_DB_OCCLUSION_COUNT0_LOW 0x030F00
5008 #define R_008F00_SQ_BUF_RSRC_WORD0 0x008F00
5009 #define R_030F04_DB_OCCLUSION_COUNT0_HI 0x030F04
5010 #define S_030F04_COUNT_HI(x) (((x) & 0x7FFFFFFF) << 0)
5011 #define G_030F04_COUNT_HI(x) (((x) >> 0) & 0x7FFFFFFF)
5012 #define C_030F04_COUNT_HI 0x80000000
5013 #define R_008F04_SQ_BUF_RSRC_WORD1 0x008F04
5014 #define S_008F04_BASE_ADDRESS_HI(x) (((x) & 0xFFFF) << 0)
5015 #define G_008F04_BASE_ADDRESS_HI(x) (((x) >> 0) & 0xFFFF)
5016 #define C_008F04_BASE_ADDRESS_HI 0xFFFF0000
5017 #define S_008F04_STRIDE(x) (((x) & 0x3FFF) << 16)
5018 #define G_008F04_STRIDE(x) (((x) >> 16) & 0x3FFF)
5019 #define C_008F04_STRIDE 0xC000FFFF
5020 #define S_008F04_CACHE_SWIZZLE(x) (((x) & 0x1) << 30)
5021 #define G_008F04_CACHE_SWIZZLE(x) (((x) >> 30) & 0x1)
5022 #define C_008F04_CACHE_SWIZZLE 0xBFFFFFFF
5023 #define S_008F04_SWIZZLE_ENABLE(x) (((x) & 0x1) << 31)
5024 #define G_008F04_SWIZZLE_ENABLE(x) (((x) >> 31) & 0x1)
5025 #define C_008F04_SWIZZLE_ENABLE 0x7FFFFFFF
5026 #define R_030F08_DB_OCCLUSION_COUNT1_LOW 0x030F08
5027 #define R_008F08_SQ_BUF_RSRC_WORD2 0x008F08
5028 #define R_030F0C_DB_OCCLUSION_COUNT1_HI 0x030F0C
5029 #define S_030F0C_COUNT_HI(x) (((x) & 0x7FFFFFFF) << 0)
5030 #define G_030F0C_COUNT_HI(x) (((x) >> 0) & 0x7FFFFFFF)
5031 #define C_030F0C_COUNT_HI 0x80000000
5032 #define R_008F0C_SQ_BUF_RSRC_WORD3 0x008F0C
5033 #define S_008F0C_DST_SEL_X(x) (((x) & 0x07) << 0)
5034 #define G_008F0C_DST_SEL_X(x) (((x) >> 0) & 0x07)
5035 #define C_008F0C_DST_SEL_X 0xFFFFFFF8
5036 #define V_008F0C_SQ_SEL_0 0x00
5037 #define V_008F0C_SQ_SEL_1 0x01
5038 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
5039 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
5040 #define V_008F0C_SQ_SEL_X 0x04
5041 #define V_008F0C_SQ_SEL_Y 0x05
5042 #define V_008F0C_SQ_SEL_Z 0x06
5043 #define V_008F0C_SQ_SEL_W 0x07
5044 #define S_008F0C_DST_SEL_Y(x) (((x) & 0x07) << 3)
5045 #define G_008F0C_DST_SEL_Y(x) (((x) >> 3) & 0x07)
5046 #define C_008F0C_DST_SEL_Y 0xFFFFFFC7
5047 #define V_008F0C_SQ_SEL_0 0x00
5048 #define V_008F0C_SQ_SEL_1 0x01
5049 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
5050 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
5051 #define V_008F0C_SQ_SEL_X 0x04
5052 #define V_008F0C_SQ_SEL_Y 0x05
5053 #define V_008F0C_SQ_SEL_Z 0x06
5054 #define V_008F0C_SQ_SEL_W 0x07
5055 #define S_008F0C_DST_SEL_Z(x) (((x) & 0x07) << 6)
5056 #define G_008F0C_DST_SEL_Z(x) (((x) >> 6) & 0x07)
5057 #define C_008F0C_DST_SEL_Z 0xFFFFFE3F
5058 #define V_008F0C_SQ_SEL_0 0x00
5059 #define V_008F0C_SQ_SEL_1 0x01
5060 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
5061 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
5062 #define V_008F0C_SQ_SEL_X 0x04
5063 #define V_008F0C_SQ_SEL_Y 0x05
5064 #define V_008F0C_SQ_SEL_Z 0x06
5065 #define V_008F0C_SQ_SEL_W 0x07
5066 #define S_008F0C_DST_SEL_W(x) (((x) & 0x07) << 9)
5067 #define G_008F0C_DST_SEL_W(x) (((x) >> 9) & 0x07)
5068 #define C_008F0C_DST_SEL_W 0xFFFFF1FF
5069 #define V_008F0C_SQ_SEL_0 0x00
5070 #define V_008F0C_SQ_SEL_1 0x01
5071 #define V_008F0C_SQ_SEL_RESERVED_0 0x02
5072 #define V_008F0C_SQ_SEL_RESERVED_1 0x03
5073 #define V_008F0C_SQ_SEL_X 0x04
5074 #define V_008F0C_SQ_SEL_Y 0x05
5075 #define V_008F0C_SQ_SEL_Z 0x06
5076 #define V_008F0C_SQ_SEL_W 0x07
5077 #define S_008F0C_NUM_FORMAT(x) (((x) & 0x07) << 12)
5078 #define G_008F0C_NUM_FORMAT(x) (((x) >> 12) & 0x07)
5079 #define C_008F0C_NUM_FORMAT 0xFFFF8FFF
5080 #define V_008F0C_BUF_NUM_FORMAT_UNORM 0x00
5081 #define V_008F0C_BUF_NUM_FORMAT_SNORM 0x01
5082 #define V_008F0C_BUF_NUM_FORMAT_USCALED 0x02
5083 #define V_008F0C_BUF_NUM_FORMAT_SSCALED 0x03
5084 #define V_008F0C_BUF_NUM_FORMAT_UINT 0x04
5085 #define V_008F0C_BUF_NUM_FORMAT_SINT 0x05
5086 #define V_008F0C_BUF_NUM_FORMAT_SNORM_OGL 0x06
5087 #define V_008F0C_BUF_NUM_FORMAT_FLOAT 0x07
5088 #define S_008F0C_DATA_FORMAT(x) (((x) & 0x0F) << 15)
5089 #define G_008F0C_DATA_FORMAT(x) (((x) >> 15) & 0x0F)
5090 #define C_008F0C_DATA_FORMAT 0xFFF87FFF
5091 #define V_008F0C_BUF_DATA_FORMAT_INVALID 0x00
5092 #define V_008F0C_BUF_DATA_FORMAT_8 0x01
5093 #define V_008F0C_BUF_DATA_FORMAT_16 0x02
5094 #define V_008F0C_BUF_DATA_FORMAT_8_8 0x03
5095 #define V_008F0C_BUF_DATA_FORMAT_32 0x04
5096 #define V_008F0C_BUF_DATA_FORMAT_16_16 0x05
5097 #define V_008F0C_BUF_DATA_FORMAT_10_11_11 0x06
5098 #define V_008F0C_BUF_DATA_FORMAT_11_11_10 0x07
5099 #define V_008F0C_BUF_DATA_FORMAT_10_10_10_2 0x08
5100 #define V_008F0C_BUF_DATA_FORMAT_2_10_10_10 0x09
5101 #define V_008F0C_BUF_DATA_FORMAT_8_8_8_8 0x0A
5102 #define V_008F0C_BUF_DATA_FORMAT_32_32 0x0B
5103 #define V_008F0C_BUF_DATA_FORMAT_16_16_16_16 0x0C
5104 #define V_008F0C_BUF_DATA_FORMAT_32_32_32 0x0D
5105 #define V_008F0C_BUF_DATA_FORMAT_32_32_32_32 0x0E
5106 #define V_008F0C_BUF_DATA_FORMAT_RESERVED_15 0x0F
5107 #define S_008F0C_ELEMENT_SIZE(x) (((x) & 0x03) << 19)
5108 #define G_008F0C_ELEMENT_SIZE(x) (((x) >> 19) & 0x03)
5109 #define C_008F0C_ELEMENT_SIZE 0xFFE7FFFF
5110 #define S_008F0C_INDEX_STRIDE(x) (((x) & 0x03) << 21)
5111 #define G_008F0C_INDEX_STRIDE(x) (((x) >> 21) & 0x03)
5112 #define C_008F0C_INDEX_STRIDE 0xFF9FFFFF
5113 #define S_008F0C_ADD_TID_ENABLE(x) (((x) & 0x1) << 23)
5114 #define G_008F0C_ADD_TID_ENABLE(x) (((x) >> 23) & 0x1)
5115 #define C_008F0C_ADD_TID_ENABLE 0xFF7FFFFF
5116 /* CIK */
5117 #define S_008F0C_ATC(x) (((x) & 0x1) << 24)
5118 #define G_008F0C_ATC(x) (((x) >> 24) & 0x1)
5119 #define C_008F0C_ATC 0xFEFFFFFF
5120 /* */
5121 #define S_008F0C_HASH_ENABLE(x) (((x) & 0x1) << 25)
5122 #define G_008F0C_HASH_ENABLE(x) (((x) >> 25) & 0x1)
5123 #define C_008F0C_HASH_ENABLE 0xFDFFFFFF
5124 #define S_008F0C_HEAP(x) (((x) & 0x1) << 26)
5125 #define G_008F0C_HEAP(x) (((x) >> 26) & 0x1)
5126 #define C_008F0C_HEAP 0xFBFFFFFF
5127 /* CIK */
5128 #define S_008F0C_MTYPE(x) (((x) & 0x07) << 27)
5129 #define G_008F0C_MTYPE(x) (((x) >> 27) & 0x07)
5130 #define C_008F0C_MTYPE 0xC7FFFFFF
5131 /* */
5132 #define S_008F0C_TYPE(x) (((x) & 0x03) << 30)
5133 #define G_008F0C_TYPE(x) (((x) >> 30) & 0x03)
5134 #define C_008F0C_TYPE 0x3FFFFFFF
5135 #define V_008F0C_SQ_RSRC_BUF 0x00
5136 #define V_008F0C_SQ_RSRC_BUF_RSVD_1 0x01
5137 #define V_008F0C_SQ_RSRC_BUF_RSVD_2 0x02
5138 #define V_008F0C_SQ_RSRC_BUF_RSVD_3 0x03
5139 #define R_030F10_DB_OCCLUSION_COUNT2_LOW 0x030F10
5140 #define R_008F10_SQ_IMG_RSRC_WORD0 0x008F10
5141 #define R_030F14_DB_OCCLUSION_COUNT2_HI 0x030F14
5142 #define S_030F14_COUNT_HI(x) (((x) & 0x7FFFFFFF) << 0)
5143 #define G_030F14_COUNT_HI(x) (((x) >> 0) & 0x7FFFFFFF)
5144 #define C_030F14_COUNT_HI 0x80000000
5145 #define R_008F14_SQ_IMG_RSRC_WORD1 0x008F14
5146 #define S_008F14_BASE_ADDRESS_HI(x) (((x) & 0xFF) << 0)
5147 #define G_008F14_BASE_ADDRESS_HI(x) (((x) >> 0) & 0xFF)
5148 #define C_008F14_BASE_ADDRESS_HI 0xFFFFFF00
5149 #define S_008F14_MIN_LOD(x) (((x) & 0xFFF) << 8)
5150 #define G_008F14_MIN_LOD(x) (((x) >> 8) & 0xFFF)
5151 #define C_008F14_MIN_LOD 0xFFF000FF
5152 #define S_008F14_DATA_FORMAT(x) (((x) & 0x3F) << 20)
5153 #define G_008F14_DATA_FORMAT(x) (((x) >> 20) & 0x3F)
5154 #define C_008F14_DATA_FORMAT 0xFC0FFFFF
5155 #define V_008F14_IMG_DATA_FORMAT_INVALID 0x00
5156 #define V_008F14_IMG_DATA_FORMAT_8 0x01
5157 #define V_008F14_IMG_DATA_FORMAT_16 0x02
5158 #define V_008F14_IMG_DATA_FORMAT_8_8 0x03
5159 #define V_008F14_IMG_DATA_FORMAT_32 0x04
5160 #define V_008F14_IMG_DATA_FORMAT_16_16 0x05
5161 #define V_008F14_IMG_DATA_FORMAT_10_11_11 0x06
5162 #define V_008F14_IMG_DATA_FORMAT_11_11_10 0x07
5163 #define V_008F14_IMG_DATA_FORMAT_10_10_10_2 0x08
5164 #define V_008F14_IMG_DATA_FORMAT_2_10_10_10 0x09
5165 #define V_008F14_IMG_DATA_FORMAT_8_8_8_8 0x0A
5166 #define V_008F14_IMG_DATA_FORMAT_32_32 0x0B
5167 #define V_008F14_IMG_DATA_FORMAT_16_16_16_16 0x0C
5168 #define V_008F14_IMG_DATA_FORMAT_32_32_32 0x0D
5169 #define V_008F14_IMG_DATA_FORMAT_32_32_32_32 0x0E
5170 #define V_008F14_IMG_DATA_FORMAT_RESERVED_15 0x0F
5171 #define V_008F14_IMG_DATA_FORMAT_5_6_5 0x10
5172 #define V_008F14_IMG_DATA_FORMAT_1_5_5_5 0x11
5173 #define V_008F14_IMG_DATA_FORMAT_5_5_5_1 0x12
5174 #define V_008F14_IMG_DATA_FORMAT_4_4_4_4 0x13
5175 #define V_008F14_IMG_DATA_FORMAT_8_24 0x14
5176 #define V_008F14_IMG_DATA_FORMAT_24_8 0x15
5177 #define V_008F14_IMG_DATA_FORMAT_X24_8_32 0x16
5178 #define V_008F14_IMG_DATA_FORMAT_RESERVED_23 0x17
5179 #define V_008F14_IMG_DATA_FORMAT_RESERVED_24 0x18
5180 #define V_008F14_IMG_DATA_FORMAT_RESERVED_25 0x19
5181 #define V_008F14_IMG_DATA_FORMAT_RESERVED_26 0x1A
5182 #define V_008F14_IMG_DATA_FORMAT_RESERVED_27 0x1B
5183 #define V_008F14_IMG_DATA_FORMAT_RESERVED_28 0x1C
5184 #define V_008F14_IMG_DATA_FORMAT_RESERVED_29 0x1D
5185 #define V_008F14_IMG_DATA_FORMAT_RESERVED_30 0x1E
5186 #define V_008F14_IMG_DATA_FORMAT_RESERVED_31 0x1F
5187 #define V_008F14_IMG_DATA_FORMAT_GB_GR 0x20
5188 #define V_008F14_IMG_DATA_FORMAT_BG_RG 0x21
5189 #define V_008F14_IMG_DATA_FORMAT_5_9_9_9 0x22
5190 #define V_008F14_IMG_DATA_FORMAT_BC1 0x23
5191 #define V_008F14_IMG_DATA_FORMAT_BC2 0x24
5192 #define V_008F14_IMG_DATA_FORMAT_BC3 0x25
5193 #define V_008F14_IMG_DATA_FORMAT_BC4 0x26
5194 #define V_008F14_IMG_DATA_FORMAT_BC5 0x27
5195 #define V_008F14_IMG_DATA_FORMAT_BC6 0x28
5196 #define V_008F14_IMG_DATA_FORMAT_BC7 0x29
5197 #define V_008F14_IMG_DATA_FORMAT_RESERVED_42 0x2A
5198 #define V_008F14_IMG_DATA_FORMAT_RESERVED_43 0x2B
5199 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F1 0x2C
5200 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F1 0x2D
5201 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S8_F1 0x2E
5202 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S2_F2 0x2F
5203 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F2 0x30
5204 #define V_008F14_IMG_DATA_FORMAT_FMASK8_S4_F4 0x31
5205 #define V_008F14_IMG_DATA_FORMAT_FMASK16_S16_F1 0x32
5206 #define V_008F14_IMG_DATA_FORMAT_FMASK16_S8_F2 0x33
5207 #define V_008F14_IMG_DATA_FORMAT_FMASK32_S16_F2 0x34
5208 #define V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F4 0x35
5209 #define V_008F14_IMG_DATA_FORMAT_FMASK32_S8_F8 0x36
5210 #define V_008F14_IMG_DATA_FORMAT_FMASK64_S16_F4 0x37
5211 #define V_008F14_IMG_DATA_FORMAT_FMASK64_S16_F8 0x38
5212 #define V_008F14_IMG_DATA_FORMAT_4_4 0x39
5213 #define V_008F14_IMG_DATA_FORMAT_6_5_5 0x3A
5214 #define V_008F14_IMG_DATA_FORMAT_1 0x3B
5215 #define V_008F14_IMG_DATA_FORMAT_1_REVERSED 0x3C
5216 #define V_008F14_IMG_DATA_FORMAT_32_AS_8 0x3D
5217 #define V_008F14_IMG_DATA_FORMAT_32_AS_8_8 0x3E
5218 #define V_008F14_IMG_DATA_FORMAT_32_AS_32_32_32_32 0x3F
5219 #define S_008F14_NUM_FORMAT(x) (((x) & 0x0F) << 26)
5220 #define G_008F14_NUM_FORMAT(x) (((x) >> 26) & 0x0F)
5221 #define C_008F14_NUM_FORMAT 0xC3FFFFFF
5222 #define V_008F14_IMG_NUM_FORMAT_UNORM 0x00
5223 #define V_008F14_IMG_NUM_FORMAT_SNORM 0x01
5224 #define V_008F14_IMG_NUM_FORMAT_USCALED 0x02
5225 #define V_008F14_IMG_NUM_FORMAT_SSCALED 0x03
5226 #define V_008F14_IMG_NUM_FORMAT_UINT 0x04
5227 #define V_008F14_IMG_NUM_FORMAT_SINT 0x05
5228 #define V_008F14_IMG_NUM_FORMAT_SNORM_OGL 0x06
5229 #define V_008F14_IMG_NUM_FORMAT_FLOAT 0x07
5230 #define V_008F14_IMG_NUM_FORMAT_RESERVED_8 0x08
5231 #define V_008F14_IMG_NUM_FORMAT_SRGB 0x09
5232 #define V_008F14_IMG_NUM_FORMAT_UBNORM 0x0A
5233 #define V_008F14_IMG_NUM_FORMAT_UBNORM_OGL 0x0B
5234 #define V_008F14_IMG_NUM_FORMAT_UBINT 0x0C
5235 #define V_008F14_IMG_NUM_FORMAT_UBSCALED 0x0D
5236 #define V_008F14_IMG_NUM_FORMAT_RESERVED_14 0x0E
5237 #define V_008F14_IMG_NUM_FORMAT_RESERVED_15 0x0F
5238 /* CIK */
5239 #define S_008F14_MTYPE(x) (((x) & 0x03) << 30)
5240 #define G_008F14_MTYPE(x) (((x) >> 30) & 0x03)
5241 #define C_008F14_MTYPE 0x3FFFFFFF
5242 /* */
5243 #define R_030F18_DB_OCCLUSION_COUNT3_LOW 0x030F18
5244 #define R_008F18_SQ_IMG_RSRC_WORD2 0x008F18
5245 #define S_008F18_WIDTH(x) (((x) & 0x3FFF) << 0)
5246 #define G_008F18_WIDTH(x) (((x) >> 0) & 0x3FFF)
5247 #define C_008F18_WIDTH 0xFFFFC000
5248 #define S_008F18_HEIGHT(x) (((x) & 0x3FFF) << 14)
5249 #define G_008F18_HEIGHT(x) (((x) >> 14) & 0x3FFF)
5250 #define C_008F18_HEIGHT 0xF0003FFF
5251 #define S_008F18_PERF_MOD(x) (((x) & 0x07) << 28)
5252 #define G_008F18_PERF_MOD(x) (((x) >> 28) & 0x07)
5253 #define C_008F18_PERF_MOD 0x8FFFFFFF
5254 #define S_008F18_INTERLACED(x) (((x) & 0x1) << 31)
5255 #define G_008F18_INTERLACED(x) (((x) >> 31) & 0x1)
5256 #define C_008F18_INTERLACED 0x7FFFFFFF
5257 #define R_030F1C_DB_OCCLUSION_COUNT3_HI 0x030F1C
5258 #define S_030F1C_COUNT_HI(x) (((x) & 0x7FFFFFFF) << 0)
5259 #define G_030F1C_COUNT_HI(x) (((x) >> 0) & 0x7FFFFFFF)
5260 #define C_030F1C_COUNT_HI 0x80000000
5261 #define R_008F1C_SQ_IMG_RSRC_WORD3 0x008F1C
5262 #define S_008F1C_DST_SEL_X(x) (((x) & 0x07) << 0)
5263 #define G_008F1C_DST_SEL_X(x) (((x) >> 0) & 0x07)
5264 #define C_008F1C_DST_SEL_X 0xFFFFFFF8
5265 #define V_008F1C_SQ_SEL_0 0x00
5266 #define V_008F1C_SQ_SEL_1 0x01
5267 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
5268 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
5269 #define V_008F1C_SQ_SEL_X 0x04
5270 #define V_008F1C_SQ_SEL_Y 0x05
5271 #define V_008F1C_SQ_SEL_Z 0x06
5272 #define V_008F1C_SQ_SEL_W 0x07
5273 #define S_008F1C_DST_SEL_Y(x) (((x) & 0x07) << 3)
5274 #define G_008F1C_DST_SEL_Y(x) (((x) >> 3) & 0x07)
5275 #define C_008F1C_DST_SEL_Y 0xFFFFFFC7
5276 #define V_008F1C_SQ_SEL_0 0x00
5277 #define V_008F1C_SQ_SEL_1 0x01
5278 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
5279 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
5280 #define V_008F1C_SQ_SEL_X 0x04
5281 #define V_008F1C_SQ_SEL_Y 0x05
5282 #define V_008F1C_SQ_SEL_Z 0x06
5283 #define V_008F1C_SQ_SEL_W 0x07
5284 #define S_008F1C_DST_SEL_Z(x) (((x) & 0x07) << 6)
5285 #define G_008F1C_DST_SEL_Z(x) (((x) >> 6) & 0x07)
5286 #define C_008F1C_DST_SEL_Z 0xFFFFFE3F
5287 #define V_008F1C_SQ_SEL_0 0x00
5288 #define V_008F1C_SQ_SEL_1 0x01
5289 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
5290 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
5291 #define V_008F1C_SQ_SEL_X 0x04
5292 #define V_008F1C_SQ_SEL_Y 0x05
5293 #define V_008F1C_SQ_SEL_Z 0x06
5294 #define V_008F1C_SQ_SEL_W 0x07
5295 #define S_008F1C_DST_SEL_W(x) (((x) & 0x07) << 9)
5296 #define G_008F1C_DST_SEL_W(x) (((x) >> 9) & 0x07)
5297 #define C_008F1C_DST_SEL_W 0xFFFFF1FF
5298 #define V_008F1C_SQ_SEL_0 0x00
5299 #define V_008F1C_SQ_SEL_1 0x01
5300 #define V_008F1C_SQ_SEL_RESERVED_0 0x02
5301 #define V_008F1C_SQ_SEL_RESERVED_1 0x03
5302 #define V_008F1C_SQ_SEL_X 0x04
5303 #define V_008F1C_SQ_SEL_Y 0x05
5304 #define V_008F1C_SQ_SEL_Z 0x06
5305 #define V_008F1C_SQ_SEL_W 0x07
5306 #define S_008F1C_BASE_LEVEL(x) (((x) & 0x0F) << 12)
5307 #define G_008F1C_BASE_LEVEL(x) (((x) >> 12) & 0x0F)
5308 #define C_008F1C_BASE_LEVEL 0xFFFF0FFF
5309 #define S_008F1C_LAST_LEVEL(x) (((x) & 0x0F) << 16)
5310 #define G_008F1C_LAST_LEVEL(x) (((x) >> 16) & 0x0F)
5311 #define C_008F1C_LAST_LEVEL 0xFFF0FFFF
5312 #define S_008F1C_TILING_INDEX(x) (((x) & 0x1F) << 20)
5313 #define G_008F1C_TILING_INDEX(x) (((x) >> 20) & 0x1F)
5314 #define C_008F1C_TILING_INDEX 0xFE0FFFFF
5315 #define S_008F1C_POW2_PAD(x) (((x) & 0x1) << 25)
5316 #define G_008F1C_POW2_PAD(x) (((x) >> 25) & 0x1)
5317 #define C_008F1C_POW2_PAD 0xFDFFFFFF
5318 /* CIK */
5319 #define S_008F1C_MTYPE(x) (((x) & 0x1) << 26)
5320 #define G_008F1C_MTYPE(x) (((x) >> 26) & 0x1)
5321 #define C_008F1C_MTYPE 0xFBFFFFFF
5322 #define S_008F1C_ATC(x) (((x) & 0x1) << 27)
5323 #define G_008F1C_ATC(x) (((x) >> 27) & 0x1)
5324 #define C_008F1C_ATC 0xF7FFFFFF
5325 /* */
5326 #define S_008F1C_TYPE(x) (((x) & 0x0F) << 28)
5327 #define G_008F1C_TYPE(x) (((x) >> 28) & 0x0F)
5328 #define C_008F1C_TYPE 0x0FFFFFFF
5329 #define V_008F1C_SQ_RSRC_IMG_RSVD_0 0x00
5330 #define V_008F1C_SQ_RSRC_IMG_RSVD_1 0x01
5331 #define V_008F1C_SQ_RSRC_IMG_RSVD_2 0x02
5332 #define V_008F1C_SQ_RSRC_IMG_RSVD_3 0x03
5333 #define V_008F1C_SQ_RSRC_IMG_RSVD_4 0x04
5334 #define V_008F1C_SQ_RSRC_IMG_RSVD_5 0x05
5335 #define V_008F1C_SQ_RSRC_IMG_RSVD_6 0x06
5336 #define V_008F1C_SQ_RSRC_IMG_RSVD_7 0x07
5337 #define V_008F1C_SQ_RSRC_IMG_1D 0x08
5338 #define V_008F1C_SQ_RSRC_IMG_2D 0x09
5339 #define V_008F1C_SQ_RSRC_IMG_3D 0x0A
5340 #define V_008F1C_SQ_RSRC_IMG_CUBE 0x0B
5341 #define V_008F1C_SQ_RSRC_IMG_1D_ARRAY 0x0C
5342 #define V_008F1C_SQ_RSRC_IMG_2D_ARRAY 0x0D
5343 #define V_008F1C_SQ_RSRC_IMG_2D_MSAA 0x0E
5344 #define V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY 0x0F
5345 #define R_008F20_SQ_IMG_RSRC_WORD4 0x008F20
5346 #define S_008F20_DEPTH(x) (((x) & 0x1FFF) << 0)
5347 #define G_008F20_DEPTH(x) (((x) >> 0) & 0x1FFF)
5348 #define C_008F20_DEPTH 0xFFFFE000
5349 #define S_008F20_PITCH(x) (((x) & 0x3FFF) << 13)
5350 #define G_008F20_PITCH(x) (((x) >> 13) & 0x3FFF)
5351 #define C_008F20_PITCH 0xF8001FFF
5352 #define R_008F24_SQ_IMG_RSRC_WORD5 0x008F24
5353 #define S_008F24_BASE_ARRAY(x) (((x) & 0x1FFF) << 0)
5354 #define G_008F24_BASE_ARRAY(x) (((x) >> 0) & 0x1FFF)
5355 #define C_008F24_BASE_ARRAY 0xFFFFE000
5356 #define S_008F24_LAST_ARRAY(x) (((x) & 0x1FFF) << 13)
5357 #define G_008F24_LAST_ARRAY(x) (((x) >> 13) & 0x1FFF)
5358 #define C_008F24_LAST_ARRAY 0xFC001FFF
5359 #define R_008F28_SQ_IMG_RSRC_WORD6 0x008F28
5360 #define S_008F28_MIN_LOD_WARN(x) (((x) & 0xFFF) << 0)
5361 #define G_008F28_MIN_LOD_WARN(x) (((x) >> 0) & 0xFFF)
5362 #define C_008F28_MIN_LOD_WARN 0xFFFFF000
5363 /* CIK */
5364 #define S_008F28_COUNTER_BANK_ID(x) (((x) & 0xFF) << 12)
5365 #define G_008F28_COUNTER_BANK_ID(x) (((x) >> 12) & 0xFF)
5366 #define C_008F28_COUNTER_BANK_ID 0xFFF00FFF
5367 #define S_008F28_LOD_HDW_CNT_EN(x) (((x) & 0x1) << 20)
5368 #define G_008F28_LOD_HDW_CNT_EN(x) (((x) >> 20) & 0x1)
5369 #define C_008F28_LOD_HDW_CNT_EN 0xFFEFFFFF
5370 /* */
5371 /* VI */
5372 #define S_008F28_COMPRESSION_EN(x) (((x) & 0x1) << 21)
5373 #define G_008F28_COMPRESSION_EN(x) (((x) >> 21) & 0x1)
5374 #define C_008F28_COMPRESSION_EN 0xFFDFFFFF
5375 #define S_008F28_ALPHA_IS_ON_MSB(x) (((x) & 0x1) << 22)
5376 #define G_008F28_ALPHA_IS_ON_MSB(x) (((x) >> 22) & 0x1)
5377 #define C_008F28_ALPHA_IS_ON_MSB 0xFFBFFFFF
5378 #define S_008F28_COLOR_TRANSFORM(x) (((x) & 0x1) << 23)
5379 #define G_008F28_COLOR_TRANSFORM(x) (((x) >> 23) & 0x1)
5380 #define C_008F28_COLOR_TRANSFORM 0xFF7FFFFF
5381 #define S_008F28_LOST_ALPHA_BITS(x) (((x) & 0x0F) << 24)
5382 #define G_008F28_LOST_ALPHA_BITS(x) (((x) >> 24) & 0x0F)
5383 #define C_008F28_LOST_ALPHA_BITS 0xF0FFFFFF
5384 #define S_008F28_LOST_COLOR_BITS(x) (((x) & 0x0F) << 28)
5385 #define G_008F28_LOST_COLOR_BITS(x) (((x) >> 28) & 0x0F)
5386 #define C_008F28_LOST_COLOR_BITS 0x0FFFFFFF
5387 /* */
5388 #define R_008F2C_SQ_IMG_RSRC_WORD7 0x008F2C
5389 #define R_008F30_SQ_IMG_SAMP_WORD0 0x008F30
5390 #define S_008F30_CLAMP_X(x) (((x) & 0x07) << 0)
5391 #define G_008F30_CLAMP_X(x) (((x) >> 0) & 0x07)
5392 #define C_008F30_CLAMP_X 0xFFFFFFF8
5393 #define V_008F30_SQ_TEX_WRAP 0x00
5394 #define V_008F30_SQ_TEX_MIRROR 0x01
5395 #define V_008F30_SQ_TEX_CLAMP_LAST_TEXEL 0x02
5396 #define V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL 0x03
5397 #define V_008F30_SQ_TEX_CLAMP_HALF_BORDER 0x04
5398 #define V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER 0x05
5399 #define V_008F30_SQ_TEX_CLAMP_BORDER 0x06
5400 #define V_008F30_SQ_TEX_MIRROR_ONCE_BORDER 0x07
5401 #define S_008F30_CLAMP_Y(x) (((x) & 0x07) << 3)
5402 #define G_008F30_CLAMP_Y(x) (((x) >> 3) & 0x07)
5403 #define C_008F30_CLAMP_Y 0xFFFFFFC7
5404 #define V_008F30_SQ_TEX_WRAP 0x00
5405 #define V_008F30_SQ_TEX_MIRROR 0x01
5406 #define V_008F30_SQ_TEX_CLAMP_LAST_TEXEL 0x02
5407 #define V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL 0x03
5408 #define V_008F30_SQ_TEX_CLAMP_HALF_BORDER 0x04
5409 #define V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER 0x05
5410 #define V_008F30_SQ_TEX_CLAMP_BORDER 0x06
5411 #define V_008F30_SQ_TEX_MIRROR_ONCE_BORDER 0x07
5412 #define S_008F30_CLAMP_Z(x) (((x) & 0x07) << 6)
5413 #define G_008F30_CLAMP_Z(x) (((x) >> 6) & 0x07)
5414 #define C_008F30_CLAMP_Z 0xFFFFFE3F
5415 #define V_008F30_SQ_TEX_WRAP 0x00
5416 #define V_008F30_SQ_TEX_MIRROR 0x01
5417 #define V_008F30_SQ_TEX_CLAMP_LAST_TEXEL 0x02
5418 #define V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL 0x03
5419 #define V_008F30_SQ_TEX_CLAMP_HALF_BORDER 0x04
5420 #define V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER 0x05
5421 #define V_008F30_SQ_TEX_CLAMP_BORDER 0x06
5422 #define V_008F30_SQ_TEX_MIRROR_ONCE_BORDER 0x07
5423 #define S_008F30_DEPTH_COMPARE_FUNC(x) (((x) & 0x07) << 12)
5424 #define G_008F30_DEPTH_COMPARE_FUNC(x) (((x) >> 12) & 0x07)
5425 #define C_008F30_DEPTH_COMPARE_FUNC 0xFFFF8FFF
5426 #define V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER 0x00
5427 #define V_008F30_SQ_TEX_DEPTH_COMPARE_LESS 0x01
5428 #define V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL 0x02
5429 #define V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL 0x03
5430 #define V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER 0x04
5431 #define V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL 0x05
5432 #define V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL 0x06
5433 #define V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS 0x07
5434 #define S_008F30_FORCE_UNNORMALIZED(x) (((x) & 0x1) << 15)
5435 #define G_008F30_FORCE_UNNORMALIZED(x) (((x) >> 15) & 0x1)
5436 #define C_008F30_FORCE_UNNORMALIZED 0xFFFF7FFF
5437 #define S_008F30_MC_COORD_TRUNC(x) (((x) & 0x1) << 19)
5438 #define G_008F30_MC_COORD_TRUNC(x) (((x) >> 19) & 0x1)
5439 #define C_008F30_MC_COORD_TRUNC 0xFFF7FFFF
5440 #define S_008F30_FORCE_DEGAMMA(x) (((x) & 0x1) << 20)
5441 #define G_008F30_FORCE_DEGAMMA(x) (((x) >> 20) & 0x1)
5442 #define C_008F30_FORCE_DEGAMMA 0xFFEFFFFF
5443 #define S_008F30_TRUNC_COORD(x) (((x) & 0x1) << 27)
5444 #define G_008F30_TRUNC_COORD(x) (((x) >> 27) & 0x1)
5445 #define C_008F30_TRUNC_COORD 0xF7FFFFFF
5446 #define S_008F30_DISABLE_CUBE_WRAP(x) (((x) & 0x1) << 28)
5447 #define G_008F30_DISABLE_CUBE_WRAP(x) (((x) >> 28) & 0x1)
5448 #define C_008F30_DISABLE_CUBE_WRAP 0xEFFFFFFF
5449 #define S_008F30_FILTER_MODE(x) (((x) & 0x03) << 29)
5450 #define G_008F30_FILTER_MODE(x) (((x) >> 29) & 0x03)
5451 #define C_008F30_FILTER_MODE 0x9FFFFFFF
5452 /* VI */
5453 #define S_008F30_COMPAT_MODE(x) (((x) & 0x1) << 31)
5454 #define G_008F30_COMPAT_MODE(x) (((x) >> 31) & 0x1)
5455 #define C_008F30_COMPAT_MODE 0x7FFFFFFF
5456 /* */
5457 #define R_008F34_SQ_IMG_SAMP_WORD1 0x008F34
5458 #define S_008F34_MIN_LOD(x) (((x) & 0xFFF) << 0)
5459 #define G_008F34_MIN_LOD(x) (((x) >> 0) & 0xFFF)
5460 #define C_008F34_MIN_LOD 0xFFFFF000
5461 #define S_008F34_MAX_LOD(x) (((x) & 0xFFF) << 12)
5462 #define G_008F34_MAX_LOD(x) (((x) >> 12) & 0xFFF)
5463 #define C_008F34_MAX_LOD 0xFF000FFF
5464 #define S_008F34_PERF_MIP(x) (((x) & 0x0F) << 24)
5465 #define G_008F34_PERF_MIP(x) (((x) >> 24) & 0x0F)
5466 #define C_008F34_PERF_MIP 0xF0FFFFFF
5467 #define S_008F34_PERF_Z(x) (((x) & 0x0F) << 28)
5468 #define G_008F34_PERF_Z(x) (((x) >> 28) & 0x0F)
5469 #define C_008F34_PERF_Z 0x0FFFFFFF
5470 #define R_008F38_SQ_IMG_SAMP_WORD2 0x008F38
5471 #define S_008F38_LOD_BIAS(x) (((x) & 0x3FFF) << 0)
5472 #define G_008F38_LOD_BIAS(x) (((x) >> 0) & 0x3FFF)
5473 #define C_008F38_LOD_BIAS 0xFFFFC000
5474 #define S_008F38_LOD_BIAS_SEC(x) (((x) & 0x3F) << 14)
5475 #define G_008F38_LOD_BIAS_SEC(x) (((x) >> 14) & 0x3F)
5476 #define C_008F38_LOD_BIAS_SEC 0xFFF03FFF
5477 #define S_008F38_XY_MAG_FILTER(x) (((x) & 0x03) << 20)
5478 #define G_008F38_XY_MAG_FILTER(x) (((x) >> 20) & 0x03)
5479 #define C_008F38_XY_MAG_FILTER 0xFFCFFFFF
5480 #define V_008F38_SQ_TEX_XY_FILTER_POINT 0x00
5481 #define V_008F38_SQ_TEX_XY_FILTER_BILINEAR 0x01
5482 #define S_008F38_XY_MIN_FILTER(x) (((x) & 0x03) << 22)
5483 #define G_008F38_XY_MIN_FILTER(x) (((x) >> 22) & 0x03)
5484 #define C_008F38_XY_MIN_FILTER 0xFF3FFFFF
5485 #define V_008F38_SQ_TEX_XY_FILTER_POINT 0x00
5486 #define V_008F38_SQ_TEX_XY_FILTER_BILINEAR 0x01
5487 #define S_008F38_Z_FILTER(x) (((x) & 0x03) << 24)
5488 #define G_008F38_Z_FILTER(x) (((x) >> 24) & 0x03)
5489 #define C_008F38_Z_FILTER 0xFCFFFFFF
5490 #define V_008F38_SQ_TEX_Z_FILTER_NONE 0x00
5491 #define V_008F38_SQ_TEX_Z_FILTER_POINT 0x01
5492 #define V_008F38_SQ_TEX_Z_FILTER_LINEAR 0x02
5493 #define S_008F38_MIP_FILTER(x) (((x) & 0x03) << 26)
5494 #define G_008F38_MIP_FILTER(x) (((x) >> 26) & 0x03)
5495 #define C_008F38_MIP_FILTER 0xF3FFFFFF
5496 #define V_008F38_SQ_TEX_Z_FILTER_NONE 0x00
5497 #define V_008F38_SQ_TEX_Z_FILTER_POINT 0x01
5498 #define V_008F38_SQ_TEX_Z_FILTER_LINEAR 0x02
5499 #define S_008F38_MIP_POINT_PRECLAMP(x) (((x) & 0x1) << 28)
5500 #define G_008F38_MIP_POINT_PRECLAMP(x) (((x) >> 28) & 0x1)
5501 #define C_008F38_MIP_POINT_PRECLAMP 0xEFFFFFFF
5502 #define S_008F38_DISABLE_LSB_CEIL(x) (((x) & 0x1) << 29)
5503 #define G_008F38_DISABLE_LSB_CEIL(x) (((x) >> 29) & 0x1)
5504 #define C_008F38_DISABLE_LSB_CEIL 0xDFFFFFFF
5505 #define S_008F38_FILTER_PREC_FIX(x) (((x) & 0x1) << 30)
5506 #define G_008F38_FILTER_PREC_FIX(x) (((x) >> 30) & 0x1)
5507 #define C_008F38_FILTER_PREC_FIX 0xBFFFFFFF
5508 #define R_008F3C_SQ_IMG_SAMP_WORD3 0x008F3C
5509 #define S_008F3C_BORDER_COLOR_PTR(x) (((x) & 0xFFF) << 0)
5510 #define G_008F3C_BORDER_COLOR_PTR(x) (((x) >> 0) & 0xFFF)
5511 #define C_008F3C_BORDER_COLOR_PTR 0xFFFFF000
5512 #define S_008F3C_BORDER_COLOR_TYPE(x) (((x) & 0x03) << 30)
5513 #define G_008F3C_BORDER_COLOR_TYPE(x) (((x) >> 30) & 0x03)
5514 #define C_008F3C_BORDER_COLOR_TYPE 0x3FFFFFFF
5515 #define V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK 0x00
5516 #define V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_BLACK 0x01
5517 #define V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_WHITE 0x02
5518 #define V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER 0x03
5519 #define R_0090DC_SPI_DYN_GPR_LOCK_EN 0x0090DC /* not on CIK */
5520 #define S_0090DC_VS_LOW_THRESHOLD(x) (((x) & 0x0F) << 0)
5521 #define G_0090DC_VS_LOW_THRESHOLD(x) (((x) >> 0) & 0x0F)
5522 #define C_0090DC_VS_LOW_THRESHOLD 0xFFFFFFF0
5523 #define S_0090DC_GS_LOW_THRESHOLD(x) (((x) & 0x0F) << 4)
5524 #define G_0090DC_GS_LOW_THRESHOLD(x) (((x) >> 4) & 0x0F)
5525 #define C_0090DC_GS_LOW_THRESHOLD 0xFFFFFF0F
5526 #define S_0090DC_ES_LOW_THRESHOLD(x) (((x) & 0x0F) << 8)
5527 #define G_0090DC_ES_LOW_THRESHOLD(x) (((x) >> 8) & 0x0F)
5528 #define C_0090DC_ES_LOW_THRESHOLD 0xFFFFF0FF
5529 #define S_0090DC_HS_LOW_THRESHOLD(x) (((x) & 0x0F) << 12)
5530 #define G_0090DC_HS_LOW_THRESHOLD(x) (((x) >> 12) & 0x0F)
5531 #define C_0090DC_HS_LOW_THRESHOLD 0xFFFF0FFF
5532 #define S_0090DC_LS_LOW_THRESHOLD(x) (((x) & 0x0F) << 16)
5533 #define G_0090DC_LS_LOW_THRESHOLD(x) (((x) >> 16) & 0x0F)
5534 #define C_0090DC_LS_LOW_THRESHOLD 0xFFF0FFFF
5535 #define R_0090E0_SPI_STATIC_THREAD_MGMT_1 0x0090E0 /* not on CIK */
5536 #define S_0090E0_PS_CU_EN(x) (((x) & 0xFFFF) << 0)
5537 #define G_0090E0_PS_CU_EN(x) (((x) >> 0) & 0xFFFF)
5538 #define C_0090E0_PS_CU_EN 0xFFFF0000
5539 #define S_0090E0_VS_CU_EN(x) (((x) & 0xFFFF) << 16)
5540 #define G_0090E0_VS_CU_EN(x) (((x) >> 16) & 0xFFFF)
5541 #define C_0090E0_VS_CU_EN 0x0000FFFF
5542 #define R_0090E4_SPI_STATIC_THREAD_MGMT_2 0x0090E4 /* not on CIK */
5543 #define S_0090E4_GS_CU_EN(x) (((x) & 0xFFFF) << 0)
5544 #define G_0090E4_GS_CU_EN(x) (((x) >> 0) & 0xFFFF)
5545 #define C_0090E4_GS_CU_EN 0xFFFF0000
5546 #define S_0090E4_ES_CU_EN(x) (((x) & 0xFFFF) << 16)
5547 #define G_0090E4_ES_CU_EN(x) (((x) >> 16) & 0xFFFF)
5548 #define C_0090E4_ES_CU_EN 0x0000FFFF
5549 #define R_0090E8_SPI_STATIC_THREAD_MGMT_3 0x0090E8 /* not on CIK */
5550 #define S_0090E8_LSHS_CU_EN(x) (((x) & 0xFFFF) << 0)
5551 #define G_0090E8_LSHS_CU_EN(x) (((x) >> 0) & 0xFFFF)
5552 #define C_0090E8_LSHS_CU_EN 0xFFFF0000
5553 #define R_0090EC_SPI_PS_MAX_WAVE_ID 0x0090EC
5554 #define S_0090EC_MAX_WAVE_ID(x) (((x) & 0xFFF) << 0)
5555 #define G_0090EC_MAX_WAVE_ID(x) (((x) >> 0) & 0xFFF)
5556 #define C_0090EC_MAX_WAVE_ID 0xFFFFF000
5557 /* CIK */
5558 #define R_0090E8_SPI_PS_MAX_WAVE_ID 0x0090E8
5559 #define S_0090E8_MAX_WAVE_ID(x) (((x) & 0xFFF) << 0)
5560 #define G_0090E8_MAX_WAVE_ID(x) (((x) >> 0) & 0xFFF)
5561 #define C_0090E8_MAX_WAVE_ID 0xFFFFF000
5562 /* */
5563 #define R_0090F0_SPI_ARB_PRIORITY 0x0090F0
5564 #define S_0090F0_RING_ORDER_TS0(x) (((x) & 0x07) << 0)
5565 #define G_0090F0_RING_ORDER_TS0(x) (((x) >> 0) & 0x07)
5566 #define C_0090F0_RING_ORDER_TS0 0xFFFFFFF8
5567 #define V_0090F0_X_R0 0x00
5568 #define S_0090F0_RING_ORDER_TS1(x) (((x) & 0x07) << 3)
5569 #define G_0090F0_RING_ORDER_TS1(x) (((x) >> 3) & 0x07)
5570 #define C_0090F0_RING_ORDER_TS1 0xFFFFFFC7
5571 #define S_0090F0_RING_ORDER_TS2(x) (((x) & 0x07) << 6)
5572 #define G_0090F0_RING_ORDER_TS2(x) (((x) >> 6) & 0x07)
5573 #define C_0090F0_RING_ORDER_TS2 0xFFFFFE3F
5574 /* CIK */
5575 #define R_00C700_SPI_ARB_PRIORITY 0x00C700
5576 #define S_00C700_PIPE_ORDER_TS0(x) (((x) & 0x07) << 0)
5577 #define G_00C700_PIPE_ORDER_TS0(x) (((x) >> 0) & 0x07)
5578 #define C_00C700_PIPE_ORDER_TS0 0xFFFFFFF8
5579 #define S_00C700_PIPE_ORDER_TS1(x) (((x) & 0x07) << 3)
5580 #define G_00C700_PIPE_ORDER_TS1(x) (((x) >> 3) & 0x07)
5581 #define C_00C700_PIPE_ORDER_TS1 0xFFFFFFC7
5582 #define S_00C700_PIPE_ORDER_TS2(x) (((x) & 0x07) << 6)
5583 #define G_00C700_PIPE_ORDER_TS2(x) (((x) >> 6) & 0x07)
5584 #define C_00C700_PIPE_ORDER_TS2 0xFFFFFE3F
5585 #define S_00C700_PIPE_ORDER_TS3(x) (((x) & 0x07) << 9)
5586 #define G_00C700_PIPE_ORDER_TS3(x) (((x) >> 9) & 0x07)
5587 #define C_00C700_PIPE_ORDER_TS3 0xFFFFF1FF
5588 #define S_00C700_TS0_DUR_MULT(x) (((x) & 0x03) << 12)
5589 #define G_00C700_TS0_DUR_MULT(x) (((x) >> 12) & 0x03)
5590 #define C_00C700_TS0_DUR_MULT 0xFFFFCFFF
5591 #define S_00C700_TS1_DUR_MULT(x) (((x) & 0x03) << 14)
5592 #define G_00C700_TS1_DUR_MULT(x) (((x) >> 14) & 0x03)
5593 #define C_00C700_TS1_DUR_MULT 0xFFFF3FFF
5594 #define S_00C700_TS2_DUR_MULT(x) (((x) & 0x03) << 16)
5595 #define G_00C700_TS2_DUR_MULT(x) (((x) >> 16) & 0x03)
5596 #define C_00C700_TS2_DUR_MULT 0xFFFCFFFF
5597 #define S_00C700_TS3_DUR_MULT(x) (((x) & 0x03) << 18)
5598 #define G_00C700_TS3_DUR_MULT(x) (((x) >> 18) & 0x03)
5599 #define C_00C700_TS3_DUR_MULT 0xFFF3FFFF
5600 /* */
5601 #define R_0090F4_SPI_ARB_CYCLES_0 0x0090F4 /* moved to 0xC704 on CIK */
5602 #define S_0090F4_TS0_DURATION(x) (((x) & 0xFFFF) << 0)
5603 #define G_0090F4_TS0_DURATION(x) (((x) >> 0) & 0xFFFF)
5604 #define C_0090F4_TS0_DURATION 0xFFFF0000
5605 #define S_0090F4_TS1_DURATION(x) (((x) & 0xFFFF) << 16)
5606 #define G_0090F4_TS1_DURATION(x) (((x) >> 16) & 0xFFFF)
5607 #define C_0090F4_TS1_DURATION 0x0000FFFF
5608 #define R_0090F8_SPI_ARB_CYCLES_1 0x0090F8 /* moved to 0xC708 on CIK */
5609 #define S_0090F8_TS2_DURATION(x) (((x) & 0xFFFF) << 0)
5610 #define G_0090F8_TS2_DURATION(x) (((x) >> 0) & 0xFFFF)
5611 #define C_0090F8_TS2_DURATION 0xFFFF0000
5612 /* CIK */
5613 #define R_008F40_SQ_FLAT_SCRATCH_WORD0 0x008F40
5614 #define S_008F40_SIZE(x) (((x) & 0x7FFFF) << 0)
5615 #define G_008F40_SIZE(x) (((x) >> 0) & 0x7FFFF)
5616 #define C_008F40_SIZE 0xFFF80000
5617 #define R_008F44_SQ_FLAT_SCRATCH_WORD1 0x008F44
5618 #define S_008F44_OFFSET(x) (((x) & 0xFFFFFF) << 0)
5619 #define G_008F44_OFFSET(x) (((x) >> 0) & 0xFFFFFF)
5620 #define C_008F44_OFFSET 0xFF000000
5621 /* */
5622 #define R_030FF8_DB_ZPASS_COUNT_LOW 0x030FF8
5623 #define R_030FFC_DB_ZPASS_COUNT_HI 0x030FFC
5624 #define S_030FFC_COUNT_HI(x) (((x) & 0x7FFFFFFF) << 0)
5625 #define G_030FFC_COUNT_HI(x) (((x) >> 0) & 0x7FFFFFFF)
5626 #define C_030FFC_COUNT_HI 0x80000000
5627 #define R_009100_SPI_CONFIG_CNTL 0x009100
5628 #define S_009100_GPR_WRITE_PRIORITY(x) (((x) & 0x1FFFFF) << 0)
5629 #define G_009100_GPR_WRITE_PRIORITY(x) (((x) >> 0) & 0x1FFFFF)
5630 #define C_009100_GPR_WRITE_PRIORITY 0xFFE00000
5631 #define S_009100_EXP_PRIORITY_ORDER(x) (((x) & 0x07) << 21)
5632 #define G_009100_EXP_PRIORITY_ORDER(x) (((x) >> 21) & 0x07)
5633 #define C_009100_EXP_PRIORITY_ORDER 0xFF1FFFFF
5634 #define S_009100_ENABLE_SQG_TOP_EVENTS(x) (((x) & 0x1) << 24)
5635 #define G_009100_ENABLE_SQG_TOP_EVENTS(x) (((x) >> 24) & 0x1)
5636 #define C_009100_ENABLE_SQG_TOP_EVENTS 0xFEFFFFFF
5637 #define S_009100_ENABLE_SQG_BOP_EVENTS(x) (((x) & 0x1) << 25)
5638 #define G_009100_ENABLE_SQG_BOP_EVENTS(x) (((x) >> 25) & 0x1)
5639 #define C_009100_ENABLE_SQG_BOP_EVENTS 0xFDFFFFFF
5640 #define S_009100_RSRC_MGMT_RESET(x) (((x) & 0x1) << 26)
5641 #define G_009100_RSRC_MGMT_RESET(x) (((x) >> 26) & 0x1)
5642 #define C_009100_RSRC_MGMT_RESET 0xFBFFFFFF
5643 #define R_00913C_SPI_CONFIG_CNTL_1 0x00913C
5644 #define S_00913C_VTX_DONE_DELAY(x) (((x) & 0x0F) << 0)
5645 #define G_00913C_VTX_DONE_DELAY(x) (((x) >> 0) & 0x0F)
5646 #define C_00913C_VTX_DONE_DELAY 0xFFFFFFF0
5647 #define V_00913C_X_DELAY_14_CLKS 0x00
5648 #define V_00913C_X_DELAY_16_CLKS 0x01
5649 #define V_00913C_X_DELAY_18_CLKS 0x02
5650 #define V_00913C_X_DELAY_20_CLKS 0x03
5651 #define V_00913C_X_DELAY_22_CLKS 0x04
5652 #define V_00913C_X_DELAY_24_CLKS 0x05
5653 #define V_00913C_X_DELAY_26_CLKS 0x06
5654 #define V_00913C_X_DELAY_28_CLKS 0x07
5655 #define V_00913C_X_DELAY_30_CLKS 0x08
5656 #define V_00913C_X_DELAY_32_CLKS 0x09
5657 #define V_00913C_X_DELAY_34_CLKS 0x0A
5658 #define V_00913C_X_DELAY_4_CLKS 0x0B
5659 #define V_00913C_X_DELAY_6_CLKS 0x0C
5660 #define V_00913C_X_DELAY_8_CLKS 0x0D
5661 #define V_00913C_X_DELAY_10_CLKS 0x0E
5662 #define V_00913C_X_DELAY_12_CLKS 0x0F
5663 #define S_00913C_INTERP_ONE_PRIM_PER_ROW(x) (((x) & 0x1) << 4)
5664 #define G_00913C_INTERP_ONE_PRIM_PER_ROW(x) (((x) >> 4) & 0x1)
5665 #define C_00913C_INTERP_ONE_PRIM_PER_ROW 0xFFFFFFEF
5666 #define S_00913C_PC_LIMIT_ENABLE(x) (((x) & 0x1) << 6)
5667 #define G_00913C_PC_LIMIT_ENABLE(x) (((x) >> 6) & 0x1)
5668 #define C_00913C_PC_LIMIT_ENABLE 0xFFFFFFBF
5669 #define S_00913C_PC_LIMIT_STRICT(x) (((x) & 0x1) << 7)
5670 #define G_00913C_PC_LIMIT_STRICT(x) (((x) >> 7) & 0x1)
5671 #define C_00913C_PC_LIMIT_STRICT 0xFFFFFF7F
5672 #define S_00913C_PC_LIMIT_SIZE(x) (((x) & 0xFFFF) << 16)
5673 #define G_00913C_PC_LIMIT_SIZE(x) (((x) >> 16) & 0xFFFF)
5674 #define C_00913C_PC_LIMIT_SIZE 0x0000FFFF
5675 #define R_00936C_SPI_RESOURCE_RESERVE_CU_AB_0 0x00936C
5676 #define S_00936C_TYPE_A(x) (((x) & 0x0F) << 0)
5677 #define G_00936C_TYPE_A(x) (((x) >> 0) & 0x0F)
5678 #define C_00936C_TYPE_A 0xFFFFFFF0
5679 #define S_00936C_VGPR_A(x) (((x) & 0x07) << 4)
5680 #define G_00936C_VGPR_A(x) (((x) >> 4) & 0x07)
5681 #define C_00936C_VGPR_A 0xFFFFFF8F
5682 #define S_00936C_SGPR_A(x) (((x) & 0x07) << 7)
5683 #define G_00936C_SGPR_A(x) (((x) >> 7) & 0x07)
5684 #define C_00936C_SGPR_A 0xFFFFFC7F
5685 #define S_00936C_LDS_A(x) (((x) & 0x07) << 10)
5686 #define G_00936C_LDS_A(x) (((x) >> 10) & 0x07)
5687 #define C_00936C_LDS_A 0xFFFFE3FF
5688 #define S_00936C_WAVES_A(x) (((x) & 0x03) << 13)
5689 #define G_00936C_WAVES_A(x) (((x) >> 13) & 0x03)
5690 #define C_00936C_WAVES_A 0xFFFF9FFF
5691 #define S_00936C_EN_A(x) (((x) & 0x1) << 15)
5692 #define G_00936C_EN_A(x) (((x) >> 15) & 0x1)
5693 #define C_00936C_EN_A 0xFFFF7FFF
5694 #define S_00936C_TYPE_B(x) (((x) & 0x0F) << 16)
5695 #define G_00936C_TYPE_B(x) (((x) >> 16) & 0x0F)
5696 #define C_00936C_TYPE_B 0xFFF0FFFF
5697 #define S_00936C_VGPR_B(x) (((x) & 0x07) << 20)
5698 #define G_00936C_VGPR_B(x) (((x) >> 20) & 0x07)
5699 #define C_00936C_VGPR_B 0xFF8FFFFF
5700 #define S_00936C_SGPR_B(x) (((x) & 0x07) << 23)
5701 #define G_00936C_SGPR_B(x) (((x) >> 23) & 0x07)
5702 #define C_00936C_SGPR_B 0xFC7FFFFF
5703 #define S_00936C_LDS_B(x) (((x) & 0x07) << 26)
5704 #define G_00936C_LDS_B(x) (((x) >> 26) & 0x07)
5705 #define C_00936C_LDS_B 0xE3FFFFFF
5706 #define S_00936C_WAVES_B(x) (((x) & 0x03) << 29)
5707 #define G_00936C_WAVES_B(x) (((x) >> 29) & 0x03)
5708 #define C_00936C_WAVES_B 0x9FFFFFFF
5709 #define S_00936C_EN_B(x) (((x) & 0x1) << 31)
5710 #define G_00936C_EN_B(x) (((x) >> 31) & 0x1)
5711 #define C_00936C_EN_B 0x7FFFFFFF
5712 #define R_00950C_TA_CS_BC_BASE_ADDR 0x00950C
5713 /* CIK */
5714 #define R_030E00_TA_CS_BC_BASE_ADDR 0x030E00
5715 #define R_030E04_TA_CS_BC_BASE_ADDR_HI 0x030E04
5716 #define S_030E04_ADDRESS(x) (((x) & 0xFF) << 0)
5717 #define G_030E04_ADDRESS(x) (((x) >> 0) & 0xFF)
5718 #define C_030E04_ADDRESS 0xFFFFFF00
5719 /* */
5720 #define R_009858_DB_SUBTILE_CONTROL 0x009858
5721 #define S_009858_MSAA1_X(x) (((x) & 0x03) << 0)
5722 #define G_009858_MSAA1_X(x) (((x) >> 0) & 0x03)
5723 #define C_009858_MSAA1_X 0xFFFFFFFC
5724 #define S_009858_MSAA1_Y(x) (((x) & 0x03) << 2)
5725 #define G_009858_MSAA1_Y(x) (((x) >> 2) & 0x03)
5726 #define C_009858_MSAA1_Y 0xFFFFFFF3
5727 #define S_009858_MSAA2_X(x) (((x) & 0x03) << 4)
5728 #define G_009858_MSAA2_X(x) (((x) >> 4) & 0x03)
5729 #define C_009858_MSAA2_X 0xFFFFFFCF
5730 #define S_009858_MSAA2_Y(x) (((x) & 0x03) << 6)
5731 #define G_009858_MSAA2_Y(x) (((x) >> 6) & 0x03)
5732 #define C_009858_MSAA2_Y 0xFFFFFF3F
5733 #define S_009858_MSAA4_X(x) (((x) & 0x03) << 8)
5734 #define G_009858_MSAA4_X(x) (((x) >> 8) & 0x03)
5735 #define C_009858_MSAA4_X 0xFFFFFCFF
5736 #define S_009858_MSAA4_Y(x) (((x) & 0x03) << 10)
5737 #define G_009858_MSAA4_Y(x) (((x) >> 10) & 0x03)
5738 #define C_009858_MSAA4_Y 0xFFFFF3FF
5739 #define S_009858_MSAA8_X(x) (((x) & 0x03) << 12)
5740 #define G_009858_MSAA8_X(x) (((x) >> 12) & 0x03)
5741 #define C_009858_MSAA8_X 0xFFFFCFFF
5742 #define S_009858_MSAA8_Y(x) (((x) & 0x03) << 14)
5743 #define G_009858_MSAA8_Y(x) (((x) >> 14) & 0x03)
5744 #define C_009858_MSAA8_Y 0xFFFF3FFF
5745 #define S_009858_MSAA16_X(x) (((x) & 0x03) << 16)
5746 #define G_009858_MSAA16_X(x) (((x) >> 16) & 0x03)
5747 #define C_009858_MSAA16_X 0xFFFCFFFF
5748 #define S_009858_MSAA16_Y(x) (((x) & 0x03) << 18)
5749 #define G_009858_MSAA16_Y(x) (((x) >> 18) & 0x03)
5750 #define C_009858_MSAA16_Y 0xFFF3FFFF
5751 #define R_0098F8_GB_ADDR_CONFIG 0x0098F8
5752 #define S_0098F8_NUM_PIPES(x) (((x) & 0x07) << 0)
5753 #define G_0098F8_NUM_PIPES(x) (((x) >> 0) & 0x07)
5754 #define C_0098F8_NUM_PIPES 0xFFFFFFF8
5755 #define S_0098F8_PIPE_INTERLEAVE_SIZE(x) (((x) & 0x07) << 4)
5756 #define G_0098F8_PIPE_INTERLEAVE_SIZE(x) (((x) >> 4) & 0x07)
5757 #define C_0098F8_PIPE_INTERLEAVE_SIZE 0xFFFFFF8F
5758 #define S_0098F8_BANK_INTERLEAVE_SIZE(x) (((x) & 0x07) << 8)
5759 #define G_0098F8_BANK_INTERLEAVE_SIZE(x) (((x) >> 8) & 0x07)
5760 #define C_0098F8_BANK_INTERLEAVE_SIZE 0xFFFFF8FF
5761 #define S_0098F8_NUM_SHADER_ENGINES(x) (((x) & 0x03) << 12)
5762 #define G_0098F8_NUM_SHADER_ENGINES(x) (((x) >> 12) & 0x03)
5763 #define C_0098F8_NUM_SHADER_ENGINES 0xFFFFCFFF
5764 #define S_0098F8_SHADER_ENGINE_TILE_SIZE(x) (((x) & 0x07) << 16)
5765 #define G_0098F8_SHADER_ENGINE_TILE_SIZE(x) (((x) >> 16) & 0x07)
5766 #define C_0098F8_SHADER_ENGINE_TILE_SIZE 0xFFF8FFFF
5767 #define S_0098F8_NUM_GPUS(x) (((x) & 0x07) << 20)
5768 #define G_0098F8_NUM_GPUS(x) (((x) >> 20) & 0x07)
5769 #define C_0098F8_NUM_GPUS 0xFF8FFFFF
5770 #define S_0098F8_MULTI_GPU_TILE_SIZE(x) (((x) & 0x03) << 24)
5771 #define G_0098F8_MULTI_GPU_TILE_SIZE(x) (((x) >> 24) & 0x03)
5772 #define C_0098F8_MULTI_GPU_TILE_SIZE 0xFCFFFFFF
5773 #define S_0098F8_ROW_SIZE(x) (((x) & 0x03) << 28)
5774 #define G_0098F8_ROW_SIZE(x) (((x) >> 28) & 0x03)
5775 #define C_0098F8_ROW_SIZE 0xCFFFFFFF
5776 #define S_0098F8_NUM_LOWER_PIPES(x) (((x) & 0x1) << 30)
5777 #define G_0098F8_NUM_LOWER_PIPES(x) (((x) >> 30) & 0x1)
5778 #define C_0098F8_NUM_LOWER_PIPES 0xBFFFFFFF
5779 #define R_009910_GB_TILE_MODE0 0x009910
5780 #define S_009910_MICRO_TILE_MODE(x) (((x) & 0x03) << 0)
5781 #define G_009910_MICRO_TILE_MODE(x) (((x) >> 0) & 0x03)
5782 #define C_009910_MICRO_TILE_MODE 0xFFFFFFFC
5783 #define V_009910_ADDR_SURF_DISPLAY_MICRO_TILING 0x00
5784 #define V_009910_ADDR_SURF_THIN_MICRO_TILING 0x01
5785 #define V_009910_ADDR_SURF_DEPTH_MICRO_TILING 0x02
5786 #define V_009910_ADDR_SURF_THICK_MICRO_TILING 0x03
5787 #define S_009910_ARRAY_MODE(x) (((x) & 0x0F) << 2)
5788 #define G_009910_ARRAY_MODE(x) (((x) >> 2) & 0x0F)
5789 #define C_009910_ARRAY_MODE 0xFFFFFFC3
5790 #define V_009910_ARRAY_LINEAR_GENERAL 0x00
5791 #define V_009910_ARRAY_LINEAR_ALIGNED 0x01
5792 #define V_009910_ARRAY_1D_TILED_THIN1 0x02
5793 #define V_009910_ARRAY_1D_TILED_THICK 0x03
5794 #define V_009910_ARRAY_2D_TILED_THIN1 0x04
5795 #define V_009910_ARRAY_2D_TILED_THICK 0x07
5796 #define V_009910_ARRAY_2D_TILED_XTHICK 0x08
5797 #define V_009910_ARRAY_3D_TILED_THIN1 0x0C
5798 #define V_009910_ARRAY_3D_TILED_THICK 0x0D
5799 #define V_009910_ARRAY_3D_TILED_XTHICK 0x0E
5800 #define V_009910_ARRAY_POWER_SAVE 0x0F
5801 #define S_009910_PIPE_CONFIG(x) (((x) & 0x1F) << 6)
5802 #define G_009910_PIPE_CONFIG(x) (((x) >> 6) & 0x1F)
5803 #define C_009910_PIPE_CONFIG 0xFFFFF83F
5804 #define V_009910_ADDR_SURF_P2 0x00
5805 #define V_009910_ADDR_SURF_P2_RESERVED0 0x01
5806 #define V_009910_ADDR_SURF_P2_RESERVED1 0x02
5807 #define V_009910_ADDR_SURF_P2_RESERVED2 0x03
5808 #define V_009910_X_ADDR_SURF_P4_8X16 0x04
5809 #define V_009910_X_ADDR_SURF_P4_16X16 0x05
5810 #define V_009910_X_ADDR_SURF_P4_16X32 0x06
5811 #define V_009910_X_ADDR_SURF_P4_32X32 0x07
5812 #define V_009910_X_ADDR_SURF_P8_16X16_8X16 0x08
5813 #define V_009910_X_ADDR_SURF_P8_16X32_8X16 0x09
5814 #define V_009910_X_ADDR_SURF_P8_32X32_8X16 0x0A
5815 #define V_009910_X_ADDR_SURF_P8_16X32_16X16 0x0B
5816 #define V_009910_X_ADDR_SURF_P8_32X32_16X16 0x0C
5817 #define V_009910_X_ADDR_SURF_P8_32X32_16X32 0x0D
5818 #define V_009910_X_ADDR_SURF_P8_32X64_32X32 0x0E
5819 #define S_009910_TILE_SPLIT(x) (((x) & 0x07) << 11)
5820 #define G_009910_TILE_SPLIT(x) (((x) >> 11) & 0x07)
5821 #define C_009910_TILE_SPLIT 0xFFFFC7FF
5822 #define V_009910_ADDR_SURF_TILE_SPLIT_64B 0x00
5823 #define V_009910_ADDR_SURF_TILE_SPLIT_128B 0x01
5824 #define V_009910_ADDR_SURF_TILE_SPLIT_256B 0x02
5825 #define V_009910_ADDR_SURF_TILE_SPLIT_512B 0x03
5826 #define V_009910_ADDR_SURF_TILE_SPLIT_1KB 0x04
5827 #define V_009910_ADDR_SURF_TILE_SPLIT_2KB 0x05
5828 #define V_009910_ADDR_SURF_TILE_SPLIT_4KB 0x06
5829 #define S_009910_BANK_WIDTH(x) (((x) & 0x03) << 14)
5830 #define G_009910_BANK_WIDTH(x) (((x) >> 14) & 0x03)
5831 #define C_009910_BANK_WIDTH 0xFFFF3FFF
5832 #define V_009910_ADDR_SURF_BANK_WIDTH_1 0x00
5833 #define V_009910_ADDR_SURF_BANK_WIDTH_2 0x01
5834 #define V_009910_ADDR_SURF_BANK_WIDTH_4 0x02
5835 #define V_009910_ADDR_SURF_BANK_WIDTH_8 0x03
5836 #define S_009910_BANK_HEIGHT(x) (((x) & 0x03) << 16)
5837 #define G_009910_BANK_HEIGHT(x) (((x) >> 16) & 0x03)
5838 #define C_009910_BANK_HEIGHT 0xFFFCFFFF
5839 #define V_009910_ADDR_SURF_BANK_HEIGHT_1 0x00
5840 #define V_009910_ADDR_SURF_BANK_HEIGHT_2 0x01
5841 #define V_009910_ADDR_SURF_BANK_HEIGHT_4 0x02
5842 #define V_009910_ADDR_SURF_BANK_HEIGHT_8 0x03
5843 #define S_009910_MACRO_TILE_ASPECT(x) (((x) & 0x03) << 18)
5844 #define G_009910_MACRO_TILE_ASPECT(x) (((x) >> 18) & 0x03)
5845 #define C_009910_MACRO_TILE_ASPECT 0xFFF3FFFF
5846 #define V_009910_ADDR_SURF_MACRO_ASPECT_1 0x00
5847 #define V_009910_ADDR_SURF_MACRO_ASPECT_2 0x01
5848 #define V_009910_ADDR_SURF_MACRO_ASPECT_4 0x02
5849 #define V_009910_ADDR_SURF_MACRO_ASPECT_8 0x03
5850 #define S_009910_NUM_BANKS(x) (((x) & 0x03) << 20)
5851 #define G_009910_NUM_BANKS(x) (((x) >> 20) & 0x03)
5852 #define C_009910_NUM_BANKS 0xFFCFFFFF
5853 #define V_009910_ADDR_SURF_2_BANK 0x00
5854 #define V_009910_ADDR_SURF_4_BANK 0x01
5855 #define V_009910_ADDR_SURF_8_BANK 0x02
5856 #define V_009910_ADDR_SURF_16_BANK 0x03
5857 #define S_009910_MICRO_TILE_MODE_NEW(x) (((x) & 0x07) << 22)
5858 #define G_009910_MICRO_TILE_MODE_NEW(x) (((x) >> 22) & 0x07)
5859 #define C_009910_MICRO_TILE_MODE_NEW 0xFE3FFFFF
5860 #define V_009910_ADDR_SURF_DISPLAY_MICRO_TILING 0x00
5861 #define V_009910_ADDR_SURF_THIN_MICRO_TILING 0x01
5862 #define V_009910_ADDR_SURF_DEPTH_MICRO_TILING 0x02
5863 #define V_009910_ADDR_SURF_ROTATED_MICRO_TILING 0x03
5864 #define S_009910_SAMPLE_SPLIT(x) (((x) & 0x03) << 25)
5865 #define G_009910_SAMPLE_SPLIT(x) (((x) >> 25) & 0x03)
5866 #define C_009910_SAMPLE_SPLIT 0xF9FFFFFF
5867 #define R_009914_GB_TILE_MODE1 0x009914
5868 #define R_009918_GB_TILE_MODE2 0x009918
5869 #define R_00991C_GB_TILE_MODE3 0x00991C
5870 #define R_009920_GB_TILE_MODE4 0x009920
5871 #define R_009924_GB_TILE_MODE5 0x009924
5872 #define R_009928_GB_TILE_MODE6 0x009928
5873 #define R_00992C_GB_TILE_MODE7 0x00992C
5874 #define R_009930_GB_TILE_MODE8 0x009930
5875 #define R_009934_GB_TILE_MODE9 0x009934
5876 #define R_009938_GB_TILE_MODE10 0x009938
5877 #define R_00993C_GB_TILE_MODE11 0x00993C
5878 #define R_009940_GB_TILE_MODE12 0x009940
5879 #define R_009944_GB_TILE_MODE13 0x009944
5880 #define R_009948_GB_TILE_MODE14 0x009948
5881 #define R_00994C_GB_TILE_MODE15 0x00994C
5882 #define R_009950_GB_TILE_MODE16 0x009950
5883 #define R_009954_GB_TILE_MODE17 0x009954
5884 #define R_009958_GB_TILE_MODE18 0x009958
5885 #define R_00995C_GB_TILE_MODE19 0x00995C
5886 #define R_009960_GB_TILE_MODE20 0x009960
5887 #define R_009964_GB_TILE_MODE21 0x009964
5888 #define R_009968_GB_TILE_MODE22 0x009968
5889 #define R_00996C_GB_TILE_MODE23 0x00996C
5890 #define R_009970_GB_TILE_MODE24 0x009970
5891 #define R_009974_GB_TILE_MODE25 0x009974
5892 #define R_009978_GB_TILE_MODE26 0x009978
5893 #define R_00997C_GB_TILE_MODE27 0x00997C
5894 #define R_009980_GB_TILE_MODE28 0x009980
5895 #define R_009984_GB_TILE_MODE29 0x009984
5896 #define R_009988_GB_TILE_MODE30 0x009988
5897 #define R_00998C_GB_TILE_MODE31 0x00998C
5898 /* CIK */
5899 #define R_009990_GB_MACROTILE_MODE0 0x009990
5900 #define S_009990_BANK_WIDTH(x) (((x) & 0x03) << 0)
5901 #define G_009990_BANK_WIDTH(x) (((x) >> 0) & 0x03)
5902 #define C_009990_BANK_WIDTH 0xFFFFFFFC
5903 #define S_009990_BANK_HEIGHT(x) (((x) & 0x03) << 2)
5904 #define G_009990_BANK_HEIGHT(x) (((x) >> 2) & 0x03)
5905 #define C_009990_BANK_HEIGHT 0xFFFFFFF3
5906 #define S_009990_MACRO_TILE_ASPECT(x) (((x) & 0x03) << 4)
5907 #define G_009990_MACRO_TILE_ASPECT(x) (((x) >> 4) & 0x03)
5908 #define C_009990_MACRO_TILE_ASPECT 0xFFFFFFCF
5909 #define S_009990_NUM_BANKS(x) (((x) & 0x03) << 6)
5910 #define G_009990_NUM_BANKS(x) (((x) >> 6) & 0x03)
5911 #define C_009990_NUM_BANKS 0xFFFFFF3F
5912 #define R_009994_GB_MACROTILE_MODE1 0x009994
5913 #define R_009998_GB_MACROTILE_MODE2 0x009998
5914 #define R_00999C_GB_MACROTILE_MODE3 0x00999C
5915 #define R_0099A0_GB_MACROTILE_MODE4 0x0099A0
5916 #define R_0099A4_GB_MACROTILE_MODE5 0x0099A4
5917 #define R_0099A8_GB_MACROTILE_MODE6 0x0099A8
5918 #define R_0099AC_GB_MACROTILE_MODE7 0x0099AC
5919 #define R_0099B0_GB_MACROTILE_MODE8 0x0099B0
5920 #define R_0099B4_GB_MACROTILE_MODE9 0x0099B4
5921 #define R_0099B8_GB_MACROTILE_MODE10 0x0099B8
5922 #define R_0099BC_GB_MACROTILE_MODE11 0x0099BC
5923 #define R_0099C0_GB_MACROTILE_MODE12 0x0099C0
5924 #define R_0099C4_GB_MACROTILE_MODE13 0x0099C4
5925 #define R_0099C8_GB_MACROTILE_MODE14 0x0099C8
5926 #define R_0099CC_GB_MACROTILE_MODE15 0x0099CC
5927 /* */
5928 #define R_00B000_SPI_SHADER_TBA_LO_PS 0x00B000
5929 #define R_00B004_SPI_SHADER_TBA_HI_PS 0x00B004
5930 #define S_00B004_MEM_BASE(x) (((x) & 0xFF) << 0)
5931 #define G_00B004_MEM_BASE(x) (((x) >> 0) & 0xFF)
5932 #define C_00B004_MEM_BASE 0xFFFFFF00
5933 #define R_00B008_SPI_SHADER_TMA_LO_PS 0x00B008
5934 #define R_00B00C_SPI_SHADER_TMA_HI_PS 0x00B00C
5935 #define S_00B00C_MEM_BASE(x) (((x) & 0xFF) << 0)
5936 #define G_00B00C_MEM_BASE(x) (((x) >> 0) & 0xFF)
5937 #define C_00B00C_MEM_BASE 0xFFFFFF00
5938 /* CIK */
5939 #define R_00B01C_SPI_SHADER_PGM_RSRC3_PS 0x00B01C
5940 #define S_00B01C_CU_EN(x) (((x) & 0xFFFF) << 0)
5941 #define G_00B01C_CU_EN(x) (((x) >> 0) & 0xFFFF)
5942 #define C_00B01C_CU_EN 0xFFFF0000
5943 #define S_00B01C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
5944 #define G_00B01C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
5945 #define C_00B01C_WAVE_LIMIT 0xFFC0FFFF
5946 #define S_00B01C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
5947 #define G_00B01C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
5948 #define C_00B01C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
5949 /* */
5950 #define R_00B020_SPI_SHADER_PGM_LO_PS 0x00B020
5951 #define R_00B024_SPI_SHADER_PGM_HI_PS 0x00B024
5952 #define S_00B024_MEM_BASE(x) (((x) & 0xFF) << 0)
5953 #define G_00B024_MEM_BASE(x) (((x) >> 0) & 0xFF)
5954 #define C_00B024_MEM_BASE 0xFFFFFF00
5955 #define R_00B028_SPI_SHADER_PGM_RSRC1_PS 0x00B028
5956 #define S_00B028_VGPRS(x) (((x) & 0x3F) << 0)
5957 #define G_00B028_VGPRS(x) (((x) >> 0) & 0x3F)
5958 #define C_00B028_VGPRS 0xFFFFFFC0
5959 #define S_00B028_SGPRS(x) (((x) & 0x0F) << 6)
5960 #define G_00B028_SGPRS(x) (((x) >> 6) & 0x0F)
5961 #define C_00B028_SGPRS 0xFFFFFC3F
5962 #define S_00B028_PRIORITY(x) (((x) & 0x03) << 10)
5963 #define G_00B028_PRIORITY(x) (((x) >> 10) & 0x03)
5964 #define C_00B028_PRIORITY 0xFFFFF3FF
5965 #define S_00B028_FLOAT_MODE(x) (((x) & 0xFF) << 12)
5966 #define G_00B028_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
5967 #define C_00B028_FLOAT_MODE 0xFFF00FFF
5968 #define S_00B028_PRIV(x) (((x) & 0x1) << 20)
5969 #define G_00B028_PRIV(x) (((x) >> 20) & 0x1)
5970 #define C_00B028_PRIV 0xFFEFFFFF
5971 #define S_00B028_DX10_CLAMP(x) (((x) & 0x1) << 21)
5972 #define G_00B028_DX10_CLAMP(x) (((x) >> 21) & 0x1)
5973 #define C_00B028_DX10_CLAMP 0xFFDFFFFF
5974 #define S_00B028_DEBUG_MODE(x) (((x) & 0x1) << 22)
5975 #define G_00B028_DEBUG_MODE(x) (((x) >> 22) & 0x1)
5976 #define C_00B028_DEBUG_MODE 0xFFBFFFFF
5977 #define S_00B028_IEEE_MODE(x) (((x) & 0x1) << 23)
5978 #define G_00B028_IEEE_MODE(x) (((x) >> 23) & 0x1)
5979 #define C_00B028_IEEE_MODE 0xFF7FFFFF
5980 #define S_00B028_CU_GROUP_DISABLE(x) (((x) & 0x1) << 24)
5981 #define G_00B028_CU_GROUP_DISABLE(x) (((x) >> 24) & 0x1)
5982 #define C_00B028_CU_GROUP_DISABLE 0xFEFFFFFF
5983 /* CIK */
5984 #define S_00B028_CACHE_CTL(x) (((x) & 0x07) << 25)
5985 #define G_00B028_CACHE_CTL(x) (((x) >> 25) & 0x07)
5986 #define C_00B028_CACHE_CTL 0xF1FFFFFF
5987 #define S_00B028_CDBG_USER(x) (((x) & 0x1) << 28)
5988 #define G_00B028_CDBG_USER(x) (((x) >> 28) & 0x1)
5989 #define C_00B028_CDBG_USER 0xEFFFFFFF
5990 /* */
5991 #define R_00B02C_SPI_SHADER_PGM_RSRC2_PS 0x00B02C
5992 #define S_00B02C_SCRATCH_EN(x) (((x) & 0x1) << 0)
5993 #define G_00B02C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
5994 #define C_00B02C_SCRATCH_EN 0xFFFFFFFE
5995 #define S_00B02C_USER_SGPR(x) (((x) & 0x1F) << 1)
5996 #define G_00B02C_USER_SGPR(x) (((x) >> 1) & 0x1F)
5997 #define C_00B02C_USER_SGPR 0xFFFFFFC1
5998 #define S_00B02C_TRAP_PRESENT(x) (((x) & 0x1) << 6)
5999 #define G_00B02C_TRAP_PRESENT(x) (((x) >> 6) & 0x1)
6000 #define C_00B02C_TRAP_PRESENT 0xFFFFFFBF
6001 #define S_00B02C_WAVE_CNT_EN(x) (((x) & 0x1) << 7)
6002 #define G_00B02C_WAVE_CNT_EN(x) (((x) >> 7) & 0x1)
6003 #define C_00B02C_WAVE_CNT_EN 0xFFFFFF7F
6004 #define S_00B02C_EXTRA_LDS_SIZE(x) (((x) & 0xFF) << 8)
6005 #define G_00B02C_EXTRA_LDS_SIZE(x) (((x) >> 8) & 0xFF)
6006 #define C_00B02C_EXTRA_LDS_SIZE 0xFFFF00FF
6007 #define S_00B02C_EXCP_EN(x) (((x) & 0x7F) << 16) /* mask is 0x1FF on CIK */
6008 #define G_00B02C_EXCP_EN(x) (((x) >> 16) & 0x7F) /* mask is 0x1FF on CIK */
6009 #define C_00B02C_EXCP_EN 0xFF80FFFF /* mask is 0x1FF on CIK */
6010 #define S_00B02C_EXCP_EN_CIK(x) (((x) & 0x1FF) << 16)
6011 #define G_00B02C_EXCP_EN_CIK(x) (((x) >> 16) & 0x1FF)
6012 #define C_00B02C_EXCP_EN_CIK 0xFE00FFFF
6013 #define R_00B030_SPI_SHADER_USER_DATA_PS_0 0x00B030
6014 #define R_00B034_SPI_SHADER_USER_DATA_PS_1 0x00B034
6015 #define R_00B038_SPI_SHADER_USER_DATA_PS_2 0x00B038
6016 #define R_00B03C_SPI_SHADER_USER_DATA_PS_3 0x00B03C
6017 #define R_00B040_SPI_SHADER_USER_DATA_PS_4 0x00B040
6018 #define R_00B044_SPI_SHADER_USER_DATA_PS_5 0x00B044
6019 #define R_00B048_SPI_SHADER_USER_DATA_PS_6 0x00B048
6020 #define R_00B04C_SPI_SHADER_USER_DATA_PS_7 0x00B04C
6021 #define R_00B050_SPI_SHADER_USER_DATA_PS_8 0x00B050
6022 #define R_00B054_SPI_SHADER_USER_DATA_PS_9 0x00B054
6023 #define R_00B058_SPI_SHADER_USER_DATA_PS_10 0x00B058
6024 #define R_00B05C_SPI_SHADER_USER_DATA_PS_11 0x00B05C
6025 #define R_00B060_SPI_SHADER_USER_DATA_PS_12 0x00B060
6026 #define R_00B064_SPI_SHADER_USER_DATA_PS_13 0x00B064
6027 #define R_00B068_SPI_SHADER_USER_DATA_PS_14 0x00B068
6028 #define R_00B06C_SPI_SHADER_USER_DATA_PS_15 0x00B06C
6029 #define R_00B100_SPI_SHADER_TBA_LO_VS 0x00B100
6030 #define R_00B104_SPI_SHADER_TBA_HI_VS 0x00B104
6031 #define S_00B104_MEM_BASE(x) (((x) & 0xFF) << 0)
6032 #define G_00B104_MEM_BASE(x) (((x) >> 0) & 0xFF)
6033 #define C_00B104_MEM_BASE 0xFFFFFF00
6034 #define R_00B108_SPI_SHADER_TMA_LO_VS 0x00B108
6035 #define R_00B10C_SPI_SHADER_TMA_HI_VS 0x00B10C
6036 #define S_00B10C_MEM_BASE(x) (((x) & 0xFF) << 0)
6037 #define G_00B10C_MEM_BASE(x) (((x) >> 0) & 0xFF)
6038 #define C_00B10C_MEM_BASE 0xFFFFFF00
6039 /* CIK */
6040 #define R_00B118_SPI_SHADER_PGM_RSRC3_VS 0x00B118
6041 #define S_00B118_CU_EN(x) (((x) & 0xFFFF) << 0)
6042 #define G_00B118_CU_EN(x) (((x) >> 0) & 0xFFFF)
6043 #define C_00B118_CU_EN 0xFFFF0000
6044 #define S_00B118_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
6045 #define G_00B118_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
6046 #define C_00B118_WAVE_LIMIT 0xFFC0FFFF
6047 #define S_00B118_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
6048 #define G_00B118_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
6049 #define C_00B118_LOCK_LOW_THRESHOLD 0xFC3FFFFF
6050 #define R_00B11C_SPI_SHADER_LATE_ALLOC_VS 0x00B11C
6051 #define S_00B11C_LIMIT(x) (((x) & 0x3F) << 0)
6052 #define G_00B11C_LIMIT(x) (((x) >> 0) & 0x3F)
6053 #define C_00B11C_LIMIT 0xFFFFFFC0
6054 /* */
6055 #define R_00B120_SPI_SHADER_PGM_LO_VS 0x00B120
6056 #define R_00B124_SPI_SHADER_PGM_HI_VS 0x00B124
6057 #define S_00B124_MEM_BASE(x) (((x) & 0xFF) << 0)
6058 #define G_00B124_MEM_BASE(x) (((x) >> 0) & 0xFF)
6059 #define C_00B124_MEM_BASE 0xFFFFFF00
6060 #define R_00B128_SPI_SHADER_PGM_RSRC1_VS 0x00B128
6061 #define S_00B128_VGPRS(x) (((x) & 0x3F) << 0)
6062 #define G_00B128_VGPRS(x) (((x) >> 0) & 0x3F)
6063 #define C_00B128_VGPRS 0xFFFFFFC0
6064 #define S_00B128_SGPRS(x) (((x) & 0x0F) << 6)
6065 #define G_00B128_SGPRS(x) (((x) >> 6) & 0x0F)
6066 #define C_00B128_SGPRS 0xFFFFFC3F
6067 #define S_00B128_PRIORITY(x) (((x) & 0x03) << 10)
6068 #define G_00B128_PRIORITY(x) (((x) >> 10) & 0x03)
6069 #define C_00B128_PRIORITY 0xFFFFF3FF
6070 #define S_00B128_FLOAT_MODE(x) (((x) & 0xFF) << 12)
6071 #define G_00B128_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
6072 #define C_00B128_FLOAT_MODE 0xFFF00FFF
6073 #define S_00B128_PRIV(x) (((x) & 0x1) << 20)
6074 #define G_00B128_PRIV(x) (((x) >> 20) & 0x1)
6075 #define C_00B128_PRIV 0xFFEFFFFF
6076 #define S_00B128_DX10_CLAMP(x) (((x) & 0x1) << 21)
6077 #define G_00B128_DX10_CLAMP(x) (((x) >> 21) & 0x1)
6078 #define C_00B128_DX10_CLAMP 0xFFDFFFFF
6079 #define S_00B128_DEBUG_MODE(x) (((x) & 0x1) << 22)
6080 #define G_00B128_DEBUG_MODE(x) (((x) >> 22) & 0x1)
6081 #define C_00B128_DEBUG_MODE 0xFFBFFFFF
6082 #define S_00B128_IEEE_MODE(x) (((x) & 0x1) << 23)
6083 #define G_00B128_IEEE_MODE(x) (((x) >> 23) & 0x1)
6084 #define C_00B128_IEEE_MODE 0xFF7FFFFF
6085 #define S_00B128_VGPR_COMP_CNT(x) (((x) & 0x03) << 24)
6086 #define G_00B128_VGPR_COMP_CNT(x) (((x) >> 24) & 0x03)
6087 #define C_00B128_VGPR_COMP_CNT 0xFCFFFFFF
6088 #define S_00B128_CU_GROUP_ENABLE(x) (((x) & 0x1) << 26)
6089 #define G_00B128_CU_GROUP_ENABLE(x) (((x) >> 26) & 0x1)
6090 #define C_00B128_CU_GROUP_ENABLE 0xFBFFFFFF
6091 /* CIK */
6092 #define S_00B128_CACHE_CTL(x) (((x) & 0x07) << 27)
6093 #define G_00B128_CACHE_CTL(x) (((x) >> 27) & 0x07)
6094 #define C_00B128_CACHE_CTL 0xC7FFFFFF
6095 #define S_00B128_CDBG_USER(x) (((x) & 0x1) << 30)
6096 #define G_00B128_CDBG_USER(x) (((x) >> 30) & 0x1)
6097 #define C_00B128_CDBG_USER 0xBFFFFFFF
6098 /* */
6099 #define R_00B12C_SPI_SHADER_PGM_RSRC2_VS 0x00B12C
6100 #define S_00B12C_SCRATCH_EN(x) (((x) & 0x1) << 0)
6101 #define G_00B12C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
6102 #define C_00B12C_SCRATCH_EN 0xFFFFFFFE
6103 #define S_00B12C_USER_SGPR(x) (((x) & 0x1F) << 1)
6104 #define G_00B12C_USER_SGPR(x) (((x) >> 1) & 0x1F)
6105 #define C_00B12C_USER_SGPR 0xFFFFFFC1
6106 #define S_00B12C_TRAP_PRESENT(x) (((x) & 0x1) << 6)
6107 #define G_00B12C_TRAP_PRESENT(x) (((x) >> 6) & 0x1)
6108 #define C_00B12C_TRAP_PRESENT 0xFFFFFFBF
6109 #define S_00B12C_OC_LDS_EN(x) (((x) & 0x1) << 7)
6110 #define G_00B12C_OC_LDS_EN(x) (((x) >> 7) & 0x1)
6111 #define C_00B12C_OC_LDS_EN 0xFFFFFF7F
6112 #define S_00B12C_SO_BASE0_EN(x) (((x) & 0x1) << 8)
6113 #define G_00B12C_SO_BASE0_EN(x) (((x) >> 8) & 0x1)
6114 #define C_00B12C_SO_BASE0_EN 0xFFFFFEFF
6115 #define S_00B12C_SO_BASE1_EN(x) (((x) & 0x1) << 9)
6116 #define G_00B12C_SO_BASE1_EN(x) (((x) >> 9) & 0x1)
6117 #define C_00B12C_SO_BASE1_EN 0xFFFFFDFF
6118 #define S_00B12C_SO_BASE2_EN(x) (((x) & 0x1) << 10)
6119 #define G_00B12C_SO_BASE2_EN(x) (((x) >> 10) & 0x1)
6120 #define C_00B12C_SO_BASE2_EN 0xFFFFFBFF
6121 #define S_00B12C_SO_BASE3_EN(x) (((x) & 0x1) << 11)
6122 #define G_00B12C_SO_BASE3_EN(x) (((x) >> 11) & 0x1)
6123 #define C_00B12C_SO_BASE3_EN 0xFFFFF7FF
6124 #define S_00B12C_SO_EN(x) (((x) & 0x1) << 12)
6125 #define G_00B12C_SO_EN(x) (((x) >> 12) & 0x1)
6126 #define C_00B12C_SO_EN 0xFFFFEFFF
6127 #define S_00B12C_EXCP_EN(x) (((x) & 0x7F) << 13) /* mask is 0x1FF on CIK */
6128 #define G_00B12C_EXCP_EN(x) (((x) >> 13) & 0x7F) /* mask is 0x1FF on CIK */
6129 #define C_00B12C_EXCP_EN 0xFFF01FFF /* mask is 0x1FF on CIK */
6130 #define S_00B12C_EXCP_EN_CIK(x) (((x) & 0x1FF) << 13)
6131 #define G_00B12C_EXCP_EN_CIK(x) (((x) >> 13) & 0x1FF)
6132 #define C_00B12C_EXCP_EN_CIK 0xFFC01FFF
6133 /* VI */
6134 #define S_00B12C_DISPATCH_DRAW_EN(x) (((x) & 0x1) << 24)
6135 #define G_00B12C_DISPATCH_DRAW_EN(x) (((x) >> 24) & 0x1)
6136 #define C_00B12C_DISPATCH_DRAW_EN 0xFEFFFFFF
6137 /* */
6138 #define R_00B130_SPI_SHADER_USER_DATA_VS_0 0x00B130
6139 #define R_00B134_SPI_SHADER_USER_DATA_VS_1 0x00B134
6140 #define R_00B138_SPI_SHADER_USER_DATA_VS_2 0x00B138
6141 #define R_00B13C_SPI_SHADER_USER_DATA_VS_3 0x00B13C
6142 #define R_00B140_SPI_SHADER_USER_DATA_VS_4 0x00B140
6143 #define R_00B144_SPI_SHADER_USER_DATA_VS_5 0x00B144
6144 #define R_00B148_SPI_SHADER_USER_DATA_VS_6 0x00B148
6145 #define R_00B14C_SPI_SHADER_USER_DATA_VS_7 0x00B14C
6146 #define R_00B150_SPI_SHADER_USER_DATA_VS_8 0x00B150
6147 #define R_00B154_SPI_SHADER_USER_DATA_VS_9 0x00B154
6148 #define R_00B158_SPI_SHADER_USER_DATA_VS_10 0x00B158
6149 #define R_00B15C_SPI_SHADER_USER_DATA_VS_11 0x00B15C
6150 #define R_00B160_SPI_SHADER_USER_DATA_VS_12 0x00B160
6151 #define R_00B164_SPI_SHADER_USER_DATA_VS_13 0x00B164
6152 #define R_00B168_SPI_SHADER_USER_DATA_VS_14 0x00B168
6153 #define R_00B16C_SPI_SHADER_USER_DATA_VS_15 0x00B16C
6154 #define R_00B200_SPI_SHADER_TBA_LO_GS 0x00B200
6155 #define R_00B204_SPI_SHADER_TBA_HI_GS 0x00B204
6156 #define S_00B204_MEM_BASE(x) (((x) & 0xFF) << 0)
6157 #define G_00B204_MEM_BASE(x) (((x) >> 0) & 0xFF)
6158 #define C_00B204_MEM_BASE 0xFFFFFF00
6159 #define R_00B208_SPI_SHADER_TMA_LO_GS 0x00B208
6160 #define R_00B20C_SPI_SHADER_TMA_HI_GS 0x00B20C
6161 #define S_00B20C_MEM_BASE(x) (((x) & 0xFF) << 0)
6162 #define G_00B20C_MEM_BASE(x) (((x) >> 0) & 0xFF)
6163 #define C_00B20C_MEM_BASE 0xFFFFFF00
6164 /* CIK */
6165 #define R_00B21C_SPI_SHADER_PGM_RSRC3_GS 0x00B21C
6166 #define S_00B21C_CU_EN(x) (((x) & 0xFFFF) << 0)
6167 #define G_00B21C_CU_EN(x) (((x) >> 0) & 0xFFFF)
6168 #define C_00B21C_CU_EN 0xFFFF0000
6169 #define S_00B21C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
6170 #define G_00B21C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
6171 #define C_00B21C_WAVE_LIMIT 0xFFC0FFFF
6172 #define S_00B21C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
6173 #define G_00B21C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
6174 #define C_00B21C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
6175 /* */
6176 /* VI */
6177 #define S_00B21C_GROUP_FIFO_DEPTH(x) (((x) & 0x3F) << 26)
6178 #define G_00B21C_GROUP_FIFO_DEPTH(x) (((x) >> 26) & 0x3F)
6179 #define C_00B21C_GROUP_FIFO_DEPTH 0x03FFFFFF
6180 /* */
6181 #define R_00B220_SPI_SHADER_PGM_LO_GS 0x00B220
6182 #define R_00B224_SPI_SHADER_PGM_HI_GS 0x00B224
6183 #define S_00B224_MEM_BASE(x) (((x) & 0xFF) << 0)
6184 #define G_00B224_MEM_BASE(x) (((x) >> 0) & 0xFF)
6185 #define C_00B224_MEM_BASE 0xFFFFFF00
6186 #define R_00B228_SPI_SHADER_PGM_RSRC1_GS 0x00B228
6187 #define S_00B228_VGPRS(x) (((x) & 0x3F) << 0)
6188 #define G_00B228_VGPRS(x) (((x) >> 0) & 0x3F)
6189 #define C_00B228_VGPRS 0xFFFFFFC0
6190 #define S_00B228_SGPRS(x) (((x) & 0x0F) << 6)
6191 #define G_00B228_SGPRS(x) (((x) >> 6) & 0x0F)
6192 #define C_00B228_SGPRS 0xFFFFFC3F
6193 #define S_00B228_PRIORITY(x) (((x) & 0x03) << 10)
6194 #define G_00B228_PRIORITY(x) (((x) >> 10) & 0x03)
6195 #define C_00B228_PRIORITY 0xFFFFF3FF
6196 #define S_00B228_FLOAT_MODE(x) (((x) & 0xFF) << 12)
6197 #define G_00B228_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
6198 #define C_00B228_FLOAT_MODE 0xFFF00FFF
6199 #define S_00B228_PRIV(x) (((x) & 0x1) << 20)
6200 #define G_00B228_PRIV(x) (((x) >> 20) & 0x1)
6201 #define C_00B228_PRIV 0xFFEFFFFF
6202 #define S_00B228_DX10_CLAMP(x) (((x) & 0x1) << 21)
6203 #define G_00B228_DX10_CLAMP(x) (((x) >> 21) & 0x1)
6204 #define C_00B228_DX10_CLAMP 0xFFDFFFFF
6205 #define S_00B228_DEBUG_MODE(x) (((x) & 0x1) << 22)
6206 #define G_00B228_DEBUG_MODE(x) (((x) >> 22) & 0x1)
6207 #define C_00B228_DEBUG_MODE 0xFFBFFFFF
6208 #define S_00B228_IEEE_MODE(x) (((x) & 0x1) << 23)
6209 #define G_00B228_IEEE_MODE(x) (((x) >> 23) & 0x1)
6210 #define C_00B228_IEEE_MODE 0xFF7FFFFF
6211 #define S_00B228_CU_GROUP_ENABLE(x) (((x) & 0x1) << 24)
6212 #define G_00B228_CU_GROUP_ENABLE(x) (((x) >> 24) & 0x1)
6213 #define C_00B228_CU_GROUP_ENABLE 0xFEFFFFFF
6214 /* CIK */
6215 #define S_00B228_CACHE_CTL(x) (((x) & 0x07) << 25)
6216 #define G_00B228_CACHE_CTL(x) (((x) >> 25) & 0x07)
6217 #define C_00B228_CACHE_CTL 0xF1FFFFFF
6218 #define S_00B228_CDBG_USER(x) (((x) & 0x1) << 28)
6219 #define G_00B228_CDBG_USER(x) (((x) >> 28) & 0x1)
6220 #define C_00B228_CDBG_USER 0xEFFFFFFF
6221 /* */
6222 #define R_00B22C_SPI_SHADER_PGM_RSRC2_GS 0x00B22C
6223 #define S_00B22C_SCRATCH_EN(x) (((x) & 0x1) << 0)
6224 #define G_00B22C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
6225 #define C_00B22C_SCRATCH_EN 0xFFFFFFFE
6226 #define S_00B22C_USER_SGPR(x) (((x) & 0x1F) << 1)
6227 #define G_00B22C_USER_SGPR(x) (((x) >> 1) & 0x1F)
6228 #define C_00B22C_USER_SGPR 0xFFFFFFC1
6229 #define S_00B22C_TRAP_PRESENT(x) (((x) & 0x1) << 6)
6230 #define G_00B22C_TRAP_PRESENT(x) (((x) >> 6) & 0x1)
6231 #define C_00B22C_TRAP_PRESENT 0xFFFFFFBF
6232 #define S_00B22C_EXCP_EN(x) (((x) & 0x7F) << 7) /* mask is 0x1FF on CIK */
6233 #define G_00B22C_EXCP_EN(x) (((x) >> 7) & 0x7F) /* mask is 0x1FF on CIK */
6234 #define C_00B22C_EXCP_EN 0xFFFFC07F /* mask is 0x1FF on CIK */
6235 #define S_00B22C_EXCP_EN_CIK(x) (((x) & 0x1FF) << 7)
6236 #define G_00B22C_EXCP_EN_CIK(x) (((x) >> 7) & 0x1FF)
6237 #define C_00B22C_EXCP_EN_CIK 0xFFFF007F
6238 #define R_00B230_SPI_SHADER_USER_DATA_GS_0 0x00B230
6239 #define R_00B234_SPI_SHADER_USER_DATA_GS_1 0x00B234
6240 #define R_00B238_SPI_SHADER_USER_DATA_GS_2 0x00B238
6241 #define R_00B23C_SPI_SHADER_USER_DATA_GS_3 0x00B23C
6242 #define R_00B240_SPI_SHADER_USER_DATA_GS_4 0x00B240
6243 #define R_00B244_SPI_SHADER_USER_DATA_GS_5 0x00B244
6244 #define R_00B248_SPI_SHADER_USER_DATA_GS_6 0x00B248
6245 #define R_00B24C_SPI_SHADER_USER_DATA_GS_7 0x00B24C
6246 #define R_00B250_SPI_SHADER_USER_DATA_GS_8 0x00B250
6247 #define R_00B254_SPI_SHADER_USER_DATA_GS_9 0x00B254
6248 #define R_00B258_SPI_SHADER_USER_DATA_GS_10 0x00B258
6249 #define R_00B25C_SPI_SHADER_USER_DATA_GS_11 0x00B25C
6250 #define R_00B260_SPI_SHADER_USER_DATA_GS_12 0x00B260
6251 #define R_00B264_SPI_SHADER_USER_DATA_GS_13 0x00B264
6252 #define R_00B268_SPI_SHADER_USER_DATA_GS_14 0x00B268
6253 #define R_00B26C_SPI_SHADER_USER_DATA_GS_15 0x00B26C
6254 #define R_00B300_SPI_SHADER_TBA_LO_ES 0x00B300
6255 #define R_00B304_SPI_SHADER_TBA_HI_ES 0x00B304
6256 #define S_00B304_MEM_BASE(x) (((x) & 0xFF) << 0)
6257 #define G_00B304_MEM_BASE(x) (((x) >> 0) & 0xFF)
6258 #define C_00B304_MEM_BASE 0xFFFFFF00
6259 #define R_00B308_SPI_SHADER_TMA_LO_ES 0x00B308
6260 #define R_00B30C_SPI_SHADER_TMA_HI_ES 0x00B30C
6261 #define S_00B30C_MEM_BASE(x) (((x) & 0xFF) << 0)
6262 #define G_00B30C_MEM_BASE(x) (((x) >> 0) & 0xFF)
6263 #define C_00B30C_MEM_BASE 0xFFFFFF00
6264 /* CIK */
6265 #define R_00B31C_SPI_SHADER_PGM_RSRC3_ES 0x00B31C
6266 #define S_00B31C_CU_EN(x) (((x) & 0xFFFF) << 0)
6267 #define G_00B31C_CU_EN(x) (((x) >> 0) & 0xFFFF)
6268 #define C_00B31C_CU_EN 0xFFFF0000
6269 #define S_00B31C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
6270 #define G_00B31C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
6271 #define C_00B31C_WAVE_LIMIT 0xFFC0FFFF
6272 #define S_00B31C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
6273 #define G_00B31C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
6274 #define C_00B31C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
6275 /* */
6276 /* VI */
6277 #define S_00B31C_GROUP_FIFO_DEPTH(x) (((x) & 0x3F) << 26)
6278 #define G_00B31C_GROUP_FIFO_DEPTH(x) (((x) >> 26) & 0x3F)
6279 #define C_00B31C_GROUP_FIFO_DEPTH 0x03FFFFFF
6280 /* */
6281 #define R_00B320_SPI_SHADER_PGM_LO_ES 0x00B320
6282 #define R_00B324_SPI_SHADER_PGM_HI_ES 0x00B324
6283 #define S_00B324_MEM_BASE(x) (((x) & 0xFF) << 0)
6284 #define G_00B324_MEM_BASE(x) (((x) >> 0) & 0xFF)
6285 #define C_00B324_MEM_BASE 0xFFFFFF00
6286 #define R_00B328_SPI_SHADER_PGM_RSRC1_ES 0x00B328
6287 #define S_00B328_VGPRS(x) (((x) & 0x3F) << 0)
6288 #define G_00B328_VGPRS(x) (((x) >> 0) & 0x3F)
6289 #define C_00B328_VGPRS 0xFFFFFFC0
6290 #define S_00B328_SGPRS(x) (((x) & 0x0F) << 6)
6291 #define G_00B328_SGPRS(x) (((x) >> 6) & 0x0F)
6292 #define C_00B328_SGPRS 0xFFFFFC3F
6293 #define S_00B328_PRIORITY(x) (((x) & 0x03) << 10)
6294 #define G_00B328_PRIORITY(x) (((x) >> 10) & 0x03)
6295 #define C_00B328_PRIORITY 0xFFFFF3FF
6296 #define S_00B328_FLOAT_MODE(x) (((x) & 0xFF) << 12)
6297 #define G_00B328_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
6298 #define C_00B328_FLOAT_MODE 0xFFF00FFF
6299 #define S_00B328_PRIV(x) (((x) & 0x1) << 20)
6300 #define G_00B328_PRIV(x) (((x) >> 20) & 0x1)
6301 #define C_00B328_PRIV 0xFFEFFFFF
6302 #define S_00B328_DX10_CLAMP(x) (((x) & 0x1) << 21)
6303 #define G_00B328_DX10_CLAMP(x) (((x) >> 21) & 0x1)
6304 #define C_00B328_DX10_CLAMP 0xFFDFFFFF
6305 #define S_00B328_DEBUG_MODE(x) (((x) & 0x1) << 22)
6306 #define G_00B328_DEBUG_MODE(x) (((x) >> 22) & 0x1)
6307 #define C_00B328_DEBUG_MODE 0xFFBFFFFF
6308 #define S_00B328_IEEE_MODE(x) (((x) & 0x1) << 23)
6309 #define G_00B328_IEEE_MODE(x) (((x) >> 23) & 0x1)
6310 #define C_00B328_IEEE_MODE 0xFF7FFFFF
6311 #define S_00B328_VGPR_COMP_CNT(x) (((x) & 0x03) << 24)
6312 #define G_00B328_VGPR_COMP_CNT(x) (((x) >> 24) & 0x03)
6313 #define C_00B328_VGPR_COMP_CNT 0xFCFFFFFF
6314 #define S_00B328_CU_GROUP_ENABLE(x) (((x) & 0x1) << 26)
6315 #define G_00B328_CU_GROUP_ENABLE(x) (((x) >> 26) & 0x1)
6316 #define C_00B328_CU_GROUP_ENABLE 0xFBFFFFFF
6317 /* CIK */
6318 #define S_00B328_CACHE_CTL(x) (((x) & 0x07) << 27)
6319 #define G_00B328_CACHE_CTL(x) (((x) >> 27) & 0x07)
6320 #define C_00B328_CACHE_CTL 0xC7FFFFFF
6321 #define S_00B328_CDBG_USER(x) (((x) & 0x1) << 30)
6322 #define G_00B328_CDBG_USER(x) (((x) >> 30) & 0x1)
6323 #define C_00B328_CDBG_USER 0xBFFFFFFF
6324 /* */
6325 #define R_00B32C_SPI_SHADER_PGM_RSRC2_ES 0x00B32C
6326 #define S_00B32C_SCRATCH_EN(x) (((x) & 0x1) << 0)
6327 #define G_00B32C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
6328 #define C_00B32C_SCRATCH_EN 0xFFFFFFFE
6329 #define S_00B32C_USER_SGPR(x) (((x) & 0x1F) << 1)
6330 #define G_00B32C_USER_SGPR(x) (((x) >> 1) & 0x1F)
6331 #define C_00B32C_USER_SGPR 0xFFFFFFC1
6332 #define S_00B32C_TRAP_PRESENT(x) (((x) & 0x1) << 6)
6333 #define G_00B32C_TRAP_PRESENT(x) (((x) >> 6) & 0x1)
6334 #define C_00B32C_TRAP_PRESENT 0xFFFFFFBF
6335 #define S_00B32C_OC_LDS_EN(x) (((x) & 0x1) << 7)
6336 #define G_00B32C_OC_LDS_EN(x) (((x) >> 7) & 0x1)
6337 #define C_00B32C_OC_LDS_EN 0xFFFFFF7F
6338 #define S_00B32C_EXCP_EN(x) (((x) & 0x7F) << 8) /* mask is 0x1FF on CIK */
6339 #define G_00B32C_EXCP_EN(x) (((x) >> 8) & 0x7F) /* mask is 0x1FF on CIK */
6340 #define C_00B32C_EXCP_EN 0xFFFF80FF /* mask is 0x1FF on CIK */
6341 #define S_00B32C_LDS_SIZE(x) (((x) & 0x1FF) << 20) /* CIK, for on-chip GS */
6342 #define G_00B32C_LDS_SIZE(x) (((x) >> 20) & 0x1FF) /* CIK, for on-chip GS */
6343 #define C_00B32C_LDS_SIZE 0xE00FFFFF /* CIK, for on-chip GS */
6344 #define R_00B330_SPI_SHADER_USER_DATA_ES_0 0x00B330
6345 #define R_00B334_SPI_SHADER_USER_DATA_ES_1 0x00B334
6346 #define R_00B338_SPI_SHADER_USER_DATA_ES_2 0x00B338
6347 #define R_00B33C_SPI_SHADER_USER_DATA_ES_3 0x00B33C
6348 #define R_00B340_SPI_SHADER_USER_DATA_ES_4 0x00B340
6349 #define R_00B344_SPI_SHADER_USER_DATA_ES_5 0x00B344
6350 #define R_00B348_SPI_SHADER_USER_DATA_ES_6 0x00B348
6351 #define R_00B34C_SPI_SHADER_USER_DATA_ES_7 0x00B34C
6352 #define R_00B350_SPI_SHADER_USER_DATA_ES_8 0x00B350
6353 #define R_00B354_SPI_SHADER_USER_DATA_ES_9 0x00B354
6354 #define R_00B358_SPI_SHADER_USER_DATA_ES_10 0x00B358
6355 #define R_00B35C_SPI_SHADER_USER_DATA_ES_11 0x00B35C
6356 #define R_00B360_SPI_SHADER_USER_DATA_ES_12 0x00B360
6357 #define R_00B364_SPI_SHADER_USER_DATA_ES_13 0x00B364
6358 #define R_00B368_SPI_SHADER_USER_DATA_ES_14 0x00B368
6359 #define R_00B36C_SPI_SHADER_USER_DATA_ES_15 0x00B36C
6360 #define R_00B400_SPI_SHADER_TBA_LO_HS 0x00B400
6361 #define R_00B404_SPI_SHADER_TBA_HI_HS 0x00B404
6362 #define S_00B404_MEM_BASE(x) (((x) & 0xFF) << 0)
6363 #define G_00B404_MEM_BASE(x) (((x) >> 0) & 0xFF)
6364 #define C_00B404_MEM_BASE 0xFFFFFF00
6365 #define R_00B408_SPI_SHADER_TMA_LO_HS 0x00B408
6366 #define R_00B40C_SPI_SHADER_TMA_HI_HS 0x00B40C
6367 #define S_00B40C_MEM_BASE(x) (((x) & 0xFF) << 0)
6368 #define G_00B40C_MEM_BASE(x) (((x) >> 0) & 0xFF)
6369 #define C_00B40C_MEM_BASE 0xFFFFFF00
6370 /* CIK */
6371 #define R_00B41C_SPI_SHADER_PGM_RSRC3_HS 0x00B41C
6372 #define S_00B41C_WAVE_LIMIT(x) (((x) & 0x3F) << 0)
6373 #define G_00B41C_WAVE_LIMIT(x) (((x) >> 0) & 0x3F)
6374 #define C_00B41C_WAVE_LIMIT 0xFFFFFFC0
6375 #define S_00B41C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 6)
6376 #define G_00B41C_LOCK_LOW_THRESHOLD(x) (((x) >> 6) & 0x0F)
6377 #define C_00B41C_LOCK_LOW_THRESHOLD 0xFFFFFC3F
6378 /* */
6379 /* VI */
6380 #define S_00B41C_GROUP_FIFO_DEPTH(x) (((x) & 0x3F) << 10)
6381 #define G_00B41C_GROUP_FIFO_DEPTH(x) (((x) >> 10) & 0x3F)
6382 #define C_00B41C_GROUP_FIFO_DEPTH 0xFFFF03FF
6383 /* */
6384 #define R_00B420_SPI_SHADER_PGM_LO_HS 0x00B420
6385 #define R_00B424_SPI_SHADER_PGM_HI_HS 0x00B424
6386 #define S_00B424_MEM_BASE(x) (((x) & 0xFF) << 0)
6387 #define G_00B424_MEM_BASE(x) (((x) >> 0) & 0xFF)
6388 #define C_00B424_MEM_BASE 0xFFFFFF00
6389 #define R_00B428_SPI_SHADER_PGM_RSRC1_HS 0x00B428
6390 #define S_00B428_VGPRS(x) (((x) & 0x3F) << 0)
6391 #define G_00B428_VGPRS(x) (((x) >> 0) & 0x3F)
6392 #define C_00B428_VGPRS 0xFFFFFFC0
6393 #define S_00B428_SGPRS(x) (((x) & 0x0F) << 6)
6394 #define G_00B428_SGPRS(x) (((x) >> 6) & 0x0F)
6395 #define C_00B428_SGPRS 0xFFFFFC3F
6396 #define S_00B428_PRIORITY(x) (((x) & 0x03) << 10)
6397 #define G_00B428_PRIORITY(x) (((x) >> 10) & 0x03)
6398 #define C_00B428_PRIORITY 0xFFFFF3FF
6399 #define S_00B428_FLOAT_MODE(x) (((x) & 0xFF) << 12)
6400 #define G_00B428_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
6401 #define C_00B428_FLOAT_MODE 0xFFF00FFF
6402 #define S_00B428_PRIV(x) (((x) & 0x1) << 20)
6403 #define G_00B428_PRIV(x) (((x) >> 20) & 0x1)
6404 #define C_00B428_PRIV 0xFFEFFFFF
6405 #define S_00B428_DX10_CLAMP(x) (((x) & 0x1) << 21)
6406 #define G_00B428_DX10_CLAMP(x) (((x) >> 21) & 0x1)
6407 #define C_00B428_DX10_CLAMP 0xFFDFFFFF
6408 #define S_00B428_DEBUG_MODE(x) (((x) & 0x1) << 22)
6409 #define G_00B428_DEBUG_MODE(x) (((x) >> 22) & 0x1)
6410 #define C_00B428_DEBUG_MODE 0xFFBFFFFF
6411 #define S_00B428_IEEE_MODE(x) (((x) & 0x1) << 23)
6412 #define G_00B428_IEEE_MODE(x) (((x) >> 23) & 0x1)
6413 #define C_00B428_IEEE_MODE 0xFF7FFFFF
6414 /* CIK */
6415 #define S_00B428_CACHE_CTL(x) (((x) & 0x07) << 24)
6416 #define G_00B428_CACHE_CTL(x) (((x) >> 24) & 0x07)
6417 #define C_00B428_CACHE_CTL 0xF8FFFFFF
6418 #define S_00B428_CDBG_USER(x) (((x) & 0x1) << 27)
6419 #define G_00B428_CDBG_USER(x) (((x) >> 27) & 0x1)
6420 #define C_00B428_CDBG_USER 0xF7FFFFFF
6421 /* */
6422 #define R_00B42C_SPI_SHADER_PGM_RSRC2_HS 0x00B42C
6423 #define S_00B42C_SCRATCH_EN(x) (((x) & 0x1) << 0)
6424 #define G_00B42C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
6425 #define C_00B42C_SCRATCH_EN 0xFFFFFFFE
6426 #define S_00B42C_USER_SGPR(x) (((x) & 0x1F) << 1)
6427 #define G_00B42C_USER_SGPR(x) (((x) >> 1) & 0x1F)
6428 #define C_00B42C_USER_SGPR 0xFFFFFFC1
6429 #define S_00B42C_TRAP_PRESENT(x) (((x) & 0x1) << 6)
6430 #define G_00B42C_TRAP_PRESENT(x) (((x) >> 6) & 0x1)
6431 #define C_00B42C_TRAP_PRESENT 0xFFFFFFBF
6432 #define S_00B42C_OC_LDS_EN(x) (((x) & 0x1) << 7)
6433 #define G_00B42C_OC_LDS_EN(x) (((x) >> 7) & 0x1)
6434 #define C_00B42C_OC_LDS_EN 0xFFFFFF7F
6435 #define S_00B42C_TG_SIZE_EN(x) (((x) & 0x1) << 8)
6436 #define G_00B42C_TG_SIZE_EN(x) (((x) >> 8) & 0x1)
6437 #define C_00B42C_TG_SIZE_EN 0xFFFFFEFF
6438 #define S_00B42C_EXCP_EN(x) (((x) & 0x7F) << 9) /* mask is 0x1FF on CIK */
6439 #define G_00B42C_EXCP_EN(x) (((x) >> 9) & 0x7F) /* mask is 0x1FF on CIK */
6440 #define C_00B42C_EXCP_EN 0xFFFF01FF /* mask is 0x1FF on CIK */
6441 #define R_00B430_SPI_SHADER_USER_DATA_HS_0 0x00B430
6442 #define R_00B434_SPI_SHADER_USER_DATA_HS_1 0x00B434
6443 #define R_00B438_SPI_SHADER_USER_DATA_HS_2 0x00B438
6444 #define R_00B43C_SPI_SHADER_USER_DATA_HS_3 0x00B43C
6445 #define R_00B440_SPI_SHADER_USER_DATA_HS_4 0x00B440
6446 #define R_00B444_SPI_SHADER_USER_DATA_HS_5 0x00B444
6447 #define R_00B448_SPI_SHADER_USER_DATA_HS_6 0x00B448
6448 #define R_00B44C_SPI_SHADER_USER_DATA_HS_7 0x00B44C
6449 #define R_00B450_SPI_SHADER_USER_DATA_HS_8 0x00B450
6450 #define R_00B454_SPI_SHADER_USER_DATA_HS_9 0x00B454
6451 #define R_00B458_SPI_SHADER_USER_DATA_HS_10 0x00B458
6452 #define R_00B45C_SPI_SHADER_USER_DATA_HS_11 0x00B45C
6453 #define R_00B460_SPI_SHADER_USER_DATA_HS_12 0x00B460
6454 #define R_00B464_SPI_SHADER_USER_DATA_HS_13 0x00B464
6455 #define R_00B468_SPI_SHADER_USER_DATA_HS_14 0x00B468
6456 #define R_00B46C_SPI_SHADER_USER_DATA_HS_15 0x00B46C
6457 #define R_00B500_SPI_SHADER_TBA_LO_LS 0x00B500
6458 #define R_00B504_SPI_SHADER_TBA_HI_LS 0x00B504
6459 #define S_00B504_MEM_BASE(x) (((x) & 0xFF) << 0)
6460 #define G_00B504_MEM_BASE(x) (((x) >> 0) & 0xFF)
6461 #define C_00B504_MEM_BASE 0xFFFFFF00
6462 #define R_00B508_SPI_SHADER_TMA_LO_LS 0x00B508
6463 #define R_00B50C_SPI_SHADER_TMA_HI_LS 0x00B50C
6464 #define S_00B50C_MEM_BASE(x) (((x) & 0xFF) << 0)
6465 #define G_00B50C_MEM_BASE(x) (((x) >> 0) & 0xFF)
6466 #define C_00B50C_MEM_BASE 0xFFFFFF00
6467 /* CIK */
6468 #define R_00B51C_SPI_SHADER_PGM_RSRC3_LS 0x00B51C
6469 #define S_00B51C_CU_EN(x) (((x) & 0xFFFF) << 0)
6470 #define G_00B51C_CU_EN(x) (((x) >> 0) & 0xFFFF)
6471 #define C_00B51C_CU_EN 0xFFFF0000
6472 #define S_00B51C_WAVE_LIMIT(x) (((x) & 0x3F) << 16)
6473 #define G_00B51C_WAVE_LIMIT(x) (((x) >> 16) & 0x3F)
6474 #define C_00B51C_WAVE_LIMIT 0xFFC0FFFF
6475 #define S_00B51C_LOCK_LOW_THRESHOLD(x) (((x) & 0x0F) << 22)
6476 #define G_00B51C_LOCK_LOW_THRESHOLD(x) (((x) >> 22) & 0x0F)
6477 #define C_00B51C_LOCK_LOW_THRESHOLD 0xFC3FFFFF
6478 /* */
6479 /* VI */
6480 #define S_00B51C_GROUP_FIFO_DEPTH(x) (((x) & 0x3F) << 26)
6481 #define G_00B51C_GROUP_FIFO_DEPTH(x) (((x) >> 26) & 0x3F)
6482 #define C_00B51C_GROUP_FIFO_DEPTH 0x03FFFFFF
6483 /* */
6484 #define R_00B520_SPI_SHADER_PGM_LO_LS 0x00B520
6485 #define R_00B524_SPI_SHADER_PGM_HI_LS 0x00B524
6486 #define S_00B524_MEM_BASE(x) (((x) & 0xFF) << 0)
6487 #define G_00B524_MEM_BASE(x) (((x) >> 0) & 0xFF)
6488 #define C_00B524_MEM_BASE 0xFFFFFF00
6489 #define R_00B528_SPI_SHADER_PGM_RSRC1_LS 0x00B528
6490 #define S_00B528_VGPRS(x) (((x) & 0x3F) << 0)
6491 #define G_00B528_VGPRS(x) (((x) >> 0) & 0x3F)
6492 #define C_00B528_VGPRS 0xFFFFFFC0
6493 #define S_00B528_SGPRS(x) (((x) & 0x0F) << 6)
6494 #define G_00B528_SGPRS(x) (((x) >> 6) & 0x0F)
6495 #define C_00B528_SGPRS 0xFFFFFC3F
6496 #define S_00B528_PRIORITY(x) (((x) & 0x03) << 10)
6497 #define G_00B528_PRIORITY(x) (((x) >> 10) & 0x03)
6498 #define C_00B528_PRIORITY 0xFFFFF3FF
6499 #define S_00B528_FLOAT_MODE(x) (((x) & 0xFF) << 12)
6500 #define G_00B528_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
6501 #define C_00B528_FLOAT_MODE 0xFFF00FFF
6502 #define S_00B528_PRIV(x) (((x) & 0x1) << 20)
6503 #define G_00B528_PRIV(x) (((x) >> 20) & 0x1)
6504 #define C_00B528_PRIV 0xFFEFFFFF
6505 #define S_00B528_DX10_CLAMP(x) (((x) & 0x1) << 21)
6506 #define G_00B528_DX10_CLAMP(x) (((x) >> 21) & 0x1)
6507 #define C_00B528_DX10_CLAMP 0xFFDFFFFF
6508 #define S_00B528_DEBUG_MODE(x) (((x) & 0x1) << 22)
6509 #define G_00B528_DEBUG_MODE(x) (((x) >> 22) & 0x1)
6510 #define C_00B528_DEBUG_MODE 0xFFBFFFFF
6511 #define S_00B528_IEEE_MODE(x) (((x) & 0x1) << 23)
6512 #define G_00B528_IEEE_MODE(x) (((x) >> 23) & 0x1)
6513 #define C_00B528_IEEE_MODE 0xFF7FFFFF
6514 #define S_00B528_VGPR_COMP_CNT(x) (((x) & 0x03) << 24)
6515 #define G_00B528_VGPR_COMP_CNT(x) (((x) >> 24) & 0x03)
6516 #define C_00B528_VGPR_COMP_CNT 0xFCFFFFFF
6517 /* CIK */
6518 #define S_00B528_CACHE_CTL(x) (((x) & 0x07) << 26)
6519 #define G_00B528_CACHE_CTL(x) (((x) >> 26) & 0x07)
6520 #define C_00B528_CACHE_CTL 0xE3FFFFFF
6521 #define S_00B528_CDBG_USER(x) (((x) & 0x1) << 29)
6522 #define G_00B528_CDBG_USER(x) (((x) >> 29) & 0x1)
6523 #define C_00B528_CDBG_USER 0xDFFFFFFF
6524 /* */
6525 #define R_00B52C_SPI_SHADER_PGM_RSRC2_LS 0x00B52C
6526 #define S_00B52C_SCRATCH_EN(x) (((x) & 0x1) << 0)
6527 #define G_00B52C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
6528 #define C_00B52C_SCRATCH_EN 0xFFFFFFFE
6529 #define S_00B52C_USER_SGPR(x) (((x) & 0x1F) << 1)
6530 #define G_00B52C_USER_SGPR(x) (((x) >> 1) & 0x1F)
6531 #define C_00B52C_USER_SGPR 0xFFFFFFC1
6532 #define S_00B52C_TRAP_PRESENT(x) (((x) & 0x1) << 6)
6533 #define G_00B52C_TRAP_PRESENT(x) (((x) >> 6) & 0x1)
6534 #define C_00B52C_TRAP_PRESENT 0xFFFFFFBF
6535 #define S_00B52C_LDS_SIZE(x) (((x) & 0x1FF) << 7)
6536 #define G_00B52C_LDS_SIZE(x) (((x) >> 7) & 0x1FF)
6537 #define C_00B52C_LDS_SIZE 0xFFFF007F
6538 #define S_00B52C_EXCP_EN(x) (((x) & 0x7F) << 16) /* mask is 0x1FF on CIK */
6539 #define G_00B52C_EXCP_EN(x) (((x) >> 16) & 0x7F) /* mask is 0x1FF on CIK */
6540 #define C_00B52C_EXCP_EN 0xFF80FFFF /* mask is 0x1FF on CIK */
6541 #define R_00B530_SPI_SHADER_USER_DATA_LS_0 0x00B530
6542 #define R_00B534_SPI_SHADER_USER_DATA_LS_1 0x00B534
6543 #define R_00B538_SPI_SHADER_USER_DATA_LS_2 0x00B538
6544 #define R_00B53C_SPI_SHADER_USER_DATA_LS_3 0x00B53C
6545 #define R_00B540_SPI_SHADER_USER_DATA_LS_4 0x00B540
6546 #define R_00B544_SPI_SHADER_USER_DATA_LS_5 0x00B544
6547 #define R_00B548_SPI_SHADER_USER_DATA_LS_6 0x00B548
6548 #define R_00B54C_SPI_SHADER_USER_DATA_LS_7 0x00B54C
6549 #define R_00B550_SPI_SHADER_USER_DATA_LS_8 0x00B550
6550 #define R_00B554_SPI_SHADER_USER_DATA_LS_9 0x00B554
6551 #define R_00B558_SPI_SHADER_USER_DATA_LS_10 0x00B558
6552 #define R_00B55C_SPI_SHADER_USER_DATA_LS_11 0x00B55C
6553 #define R_00B560_SPI_SHADER_USER_DATA_LS_12 0x00B560
6554 #define R_00B564_SPI_SHADER_USER_DATA_LS_13 0x00B564
6555 #define R_00B568_SPI_SHADER_USER_DATA_LS_14 0x00B568
6556 #define R_00B56C_SPI_SHADER_USER_DATA_LS_15 0x00B56C
6557 #define R_00B800_COMPUTE_DISPATCH_INITIATOR 0x00B800
6558 #define S_00B800_COMPUTE_SHADER_EN(x) (((x) & 0x1) << 0)
6559 #define G_00B800_COMPUTE_SHADER_EN(x) (((x) >> 0) & 0x1)
6560 #define C_00B800_COMPUTE_SHADER_EN 0xFFFFFFFE
6561 #define S_00B800_PARTIAL_TG_EN(x) (((x) & 0x1) << 1)
6562 #define G_00B800_PARTIAL_TG_EN(x) (((x) >> 1) & 0x1)
6563 #define C_00B800_PARTIAL_TG_EN 0xFFFFFFFD
6564 #define S_00B800_FORCE_START_AT_000(x) (((x) & 0x1) << 2)
6565 #define G_00B800_FORCE_START_AT_000(x) (((x) >> 2) & 0x1)
6566 #define C_00B800_FORCE_START_AT_000 0xFFFFFFFB
6567 #define S_00B800_ORDERED_APPEND_ENBL(x) (((x) & 0x1) << 3)
6568 #define G_00B800_ORDERED_APPEND_ENBL(x) (((x) >> 3) & 0x1)
6569 #define C_00B800_ORDERED_APPEND_ENBL 0xFFFFFFF7
6570 /* CIK */
6571 #define S_00B800_ORDERED_APPEND_MODE(x) (((x) & 0x1) << 4)
6572 #define G_00B800_ORDERED_APPEND_MODE(x) (((x) >> 4) & 0x1)
6573 #define C_00B800_ORDERED_APPEND_MODE 0xFFFFFFEF
6574 #define S_00B800_USE_THREAD_DIMENSIONS(x) (((x) & 0x1) << 5)
6575 #define G_00B800_USE_THREAD_DIMENSIONS(x) (((x) >> 5) & 0x1)
6576 #define C_00B800_USE_THREAD_DIMENSIONS 0xFFFFFFDF
6577 #define S_00B800_ORDER_MODE(x) (((x) & 0x1) << 6)
6578 #define G_00B800_ORDER_MODE(x) (((x) >> 6) & 0x1)
6579 #define C_00B800_ORDER_MODE 0xFFFFFFBF
6580 #define S_00B800_DISPATCH_CACHE_CNTL(x) (((x) & 0x07) << 7)
6581 #define G_00B800_DISPATCH_CACHE_CNTL(x) (((x) >> 7) & 0x07)
6582 #define C_00B800_DISPATCH_CACHE_CNTL 0xFFFFFC7F
6583 #define S_00B800_SCALAR_L1_INV_VOL(x) (((x) & 0x1) << 10)
6584 #define G_00B800_SCALAR_L1_INV_VOL(x) (((x) >> 10) & 0x1)
6585 #define C_00B800_SCALAR_L1_INV_VOL 0xFFFFFBFF
6586 #define S_00B800_VECTOR_L1_INV_VOL(x) (((x) & 0x1) << 11)
6587 #define G_00B800_VECTOR_L1_INV_VOL(x) (((x) >> 11) & 0x1)
6588 #define C_00B800_VECTOR_L1_INV_VOL 0xFFFFF7FF
6589 #define S_00B800_DATA_ATC(x) (((x) & 0x1) << 12)
6590 #define G_00B800_DATA_ATC(x) (((x) >> 12) & 0x1)
6591 #define C_00B800_DATA_ATC 0xFFFFEFFF
6592 #define S_00B800_RESTORE(x) (((x) & 0x1) << 14)
6593 #define G_00B800_RESTORE(x) (((x) >> 14) & 0x1)
6594 #define C_00B800_RESTORE 0xFFFFBFFF
6595 /* */
6596 #define R_00B804_COMPUTE_DIM_X 0x00B804
6597 #define R_00B808_COMPUTE_DIM_Y 0x00B808
6598 #define R_00B80C_COMPUTE_DIM_Z 0x00B80C
6599 #define R_00B810_COMPUTE_START_X 0x00B810
6600 #define R_00B814_COMPUTE_START_Y 0x00B814
6601 #define R_00B818_COMPUTE_START_Z 0x00B818
6602 #define R_00B81C_COMPUTE_NUM_THREAD_X 0x00B81C
6603 #define S_00B81C_NUM_THREAD_FULL(x) (((x) & 0xFFFF) << 0)
6604 #define G_00B81C_NUM_THREAD_FULL(x) (((x) >> 0) & 0xFFFF)
6605 #define C_00B81C_NUM_THREAD_FULL 0xFFFF0000
6606 #define S_00B81C_NUM_THREAD_PARTIAL(x) (((x) & 0xFFFF) << 16)
6607 #define G_00B81C_NUM_THREAD_PARTIAL(x) (((x) >> 16) & 0xFFFF)
6608 #define C_00B81C_NUM_THREAD_PARTIAL 0x0000FFFF
6609 #define R_00B820_COMPUTE_NUM_THREAD_Y 0x00B820
6610 #define S_00B820_NUM_THREAD_FULL(x) (((x) & 0xFFFF) << 0)
6611 #define G_00B820_NUM_THREAD_FULL(x) (((x) >> 0) & 0xFFFF)
6612 #define C_00B820_NUM_THREAD_FULL 0xFFFF0000
6613 #define S_00B820_NUM_THREAD_PARTIAL(x) (((x) & 0xFFFF) << 16)
6614 #define G_00B820_NUM_THREAD_PARTIAL(x) (((x) >> 16) & 0xFFFF)
6615 #define C_00B820_NUM_THREAD_PARTIAL 0x0000FFFF
6616 #define R_00B824_COMPUTE_NUM_THREAD_Z 0x00B824
6617 #define S_00B824_NUM_THREAD_FULL(x) (((x) & 0xFFFF) << 0)
6618 #define G_00B824_NUM_THREAD_FULL(x) (((x) >> 0) & 0xFFFF)
6619 #define C_00B824_NUM_THREAD_FULL 0xFFFF0000
6620 #define S_00B824_NUM_THREAD_PARTIAL(x) (((x) & 0xFFFF) << 16)
6621 #define G_00B824_NUM_THREAD_PARTIAL(x) (((x) >> 16) & 0xFFFF)
6622 #define C_00B824_NUM_THREAD_PARTIAL 0x0000FFFF
6623 #define R_00B82C_COMPUTE_MAX_WAVE_ID 0x00B82C /* moved to 0xCD20 on CIK */
6624 #define S_00B82C_MAX_WAVE_ID(x) (((x) & 0xFFF) << 0)
6625 #define G_00B82C_MAX_WAVE_ID(x) (((x) >> 0) & 0xFFF)
6626 #define C_00B82C_MAX_WAVE_ID 0xFFFFF000
6627 /* CIK */
6628 #define R_00B828_COMPUTE_PIPELINESTAT_ENABLE 0x00B828
6629 #define S_00B828_PIPELINESTAT_ENABLE(x) (((x) & 0x1) << 0)
6630 #define G_00B828_PIPELINESTAT_ENABLE(x) (((x) >> 0) & 0x1)
6631 #define C_00B828_PIPELINESTAT_ENABLE 0xFFFFFFFE
6632 #define R_00B82C_COMPUTE_PERFCOUNT_ENABLE 0x00B82C
6633 #define S_00B82C_PERFCOUNT_ENABLE(x) (((x) & 0x1) << 0)
6634 #define G_00B82C_PERFCOUNT_ENABLE(x) (((x) >> 0) & 0x1)
6635 #define C_00B82C_PERFCOUNT_ENABLE 0xFFFFFFFE
6636 /* */
6637 #define R_00B830_COMPUTE_PGM_LO 0x00B830
6638 #define R_00B834_COMPUTE_PGM_HI 0x00B834
6639 #define S_00B834_DATA(x) (((x) & 0xFF) << 0)
6640 #define G_00B834_DATA(x) (((x) >> 0) & 0xFF)
6641 #define C_00B834_DATA 0xFFFFFF00
6642 /* CIK */
6643 #define S_00B834_INST_ATC(x) (((x) & 0x1) << 8)
6644 #define G_00B834_INST_ATC(x) (((x) >> 8) & 0x1)
6645 #define C_00B834_INST_ATC 0xFFFFFEFF
6646 /* */
6647 #define R_00B838_COMPUTE_TBA_LO 0x00B838
6648 #define R_00B83C_COMPUTE_TBA_HI 0x00B83C
6649 #define S_00B83C_DATA(x) (((x) & 0xFF) << 0)
6650 #define G_00B83C_DATA(x) (((x) >> 0) & 0xFF)
6651 #define C_00B83C_DATA 0xFFFFFF00
6652 #define R_00B840_COMPUTE_TMA_LO 0x00B840
6653 #define R_00B844_COMPUTE_TMA_HI 0x00B844
6654 #define S_00B844_DATA(x) (((x) & 0xFF) << 0)
6655 #define G_00B844_DATA(x) (((x) >> 0) & 0xFF)
6656 #define C_00B844_DATA 0xFFFFFF00
6657 #define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
6658 #define S_00B848_VGPRS(x) (((x) & 0x3F) << 0)
6659 #define G_00B848_VGPRS(x) (((x) >> 0) & 0x3F)
6660 #define C_00B848_VGPRS 0xFFFFFFC0
6661 #define S_00B848_SGPRS(x) (((x) & 0x0F) << 6)
6662 #define G_00B848_SGPRS(x) (((x) >> 6) & 0x0F)
6663 #define C_00B848_SGPRS 0xFFFFFC3F
6664 #define S_00B848_PRIORITY(x) (((x) & 0x03) << 10)
6665 #define G_00B848_PRIORITY(x) (((x) >> 10) & 0x03)
6666 #define C_00B848_PRIORITY 0xFFFFF3FF
6667 #define S_00B848_FLOAT_MODE(x) (((x) & 0xFF) << 12)
6668 #define G_00B848_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
6669 #define C_00B848_FLOAT_MODE 0xFFF00FFF
6670 #define S_00B848_PRIV(x) (((x) & 0x1) << 20)
6671 #define G_00B848_PRIV(x) (((x) >> 20) & 0x1)
6672 #define C_00B848_PRIV 0xFFEFFFFF
6673 #define S_00B848_DX10_CLAMP(x) (((x) & 0x1) << 21)
6674 #define G_00B848_DX10_CLAMP(x) (((x) >> 21) & 0x1)
6675 #define C_00B848_DX10_CLAMP 0xFFDFFFFF
6676 #define S_00B848_DEBUG_MODE(x) (((x) & 0x1) << 22)
6677 #define G_00B848_DEBUG_MODE(x) (((x) >> 22) & 0x1)
6678 #define C_00B848_DEBUG_MODE 0xFFBFFFFF
6679 #define S_00B848_IEEE_MODE(x) (((x) & 0x1) << 23)
6680 #define G_00B848_IEEE_MODE(x) (((x) >> 23) & 0x1)
6681 #define C_00B848_IEEE_MODE 0xFF7FFFFF
6682 /* CIK */
6683 #define S_00B848_BULKY(x) (((x) & 0x1) << 24)
6684 #define G_00B848_BULKY(x) (((x) >> 24) & 0x1)
6685 #define C_00B848_BULKY 0xFEFFFFFF
6686 #define S_00B848_CDBG_USER(x) (((x) & 0x1) << 25)
6687 #define G_00B848_CDBG_USER(x) (((x) >> 25) & 0x1)
6688 #define C_00B848_CDBG_USER 0xFDFFFFFF
6689 /* */
6690 #define R_00B84C_COMPUTE_PGM_RSRC2 0x00B84C
6691 #define S_00B84C_SCRATCH_EN(x) (((x) & 0x1) << 0)
6692 #define G_00B84C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
6693 #define C_00B84C_SCRATCH_EN 0xFFFFFFFE
6694 #define S_00B84C_USER_SGPR(x) (((x) & 0x1F) << 1)
6695 #define G_00B84C_USER_SGPR(x) (((x) >> 1) & 0x1F)
6696 #define C_00B84C_USER_SGPR 0xFFFFFFC1
6697 #define S_00B84C_TRAP_PRESENT(x) (((x) & 0x1) << 6)
6698 #define G_00B84C_TRAP_PRESENT(x) (((x) >> 6) & 0x1)
6699 #define C_00B84C_TRAP_PRESENT 0xFFFFFFBF
6700 #define S_00B84C_TGID_X_EN(x) (((x) & 0x1) << 7)
6701 #define G_00B84C_TGID_X_EN(x) (((x) >> 7) & 0x1)
6702 #define C_00B84C_TGID_X_EN 0xFFFFFF7F
6703 #define S_00B84C_TGID_Y_EN(x) (((x) & 0x1) << 8)
6704 #define G_00B84C_TGID_Y_EN(x) (((x) >> 8) & 0x1)
6705 #define C_00B84C_TGID_Y_EN 0xFFFFFEFF
6706 #define S_00B84C_TGID_Z_EN(x) (((x) & 0x1) << 9)
6707 #define G_00B84C_TGID_Z_EN(x) (((x) >> 9) & 0x1)
6708 #define C_00B84C_TGID_Z_EN 0xFFFFFDFF
6709 #define S_00B84C_TG_SIZE_EN(x) (((x) & 0x1) << 10)
6710 #define G_00B84C_TG_SIZE_EN(x) (((x) >> 10) & 0x1)
6711 #define C_00B84C_TG_SIZE_EN 0xFFFFFBFF
6712 #define S_00B84C_TIDIG_COMP_CNT(x) (((x) & 0x03) << 11)
6713 #define G_00B84C_TIDIG_COMP_CNT(x) (((x) >> 11) & 0x03)
6714 #define C_00B84C_TIDIG_COMP_CNT 0xFFFFE7FF
6715 /* CIK */
6716 #define S_00B84C_EXCP_EN_MSB(x) (((x) & 0x03) << 13)
6717 #define G_00B84C_EXCP_EN_MSB(x) (((x) >> 13) & 0x03)
6718 #define C_00B84C_EXCP_EN_MSB 0xFFFF9FFF
6719 /* */
6720 #define S_00B84C_LDS_SIZE(x) (((x) & 0x1FF) << 15)
6721 #define G_00B84C_LDS_SIZE(x) (((x) >> 15) & 0x1FF)
6722 #define C_00B84C_LDS_SIZE 0xFF007FFF
6723 #define S_00B84C_EXCP_EN(x) (((x) & 0x7F) << 24)
6724 #define G_00B84C_EXCP_EN(x) (((x) >> 24) & 0x7F)
6725 #define C_00B84C_EXCP_EN 0x80FFFFFF
6726 #define R_00B850_COMPUTE_VMID 0x00B850
6727 #define S_00B850_DATA(x) (((x) & 0x0F) << 0)
6728 #define G_00B850_DATA(x) (((x) >> 0) & 0x0F)
6729 #define C_00B850_DATA 0xFFFFFFF0
6730 #define R_00B854_COMPUTE_RESOURCE_LIMITS 0x00B854
6731 #define S_00B854_WAVES_PER_SH(x) (((x) & 0x3F) << 0) /* mask is 0x3FF on CIK */
6732 #define G_00B854_WAVES_PER_SH(x) (((x) >> 0) & 0x3F) /* mask is 0x3FF on CIK */
6733 #define C_00B854_WAVES_PER_SH 0xFFFFFFC0 /* mask is 0x3FF on CIK */
6734 #define S_00B854_TG_PER_CU(x) (((x) & 0x0F) << 12)
6735 #define G_00B854_TG_PER_CU(x) (((x) >> 12) & 0x0F)
6736 #define C_00B854_TG_PER_CU 0xFFFF0FFF
6737 #define S_00B854_LOCK_THRESHOLD(x) (((x) & 0x3F) << 16)
6738 #define G_00B854_LOCK_THRESHOLD(x) (((x) >> 16) & 0x3F)
6739 #define C_00B854_LOCK_THRESHOLD 0xFFC0FFFF
6740 #define S_00B854_SIMD_DEST_CNTL(x) (((x) & 0x1) << 22)
6741 #define G_00B854_SIMD_DEST_CNTL(x) (((x) >> 22) & 0x1)
6742 #define C_00B854_SIMD_DEST_CNTL 0xFFBFFFFF
6743 /* CIK */
6744 #define S_00B854_FORCE_SIMD_DIST(x) (((x) & 0x1) << 23)
6745 #define G_00B854_FORCE_SIMD_DIST(x) (((x) >> 23) & 0x1)
6746 #define C_00B854_FORCE_SIMD_DIST 0xFF7FFFFF
6747 #define S_00B854_CU_GROUP_COUNT(x) (((x) & 0x07) << 24)
6748 #define G_00B854_CU_GROUP_COUNT(x) (((x) >> 24) & 0x07)
6749 #define C_00B854_CU_GROUP_COUNT 0xF8FFFFFF
6750 /* */
6751 #define R_00B858_COMPUTE_STATIC_THREAD_MGMT_SE0 0x00B858
6752 #define S_00B858_SH0_CU_EN(x) (((x) & 0xFFFF) << 0)
6753 #define G_00B858_SH0_CU_EN(x) (((x) >> 0) & 0xFFFF)
6754 #define C_00B858_SH0_CU_EN 0xFFFF0000
6755 #define S_00B858_SH1_CU_EN(x) (((x) & 0xFFFF) << 16)
6756 #define G_00B858_SH1_CU_EN(x) (((x) >> 16) & 0xFFFF)
6757 #define C_00B858_SH1_CU_EN 0x0000FFFF
6758 #define R_00B85C_COMPUTE_STATIC_THREAD_MGMT_SE1 0x00B85C
6759 #define S_00B85C_SH0_CU_EN(x) (((x) & 0xFFFF) << 0)
6760 #define G_00B85C_SH0_CU_EN(x) (((x) >> 0) & 0xFFFF)
6761 #define C_00B85C_SH0_CU_EN 0xFFFF0000
6762 #define S_00B85C_SH1_CU_EN(x) (((x) & 0xFFFF) << 16)
6763 #define G_00B85C_SH1_CU_EN(x) (((x) >> 16) & 0xFFFF)
6764 #define C_00B85C_SH1_CU_EN 0x0000FFFF
6765 #define R_00B860_COMPUTE_TMPRING_SIZE 0x00B860
6766 #define S_00B860_WAVES(x) (((x) & 0xFFF) << 0)
6767 #define G_00B860_WAVES(x) (((x) >> 0) & 0xFFF)
6768 #define C_00B860_WAVES 0xFFFFF000
6769 #define S_00B860_WAVESIZE(x) (((x) & 0x1FFF) << 12)
6770 #define G_00B860_WAVESIZE(x) (((x) >> 12) & 0x1FFF)
6771 #define C_00B860_WAVESIZE 0xFE000FFF
6772 /* CIK */
6773 #define R_00B864_COMPUTE_STATIC_THREAD_MGMT_SE2 0x00B864
6774 #define S_00B864_SH0_CU_EN(x) (((x) & 0xFFFF) << 0)
6775 #define G_00B864_SH0_CU_EN(x) (((x) >> 0) & 0xFFFF)
6776 #define C_00B864_SH0_CU_EN 0xFFFF0000
6777 #define S_00B864_SH1_CU_EN(x) (((x) & 0xFFFF) << 16)
6778 #define G_00B864_SH1_CU_EN(x) (((x) >> 16) & 0xFFFF)
6779 #define C_00B864_SH1_CU_EN 0x0000FFFF
6780 #define R_00B868_COMPUTE_STATIC_THREAD_MGMT_SE3 0x00B868
6781 #define S_00B868_SH0_CU_EN(x) (((x) & 0xFFFF) << 0)
6782 #define G_00B868_SH0_CU_EN(x) (((x) >> 0) & 0xFFFF)
6783 #define C_00B868_SH0_CU_EN 0xFFFF0000
6784 #define S_00B868_SH1_CU_EN(x) (((x) & 0xFFFF) << 16)
6785 #define G_00B868_SH1_CU_EN(x) (((x) >> 16) & 0xFFFF)
6786 #define C_00B868_SH1_CU_EN 0x0000FFFF
6787 #define R_00B86C_COMPUTE_RESTART_X 0x00B86C
6788 #define R_00B870_COMPUTE_RESTART_Y 0x00B870
6789 #define R_00B874_COMPUTE_RESTART_Z 0x00B874
6790 #define R_00B87C_COMPUTE_MISC_RESERVED 0x00B87C
6791 #define S_00B87C_SEND_SEID(x) (((x) & 0x03) << 0)
6792 #define G_00B87C_SEND_SEID(x) (((x) >> 0) & 0x03)
6793 #define C_00B87C_SEND_SEID 0xFFFFFFFC
6794 #define S_00B87C_RESERVED2(x) (((x) & 0x1) << 2)
6795 #define G_00B87C_RESERVED2(x) (((x) >> 2) & 0x1)
6796 #define C_00B87C_RESERVED2 0xFFFFFFFB
6797 #define S_00B87C_RESERVED3(x) (((x) & 0x1) << 3)
6798 #define G_00B87C_RESERVED3(x) (((x) >> 3) & 0x1)
6799 #define C_00B87C_RESERVED3 0xFFFFFFF7
6800 #define S_00B87C_RESERVED4(x) (((x) & 0x1) << 4)
6801 #define G_00B87C_RESERVED4(x) (((x) >> 4) & 0x1)
6802 #define C_00B87C_RESERVED4 0xFFFFFFEF
6803 /* VI */
6804 #define S_00B87C_WAVE_ID_BASE(x) (((x) & 0xFFF) << 5)
6805 #define G_00B87C_WAVE_ID_BASE(x) (((x) >> 5) & 0xFFF)
6806 #define C_00B87C_WAVE_ID_BASE 0xFFFE001F
6807 #define R_00B880_COMPUTE_DISPATCH_ID 0x00B880
6808 #define R_00B884_COMPUTE_THREADGROUP_ID 0x00B884
6809 #define R_00B888_COMPUTE_RELAUNCH 0x00B888
6810 #define S_00B888_PAYLOAD(x) (((x) & 0x3FFFFFFF) << 0)
6811 #define G_00B888_PAYLOAD(x) (((x) >> 0) & 0x3FFFFFFF)
6812 #define C_00B888_PAYLOAD 0xC0000000
6813 #define S_00B888_IS_EVENT(x) (((x) & 0x1) << 30)
6814 #define G_00B888_IS_EVENT(x) (((x) >> 30) & 0x1)
6815 #define C_00B888_IS_EVENT 0xBFFFFFFF
6816 #define S_00B888_IS_STATE(x) (((x) & 0x1) << 31)
6817 #define G_00B888_IS_STATE(x) (((x) >> 31) & 0x1)
6818 #define C_00B888_IS_STATE 0x7FFFFFFF
6819 #define R_00B88C_COMPUTE_WAVE_RESTORE_ADDR_LO 0x00B88C
6820 #define R_00B890_COMPUTE_WAVE_RESTORE_ADDR_HI 0x00B890
6821 #define S_00B890_ADDR(x) (((x) & 0xFFFF) << 0)
6822 #define G_00B890_ADDR(x) (((x) >> 0) & 0xFFFF)
6823 #define C_00B890_ADDR 0xFFFF0000
6824 #define R_00B894_COMPUTE_WAVE_RESTORE_CONTROL 0x00B894
6825 #define S_00B894_ATC(x) (((x) & 0x1) << 0)
6826 #define G_00B894_ATC(x) (((x) >> 0) & 0x1)
6827 #define C_00B894_ATC 0xFFFFFFFE
6828 #define S_00B894_MTYPE(x) (((x) & 0x03) << 1)
6829 #define G_00B894_MTYPE(x) (((x) >> 1) & 0x03)
6830 #define C_00B894_MTYPE 0xFFFFFFF9
6831 /* */
6832 /* */
6833 #define R_00B900_COMPUTE_USER_DATA_0 0x00B900
6834 #define R_00B904_COMPUTE_USER_DATA_1 0x00B904
6835 #define R_00B908_COMPUTE_USER_DATA_2 0x00B908
6836 #define R_00B90C_COMPUTE_USER_DATA_3 0x00B90C
6837 #define R_00B910_COMPUTE_USER_DATA_4 0x00B910
6838 #define R_00B914_COMPUTE_USER_DATA_5 0x00B914
6839 #define R_00B918_COMPUTE_USER_DATA_6 0x00B918
6840 #define R_00B91C_COMPUTE_USER_DATA_7 0x00B91C
6841 #define R_00B920_COMPUTE_USER_DATA_8 0x00B920
6842 #define R_00B924_COMPUTE_USER_DATA_9 0x00B924
6843 #define R_00B928_COMPUTE_USER_DATA_10 0x00B928
6844 #define R_00B92C_COMPUTE_USER_DATA_11 0x00B92C
6845 #define R_00B930_COMPUTE_USER_DATA_12 0x00B930
6846 #define R_00B934_COMPUTE_USER_DATA_13 0x00B934
6847 #define R_00B938_COMPUTE_USER_DATA_14 0x00B938
6848 #define R_00B93C_COMPUTE_USER_DATA_15 0x00B93C
6849 #define R_00B9FC_COMPUTE_NOWHERE 0x00B9FC
6850 #define R_028000_DB_RENDER_CONTROL 0x028000
6851 #define S_028000_DEPTH_CLEAR_ENABLE(x) (((x) & 0x1) << 0)
6852 #define G_028000_DEPTH_CLEAR_ENABLE(x) (((x) >> 0) & 0x1)
6853 #define C_028000_DEPTH_CLEAR_ENABLE 0xFFFFFFFE
6854 #define S_028000_STENCIL_CLEAR_ENABLE(x) (((x) & 0x1) << 1)
6855 #define G_028000_STENCIL_CLEAR_ENABLE(x) (((x) >> 1) & 0x1)
6856 #define C_028000_STENCIL_CLEAR_ENABLE 0xFFFFFFFD
6857 #define S_028000_DEPTH_COPY(x) (((x) & 0x1) << 2)
6858 #define G_028000_DEPTH_COPY(x) (((x) >> 2) & 0x1)
6859 #define C_028000_DEPTH_COPY 0xFFFFFFFB
6860 #define S_028000_STENCIL_COPY(x) (((x) & 0x1) << 3)
6861 #define G_028000_STENCIL_COPY(x) (((x) >> 3) & 0x1)
6862 #define C_028000_STENCIL_COPY 0xFFFFFFF7
6863 #define S_028000_RESUMMARIZE_ENABLE(x) (((x) & 0x1) << 4)
6864 #define G_028000_RESUMMARIZE_ENABLE(x) (((x) >> 4) & 0x1)
6865 #define C_028000_RESUMMARIZE_ENABLE 0xFFFFFFEF
6866 #define S_028000_STENCIL_COMPRESS_DISABLE(x) (((x) & 0x1) << 5)
6867 #define G_028000_STENCIL_COMPRESS_DISABLE(x) (((x) >> 5) & 0x1)
6868 #define C_028000_STENCIL_COMPRESS_DISABLE 0xFFFFFFDF
6869 #define S_028000_DEPTH_COMPRESS_DISABLE(x) (((x) & 0x1) << 6)
6870 #define G_028000_DEPTH_COMPRESS_DISABLE(x) (((x) >> 6) & 0x1)
6871 #define C_028000_DEPTH_COMPRESS_DISABLE 0xFFFFFFBF
6872 #define S_028000_COPY_CENTROID(x) (((x) & 0x1) << 7)
6873 #define G_028000_COPY_CENTROID(x) (((x) >> 7) & 0x1)
6874 #define C_028000_COPY_CENTROID 0xFFFFFF7F
6875 #define S_028000_COPY_SAMPLE(x) (((x) & 0x0F) << 8)
6876 #define G_028000_COPY_SAMPLE(x) (((x) >> 8) & 0x0F)
6877 #define C_028000_COPY_SAMPLE 0xFFFFF0FF
6878 /* VI */
6879 #define S_028000_DECOMPRESS_ENABLE(x) (((x) & 0x1) << 12)
6880 #define G_028000_DECOMPRESS_ENABLE(x) (((x) >> 12) & 0x1)
6881 #define C_028000_DECOMPRESS_ENABLE 0xFFFFEFFF
6882 /* */
6883 #define R_028004_DB_COUNT_CONTROL 0x028004
6884 #define S_028004_ZPASS_INCREMENT_DISABLE(x) (((x) & 0x1) << 0)
6885 #define G_028004_ZPASS_INCREMENT_DISABLE(x) (((x) >> 0) & 0x1)
6886 #define C_028004_ZPASS_INCREMENT_DISABLE 0xFFFFFFFE
6887 #define S_028004_PERFECT_ZPASS_COUNTS(x) (((x) & 0x1) << 1)
6888 #define G_028004_PERFECT_ZPASS_COUNTS(x) (((x) >> 1) & 0x1)
6889 #define C_028004_PERFECT_ZPASS_COUNTS 0xFFFFFFFD
6890 #define S_028004_SAMPLE_RATE(x) (((x) & 0x07) << 4)
6891 #define G_028004_SAMPLE_RATE(x) (((x) >> 4) & 0x07)
6892 #define C_028004_SAMPLE_RATE 0xFFFFFF8F
6893 /* CIK */
6894 #define S_028004_ZPASS_ENABLE(x) (((x) & 0x0F) << 8)
6895 #define G_028004_ZPASS_ENABLE(x) (((x) >> 8) & 0x0F)
6896 #define C_028004_ZPASS_ENABLE 0xFFFFF0FF
6897 #define S_028004_ZFAIL_ENABLE(x) (((x) & 0x0F) << 12)
6898 #define G_028004_ZFAIL_ENABLE(x) (((x) >> 12) & 0x0F)
6899 #define C_028004_ZFAIL_ENABLE 0xFFFF0FFF
6900 #define S_028004_SFAIL_ENABLE(x) (((x) & 0x0F) << 16)
6901 #define G_028004_SFAIL_ENABLE(x) (((x) >> 16) & 0x0F)
6902 #define C_028004_SFAIL_ENABLE 0xFFF0FFFF
6903 #define S_028004_DBFAIL_ENABLE(x) (((x) & 0x0F) << 20)
6904 #define G_028004_DBFAIL_ENABLE(x) (((x) >> 20) & 0x0F)
6905 #define C_028004_DBFAIL_ENABLE 0xFF0FFFFF
6906 #define S_028004_SLICE_EVEN_ENABLE(x) (((x) & 0x0F) << 24)
6907 #define G_028004_SLICE_EVEN_ENABLE(x) (((x) >> 24) & 0x0F)
6908 #define C_028004_SLICE_EVEN_ENABLE 0xF0FFFFFF
6909 #define S_028004_SLICE_ODD_ENABLE(x) (((x) & 0x0F) << 28)
6910 #define G_028004_SLICE_ODD_ENABLE(x) (((x) >> 28) & 0x0F)
6911 #define C_028004_SLICE_ODD_ENABLE 0x0FFFFFFF
6912 /* */
6913 #define R_028008_DB_DEPTH_VIEW 0x028008
6914 #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
6915 #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
6916 #define C_028008_SLICE_START 0xFFFFF800
6917 #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
6918 #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
6919 #define C_028008_SLICE_MAX 0xFF001FFF
6920 #define S_028008_Z_READ_ONLY(x) (((x) & 0x1) << 24)
6921 #define G_028008_Z_READ_ONLY(x) (((x) >> 24) & 0x1)
6922 #define C_028008_Z_READ_ONLY 0xFEFFFFFF
6923 #define S_028008_STENCIL_READ_ONLY(x) (((x) & 0x1) << 25)
6924 #define G_028008_STENCIL_READ_ONLY(x) (((x) >> 25) & 0x1)
6925 #define C_028008_STENCIL_READ_ONLY 0xFDFFFFFF
6926 #define R_02800C_DB_RENDER_OVERRIDE 0x02800C
6927 #define S_02800C_FORCE_HIZ_ENABLE(x) (((x) & 0x03) << 0)
6928 #define G_02800C_FORCE_HIZ_ENABLE(x) (((x) >> 0) & 0x03)
6929 #define C_02800C_FORCE_HIZ_ENABLE 0xFFFFFFFC
6930 #define V_02800C_FORCE_OFF 0x00
6931 #define V_02800C_FORCE_ENABLE 0x01
6932 #define V_02800C_FORCE_DISABLE 0x02
6933 #define V_02800C_FORCE_RESERVED 0x03
6934 #define S_02800C_FORCE_HIS_ENABLE0(x) (((x) & 0x03) << 2)
6935 #define G_02800C_FORCE_HIS_ENABLE0(x) (((x) >> 2) & 0x03)
6936 #define C_02800C_FORCE_HIS_ENABLE0 0xFFFFFFF3
6937 #define V_02800C_FORCE_OFF 0x00
6938 #define V_02800C_FORCE_ENABLE 0x01
6939 #define V_02800C_FORCE_DISABLE 0x02
6940 #define V_02800C_FORCE_RESERVED 0x03
6941 #define S_02800C_FORCE_HIS_ENABLE1(x) (((x) & 0x03) << 4)
6942 #define G_02800C_FORCE_HIS_ENABLE1(x) (((x) >> 4) & 0x03)
6943 #define C_02800C_FORCE_HIS_ENABLE1 0xFFFFFFCF
6944 #define V_02800C_FORCE_OFF 0x00
6945 #define V_02800C_FORCE_ENABLE 0x01
6946 #define V_02800C_FORCE_DISABLE 0x02
6947 #define V_02800C_FORCE_RESERVED 0x03
6948 #define S_02800C_FORCE_SHADER_Z_ORDER(x) (((x) & 0x1) << 6)
6949 #define G_02800C_FORCE_SHADER_Z_ORDER(x) (((x) >> 6) & 0x1)
6950 #define C_02800C_FORCE_SHADER_Z_ORDER 0xFFFFFFBF
6951 #define S_02800C_FAST_Z_DISABLE(x) (((x) & 0x1) << 7)
6952 #define G_02800C_FAST_Z_DISABLE(x) (((x) >> 7) & 0x1)
6953 #define C_02800C_FAST_Z_DISABLE 0xFFFFFF7F
6954 #define S_02800C_FAST_STENCIL_DISABLE(x) (((x) & 0x1) << 8)
6955 #define G_02800C_FAST_STENCIL_DISABLE(x) (((x) >> 8) & 0x1)
6956 #define C_02800C_FAST_STENCIL_DISABLE 0xFFFFFEFF
6957 #define S_02800C_NOOP_CULL_DISABLE(x) (((x) & 0x1) << 9)
6958 #define G_02800C_NOOP_CULL_DISABLE(x) (((x) >> 9) & 0x1)
6959 #define C_02800C_NOOP_CULL_DISABLE 0xFFFFFDFF
6960 #define S_02800C_FORCE_COLOR_KILL(x) (((x) & 0x1) << 10)
6961 #define G_02800C_FORCE_COLOR_KILL(x) (((x) >> 10) & 0x1)
6962 #define C_02800C_FORCE_COLOR_KILL 0xFFFFFBFF
6963 #define S_02800C_FORCE_Z_READ(x) (((x) & 0x1) << 11)
6964 #define G_02800C_FORCE_Z_READ(x) (((x) >> 11) & 0x1)
6965 #define C_02800C_FORCE_Z_READ 0xFFFFF7FF
6966 #define S_02800C_FORCE_STENCIL_READ(x) (((x) & 0x1) << 12)
6967 #define G_02800C_FORCE_STENCIL_READ(x) (((x) >> 12) & 0x1)
6968 #define C_02800C_FORCE_STENCIL_READ 0xFFFFEFFF
6969 #define S_02800C_FORCE_FULL_Z_RANGE(x) (((x) & 0x03) << 13)
6970 #define G_02800C_FORCE_FULL_Z_RANGE(x) (((x) >> 13) & 0x03)
6971 #define C_02800C_FORCE_FULL_Z_RANGE 0xFFFF9FFF
6972 #define V_02800C_FORCE_OFF 0x00
6973 #define V_02800C_FORCE_ENABLE 0x01
6974 #define V_02800C_FORCE_DISABLE 0x02
6975 #define V_02800C_FORCE_RESERVED 0x03
6976 #define S_02800C_FORCE_QC_SMASK_CONFLICT(x) (((x) & 0x1) << 15)
6977 #define G_02800C_FORCE_QC_SMASK_CONFLICT(x) (((x) >> 15) & 0x1)
6978 #define C_02800C_FORCE_QC_SMASK_CONFLICT 0xFFFF7FFF
6979 #define S_02800C_DISABLE_VIEWPORT_CLAMP(x) (((x) & 0x1) << 16)
6980 #define G_02800C_DISABLE_VIEWPORT_CLAMP(x) (((x) >> 16) & 0x1)
6981 #define C_02800C_DISABLE_VIEWPORT_CLAMP 0xFFFEFFFF
6982 #define S_02800C_IGNORE_SC_ZRANGE(x) (((x) & 0x1) << 17)
6983 #define G_02800C_IGNORE_SC_ZRANGE(x) (((x) >> 17) & 0x1)
6984 #define C_02800C_IGNORE_SC_ZRANGE 0xFFFDFFFF
6985 #define S_02800C_DISABLE_FULLY_COVERED(x) (((x) & 0x1) << 18)
6986 #define G_02800C_DISABLE_FULLY_COVERED(x) (((x) >> 18) & 0x1)
6987 #define C_02800C_DISABLE_FULLY_COVERED 0xFFFBFFFF
6988 #define S_02800C_FORCE_Z_LIMIT_SUMM(x) (((x) & 0x03) << 19)
6989 #define G_02800C_FORCE_Z_LIMIT_SUMM(x) (((x) >> 19) & 0x03)
6990 #define C_02800C_FORCE_Z_LIMIT_SUMM 0xFFE7FFFF
6991 #define V_02800C_FORCE_SUMM_OFF 0x00
6992 #define V_02800C_FORCE_SUMM_MINZ 0x01
6993 #define V_02800C_FORCE_SUMM_MAXZ 0x02
6994 #define V_02800C_FORCE_SUMM_BOTH 0x03
6995 #define S_02800C_MAX_TILES_IN_DTT(x) (((x) & 0x1F) << 21)
6996 #define G_02800C_MAX_TILES_IN_DTT(x) (((x) >> 21) & 0x1F)
6997 #define C_02800C_MAX_TILES_IN_DTT 0xFC1FFFFF
6998 #define S_02800C_DISABLE_TILE_RATE_TILES(x) (((x) & 0x1) << 26)
6999 #define G_02800C_DISABLE_TILE_RATE_TILES(x) (((x) >> 26) & 0x1)
7000 #define C_02800C_DISABLE_TILE_RATE_TILES 0xFBFFFFFF
7001 #define S_02800C_FORCE_Z_DIRTY(x) (((x) & 0x1) << 27)
7002 #define G_02800C_FORCE_Z_DIRTY(x) (((x) >> 27) & 0x1)
7003 #define C_02800C_FORCE_Z_DIRTY 0xF7FFFFFF
7004 #define S_02800C_FORCE_STENCIL_DIRTY(x) (((x) & 0x1) << 28)
7005 #define G_02800C_FORCE_STENCIL_DIRTY(x) (((x) >> 28) & 0x1)
7006 #define C_02800C_FORCE_STENCIL_DIRTY 0xEFFFFFFF
7007 #define S_02800C_FORCE_Z_VALID(x) (((x) & 0x1) << 29)
7008 #define G_02800C_FORCE_Z_VALID(x) (((x) >> 29) & 0x1)
7009 #define C_02800C_FORCE_Z_VALID 0xDFFFFFFF
7010 #define S_02800C_FORCE_STENCIL_VALID(x) (((x) & 0x1) << 30)
7011 #define G_02800C_FORCE_STENCIL_VALID(x) (((x) >> 30) & 0x1)
7012 #define C_02800C_FORCE_STENCIL_VALID 0xBFFFFFFF
7013 #define S_02800C_PRESERVE_COMPRESSION(x) (((x) & 0x1) << 31)
7014 #define G_02800C_PRESERVE_COMPRESSION(x) (((x) >> 31) & 0x1)
7015 #define C_02800C_PRESERVE_COMPRESSION 0x7FFFFFFF
7016 #define R_028010_DB_RENDER_OVERRIDE2 0x028010
7017 #define S_028010_PARTIAL_SQUAD_LAUNCH_CONTROL(x) (((x) & 0x03) << 0)
7018 #define G_028010_PARTIAL_SQUAD_LAUNCH_CONTROL(x) (((x) >> 0) & 0x03)
7019 #define C_028010_PARTIAL_SQUAD_LAUNCH_CONTROL 0xFFFFFFFC
7020 #define V_028010_PSLC_AUTO 0x00
7021 #define V_028010_PSLC_ON_HANG_ONLY 0x01
7022 #define V_028010_PSLC_ASAP 0x02
7023 #define V_028010_PSLC_COUNTDOWN 0x03
7024 #define S_028010_PARTIAL_SQUAD_LAUNCH_COUNTDOWN(x) (((x) & 0x07) << 2)
7025 #define G_028010_PARTIAL_SQUAD_LAUNCH_COUNTDOWN(x) (((x) >> 2) & 0x07)
7026 #define C_028010_PARTIAL_SQUAD_LAUNCH_COUNTDOWN 0xFFFFFFE3
7027 #define S_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION(x) (((x) & 0x1) << 5)
7028 #define G_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION(x) (((x) >> 5) & 0x1)
7029 #define C_028010_DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION 0xFFFFFFDF
7030 #define S_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION(x) (((x) & 0x1) << 6)
7031 #define G_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION(x) (((x) >> 6) & 0x1)
7032 #define C_028010_DISABLE_SMEM_EXPCLEAR_OPTIMIZATION 0xFFFFFFBF
7033 #define S_028010_DISABLE_COLOR_ON_VALIDATION(x) (((x) & 0x1) << 7)
7034 #define G_028010_DISABLE_COLOR_ON_VALIDATION(x) (((x) >> 7) & 0x1)
7035 #define C_028010_DISABLE_COLOR_ON_VALIDATION 0xFFFFFF7F
7036 #define S_028010_DECOMPRESS_Z_ON_FLUSH(x) (((x) & 0x1) << 8)
7037 #define G_028010_DECOMPRESS_Z_ON_FLUSH(x) (((x) >> 8) & 0x1)
7038 #define C_028010_DECOMPRESS_Z_ON_FLUSH 0xFFFFFEFF
7039 #define S_028010_DISABLE_REG_SNOOP(x) (((x) & 0x1) << 9)
7040 #define G_028010_DISABLE_REG_SNOOP(x) (((x) >> 9) & 0x1)
7041 #define C_028010_DISABLE_REG_SNOOP 0xFFFFFDFF
7042 #define S_028010_DEPTH_BOUNDS_HIER_DEPTH_DISABLE(x) (((x) & 0x1) << 10)
7043 #define G_028010_DEPTH_BOUNDS_HIER_DEPTH_DISABLE(x) (((x) >> 10) & 0x1)
7044 #define C_028010_DEPTH_BOUNDS_HIER_DEPTH_DISABLE 0xFFFFFBFF
7045 /* CIK */
7046 #define S_028010_SEPARATE_HIZS_FUNC_ENABLE(x) (((x) & 0x1) << 11)
7047 #define G_028010_SEPARATE_HIZS_FUNC_ENABLE(x) (((x) >> 11) & 0x1)
7048 #define C_028010_SEPARATE_HIZS_FUNC_ENABLE 0xFFFFF7FF
7049 #define S_028010_HIZ_ZFUNC(x) (((x) & 0x07) << 12)
7050 #define G_028010_HIZ_ZFUNC(x) (((x) >> 12) & 0x07)
7051 #define C_028010_HIZ_ZFUNC 0xFFFF8FFF
7052 #define S_028010_HIS_SFUNC_FF(x) (((x) & 0x07) << 15)
7053 #define G_028010_HIS_SFUNC_FF(x) (((x) >> 15) & 0x07)
7054 #define C_028010_HIS_SFUNC_FF 0xFFFC7FFF
7055 #define S_028010_HIS_SFUNC_BF(x) (((x) & 0x07) << 18)
7056 #define G_028010_HIS_SFUNC_BF(x) (((x) >> 18) & 0x07)
7057 #define C_028010_HIS_SFUNC_BF 0xFFE3FFFF
7058 #define S_028010_PRESERVE_ZRANGE(x) (((x) & 0x1) << 21)
7059 #define G_028010_PRESERVE_ZRANGE(x) (((x) >> 21) & 0x1)
7060 #define C_028010_PRESERVE_ZRANGE 0xFFDFFFFF
7061 #define S_028010_PRESERVE_SRESULTS(x) (((x) & 0x1) << 22)
7062 #define G_028010_PRESERVE_SRESULTS(x) (((x) >> 22) & 0x1)
7063 #define C_028010_PRESERVE_SRESULTS 0xFFBFFFFF
7064 #define S_028010_DISABLE_FAST_PASS(x) (((x) & 0x1) << 23)
7065 #define G_028010_DISABLE_FAST_PASS(x) (((x) >> 23) & 0x1)
7066 #define C_028010_DISABLE_FAST_PASS 0xFF7FFFFF
7067 /* */
7068 #define R_028014_DB_HTILE_DATA_BASE 0x028014
7069 #define R_028020_DB_DEPTH_BOUNDS_MIN 0x028020
7070 #define R_028024_DB_DEPTH_BOUNDS_MAX 0x028024
7071 #define R_028028_DB_STENCIL_CLEAR 0x028028
7072 #define S_028028_CLEAR(x) (((x) & 0xFF) << 0)
7073 #define G_028028_CLEAR(x) (((x) >> 0) & 0xFF)
7074 #define C_028028_CLEAR 0xFFFFFF00
7075 #define R_02802C_DB_DEPTH_CLEAR 0x02802C
7076 #define R_028030_PA_SC_SCREEN_SCISSOR_TL 0x028030
7077 #define S_028030_TL_X(x) (((x) & 0xFFFF) << 0)
7078 #define G_028030_TL_X(x) (((x) >> 0) & 0xFFFF)
7079 #define C_028030_TL_X 0xFFFF0000
7080 #define S_028030_TL_Y(x) (((x) & 0xFFFF) << 16)
7081 #define G_028030_TL_Y(x) (((x) >> 16) & 0xFFFF)
7082 #define C_028030_TL_Y 0x0000FFFF
7083 #define R_028034_PA_SC_SCREEN_SCISSOR_BR 0x028034
7084 #define S_028034_BR_X(x) (((x) & 0xFFFF) << 0)
7085 #define G_028034_BR_X(x) (((x) >> 0) & 0xFFFF)
7086 #define C_028034_BR_X 0xFFFF0000
7087 #define S_028034_BR_Y(x) (((x) & 0xFFFF) << 16)
7088 #define G_028034_BR_Y(x) (((x) >> 16) & 0xFFFF)
7089 #define C_028034_BR_Y 0x0000FFFF
7090 #define R_02803C_DB_DEPTH_INFO 0x02803C
7091 #define S_02803C_ADDR5_SWIZZLE_MASK(x) (((x) & 0x0F) << 0)
7092 #define G_02803C_ADDR5_SWIZZLE_MASK(x) (((x) >> 0) & 0x0F)
7093 #define C_02803C_ADDR5_SWIZZLE_MASK 0xFFFFFFF0
7094 /* CIK */
7095 #define S_02803C_ARRAY_MODE(x) (((x) & 0x0F) << 4)
7096 #define G_02803C_ARRAY_MODE(x) (((x) >> 4) & 0x0F)
7097 #define C_02803C_ARRAY_MODE 0xFFFFFF0F
7098 #define V_02803C_ARRAY_LINEAR_GENERAL 0x00
7099 #define V_02803C_ARRAY_LINEAR_ALIGNED 0x01
7100 #define V_02803C_ARRAY_1D_TILED_THIN1 0x02
7101 #define V_02803C_ARRAY_2D_TILED_THIN1 0x04
7102 #define V_02803C_ARRAY_PRT_TILED_THIN1 0x05
7103 #define V_02803C_ARRAY_PRT_2D_TILED_THIN1 0x06
7104 #define S_02803C_PIPE_CONFIG(x) (((x) & 0x1F) << 8)
7105 #define G_02803C_PIPE_CONFIG(x) (((x) >> 8) & 0x1F)
7106 #define C_02803C_PIPE_CONFIG 0xFFFFE0FF
7107 #define V_02803C_ADDR_SURF_P2 0x00
7108 #define V_02803C_X_ADDR_SURF_P4_8X16 0x04
7109 #define V_02803C_X_ADDR_SURF_P4_16X16 0x05
7110 #define V_02803C_X_ADDR_SURF_P4_16X32 0x06
7111 #define V_02803C_X_ADDR_SURF_P4_32X32 0x07
7112 #define V_02803C_X_ADDR_SURF_P8_16X16_8X16 0x08
7113 #define V_02803C_X_ADDR_SURF_P8_16X32_8X16 0x09
7114 #define V_02803C_X_ADDR_SURF_P8_32X32_8X16 0x0A
7115 #define V_02803C_X_ADDR_SURF_P8_16X32_16X16 0x0B
7116 #define V_02803C_X_ADDR_SURF_P8_32X32_16X16 0x0C
7117 #define V_02803C_X_ADDR_SURF_P8_32X32_16X32 0x0D
7118 #define V_02803C_X_ADDR_SURF_P8_32X64_32X32 0x0E
7119 #define V_02803C_X_ADDR_SURF_P16_32X32_8X16 0x10
7120 #define V_02803C_X_ADDR_SURF_P16_32X32_16X16 0x11
7121 #define S_02803C_BANK_WIDTH(x) (((x) & 0x03) << 13)
7122 #define G_02803C_BANK_WIDTH(x) (((x) >> 13) & 0x03)
7123 #define C_02803C_BANK_WIDTH 0xFFFF9FFF
7124 #define V_02803C_ADDR_SURF_BANK_WIDTH_1 0x00
7125 #define V_02803C_ADDR_SURF_BANK_WIDTH_2 0x01
7126 #define V_02803C_ADDR_SURF_BANK_WIDTH_4 0x02
7127 #define V_02803C_ADDR_SURF_BANK_WIDTH_8 0x03
7128 #define S_02803C_BANK_HEIGHT(x) (((x) & 0x03) << 15)
7129 #define G_02803C_BANK_HEIGHT(x) (((x) >> 15) & 0x03)
7130 #define C_02803C_BANK_HEIGHT 0xFFFE7FFF
7131 #define V_02803C_ADDR_SURF_BANK_HEIGHT_1 0x00
7132 #define V_02803C_ADDR_SURF_BANK_HEIGHT_2 0x01
7133 #define V_02803C_ADDR_SURF_BANK_HEIGHT_4 0x02
7134 #define V_02803C_ADDR_SURF_BANK_HEIGHT_8 0x03
7135 #define S_02803C_MACRO_TILE_ASPECT(x) (((x) & 0x03) << 17)
7136 #define G_02803C_MACRO_TILE_ASPECT(x) (((x) >> 17) & 0x03)
7137 #define C_02803C_MACRO_TILE_ASPECT 0xFFF9FFFF
7138 #define V_02803C_ADDR_SURF_MACRO_ASPECT_1 0x00
7139 #define V_02803C_ADDR_SURF_MACRO_ASPECT_2 0x01
7140 #define V_02803C_ADDR_SURF_MACRO_ASPECT_4 0x02
7141 #define V_02803C_ADDR_SURF_MACRO_ASPECT_8 0x03
7142 #define S_02803C_NUM_BANKS(x) (((x) & 0x03) << 19)
7143 #define G_02803C_NUM_BANKS(x) (((x) >> 19) & 0x03)
7144 #define C_02803C_NUM_BANKS 0xFFE7FFFF
7145 #define V_02803C_ADDR_SURF_2_BANK 0x00
7146 #define V_02803C_ADDR_SURF_4_BANK 0x01
7147 #define V_02803C_ADDR_SURF_8_BANK 0x02
7148 #define V_02803C_ADDR_SURF_16_BANK 0x03
7149 /* */
7150 #define R_028040_DB_Z_INFO 0x028040
7151 #define S_028040_FORMAT(x) (((x) & 0x03) << 0)
7152 #define G_028040_FORMAT(x) (((x) >> 0) & 0x03)
7153 #define C_028040_FORMAT 0xFFFFFFFC
7154 #define V_028040_Z_INVALID 0x00
7155 #define V_028040_Z_16 0x01
7156 #define V_028040_Z_24 0x02 /* deprecated */
7157 #define V_028040_Z_32_FLOAT 0x03
7158 #define S_028040_NUM_SAMPLES(x) (((x) & 0x03) << 2)
7159 #define G_028040_NUM_SAMPLES(x) (((x) >> 2) & 0x03)
7160 #define C_028040_NUM_SAMPLES 0xFFFFFFF3
7161 /* CIK */
7162 #define S_028040_TILE_SPLIT(x) (((x) & 0x07) << 13)
7163 #define G_028040_TILE_SPLIT(x) (((x) >> 13) & 0x07)
7164 #define C_028040_TILE_SPLIT 0xFFFF1FFF
7165 #define V_028040_ADDR_SURF_TILE_SPLIT_64B 0x00
7166 #define V_028040_ADDR_SURF_TILE_SPLIT_128B 0x01
7167 #define V_028040_ADDR_SURF_TILE_SPLIT_256B 0x02
7168 #define V_028040_ADDR_SURF_TILE_SPLIT_512B 0x03
7169 #define V_028040_ADDR_SURF_TILE_SPLIT_1KB 0x04
7170 #define V_028040_ADDR_SURF_TILE_SPLIT_2KB 0x05
7171 #define V_028040_ADDR_SURF_TILE_SPLIT_4KB 0x06
7172 /* */
7173 #define S_028040_TILE_MODE_INDEX(x) (((x) & 0x07) << 20) /* not on CIK */
7174 #define G_028040_TILE_MODE_INDEX(x) (((x) >> 20) & 0x07) /* not on CIK */
7175 #define C_028040_TILE_MODE_INDEX 0xFF8FFFFF /* not on CIK */
7176 /* VI */
7177 #define S_028040_DECOMPRESS_ON_N_ZPLANES(x) (((x) & 0x0F) << 23)
7178 #define G_028040_DECOMPRESS_ON_N_ZPLANES(x) (((x) >> 23) & 0x0F)
7179 #define C_028040_DECOMPRESS_ON_N_ZPLANES 0xF87FFFFF
7180 /* */
7181 #define S_028040_ALLOW_EXPCLEAR(x) (((x) & 0x1) << 27)
7182 #define G_028040_ALLOW_EXPCLEAR(x) (((x) >> 27) & 0x1)
7183 #define C_028040_ALLOW_EXPCLEAR 0xF7FFFFFF
7184 #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
7185 #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
7186 #define C_028040_READ_SIZE 0xEFFFFFFF
7187 #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
7188 #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
7189 #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
7190 /* VI */
7191 #define S_028040_CLEAR_DISALLOWED(x) (((x) & 0x1) << 30)
7192 #define G_028040_CLEAR_DISALLOWED(x) (((x) >> 30) & 0x1)
7193 #define C_028040_CLEAR_DISALLOWED 0xBFFFFFFF
7194 /* */
7195 #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
7196 #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
7197 #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
7198 #define R_028044_DB_STENCIL_INFO 0x028044
7199 #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
7200 #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
7201 #define C_028044_FORMAT 0xFFFFFFFE
7202 #define V_028044_STENCIL_INVALID 0x00
7203 #define V_028044_STENCIL_8 0x01
7204 /* CIK */
7205 #define S_028044_TILE_SPLIT(x) (((x) & 0x07) << 13)
7206 #define G_028044_TILE_SPLIT(x) (((x) >> 13) & 0x07)
7207 #define C_028044_TILE_SPLIT 0xFFFF1FFF
7208 #define V_028044_ADDR_SURF_TILE_SPLIT_64B 0x00
7209 #define V_028044_ADDR_SURF_TILE_SPLIT_128B 0x01
7210 #define V_028044_ADDR_SURF_TILE_SPLIT_256B 0x02
7211 #define V_028044_ADDR_SURF_TILE_SPLIT_512B 0x03
7212 #define V_028044_ADDR_SURF_TILE_SPLIT_1KB 0x04
7213 #define V_028044_ADDR_SURF_TILE_SPLIT_2KB 0x05
7214 #define V_028044_ADDR_SURF_TILE_SPLIT_4KB 0x06
7215 /* */
7216 #define S_028044_TILE_MODE_INDEX(x) (((x) & 0x07) << 20) /* not on CIK */
7217 #define G_028044_TILE_MODE_INDEX(x) (((x) >> 20) & 0x07) /* not on CIK */
7218 #define C_028044_TILE_MODE_INDEX 0xFF8FFFFF /* not on CIK */
7219 #define S_028044_ALLOW_EXPCLEAR(x) (((x) & 0x1) << 27)
7220 #define G_028044_ALLOW_EXPCLEAR(x) (((x) >> 27) & 0x1)
7221 #define C_028044_ALLOW_EXPCLEAR 0xF7FFFFFF
7222 #define S_028044_TILE_STENCIL_DISABLE(x) (((x) & 0x1) << 29)
7223 #define G_028044_TILE_STENCIL_DISABLE(x) (((x) >> 29) & 0x1)
7224 #define C_028044_TILE_STENCIL_DISABLE 0xDFFFFFFF
7225 /* VI */
7226 #define S_028044_CLEAR_DISALLOWED(x) (((x) & 0x1) << 30)
7227 #define G_028044_CLEAR_DISALLOWED(x) (((x) >> 30) & 0x1)
7228 #define C_028044_CLEAR_DISALLOWED 0xBFFFFFFF
7229 /* */
7230 #define R_028048_DB_Z_READ_BASE 0x028048
7231 #define R_02804C_DB_STENCIL_READ_BASE 0x02804C
7232 #define R_028050_DB_Z_WRITE_BASE 0x028050
7233 #define R_028054_DB_STENCIL_WRITE_BASE 0x028054
7234 #define R_028058_DB_DEPTH_SIZE 0x028058
7235 #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
7236 #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
7237 #define C_028058_PITCH_TILE_MAX 0xFFFFF800
7238 #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
7239 #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
7240 #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
7241 #define R_02805C_DB_DEPTH_SLICE 0x02805C
7242 #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
7243 #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
7244 #define C_02805C_SLICE_TILE_MAX 0xFFC00000
7245 #define R_028080_TA_BC_BASE_ADDR 0x028080
7246 /* CIK */
7247 #define R_028084_TA_BC_BASE_ADDR_HI 0x028084
7248 #define S_028084_ADDRESS(x) (((x) & 0xFF) << 0)
7249 #define G_028084_ADDRESS(x) (((x) >> 0) & 0xFF)
7250 #define C_028084_ADDRESS 0xFFFFFF00
7251 #define R_0281E8_COHER_DEST_BASE_HI_0 0x0281E8
7252 #define R_0281EC_COHER_DEST_BASE_HI_1 0x0281EC
7253 #define R_0281F0_COHER_DEST_BASE_HI_2 0x0281F0
7254 #define R_0281F4_COHER_DEST_BASE_HI_3 0x0281F4
7255 /* */
7256 #define R_0281F8_COHER_DEST_BASE_2 0x0281F8
7257 #define R_0281FC_COHER_DEST_BASE_3 0x0281FC
7258 #define R_028200_PA_SC_WINDOW_OFFSET 0x028200
7259 #define S_028200_WINDOW_X_OFFSET(x) (((x) & 0xFFFF) << 0)
7260 #define G_028200_WINDOW_X_OFFSET(x) (((x) >> 0) & 0xFFFF)
7261 #define C_028200_WINDOW_X_OFFSET 0xFFFF0000
7262 #define S_028200_WINDOW_Y_OFFSET(x) (((x) & 0xFFFF) << 16)
7263 #define G_028200_WINDOW_Y_OFFSET(x) (((x) >> 16) & 0xFFFF)
7264 #define C_028200_WINDOW_Y_OFFSET 0x0000FFFF
7265 #define R_028204_PA_SC_WINDOW_SCISSOR_TL 0x028204
7266 #define S_028204_TL_X(x) (((x) & 0x7FFF) << 0)
7267 #define G_028204_TL_X(x) (((x) >> 0) & 0x7FFF)
7268 #define C_028204_TL_X 0xFFFF8000
7269 #define S_028204_TL_Y(x) (((x) & 0x7FFF) << 16)
7270 #define G_028204_TL_Y(x) (((x) >> 16) & 0x7FFF)
7271 #define C_028204_TL_Y 0x8000FFFF
7272 #define S_028204_WINDOW_OFFSET_DISABLE(x) (((x) & 0x1) << 31)
7273 #define G_028204_WINDOW_OFFSET_DISABLE(x) (((x) >> 31) & 0x1)
7274 #define C_028204_WINDOW_OFFSET_DISABLE 0x7FFFFFFF
7275 #define R_028208_PA_SC_WINDOW_SCISSOR_BR 0x028208
7276 #define S_028208_BR_X(x) (((x) & 0x7FFF) << 0)
7277 #define G_028208_BR_X(x) (((x) >> 0) & 0x7FFF)
7278 #define C_028208_BR_X 0xFFFF8000
7279 #define S_028208_BR_Y(x) (((x) & 0x7FFF) << 16)
7280 #define G_028208_BR_Y(x) (((x) >> 16) & 0x7FFF)
7281 #define C_028208_BR_Y 0x8000FFFF
7282 #define R_02820C_PA_SC_CLIPRECT_RULE 0x02820C
7283 #define S_02820C_CLIP_RULE(x) (((x) & 0xFFFF) << 0)
7284 #define G_02820C_CLIP_RULE(x) (((x) >> 0) & 0xFFFF)
7285 #define C_02820C_CLIP_RULE 0xFFFF0000
7286 #define R_028210_PA_SC_CLIPRECT_0_TL 0x028210
7287 #define S_028210_TL_X(x) (((x) & 0x7FFF) << 0)
7288 #define G_028210_TL_X(x) (((x) >> 0) & 0x7FFF)
7289 #define C_028210_TL_X 0xFFFF8000
7290 #define S_028210_TL_Y(x) (((x) & 0x7FFF) << 16)
7291 #define G_028210_TL_Y(x) (((x) >> 16) & 0x7FFF)
7292 #define C_028210_TL_Y 0x8000FFFF
7293 #define R_028214_PA_SC_CLIPRECT_0_BR 0x028214
7294 #define S_028214_BR_X(x) (((x) & 0x7FFF) << 0)
7295 #define G_028214_BR_X(x) (((x) >> 0) & 0x7FFF)
7296 #define C_028214_BR_X 0xFFFF8000
7297 #define S_028214_BR_Y(x) (((x) & 0x7FFF) << 16)
7298 #define G_028214_BR_Y(x) (((x) >> 16) & 0x7FFF)
7299 #define C_028214_BR_Y 0x8000FFFF
7300 #define R_028218_PA_SC_CLIPRECT_1_TL 0x028218
7301 #define R_02821C_PA_SC_CLIPRECT_1_BR 0x02821C
7302 #define R_028220_PA_SC_CLIPRECT_2_TL 0x028220
7303 #define R_028224_PA_SC_CLIPRECT_2_BR 0x028224
7304 #define R_028228_PA_SC_CLIPRECT_3_TL 0x028228
7305 #define R_02822C_PA_SC_CLIPRECT_3_BR 0x02822C
7306 #define R_028230_PA_SC_EDGERULE 0x028230
7307 #define S_028230_ER_TRI(x) (((x) & 0x0F) << 0)
7308 #define G_028230_ER_TRI(x) (((x) >> 0) & 0x0F)
7309 #define C_028230_ER_TRI 0xFFFFFFF0
7310 #define S_028230_ER_POINT(x) (((x) & 0x0F) << 4)
7311 #define G_028230_ER_POINT(x) (((x) >> 4) & 0x0F)
7312 #define C_028230_ER_POINT 0xFFFFFF0F
7313 #define S_028230_ER_RECT(x) (((x) & 0x0F) << 8)
7314 #define G_028230_ER_RECT(x) (((x) >> 8) & 0x0F)
7315 #define C_028230_ER_RECT 0xFFFFF0FF
7316 #define S_028230_ER_LINE_LR(x) (((x) & 0x3F) << 12)
7317 #define G_028230_ER_LINE_LR(x) (((x) >> 12) & 0x3F)
7318 #define C_028230_ER_LINE_LR 0xFFFC0FFF
7319 #define S_028230_ER_LINE_RL(x) (((x) & 0x3F) << 18)
7320 #define G_028230_ER_LINE_RL(x) (((x) >> 18) & 0x3F)
7321 #define C_028230_ER_LINE_RL 0xFF03FFFF
7322 #define S_028230_ER_LINE_TB(x) (((x) & 0x0F) << 24)
7323 #define G_028230_ER_LINE_TB(x) (((x) >> 24) & 0x0F)
7324 #define C_028230_ER_LINE_TB 0xF0FFFFFF
7325 #define S_028230_ER_LINE_BT(x) (((x) & 0x0F) << 28)
7326 #define G_028230_ER_LINE_BT(x) (((x) >> 28) & 0x0F)
7327 #define C_028230_ER_LINE_BT 0x0FFFFFFF
7328 #define R_028234_PA_SU_HARDWARE_SCREEN_OFFSET 0x028234
7329 #define S_028234_HW_SCREEN_OFFSET_X(x) (((x) & 0x1FF) << 0)
7330 #define G_028234_HW_SCREEN_OFFSET_X(x) (((x) >> 0) & 0x1FF)
7331 #define C_028234_HW_SCREEN_OFFSET_X 0xFFFFFE00
7332 #define S_028234_HW_SCREEN_OFFSET_Y(x) (((x) & 0x1FF) << 16)
7333 #define G_028234_HW_SCREEN_OFFSET_Y(x) (((x) >> 16) & 0x1FF)
7334 #define C_028234_HW_SCREEN_OFFSET_Y 0xFE00FFFF
7335 #define R_028238_CB_TARGET_MASK 0x028238
7336 #define S_028238_TARGET0_ENABLE(x) (((x) & 0x0F) << 0)
7337 #define G_028238_TARGET0_ENABLE(x) (((x) >> 0) & 0x0F)
7338 #define C_028238_TARGET0_ENABLE 0xFFFFFFF0
7339 #define S_028238_TARGET1_ENABLE(x) (((x) & 0x0F) << 4)
7340 #define G_028238_TARGET1_ENABLE(x) (((x) >> 4) & 0x0F)
7341 #define C_028238_TARGET1_ENABLE 0xFFFFFF0F
7342 #define S_028238_TARGET2_ENABLE(x) (((x) & 0x0F) << 8)
7343 #define G_028238_TARGET2_ENABLE(x) (((x) >> 8) & 0x0F)
7344 #define C_028238_TARGET2_ENABLE 0xFFFFF0FF
7345 #define S_028238_TARGET3_ENABLE(x) (((x) & 0x0F) << 12)
7346 #define G_028238_TARGET3_ENABLE(x) (((x) >> 12) & 0x0F)
7347 #define C_028238_TARGET3_ENABLE 0xFFFF0FFF
7348 #define S_028238_TARGET4_ENABLE(x) (((x) & 0x0F) << 16)
7349 #define G_028238_TARGET4_ENABLE(x) (((x) >> 16) & 0x0F)
7350 #define C_028238_TARGET4_ENABLE 0xFFF0FFFF
7351 #define S_028238_TARGET5_ENABLE(x) (((x) & 0x0F) << 20)
7352 #define G_028238_TARGET5_ENABLE(x) (((x) >> 20) & 0x0F)
7353 #define C_028238_TARGET5_ENABLE 0xFF0FFFFF
7354 #define S_028238_TARGET6_ENABLE(x) (((x) & 0x0F) << 24)
7355 #define G_028238_TARGET6_ENABLE(x) (((x) >> 24) & 0x0F)
7356 #define C_028238_TARGET6_ENABLE 0xF0FFFFFF
7357 #define S_028238_TARGET7_ENABLE(x) (((x) & 0x0F) << 28)
7358 #define G_028238_TARGET7_ENABLE(x) (((x) >> 28) & 0x0F)
7359 #define C_028238_TARGET7_ENABLE 0x0FFFFFFF
7360 #define R_02823C_CB_SHADER_MASK 0x02823C
7361 #define S_02823C_OUTPUT0_ENABLE(x) (((x) & 0x0F) << 0)
7362 #define G_02823C_OUTPUT0_ENABLE(x) (((x) >> 0) & 0x0F)
7363 #define C_02823C_OUTPUT0_ENABLE 0xFFFFFFF0
7364 #define S_02823C_OUTPUT1_ENABLE(x) (((x) & 0x0F) << 4)
7365 #define G_02823C_OUTPUT1_ENABLE(x) (((x) >> 4) & 0x0F)
7366 #define C_02823C_OUTPUT1_ENABLE 0xFFFFFF0F
7367 #define S_02823C_OUTPUT2_ENABLE(x) (((x) & 0x0F) << 8)
7368 #define G_02823C_OUTPUT2_ENABLE(x) (((x) >> 8) & 0x0F)
7369 #define C_02823C_OUTPUT2_ENABLE 0xFFFFF0FF
7370 #define S_02823C_OUTPUT3_ENABLE(x) (((x) & 0x0F) << 12)
7371 #define G_02823C_OUTPUT3_ENABLE(x) (((x) >> 12) & 0x0F)
7372 #define C_02823C_OUTPUT3_ENABLE 0xFFFF0FFF
7373 #define S_02823C_OUTPUT4_ENABLE(x) (((x) & 0x0F) << 16)
7374 #define G_02823C_OUTPUT4_ENABLE(x) (((x) >> 16) & 0x0F)
7375 #define C_02823C_OUTPUT4_ENABLE 0xFFF0FFFF
7376 #define S_02823C_OUTPUT5_ENABLE(x) (((x) & 0x0F) << 20)
7377 #define G_02823C_OUTPUT5_ENABLE(x) (((x) >> 20) & 0x0F)
7378 #define C_02823C_OUTPUT5_ENABLE 0xFF0FFFFF
7379 #define S_02823C_OUTPUT6_ENABLE(x) (((x) & 0x0F) << 24)
7380 #define G_02823C_OUTPUT6_ENABLE(x) (((x) >> 24) & 0x0F)
7381 #define C_02823C_OUTPUT6_ENABLE 0xF0FFFFFF
7382 #define S_02823C_OUTPUT7_ENABLE(x) (((x) & 0x0F) << 28)
7383 #define G_02823C_OUTPUT7_ENABLE(x) (((x) >> 28) & 0x0F)
7384 #define C_02823C_OUTPUT7_ENABLE 0x0FFFFFFF
7385 #define R_028240_PA_SC_GENERIC_SCISSOR_TL 0x028240
7386 #define S_028240_TL_X(x) (((x) & 0x7FFF) << 0)
7387 #define G_028240_TL_X(x) (((x) >> 0) & 0x7FFF)
7388 #define C_028240_TL_X 0xFFFF8000
7389 #define S_028240_TL_Y(x) (((x) & 0x7FFF) << 16)
7390 #define G_028240_TL_Y(x) (((x) >> 16) & 0x7FFF)
7391 #define C_028240_TL_Y 0x8000FFFF
7392 #define S_028240_WINDOW_OFFSET_DISABLE(x) (((x) & 0x1) << 31)
7393 #define G_028240_WINDOW_OFFSET_DISABLE(x) (((x) >> 31) & 0x1)
7394 #define C_028240_WINDOW_OFFSET_DISABLE 0x7FFFFFFF
7395 #define R_028244_PA_SC_GENERIC_SCISSOR_BR 0x028244
7396 #define S_028244_BR_X(x) (((x) & 0x7FFF) << 0)
7397 #define G_028244_BR_X(x) (((x) >> 0) & 0x7FFF)
7398 #define C_028244_BR_X 0xFFFF8000
7399 #define S_028244_BR_Y(x) (((x) & 0x7FFF) << 16)
7400 #define G_028244_BR_Y(x) (((x) >> 16) & 0x7FFF)
7401 #define C_028244_BR_Y 0x8000FFFF
7402 #define R_028248_COHER_DEST_BASE_0 0x028248
7403 #define R_02824C_COHER_DEST_BASE_1 0x02824C
7404 #define R_028250_PA_SC_VPORT_SCISSOR_0_TL 0x028250
7405 #define S_028250_TL_X(x) (((x) & 0x7FFF) << 0)
7406 #define G_028250_TL_X(x) (((x) >> 0) & 0x7FFF)
7407 #define C_028250_TL_X 0xFFFF8000
7408 #define S_028250_TL_Y(x) (((x) & 0x7FFF) << 16)
7409 #define G_028250_TL_Y(x) (((x) >> 16) & 0x7FFF)
7410 #define C_028250_TL_Y 0x8000FFFF
7411 #define S_028250_WINDOW_OFFSET_DISABLE(x) (((x) & 0x1) << 31)
7412 #define G_028250_WINDOW_OFFSET_DISABLE(x) (((x) >> 31) & 0x1)
7413 #define C_028250_WINDOW_OFFSET_DISABLE 0x7FFFFFFF
7414 #define R_028254_PA_SC_VPORT_SCISSOR_0_BR 0x028254
7415 #define S_028254_BR_X(x) (((x) & 0x7FFF) << 0)
7416 #define G_028254_BR_X(x) (((x) >> 0) & 0x7FFF)
7417 #define C_028254_BR_X 0xFFFF8000
7418 #define S_028254_BR_Y(x) (((x) & 0x7FFF) << 16)
7419 #define G_028254_BR_Y(x) (((x) >> 16) & 0x7FFF)
7420 #define C_028254_BR_Y 0x8000FFFF
7421 #define R_028258_PA_SC_VPORT_SCISSOR_1_TL 0x028258
7422 #define R_02825C_PA_SC_VPORT_SCISSOR_1_BR 0x02825C
7423 #define R_028260_PA_SC_VPORT_SCISSOR_2_TL 0x028260
7424 #define R_028264_PA_SC_VPORT_SCISSOR_2_BR 0x028264
7425 #define R_028268_PA_SC_VPORT_SCISSOR_3_TL 0x028268
7426 #define R_02826C_PA_SC_VPORT_SCISSOR_3_BR 0x02826C
7427 #define R_028270_PA_SC_VPORT_SCISSOR_4_TL 0x028270
7428 #define R_028274_PA_SC_VPORT_SCISSOR_4_BR 0x028274
7429 #define R_028278_PA_SC_VPORT_SCISSOR_5_TL 0x028278
7430 #define R_02827C_PA_SC_VPORT_SCISSOR_5_BR 0x02827C
7431 #define R_028280_PA_SC_VPORT_SCISSOR_6_TL 0x028280
7432 #define R_028284_PA_SC_VPORT_SCISSOR_6_BR 0x028284
7433 #define R_028288_PA_SC_VPORT_SCISSOR_7_TL 0x028288
7434 #define R_02828C_PA_SC_VPORT_SCISSOR_7_BR 0x02828C
7435 #define R_028290_PA_SC_VPORT_SCISSOR_8_TL 0x028290
7436 #define R_028294_PA_SC_VPORT_SCISSOR_8_BR 0x028294
7437 #define R_028298_PA_SC_VPORT_SCISSOR_9_TL 0x028298
7438 #define R_02829C_PA_SC_VPORT_SCISSOR_9_BR 0x02829C
7439 #define R_0282A0_PA_SC_VPORT_SCISSOR_10_TL 0x0282A0
7440 #define R_0282A4_PA_SC_VPORT_SCISSOR_10_BR 0x0282A4
7441 #define R_0282A8_PA_SC_VPORT_SCISSOR_11_TL 0x0282A8
7442 #define R_0282AC_PA_SC_VPORT_SCISSOR_11_BR 0x0282AC
7443 #define R_0282B0_PA_SC_VPORT_SCISSOR_12_TL 0x0282B0
7444 #define R_0282B4_PA_SC_VPORT_SCISSOR_12_BR 0x0282B4
7445 #define R_0282B8_PA_SC_VPORT_SCISSOR_13_TL 0x0282B8
7446 #define R_0282BC_PA_SC_VPORT_SCISSOR_13_BR 0x0282BC
7447 #define R_0282C0_PA_SC_VPORT_SCISSOR_14_TL 0x0282C0
7448 #define R_0282C4_PA_SC_VPORT_SCISSOR_14_BR 0x0282C4
7449 #define R_0282C8_PA_SC_VPORT_SCISSOR_15_TL 0x0282C8
7450 #define R_0282CC_PA_SC_VPORT_SCISSOR_15_BR 0x0282CC
7451 #define R_0282D0_PA_SC_VPORT_ZMIN_0 0x0282D0
7452 #define R_0282D4_PA_SC_VPORT_ZMAX_0 0x0282D4
7453 #define R_0282D8_PA_SC_VPORT_ZMIN_1 0x0282D8
7454 #define R_0282DC_PA_SC_VPORT_ZMAX_1 0x0282DC
7455 #define R_0282E0_PA_SC_VPORT_ZMIN_2 0x0282E0
7456 #define R_0282E4_PA_SC_VPORT_ZMAX_2 0x0282E4
7457 #define R_0282E8_PA_SC_VPORT_ZMIN_3 0x0282E8
7458 #define R_0282EC_PA_SC_VPORT_ZMAX_3 0x0282EC
7459 #define R_0282F0_PA_SC_VPORT_ZMIN_4 0x0282F0
7460 #define R_0282F4_PA_SC_VPORT_ZMAX_4 0x0282F4
7461 #define R_0282F8_PA_SC_VPORT_ZMIN_5 0x0282F8
7462 #define R_0282FC_PA_SC_VPORT_ZMAX_5 0x0282FC
7463 #define R_028300_PA_SC_VPORT_ZMIN_6 0x028300
7464 #define R_028304_PA_SC_VPORT_ZMAX_6 0x028304
7465 #define R_028308_PA_SC_VPORT_ZMIN_7 0x028308
7466 #define R_02830C_PA_SC_VPORT_ZMAX_7 0x02830C
7467 #define R_028310_PA_SC_VPORT_ZMIN_8 0x028310
7468 #define R_028314_PA_SC_VPORT_ZMAX_8 0x028314
7469 #define R_028318_PA_SC_VPORT_ZMIN_9 0x028318
7470 #define R_02831C_PA_SC_VPORT_ZMAX_9 0x02831C
7471 #define R_028320_PA_SC_VPORT_ZMIN_10 0x028320
7472 #define R_028324_PA_SC_VPORT_ZMAX_10 0x028324
7473 #define R_028328_PA_SC_VPORT_ZMIN_11 0x028328
7474 #define R_02832C_PA_SC_VPORT_ZMAX_11 0x02832C
7475 #define R_028330_PA_SC_VPORT_ZMIN_12 0x028330
7476 #define R_028334_PA_SC_VPORT_ZMAX_12 0x028334
7477 #define R_028338_PA_SC_VPORT_ZMIN_13 0x028338
7478 #define R_02833C_PA_SC_VPORT_ZMAX_13 0x02833C
7479 #define R_028340_PA_SC_VPORT_ZMIN_14 0x028340
7480 #define R_028344_PA_SC_VPORT_ZMAX_14 0x028344
7481 #define R_028348_PA_SC_VPORT_ZMIN_15 0x028348
7482 #define R_02834C_PA_SC_VPORT_ZMAX_15 0x02834C
7483 #define R_028350_PA_SC_RASTER_CONFIG 0x028350
7484 #define S_028350_RB_MAP_PKR0(x) (((x) & 0x03) << 0)
7485 #define G_028350_RB_MAP_PKR0(x) (((x) >> 0) & 0x03)
7486 #define C_028350_RB_MAP_PKR0 0xFFFFFFFC
7487 #define V_028350_RASTER_CONFIG_RB_MAP_0 0x00
7488 #define V_028350_RASTER_CONFIG_RB_MAP_1 0x01
7489 #define V_028350_RASTER_CONFIG_RB_MAP_2 0x02
7490 #define V_028350_RASTER_CONFIG_RB_MAP_3 0x03
7491 #define S_028350_RB_MAP_PKR1(x) (((x) & 0x03) << 2)
7492 #define G_028350_RB_MAP_PKR1(x) (((x) >> 2) & 0x03)
7493 #define C_028350_RB_MAP_PKR1 0xFFFFFFF3
7494 #define V_028350_RASTER_CONFIG_RB_MAP_0 0x00
7495 #define V_028350_RASTER_CONFIG_RB_MAP_1 0x01
7496 #define V_028350_RASTER_CONFIG_RB_MAP_2 0x02
7497 #define V_028350_RASTER_CONFIG_RB_MAP_3 0x03
7498 #define S_028350_RB_XSEL2(x) (((x) & 0x03) << 4)
7499 #define G_028350_RB_XSEL2(x) (((x) >> 4) & 0x03)
7500 #define C_028350_RB_XSEL2 0xFFFFFFCF
7501 #define V_028350_RASTER_CONFIG_RB_XSEL2_0 0x00
7502 #define V_028350_RASTER_CONFIG_RB_XSEL2_1 0x01
7503 #define V_028350_RASTER_CONFIG_RB_XSEL2_2 0x02
7504 #define V_028350_RASTER_CONFIG_RB_XSEL2_3 0x03
7505 #define S_028350_RB_XSEL(x) (((x) & 0x1) << 6)
7506 #define G_028350_RB_XSEL(x) (((x) >> 6) & 0x1)
7507 #define C_028350_RB_XSEL 0xFFFFFFBF
7508 #define S_028350_RB_YSEL(x) (((x) & 0x1) << 7)
7509 #define G_028350_RB_YSEL(x) (((x) >> 7) & 0x1)
7510 #define C_028350_RB_YSEL 0xFFFFFF7F
7511 #define S_028350_PKR_MAP(x) (((x) & 0x03) << 8)
7512 #define G_028350_PKR_MAP(x) (((x) >> 8) & 0x03)
7513 #define C_028350_PKR_MAP 0xFFFFFCFF
7514 #define V_028350_RASTER_CONFIG_PKR_MAP_0 0x00
7515 #define V_028350_RASTER_CONFIG_PKR_MAP_1 0x01
7516 #define V_028350_RASTER_CONFIG_PKR_MAP_2 0x02
7517 #define V_028350_RASTER_CONFIG_PKR_MAP_3 0x03
7518 #define S_028350_PKR_XSEL(x) (((x) & 0x03) << 10)
7519 #define G_028350_PKR_XSEL(x) (((x) >> 10) & 0x03)
7520 #define C_028350_PKR_XSEL 0xFFFFF3FF
7521 #define V_028350_RASTER_CONFIG_PKR_XSEL_0 0x00
7522 #define V_028350_RASTER_CONFIG_PKR_XSEL_1 0x01
7523 #define V_028350_RASTER_CONFIG_PKR_XSEL_2 0x02
7524 #define V_028350_RASTER_CONFIG_PKR_XSEL_3 0x03
7525 #define S_028350_PKR_YSEL(x) (((x) & 0x03) << 12)
7526 #define G_028350_PKR_YSEL(x) (((x) >> 12) & 0x03)
7527 #define C_028350_PKR_YSEL 0xFFFFCFFF
7528 #define V_028350_RASTER_CONFIG_PKR_YSEL_0 0x00
7529 #define V_028350_RASTER_CONFIG_PKR_YSEL_1 0x01
7530 #define V_028350_RASTER_CONFIG_PKR_YSEL_2 0x02
7531 #define V_028350_RASTER_CONFIG_PKR_YSEL_3 0x03
7532 #define S_028350_PKR_XSEL2(x) (((x) & 0x03) << 14)
7533 #define G_028350_PKR_XSEL2(x) (((x) >> 14) & 0x03)
7534 #define C_028350_PKR_XSEL2 0xFFFF3FFF
7535 #define V_028350_RASTER_CONFIG_PKR_XSEL2_0 0x00
7536 #define V_028350_RASTER_CONFIG_PKR_XSEL2_1 0x01
7537 #define V_028350_RASTER_CONFIG_PKR_XSEL2_2 0x02
7538 #define V_028350_RASTER_CONFIG_PKR_XSEL2_3 0x03
7539 #define S_028350_SC_MAP(x) (((x) & 0x03) << 16)
7540 #define G_028350_SC_MAP(x) (((x) >> 16) & 0x03)
7541 #define C_028350_SC_MAP 0xFFFCFFFF
7542 #define V_028350_RASTER_CONFIG_SC_MAP_0 0x00
7543 #define V_028350_RASTER_CONFIG_SC_MAP_1 0x01
7544 #define V_028350_RASTER_CONFIG_SC_MAP_2 0x02
7545 #define V_028350_RASTER_CONFIG_SC_MAP_3 0x03
7546 #define S_028350_SC_XSEL(x) (((x) & 0x03) << 18)
7547 #define G_028350_SC_XSEL(x) (((x) >> 18) & 0x03)
7548 #define C_028350_SC_XSEL 0xFFF3FFFF
7549 #define V_028350_RASTER_CONFIG_SC_XSEL_8_WIDE_TILE 0x00
7550 #define V_028350_RASTER_CONFIG_SC_XSEL_16_WIDE_TILE 0x01
7551 #define V_028350_RASTER_CONFIG_SC_XSEL_32_WIDE_TILE 0x02
7552 #define V_028350_RASTER_CONFIG_SC_XSEL_64_WIDE_TILE 0x03
7553 #define S_028350_SC_YSEL(x) (((x) & 0x03) << 20)
7554 #define G_028350_SC_YSEL(x) (((x) >> 20) & 0x03)
7555 #define C_028350_SC_YSEL 0xFFCFFFFF
7556 #define V_028350_RASTER_CONFIG_SC_YSEL_8_WIDE_TILE 0x00
7557 #define V_028350_RASTER_CONFIG_SC_YSEL_16_WIDE_TILE 0x01
7558 #define V_028350_RASTER_CONFIG_SC_YSEL_32_WIDE_TILE 0x02
7559 #define V_028350_RASTER_CONFIG_SC_YSEL_64_WIDE_TILE 0x03
7560 #define S_028350_SE_MAP(x) (((x) & 0x03) << 24)
7561 #define G_028350_SE_MAP(x) (((x) >> 24) & 0x03)
7562 #define C_028350_SE_MAP 0xFCFFFFFF
7563 #define V_028350_RASTER_CONFIG_SE_MAP_0 0x00
7564 #define V_028350_RASTER_CONFIG_SE_MAP_1 0x01
7565 #define V_028350_RASTER_CONFIG_SE_MAP_2 0x02
7566 #define V_028350_RASTER_CONFIG_SE_MAP_3 0x03
7567 #define S_028350_SE_XSEL(x) (((x) & 0x03) << 26)
7568 #define G_028350_SE_XSEL(x) (((x) >> 26) & 0x03)
7569 #define C_028350_SE_XSEL 0xF3FFFFFF
7570 #define V_028350_RASTER_CONFIG_SE_XSEL_8_WIDE_TILE 0x00
7571 #define V_028350_RASTER_CONFIG_SE_XSEL_16_WIDE_TILE 0x01
7572 #define V_028350_RASTER_CONFIG_SE_XSEL_32_WIDE_TILE 0x02
7573 #define V_028350_RASTER_CONFIG_SE_XSEL_64_WIDE_TILE 0x03
7574 #define S_028350_SE_YSEL(x) (((x) & 0x03) << 28)
7575 #define G_028350_SE_YSEL(x) (((x) >> 28) & 0x03)
7576 #define C_028350_SE_YSEL 0xCFFFFFFF
7577 #define V_028350_RASTER_CONFIG_SE_YSEL_8_WIDE_TILE 0x00
7578 #define V_028350_RASTER_CONFIG_SE_YSEL_16_WIDE_TILE 0x01
7579 #define V_028350_RASTER_CONFIG_SE_YSEL_32_WIDE_TILE 0x02
7580 #define V_028350_RASTER_CONFIG_SE_YSEL_64_WIDE_TILE 0x03
7581 /* CIK */
7582 #define R_028354_PA_SC_RASTER_CONFIG_1 0x028354
7583 #define S_028354_SE_PAIR_MAP(x) (((x) & 0x03) << 0)
7584 #define G_028354_SE_PAIR_MAP(x) (((x) >> 0) & 0x03)
7585 #define C_028354_SE_PAIR_MAP 0xFFFFFFFC
7586 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_0 0x00
7587 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_1 0x01
7588 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_2 0x02
7589 #define V_028354_RASTER_CONFIG_SE_PAIR_MAP_3 0x03
7590 #define S_028354_SE_PAIR_XSEL(x) (((x) & 0x03) << 2)
7591 #define G_028354_SE_PAIR_XSEL(x) (((x) >> 2) & 0x03)
7592 #define C_028354_SE_PAIR_XSEL 0xFFFFFFF3
7593 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_8_WIDE_TILE 0x00
7594 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_16_WIDE_TILE 0x01
7595 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_32_WIDE_TILE 0x02
7596 #define V_028354_RASTER_CONFIG_SE_PAIR_XSEL_64_WIDE_TILE 0x03
7597 #define S_028354_SE_PAIR_YSEL(x) (((x) & 0x03) << 4)
7598 #define G_028354_SE_PAIR_YSEL(x) (((x) >> 4) & 0x03)
7599 #define C_028354_SE_PAIR_YSEL 0xFFFFFFCF
7600 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_8_WIDE_TILE 0x00
7601 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_16_WIDE_TILE 0x01
7602 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_32_WIDE_TILE 0x02
7603 #define V_028354_RASTER_CONFIG_SE_PAIR_YSEL_64_WIDE_TILE 0x03
7604 #define R_028358_PA_SC_SCREEN_EXTENT_CONTROL 0x028358
7605 #define S_028358_SLICE_EVEN_ENABLE(x) (((x) & 0x03) << 0)
7606 #define G_028358_SLICE_EVEN_ENABLE(x) (((x) >> 0) & 0x03)
7607 #define C_028358_SLICE_EVEN_ENABLE 0xFFFFFFFC
7608 #define S_028358_SLICE_ODD_ENABLE(x) (((x) & 0x03) << 2)
7609 #define G_028358_SLICE_ODD_ENABLE(x) (((x) >> 2) & 0x03)
7610 #define C_028358_SLICE_ODD_ENABLE 0xFFFFFFF3
7611 /* */
7612 #define R_028400_VGT_MAX_VTX_INDX 0x028400
7613 #define R_028404_VGT_MIN_VTX_INDX 0x028404
7614 #define R_028408_VGT_INDX_OFFSET 0x028408
7615 #define R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX 0x02840C
7616 #define R_028414_CB_BLEND_RED 0x028414
7617 #define R_028418_CB_BLEND_GREEN 0x028418
7618 #define R_02841C_CB_BLEND_BLUE 0x02841C
7619 #define R_028420_CB_BLEND_ALPHA 0x028420
7620 /* VI */
7621 #define R_028424_CB_DCC_CONTROL 0x028424
7622 #define S_028424_OVERWRITE_COMBINER_DISABLE(x) (((x) & 0x1) << 0)
7623 #define G_028424_OVERWRITE_COMBINER_DISABLE(x) (((x) >> 0) & 0x1)
7624 #define C_028424_OVERWRITE_COMBINER_DISABLE 0xFFFFFFFE
7625 #define S_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE(x) (((x) & 0x1) << 1)
7626 #define G_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE(x) (((x) >> 1) & 0x1)
7627 #define C_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE 0xFFFFFFFD
7628 #define S_028424_OVERWRITE_COMBINER_WATERMARK(x) (((x) & 0x1F) << 2)
7629 #define G_028424_OVERWRITE_COMBINER_WATERMARK(x) (((x) >> 2) & 0x1F)
7630 #define C_028424_OVERWRITE_COMBINER_WATERMARK 0xFFFFFF83
7631 /* */
7632 #define R_02842C_DB_STENCIL_CONTROL 0x02842C
7633 #define S_02842C_STENCILFAIL(x) (((x) & 0x0F) << 0)
7634 #define G_02842C_STENCILFAIL(x) (((x) >> 0) & 0x0F)
7635 #define C_02842C_STENCILFAIL 0xFFFFFFF0
7636 #define V_02842C_STENCIL_KEEP 0x00
7637 #define V_02842C_STENCIL_ZERO 0x01
7638 #define V_02842C_STENCIL_ONES 0x02
7639 #define V_02842C_STENCIL_REPLACE_TEST 0x03
7640 #define V_02842C_STENCIL_REPLACE_OP 0x04
7641 #define V_02842C_STENCIL_ADD_CLAMP 0x05
7642 #define V_02842C_STENCIL_SUB_CLAMP 0x06
7643 #define V_02842C_STENCIL_INVERT 0x07
7644 #define V_02842C_STENCIL_ADD_WRAP 0x08
7645 #define V_02842C_STENCIL_SUB_WRAP 0x09
7646 #define V_02842C_STENCIL_AND 0x0A
7647 #define V_02842C_STENCIL_OR 0x0B
7648 #define V_02842C_STENCIL_XOR 0x0C
7649 #define V_02842C_STENCIL_NAND 0x0D
7650 #define V_02842C_STENCIL_NOR 0x0E
7651 #define V_02842C_STENCIL_XNOR 0x0F
7652 #define S_02842C_STENCILZPASS(x) (((x) & 0x0F) << 4)
7653 #define G_02842C_STENCILZPASS(x) (((x) >> 4) & 0x0F)
7654 #define C_02842C_STENCILZPASS 0xFFFFFF0F
7655 #define V_02842C_STENCIL_KEEP 0x00
7656 #define V_02842C_STENCIL_ZERO 0x01
7657 #define V_02842C_STENCIL_ONES 0x02
7658 #define V_02842C_STENCIL_REPLACE_TEST 0x03
7659 #define V_02842C_STENCIL_REPLACE_OP 0x04
7660 #define V_02842C_STENCIL_ADD_CLAMP 0x05
7661 #define V_02842C_STENCIL_SUB_CLAMP 0x06
7662 #define V_02842C_STENCIL_INVERT 0x07
7663 #define V_02842C_STENCIL_ADD_WRAP 0x08
7664 #define V_02842C_STENCIL_SUB_WRAP 0x09
7665 #define V_02842C_STENCIL_AND 0x0A
7666 #define V_02842C_STENCIL_OR 0x0B
7667 #define V_02842C_STENCIL_XOR 0x0C
7668 #define V_02842C_STENCIL_NAND 0x0D
7669 #define V_02842C_STENCIL_NOR 0x0E
7670 #define V_02842C_STENCIL_XNOR 0x0F
7671 #define S_02842C_STENCILZFAIL(x) (((x) & 0x0F) << 8)
7672 #define G_02842C_STENCILZFAIL(x) (((x) >> 8) & 0x0F)
7673 #define C_02842C_STENCILZFAIL 0xFFFFF0FF
7674 #define V_02842C_STENCIL_KEEP 0x00
7675 #define V_02842C_STENCIL_ZERO 0x01
7676 #define V_02842C_STENCIL_ONES 0x02
7677 #define V_02842C_STENCIL_REPLACE_TEST 0x03
7678 #define V_02842C_STENCIL_REPLACE_OP 0x04
7679 #define V_02842C_STENCIL_ADD_CLAMP 0x05
7680 #define V_02842C_STENCIL_SUB_CLAMP 0x06
7681 #define V_02842C_STENCIL_INVERT 0x07
7682 #define V_02842C_STENCIL_ADD_WRAP 0x08
7683 #define V_02842C_STENCIL_SUB_WRAP 0x09
7684 #define V_02842C_STENCIL_AND 0x0A
7685 #define V_02842C_STENCIL_OR 0x0B
7686 #define V_02842C_STENCIL_XOR 0x0C
7687 #define V_02842C_STENCIL_NAND 0x0D
7688 #define V_02842C_STENCIL_NOR 0x0E
7689 #define V_02842C_STENCIL_XNOR 0x0F
7690 #define S_02842C_STENCILFAIL_BF(x) (((x) & 0x0F) << 12)
7691 #define G_02842C_STENCILFAIL_BF(x) (((x) >> 12) & 0x0F)
7692 #define C_02842C_STENCILFAIL_BF 0xFFFF0FFF
7693 #define V_02842C_STENCIL_KEEP 0x00
7694 #define V_02842C_STENCIL_ZERO 0x01
7695 #define V_02842C_STENCIL_ONES 0x02
7696 #define V_02842C_STENCIL_REPLACE_TEST 0x03
7697 #define V_02842C_STENCIL_REPLACE_OP 0x04
7698 #define V_02842C_STENCIL_ADD_CLAMP 0x05
7699 #define V_02842C_STENCIL_SUB_CLAMP 0x06
7700 #define V_02842C_STENCIL_INVERT 0x07
7701 #define V_02842C_STENCIL_ADD_WRAP 0x08
7702 #define V_02842C_STENCIL_SUB_WRAP 0x09
7703 #define V_02842C_STENCIL_AND 0x0A
7704 #define V_02842C_STENCIL_OR 0x0B
7705 #define V_02842C_STENCIL_XOR 0x0C
7706 #define V_02842C_STENCIL_NAND 0x0D
7707 #define V_02842C_STENCIL_NOR 0x0E
7708 #define V_02842C_STENCIL_XNOR 0x0F
7709 #define S_02842C_STENCILZPASS_BF(x) (((x) & 0x0F) << 16)
7710 #define G_02842C_STENCILZPASS_BF(x) (((x) >> 16) & 0x0F)
7711 #define C_02842C_STENCILZPASS_BF 0xFFF0FFFF
7712 #define V_02842C_STENCIL_KEEP 0x00
7713 #define V_02842C_STENCIL_ZERO 0x01
7714 #define V_02842C_STENCIL_ONES 0x02
7715 #define V_02842C_STENCIL_REPLACE_TEST 0x03
7716 #define V_02842C_STENCIL_REPLACE_OP 0x04
7717 #define V_02842C_STENCIL_ADD_CLAMP 0x05
7718 #define V_02842C_STENCIL_SUB_CLAMP 0x06
7719 #define V_02842C_STENCIL_INVERT 0x07
7720 #define V_02842C_STENCIL_ADD_WRAP 0x08
7721 #define V_02842C_STENCIL_SUB_WRAP 0x09
7722 #define V_02842C_STENCIL_AND 0x0A
7723 #define V_02842C_STENCIL_OR 0x0B
7724 #define V_02842C_STENCIL_XOR 0x0C
7725 #define V_02842C_STENCIL_NAND 0x0D
7726 #define V_02842C_STENCIL_NOR 0x0E
7727 #define V_02842C_STENCIL_XNOR 0x0F
7728 #define S_02842C_STENCILZFAIL_BF(x) (((x) & 0x0F) << 20)
7729 #define G_02842C_STENCILZFAIL_BF(x) (((x) >> 20) & 0x0F)
7730 #define C_02842C_STENCILZFAIL_BF 0xFF0FFFFF
7731 #define V_02842C_STENCIL_KEEP 0x00
7732 #define V_02842C_STENCIL_ZERO 0x01
7733 #define V_02842C_STENCIL_ONES 0x02
7734 #define V_02842C_STENCIL_REPLACE_TEST 0x03
7735 #define V_02842C_STENCIL_REPLACE_OP 0x04
7736 #define V_02842C_STENCIL_ADD_CLAMP 0x05
7737 #define V_02842C_STENCIL_SUB_CLAMP 0x06
7738 #define V_02842C_STENCIL_INVERT 0x07
7739 #define V_02842C_STENCIL_ADD_WRAP 0x08
7740 #define V_02842C_STENCIL_SUB_WRAP 0x09
7741 #define V_02842C_STENCIL_AND 0x0A
7742 #define V_02842C_STENCIL_OR 0x0B
7743 #define V_02842C_STENCIL_XOR 0x0C
7744 #define V_02842C_STENCIL_NAND 0x0D
7745 #define V_02842C_STENCIL_NOR 0x0E
7746 #define V_02842C_STENCIL_XNOR 0x0F
7747 #define R_028430_DB_STENCILREFMASK 0x028430
7748 #define S_028430_STENCILTESTVAL(x) (((x) & 0xFF) << 0)
7749 #define G_028430_STENCILTESTVAL(x) (((x) >> 0) & 0xFF)
7750 #define C_028430_STENCILTESTVAL 0xFFFFFF00
7751 #define S_028430_STENCILMASK(x) (((x) & 0xFF) << 8)
7752 #define G_028430_STENCILMASK(x) (((x) >> 8) & 0xFF)
7753 #define C_028430_STENCILMASK 0xFFFF00FF
7754 #define S_028430_STENCILWRITEMASK(x) (((x) & 0xFF) << 16)
7755 #define G_028430_STENCILWRITEMASK(x) (((x) >> 16) & 0xFF)
7756 #define C_028430_STENCILWRITEMASK 0xFF00FFFF
7757 #define S_028430_STENCILOPVAL(x) (((x) & 0xFF) << 24)
7758 #define G_028430_STENCILOPVAL(x) (((x) >> 24) & 0xFF)
7759 #define C_028430_STENCILOPVAL 0x00FFFFFF
7760 #define R_028434_DB_STENCILREFMASK_BF 0x028434
7761 #define S_028434_STENCILTESTVAL_BF(x) (((x) & 0xFF) << 0)
7762 #define G_028434_STENCILTESTVAL_BF(x) (((x) >> 0) & 0xFF)
7763 #define C_028434_STENCILTESTVAL_BF 0xFFFFFF00
7764 #define S_028434_STENCILMASK_BF(x) (((x) & 0xFF) << 8)
7765 #define G_028434_STENCILMASK_BF(x) (((x) >> 8) & 0xFF)
7766 #define C_028434_STENCILMASK_BF 0xFFFF00FF
7767 #define S_028434_STENCILWRITEMASK_BF(x) (((x) & 0xFF) << 16)
7768 #define G_028434_STENCILWRITEMASK_BF(x) (((x) >> 16) & 0xFF)
7769 #define C_028434_STENCILWRITEMASK_BF 0xFF00FFFF
7770 #define S_028434_STENCILOPVAL_BF(x) (((x) & 0xFF) << 24)
7771 #define G_028434_STENCILOPVAL_BF(x) (((x) >> 24) & 0xFF)
7772 #define C_028434_STENCILOPVAL_BF 0x00FFFFFF
7773 #define R_02843C_PA_CL_VPORT_XSCALE 0x02843C
7774 #define R_028440_PA_CL_VPORT_XOFFSET 0x028440
7775 #define R_028444_PA_CL_VPORT_YSCALE 0x028444
7776 #define R_028448_PA_CL_VPORT_YOFFSET 0x028448
7777 #define R_02844C_PA_CL_VPORT_ZSCALE 0x02844C
7778 #define R_028450_PA_CL_VPORT_ZOFFSET 0x028450
7779 #define R_028454_PA_CL_VPORT_XSCALE_1 0x028454
7780 #define R_028458_PA_CL_VPORT_XOFFSET_1 0x028458
7781 #define R_02845C_PA_CL_VPORT_YSCALE_1 0x02845C
7782 #define R_028460_PA_CL_VPORT_YOFFSET_1 0x028460
7783 #define R_028464_PA_CL_VPORT_ZSCALE_1 0x028464
7784 #define R_028468_PA_CL_VPORT_ZOFFSET_1 0x028468
7785 #define R_02846C_PA_CL_VPORT_XSCALE_2 0x02846C
7786 #define R_028470_PA_CL_VPORT_XOFFSET_2 0x028470
7787 #define R_028474_PA_CL_VPORT_YSCALE_2 0x028474
7788 #define R_028478_PA_CL_VPORT_YOFFSET_2 0x028478
7789 #define R_02847C_PA_CL_VPORT_ZSCALE_2 0x02847C
7790 #define R_028480_PA_CL_VPORT_ZOFFSET_2 0x028480
7791 #define R_028484_PA_CL_VPORT_XSCALE_3 0x028484
7792 #define R_028488_PA_CL_VPORT_XOFFSET_3 0x028488
7793 #define R_02848C_PA_CL_VPORT_YSCALE_3 0x02848C
7794 #define R_028490_PA_CL_VPORT_YOFFSET_3 0x028490
7795 #define R_028494_PA_CL_VPORT_ZSCALE_3 0x028494
7796 #define R_028498_PA_CL_VPORT_ZOFFSET_3 0x028498
7797 #define R_02849C_PA_CL_VPORT_XSCALE_4 0x02849C
7798 #define R_0284A0_PA_CL_VPORT_XOFFSET_4 0x0284A0
7799 #define R_0284A4_PA_CL_VPORT_YSCALE_4 0x0284A4
7800 #define R_0284A8_PA_CL_VPORT_YOFFSET_4 0x0284A8
7801 #define R_0284AC_PA_CL_VPORT_ZSCALE_4 0x0284AC
7802 #define R_0284B0_PA_CL_VPORT_ZOFFSET_4 0x0284B0
7803 #define R_0284B4_PA_CL_VPORT_XSCALE_5 0x0284B4
7804 #define R_0284B8_PA_CL_VPORT_XOFFSET_5 0x0284B8
7805 #define R_0284BC_PA_CL_VPORT_YSCALE_5 0x0284BC
7806 #define R_0284C0_PA_CL_VPORT_YOFFSET_5 0x0284C0
7807 #define R_0284C4_PA_CL_VPORT_ZSCALE_5 0x0284C4
7808 #define R_0284C8_PA_CL_VPORT_ZOFFSET_5 0x0284C8
7809 #define R_0284CC_PA_CL_VPORT_XSCALE_6 0x0284CC
7810 #define R_0284D0_PA_CL_VPORT_XOFFSET_6 0x0284D0
7811 #define R_0284D4_PA_CL_VPORT_YSCALE_6 0x0284D4
7812 #define R_0284D8_PA_CL_VPORT_YOFFSET_6 0x0284D8
7813 #define R_0284DC_PA_CL_VPORT_ZSCALE_6 0x0284DC
7814 #define R_0284E0_PA_CL_VPORT_ZOFFSET_6 0x0284E0
7815 #define R_0284E4_PA_CL_VPORT_XSCALE_7 0x0284E4
7816 #define R_0284E8_PA_CL_VPORT_XOFFSET_7 0x0284E8
7817 #define R_0284EC_PA_CL_VPORT_YSCALE_7 0x0284EC
7818 #define R_0284F0_PA_CL_VPORT_YOFFSET_7 0x0284F0
7819 #define R_0284F4_PA_CL_VPORT_ZSCALE_7 0x0284F4
7820 #define R_0284F8_PA_CL_VPORT_ZOFFSET_7 0x0284F8
7821 #define R_0284FC_PA_CL_VPORT_XSCALE_8 0x0284FC
7822 #define R_028500_PA_CL_VPORT_XOFFSET_8 0x028500
7823 #define R_028504_PA_CL_VPORT_YSCALE_8 0x028504
7824 #define R_028508_PA_CL_VPORT_YOFFSET_8 0x028508
7825 #define R_02850C_PA_CL_VPORT_ZSCALE_8 0x02850C
7826 #define R_028510_PA_CL_VPORT_ZOFFSET_8 0x028510
7827 #define R_028514_PA_CL_VPORT_XSCALE_9 0x028514
7828 #define R_028518_PA_CL_VPORT_XOFFSET_9 0x028518
7829 #define R_02851C_PA_CL_VPORT_YSCALE_9 0x02851C
7830 #define R_028520_PA_CL_VPORT_YOFFSET_9 0x028520
7831 #define R_028524_PA_CL_VPORT_ZSCALE_9 0x028524
7832 #define R_028528_PA_CL_VPORT_ZOFFSET_9 0x028528
7833 #define R_02852C_PA_CL_VPORT_XSCALE_10 0x02852C
7834 #define R_028530_PA_CL_VPORT_XOFFSET_10 0x028530
7835 #define R_028534_PA_CL_VPORT_YSCALE_10 0x028534
7836 #define R_028538_PA_CL_VPORT_YOFFSET_10 0x028538
7837 #define R_02853C_PA_CL_VPORT_ZSCALE_10 0x02853C
7838 #define R_028540_PA_CL_VPORT_ZOFFSET_10 0x028540
7839 #define R_028544_PA_CL_VPORT_XSCALE_11 0x028544
7840 #define R_028548_PA_CL_VPORT_XOFFSET_11 0x028548
7841 #define R_02854C_PA_CL_VPORT_YSCALE_11 0x02854C
7842 #define R_028550_PA_CL_VPORT_YOFFSET_11 0x028550
7843 #define R_028554_PA_CL_VPORT_ZSCALE_11 0x028554
7844 #define R_028558_PA_CL_VPORT_ZOFFSET_11 0x028558
7845 #define R_02855C_PA_CL_VPORT_XSCALE_12 0x02855C
7846 #define R_028560_PA_CL_VPORT_XOFFSET_12 0x028560
7847 #define R_028564_PA_CL_VPORT_YSCALE_12 0x028564
7848 #define R_028568_PA_CL_VPORT_YOFFSET_12 0x028568
7849 #define R_02856C_PA_CL_VPORT_ZSCALE_12 0x02856C
7850 #define R_028570_PA_CL_VPORT_ZOFFSET_12 0x028570
7851 #define R_028574_PA_CL_VPORT_XSCALE_13 0x028574
7852 #define R_028578_PA_CL_VPORT_XOFFSET_13 0x028578
7853 #define R_02857C_PA_CL_VPORT_YSCALE_13 0x02857C
7854 #define R_028580_PA_CL_VPORT_YOFFSET_13 0x028580
7855 #define R_028584_PA_CL_VPORT_ZSCALE_13 0x028584
7856 #define R_028588_PA_CL_VPORT_ZOFFSET_13 0x028588
7857 #define R_02858C_PA_CL_VPORT_XSCALE_14 0x02858C
7858 #define R_028590_PA_CL_VPORT_XOFFSET_14 0x028590
7859 #define R_028594_PA_CL_VPORT_YSCALE_14 0x028594
7860 #define R_028598_PA_CL_VPORT_YOFFSET_14 0x028598
7861 #define R_02859C_PA_CL_VPORT_ZSCALE_14 0x02859C
7862 #define R_0285A0_PA_CL_VPORT_ZOFFSET_14 0x0285A0
7863 #define R_0285A4_PA_CL_VPORT_XSCALE_15 0x0285A4
7864 #define R_0285A8_PA_CL_VPORT_XOFFSET_15 0x0285A8
7865 #define R_0285AC_PA_CL_VPORT_YSCALE_15 0x0285AC
7866 #define R_0285B0_PA_CL_VPORT_YOFFSET_15 0x0285B0
7867 #define R_0285B4_PA_CL_VPORT_ZSCALE_15 0x0285B4
7868 #define R_0285B8_PA_CL_VPORT_ZOFFSET_15 0x0285B8
7869 #define R_0285BC_PA_CL_UCP_0_X 0x0285BC
7870 #define R_0285C0_PA_CL_UCP_0_Y 0x0285C0
7871 #define R_0285C4_PA_CL_UCP_0_Z 0x0285C4
7872 #define R_0285C8_PA_CL_UCP_0_W 0x0285C8
7873 #define R_0285CC_PA_CL_UCP_1_X 0x0285CC
7874 #define R_0285D0_PA_CL_UCP_1_Y 0x0285D0
7875 #define R_0285D4_PA_CL_UCP_1_Z 0x0285D4
7876 #define R_0285D8_PA_CL_UCP_1_W 0x0285D8
7877 #define R_0285DC_PA_CL_UCP_2_X 0x0285DC
7878 #define R_0285E0_PA_CL_UCP_2_Y 0x0285E0
7879 #define R_0285E4_PA_CL_UCP_2_Z 0x0285E4
7880 #define R_0285E8_PA_CL_UCP_2_W 0x0285E8
7881 #define R_0285EC_PA_CL_UCP_3_X 0x0285EC
7882 #define R_0285F0_PA_CL_UCP_3_Y 0x0285F0
7883 #define R_0285F4_PA_CL_UCP_3_Z 0x0285F4
7884 #define R_0285F8_PA_CL_UCP_3_W 0x0285F8
7885 #define R_0285FC_PA_CL_UCP_4_X 0x0285FC
7886 #define R_028600_PA_CL_UCP_4_Y 0x028600
7887 #define R_028604_PA_CL_UCP_4_Z 0x028604
7888 #define R_028608_PA_CL_UCP_4_W 0x028608
7889 #define R_02860C_PA_CL_UCP_5_X 0x02860C
7890 #define R_028610_PA_CL_UCP_5_Y 0x028610
7891 #define R_028614_PA_CL_UCP_5_Z 0x028614
7892 #define R_028618_PA_CL_UCP_5_W 0x028618
7893 #define R_028644_SPI_PS_INPUT_CNTL_0 0x028644
7894 #define S_028644_OFFSET(x) (((x) & 0x3F) << 0)
7895 #define G_028644_OFFSET(x) (((x) >> 0) & 0x3F)
7896 #define C_028644_OFFSET 0xFFFFFFC0
7897 #define S_028644_DEFAULT_VAL(x) (((x) & 0x03) << 8)
7898 #define G_028644_DEFAULT_VAL(x) (((x) >> 8) & 0x03)
7899 #define C_028644_DEFAULT_VAL 0xFFFFFCFF
7900 #define V_028644_X_0_0F 0x00
7901 #define S_028644_FLAT_SHADE(x) (((x) & 0x1) << 10)
7902 #define G_028644_FLAT_SHADE(x) (((x) >> 10) & 0x1)
7903 #define C_028644_FLAT_SHADE 0xFFFFFBFF
7904 #define S_028644_CYL_WRAP(x) (((x) & 0x0F) << 13)
7905 #define G_028644_CYL_WRAP(x) (((x) >> 13) & 0x0F)
7906 #define C_028644_CYL_WRAP 0xFFFE1FFF
7907 #define S_028644_PT_SPRITE_TEX(x) (((x) & 0x1) << 17)
7908 #define G_028644_PT_SPRITE_TEX(x) (((x) >> 17) & 0x1)
7909 #define C_028644_PT_SPRITE_TEX 0xFFFDFFFF
7910 /* CIK */
7911 #define S_028644_DUP(x) (((x) & 0x1) << 18)
7912 #define G_028644_DUP(x) (((x) >> 18) & 0x1)
7913 #define C_028644_DUP 0xFFFBFFFF
7914 /* */
7915 /* VI */
7916 #define S_028644_FP16_INTERP_MODE(x) (((x) & 0x1) << 19)
7917 #define G_028644_FP16_INTERP_MODE(x) (((x) >> 19) & 0x1)
7918 #define C_028644_FP16_INTERP_MODE 0xFFF7FFFF
7919 #define S_028644_USE_DEFAULT_ATTR1(x) (((x) & 0x1) << 20)
7920 #define G_028644_USE_DEFAULT_ATTR1(x) (((x) >> 20) & 0x1)
7921 #define C_028644_USE_DEFAULT_ATTR1 0xFFEFFFFF
7922 #define S_028644_DEFAULT_VAL_ATTR1(x) (((x) & 0x03) << 21)
7923 #define G_028644_DEFAULT_VAL_ATTR1(x) (((x) >> 21) & 0x03)
7924 #define C_028644_DEFAULT_VAL_ATTR1 0xFF9FFFFF
7925 #define S_028644_PT_SPRITE_TEX_ATTR1(x) (((x) & 0x1) << 23)
7926 #define G_028644_PT_SPRITE_TEX_ATTR1(x) (((x) >> 23) & 0x1)
7927 #define C_028644_PT_SPRITE_TEX_ATTR1 0xFF7FFFFF
7928 #define S_028644_ATTR0_VALID(x) (((x) & 0x1) << 24)
7929 #define G_028644_ATTR0_VALID(x) (((x) >> 24) & 0x1)
7930 #define C_028644_ATTR0_VALID 0xFEFFFFFF
7931 #define S_028644_ATTR1_VALID(x) (((x) & 0x1) << 25)
7932 #define G_028644_ATTR1_VALID(x) (((x) >> 25) & 0x1)
7933 #define C_028644_ATTR1_VALID 0xFDFFFFFF
7934 /* */
7935 #define R_028648_SPI_PS_INPUT_CNTL_1 0x028648
7936 #define R_02864C_SPI_PS_INPUT_CNTL_2 0x02864C
7937 #define R_028650_SPI_PS_INPUT_CNTL_3 0x028650
7938 #define R_028654_SPI_PS_INPUT_CNTL_4 0x028654
7939 #define R_028658_SPI_PS_INPUT_CNTL_5 0x028658
7940 #define R_02865C_SPI_PS_INPUT_CNTL_6 0x02865C
7941 #define R_028660_SPI_PS_INPUT_CNTL_7 0x028660
7942 #define R_028664_SPI_PS_INPUT_CNTL_8 0x028664
7943 #define R_028668_SPI_PS_INPUT_CNTL_9 0x028668
7944 #define R_02866C_SPI_PS_INPUT_CNTL_10 0x02866C
7945 #define R_028670_SPI_PS_INPUT_CNTL_11 0x028670
7946 #define R_028674_SPI_PS_INPUT_CNTL_12 0x028674
7947 #define R_028678_SPI_PS_INPUT_CNTL_13 0x028678
7948 #define R_02867C_SPI_PS_INPUT_CNTL_14 0x02867C
7949 #define R_028680_SPI_PS_INPUT_CNTL_15 0x028680
7950 #define R_028684_SPI_PS_INPUT_CNTL_16 0x028684
7951 #define R_028688_SPI_PS_INPUT_CNTL_17 0x028688
7952 #define R_02868C_SPI_PS_INPUT_CNTL_18 0x02868C
7953 #define R_028690_SPI_PS_INPUT_CNTL_19 0x028690
7954 #define R_028694_SPI_PS_INPUT_CNTL_20 0x028694
7955 #define R_028698_SPI_PS_INPUT_CNTL_21 0x028698
7956 #define R_02869C_SPI_PS_INPUT_CNTL_22 0x02869C
7957 #define R_0286A0_SPI_PS_INPUT_CNTL_23 0x0286A0
7958 #define R_0286A4_SPI_PS_INPUT_CNTL_24 0x0286A4
7959 #define R_0286A8_SPI_PS_INPUT_CNTL_25 0x0286A8
7960 #define R_0286AC_SPI_PS_INPUT_CNTL_26 0x0286AC
7961 #define R_0286B0_SPI_PS_INPUT_CNTL_27 0x0286B0
7962 #define R_0286B4_SPI_PS_INPUT_CNTL_28 0x0286B4
7963 #define R_0286B8_SPI_PS_INPUT_CNTL_29 0x0286B8
7964 #define R_0286BC_SPI_PS_INPUT_CNTL_30 0x0286BC
7965 #define R_0286C0_SPI_PS_INPUT_CNTL_31 0x0286C0
7966 #define R_0286C4_SPI_VS_OUT_CONFIG 0x0286C4
7967 #define S_0286C4_VS_EXPORT_COUNT(x) (((x) & 0x1F) << 1)
7968 #define G_0286C4_VS_EXPORT_COUNT(x) (((x) >> 1) & 0x1F)
7969 #define C_0286C4_VS_EXPORT_COUNT 0xFFFFFFC1
7970 #define S_0286C4_VS_HALF_PACK(x) (((x) & 0x1) << 6)
7971 #define G_0286C4_VS_HALF_PACK(x) (((x) >> 6) & 0x1)
7972 #define C_0286C4_VS_HALF_PACK 0xFFFFFFBF
7973 #define S_0286C4_VS_EXPORTS_FOG(x) (((x) & 0x1) << 7) /* not on CIK */
7974 #define G_0286C4_VS_EXPORTS_FOG(x) (((x) >> 7) & 0x1) /* not on CIK */
7975 #define C_0286C4_VS_EXPORTS_FOG 0xFFFFFF7F /* not on CIK */
7976 #define S_0286C4_VS_OUT_FOG_VEC_ADDR(x) (((x) & 0x1F) << 8) /* not on CIK */
7977 #define G_0286C4_VS_OUT_FOG_VEC_ADDR(x) (((x) >> 8) & 0x1F) /* not on CIK */
7978 #define C_0286C4_VS_OUT_FOG_VEC_ADDR 0xFFFFE0FF /* not on CIK */
7979 #define R_0286CC_SPI_PS_INPUT_ENA 0x0286CC
7980 #define S_0286CC_PERSP_SAMPLE_ENA(x) (((x) & 0x1) << 0)
7981 #define G_0286CC_PERSP_SAMPLE_ENA(x) (((x) >> 0) & 0x1)
7982 #define C_0286CC_PERSP_SAMPLE_ENA 0xFFFFFFFE
7983 #define S_0286CC_PERSP_CENTER_ENA(x) (((x) & 0x1) << 1)
7984 #define G_0286CC_PERSP_CENTER_ENA(x) (((x) >> 1) & 0x1)
7985 #define C_0286CC_PERSP_CENTER_ENA 0xFFFFFFFD
7986 #define S_0286CC_PERSP_CENTROID_ENA(x) (((x) & 0x1) << 2)
7987 #define G_0286CC_PERSP_CENTROID_ENA(x) (((x) >> 2) & 0x1)
7988 #define C_0286CC_PERSP_CENTROID_ENA 0xFFFFFFFB
7989 #define S_0286CC_PERSP_PULL_MODEL_ENA(x) (((x) & 0x1) << 3)
7990 #define G_0286CC_PERSP_PULL_MODEL_ENA(x) (((x) >> 3) & 0x1)
7991 #define C_0286CC_PERSP_PULL_MODEL_ENA 0xFFFFFFF7
7992 #define S_0286CC_LINEAR_SAMPLE_ENA(x) (((x) & 0x1) << 4)
7993 #define G_0286CC_LINEAR_SAMPLE_ENA(x) (((x) >> 4) & 0x1)
7994 #define C_0286CC_LINEAR_SAMPLE_ENA 0xFFFFFFEF
7995 #define S_0286CC_LINEAR_CENTER_ENA(x) (((x) & 0x1) << 5)
7996 #define G_0286CC_LINEAR_CENTER_ENA(x) (((x) >> 5) & 0x1)
7997 #define C_0286CC_LINEAR_CENTER_ENA 0xFFFFFFDF
7998 #define S_0286CC_LINEAR_CENTROID_ENA(x) (((x) & 0x1) << 6)
7999 #define G_0286CC_LINEAR_CENTROID_ENA(x) (((x) >> 6) & 0x1)
8000 #define C_0286CC_LINEAR_CENTROID_ENA 0xFFFFFFBF
8001 #define S_0286CC_LINE_STIPPLE_TEX_ENA(x) (((x) & 0x1) << 7)
8002 #define G_0286CC_LINE_STIPPLE_TEX_ENA(x) (((x) >> 7) & 0x1)
8003 #define C_0286CC_LINE_STIPPLE_TEX_ENA 0xFFFFFF7F
8004 #define S_0286CC_POS_X_FLOAT_ENA(x) (((x) & 0x1) << 8)
8005 #define G_0286CC_POS_X_FLOAT_ENA(x) (((x) >> 8) & 0x1)
8006 #define C_0286CC_POS_X_FLOAT_ENA 0xFFFFFEFF
8007 #define S_0286CC_POS_Y_FLOAT_ENA(x) (((x) & 0x1) << 9)
8008 #define G_0286CC_POS_Y_FLOAT_ENA(x) (((x) >> 9) & 0x1)
8009 #define C_0286CC_POS_Y_FLOAT_ENA 0xFFFFFDFF
8010 #define S_0286CC_POS_Z_FLOAT_ENA(x) (((x) & 0x1) << 10)
8011 #define G_0286CC_POS_Z_FLOAT_ENA(x) (((x) >> 10) & 0x1)
8012 #define C_0286CC_POS_Z_FLOAT_ENA 0xFFFFFBFF
8013 #define S_0286CC_POS_W_FLOAT_ENA(x) (((x) & 0x1) << 11)
8014 #define G_0286CC_POS_W_FLOAT_ENA(x) (((x) >> 11) & 0x1)
8015 #define C_0286CC_POS_W_FLOAT_ENA 0xFFFFF7FF
8016 #define S_0286CC_FRONT_FACE_ENA(x) (((x) & 0x1) << 12)
8017 #define G_0286CC_FRONT_FACE_ENA(x) (((x) >> 12) & 0x1)
8018 #define C_0286CC_FRONT_FACE_ENA 0xFFFFEFFF
8019 #define S_0286CC_ANCILLARY_ENA(x) (((x) & 0x1) << 13)
8020 #define G_0286CC_ANCILLARY_ENA(x) (((x) >> 13) & 0x1)
8021 #define C_0286CC_ANCILLARY_ENA 0xFFFFDFFF
8022 #define S_0286CC_SAMPLE_COVERAGE_ENA(x) (((x) & 0x1) << 14)
8023 #define G_0286CC_SAMPLE_COVERAGE_ENA(x) (((x) >> 14) & 0x1)
8024 #define C_0286CC_SAMPLE_COVERAGE_ENA 0xFFFFBFFF
8025 #define S_0286CC_POS_FIXED_PT_ENA(x) (((x) & 0x1) << 15)
8026 #define G_0286CC_POS_FIXED_PT_ENA(x) (((x) >> 15) & 0x1)
8027 #define C_0286CC_POS_FIXED_PT_ENA 0xFFFF7FFF
8028 #define R_0286D0_SPI_PS_INPUT_ADDR 0x0286D0
8029 #define S_0286D0_PERSP_SAMPLE_ENA(x) (((x) & 0x1) << 0)
8030 #define G_0286D0_PERSP_SAMPLE_ENA(x) (((x) >> 0) & 0x1)
8031 #define C_0286D0_PERSP_SAMPLE_ENA 0xFFFFFFFE
8032 #define S_0286D0_PERSP_CENTER_ENA(x) (((x) & 0x1) << 1)
8033 #define G_0286D0_PERSP_CENTER_ENA(x) (((x) >> 1) & 0x1)
8034 #define C_0286D0_PERSP_CENTER_ENA 0xFFFFFFFD
8035 #define S_0286D0_PERSP_CENTROID_ENA(x) (((x) & 0x1) << 2)
8036 #define G_0286D0_PERSP_CENTROID_ENA(x) (((x) >> 2) & 0x1)
8037 #define C_0286D0_PERSP_CENTROID_ENA 0xFFFFFFFB
8038 #define S_0286D0_PERSP_PULL_MODEL_ENA(x) (((x) & 0x1) << 3)
8039 #define G_0286D0_PERSP_PULL_MODEL_ENA(x) (((x) >> 3) & 0x1)
8040 #define C_0286D0_PERSP_PULL_MODEL_ENA 0xFFFFFFF7
8041 #define S_0286D0_LINEAR_SAMPLE_ENA(x) (((x) & 0x1) << 4)
8042 #define G_0286D0_LINEAR_SAMPLE_ENA(x) (((x) >> 4) & 0x1)
8043 #define C_0286D0_LINEAR_SAMPLE_ENA 0xFFFFFFEF
8044 #define S_0286D0_LINEAR_CENTER_ENA(x) (((x) & 0x1) << 5)
8045 #define G_0286D0_LINEAR_CENTER_ENA(x) (((x) >> 5) & 0x1)
8046 #define C_0286D0_LINEAR_CENTER_ENA 0xFFFFFFDF
8047 #define S_0286D0_LINEAR_CENTROID_ENA(x) (((x) & 0x1) << 6)
8048 #define G_0286D0_LINEAR_CENTROID_ENA(x) (((x) >> 6) & 0x1)
8049 #define C_0286D0_LINEAR_CENTROID_ENA 0xFFFFFFBF
8050 #define S_0286D0_LINE_STIPPLE_TEX_ENA(x) (((x) & 0x1) << 7)
8051 #define G_0286D0_LINE_STIPPLE_TEX_ENA(x) (((x) >> 7) & 0x1)
8052 #define C_0286D0_LINE_STIPPLE_TEX_ENA 0xFFFFFF7F
8053 #define S_0286D0_POS_X_FLOAT_ENA(x) (((x) & 0x1) << 8)
8054 #define G_0286D0_POS_X_FLOAT_ENA(x) (((x) >> 8) & 0x1)
8055 #define C_0286D0_POS_X_FLOAT_ENA 0xFFFFFEFF
8056 #define S_0286D0_POS_Y_FLOAT_ENA(x) (((x) & 0x1) << 9)
8057 #define G_0286D0_POS_Y_FLOAT_ENA(x) (((x) >> 9) & 0x1)
8058 #define C_0286D0_POS_Y_FLOAT_ENA 0xFFFFFDFF
8059 #define S_0286D0_POS_Z_FLOAT_ENA(x) (((x) & 0x1) << 10)
8060 #define G_0286D0_POS_Z_FLOAT_ENA(x) (((x) >> 10) & 0x1)
8061 #define C_0286D0_POS_Z_FLOAT_ENA 0xFFFFFBFF
8062 #define S_0286D0_POS_W_FLOAT_ENA(x) (((x) & 0x1) << 11)
8063 #define G_0286D0_POS_W_FLOAT_ENA(x) (((x) >> 11) & 0x1)
8064 #define C_0286D0_POS_W_FLOAT_ENA 0xFFFFF7FF
8065 #define S_0286D0_FRONT_FACE_ENA(x) (((x) & 0x1) << 12)
8066 #define G_0286D0_FRONT_FACE_ENA(x) (((x) >> 12) & 0x1)
8067 #define C_0286D0_FRONT_FACE_ENA 0xFFFFEFFF
8068 #define S_0286D0_ANCILLARY_ENA(x) (((x) & 0x1) << 13)
8069 #define G_0286D0_ANCILLARY_ENA(x) (((x) >> 13) & 0x1)
8070 #define C_0286D0_ANCILLARY_ENA 0xFFFFDFFF
8071 #define S_0286D0_SAMPLE_COVERAGE_ENA(x) (((x) & 0x1) << 14)
8072 #define G_0286D0_SAMPLE_COVERAGE_ENA(x) (((x) >> 14) & 0x1)
8073 #define C_0286D0_SAMPLE_COVERAGE_ENA 0xFFFFBFFF
8074 #define S_0286D0_POS_FIXED_PT_ENA(x) (((x) & 0x1) << 15)
8075 #define G_0286D0_POS_FIXED_PT_ENA(x) (((x) >> 15) & 0x1)
8076 #define C_0286D0_POS_FIXED_PT_ENA 0xFFFF7FFF
8077 #define R_0286D4_SPI_INTERP_CONTROL_0 0x0286D4
8078 #define S_0286D4_FLAT_SHADE_ENA(x) (((x) & 0x1) << 0)
8079 #define G_0286D4_FLAT_SHADE_ENA(x) (((x) >> 0) & 0x1)
8080 #define C_0286D4_FLAT_SHADE_ENA 0xFFFFFFFE
8081 #define S_0286D4_PNT_SPRITE_ENA(x) (((x) & 0x1) << 1)
8082 #define G_0286D4_PNT_SPRITE_ENA(x) (((x) >> 1) & 0x1)
8083 #define C_0286D4_PNT_SPRITE_ENA 0xFFFFFFFD
8084 #define S_0286D4_PNT_SPRITE_OVRD_X(x) (((x) & 0x07) << 2)
8085 #define G_0286D4_PNT_SPRITE_OVRD_X(x) (((x) >> 2) & 0x07)
8086 #define C_0286D4_PNT_SPRITE_OVRD_X 0xFFFFFFE3
8087 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
8088 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
8089 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
8090 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
8091 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
8092 #define S_0286D4_PNT_SPRITE_OVRD_Y(x) (((x) & 0x07) << 5)
8093 #define G_0286D4_PNT_SPRITE_OVRD_Y(x) (((x) >> 5) & 0x07)
8094 #define C_0286D4_PNT_SPRITE_OVRD_Y 0xFFFFFF1F
8095 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
8096 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
8097 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
8098 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
8099 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
8100 #define S_0286D4_PNT_SPRITE_OVRD_Z(x) (((x) & 0x07) << 8)
8101 #define G_0286D4_PNT_SPRITE_OVRD_Z(x) (((x) >> 8) & 0x07)
8102 #define C_0286D4_PNT_SPRITE_OVRD_Z 0xFFFFF8FF
8103 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
8104 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
8105 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
8106 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
8107 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
8108 #define S_0286D4_PNT_SPRITE_OVRD_W(x) (((x) & 0x07) << 11)
8109 #define G_0286D4_PNT_SPRITE_OVRD_W(x) (((x) >> 11) & 0x07)
8110 #define C_0286D4_PNT_SPRITE_OVRD_W 0xFFFFC7FF
8111 #define V_0286D4_SPI_PNT_SPRITE_SEL_0 0x00
8112 #define V_0286D4_SPI_PNT_SPRITE_SEL_1 0x01
8113 #define V_0286D4_SPI_PNT_SPRITE_SEL_S 0x02
8114 #define V_0286D4_SPI_PNT_SPRITE_SEL_T 0x03
8115 #define V_0286D4_SPI_PNT_SPRITE_SEL_NONE 0x04
8116 #define S_0286D4_PNT_SPRITE_TOP_1(x) (((x) & 0x1) << 14)
8117 #define G_0286D4_PNT_SPRITE_TOP_1(x) (((x) >> 14) & 0x1)
8118 #define C_0286D4_PNT_SPRITE_TOP_1 0xFFFFBFFF
8119 #define R_0286D8_SPI_PS_IN_CONTROL 0x0286D8
8120 #define S_0286D8_NUM_INTERP(x) (((x) & 0x3F) << 0)
8121 #define G_0286D8_NUM_INTERP(x) (((x) >> 0) & 0x3F)
8122 #define C_0286D8_NUM_INTERP 0xFFFFFFC0
8123 #define S_0286D8_PARAM_GEN(x) (((x) & 0x1) << 6)
8124 #define G_0286D8_PARAM_GEN(x) (((x) >> 6) & 0x1)
8125 #define C_0286D8_PARAM_GEN 0xFFFFFFBF
8126 #define S_0286D8_FOG_ADDR(x) (((x) & 0x7F) << 7) /* not on CIK */
8127 #define G_0286D8_FOG_ADDR(x) (((x) >> 7) & 0x7F) /* not on CIK */
8128 #define C_0286D8_FOG_ADDR 0xFFFFC07F /* not on CIK */
8129 #define S_0286D8_BC_OPTIMIZE_DISABLE(x) (((x) & 0x1) << 14)
8130 #define G_0286D8_BC_OPTIMIZE_DISABLE(x) (((x) >> 14) & 0x1)
8131 #define C_0286D8_BC_OPTIMIZE_DISABLE 0xFFFFBFFF
8132 #define S_0286D8_PASS_FOG_THROUGH_PS(x) (((x) & 0x1) << 15) /* not on CIK */
8133 #define G_0286D8_PASS_FOG_THROUGH_PS(x) (((x) >> 15) & 0x1) /* not on CIK */
8134 #define C_0286D8_PASS_FOG_THROUGH_PS 0xFFFF7FFF /* not on CIK */
8135 #define R_0286E0_SPI_BARYC_CNTL 0x0286E0
8136 #define S_0286E0_PERSP_CENTER_CNTL(x) (((x) & 0x1) << 0)
8137 #define G_0286E0_PERSP_CENTER_CNTL(x) (((x) >> 0) & 0x1)
8138 #define C_0286E0_PERSP_CENTER_CNTL 0xFFFFFFFE
8139 #define S_0286E0_PERSP_CENTROID_CNTL(x) (((x) & 0x1) << 4)
8140 #define G_0286E0_PERSP_CENTROID_CNTL(x) (((x) >> 4) & 0x1)
8141 #define C_0286E0_PERSP_CENTROID_CNTL 0xFFFFFFEF
8142 #define S_0286E0_LINEAR_CENTER_CNTL(x) (((x) & 0x1) << 8)
8143 #define G_0286E0_LINEAR_CENTER_CNTL(x) (((x) >> 8) & 0x1)
8144 #define C_0286E0_LINEAR_CENTER_CNTL 0xFFFFFEFF
8145 #define S_0286E0_LINEAR_CENTROID_CNTL(x) (((x) & 0x1) << 12)
8146 #define G_0286E0_LINEAR_CENTROID_CNTL(x) (((x) >> 12) & 0x1)
8147 #define C_0286E0_LINEAR_CENTROID_CNTL 0xFFFFEFFF
8148 #define S_0286E0_POS_FLOAT_LOCATION(x) (((x) & 0x03) << 16)
8149 #define G_0286E0_POS_FLOAT_LOCATION(x) (((x) >> 16) & 0x03)
8150 #define C_0286E0_POS_FLOAT_LOCATION 0xFFFCFFFF
8151 #define V_0286E0_X_CALCULATE_PER_PIXEL_FLOATING_POINT_POSITION_AT 0x00
8152 #define S_0286E0_POS_FLOAT_ULC(x) (((x) & 0x1) << 20)
8153 #define G_0286E0_POS_FLOAT_ULC(x) (((x) >> 20) & 0x1)
8154 #define C_0286E0_POS_FLOAT_ULC 0xFFEFFFFF
8155 #define S_0286E0_FRONT_FACE_ALL_BITS(x) (((x) & 0x1) << 24)
8156 #define G_0286E0_FRONT_FACE_ALL_BITS(x) (((x) >> 24) & 0x1)
8157 #define C_0286E0_FRONT_FACE_ALL_BITS 0xFEFFFFFF
8158 #define R_0286E8_SPI_TMPRING_SIZE 0x0286E8
8159 #define S_0286E8_WAVES(x) (((x) & 0xFFF) << 0)
8160 #define G_0286E8_WAVES(x) (((x) >> 0) & 0xFFF)
8161 #define C_0286E8_WAVES 0xFFFFF000
8162 #define S_0286E8_WAVESIZE(x) (((x) & 0x1FFF) << 12)
8163 #define G_0286E8_WAVESIZE(x) (((x) >> 12) & 0x1FFF)
8164 #define C_0286E8_WAVESIZE 0xFE000FFF
8165 #define R_028704_SPI_WAVE_MGMT_1 0x028704 /* not on CIK */
8166 #define S_028704_NUM_PS_WAVES(x) (((x) & 0x3F) << 0)
8167 #define G_028704_NUM_PS_WAVES(x) (((x) >> 0) & 0x3F)
8168 #define C_028704_NUM_PS_WAVES 0xFFFFFFC0
8169 #define S_028704_NUM_VS_WAVES(x) (((x) & 0x3F) << 6)
8170 #define G_028704_NUM_VS_WAVES(x) (((x) >> 6) & 0x3F)
8171 #define C_028704_NUM_VS_WAVES 0xFFFFF03F
8172 #define S_028704_NUM_GS_WAVES(x) (((x) & 0x3F) << 12)
8173 #define G_028704_NUM_GS_WAVES(x) (((x) >> 12) & 0x3F)
8174 #define C_028704_NUM_GS_WAVES 0xFFFC0FFF
8175 #define S_028704_NUM_ES_WAVES(x) (((x) & 0x3F) << 18)
8176 #define G_028704_NUM_ES_WAVES(x) (((x) >> 18) & 0x3F)
8177 #define C_028704_NUM_ES_WAVES 0xFF03FFFF
8178 #define S_028704_NUM_HS_WAVES(x) (((x) & 0x3F) << 24)
8179 #define G_028704_NUM_HS_WAVES(x) (((x) >> 24) & 0x3F)
8180 #define C_028704_NUM_HS_WAVES 0xC0FFFFFF
8181 #define R_028708_SPI_WAVE_MGMT_2 0x028708 /* not on CIK */
8182 #define S_028708_NUM_LS_WAVES(x) (((x) & 0x3F) << 0)
8183 #define G_028708_NUM_LS_WAVES(x) (((x) >> 0) & 0x3F)
8184 #define C_028708_NUM_LS_WAVES 0xFFFFFFC0
8185 #define R_02870C_SPI_SHADER_POS_FORMAT 0x02870C
8186 #define S_02870C_POS0_EXPORT_FORMAT(x) (((x) & 0x0F) << 0)
8187 #define G_02870C_POS0_EXPORT_FORMAT(x) (((x) >> 0) & 0x0F)
8188 #define C_02870C_POS0_EXPORT_FORMAT 0xFFFFFFF0
8189 #define V_02870C_SPI_SHADER_NONE 0x00
8190 #define V_02870C_SPI_SHADER_1COMP 0x01
8191 #define V_02870C_SPI_SHADER_2COMP 0x02
8192 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
8193 #define V_02870C_SPI_SHADER_4COMP 0x04
8194 #define S_02870C_POS1_EXPORT_FORMAT(x) (((x) & 0x0F) << 4)
8195 #define G_02870C_POS1_EXPORT_FORMAT(x) (((x) >> 4) & 0x0F)
8196 #define C_02870C_POS1_EXPORT_FORMAT 0xFFFFFF0F
8197 #define V_02870C_SPI_SHADER_NONE 0x00
8198 #define V_02870C_SPI_SHADER_1COMP 0x01
8199 #define V_02870C_SPI_SHADER_2COMP 0x02
8200 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
8201 #define V_02870C_SPI_SHADER_4COMP 0x04
8202 #define S_02870C_POS2_EXPORT_FORMAT(x) (((x) & 0x0F) << 8)
8203 #define G_02870C_POS2_EXPORT_FORMAT(x) (((x) >> 8) & 0x0F)
8204 #define C_02870C_POS2_EXPORT_FORMAT 0xFFFFF0FF
8205 #define V_02870C_SPI_SHADER_NONE 0x00
8206 #define V_02870C_SPI_SHADER_1COMP 0x01
8207 #define V_02870C_SPI_SHADER_2COMP 0x02
8208 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
8209 #define V_02870C_SPI_SHADER_4COMP 0x04
8210 #define S_02870C_POS3_EXPORT_FORMAT(x) (((x) & 0x0F) << 12)
8211 #define G_02870C_POS3_EXPORT_FORMAT(x) (((x) >> 12) & 0x0F)
8212 #define C_02870C_POS3_EXPORT_FORMAT 0xFFFF0FFF
8213 #define V_02870C_SPI_SHADER_NONE 0x00
8214 #define V_02870C_SPI_SHADER_1COMP 0x01
8215 #define V_02870C_SPI_SHADER_2COMP 0x02
8216 #define V_02870C_SPI_SHADER_4COMPRESS 0x03
8217 #define V_02870C_SPI_SHADER_4COMP 0x04
8218 #define R_028710_SPI_SHADER_Z_FORMAT 0x028710
8219 #define S_028710_Z_EXPORT_FORMAT(x) (((x) & 0x0F) << 0)
8220 #define G_028710_Z_EXPORT_FORMAT(x) (((x) >> 0) & 0x0F)
8221 #define C_028710_Z_EXPORT_FORMAT 0xFFFFFFF0
8222 #define V_028710_SPI_SHADER_ZERO 0x00
8223 #define V_028710_SPI_SHADER_32_R 0x01
8224 #define V_028710_SPI_SHADER_32_GR 0x02
8225 #define V_028710_SPI_SHADER_32_AR 0x03
8226 #define V_028710_SPI_SHADER_FP16_ABGR 0x04
8227 #define V_028710_SPI_SHADER_UNORM16_ABGR 0x05
8228 #define V_028710_SPI_SHADER_SNORM16_ABGR 0x06
8229 #define V_028710_SPI_SHADER_UINT16_ABGR 0x07
8230 #define V_028710_SPI_SHADER_SINT16_ABGR 0x08
8231 #define V_028710_SPI_SHADER_32_ABGR 0x09
8232 #define R_028714_SPI_SHADER_COL_FORMAT 0x028714
8233 #define S_028714_COL0_EXPORT_FORMAT(x) (((x) & 0x0F) << 0)
8234 #define G_028714_COL0_EXPORT_FORMAT(x) (((x) >> 0) & 0x0F)
8235 #define C_028714_COL0_EXPORT_FORMAT 0xFFFFFFF0
8236 #define V_028714_SPI_SHADER_ZERO 0x00
8237 #define V_028714_SPI_SHADER_32_R 0x01
8238 #define V_028714_SPI_SHADER_32_GR 0x02
8239 #define V_028714_SPI_SHADER_32_AR 0x03
8240 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8241 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8242 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8243 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8244 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8245 #define V_028714_SPI_SHADER_32_ABGR 0x09
8246 #define S_028714_COL1_EXPORT_FORMAT(x) (((x) & 0x0F) << 4)
8247 #define G_028714_COL1_EXPORT_FORMAT(x) (((x) >> 4) & 0x0F)
8248 #define C_028714_COL1_EXPORT_FORMAT 0xFFFFFF0F
8249 #define V_028714_SPI_SHADER_ZERO 0x00
8250 #define V_028714_SPI_SHADER_32_R 0x01
8251 #define V_028714_SPI_SHADER_32_GR 0x02
8252 #define V_028714_SPI_SHADER_32_AR 0x03
8253 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8254 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8255 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8256 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8257 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8258 #define V_028714_SPI_SHADER_32_ABGR 0x09
8259 #define S_028714_COL2_EXPORT_FORMAT(x) (((x) & 0x0F) << 8)
8260 #define G_028714_COL2_EXPORT_FORMAT(x) (((x) >> 8) & 0x0F)
8261 #define C_028714_COL2_EXPORT_FORMAT 0xFFFFF0FF
8262 #define V_028714_SPI_SHADER_ZERO 0x00
8263 #define V_028714_SPI_SHADER_32_R 0x01
8264 #define V_028714_SPI_SHADER_32_GR 0x02
8265 #define V_028714_SPI_SHADER_32_AR 0x03
8266 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8267 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8268 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8269 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8270 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8271 #define V_028714_SPI_SHADER_32_ABGR 0x09
8272 #define S_028714_COL3_EXPORT_FORMAT(x) (((x) & 0x0F) << 12)
8273 #define G_028714_COL3_EXPORT_FORMAT(x) (((x) >> 12) & 0x0F)
8274 #define C_028714_COL3_EXPORT_FORMAT 0xFFFF0FFF
8275 #define V_028714_SPI_SHADER_ZERO 0x00
8276 #define V_028714_SPI_SHADER_32_R 0x01
8277 #define V_028714_SPI_SHADER_32_GR 0x02
8278 #define V_028714_SPI_SHADER_32_AR 0x03
8279 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8280 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8281 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8282 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8283 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8284 #define V_028714_SPI_SHADER_32_ABGR 0x09
8285 #define S_028714_COL4_EXPORT_FORMAT(x) (((x) & 0x0F) << 16)
8286 #define G_028714_COL4_EXPORT_FORMAT(x) (((x) >> 16) & 0x0F)
8287 #define C_028714_COL4_EXPORT_FORMAT 0xFFF0FFFF
8288 #define V_028714_SPI_SHADER_ZERO 0x00
8289 #define V_028714_SPI_SHADER_32_R 0x01
8290 #define V_028714_SPI_SHADER_32_GR 0x02
8291 #define V_028714_SPI_SHADER_32_AR 0x03
8292 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8293 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8294 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8295 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8296 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8297 #define V_028714_SPI_SHADER_32_ABGR 0x09
8298 #define S_028714_COL5_EXPORT_FORMAT(x) (((x) & 0x0F) << 20)
8299 #define G_028714_COL5_EXPORT_FORMAT(x) (((x) >> 20) & 0x0F)
8300 #define C_028714_COL5_EXPORT_FORMAT 0xFF0FFFFF
8301 #define V_028714_SPI_SHADER_ZERO 0x00
8302 #define V_028714_SPI_SHADER_32_R 0x01
8303 #define V_028714_SPI_SHADER_32_GR 0x02
8304 #define V_028714_SPI_SHADER_32_AR 0x03
8305 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8306 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8307 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8308 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8309 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8310 #define V_028714_SPI_SHADER_32_ABGR 0x09
8311 #define S_028714_COL6_EXPORT_FORMAT(x) (((x) & 0x0F) << 24)
8312 #define G_028714_COL6_EXPORT_FORMAT(x) (((x) >> 24) & 0x0F)
8313 #define C_028714_COL6_EXPORT_FORMAT 0xF0FFFFFF
8314 #define V_028714_SPI_SHADER_ZERO 0x00
8315 #define V_028714_SPI_SHADER_32_R 0x01
8316 #define V_028714_SPI_SHADER_32_GR 0x02
8317 #define V_028714_SPI_SHADER_32_AR 0x03
8318 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8319 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8320 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8321 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8322 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8323 #define V_028714_SPI_SHADER_32_ABGR 0x09
8324 #define S_028714_COL7_EXPORT_FORMAT(x) (((x) & 0x0F) << 28)
8325 #define G_028714_COL7_EXPORT_FORMAT(x) (((x) >> 28) & 0x0F)
8326 #define C_028714_COL7_EXPORT_FORMAT 0x0FFFFFFF
8327 #define V_028714_SPI_SHADER_ZERO 0x00
8328 #define V_028714_SPI_SHADER_32_R 0x01
8329 #define V_028714_SPI_SHADER_32_GR 0x02
8330 #define V_028714_SPI_SHADER_32_AR 0x03
8331 #define V_028714_SPI_SHADER_FP16_ABGR 0x04
8332 #define V_028714_SPI_SHADER_UNORM16_ABGR 0x05
8333 #define V_028714_SPI_SHADER_SNORM16_ABGR 0x06
8334 #define V_028714_SPI_SHADER_UINT16_ABGR 0x07
8335 #define V_028714_SPI_SHADER_SINT16_ABGR 0x08
8336 #define V_028714_SPI_SHADER_32_ABGR 0x09
8337 #define R_028780_CB_BLEND0_CONTROL 0x028780
8338 #define S_028780_COLOR_SRCBLEND(x) (((x) & 0x1F) << 0)
8339 #define G_028780_COLOR_SRCBLEND(x) (((x) >> 0) & 0x1F)
8340 #define C_028780_COLOR_SRCBLEND 0xFFFFFFE0
8341 #define V_028780_BLEND_ZERO 0x00
8342 #define V_028780_BLEND_ONE 0x01
8343 #define V_028780_BLEND_SRC_COLOR 0x02
8344 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
8345 #define V_028780_BLEND_SRC_ALPHA 0x04
8346 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
8347 #define V_028780_BLEND_DST_ALPHA 0x06
8348 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
8349 #define V_028780_BLEND_DST_COLOR 0x08
8350 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
8351 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
8352 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
8353 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
8354 #define V_028780_BLEND_SRC1_COLOR 0x0F
8355 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
8356 #define V_028780_BLEND_SRC1_ALPHA 0x11
8357 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
8358 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
8359 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
8360 #define S_028780_COLOR_COMB_FCN(x) (((x) & 0x07) << 5)
8361 #define G_028780_COLOR_COMB_FCN(x) (((x) >> 5) & 0x07)
8362 #define C_028780_COLOR_COMB_FCN 0xFFFFFF1F
8363 #define V_028780_COMB_DST_PLUS_SRC 0x00
8364 #define V_028780_COMB_SRC_MINUS_DST 0x01
8365 #define V_028780_COMB_MIN_DST_SRC 0x02
8366 #define V_028780_COMB_MAX_DST_SRC 0x03
8367 #define V_028780_COMB_DST_MINUS_SRC 0x04
8368 #define S_028780_COLOR_DESTBLEND(x) (((x) & 0x1F) << 8)
8369 #define G_028780_COLOR_DESTBLEND(x) (((x) >> 8) & 0x1F)
8370 #define C_028780_COLOR_DESTBLEND 0xFFFFE0FF
8371 #define V_028780_BLEND_ZERO 0x00
8372 #define V_028780_BLEND_ONE 0x01
8373 #define V_028780_BLEND_SRC_COLOR 0x02
8374 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
8375 #define V_028780_BLEND_SRC_ALPHA 0x04
8376 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
8377 #define V_028780_BLEND_DST_ALPHA 0x06
8378 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
8379 #define V_028780_BLEND_DST_COLOR 0x08
8380 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
8381 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
8382 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
8383 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
8384 #define V_028780_BLEND_SRC1_COLOR 0x0F
8385 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
8386 #define V_028780_BLEND_SRC1_ALPHA 0x11
8387 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
8388 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
8389 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
8390 #define S_028780_ALPHA_SRCBLEND(x) (((x) & 0x1F) << 16)
8391 #define G_028780_ALPHA_SRCBLEND(x) (((x) >> 16) & 0x1F)
8392 #define C_028780_ALPHA_SRCBLEND 0xFFE0FFFF
8393 #define V_028780_BLEND_ZERO 0x00
8394 #define V_028780_BLEND_ONE 0x01
8395 #define V_028780_BLEND_SRC_COLOR 0x02
8396 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
8397 #define V_028780_BLEND_SRC_ALPHA 0x04
8398 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
8399 #define V_028780_BLEND_DST_ALPHA 0x06
8400 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
8401 #define V_028780_BLEND_DST_COLOR 0x08
8402 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
8403 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
8404 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
8405 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
8406 #define V_028780_BLEND_SRC1_COLOR 0x0F
8407 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
8408 #define V_028780_BLEND_SRC1_ALPHA 0x11
8409 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
8410 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
8411 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
8412 #define S_028780_ALPHA_COMB_FCN(x) (((x) & 0x07) << 21)
8413 #define G_028780_ALPHA_COMB_FCN(x) (((x) >> 21) & 0x07)
8414 #define C_028780_ALPHA_COMB_FCN 0xFF1FFFFF
8415 #define V_028780_COMB_DST_PLUS_SRC 0x00
8416 #define V_028780_COMB_SRC_MINUS_DST 0x01
8417 #define V_028780_COMB_MIN_DST_SRC 0x02
8418 #define V_028780_COMB_MAX_DST_SRC 0x03
8419 #define V_028780_COMB_DST_MINUS_SRC 0x04
8420 #define S_028780_ALPHA_DESTBLEND(x) (((x) & 0x1F) << 24)
8421 #define G_028780_ALPHA_DESTBLEND(x) (((x) >> 24) & 0x1F)
8422 #define C_028780_ALPHA_DESTBLEND 0xE0FFFFFF
8423 #define V_028780_BLEND_ZERO 0x00
8424 #define V_028780_BLEND_ONE 0x01
8425 #define V_028780_BLEND_SRC_COLOR 0x02
8426 #define V_028780_BLEND_ONE_MINUS_SRC_COLOR 0x03
8427 #define V_028780_BLEND_SRC_ALPHA 0x04
8428 #define V_028780_BLEND_ONE_MINUS_SRC_ALPHA 0x05
8429 #define V_028780_BLEND_DST_ALPHA 0x06
8430 #define V_028780_BLEND_ONE_MINUS_DST_ALPHA 0x07
8431 #define V_028780_BLEND_DST_COLOR 0x08
8432 #define V_028780_BLEND_ONE_MINUS_DST_COLOR 0x09
8433 #define V_028780_BLEND_SRC_ALPHA_SATURATE 0x0A
8434 #define V_028780_BLEND_CONSTANT_COLOR 0x0D
8435 #define V_028780_BLEND_ONE_MINUS_CONSTANT_COLOR 0x0E
8436 #define V_028780_BLEND_SRC1_COLOR 0x0F
8437 #define V_028780_BLEND_INV_SRC1_COLOR 0x10
8438 #define V_028780_BLEND_SRC1_ALPHA 0x11
8439 #define V_028780_BLEND_INV_SRC1_ALPHA 0x12
8440 #define V_028780_BLEND_CONSTANT_ALPHA 0x13
8441 #define V_028780_BLEND_ONE_MINUS_CONSTANT_ALPHA 0x14
8442 #define S_028780_SEPARATE_ALPHA_BLEND(x) (((x) & 0x1) << 29)
8443 #define G_028780_SEPARATE_ALPHA_BLEND(x) (((x) >> 29) & 0x1)
8444 #define C_028780_SEPARATE_ALPHA_BLEND 0xDFFFFFFF
8445 #define S_028780_ENABLE(x) (((x) & 0x1) << 30)
8446 #define G_028780_ENABLE(x) (((x) >> 30) & 0x1)
8447 #define C_028780_ENABLE 0xBFFFFFFF
8448 #define S_028780_DISABLE_ROP3(x) (((x) & 0x1) << 31)
8449 #define G_028780_DISABLE_ROP3(x) (((x) >> 31) & 0x1)
8450 #define C_028780_DISABLE_ROP3 0x7FFFFFFF
8451 #define R_028784_CB_BLEND1_CONTROL 0x028784
8452 #define R_028788_CB_BLEND2_CONTROL 0x028788
8453 #define R_02878C_CB_BLEND3_CONTROL 0x02878C
8454 #define R_028790_CB_BLEND4_CONTROL 0x028790
8455 #define R_028794_CB_BLEND5_CONTROL 0x028794
8456 #define R_028798_CB_BLEND6_CONTROL 0x028798
8457 #define R_02879C_CB_BLEND7_CONTROL 0x02879C
8458 #define R_0287CC_CS_COPY_STATE 0x0287CC
8459 #define S_0287CC_SRC_STATE_ID(x) (((x) & 0x07) << 0)
8460 #define G_0287CC_SRC_STATE_ID(x) (((x) >> 0) & 0x07)
8461 #define C_0287CC_SRC_STATE_ID 0xFFFFFFF8
8462 #define R_0287D4_PA_CL_POINT_X_RAD 0x0287D4
8463 #define R_0287D8_PA_CL_POINT_Y_RAD 0x0287D8
8464 #define R_0287DC_PA_CL_POINT_SIZE 0x0287DC
8465 #define R_0287E0_PA_CL_POINT_CULL_RAD 0x0287E0
8466 #define R_0287E4_VGT_DMA_BASE_HI 0x0287E4
8467 #define S_0287E4_BASE_ADDR(x) (((x) & 0xFF) << 0)
8468 #define G_0287E4_BASE_ADDR(x) (((x) >> 0) & 0xFF)
8469 #define C_0287E4_BASE_ADDR 0xFFFFFF00
8470 #define R_0287E8_VGT_DMA_BASE 0x0287E8
8471 #define R_0287F0_VGT_DRAW_INITIATOR 0x0287F0
8472 #define S_0287F0_SOURCE_SELECT(x) (((x) & 0x03) << 0)
8473 #define G_0287F0_SOURCE_SELECT(x) (((x) >> 0) & 0x03)
8474 #define C_0287F0_SOURCE_SELECT 0xFFFFFFFC
8475 #define V_0287F0_DI_SRC_SEL_DMA 0x00
8476 #define V_0287F0_DI_SRC_SEL_IMMEDIATE 0x01 /* not on CIK */
8477 #define V_0287F0_DI_SRC_SEL_AUTO_INDEX 0x02
8478 #define V_0287F0_DI_SRC_SEL_RESERVED 0x03
8479 #define S_0287F0_MAJOR_MODE(x) (((x) & 0x03) << 2)
8480 #define G_0287F0_MAJOR_MODE(x) (((x) >> 2) & 0x03)
8481 #define C_0287F0_MAJOR_MODE 0xFFFFFFF3
8482 #define V_0287F0_DI_MAJOR_MODE_0 0x00
8483 #define V_0287F0_DI_MAJOR_MODE_1 0x01
8484 #define S_0287F0_NOT_EOP(x) (((x) & 0x1) << 5)
8485 #define G_0287F0_NOT_EOP(x) (((x) >> 5) & 0x1)
8486 #define C_0287F0_NOT_EOP 0xFFFFFFDF
8487 #define S_0287F0_USE_OPAQUE(x) (((x) & 0x1) << 6)
8488 #define G_0287F0_USE_OPAQUE(x) (((x) >> 6) & 0x1)
8489 #define C_0287F0_USE_OPAQUE 0xFFFFFFBF
8490 #define R_0287F4_VGT_IMMED_DATA 0x0287F4 /* not on CIK */
8491 #define R_0287F8_VGT_EVENT_ADDRESS_REG 0x0287F8
8492 #define S_0287F8_ADDRESS_LOW(x) (((x) & 0xFFFFFFF) << 0)
8493 #define G_0287F8_ADDRESS_LOW(x) (((x) >> 0) & 0xFFFFFFF)
8494 #define C_0287F8_ADDRESS_LOW 0xF0000000
8495 #define R_028800_DB_DEPTH_CONTROL 0x028800
8496 #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
8497 #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
8498 #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
8499 #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
8500 #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
8501 #define C_028800_Z_ENABLE 0xFFFFFFFD
8502 #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
8503 #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
8504 #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
8505 #define S_028800_DEPTH_BOUNDS_ENABLE(x) (((x) & 0x1) << 3)
8506 #define G_028800_DEPTH_BOUNDS_ENABLE(x) (((x) >> 3) & 0x1)
8507 #define C_028800_DEPTH_BOUNDS_ENABLE 0xFFFFFFF7
8508 #define S_028800_ZFUNC(x) (((x) & 0x07) << 4)
8509 #define G_028800_ZFUNC(x) (((x) >> 4) & 0x07)
8510 #define C_028800_ZFUNC 0xFFFFFF8F
8511 #define V_028800_FRAG_NEVER 0x00
8512 #define V_028800_FRAG_LESS 0x01
8513 #define V_028800_FRAG_EQUAL 0x02
8514 #define V_028800_FRAG_LEQUAL 0x03
8515 #define V_028800_FRAG_GREATER 0x04
8516 #define V_028800_FRAG_NOTEQUAL 0x05
8517 #define V_028800_FRAG_GEQUAL 0x06
8518 #define V_028800_FRAG_ALWAYS 0x07
8519 #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
8520 #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
8521 #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
8522 #define S_028800_STENCILFUNC(x) (((x) & 0x07) << 8)
8523 #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x07)
8524 #define C_028800_STENCILFUNC 0xFFFFF8FF
8525 #define V_028800_REF_NEVER 0x00
8526 #define V_028800_REF_LESS 0x01
8527 #define V_028800_REF_EQUAL 0x02
8528 #define V_028800_REF_LEQUAL 0x03
8529 #define V_028800_REF_GREATER 0x04
8530 #define V_028800_REF_NOTEQUAL 0x05
8531 #define V_028800_REF_GEQUAL 0x06
8532 #define V_028800_REF_ALWAYS 0x07
8533 #define S_028800_STENCILFUNC_BF(x) (((x) & 0x07) << 20)
8534 #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x07)
8535 #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
8536 #define V_028800_REF_NEVER 0x00
8537 #define V_028800_REF_LESS 0x01
8538 #define V_028800_REF_EQUAL 0x02
8539 #define V_028800_REF_LEQUAL 0x03
8540 #define V_028800_REF_GREATER 0x04
8541 #define V_028800_REF_NOTEQUAL 0x05
8542 #define V_028800_REF_GEQUAL 0x06
8543 #define V_028800_REF_ALWAYS 0x07
8544 #define S_028800_ENABLE_COLOR_WRITES_ON_DEPTH_FAIL(x) (((x) & 0x1) << 30)
8545 #define G_028800_ENABLE_COLOR_WRITES_ON_DEPTH_FAIL(x) (((x) >> 30) & 0x1)
8546 #define C_028800_ENABLE_COLOR_WRITES_ON_DEPTH_FAIL 0xBFFFFFFF
8547 #define S_028800_DISABLE_COLOR_WRITES_ON_DEPTH_PASS(x) (((x) & 0x1) << 31)
8548 #define G_028800_DISABLE_COLOR_WRITES_ON_DEPTH_PASS(x) (((x) >> 31) & 0x1)
8549 #define C_028800_DISABLE_COLOR_WRITES_ON_DEPTH_PASS 0x7FFFFFFF
8550 #define R_028804_DB_EQAA 0x028804
8551 #define S_028804_MAX_ANCHOR_SAMPLES(x) (((x) & 0x7) << 0)
8552 #define G_028804_MAX_ANCHOR_SAMPLES(x) (((x) >> 0) & 0x07)
8553 #define C_028804_MAX_ANCHOR_SAMPLES 0xFFFFFFF8
8554 #define S_028804_PS_ITER_SAMPLES(x) (((x) & 0x7) << 4)
8555 #define G_028804_PS_ITER_SAMPLES(x) (((x) >> 4) & 0x07)
8556 #define C_028804_PS_ITER_SAMPLES 0xFFFFFF8F
8557 #define S_028804_MASK_EXPORT_NUM_SAMPLES(x) (((x) & 0x7) << 8)
8558 #define G_028804_MASK_EXPORT_NUM_SAMPLES(x) (((x) >> 8) & 0x07)
8559 #define C_028804_MASK_EXPORT_NUM_SAMPLES 0xFFFFF8FF
8560 #define S_028804_ALPHA_TO_MASK_NUM_SAMPLES(x) (((x) & 0x7) << 12)
8561 #define G_028804_ALPHA_TO_MASK_NUM_SAMPLES(x) (((x) >> 12) & 0x07)
8562 #define C_028804_ALPHA_TO_MASK_NUM_SAMPLES 0xFFFF8FFF
8563 #define S_028804_HIGH_QUALITY_INTERSECTIONS(x) (((x) & 0x1) << 16)
8564 #define G_028804_HIGH_QUALITY_INTERSECTIONS(x) (((x) >> 16) & 0x1)
8565 #define C_028804_HIGH_QUALITY_INTERSECTIONS 0xFFFEFFFF
8566 #define S_028804_INCOHERENT_EQAA_READS(x) (((x) & 0x1) << 17)
8567 #define G_028804_INCOHERENT_EQAA_READS(x) (((x) >> 17) & 0x1)
8568 #define C_028804_INCOHERENT_EQAA_READS 0xFFFDFFFF
8569 #define S_028804_INTERPOLATE_COMP_Z(x) (((x) & 0x1) << 18)
8570 #define G_028804_INTERPOLATE_COMP_Z(x) (((x) >> 18) & 0x1)
8571 #define C_028804_INTERPOLATE_COMP_Z 0xFFFBFFFF
8572 #define S_028804_INTERPOLATE_SRC_Z(x) (((x) & 0x1) << 19)
8573 #define G_028804_INTERPOLATE_SRC_Z(x) (((x) >> 19) & 0x1)
8574 #define C_028804_INTERPOLATE_SRC_Z 0xFFF7FFFF
8575 #define S_028804_STATIC_ANCHOR_ASSOCIATIONS(x) (((x) & 0x1) << 20)
8576 #define G_028804_STATIC_ANCHOR_ASSOCIATIONS(x) (((x) >> 20) & 0x1)
8577 #define C_028804_STATIC_ANCHOR_ASSOCIATIONS 0xFFEFFFFF
8578 #define S_028804_ALPHA_TO_MASK_EQAA_DISABLE(x) (((x) & 0x1) << 21)
8579 #define G_028804_ALPHA_TO_MASK_EQAA_DISABLE(x) (((x) >> 21) & 0x1)
8580 #define C_028804_ALPHA_TO_MASK_EQAA_DISABLE 0xFFDFFFFF
8581 #define S_028804_OVERRASTERIZATION_AMOUNT(x) (((x) & 0x07) << 24)
8582 #define G_028804_OVERRASTERIZATION_AMOUNT(x) (((x) >> 24) & 0x07)
8583 #define C_028804_OVERRASTERIZATION_AMOUNT 0xF8FFFFFF
8584 #define S_028804_ENABLE_POSTZ_OVERRASTERIZATION(x) (((x) & 0x1) << 27)
8585 #define G_028804_ENABLE_POSTZ_OVERRASTERIZATION(x) (((x) >> 27) & 0x1)
8586 #define C_028804_ENABLE_POSTZ_OVERRASTERIZATION 0xF7FFFFFF
8587 #define R_028808_CB_COLOR_CONTROL 0x028808
8588 #define S_028808_DEGAMMA_ENABLE(x) (((x) & 0x1) << 3)
8589 #define G_028808_DEGAMMA_ENABLE(x) (((x) >> 3) & 0x1)
8590 #define C_028808_DEGAMMA_ENABLE 0xFFFFFFF7
8591 #define S_028808_MODE(x) (((x) & 0x07) << 4)
8592 #define G_028808_MODE(x) (((x) >> 4) & 0x07)
8593 #define C_028808_MODE 0xFFFFFF8F
8594 #define V_028808_CB_DISABLE 0x00
8595 #define V_028808_CB_NORMAL 0x01
8596 #define V_028808_CB_ELIMINATE_FAST_CLEAR 0x02
8597 #define V_028808_CB_RESOLVE 0x03
8598 #define V_028808_CB_FMASK_DECOMPRESS 0x05
8599 #define S_028808_ROP3(x) (((x) & 0xFF) << 16)
8600 #define G_028808_ROP3(x) (((x) >> 16) & 0xFF)
8601 #define C_028808_ROP3 0xFF00FFFF
8602 #define V_028808_X_0X00 0x00
8603 #define V_028808_X_0X05 0x05
8604 #define V_028808_X_0X0A 0x0A
8605 #define V_028808_X_0X0F 0x0F
8606 #define V_028808_X_0X11 0x11
8607 #define V_028808_X_0X22 0x22
8608 #define V_028808_X_0X33 0x33
8609 #define V_028808_X_0X44 0x44
8610 #define V_028808_X_0X50 0x50
8611 #define V_028808_X_0X55 0x55
8612 #define V_028808_X_0X5A 0x5A
8613 #define V_028808_X_0X5F 0x5F
8614 #define V_028808_X_0X66 0x66
8615 #define V_028808_X_0X77 0x77
8616 #define V_028808_X_0X88 0x88
8617 #define V_028808_X_0X99 0x99
8618 #define V_028808_X_0XA0 0xA0
8619 #define V_028808_X_0XA5 0xA5
8620 #define V_028808_X_0XAA 0xAA
8621 #define V_028808_X_0XAF 0xAF
8622 #define V_028808_X_0XBB 0xBB
8623 #define V_028808_X_0XCC 0xCC
8624 #define V_028808_X_0XDD 0xDD
8625 #define V_028808_X_0XEE 0xEE
8626 #define V_028808_X_0XF0 0xF0
8627 #define V_028808_X_0XF5 0xF5
8628 #define V_028808_X_0XFA 0xFA
8629 #define V_028808_X_0XFF 0xFF
8630 #define R_02880C_DB_SHADER_CONTROL 0x02880C
8631 #define S_02880C_Z_EXPORT_ENABLE(x) (((x) & 0x1) << 0)
8632 #define G_02880C_Z_EXPORT_ENABLE(x) (((x) >> 0) & 0x1)
8633 #define C_02880C_Z_EXPORT_ENABLE 0xFFFFFFFE
8634 #define S_02880C_STENCIL_TEST_VAL_EXPORT_ENABLE(x) (((x) & 0x1) << 1)
8635 #define G_02880C_STENCIL_TEST_VAL_EXPORT_ENABLE(x) (((x) >> 1) & 0x1)
8636 #define C_02880C_STENCIL_TEST_VAL_EXPORT_ENABLE 0xFFFFFFFD
8637 #define S_02880C_STENCIL_OP_VAL_EXPORT_ENABLE(x) (((x) & 0x1) << 2)
8638 #define G_02880C_STENCIL_OP_VAL_EXPORT_ENABLE(x) (((x) >> 2) & 0x1)
8639 #define C_02880C_STENCIL_OP_VAL_EXPORT_ENABLE 0xFFFFFFFB
8640 #define S_02880C_Z_ORDER(x) (((x) & 0x03) << 4)
8641 #define G_02880C_Z_ORDER(x) (((x) >> 4) & 0x03)
8642 #define C_02880C_Z_ORDER 0xFFFFFFCF
8643 #define V_02880C_LATE_Z 0x00
8644 #define V_02880C_EARLY_Z_THEN_LATE_Z 0x01
8645 #define V_02880C_RE_Z 0x02
8646 #define V_02880C_EARLY_Z_THEN_RE_Z 0x03
8647 #define S_02880C_KILL_ENABLE(x) (((x) & 0x1) << 6)
8648 #define G_02880C_KILL_ENABLE(x) (((x) >> 6) & 0x1)
8649 #define C_02880C_KILL_ENABLE 0xFFFFFFBF
8650 #define S_02880C_COVERAGE_TO_MASK_ENABLE(x) (((x) & 0x1) << 7)
8651 #define G_02880C_COVERAGE_TO_MASK_ENABLE(x) (((x) >> 7) & 0x1)
8652 #define C_02880C_COVERAGE_TO_MASK_ENABLE 0xFFFFFF7F
8653 #define S_02880C_MASK_EXPORT_ENABLE(x) (((x) & 0x1) << 8)
8654 #define G_02880C_MASK_EXPORT_ENABLE(x) (((x) >> 8) & 0x1)
8655 #define C_02880C_MASK_EXPORT_ENABLE 0xFFFFFEFF
8656 #define S_02880C_EXEC_ON_HIER_FAIL(x) (((x) & 0x1) << 9)
8657 #define G_02880C_EXEC_ON_HIER_FAIL(x) (((x) >> 9) & 0x1)
8658 #define C_02880C_EXEC_ON_HIER_FAIL 0xFFFFFDFF
8659 #define S_02880C_EXEC_ON_NOOP(x) (((x) & 0x1) << 10)
8660 #define G_02880C_EXEC_ON_NOOP(x) (((x) >> 10) & 0x1)
8661 #define C_02880C_EXEC_ON_NOOP 0xFFFFFBFF
8662 #define S_02880C_ALPHA_TO_MASK_DISABLE(x) (((x) & 0x1) << 11)
8663 #define G_02880C_ALPHA_TO_MASK_DISABLE(x) (((x) >> 11) & 0x1)
8664 #define C_02880C_ALPHA_TO_MASK_DISABLE 0xFFFFF7FF
8665 #define S_02880C_DEPTH_BEFORE_SHADER(x) (((x) & 0x1) << 12)
8666 #define G_02880C_DEPTH_BEFORE_SHADER(x) (((x) >> 12) & 0x1)
8667 #define C_02880C_DEPTH_BEFORE_SHADER 0xFFFFEFFF
8668 /* CIK */
8669 #define S_02880C_CONSERVATIVE_Z_EXPORT(x) (((x) & 0x03) << 13)
8670 #define G_02880C_CONSERVATIVE_Z_EXPORT(x) (((x) >> 13) & 0x03)
8671 #define C_02880C_CONSERVATIVE_Z_EXPORT 0xFFFF9FFF
8672 #define V_02880C_EXPORT_ANY_Z 0
8673 #define V_02880C_EXPORT_LESS_THAN_Z 1
8674 #define V_02880C_EXPORT_GREATER_THAN_Z 2
8675 #define V_02880C_EXPORT_RESERVED 3
8676 /* */
8677 #define R_028810_PA_CL_CLIP_CNTL 0x028810
8678 #define S_028810_UCP_ENA_0(x) (((x) & 0x1) << 0)
8679 #define G_028810_UCP_ENA_0(x) (((x) >> 0) & 0x1)
8680 #define C_028810_UCP_ENA_0 0xFFFFFFFE
8681 #define S_028810_UCP_ENA_1(x) (((x) & 0x1) << 1)
8682 #define G_028810_UCP_ENA_1(x) (((x) >> 1) & 0x1)
8683 #define C_028810_UCP_ENA_1 0xFFFFFFFD
8684 #define S_028810_UCP_ENA_2(x) (((x) & 0x1) << 2)
8685 #define G_028810_UCP_ENA_2(x) (((x) >> 2) & 0x1)
8686 #define C_028810_UCP_ENA_2 0xFFFFFFFB
8687 #define S_028810_UCP_ENA_3(x) (((x) & 0x1) << 3)
8688 #define G_028810_UCP_ENA_3(x) (((x) >> 3) & 0x1)
8689 #define C_028810_UCP_ENA_3 0xFFFFFFF7
8690 #define S_028810_UCP_ENA_4(x) (((x) & 0x1) << 4)
8691 #define G_028810_UCP_ENA_4(x) (((x) >> 4) & 0x1)
8692 #define C_028810_UCP_ENA_4 0xFFFFFFEF
8693 #define S_028810_UCP_ENA_5(x) (((x) & 0x1) << 5)
8694 #define G_028810_UCP_ENA_5(x) (((x) >> 5) & 0x1)
8695 #define C_028810_UCP_ENA_5 0xFFFFFFDF
8696 #define S_028810_PS_UCP_Y_SCALE_NEG(x) (((x) & 0x1) << 13)
8697 #define G_028810_PS_UCP_Y_SCALE_NEG(x) (((x) >> 13) & 0x1)
8698 #define C_028810_PS_UCP_Y_SCALE_NEG 0xFFFFDFFF
8699 #define S_028810_PS_UCP_MODE(x) (((x) & 0x03) << 14)
8700 #define G_028810_PS_UCP_MODE(x) (((x) >> 14) & 0x03)
8701 #define C_028810_PS_UCP_MODE 0xFFFF3FFF
8702 #define S_028810_CLIP_DISABLE(x) (((x) & 0x1) << 16)
8703 #define G_028810_CLIP_DISABLE(x) (((x) >> 16) & 0x1)
8704 #define C_028810_CLIP_DISABLE 0xFFFEFFFF
8705 #define S_028810_UCP_CULL_ONLY_ENA(x) (((x) & 0x1) << 17)
8706 #define G_028810_UCP_CULL_ONLY_ENA(x) (((x) >> 17) & 0x1)
8707 #define C_028810_UCP_CULL_ONLY_ENA 0xFFFDFFFF
8708 #define S_028810_BOUNDARY_EDGE_FLAG_ENA(x) (((x) & 0x1) << 18)
8709 #define G_028810_BOUNDARY_EDGE_FLAG_ENA(x) (((x) >> 18) & 0x1)
8710 #define C_028810_BOUNDARY_EDGE_FLAG_ENA 0xFFFBFFFF
8711 #define S_028810_DX_CLIP_SPACE_DEF(x) (((x) & 0x1) << 19)
8712 #define G_028810_DX_CLIP_SPACE_DEF(x) (((x) >> 19) & 0x1)
8713 #define C_028810_DX_CLIP_SPACE_DEF 0xFFF7FFFF
8714 #define S_028810_DIS_CLIP_ERR_DETECT(x) (((x) & 0x1) << 20)
8715 #define G_028810_DIS_CLIP_ERR_DETECT(x) (((x) >> 20) & 0x1)
8716 #define C_028810_DIS_CLIP_ERR_DETECT 0xFFEFFFFF
8717 #define S_028810_VTX_KILL_OR(x) (((x) & 0x1) << 21)
8718 #define G_028810_VTX_KILL_OR(x) (((x) >> 21) & 0x1)
8719 #define C_028810_VTX_KILL_OR 0xFFDFFFFF
8720 #define S_028810_DX_RASTERIZATION_KILL(x) (((x) & 0x1) << 22)
8721 #define G_028810_DX_RASTERIZATION_KILL(x) (((x) >> 22) & 0x1)
8722 #define C_028810_DX_RASTERIZATION_KILL 0xFFBFFFFF
8723 #define S_028810_DX_LINEAR_ATTR_CLIP_ENA(x) (((x) & 0x1) << 24)
8724 #define G_028810_DX_LINEAR_ATTR_CLIP_ENA(x) (((x) >> 24) & 0x1)
8725 #define C_028810_DX_LINEAR_ATTR_CLIP_ENA 0xFEFFFFFF
8726 #define S_028810_VTE_VPORT_PROVOKE_DISABLE(x) (((x) & 0x1) << 25)
8727 #define G_028810_VTE_VPORT_PROVOKE_DISABLE(x) (((x) >> 25) & 0x1)
8728 #define C_028810_VTE_VPORT_PROVOKE_DISABLE 0xFDFFFFFF
8729 #define S_028810_ZCLIP_NEAR_DISABLE(x) (((x) & 0x1) << 26)
8730 #define G_028810_ZCLIP_NEAR_DISABLE(x) (((x) >> 26) & 0x1)
8731 #define C_028810_ZCLIP_NEAR_DISABLE 0xFBFFFFFF
8732 #define S_028810_ZCLIP_FAR_DISABLE(x) (((x) & 0x1) << 27)
8733 #define G_028810_ZCLIP_FAR_DISABLE(x) (((x) >> 27) & 0x1)
8734 #define C_028810_ZCLIP_FAR_DISABLE 0xF7FFFFFF
8735 #define R_028814_PA_SU_SC_MODE_CNTL 0x028814
8736 #define S_028814_CULL_FRONT(x) (((x) & 0x1) << 0)
8737 #define G_028814_CULL_FRONT(x) (((x) >> 0) & 0x1)
8738 #define C_028814_CULL_FRONT 0xFFFFFFFE
8739 #define S_028814_CULL_BACK(x) (((x) & 0x1) << 1)
8740 #define G_028814_CULL_BACK(x) (((x) >> 1) & 0x1)
8741 #define C_028814_CULL_BACK 0xFFFFFFFD
8742 #define S_028814_FACE(x) (((x) & 0x1) << 2)
8743 #define G_028814_FACE(x) (((x) >> 2) & 0x1)
8744 #define C_028814_FACE 0xFFFFFFFB
8745 #define S_028814_POLY_MODE(x) (((x) & 0x03) << 3)
8746 #define G_028814_POLY_MODE(x) (((x) >> 3) & 0x03)
8747 #define C_028814_POLY_MODE 0xFFFFFFE7
8748 #define V_028814_X_DISABLE_POLY_MODE 0x00
8749 #define V_028814_X_DUAL_MODE 0x01
8750 #define S_028814_POLYMODE_FRONT_PTYPE(x) (((x) & 0x07) << 5)
8751 #define G_028814_POLYMODE_FRONT_PTYPE(x) (((x) >> 5) & 0x07)
8752 #define C_028814_POLYMODE_FRONT_PTYPE 0xFFFFFF1F
8753 #define V_028814_X_DRAW_POINTS 0x00
8754 #define V_028814_X_DRAW_LINES 0x01
8755 #define V_028814_X_DRAW_TRIANGLES 0x02
8756 #define S_028814_POLYMODE_BACK_PTYPE(x) (((x) & 0x07) << 8)
8757 #define G_028814_POLYMODE_BACK_PTYPE(x) (((x) >> 8) & 0x07)
8758 #define C_028814_POLYMODE_BACK_PTYPE 0xFFFFF8FF
8759 #define V_028814_X_DRAW_POINTS 0x00
8760 #define V_028814_X_DRAW_LINES 0x01
8761 #define V_028814_X_DRAW_TRIANGLES 0x02
8762 #define S_028814_POLY_OFFSET_FRONT_ENABLE(x) (((x) & 0x1) << 11)
8763 #define G_028814_POLY_OFFSET_FRONT_ENABLE(x) (((x) >> 11) & 0x1)
8764 #define C_028814_POLY_OFFSET_FRONT_ENABLE 0xFFFFF7FF
8765 #define S_028814_POLY_OFFSET_BACK_ENABLE(x) (((x) & 0x1) << 12)
8766 #define G_028814_POLY_OFFSET_BACK_ENABLE(x) (((x) >> 12) & 0x1)
8767 #define C_028814_POLY_OFFSET_BACK_ENABLE 0xFFFFEFFF
8768 #define S_028814_POLY_OFFSET_PARA_ENABLE(x) (((x) & 0x1) << 13)
8769 #define G_028814_POLY_OFFSET_PARA_ENABLE(x) (((x) >> 13) & 0x1)
8770 #define C_028814_POLY_OFFSET_PARA_ENABLE 0xFFFFDFFF
8771 #define S_028814_VTX_WINDOW_OFFSET_ENABLE(x) (((x) & 0x1) << 16)
8772 #define G_028814_VTX_WINDOW_OFFSET_ENABLE(x) (((x) >> 16) & 0x1)
8773 #define C_028814_VTX_WINDOW_OFFSET_ENABLE 0xFFFEFFFF
8774 #define S_028814_PROVOKING_VTX_LAST(x) (((x) & 0x1) << 19)
8775 #define G_028814_PROVOKING_VTX_LAST(x) (((x) >> 19) & 0x1)
8776 #define C_028814_PROVOKING_VTX_LAST 0xFFF7FFFF
8777 #define S_028814_PERSP_CORR_DIS(x) (((x) & 0x1) << 20)
8778 #define G_028814_PERSP_CORR_DIS(x) (((x) >> 20) & 0x1)
8779 #define C_028814_PERSP_CORR_DIS 0xFFEFFFFF
8780 #define S_028814_MULTI_PRIM_IB_ENA(x) (((x) & 0x1) << 21)
8781 #define G_028814_MULTI_PRIM_IB_ENA(x) (((x) >> 21) & 0x1)
8782 #define C_028814_MULTI_PRIM_IB_ENA 0xFFDFFFFF
8783 #define R_028818_PA_CL_VTE_CNTL 0x028818
8784 #define S_028818_VPORT_X_SCALE_ENA(x) (((x) & 0x1) << 0)
8785 #define G_028818_VPORT_X_SCALE_ENA(x) (((x) >> 0) & 0x1)
8786 #define C_028818_VPORT_X_SCALE_ENA 0xFFFFFFFE
8787 #define S_028818_VPORT_X_OFFSET_ENA(x) (((x) & 0x1) << 1)
8788 #define G_028818_VPORT_X_OFFSET_ENA(x) (((x) >> 1) & 0x1)
8789 #define C_028818_VPORT_X_OFFSET_ENA 0xFFFFFFFD
8790 #define S_028818_VPORT_Y_SCALE_ENA(x) (((x) & 0x1) << 2)
8791 #define G_028818_VPORT_Y_SCALE_ENA(x) (((x) >> 2) & 0x1)
8792 #define C_028818_VPORT_Y_SCALE_ENA 0xFFFFFFFB
8793 #define S_028818_VPORT_Y_OFFSET_ENA(x) (((x) & 0x1) << 3)
8794 #define G_028818_VPORT_Y_OFFSET_ENA(x) (((x) >> 3) & 0x1)
8795 #define C_028818_VPORT_Y_OFFSET_ENA 0xFFFFFFF7
8796 #define S_028818_VPORT_Z_SCALE_ENA(x) (((x) & 0x1) << 4)
8797 #define G_028818_VPORT_Z_SCALE_ENA(x) (((x) >> 4) & 0x1)
8798 #define C_028818_VPORT_Z_SCALE_ENA 0xFFFFFFEF
8799 #define S_028818_VPORT_Z_OFFSET_ENA(x) (((x) & 0x1) << 5)
8800 #define G_028818_VPORT_Z_OFFSET_ENA(x) (((x) >> 5) & 0x1)
8801 #define C_028818_VPORT_Z_OFFSET_ENA 0xFFFFFFDF
8802 #define S_028818_VTX_XY_FMT(x) (((x) & 0x1) << 8)
8803 #define G_028818_VTX_XY_FMT(x) (((x) >> 8) & 0x1)
8804 #define C_028818_VTX_XY_FMT 0xFFFFFEFF
8805 #define S_028818_VTX_Z_FMT(x) (((x) & 0x1) << 9)
8806 #define G_028818_VTX_Z_FMT(x) (((x) >> 9) & 0x1)
8807 #define C_028818_VTX_Z_FMT 0xFFFFFDFF
8808 #define S_028818_VTX_W0_FMT(x) (((x) & 0x1) << 10)
8809 #define G_028818_VTX_W0_FMT(x) (((x) >> 10) & 0x1)
8810 #define C_028818_VTX_W0_FMT 0xFFFFFBFF
8811 #define R_02881C_PA_CL_VS_OUT_CNTL 0x02881C
8812 #define S_02881C_CLIP_DIST_ENA_0(x) (((x) & 0x1) << 0)
8813 #define G_02881C_CLIP_DIST_ENA_0(x) (((x) >> 0) & 0x1)
8814 #define C_02881C_CLIP_DIST_ENA_0 0xFFFFFFFE
8815 #define S_02881C_CLIP_DIST_ENA_1(x) (((x) & 0x1) << 1)
8816 #define G_02881C_CLIP_DIST_ENA_1(x) (((x) >> 1) & 0x1)
8817 #define C_02881C_CLIP_DIST_ENA_1 0xFFFFFFFD
8818 #define S_02881C_CLIP_DIST_ENA_2(x) (((x) & 0x1) << 2)
8819 #define G_02881C_CLIP_DIST_ENA_2(x) (((x) >> 2) & 0x1)
8820 #define C_02881C_CLIP_DIST_ENA_2 0xFFFFFFFB
8821 #define S_02881C_CLIP_DIST_ENA_3(x) (((x) & 0x1) << 3)
8822 #define G_02881C_CLIP_DIST_ENA_3(x) (((x) >> 3) & 0x1)
8823 #define C_02881C_CLIP_DIST_ENA_3 0xFFFFFFF7
8824 #define S_02881C_CLIP_DIST_ENA_4(x) (((x) & 0x1) << 4)
8825 #define G_02881C_CLIP_DIST_ENA_4(x) (((x) >> 4) & 0x1)
8826 #define C_02881C_CLIP_DIST_ENA_4 0xFFFFFFEF
8827 #define S_02881C_CLIP_DIST_ENA_5(x) (((x) & 0x1) << 5)
8828 #define G_02881C_CLIP_DIST_ENA_5(x) (((x) >> 5) & 0x1)
8829 #define C_02881C_CLIP_DIST_ENA_5 0xFFFFFFDF
8830 #define S_02881C_CLIP_DIST_ENA_6(x) (((x) & 0x1) << 6)
8831 #define G_02881C_CLIP_DIST_ENA_6(x) (((x) >> 6) & 0x1)
8832 #define C_02881C_CLIP_DIST_ENA_6 0xFFFFFFBF
8833 #define S_02881C_CLIP_DIST_ENA_7(x) (((x) & 0x1) << 7)
8834 #define G_02881C_CLIP_DIST_ENA_7(x) (((x) >> 7) & 0x1)
8835 #define C_02881C_CLIP_DIST_ENA_7 0xFFFFFF7F
8836 #define S_02881C_CULL_DIST_ENA_0(x) (((x) & 0x1) << 8)
8837 #define G_02881C_CULL_DIST_ENA_0(x) (((x) >> 8) & 0x1)
8838 #define C_02881C_CULL_DIST_ENA_0 0xFFFFFEFF
8839 #define S_02881C_CULL_DIST_ENA_1(x) (((x) & 0x1) << 9)
8840 #define G_02881C_CULL_DIST_ENA_1(x) (((x) >> 9) & 0x1)
8841 #define C_02881C_CULL_DIST_ENA_1 0xFFFFFDFF
8842 #define S_02881C_CULL_DIST_ENA_2(x) (((x) & 0x1) << 10)
8843 #define G_02881C_CULL_DIST_ENA_2(x) (((x) >> 10) & 0x1)
8844 #define C_02881C_CULL_DIST_ENA_2 0xFFFFFBFF
8845 #define S_02881C_CULL_DIST_ENA_3(x) (((x) & 0x1) << 11)
8846 #define G_02881C_CULL_DIST_ENA_3(x) (((x) >> 11) & 0x1)
8847 #define C_02881C_CULL_DIST_ENA_3 0xFFFFF7FF
8848 #define S_02881C_CULL_DIST_ENA_4(x) (((x) & 0x1) << 12)
8849 #define G_02881C_CULL_DIST_ENA_4(x) (((x) >> 12) & 0x1)
8850 #define C_02881C_CULL_DIST_ENA_4 0xFFFFEFFF
8851 #define S_02881C_CULL_DIST_ENA_5(x) (((x) & 0x1) << 13)
8852 #define G_02881C_CULL_DIST_ENA_5(x) (((x) >> 13) & 0x1)
8853 #define C_02881C_CULL_DIST_ENA_5 0xFFFFDFFF
8854 #define S_02881C_CULL_DIST_ENA_6(x) (((x) & 0x1) << 14)
8855 #define G_02881C_CULL_DIST_ENA_6(x) (((x) >> 14) & 0x1)
8856 #define C_02881C_CULL_DIST_ENA_6 0xFFFFBFFF
8857 #define S_02881C_CULL_DIST_ENA_7(x) (((x) & 0x1) << 15)
8858 #define G_02881C_CULL_DIST_ENA_7(x) (((x) >> 15) & 0x1)
8859 #define C_02881C_CULL_DIST_ENA_7 0xFFFF7FFF
8860 #define S_02881C_USE_VTX_POINT_SIZE(x) (((x) & 0x1) << 16)
8861 #define G_02881C_USE_VTX_POINT_SIZE(x) (((x) >> 16) & 0x1)
8862 #define C_02881C_USE_VTX_POINT_SIZE 0xFFFEFFFF
8863 #define S_02881C_USE_VTX_EDGE_FLAG(x) (((x) & 0x1) << 17)
8864 #define G_02881C_USE_VTX_EDGE_FLAG(x) (((x) >> 17) & 0x1)
8865 #define C_02881C_USE_VTX_EDGE_FLAG 0xFFFDFFFF
8866 #define S_02881C_USE_VTX_RENDER_TARGET_INDX(x) (((x) & 0x1) << 18)
8867 #define G_02881C_USE_VTX_RENDER_TARGET_INDX(x) (((x) >> 18) & 0x1)
8868 #define C_02881C_USE_VTX_RENDER_TARGET_INDX 0xFFFBFFFF
8869 #define S_02881C_USE_VTX_VIEWPORT_INDX(x) (((x) & 0x1) << 19)
8870 #define G_02881C_USE_VTX_VIEWPORT_INDX(x) (((x) >> 19) & 0x1)
8871 #define C_02881C_USE_VTX_VIEWPORT_INDX 0xFFF7FFFF
8872 #define S_02881C_USE_VTX_KILL_FLAG(x) (((x) & 0x1) << 20)
8873 #define G_02881C_USE_VTX_KILL_FLAG(x) (((x) >> 20) & 0x1)
8874 #define C_02881C_USE_VTX_KILL_FLAG 0xFFEFFFFF
8875 #define S_02881C_VS_OUT_MISC_VEC_ENA(x) (((x) & 0x1) << 21)
8876 #define G_02881C_VS_OUT_MISC_VEC_ENA(x) (((x) >> 21) & 0x1)
8877 #define C_02881C_VS_OUT_MISC_VEC_ENA 0xFFDFFFFF
8878 #define S_02881C_VS_OUT_CCDIST0_VEC_ENA(x) (((x) & 0x1) << 22)
8879 #define G_02881C_VS_OUT_CCDIST0_VEC_ENA(x) (((x) >> 22) & 0x1)
8880 #define C_02881C_VS_OUT_CCDIST0_VEC_ENA 0xFFBFFFFF
8881 #define S_02881C_VS_OUT_CCDIST1_VEC_ENA(x) (((x) & 0x1) << 23)
8882 #define G_02881C_VS_OUT_CCDIST1_VEC_ENA(x) (((x) >> 23) & 0x1)
8883 #define C_02881C_VS_OUT_CCDIST1_VEC_ENA 0xFF7FFFFF
8884 #define S_02881C_VS_OUT_MISC_SIDE_BUS_ENA(x) (((x) & 0x1) << 24)
8885 #define G_02881C_VS_OUT_MISC_SIDE_BUS_ENA(x) (((x) >> 24) & 0x1)
8886 #define C_02881C_VS_OUT_MISC_SIDE_BUS_ENA 0xFEFFFFFF
8887 #define S_02881C_USE_VTX_GS_CUT_FLAG(x) (((x) & 0x1) << 25)
8888 #define G_02881C_USE_VTX_GS_CUT_FLAG(x) (((x) >> 25) & 0x1)
8889 #define C_02881C_USE_VTX_GS_CUT_FLAG 0xFDFFFFFF
8890 /* VI */
8891 #define S_02881C_USE_VTX_LINE_WIDTH(x) (((x) & 0x1) << 26)
8892 #define G_02881C_USE_VTX_LINE_WIDTH(x) (((x) >> 26) & 0x1)
8893 #define C_02881C_USE_VTX_LINE_WIDTH 0xFBFFFFFF
8894 /* */
8895 #define R_028820_PA_CL_NANINF_CNTL 0x028820
8896 #define S_028820_VTE_XY_INF_DISCARD(x) (((x) & 0x1) << 0)
8897 #define G_028820_VTE_XY_INF_DISCARD(x) (((x) >> 0) & 0x1)
8898 #define C_028820_VTE_XY_INF_DISCARD 0xFFFFFFFE
8899 #define S_028820_VTE_Z_INF_DISCARD(x) (((x) & 0x1) << 1)
8900 #define G_028820_VTE_Z_INF_DISCARD(x) (((x) >> 1) & 0x1)
8901 #define C_028820_VTE_Z_INF_DISCARD 0xFFFFFFFD
8902 #define S_028820_VTE_W_INF_DISCARD(x) (((x) & 0x1) << 2)
8903 #define G_028820_VTE_W_INF_DISCARD(x) (((x) >> 2) & 0x1)
8904 #define C_028820_VTE_W_INF_DISCARD 0xFFFFFFFB
8905 #define S_028820_VTE_0XNANINF_IS_0(x) (((x) & 0x1) << 3)
8906 #define G_028820_VTE_0XNANINF_IS_0(x) (((x) >> 3) & 0x1)
8907 #define C_028820_VTE_0XNANINF_IS_0 0xFFFFFFF7
8908 #define S_028820_VTE_XY_NAN_RETAIN(x) (((x) & 0x1) << 4)
8909 #define G_028820_VTE_XY_NAN_RETAIN(x) (((x) >> 4) & 0x1)
8910 #define C_028820_VTE_XY_NAN_RETAIN 0xFFFFFFEF
8911 #define S_028820_VTE_Z_NAN_RETAIN(x) (((x) & 0x1) << 5)
8912 #define G_028820_VTE_Z_NAN_RETAIN(x) (((x) >> 5) & 0x1)
8913 #define C_028820_VTE_Z_NAN_RETAIN 0xFFFFFFDF
8914 #define S_028820_VTE_W_NAN_RETAIN(x) (((x) & 0x1) << 6)
8915 #define G_028820_VTE_W_NAN_RETAIN(x) (((x) >> 6) & 0x1)
8916 #define C_028820_VTE_W_NAN_RETAIN 0xFFFFFFBF
8917 #define S_028820_VTE_W_RECIP_NAN_IS_0(x) (((x) & 0x1) << 7)
8918 #define G_028820_VTE_W_RECIP_NAN_IS_0(x) (((x) >> 7) & 0x1)
8919 #define C_028820_VTE_W_RECIP_NAN_IS_0 0xFFFFFF7F
8920 #define S_028820_VS_XY_NAN_TO_INF(x) (((x) & 0x1) << 8)
8921 #define G_028820_VS_XY_NAN_TO_INF(x) (((x) >> 8) & 0x1)
8922 #define C_028820_VS_XY_NAN_TO_INF 0xFFFFFEFF
8923 #define S_028820_VS_XY_INF_RETAIN(x) (((x) & 0x1) << 9)
8924 #define G_028820_VS_XY_INF_RETAIN(x) (((x) >> 9) & 0x1)
8925 #define C_028820_VS_XY_INF_RETAIN 0xFFFFFDFF
8926 #define S_028820_VS_Z_NAN_TO_INF(x) (((x) & 0x1) << 10)
8927 #define G_028820_VS_Z_NAN_TO_INF(x) (((x) >> 10) & 0x1)
8928 #define C_028820_VS_Z_NAN_TO_INF 0xFFFFFBFF
8929 #define S_028820_VS_Z_INF_RETAIN(x) (((x) & 0x1) << 11)
8930 #define G_028820_VS_Z_INF_RETAIN(x) (((x) >> 11) & 0x1)
8931 #define C_028820_VS_Z_INF_RETAIN 0xFFFFF7FF
8932 #define S_028820_VS_W_NAN_TO_INF(x) (((x) & 0x1) << 12)
8933 #define G_028820_VS_W_NAN_TO_INF(x) (((x) >> 12) & 0x1)
8934 #define C_028820_VS_W_NAN_TO_INF 0xFFFFEFFF
8935 #define S_028820_VS_W_INF_RETAIN(x) (((x) & 0x1) << 13)
8936 #define G_028820_VS_W_INF_RETAIN(x) (((x) >> 13) & 0x1)
8937 #define C_028820_VS_W_INF_RETAIN 0xFFFFDFFF
8938 #define S_028820_VS_CLIP_DIST_INF_DISCARD(x) (((x) & 0x1) << 14)
8939 #define G_028820_VS_CLIP_DIST_INF_DISCARD(x) (((x) >> 14) & 0x1)
8940 #define C_028820_VS_CLIP_DIST_INF_DISCARD 0xFFFFBFFF
8941 #define S_028820_VTE_NO_OUTPUT_NEG_0(x) (((x) & 0x1) << 20)
8942 #define G_028820_VTE_NO_OUTPUT_NEG_0(x) (((x) >> 20) & 0x1)
8943 #define C_028820_VTE_NO_OUTPUT_NEG_0 0xFFEFFFFF
8944 #define R_028824_PA_SU_LINE_STIPPLE_CNTL 0x028824
8945 #define S_028824_LINE_STIPPLE_RESET(x) (((x) & 0x03) << 0)
8946 #define G_028824_LINE_STIPPLE_RESET(x) (((x) >> 0) & 0x03)
8947 #define C_028824_LINE_STIPPLE_RESET 0xFFFFFFFC
8948 #define S_028824_EXPAND_FULL_LENGTH(x) (((x) & 0x1) << 2)
8949 #define G_028824_EXPAND_FULL_LENGTH(x) (((x) >> 2) & 0x1)
8950 #define C_028824_EXPAND_FULL_LENGTH 0xFFFFFFFB
8951 #define S_028824_FRACTIONAL_ACCUM(x) (((x) & 0x1) << 3)
8952 #define G_028824_FRACTIONAL_ACCUM(x) (((x) >> 3) & 0x1)
8953 #define C_028824_FRACTIONAL_ACCUM 0xFFFFFFF7
8954 #define S_028824_DIAMOND_ADJUST(x) (((x) & 0x1) << 4)
8955 #define G_028824_DIAMOND_ADJUST(x) (((x) >> 4) & 0x1)
8956 #define C_028824_DIAMOND_ADJUST 0xFFFFFFEF
8957 #define R_028828_PA_SU_LINE_STIPPLE_SCALE 0x028828
8958 #define R_02882C_PA_SU_PRIM_FILTER_CNTL 0x02882C
8959 #define S_02882C_TRIANGLE_FILTER_DISABLE(x) (((x) & 0x1) << 0)
8960 #define G_02882C_TRIANGLE_FILTER_DISABLE(x) (((x) >> 0) & 0x1)
8961 #define C_02882C_TRIANGLE_FILTER_DISABLE 0xFFFFFFFE
8962 #define S_02882C_LINE_FILTER_DISABLE(x) (((x) & 0x1) << 1)
8963 #define G_02882C_LINE_FILTER_DISABLE(x) (((x) >> 1) & 0x1)
8964 #define C_02882C_LINE_FILTER_DISABLE 0xFFFFFFFD
8965 #define S_02882C_POINT_FILTER_DISABLE(x) (((x) & 0x1) << 2)
8966 #define G_02882C_POINT_FILTER_DISABLE(x) (((x) >> 2) & 0x1)
8967 #define C_02882C_POINT_FILTER_DISABLE 0xFFFFFFFB
8968 #define S_02882C_RECTANGLE_FILTER_DISABLE(x) (((x) & 0x1) << 3)
8969 #define G_02882C_RECTANGLE_FILTER_DISABLE(x) (((x) >> 3) & 0x1)
8970 #define C_02882C_RECTANGLE_FILTER_DISABLE 0xFFFFFFF7
8971 #define S_02882C_TRIANGLE_EXPAND_ENA(x) (((x) & 0x1) << 4)
8972 #define G_02882C_TRIANGLE_EXPAND_ENA(x) (((x) >> 4) & 0x1)
8973 #define C_02882C_TRIANGLE_EXPAND_ENA 0xFFFFFFEF
8974 #define S_02882C_LINE_EXPAND_ENA(x) (((x) & 0x1) << 5)
8975 #define G_02882C_LINE_EXPAND_ENA(x) (((x) >> 5) & 0x1)
8976 #define C_02882C_LINE_EXPAND_ENA 0xFFFFFFDF
8977 #define S_02882C_POINT_EXPAND_ENA(x) (((x) & 0x1) << 6)
8978 #define G_02882C_POINT_EXPAND_ENA(x) (((x) >> 6) & 0x1)
8979 #define C_02882C_POINT_EXPAND_ENA 0xFFFFFFBF
8980 #define S_02882C_RECTANGLE_EXPAND_ENA(x) (((x) & 0x1) << 7)
8981 #define G_02882C_RECTANGLE_EXPAND_ENA(x) (((x) >> 7) & 0x1)
8982 #define C_02882C_RECTANGLE_EXPAND_ENA 0xFFFFFF7F
8983 #define S_02882C_PRIM_EXPAND_CONSTANT(x) (((x) & 0xFF) << 8)
8984 #define G_02882C_PRIM_EXPAND_CONSTANT(x) (((x) >> 8) & 0xFF)
8985 #define C_02882C_PRIM_EXPAND_CONSTANT 0xFFFF00FF
8986 /* CIK */
8987 #define S_02882C_XMAX_RIGHT_EXCLUSION(x) (((x) & 0x1) << 30)
8988 #define G_02882C_XMAX_RIGHT_EXCLUSION(x) (((x) >> 30) & 0x1)
8989 #define C_02882C_XMAX_RIGHT_EXCLUSION 0xBFFFFFFF
8990 #define S_02882C_YMAX_BOTTOM_EXCLUSION(x) (((x) & 0x1) << 31)
8991 #define G_02882C_YMAX_BOTTOM_EXCLUSION(x) (((x) >> 31) & 0x1)
8992 #define C_02882C_YMAX_BOTTOM_EXCLUSION 0x7FFFFFFF
8993 /* */
8994 #define R_028A00_PA_SU_POINT_SIZE 0x028A00
8995 #define S_028A00_HEIGHT(x) (((x) & 0xFFFF) << 0)
8996 #define G_028A00_HEIGHT(x) (((x) >> 0) & 0xFFFF)
8997 #define C_028A00_HEIGHT 0xFFFF0000
8998 #define S_028A00_WIDTH(x) (((x) & 0xFFFF) << 16)
8999 #define G_028A00_WIDTH(x) (((x) >> 16) & 0xFFFF)
9000 #define C_028A00_WIDTH 0x0000FFFF
9001 #define R_028A04_PA_SU_POINT_MINMAX 0x028A04
9002 #define S_028A04_MIN_SIZE(x) (((x) & 0xFFFF) << 0)
9003 #define G_028A04_MIN_SIZE(x) (((x) >> 0) & 0xFFFF)
9004 #define C_028A04_MIN_SIZE 0xFFFF0000
9005 #define S_028A04_MAX_SIZE(x) (((x) & 0xFFFF) << 16)
9006 #define G_028A04_MAX_SIZE(x) (((x) >> 16) & 0xFFFF)
9007 #define C_028A04_MAX_SIZE 0x0000FFFF
9008 #define R_028A08_PA_SU_LINE_CNTL 0x028A08
9009 #define S_028A08_WIDTH(x) (((x) & 0xFFFF) << 0)
9010 #define G_028A08_WIDTH(x) (((x) >> 0) & 0xFFFF)
9011 #define C_028A08_WIDTH 0xFFFF0000
9012 #define R_028A0C_PA_SC_LINE_STIPPLE 0x028A0C
9013 #define S_028A0C_LINE_PATTERN(x) (((x) & 0xFFFF) << 0)
9014 #define G_028A0C_LINE_PATTERN(x) (((x) >> 0) & 0xFFFF)
9015 #define C_028A0C_LINE_PATTERN 0xFFFF0000
9016 #define S_028A0C_REPEAT_COUNT(x) (((x) & 0xFF) << 16)
9017 #define G_028A0C_REPEAT_COUNT(x) (((x) >> 16) & 0xFF)
9018 #define C_028A0C_REPEAT_COUNT 0xFF00FFFF
9019 #define S_028A0C_PATTERN_BIT_ORDER(x) (((x) & 0x1) << 28)
9020 #define G_028A0C_PATTERN_BIT_ORDER(x) (((x) >> 28) & 0x1)
9021 #define C_028A0C_PATTERN_BIT_ORDER 0xEFFFFFFF
9022 #define S_028A0C_AUTO_RESET_CNTL(x) (((x) & 0x03) << 29)
9023 #define G_028A0C_AUTO_RESET_CNTL(x) (((x) >> 29) & 0x03)
9024 #define C_028A0C_AUTO_RESET_CNTL 0x9FFFFFFF
9025 #define R_028A10_VGT_OUTPUT_PATH_CNTL 0x028A10
9026 #define S_028A10_PATH_SELECT(x) (((x) & 0x07) << 0)
9027 #define G_028A10_PATH_SELECT(x) (((x) >> 0) & 0x07)
9028 #define C_028A10_PATH_SELECT 0xFFFFFFF8
9029 #define V_028A10_VGT_OUTPATH_VTX_REUSE 0x00
9030 #define V_028A10_VGT_OUTPATH_TESS_EN 0x01
9031 #define V_028A10_VGT_OUTPATH_PASSTHRU 0x02
9032 #define V_028A10_VGT_OUTPATH_GS_BLOCK 0x03
9033 #define V_028A10_VGT_OUTPATH_HS_BLOCK 0x04
9034 #define R_028A14_VGT_HOS_CNTL 0x028A14
9035 #define S_028A14_TESS_MODE(x) (((x) & 0x03) << 0)
9036 #define G_028A14_TESS_MODE(x) (((x) >> 0) & 0x03)
9037 #define C_028A14_TESS_MODE 0xFFFFFFFC
9038 #define R_028A18_VGT_HOS_MAX_TESS_LEVEL 0x028A18
9039 #define R_028A1C_VGT_HOS_MIN_TESS_LEVEL 0x028A1C
9040 #define R_028A20_VGT_HOS_REUSE_DEPTH 0x028A20
9041 #define S_028A20_REUSE_DEPTH(x) (((x) & 0xFF) << 0)
9042 #define G_028A20_REUSE_DEPTH(x) (((x) >> 0) & 0xFF)
9043 #define C_028A20_REUSE_DEPTH 0xFFFFFF00
9044 #define R_028A24_VGT_GROUP_PRIM_TYPE 0x028A24
9045 #define S_028A24_PRIM_TYPE(x) (((x) & 0x1F) << 0)
9046 #define G_028A24_PRIM_TYPE(x) (((x) >> 0) & 0x1F)
9047 #define C_028A24_PRIM_TYPE 0xFFFFFFE0
9048 #define V_028A24_VGT_GRP_3D_POINT 0x00
9049 #define V_028A24_VGT_GRP_3D_LINE 0x01
9050 #define V_028A24_VGT_GRP_3D_TRI 0x02
9051 #define V_028A24_VGT_GRP_3D_RECT 0x03
9052 #define V_028A24_VGT_GRP_3D_QUAD 0x04
9053 #define V_028A24_VGT_GRP_2D_COPY_RECT_V0 0x05
9054 #define V_028A24_VGT_GRP_2D_COPY_RECT_V1 0x06
9055 #define V_028A24_VGT_GRP_2D_COPY_RECT_V2 0x07
9056 #define V_028A24_VGT_GRP_2D_COPY_RECT_V3 0x08
9057 #define V_028A24_VGT_GRP_2D_FILL_RECT 0x09
9058 #define V_028A24_VGT_GRP_2D_LINE 0x0A
9059 #define V_028A24_VGT_GRP_2D_TRI 0x0B
9060 #define V_028A24_VGT_GRP_PRIM_INDEX_LINE 0x0C
9061 #define V_028A24_VGT_GRP_PRIM_INDEX_TRI 0x0D
9062 #define V_028A24_VGT_GRP_PRIM_INDEX_QUAD 0x0E
9063 #define V_028A24_VGT_GRP_3D_LINE_ADJ 0x0F
9064 #define V_028A24_VGT_GRP_3D_TRI_ADJ 0x10
9065 #define V_028A24_VGT_GRP_3D_PATCH 0x11
9066 #define S_028A24_RETAIN_ORDER(x) (((x) & 0x1) << 14)
9067 #define G_028A24_RETAIN_ORDER(x) (((x) >> 14) & 0x1)
9068 #define C_028A24_RETAIN_ORDER 0xFFFFBFFF
9069 #define S_028A24_RETAIN_QUADS(x) (((x) & 0x1) << 15)
9070 #define G_028A24_RETAIN_QUADS(x) (((x) >> 15) & 0x1)
9071 #define C_028A24_RETAIN_QUADS 0xFFFF7FFF
9072 #define S_028A24_PRIM_ORDER(x) (((x) & 0x07) << 16)
9073 #define G_028A24_PRIM_ORDER(x) (((x) >> 16) & 0x07)
9074 #define C_028A24_PRIM_ORDER 0xFFF8FFFF
9075 #define V_028A24_VGT_GRP_LIST 0x00
9076 #define V_028A24_VGT_GRP_STRIP 0x01
9077 #define V_028A24_VGT_GRP_FAN 0x02
9078 #define V_028A24_VGT_GRP_LOOP 0x03
9079 #define V_028A24_VGT_GRP_POLYGON 0x04
9080 #define R_028A28_VGT_GROUP_FIRST_DECR 0x028A28
9081 #define S_028A28_FIRST_DECR(x) (((x) & 0x0F) << 0)
9082 #define G_028A28_FIRST_DECR(x) (((x) >> 0) & 0x0F)
9083 #define C_028A28_FIRST_DECR 0xFFFFFFF0
9084 #define R_028A2C_VGT_GROUP_DECR 0x028A2C
9085 #define S_028A2C_DECR(x) (((x) & 0x0F) << 0)
9086 #define G_028A2C_DECR(x) (((x) >> 0) & 0x0F)
9087 #define C_028A2C_DECR 0xFFFFFFF0
9088 #define R_028A30_VGT_GROUP_VECT_0_CNTL 0x028A30
9089 #define S_028A30_COMP_X_EN(x) (((x) & 0x1) << 0)
9090 #define G_028A30_COMP_X_EN(x) (((x) >> 0) & 0x1)
9091 #define C_028A30_COMP_X_EN 0xFFFFFFFE
9092 #define S_028A30_COMP_Y_EN(x) (((x) & 0x1) << 1)
9093 #define G_028A30_COMP_Y_EN(x) (((x) >> 1) & 0x1)
9094 #define C_028A30_COMP_Y_EN 0xFFFFFFFD
9095 #define S_028A30_COMP_Z_EN(x) (((x) & 0x1) << 2)
9096 #define G_028A30_COMP_Z_EN(x) (((x) >> 2) & 0x1)
9097 #define C_028A30_COMP_Z_EN 0xFFFFFFFB
9098 #define S_028A30_COMP_W_EN(x) (((x) & 0x1) << 3)
9099 #define G_028A30_COMP_W_EN(x) (((x) >> 3) & 0x1)
9100 #define C_028A30_COMP_W_EN 0xFFFFFFF7
9101 #define S_028A30_STRIDE(x) (((x) & 0xFF) << 8)
9102 #define G_028A30_STRIDE(x) (((x) >> 8) & 0xFF)
9103 #define C_028A30_STRIDE 0xFFFF00FF
9104 #define S_028A30_SHIFT(x) (((x) & 0xFF) << 16)
9105 #define G_028A30_SHIFT(x) (((x) >> 16) & 0xFF)
9106 #define C_028A30_SHIFT 0xFF00FFFF
9107 #define R_028A34_VGT_GROUP_VECT_1_CNTL 0x028A34
9108 #define S_028A34_COMP_X_EN(x) (((x) & 0x1) << 0)
9109 #define G_028A34_COMP_X_EN(x) (((x) >> 0) & 0x1)
9110 #define C_028A34_COMP_X_EN 0xFFFFFFFE
9111 #define S_028A34_COMP_Y_EN(x) (((x) & 0x1) << 1)
9112 #define G_028A34_COMP_Y_EN(x) (((x) >> 1) & 0x1)
9113 #define C_028A34_COMP_Y_EN 0xFFFFFFFD
9114 #define S_028A34_COMP_Z_EN(x) (((x) & 0x1) << 2)
9115 #define G_028A34_COMP_Z_EN(x) (((x) >> 2) & 0x1)
9116 #define C_028A34_COMP_Z_EN 0xFFFFFFFB
9117 #define S_028A34_COMP_W_EN(x) (((x) & 0x1) << 3)
9118 #define G_028A34_COMP_W_EN(x) (((x) >> 3) & 0x1)
9119 #define C_028A34_COMP_W_EN 0xFFFFFFF7
9120 #define S_028A34_STRIDE(x) (((x) & 0xFF) << 8)
9121 #define G_028A34_STRIDE(x) (((x) >> 8) & 0xFF)
9122 #define C_028A34_STRIDE 0xFFFF00FF
9123 #define S_028A34_SHIFT(x) (((x) & 0xFF) << 16)
9124 #define G_028A34_SHIFT(x) (((x) >> 16) & 0xFF)
9125 #define C_028A34_SHIFT 0xFF00FFFF
9126 #define R_028A38_VGT_GROUP_VECT_0_FMT_CNTL 0x028A38
9127 #define S_028A38_X_CONV(x) (((x) & 0x0F) << 0)
9128 #define G_028A38_X_CONV(x) (((x) >> 0) & 0x0F)
9129 #define C_028A38_X_CONV 0xFFFFFFF0
9130 #define V_028A38_VGT_GRP_INDEX_16 0x00
9131 #define V_028A38_VGT_GRP_INDEX_32 0x01
9132 #define V_028A38_VGT_GRP_UINT_16 0x02
9133 #define V_028A38_VGT_GRP_UINT_32 0x03
9134 #define V_028A38_VGT_GRP_SINT_16 0x04
9135 #define V_028A38_VGT_GRP_SINT_32 0x05
9136 #define V_028A38_VGT_GRP_FLOAT_32 0x06
9137 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
9138 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9139 #define S_028A38_X_OFFSET(x) (((x) & 0x0F) << 4)
9140 #define G_028A38_X_OFFSET(x) (((x) >> 4) & 0x0F)
9141 #define C_028A38_X_OFFSET 0xFFFFFF0F
9142 #define S_028A38_Y_CONV(x) (((x) & 0x0F) << 8)
9143 #define G_028A38_Y_CONV(x) (((x) >> 8) & 0x0F)
9144 #define C_028A38_Y_CONV 0xFFFFF0FF
9145 #define V_028A38_VGT_GRP_INDEX_16 0x00
9146 #define V_028A38_VGT_GRP_INDEX_32 0x01
9147 #define V_028A38_VGT_GRP_UINT_16 0x02
9148 #define V_028A38_VGT_GRP_UINT_32 0x03
9149 #define V_028A38_VGT_GRP_SINT_16 0x04
9150 #define V_028A38_VGT_GRP_SINT_32 0x05
9151 #define V_028A38_VGT_GRP_FLOAT_32 0x06
9152 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
9153 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9154 #define S_028A38_Y_OFFSET(x) (((x) & 0x0F) << 12)
9155 #define G_028A38_Y_OFFSET(x) (((x) >> 12) & 0x0F)
9156 #define C_028A38_Y_OFFSET 0xFFFF0FFF
9157 #define S_028A38_Z_CONV(x) (((x) & 0x0F) << 16)
9158 #define G_028A38_Z_CONV(x) (((x) >> 16) & 0x0F)
9159 #define C_028A38_Z_CONV 0xFFF0FFFF
9160 #define V_028A38_VGT_GRP_INDEX_16 0x00
9161 #define V_028A38_VGT_GRP_INDEX_32 0x01
9162 #define V_028A38_VGT_GRP_UINT_16 0x02
9163 #define V_028A38_VGT_GRP_UINT_32 0x03
9164 #define V_028A38_VGT_GRP_SINT_16 0x04
9165 #define V_028A38_VGT_GRP_SINT_32 0x05
9166 #define V_028A38_VGT_GRP_FLOAT_32 0x06
9167 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
9168 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9169 #define S_028A38_Z_OFFSET(x) (((x) & 0x0F) << 20)
9170 #define G_028A38_Z_OFFSET(x) (((x) >> 20) & 0x0F)
9171 #define C_028A38_Z_OFFSET 0xFF0FFFFF
9172 #define S_028A38_W_CONV(x) (((x) & 0x0F) << 24)
9173 #define G_028A38_W_CONV(x) (((x) >> 24) & 0x0F)
9174 #define C_028A38_W_CONV 0xF0FFFFFF
9175 #define V_028A38_VGT_GRP_INDEX_16 0x00
9176 #define V_028A38_VGT_GRP_INDEX_32 0x01
9177 #define V_028A38_VGT_GRP_UINT_16 0x02
9178 #define V_028A38_VGT_GRP_UINT_32 0x03
9179 #define V_028A38_VGT_GRP_SINT_16 0x04
9180 #define V_028A38_VGT_GRP_SINT_32 0x05
9181 #define V_028A38_VGT_GRP_FLOAT_32 0x06
9182 #define V_028A38_VGT_GRP_AUTO_PRIM 0x07
9183 #define V_028A38_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9184 #define S_028A38_W_OFFSET(x) (((x) & 0x0F) << 28)
9185 #define G_028A38_W_OFFSET(x) (((x) >> 28) & 0x0F)
9186 #define C_028A38_W_OFFSET 0x0FFFFFFF
9187 #define R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL 0x028A3C
9188 #define S_028A3C_X_CONV(x) (((x) & 0x0F) << 0)
9189 #define G_028A3C_X_CONV(x) (((x) >> 0) & 0x0F)
9190 #define C_028A3C_X_CONV 0xFFFFFFF0
9191 #define V_028A3C_VGT_GRP_INDEX_16 0x00
9192 #define V_028A3C_VGT_GRP_INDEX_32 0x01
9193 #define V_028A3C_VGT_GRP_UINT_16 0x02
9194 #define V_028A3C_VGT_GRP_UINT_32 0x03
9195 #define V_028A3C_VGT_GRP_SINT_16 0x04
9196 #define V_028A3C_VGT_GRP_SINT_32 0x05
9197 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
9198 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
9199 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9200 #define S_028A3C_X_OFFSET(x) (((x) & 0x0F) << 4)
9201 #define G_028A3C_X_OFFSET(x) (((x) >> 4) & 0x0F)
9202 #define C_028A3C_X_OFFSET 0xFFFFFF0F
9203 #define S_028A3C_Y_CONV(x) (((x) & 0x0F) << 8)
9204 #define G_028A3C_Y_CONV(x) (((x) >> 8) & 0x0F)
9205 #define C_028A3C_Y_CONV 0xFFFFF0FF
9206 #define V_028A3C_VGT_GRP_INDEX_16 0x00
9207 #define V_028A3C_VGT_GRP_INDEX_32 0x01
9208 #define V_028A3C_VGT_GRP_UINT_16 0x02
9209 #define V_028A3C_VGT_GRP_UINT_32 0x03
9210 #define V_028A3C_VGT_GRP_SINT_16 0x04
9211 #define V_028A3C_VGT_GRP_SINT_32 0x05
9212 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
9213 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
9214 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9215 #define S_028A3C_Y_OFFSET(x) (((x) & 0x0F) << 12)
9216 #define G_028A3C_Y_OFFSET(x) (((x) >> 12) & 0x0F)
9217 #define C_028A3C_Y_OFFSET 0xFFFF0FFF
9218 #define S_028A3C_Z_CONV(x) (((x) & 0x0F) << 16)
9219 #define G_028A3C_Z_CONV(x) (((x) >> 16) & 0x0F)
9220 #define C_028A3C_Z_CONV 0xFFF0FFFF
9221 #define V_028A3C_VGT_GRP_INDEX_16 0x00
9222 #define V_028A3C_VGT_GRP_INDEX_32 0x01
9223 #define V_028A3C_VGT_GRP_UINT_16 0x02
9224 #define V_028A3C_VGT_GRP_UINT_32 0x03
9225 #define V_028A3C_VGT_GRP_SINT_16 0x04
9226 #define V_028A3C_VGT_GRP_SINT_32 0x05
9227 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
9228 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
9229 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9230 #define S_028A3C_Z_OFFSET(x) (((x) & 0x0F) << 20)
9231 #define G_028A3C_Z_OFFSET(x) (((x) >> 20) & 0x0F)
9232 #define C_028A3C_Z_OFFSET 0xFF0FFFFF
9233 #define S_028A3C_W_CONV(x) (((x) & 0x0F) << 24)
9234 #define G_028A3C_W_CONV(x) (((x) >> 24) & 0x0F)
9235 #define C_028A3C_W_CONV 0xF0FFFFFF
9236 #define V_028A3C_VGT_GRP_INDEX_16 0x00
9237 #define V_028A3C_VGT_GRP_INDEX_32 0x01
9238 #define V_028A3C_VGT_GRP_UINT_16 0x02
9239 #define V_028A3C_VGT_GRP_UINT_32 0x03
9240 #define V_028A3C_VGT_GRP_SINT_16 0x04
9241 #define V_028A3C_VGT_GRP_SINT_32 0x05
9242 #define V_028A3C_VGT_GRP_FLOAT_32 0x06
9243 #define V_028A3C_VGT_GRP_AUTO_PRIM 0x07
9244 #define V_028A3C_VGT_GRP_FIX_1_23_TO_FLOAT 0x08
9245 #define S_028A3C_W_OFFSET(x) (((x) & 0x0F) << 28)
9246 #define G_028A3C_W_OFFSET(x) (((x) >> 28) & 0x0F)
9247 #define C_028A3C_W_OFFSET 0x0FFFFFFF
9248 #define R_028A40_VGT_GS_MODE 0x028A40
9249 #define S_028A40_MODE(x) (((x) & 0x07) << 0)
9250 #define G_028A40_MODE(x) (((x) >> 0) & 0x07)
9251 #define C_028A40_MODE 0xFFFFFFF8
9252 #define V_028A40_GS_OFF 0x00
9253 #define V_028A40_GS_SCENARIO_A 0x01
9254 #define V_028A40_GS_SCENARIO_B 0x02
9255 #define V_028A40_GS_SCENARIO_G 0x03
9256 #define V_028A40_GS_SCENARIO_C 0x04
9257 #define V_028A40_SPRITE_EN 0x05
9258 #define S_028A40_CUT_MODE(x) (((x) & 0x03) << 4)
9259 #define G_028A40_CUT_MODE(x) (((x) >> 4) & 0x03)
9260 #define C_028A40_CUT_MODE 0xFFFFFFCF
9261 #define V_028A40_GS_CUT_1024 0x00
9262 #define V_028A40_GS_CUT_512 0x01
9263 #define V_028A40_GS_CUT_256 0x02
9264 #define V_028A40_GS_CUT_128 0x03
9265 #define S_028A40_GS_C_PACK_EN(x) (((x) & 0x1) << 11)
9266 #define G_028A40_GS_C_PACK_EN(x) (((x) >> 11) & 0x1)
9267 #define C_028A40_GS_C_PACK_EN 0xFFFFF7FF
9268 #define S_028A40_ES_PASSTHRU(x) (((x) & 0x1) << 13)
9269 #define G_028A40_ES_PASSTHRU(x) (((x) >> 13) & 0x1)
9270 #define C_028A40_ES_PASSTHRU 0xFFFFDFFF
9271 #define S_028A40_COMPUTE_MODE(x) (((x) & 0x1) << 14)
9272 #define G_028A40_COMPUTE_MODE(x) (((x) >> 14) & 0x1)
9273 #define C_028A40_COMPUTE_MODE 0xFFFFBFFF
9274 #define S_028A40_FAST_COMPUTE_MODE(x) (((x) & 0x1) << 15)
9275 #define G_028A40_FAST_COMPUTE_MODE(x) (((x) >> 15) & 0x1)
9276 #define C_028A40_FAST_COMPUTE_MODE 0xFFFF7FFF
9277 #define S_028A40_ELEMENT_INFO_EN(x) (((x) & 0x1) << 16)
9278 #define G_028A40_ELEMENT_INFO_EN(x) (((x) >> 16) & 0x1)
9279 #define C_028A40_ELEMENT_INFO_EN 0xFFFEFFFF
9280 #define S_028A40_PARTIAL_THD_AT_EOI(x) (((x) & 0x1) << 17)
9281 #define G_028A40_PARTIAL_THD_AT_EOI(x) (((x) >> 17) & 0x1)
9282 #define C_028A40_PARTIAL_THD_AT_EOI 0xFFFDFFFF
9283 #define S_028A40_SUPPRESS_CUTS(x) (((x) & 0x1) << 18)
9284 #define G_028A40_SUPPRESS_CUTS(x) (((x) >> 18) & 0x1)
9285 #define C_028A40_SUPPRESS_CUTS 0xFFFBFFFF
9286 #define S_028A40_ES_WRITE_OPTIMIZE(x) (((x) & 0x1) << 19)
9287 #define G_028A40_ES_WRITE_OPTIMIZE(x) (((x) >> 19) & 0x1)
9288 #define C_028A40_ES_WRITE_OPTIMIZE 0xFFF7FFFF
9289 #define S_028A40_GS_WRITE_OPTIMIZE(x) (((x) & 0x1) << 20)
9290 #define G_028A40_GS_WRITE_OPTIMIZE(x) (((x) >> 20) & 0x1)
9291 #define C_028A40_GS_WRITE_OPTIMIZE 0xFFEFFFFF
9292 /* CIK */
9293 #define S_028A40_ONCHIP(x) (((x) & 0x03) << 21)
9294 #define G_028A40_ONCHIP(x) (((x) >> 21) & 0x03)
9295 #define C_028A40_ONCHIP 0xFF9FFFFF
9296 #define V_028A40_X_0_OFFCHIP_GS 0x00
9297 #define V_028A40_X_3_ES_AND_GS_ARE_ONCHIP 0x03
9298 #define R_028A44_VGT_GS_ONCHIP_CNTL 0x028A44
9299 #define S_028A44_ES_VERTS_PER_SUBGRP(x) (((x) & 0x7FF) << 0)
9300 #define G_028A44_ES_VERTS_PER_SUBGRP(x) (((x) >> 0) & 0x7FF)
9301 #define C_028A44_ES_VERTS_PER_SUBGRP 0xFFFFF800
9302 #define S_028A44_GS_PRIMS_PER_SUBGRP(x) (((x) & 0x7FF) << 11)
9303 #define G_028A44_GS_PRIMS_PER_SUBGRP(x) (((x) >> 11) & 0x7FF)
9304 #define C_028A44_GS_PRIMS_PER_SUBGRP 0xFFC007FF
9305 /* */
9306 #define R_028A48_PA_SC_MODE_CNTL_0 0x028A48
9307 #define S_028A48_MSAA_ENABLE(x) (((x) & 0x1) << 0)
9308 #define G_028A48_MSAA_ENABLE(x) (((x) >> 0) & 0x1)
9309 #define C_028A48_MSAA_ENABLE 0xFFFFFFFE
9310 #define S_028A48_VPORT_SCISSOR_ENABLE(x) (((x) & 0x1) << 1)
9311 #define G_028A48_VPORT_SCISSOR_ENABLE(x) (((x) >> 1) & 0x1)
9312 #define C_028A48_VPORT_SCISSOR_ENABLE 0xFFFFFFFD
9313 #define S_028A48_LINE_STIPPLE_ENABLE(x) (((x) & 0x1) << 2)
9314 #define G_028A48_LINE_STIPPLE_ENABLE(x) (((x) >> 2) & 0x1)
9315 #define C_028A48_LINE_STIPPLE_ENABLE 0xFFFFFFFB
9316 #define S_028A48_SEND_UNLIT_STILES_TO_PKR(x) (((x) & 0x1) << 3)
9317 #define G_028A48_SEND_UNLIT_STILES_TO_PKR(x) (((x) >> 3) & 0x1)
9318 #define C_028A48_SEND_UNLIT_STILES_TO_PKR 0xFFFFFFF7
9319 #define R_028A4C_PA_SC_MODE_CNTL_1 0x028A4C
9320 #define S_028A4C_WALK_SIZE(x) (((x) & 0x1) << 0)
9321 #define G_028A4C_WALK_SIZE(x) (((x) >> 0) & 0x1)
9322 #define C_028A4C_WALK_SIZE 0xFFFFFFFE
9323 #define S_028A4C_WALK_ALIGNMENT(x) (((x) & 0x1) << 1)
9324 #define G_028A4C_WALK_ALIGNMENT(x) (((x) >> 1) & 0x1)
9325 #define C_028A4C_WALK_ALIGNMENT 0xFFFFFFFD
9326 #define S_028A4C_WALK_ALIGN8_PRIM_FITS_ST(x) (((x) & 0x1) << 2)
9327 #define G_028A4C_WALK_ALIGN8_PRIM_FITS_ST(x) (((x) >> 2) & 0x1)
9328 #define C_028A4C_WALK_ALIGN8_PRIM_FITS_ST 0xFFFFFFFB
9329 #define S_028A4C_WALK_FENCE_ENABLE(x) (((x) & 0x1) << 3)
9330 #define G_028A4C_WALK_FENCE_ENABLE(x) (((x) >> 3) & 0x1)
9331 #define C_028A4C_WALK_FENCE_ENABLE 0xFFFFFFF7
9332 #define S_028A4C_WALK_FENCE_SIZE(x) (((x) & 0x07) << 4)
9333 #define G_028A4C_WALK_FENCE_SIZE(x) (((x) >> 4) & 0x07)
9334 #define C_028A4C_WALK_FENCE_SIZE 0xFFFFFF8F
9335 #define S_028A4C_SUPERTILE_WALK_ORDER_ENABLE(x) (((x) & 0x1) << 7)
9336 #define G_028A4C_SUPERTILE_WALK_ORDER_ENABLE(x) (((x) >> 7) & 0x1)
9337 #define C_028A4C_SUPERTILE_WALK_ORDER_ENABLE 0xFFFFFF7F
9338 #define S_028A4C_TILE_WALK_ORDER_ENABLE(x) (((x) & 0x1) << 8)
9339 #define G_028A4C_TILE_WALK_ORDER_ENABLE(x) (((x) >> 8) & 0x1)
9340 #define C_028A4C_TILE_WALK_ORDER_ENABLE 0xFFFFFEFF
9341 #define S_028A4C_TILE_COVER_DISABLE(x) (((x) & 0x1) << 9)
9342 #define G_028A4C_TILE_COVER_DISABLE(x) (((x) >> 9) & 0x1)
9343 #define C_028A4C_TILE_COVER_DISABLE 0xFFFFFDFF
9344 #define S_028A4C_TILE_COVER_NO_SCISSOR(x) (((x) & 0x1) << 10)
9345 #define G_028A4C_TILE_COVER_NO_SCISSOR(x) (((x) >> 10) & 0x1)
9346 #define C_028A4C_TILE_COVER_NO_SCISSOR 0xFFFFFBFF
9347 #define S_028A4C_ZMM_LINE_EXTENT(x) (((x) & 0x1) << 11)
9348 #define G_028A4C_ZMM_LINE_EXTENT(x) (((x) >> 11) & 0x1)
9349 #define C_028A4C_ZMM_LINE_EXTENT 0xFFFFF7FF
9350 #define S_028A4C_ZMM_LINE_OFFSET(x) (((x) & 0x1) << 12)
9351 #define G_028A4C_ZMM_LINE_OFFSET(x) (((x) >> 12) & 0x1)
9352 #define C_028A4C_ZMM_LINE_OFFSET 0xFFFFEFFF
9353 #define S_028A4C_ZMM_RECT_EXTENT(x) (((x) & 0x1) << 13)
9354 #define G_028A4C_ZMM_RECT_EXTENT(x) (((x) >> 13) & 0x1)
9355 #define C_028A4C_ZMM_RECT_EXTENT 0xFFFFDFFF
9356 #define S_028A4C_KILL_PIX_POST_HI_Z(x) (((x) & 0x1) << 14)
9357 #define G_028A4C_KILL_PIX_POST_HI_Z(x) (((x) >> 14) & 0x1)
9358 #define C_028A4C_KILL_PIX_POST_HI_Z 0xFFFFBFFF
9359 #define S_028A4C_KILL_PIX_POST_DETAIL_MASK(x) (((x) & 0x1) << 15)
9360 #define G_028A4C_KILL_PIX_POST_DETAIL_MASK(x) (((x) >> 15) & 0x1)
9361 #define C_028A4C_KILL_PIX_POST_DETAIL_MASK 0xFFFF7FFF
9362 #define S_028A4C_PS_ITER_SAMPLE(x) (((x) & 0x1) << 16)
9363 #define G_028A4C_PS_ITER_SAMPLE(x) (((x) >> 16) & 0x1)
9364 #define C_028A4C_PS_ITER_SAMPLE 0xFFFEFFFF
9365 #define S_028A4C_MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE(x) (((x) & 0x1) << 17)
9366 #define G_028A4C_MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE(x) (((x) >> 17) & 0x1)
9367 #define C_028A4C_MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE 0xFFFDFFFF
9368 #define S_028A4C_MULTI_GPU_SUPERTILE_ENABLE(x) (((x) & 0x1) << 18)
9369 #define G_028A4C_MULTI_GPU_SUPERTILE_ENABLE(x) (((x) >> 18) & 0x1)
9370 #define C_028A4C_MULTI_GPU_SUPERTILE_ENABLE 0xFFFBFFFF
9371 #define S_028A4C_GPU_ID_OVERRIDE_ENABLE(x) (((x) & 0x1) << 19)
9372 #define G_028A4C_GPU_ID_OVERRIDE_ENABLE(x) (((x) >> 19) & 0x1)
9373 #define C_028A4C_GPU_ID_OVERRIDE_ENABLE 0xFFF7FFFF
9374 #define S_028A4C_GPU_ID_OVERRIDE(x) (((x) & 0x0F) << 20)
9375 #define G_028A4C_GPU_ID_OVERRIDE(x) (((x) >> 20) & 0x0F)
9376 #define C_028A4C_GPU_ID_OVERRIDE 0xFF0FFFFF
9377 #define S_028A4C_MULTI_GPU_PRIM_DISCARD_ENABLE(x) (((x) & 0x1) << 24)
9378 #define G_028A4C_MULTI_GPU_PRIM_DISCARD_ENABLE(x) (((x) >> 24) & 0x1)
9379 #define C_028A4C_MULTI_GPU_PRIM_DISCARD_ENABLE 0xFEFFFFFF
9380 #define S_028A4C_FORCE_EOV_CNTDWN_ENABLE(x) (((x) & 0x1) << 25)
9381 #define G_028A4C_FORCE_EOV_CNTDWN_ENABLE(x) (((x) >> 25) & 0x1)
9382 #define C_028A4C_FORCE_EOV_CNTDWN_ENABLE 0xFDFFFFFF
9383 #define S_028A4C_FORCE_EOV_REZ_ENABLE(x) (((x) & 0x1) << 26)
9384 #define G_028A4C_FORCE_EOV_REZ_ENABLE(x) (((x) >> 26) & 0x1)
9385 #define C_028A4C_FORCE_EOV_REZ_ENABLE 0xFBFFFFFF
9386 #define S_028A4C_OUT_OF_ORDER_PRIMITIVE_ENABLE(x) (((x) & 0x1) << 27)
9387 #define G_028A4C_OUT_OF_ORDER_PRIMITIVE_ENABLE(x) (((x) >> 27) & 0x1)
9388 #define C_028A4C_OUT_OF_ORDER_PRIMITIVE_ENABLE 0xF7FFFFFF
9389 #define S_028A4C_OUT_OF_ORDER_WATER_MARK(x) (((x) & 0x07) << 28)
9390 #define G_028A4C_OUT_OF_ORDER_WATER_MARK(x) (((x) >> 28) & 0x07)
9391 #define C_028A4C_OUT_OF_ORDER_WATER_MARK 0x8FFFFFFF
9392 #define R_028A50_VGT_ENHANCE 0x028A50
9393 #define R_028A54_VGT_GS_PER_ES 0x028A54
9394 #define S_028A54_GS_PER_ES(x) (((x) & 0x7FF) << 0)
9395 #define G_028A54_GS_PER_ES(x) (((x) >> 0) & 0x7FF)
9396 #define C_028A54_GS_PER_ES 0xFFFFF800
9397 #define R_028A58_VGT_ES_PER_GS 0x028A58
9398 #define S_028A58_ES_PER_GS(x) (((x) & 0x7FF) << 0)
9399 #define G_028A58_ES_PER_GS(x) (((x) >> 0) & 0x7FF)
9400 #define C_028A58_ES_PER_GS 0xFFFFF800
9401 #define R_028A5C_VGT_GS_PER_VS 0x028A5C
9402 #define S_028A5C_GS_PER_VS(x) (((x) & 0x0F) << 0)
9403 #define G_028A5C_GS_PER_VS(x) (((x) >> 0) & 0x0F)
9404 #define C_028A5C_GS_PER_VS 0xFFFFFFF0
9405 #define R_028A60_VGT_GSVS_RING_OFFSET_1 0x028A60
9406 #define S_028A60_OFFSET(x) (((x) & 0x7FFF) << 0)
9407 #define G_028A60_OFFSET(x) (((x) >> 0) & 0x7FFF)
9408 #define C_028A60_OFFSET 0xFFFF8000
9409 #define R_028A64_VGT_GSVS_RING_OFFSET_2 0x028A64
9410 #define S_028A64_OFFSET(x) (((x) & 0x7FFF) << 0)
9411 #define G_028A64_OFFSET(x) (((x) >> 0) & 0x7FFF)
9412 #define C_028A64_OFFSET 0xFFFF8000
9413 #define R_028A68_VGT_GSVS_RING_OFFSET_3 0x028A68
9414 #define S_028A68_OFFSET(x) (((x) & 0x7FFF) << 0)
9415 #define G_028A68_OFFSET(x) (((x) >> 0) & 0x7FFF)
9416 #define C_028A68_OFFSET 0xFFFF8000
9417 #define R_028A6C_VGT_GS_OUT_PRIM_TYPE 0x028A6C
9418 #define S_028A6C_OUTPRIM_TYPE(x) (((x) & 0x3F) << 0)
9419 #define G_028A6C_OUTPRIM_TYPE(x) (((x) >> 0) & 0x3F)
9420 #define C_028A6C_OUTPRIM_TYPE 0xFFFFFFC0
9421 #define V_028A6C_OUTPRIM_TYPE_POINTLIST 0
9422 #define V_028A6C_OUTPRIM_TYPE_LINESTRIP 1
9423 #define V_028A6C_OUTPRIM_TYPE_TRISTRIP 2
9424 #define S_028A6C_OUTPRIM_TYPE_1(x) (((x) & 0x3F) << 8)
9425 #define G_028A6C_OUTPRIM_TYPE_1(x) (((x) >> 8) & 0x3F)
9426 #define C_028A6C_OUTPRIM_TYPE_1 0xFFFFC0FF
9427 #define S_028A6C_OUTPRIM_TYPE_2(x) (((x) & 0x3F) << 16)
9428 #define G_028A6C_OUTPRIM_TYPE_2(x) (((x) >> 16) & 0x3F)
9429 #define C_028A6C_OUTPRIM_TYPE_2 0xFFC0FFFF
9430 #define S_028A6C_OUTPRIM_TYPE_3(x) (((x) & 0x3F) << 22)
9431 #define G_028A6C_OUTPRIM_TYPE_3(x) (((x) >> 22) & 0x3F)
9432 #define C_028A6C_OUTPRIM_TYPE_3 0xF03FFFFF
9433 #define S_028A6C_UNIQUE_TYPE_PER_STREAM(x) (((x) & 0x1) << 31)
9434 #define G_028A6C_UNIQUE_TYPE_PER_STREAM(x) (((x) >> 31) & 0x1)
9435 #define C_028A6C_UNIQUE_TYPE_PER_STREAM 0x7FFFFFFF
9436 #define R_028A70_IA_ENHANCE 0x028A70
9437 #define R_028A74_VGT_DMA_SIZE 0x028A74
9438 #define R_028A78_VGT_DMA_MAX_SIZE 0x028A78
9439 #define R_028A7C_VGT_DMA_INDEX_TYPE 0x028A7C
9440 #define S_028A7C_INDEX_TYPE(x) (((x) & 0x03) << 0)
9441 #define G_028A7C_INDEX_TYPE(x) (((x) >> 0) & 0x03)
9442 #define C_028A7C_INDEX_TYPE 0xFFFFFFFC
9443 #define V_028A7C_VGT_INDEX_16 0x00
9444 #define V_028A7C_VGT_INDEX_32 0x01
9445 #define V_028A7C_VGT_INDEX_8 0x02 /* VI */
9446 #define S_028A7C_SWAP_MODE(x) (((x) & 0x03) << 2)
9447 #define G_028A7C_SWAP_MODE(x) (((x) >> 2) & 0x03)
9448 #define C_028A7C_SWAP_MODE 0xFFFFFFF3
9449 #define V_028A7C_VGT_DMA_SWAP_NONE 0x00
9450 #define V_028A7C_VGT_DMA_SWAP_16_BIT 0x01
9451 #define V_028A7C_VGT_DMA_SWAP_32_BIT 0x02
9452 #define V_028A7C_VGT_DMA_SWAP_WORD 0x03
9453 /* CIK */
9454 #define S_028A7C_BUF_TYPE(x) (((x) & 0x03) << 4)
9455 #define G_028A7C_BUF_TYPE(x) (((x) >> 4) & 0x03)
9456 #define C_028A7C_BUF_TYPE 0xFFFFFFCF
9457 #define V_028A7C_VGT_DMA_BUF_MEM 0x00
9458 #define V_028A7C_VGT_DMA_BUF_RING 0x01
9459 #define V_028A7C_VGT_DMA_BUF_SETUP 0x02
9460 #define S_028A7C_RDREQ_POLICY(x) (((x) & 0x03) << 6)
9461 #define G_028A7C_RDREQ_POLICY(x) (((x) >> 6) & 0x03)
9462 #define C_028A7C_RDREQ_POLICY 0xFFFFFF3F
9463 #define V_028A7C_VGT_POLICY_LRU 0x00
9464 #define V_028A7C_VGT_POLICY_STREAM 0x01
9465 #define S_028A7C_ATC(x) (((x) & 0x1) << 8)
9466 #define G_028A7C_ATC(x) (((x) >> 8) & 0x1)
9467 #define C_028A7C_ATC 0xFFFFFEFF
9468 #define S_028A7C_NOT_EOP(x) (((x) & 0x1) << 9)
9469 #define G_028A7C_NOT_EOP(x) (((x) >> 9) & 0x1)
9470 #define C_028A7C_NOT_EOP 0xFFFFFDFF
9471 #define S_028A7C_REQ_PATH(x) (((x) & 0x1) << 10)
9472 #define G_028A7C_REQ_PATH(x) (((x) >> 10) & 0x1)
9473 #define C_028A7C_REQ_PATH 0xFFFFFBFF
9474 /* */
9475 /* VI */
9476 #define S_028A7C_MTYPE(x) (((x) & 0x03) << 11)
9477 #define G_028A7C_MTYPE(x) (((x) >> 11) & 0x03)
9478 #define C_028A7C_MTYPE 0xFFFFE7FF
9479 /* */
9480 #define R_028A80_WD_ENHANCE 0x028A80
9481 #define R_028A84_VGT_PRIMITIVEID_EN 0x028A84
9482 #define S_028A84_PRIMITIVEID_EN(x) (((x) & 0x1) << 0)
9483 #define G_028A84_PRIMITIVEID_EN(x) (((x) >> 0) & 0x1)
9484 #define C_028A84_PRIMITIVEID_EN 0xFFFFFFFE
9485 #define S_028A84_DISABLE_RESET_ON_EOI(x) (((x) & 0x1) << 1) /* not on CIK */
9486 #define G_028A84_DISABLE_RESET_ON_EOI(x) (((x) >> 1) & 0x1) /* not on CIK */
9487 #define C_028A84_DISABLE_RESET_ON_EOI 0xFFFFFFFD /* not on CIK */
9488 #define R_028A88_VGT_DMA_NUM_INSTANCES 0x028A88
9489 #define R_028A8C_VGT_PRIMITIVEID_RESET 0x028A8C
9490 #define R_028A90_VGT_EVENT_INITIATOR 0x028A90
9491 #define S_028A90_EVENT_TYPE(x) (((x) & 0x3F) << 0)
9492 #define G_028A90_EVENT_TYPE(x) (((x) >> 0) & 0x3F)
9493 #define C_028A90_EVENT_TYPE 0xFFFFFFC0
9494 #define V_028A90_SAMPLE_STREAMOUTSTATS1 0x01
9495 #define V_028A90_SAMPLE_STREAMOUTSTATS2 0x02
9496 #define V_028A90_SAMPLE_STREAMOUTSTATS3 0x03
9497 #define V_028A90_CACHE_FLUSH_TS 0x04
9498 #define V_028A90_CONTEXT_DONE 0x05
9499 #define V_028A90_CACHE_FLUSH 0x06
9500 #define V_028A90_CS_PARTIAL_FLUSH 0x07
9501 #define V_028A90_VGT_STREAMOUT_SYNC 0x08
9502 #define V_028A90_VGT_STREAMOUT_RESET 0x0A
9503 #define V_028A90_END_OF_PIPE_INCR_DE 0x0B
9504 #define V_028A90_END_OF_PIPE_IB_END 0x0C
9505 #define V_028A90_RST_PIX_CNT 0x0D
9506 #define V_028A90_VS_PARTIAL_FLUSH 0x0F
9507 #define V_028A90_PS_PARTIAL_FLUSH 0x10
9508 #define V_028A90_FLUSH_HS_OUTPUT 0x11
9509 #define V_028A90_FLUSH_LS_OUTPUT 0x12
9510 #define V_028A90_CACHE_FLUSH_AND_INV_TS_EVENT 0x14
9511 #define V_028A90_ZPASS_DONE 0x15 /* not on CIK */
9512 #define V_028A90_CACHE_FLUSH_AND_INV_EVENT 0x16
9513 #define V_028A90_PERFCOUNTER_START 0x17
9514 #define V_028A90_PERFCOUNTER_STOP 0x18
9515 #define V_028A90_PIPELINESTAT_START 0x19
9516 #define V_028A90_PIPELINESTAT_STOP 0x1A
9517 #define V_028A90_PERFCOUNTER_SAMPLE 0x1B
9518 #define V_028A90_FLUSH_ES_OUTPUT 0x1C
9519 #define V_028A90_FLUSH_GS_OUTPUT 0x1D
9520 #define V_028A90_SAMPLE_PIPELINESTAT 0x1E
9521 #define V_028A90_SO_VGTSTREAMOUT_FLUSH 0x1F
9522 #define V_028A90_SAMPLE_STREAMOUTSTATS 0x20
9523 #define V_028A90_RESET_VTX_CNT 0x21
9524 #define V_028A90_BLOCK_CONTEXT_DONE 0x22
9525 #define V_028A90_CS_CONTEXT_DONE 0x23
9526 #define V_028A90_VGT_FLUSH 0x24
9527 #define V_028A90_SC_SEND_DB_VPZ 0x27
9528 #define V_028A90_BOTTOM_OF_PIPE_TS 0x28
9529 #define V_028A90_DB_CACHE_FLUSH_AND_INV 0x2A
9530 #define V_028A90_FLUSH_AND_INV_DB_DATA_TS 0x2B
9531 #define V_028A90_FLUSH_AND_INV_DB_META 0x2C
9532 #define V_028A90_FLUSH_AND_INV_CB_DATA_TS 0x2D
9533 #define V_028A90_FLUSH_AND_INV_CB_META 0x2E
9534 #define V_028A90_CS_DONE 0x2F
9535 #define V_028A90_PS_DONE 0x30
9536 #define V_028A90_FLUSH_AND_INV_CB_PIXEL_DATA 0x31
9537 #define V_028A90_THREAD_TRACE_START 0x33
9538 #define V_028A90_THREAD_TRACE_STOP 0x34
9539 #define V_028A90_THREAD_TRACE_MARKER 0x35
9540 #define V_028A90_THREAD_TRACE_FLUSH 0x36
9541 #define V_028A90_THREAD_TRACE_FINISH 0x37
9542 /* CIK */
9543 #define V_028A90_PIXEL_PIPE_STAT_CONTROL 0x38
9544 #define V_028A90_PIXEL_PIPE_STAT_DUMP 0x39
9545 #define V_028A90_PIXEL_PIPE_STAT_RESET 0x40
9546 /* */
9547 #define S_028A90_ADDRESS_HI(x) (((x) & 0x1FF) << 18)
9548 #define G_028A90_ADDRESS_HI(x) (((x) >> 18) & 0x1FF)
9549 #define C_028A90_ADDRESS_HI 0xF803FFFF
9550 #define S_028A90_EXTENDED_EVENT(x) (((x) & 0x1) << 27)
9551 #define G_028A90_EXTENDED_EVENT(x) (((x) >> 27) & 0x1)
9552 #define C_028A90_EXTENDED_EVENT 0xF7FFFFFF
9553 #define R_028A94_VGT_MULTI_PRIM_IB_RESET_EN 0x028A94
9554 #define S_028A94_RESET_EN(x) (((x) & 0x1) << 0)
9555 #define G_028A94_RESET_EN(x) (((x) >> 0) & 0x1)
9556 #define C_028A94_RESET_EN 0xFFFFFFFE
9557 #define R_028AA0_VGT_INSTANCE_STEP_RATE_0 0x028AA0
9558 #define R_028AA4_VGT_INSTANCE_STEP_RATE_1 0x028AA4
9559 #define R_028AA8_IA_MULTI_VGT_PARAM 0x028AA8
9560 #define S_028AA8_PRIMGROUP_SIZE(x) (((x) & 0xFFFF) << 0)
9561 #define G_028AA8_PRIMGROUP_SIZE(x) (((x) >> 0) & 0xFFFF)
9562 #define C_028AA8_PRIMGROUP_SIZE 0xFFFF0000
9563 #define S_028AA8_PARTIAL_VS_WAVE_ON(x) (((x) & 0x1) << 16)
9564 #define G_028AA8_PARTIAL_VS_WAVE_ON(x) (((x) >> 16) & 0x1)
9565 #define C_028AA8_PARTIAL_VS_WAVE_ON 0xFFFEFFFF
9566 #define S_028AA8_SWITCH_ON_EOP(x) (((x) & 0x1) << 17)
9567 #define G_028AA8_SWITCH_ON_EOP(x) (((x) >> 17) & 0x1)
9568 #define C_028AA8_SWITCH_ON_EOP 0xFFFDFFFF
9569 #define S_028AA8_PARTIAL_ES_WAVE_ON(x) (((x) & 0x1) << 18)
9570 #define G_028AA8_PARTIAL_ES_WAVE_ON(x) (((x) >> 18) & 0x1)
9571 #define C_028AA8_PARTIAL_ES_WAVE_ON 0xFFFBFFFF
9572 #define S_028AA8_SWITCH_ON_EOI(x) (((x) & 0x1) << 19)
9573 #define G_028AA8_SWITCH_ON_EOI(x) (((x) >> 19) & 0x1)
9574 #define C_028AA8_SWITCH_ON_EOI 0xFFF7FFFF
9575 /* CIK */
9576 #define S_028AA8_WD_SWITCH_ON_EOP(x) (((x) & 0x1) << 20)
9577 #define G_028AA8_WD_SWITCH_ON_EOP(x) (((x) >> 20) & 0x1)
9578 #define C_028AA8_WD_SWITCH_ON_EOP 0xFFEFFFFF
9579 /* VI */
9580 #define S_028AA8_MAX_PRIMGRP_IN_WAVE(x) (((x) & 0x0F) << 28)
9581 #define G_028AA8_MAX_PRIMGRP_IN_WAVE(x) (((x) >> 28) & 0x0F)
9582 #define C_028AA8_MAX_PRIMGRP_IN_WAVE 0x0FFFFFFF
9583 /* */
9584 #define R_028AAC_VGT_ESGS_RING_ITEMSIZE 0x028AAC
9585 #define S_028AAC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
9586 #define G_028AAC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
9587 #define C_028AAC_ITEMSIZE 0xFFFF8000
9588 #define R_028AB0_VGT_GSVS_RING_ITEMSIZE 0x028AB0
9589 #define S_028AB0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
9590 #define G_028AB0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
9591 #define C_028AB0_ITEMSIZE 0xFFFF8000
9592 #define R_028AB4_VGT_REUSE_OFF 0x028AB4
9593 #define S_028AB4_REUSE_OFF(x) (((x) & 0x1) << 0)
9594 #define G_028AB4_REUSE_OFF(x) (((x) >> 0) & 0x1)
9595 #define C_028AB4_REUSE_OFF 0xFFFFFFFE
9596 #define R_028AB8_VGT_VTX_CNT_EN 0x028AB8
9597 #define S_028AB8_VTX_CNT_EN(x) (((x) & 0x1) << 0)
9598 #define G_028AB8_VTX_CNT_EN(x) (((x) >> 0) & 0x1)
9599 #define C_028AB8_VTX_CNT_EN 0xFFFFFFFE
9600 #define R_028ABC_DB_HTILE_SURFACE 0x028ABC
9601 #define S_028ABC_LINEAR(x) (((x) & 0x1) << 0)
9602 #define G_028ABC_LINEAR(x) (((x) >> 0) & 0x1)
9603 #define C_028ABC_LINEAR 0xFFFFFFFE
9604 #define S_028ABC_FULL_CACHE(x) (((x) & 0x1) << 1)
9605 #define G_028ABC_FULL_CACHE(x) (((x) >> 1) & 0x1)
9606 #define C_028ABC_FULL_CACHE 0xFFFFFFFD
9607 #define S_028ABC_HTILE_USES_PRELOAD_WIN(x) (((x) & 0x1) << 2)
9608 #define G_028ABC_HTILE_USES_PRELOAD_WIN(x) (((x) >> 2) & 0x1)
9609 #define C_028ABC_HTILE_USES_PRELOAD_WIN 0xFFFFFFFB
9610 #define S_028ABC_PRELOAD(x) (((x) & 0x1) << 3)
9611 #define G_028ABC_PRELOAD(x) (((x) >> 3) & 0x1)
9612 #define C_028ABC_PRELOAD 0xFFFFFFF7
9613 #define S_028ABC_PREFETCH_WIDTH(x) (((x) & 0x3F) << 4)
9614 #define G_028ABC_PREFETCH_WIDTH(x) (((x) >> 4) & 0x3F)
9615 #define C_028ABC_PREFETCH_WIDTH 0xFFFFFC0F
9616 #define S_028ABC_PREFETCH_HEIGHT(x) (((x) & 0x3F) << 10)
9617 #define G_028ABC_PREFETCH_HEIGHT(x) (((x) >> 10) & 0x3F)
9618 #define C_028ABC_PREFETCH_HEIGHT 0xFFFF03FF
9619 #define S_028ABC_DST_OUTSIDE_ZERO_TO_ONE(x) (((x) & 0x1) << 16)
9620 #define G_028ABC_DST_OUTSIDE_ZERO_TO_ONE(x) (((x) >> 16) & 0x1)
9621 #define C_028ABC_DST_OUTSIDE_ZERO_TO_ONE 0xFFFEFFFF
9622 /* VI */
9623 #define S_028ABC_TC_COMPATIBLE(x) (((x) & 0x1) << 17)
9624 #define G_028ABC_TC_COMPATIBLE(x) (((x) >> 17) & 0x1)
9625 #define C_028ABC_TC_COMPATIBLE 0xFFFDFFFF
9626 /* */
9627 #define R_028AC0_DB_SRESULTS_COMPARE_STATE0 0x028AC0
9628 #define S_028AC0_COMPAREFUNC0(x) (((x) & 0x07) << 0)
9629 #define G_028AC0_COMPAREFUNC0(x) (((x) >> 0) & 0x07)
9630 #define C_028AC0_COMPAREFUNC0 0xFFFFFFF8
9631 #define V_028AC0_REF_NEVER 0x00
9632 #define V_028AC0_REF_LESS 0x01
9633 #define V_028AC0_REF_EQUAL 0x02
9634 #define V_028AC0_REF_LEQUAL 0x03
9635 #define V_028AC0_REF_GREATER 0x04
9636 #define V_028AC0_REF_NOTEQUAL 0x05
9637 #define V_028AC0_REF_GEQUAL 0x06
9638 #define V_028AC0_REF_ALWAYS 0x07
9639 #define S_028AC0_COMPAREVALUE0(x) (((x) & 0xFF) << 4)
9640 #define G_028AC0_COMPAREVALUE0(x) (((x) >> 4) & 0xFF)
9641 #define C_028AC0_COMPAREVALUE0 0xFFFFF00F
9642 #define S_028AC0_COMPAREMASK0(x) (((x) & 0xFF) << 12)
9643 #define G_028AC0_COMPAREMASK0(x) (((x) >> 12) & 0xFF)
9644 #define C_028AC0_COMPAREMASK0 0xFFF00FFF
9645 #define S_028AC0_ENABLE0(x) (((x) & 0x1) << 24)
9646 #define G_028AC0_ENABLE0(x) (((x) >> 24) & 0x1)
9647 #define C_028AC0_ENABLE0 0xFEFFFFFF
9648 #define R_028AC4_DB_SRESULTS_COMPARE_STATE1 0x028AC4
9649 #define S_028AC4_COMPAREFUNC1(x) (((x) & 0x07) << 0)
9650 #define G_028AC4_COMPAREFUNC1(x) (((x) >> 0) & 0x07)
9651 #define C_028AC4_COMPAREFUNC1 0xFFFFFFF8
9652 #define V_028AC4_REF_NEVER 0x00
9653 #define V_028AC4_REF_LESS 0x01
9654 #define V_028AC4_REF_EQUAL 0x02
9655 #define V_028AC4_REF_LEQUAL 0x03
9656 #define V_028AC4_REF_GREATER 0x04
9657 #define V_028AC4_REF_NOTEQUAL 0x05
9658 #define V_028AC4_REF_GEQUAL 0x06
9659 #define V_028AC4_REF_ALWAYS 0x07
9660 #define S_028AC4_COMPAREVALUE1(x) (((x) & 0xFF) << 4)
9661 #define G_028AC4_COMPAREVALUE1(x) (((x) >> 4) & 0xFF)
9662 #define C_028AC4_COMPAREVALUE1 0xFFFFF00F
9663 #define S_028AC4_COMPAREMASK1(x) (((x) & 0xFF) << 12)
9664 #define G_028AC4_COMPAREMASK1(x) (((x) >> 12) & 0xFF)
9665 #define C_028AC4_COMPAREMASK1 0xFFF00FFF
9666 #define S_028AC4_ENABLE1(x) (((x) & 0x1) << 24)
9667 #define G_028AC4_ENABLE1(x) (((x) >> 24) & 0x1)
9668 #define C_028AC4_ENABLE1 0xFEFFFFFF
9669 #define R_028AC8_DB_PRELOAD_CONTROL 0x028AC8
9670 #define S_028AC8_START_X(x) (((x) & 0xFF) << 0)
9671 #define G_028AC8_START_X(x) (((x) >> 0) & 0xFF)
9672 #define C_028AC8_START_X 0xFFFFFF00
9673 #define S_028AC8_START_Y(x) (((x) & 0xFF) << 8)
9674 #define G_028AC8_START_Y(x) (((x) >> 8) & 0xFF)
9675 #define C_028AC8_START_Y 0xFFFF00FF
9676 #define S_028AC8_MAX_X(x) (((x) & 0xFF) << 16)
9677 #define G_028AC8_MAX_X(x) (((x) >> 16) & 0xFF)
9678 #define C_028AC8_MAX_X 0xFF00FFFF
9679 #define S_028AC8_MAX_Y(x) (((x) & 0xFF) << 24)
9680 #define G_028AC8_MAX_Y(x) (((x) >> 24) & 0xFF)
9681 #define C_028AC8_MAX_Y 0x00FFFFFF
9682 #define R_028AD0_VGT_STRMOUT_BUFFER_SIZE_0 0x028AD0
9683 #define R_028AD4_VGT_STRMOUT_VTX_STRIDE_0 0x028AD4
9684 #define S_028AD4_STRIDE(x) (((x) & 0x3FF) << 0)
9685 #define G_028AD4_STRIDE(x) (((x) >> 0) & 0x3FF)
9686 #define C_028AD4_STRIDE 0xFFFFFC00
9687 #define R_028ADC_VGT_STRMOUT_BUFFER_OFFSET_0 0x028ADC
9688 #define R_028AE0_VGT_STRMOUT_BUFFER_SIZE_1 0x028AE0
9689 #define R_028AE4_VGT_STRMOUT_VTX_STRIDE_1 0x028AE4
9690 #define S_028AE4_STRIDE(x) (((x) & 0x3FF) << 0)
9691 #define G_028AE4_STRIDE(x) (((x) >> 0) & 0x3FF)
9692 #define C_028AE4_STRIDE 0xFFFFFC00
9693 #define R_028AEC_VGT_STRMOUT_BUFFER_OFFSET_1 0x028AEC
9694 #define R_028AF0_VGT_STRMOUT_BUFFER_SIZE_2 0x028AF0
9695 #define R_028AF4_VGT_STRMOUT_VTX_STRIDE_2 0x028AF4
9696 #define S_028AF4_STRIDE(x) (((x) & 0x3FF) << 0)
9697 #define G_028AF4_STRIDE(x) (((x) >> 0) & 0x3FF)
9698 #define C_028AF4_STRIDE 0xFFFFFC00
9699 #define R_028AFC_VGT_STRMOUT_BUFFER_OFFSET_2 0x028AFC
9700 #define R_028B00_VGT_STRMOUT_BUFFER_SIZE_3 0x028B00
9701 #define R_028B04_VGT_STRMOUT_VTX_STRIDE_3 0x028B04
9702 #define S_028B04_STRIDE(x) (((x) & 0x3FF) << 0)
9703 #define G_028B04_STRIDE(x) (((x) >> 0) & 0x3FF)
9704 #define C_028B04_STRIDE 0xFFFFFC00
9705 #define R_028B0C_VGT_STRMOUT_BUFFER_OFFSET_3 0x028B0C
9706 #define R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET 0x028B28
9707 #define R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE 0x028B2C
9708 #define R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE 0x028B30
9709 #define S_028B30_VERTEX_STRIDE(x) (((x) & 0x1FF) << 0)
9710 #define G_028B30_VERTEX_STRIDE(x) (((x) >> 0) & 0x1FF)
9711 #define C_028B30_VERTEX_STRIDE 0xFFFFFE00
9712 #define R_028B38_VGT_GS_MAX_VERT_OUT 0x028B38
9713 #define S_028B38_MAX_VERT_OUT(x) (((x) & 0x7FF) << 0)
9714 #define G_028B38_MAX_VERT_OUT(x) (((x) >> 0) & 0x7FF)
9715 #define C_028B38_MAX_VERT_OUT 0xFFFFF800
9716 /* VI */
9717 #define R_028B50_VGT_TESS_DISTRIBUTION 0x028B50
9718 #define S_028B50_ACCUM_ISOLINE(x) (((x) & 0xFF) << 0)
9719 #define G_028B50_ACCUM_ISOLINE(x) (((x) >> 0) & 0xFF)
9720 #define C_028B50_ACCUM_ISOLINE 0xFFFFFF00
9721 #define S_028B50_ACCUM_TRI(x) (((x) & 0xFF) << 8)
9722 #define G_028B50_ACCUM_TRI(x) (((x) >> 8) & 0xFF)
9723 #define C_028B50_ACCUM_TRI 0xFFFF00FF
9724 #define S_028B50_ACCUM_QUAD(x) (((x) & 0xFF) << 16)
9725 #define G_028B50_ACCUM_QUAD(x) (((x) >> 16) & 0xFF)
9726 #define C_028B50_ACCUM_QUAD 0xFF00FFFF
9727 #define S_028B50_DONUT_SPLIT(x) (((x) & 0xFF) << 24)
9728 #define G_028B50_DONUT_SPLIT(x) (((x) >> 24) & 0xFF)
9729 #define C_028B50_DONUT_SPLIT 0x00FFFFFF
9730 /* */
9731 #define R_028B54_VGT_SHADER_STAGES_EN 0x028B54
9732 #define S_028B54_LS_EN(x) (((x) & 0x03) << 0)
9733 #define G_028B54_LS_EN(x) (((x) >> 0) & 0x03)
9734 #define C_028B54_LS_EN 0xFFFFFFFC
9735 #define V_028B54_LS_STAGE_OFF 0x00
9736 #define V_028B54_LS_STAGE_ON 0x01
9737 #define V_028B54_CS_STAGE_ON 0x02
9738 #define S_028B54_HS_EN(x) (((x) & 0x1) << 2)
9739 #define G_028B54_HS_EN(x) (((x) >> 2) & 0x1)
9740 #define C_028B54_HS_EN 0xFFFFFFFB
9741 #define S_028B54_ES_EN(x) (((x) & 0x03) << 3)
9742 #define G_028B54_ES_EN(x) (((x) >> 3) & 0x03)
9743 #define C_028B54_ES_EN 0xFFFFFFE7
9744 #define V_028B54_ES_STAGE_OFF 0x00
9745 #define V_028B54_ES_STAGE_DS 0x01
9746 #define V_028B54_ES_STAGE_REAL 0x02
9747 #define S_028B54_GS_EN(x) (((x) & 0x1) << 5)
9748 #define G_028B54_GS_EN(x) (((x) >> 5) & 0x1)
9749 #define C_028B54_GS_EN 0xFFFFFFDF
9750 #define S_028B54_VS_EN(x) (((x) & 0x03) << 6)
9751 #define G_028B54_VS_EN(x) (((x) >> 6) & 0x03)
9752 #define C_028B54_VS_EN 0xFFFFFF3F
9753 #define V_028B54_VS_STAGE_REAL 0x00
9754 #define V_028B54_VS_STAGE_DS 0x01
9755 #define V_028B54_VS_STAGE_COPY_SHADER 0x02
9756 #define S_028B54_DYNAMIC_HS(x) (((x) & 0x1) << 8)
9757 #define G_028B54_DYNAMIC_HS(x) (((x) >> 8) & 0x1)
9758 #define C_028B54_DYNAMIC_HS 0xFFFFFEFF
9759 /* VI */
9760 #define S_028B54_DISPATCH_DRAW_EN(x) (((x) & 0x1) << 9)
9761 #define G_028B54_DISPATCH_DRAW_EN(x) (((x) >> 9) & 0x1)
9762 #define C_028B54_DISPATCH_DRAW_EN 0xFFFFFDFF
9763 #define S_028B54_DIS_DEALLOC_ACCUM_0(x) (((x) & 0x1) << 10)
9764 #define G_028B54_DIS_DEALLOC_ACCUM_0(x) (((x) >> 10) & 0x1)
9765 #define C_028B54_DIS_DEALLOC_ACCUM_0 0xFFFFFBFF
9766 #define S_028B54_DIS_DEALLOC_ACCUM_1(x) (((x) & 0x1) << 11)
9767 #define G_028B54_DIS_DEALLOC_ACCUM_1(x) (((x) >> 11) & 0x1)
9768 #define C_028B54_DIS_DEALLOC_ACCUM_1 0xFFFFF7FF
9769 #define S_028B54_VS_WAVE_ID_EN(x) (((x) & 0x1) << 12)
9770 #define G_028B54_VS_WAVE_ID_EN(x) (((x) >> 12) & 0x1)
9771 #define C_028B54_VS_WAVE_ID_EN 0xFFFFEFFF
9772 /* */
9773 #define R_028B58_VGT_LS_HS_CONFIG 0x028B58
9774 #define S_028B58_NUM_PATCHES(x) (((x) & 0xFF) << 0)
9775 #define G_028B58_NUM_PATCHES(x) (((x) >> 0) & 0xFF)
9776 #define C_028B58_NUM_PATCHES 0xFFFFFF00
9777 #define S_028B58_HS_NUM_INPUT_CP(x) (((x) & 0x3F) << 8)
9778 #define G_028B58_HS_NUM_INPUT_CP(x) (((x) >> 8) & 0x3F)
9779 #define C_028B58_HS_NUM_INPUT_CP 0xFFFFC0FF
9780 #define S_028B58_HS_NUM_OUTPUT_CP(x) (((x) & 0x3F) << 14)
9781 #define G_028B58_HS_NUM_OUTPUT_CP(x) (((x) >> 14) & 0x3F)
9782 #define C_028B58_HS_NUM_OUTPUT_CP 0xFFF03FFF
9783 #define R_028B5C_VGT_GS_VERT_ITEMSIZE 0x028B5C
9784 #define S_028B5C_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
9785 #define G_028B5C_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
9786 #define C_028B5C_ITEMSIZE 0xFFFF8000
9787 #define R_028B60_VGT_GS_VERT_ITEMSIZE_1 0x028B60
9788 #define S_028B60_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
9789 #define G_028B60_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
9790 #define C_028B60_ITEMSIZE 0xFFFF8000
9791 #define R_028B64_VGT_GS_VERT_ITEMSIZE_2 0x028B64
9792 #define S_028B64_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
9793 #define G_028B64_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
9794 #define C_028B64_ITEMSIZE 0xFFFF8000
9795 #define R_028B68_VGT_GS_VERT_ITEMSIZE_3 0x028B68
9796 #define S_028B68_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
9797 #define G_028B68_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
9798 #define C_028B68_ITEMSIZE 0xFFFF8000
9799 #define R_028B6C_VGT_TF_PARAM 0x028B6C
9800 #define S_028B6C_TYPE(x) (((x) & 0x03) << 0)
9801 #define G_028B6C_TYPE(x) (((x) >> 0) & 0x03)
9802 #define C_028B6C_TYPE 0xFFFFFFFC
9803 #define V_028B6C_TESS_ISOLINE 0x00
9804 #define V_028B6C_TESS_TRIANGLE 0x01
9805 #define V_028B6C_TESS_QUAD 0x02
9806 #define S_028B6C_PARTITIONING(x) (((x) & 0x07) << 2)
9807 #define G_028B6C_PARTITIONING(x) (((x) >> 2) & 0x07)
9808 #define C_028B6C_PARTITIONING 0xFFFFFFE3
9809 #define V_028B6C_PART_INTEGER 0x00
9810 #define V_028B6C_PART_POW2 0x01
9811 #define V_028B6C_PART_FRAC_ODD 0x02
9812 #define V_028B6C_PART_FRAC_EVEN 0x03
9813 #define S_028B6C_TOPOLOGY(x) (((x) & 0x07) << 5)
9814 #define G_028B6C_TOPOLOGY(x) (((x) >> 5) & 0x07)
9815 #define C_028B6C_TOPOLOGY 0xFFFFFF1F
9816 #define V_028B6C_OUTPUT_POINT 0x00
9817 #define V_028B6C_OUTPUT_LINE 0x01
9818 #define V_028B6C_OUTPUT_TRIANGLE_CW 0x02
9819 #define V_028B6C_OUTPUT_TRIANGLE_CCW 0x03
9820 #define S_028B6C_RESERVED_REDUC_AXIS(x) (((x) & 0x1) << 8) /* not on CIK */
9821 #define G_028B6C_RESERVED_REDUC_AXIS(x) (((x) >> 8) & 0x1) /* not on CIK */
9822 #define C_028B6C_RESERVED_REDUC_AXIS 0xFFFFFEFF /* not on CIK */
9823 #define S_028B6C_DEPRECATED(x) (((x) & 0x1) << 9)
9824 #define G_028B6C_DEPRECATED(x) (((x) >> 9) & 0x1)
9825 #define C_028B6C_DEPRECATED 0xFFFFFDFF
9826 #define S_028B6C_NUM_DS_WAVES_PER_SIMD(x) (((x) & 0x0F) << 10)
9827 #define G_028B6C_NUM_DS_WAVES_PER_SIMD(x) (((x) >> 10) & 0x0F)
9828 #define C_028B6C_NUM_DS_WAVES_PER_SIMD 0xFFFFC3FF
9829 #define S_028B6C_DISABLE_DONUTS(x) (((x) & 0x1) << 14)
9830 #define G_028B6C_DISABLE_DONUTS(x) (((x) >> 14) & 0x1)
9831 #define C_028B6C_DISABLE_DONUTS 0xFFFFBFFF
9832 /* CIK */
9833 #define S_028B6C_RDREQ_POLICY(x) (((x) & 0x03) << 15)
9834 #define G_028B6C_RDREQ_POLICY(x) (((x) >> 15) & 0x03)
9835 #define C_028B6C_RDREQ_POLICY 0xFFFE7FFF
9836 #define V_028B6C_VGT_POLICY_LRU 0x00
9837 #define V_028B6C_VGT_POLICY_STREAM 0x01
9838 #define V_028B6C_VGT_POLICY_BYPASS 0x02
9839 /* */
9840 /* VI */
9841 #define S_028B6C_DISTRIBUTION_MODE(x) (((x) & 0x03) << 17)
9842 #define G_028B6C_DISTRIBUTION_MODE(x) (((x) >> 17) & 0x03)
9843 #define C_028B6C_DISTRIBUTION_MODE 0xFFF9FFFF
9844 #define S_028B6C_MTYPE(x) (((x) & 0x03) << 19)
9845 #define G_028B6C_MTYPE(x) (((x) >> 19) & 0x03)
9846 #define C_028B6C_MTYPE 0xFFE7FFFF
9847 /* */
9848 #define R_028B70_DB_ALPHA_TO_MASK 0x028B70
9849 #define S_028B70_ALPHA_TO_MASK_ENABLE(x) (((x) & 0x1) << 0)
9850 #define G_028B70_ALPHA_TO_MASK_ENABLE(x) (((x) >> 0) & 0x1)
9851 #define C_028B70_ALPHA_TO_MASK_ENABLE 0xFFFFFFFE
9852 #define S_028B70_ALPHA_TO_MASK_OFFSET0(x) (((x) & 0x03) << 8)
9853 #define G_028B70_ALPHA_TO_MASK_OFFSET0(x) (((x) >> 8) & 0x03)
9854 #define C_028B70_ALPHA_TO_MASK_OFFSET0 0xFFFFFCFF
9855 #define S_028B70_ALPHA_TO_MASK_OFFSET1(x) (((x) & 0x03) << 10)
9856 #define G_028B70_ALPHA_TO_MASK_OFFSET1(x) (((x) >> 10) & 0x03)
9857 #define C_028B70_ALPHA_TO_MASK_OFFSET1 0xFFFFF3FF
9858 #define S_028B70_ALPHA_TO_MASK_OFFSET2(x) (((x) & 0x03) << 12)
9859 #define G_028B70_ALPHA_TO_MASK_OFFSET2(x) (((x) >> 12) & 0x03)
9860 #define C_028B70_ALPHA_TO_MASK_OFFSET2 0xFFFFCFFF
9861 #define S_028B70_ALPHA_TO_MASK_OFFSET3(x) (((x) & 0x03) << 14)
9862 #define G_028B70_ALPHA_TO_MASK_OFFSET3(x) (((x) >> 14) & 0x03)
9863 #define C_028B70_ALPHA_TO_MASK_OFFSET3 0xFFFF3FFF
9864 #define S_028B70_OFFSET_ROUND(x) (((x) & 0x1) << 16)
9865 #define G_028B70_OFFSET_ROUND(x) (((x) >> 16) & 0x1)
9866 #define C_028B70_OFFSET_ROUND 0xFFFEFFFF
9867 /* CIK */
9868 #define R_028B74_VGT_DISPATCH_DRAW_INDEX 0x028B74
9869 /* */
9870 #define R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL 0x028B78
9871 #define S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(x) (((x) & 0xFF) << 0)
9872 #define G_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(x) (((x) >> 0) & 0xFF)
9873 #define C_028B78_POLY_OFFSET_NEG_NUM_DB_BITS 0xFFFFFF00
9874 #define S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(x) (((x) & 0x1) << 8)
9875 #define G_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(x) (((x) >> 8) & 0x1)
9876 #define C_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT 0xFFFFFEFF
9877 #define R_028B7C_PA_SU_POLY_OFFSET_CLAMP 0x028B7C
9878 #define R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE 0x028B80
9879 #define R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET 0x028B84
9880 #define R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE 0x028B88
9881 #define R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET 0x028B8C
9882 #define R_028B90_VGT_GS_INSTANCE_CNT 0x028B90
9883 #define S_028B90_ENABLE(x) (((x) & 0x1) << 0)
9884 #define G_028B90_ENABLE(x) (((x) >> 0) & 0x1)
9885 #define C_028B90_ENABLE 0xFFFFFFFE
9886 #define S_028B90_CNT(x) (((x) & 0x7F) << 2)
9887 #define G_028B90_CNT(x) (((x) >> 2) & 0x7F)
9888 #define C_028B90_CNT 0xFFFFFE03
9889 #define R_028B94_VGT_STRMOUT_CONFIG 0x028B94
9890 #define S_028B94_STREAMOUT_0_EN(x) (((x) & 0x1) << 0)
9891 #define G_028B94_STREAMOUT_0_EN(x) (((x) >> 0) & 0x1)
9892 #define C_028B94_STREAMOUT_0_EN 0xFFFFFFFE
9893 #define S_028B94_STREAMOUT_1_EN(x) (((x) & 0x1) << 1)
9894 #define G_028B94_STREAMOUT_1_EN(x) (((x) >> 1) & 0x1)
9895 #define C_028B94_STREAMOUT_1_EN 0xFFFFFFFD
9896 #define S_028B94_STREAMOUT_2_EN(x) (((x) & 0x1) << 2)
9897 #define G_028B94_STREAMOUT_2_EN(x) (((x) >> 2) & 0x1)
9898 #define C_028B94_STREAMOUT_2_EN 0xFFFFFFFB
9899 #define S_028B94_STREAMOUT_3_EN(x) (((x) & 0x1) << 3)
9900 #define G_028B94_STREAMOUT_3_EN(x) (((x) >> 3) & 0x1)
9901 #define C_028B94_STREAMOUT_3_EN 0xFFFFFFF7
9902 #define S_028B94_RAST_STREAM(x) (((x) & 0x07) << 4)
9903 #define G_028B94_RAST_STREAM(x) (((x) >> 4) & 0x07)
9904 #define C_028B94_RAST_STREAM 0xFFFFFF8F
9905 #define S_028B94_RAST_STREAM_MASK(x) (((x) & 0x0F) << 8)
9906 #define G_028B94_RAST_STREAM_MASK(x) (((x) >> 8) & 0x0F)
9907 #define C_028B94_RAST_STREAM_MASK 0xFFFFF0FF
9908 #define S_028B94_USE_RAST_STREAM_MASK(x) (((x) & 0x1) << 31)
9909 #define G_028B94_USE_RAST_STREAM_MASK(x) (((x) >> 31) & 0x1)
9910 #define C_028B94_USE_RAST_STREAM_MASK 0x7FFFFFFF
9911 #define R_028B98_VGT_STRMOUT_BUFFER_CONFIG 0x028B98
9912 #define S_028B98_STREAM_0_BUFFER_EN(x) (((x) & 0x0F) << 0)
9913 #define G_028B98_STREAM_0_BUFFER_EN(x) (((x) >> 0) & 0x0F)
9914 #define C_028B98_STREAM_0_BUFFER_EN 0xFFFFFFF0
9915 #define S_028B98_STREAM_1_BUFFER_EN(x) (((x) & 0x0F) << 4)
9916 #define G_028B98_STREAM_1_BUFFER_EN(x) (((x) >> 4) & 0x0F)
9917 #define C_028B98_STREAM_1_BUFFER_EN 0xFFFFFF0F
9918 #define S_028B98_STREAM_2_BUFFER_EN(x) (((x) & 0x0F) << 8)
9919 #define G_028B98_STREAM_2_BUFFER_EN(x) (((x) >> 8) & 0x0F)
9920 #define C_028B98_STREAM_2_BUFFER_EN 0xFFFFF0FF
9921 #define S_028B98_STREAM_3_BUFFER_EN(x) (((x) & 0x0F) << 12)
9922 #define G_028B98_STREAM_3_BUFFER_EN(x) (((x) >> 12) & 0x0F)
9923 #define C_028B98_STREAM_3_BUFFER_EN 0xFFFF0FFF
9924 #define R_028BD4_PA_SC_CENTROID_PRIORITY_0 0x028BD4
9925 #define S_028BD4_DISTANCE_0(x) (((x) & 0x0F) << 0)
9926 #define G_028BD4_DISTANCE_0(x) (((x) >> 0) & 0x0F)
9927 #define C_028BD4_DISTANCE_0 0xFFFFFFF0
9928 #define S_028BD4_DISTANCE_1(x) (((x) & 0x0F) << 4)
9929 #define G_028BD4_DISTANCE_1(x) (((x) >> 4) & 0x0F)
9930 #define C_028BD4_DISTANCE_1 0xFFFFFF0F
9931 #define S_028BD4_DISTANCE_2(x) (((x) & 0x0F) << 8)
9932 #define G_028BD4_DISTANCE_2(x) (((x) >> 8) & 0x0F)
9933 #define C_028BD4_DISTANCE_2 0xFFFFF0FF
9934 #define S_028BD4_DISTANCE_3(x) (((x) & 0x0F) << 12)
9935 #define G_028BD4_DISTANCE_3(x) (((x) >> 12) & 0x0F)
9936 #define C_028BD4_DISTANCE_3 0xFFFF0FFF
9937 #define S_028BD4_DISTANCE_4(x) (((x) & 0x0F) << 16)
9938 #define G_028BD4_DISTANCE_4(x) (((x) >> 16) & 0x0F)
9939 #define C_028BD4_DISTANCE_4 0xFFF0FFFF
9940 #define S_028BD4_DISTANCE_5(x) (((x) & 0x0F) << 20)
9941 #define G_028BD4_DISTANCE_5(x) (((x) >> 20) & 0x0F)
9942 #define C_028BD4_DISTANCE_5 0xFF0FFFFF
9943 #define S_028BD4_DISTANCE_6(x) (((x) & 0x0F) << 24)
9944 #define G_028BD4_DISTANCE_6(x) (((x) >> 24) & 0x0F)
9945 #define C_028BD4_DISTANCE_6 0xF0FFFFFF
9946 #define S_028BD4_DISTANCE_7(x) (((x) & 0x0F) << 28)
9947 #define G_028BD4_DISTANCE_7(x) (((x) >> 28) & 0x0F)
9948 #define C_028BD4_DISTANCE_7 0x0FFFFFFF
9949 #define R_028BD8_PA_SC_CENTROID_PRIORITY_1 0x028BD8
9950 #define S_028BD8_DISTANCE_8(x) (((x) & 0x0F) << 0)
9951 #define G_028BD8_DISTANCE_8(x) (((x) >> 0) & 0x0F)
9952 #define C_028BD8_DISTANCE_8 0xFFFFFFF0
9953 #define S_028BD8_DISTANCE_9(x) (((x) & 0x0F) << 4)
9954 #define G_028BD8_DISTANCE_9(x) (((x) >> 4) & 0x0F)
9955 #define C_028BD8_DISTANCE_9 0xFFFFFF0F
9956 #define S_028BD8_DISTANCE_10(x) (((x) & 0x0F) << 8)
9957 #define G_028BD8_DISTANCE_10(x) (((x) >> 8) & 0x0F)
9958 #define C_028BD8_DISTANCE_10 0xFFFFF0FF
9959 #define S_028BD8_DISTANCE_11(x) (((x) & 0x0F) << 12)
9960 #define G_028BD8_DISTANCE_11(x) (((x) >> 12) & 0x0F)
9961 #define C_028BD8_DISTANCE_11 0xFFFF0FFF
9962 #define S_028BD8_DISTANCE_12(x) (((x) & 0x0F) << 16)
9963 #define G_028BD8_DISTANCE_12(x) (((x) >> 16) & 0x0F)
9964 #define C_028BD8_DISTANCE_12 0xFFF0FFFF
9965 #define S_028BD8_DISTANCE_13(x) (((x) & 0x0F) << 20)
9966 #define G_028BD8_DISTANCE_13(x) (((x) >> 20) & 0x0F)
9967 #define C_028BD8_DISTANCE_13 0xFF0FFFFF
9968 #define S_028BD8_DISTANCE_14(x) (((x) & 0x0F) << 24)
9969 #define G_028BD8_DISTANCE_14(x) (((x) >> 24) & 0x0F)
9970 #define C_028BD8_DISTANCE_14 0xF0FFFFFF
9971 #define S_028BD8_DISTANCE_15(x) (((x) & 0x0F) << 28)
9972 #define G_028BD8_DISTANCE_15(x) (((x) >> 28) & 0x0F)
9973 #define C_028BD8_DISTANCE_15 0x0FFFFFFF
9974 #define R_028BDC_PA_SC_LINE_CNTL 0x028BDC
9975 #define S_028BDC_EXPAND_LINE_WIDTH(x) (((x) & 0x1) << 9)
9976 #define G_028BDC_EXPAND_LINE_WIDTH(x) (((x) >> 9) & 0x1)
9977 #define C_028BDC_EXPAND_LINE_WIDTH 0xFFFFFDFF
9978 #define S_028BDC_LAST_PIXEL(x) (((x) & 0x1) << 10)
9979 #define G_028BDC_LAST_PIXEL(x) (((x) >> 10) & 0x1)
9980 #define C_028BDC_LAST_PIXEL 0xFFFFFBFF
9981 #define S_028BDC_PERPENDICULAR_ENDCAP_ENA(x) (((x) & 0x1) << 11)
9982 #define G_028BDC_PERPENDICULAR_ENDCAP_ENA(x) (((x) >> 11) & 0x1)
9983 #define C_028BDC_PERPENDICULAR_ENDCAP_ENA 0xFFFFF7FF
9984 #define S_028BDC_DX10_DIAMOND_TEST_ENA(x) (((x) & 0x1) << 12)
9985 #define G_028BDC_DX10_DIAMOND_TEST_ENA(x) (((x) >> 12) & 0x1)
9986 #define C_028BDC_DX10_DIAMOND_TEST_ENA 0xFFFFEFFF
9987 #define R_028BE0_PA_SC_AA_CONFIG 0x028BE0
9988 #define S_028BE0_MSAA_NUM_SAMPLES(x) (((x) & 0x7) << 0)
9989 #define G_028BE0_MSAA_NUM_SAMPLES(x) (((x) >> 0) & 0x07)
9990 #define C_028BE0_MSAA_NUM_SAMPLES 0xFFFFFFF8
9991 #define S_028BE0_AA_MASK_CENTROID_DTMN(x) (((x) & 0x1) << 4)
9992 #define G_028BE0_AA_MASK_CENTROID_DTMN(x) (((x) >> 4) & 0x1)
9993 #define C_028BE0_AA_MASK_CENTROID_DTMN 0xFFFFFFEF
9994 #define S_028BE0_MAX_SAMPLE_DIST(x) (((x) & 0xf) << 13)
9995 #define G_028BE0_MAX_SAMPLE_DIST(x) (((x) >> 13) & 0x0F)
9996 #define C_028BE0_MAX_SAMPLE_DIST 0xFFFE1FFF
9997 #define S_028BE0_MSAA_EXPOSED_SAMPLES(x) (((x) & 0x7) << 20)
9998 #define G_028BE0_MSAA_EXPOSED_SAMPLES(x) (((x) >> 20) & 0x07)
9999 #define C_028BE0_MSAA_EXPOSED_SAMPLES 0xFF8FFFFF
10000 #define S_028BE0_DETAIL_TO_EXPOSED_MODE(x) (((x) & 0x3) << 24)
10001 #define G_028BE0_DETAIL_TO_EXPOSED_MODE(x) (((x) >> 24) & 0x03)
10002 #define C_028BE0_DETAIL_TO_EXPOSED_MODE 0xFCFFFFFF
10003 #define R_028BE4_PA_SU_VTX_CNTL 0x028BE4
10004 #define S_028BE4_PIX_CENTER(x) (((x) & 0x1) << 0)
10005 #define G_028BE4_PIX_CENTER(x) (((x) >> 0) & 0x1)
10006 #define C_028BE4_PIX_CENTER 0xFFFFFFFE
10007 #define S_028BE4_ROUND_MODE(x) (((x) & 0x03) << 1)
10008 #define G_028BE4_ROUND_MODE(x) (((x) >> 1) & 0x03)
10009 #define C_028BE4_ROUND_MODE 0xFFFFFFF9
10010 #define V_028BE4_X_TRUNCATE 0x00
10011 #define V_028BE4_X_ROUND 0x01
10012 #define V_028BE4_X_ROUND_TO_EVEN 0x02
10013 #define V_028BE4_X_ROUND_TO_ODD 0x03
10014 #define S_028BE4_QUANT_MODE(x) (((x) & 0x07) << 3)
10015 #define G_028BE4_QUANT_MODE(x) (((x) >> 3) & 0x07)
10016 #define C_028BE4_QUANT_MODE 0xFFFFFFC7
10017 #define V_028BE4_X_16_8_FIXED_POINT_1_16TH 0x00
10018 #define V_028BE4_X_16_8_FIXED_POINT_1_8TH 0x01
10019 #define V_028BE4_X_16_8_FIXED_POINT_1_4TH 0x02
10020 #define V_028BE4_X_16_8_FIXED_POINT_1_2 0x03
10021 #define V_028BE4_X_16_8_FIXED_POINT_1 0x04
10022 #define V_028BE4_X_16_8_FIXED_POINT_1_256TH 0x05
10023 #define V_028BE4_X_14_10_FIXED_POINT_1_1024TH 0x06
10024 #define V_028BE4_X_12_12_FIXED_POINT_1_4096TH 0x07
10025 #define R_028BE8_PA_CL_GB_VERT_CLIP_ADJ 0x028BE8
10026 #define R_028BEC_PA_CL_GB_VERT_DISC_ADJ 0x028BEC
10027 #define R_028BF0_PA_CL_GB_HORZ_CLIP_ADJ 0x028BF0
10028 #define R_028BF4_PA_CL_GB_HORZ_DISC_ADJ 0x028BF4
10029 #define R_028BF8_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0 0x028BF8
10030 #define S_028BF8_S0_X(x) (((x) & 0x0F) << 0)
10031 #define G_028BF8_S0_X(x) (((x) >> 0) & 0x0F)
10032 #define C_028BF8_S0_X 0xFFFFFFF0
10033 #define S_028BF8_S0_Y(x) (((x) & 0x0F) << 4)
10034 #define G_028BF8_S0_Y(x) (((x) >> 4) & 0x0F)
10035 #define C_028BF8_S0_Y 0xFFFFFF0F
10036 #define S_028BF8_S1_X(x) (((x) & 0x0F) << 8)
10037 #define G_028BF8_S1_X(x) (((x) >> 8) & 0x0F)
10038 #define C_028BF8_S1_X 0xFFFFF0FF
10039 #define S_028BF8_S1_Y(x) (((x) & 0x0F) << 12)
10040 #define G_028BF8_S1_Y(x) (((x) >> 12) & 0x0F)
10041 #define C_028BF8_S1_Y 0xFFFF0FFF
10042 #define S_028BF8_S2_X(x) (((x) & 0x0F) << 16)
10043 #define G_028BF8_S2_X(x) (((x) >> 16) & 0x0F)
10044 #define C_028BF8_S2_X 0xFFF0FFFF
10045 #define S_028BF8_S2_Y(x) (((x) & 0x0F) << 20)
10046 #define G_028BF8_S2_Y(x) (((x) >> 20) & 0x0F)
10047 #define C_028BF8_S2_Y 0xFF0FFFFF
10048 #define S_028BF8_S3_X(x) (((x) & 0x0F) << 24)
10049 #define G_028BF8_S3_X(x) (((x) >> 24) & 0x0F)
10050 #define C_028BF8_S3_X 0xF0FFFFFF
10051 #define S_028BF8_S3_Y(x) (((x) & 0x0F) << 28)
10052 #define G_028BF8_S3_Y(x) (((x) >> 28) & 0x0F)
10053 #define C_028BF8_S3_Y 0x0FFFFFFF
10054 #define R_028BFC_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1 0x028BFC
10055 #define S_028BFC_S4_X(x) (((x) & 0x0F) << 0)
10056 #define G_028BFC_S4_X(x) (((x) >> 0) & 0x0F)
10057 #define C_028BFC_S4_X 0xFFFFFFF0
10058 #define S_028BFC_S4_Y(x) (((x) & 0x0F) << 4)
10059 #define G_028BFC_S4_Y(x) (((x) >> 4) & 0x0F)
10060 #define C_028BFC_S4_Y 0xFFFFFF0F
10061 #define S_028BFC_S5_X(x) (((x) & 0x0F) << 8)
10062 #define G_028BFC_S5_X(x) (((x) >> 8) & 0x0F)
10063 #define C_028BFC_S5_X 0xFFFFF0FF
10064 #define S_028BFC_S5_Y(x) (((x) & 0x0F) << 12)
10065 #define G_028BFC_S5_Y(x) (((x) >> 12) & 0x0F)
10066 #define C_028BFC_S5_Y 0xFFFF0FFF
10067 #define S_028BFC_S6_X(x) (((x) & 0x0F) << 16)
10068 #define G_028BFC_S6_X(x) (((x) >> 16) & 0x0F)
10069 #define C_028BFC_S6_X 0xFFF0FFFF
10070 #define S_028BFC_S6_Y(x) (((x) & 0x0F) << 20)
10071 #define G_028BFC_S6_Y(x) (((x) >> 20) & 0x0F)
10072 #define C_028BFC_S6_Y 0xFF0FFFFF
10073 #define S_028BFC_S7_X(x) (((x) & 0x0F) << 24)
10074 #define G_028BFC_S7_X(x) (((x) >> 24) & 0x0F)
10075 #define C_028BFC_S7_X 0xF0FFFFFF
10076 #define S_028BFC_S7_Y(x) (((x) & 0x0F) << 28)
10077 #define G_028BFC_S7_Y(x) (((x) >> 28) & 0x0F)
10078 #define C_028BFC_S7_Y 0x0FFFFFFF
10079 #define R_028C00_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2 0x028C00
10080 #define S_028C00_S8_X(x) (((x) & 0x0F) << 0)
10081 #define G_028C00_S8_X(x) (((x) >> 0) & 0x0F)
10082 #define C_028C00_S8_X 0xFFFFFFF0
10083 #define S_028C00_S8_Y(x) (((x) & 0x0F) << 4)
10084 #define G_028C00_S8_Y(x) (((x) >> 4) & 0x0F)
10085 #define C_028C00_S8_Y 0xFFFFFF0F
10086 #define S_028C00_S9_X(x) (((x) & 0x0F) << 8)
10087 #define G_028C00_S9_X(x) (((x) >> 8) & 0x0F)
10088 #define C_028C00_S9_X 0xFFFFF0FF
10089 #define S_028C00_S9_Y(x) (((x) & 0x0F) << 12)
10090 #define G_028C00_S9_Y(x) (((x) >> 12) & 0x0F)
10091 #define C_028C00_S9_Y 0xFFFF0FFF
10092 #define S_028C00_S10_X(x) (((x) & 0x0F) << 16)
10093 #define G_028C00_S10_X(x) (((x) >> 16) & 0x0F)
10094 #define C_028C00_S10_X 0xFFF0FFFF
10095 #define S_028C00_S10_Y(x) (((x) & 0x0F) << 20)
10096 #define G_028C00_S10_Y(x) (((x) >> 20) & 0x0F)
10097 #define C_028C00_S10_Y 0xFF0FFFFF
10098 #define S_028C00_S11_X(x) (((x) & 0x0F) << 24)
10099 #define G_028C00_S11_X(x) (((x) >> 24) & 0x0F)
10100 #define C_028C00_S11_X 0xF0FFFFFF
10101 #define S_028C00_S11_Y(x) (((x) & 0x0F) << 28)
10102 #define G_028C00_S11_Y(x) (((x) >> 28) & 0x0F)
10103 #define C_028C00_S11_Y 0x0FFFFFFF
10104 #define R_028C04_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3 0x028C04
10105 #define S_028C04_S12_X(x) (((x) & 0x0F) << 0)
10106 #define G_028C04_S12_X(x) (((x) >> 0) & 0x0F)
10107 #define C_028C04_S12_X 0xFFFFFFF0
10108 #define S_028C04_S12_Y(x) (((x) & 0x0F) << 4)
10109 #define G_028C04_S12_Y(x) (((x) >> 4) & 0x0F)
10110 #define C_028C04_S12_Y 0xFFFFFF0F
10111 #define S_028C04_S13_X(x) (((x) & 0x0F) << 8)
10112 #define G_028C04_S13_X(x) (((x) >> 8) & 0x0F)
10113 #define C_028C04_S13_X 0xFFFFF0FF
10114 #define S_028C04_S13_Y(x) (((x) & 0x0F) << 12)
10115 #define G_028C04_S13_Y(x) (((x) >> 12) & 0x0F)
10116 #define C_028C04_S13_Y 0xFFFF0FFF
10117 #define S_028C04_S14_X(x) (((x) & 0x0F) << 16)
10118 #define G_028C04_S14_X(x) (((x) >> 16) & 0x0F)
10119 #define C_028C04_S14_X 0xFFF0FFFF
10120 #define S_028C04_S14_Y(x) (((x) & 0x0F) << 20)
10121 #define G_028C04_S14_Y(x) (((x) >> 20) & 0x0F)
10122 #define C_028C04_S14_Y 0xFF0FFFFF
10123 #define S_028C04_S15_X(x) (((x) & 0x0F) << 24)
10124 #define G_028C04_S15_X(x) (((x) >> 24) & 0x0F)
10125 #define C_028C04_S15_X 0xF0FFFFFF
10126 #define S_028C04_S15_Y(x) (((x) & 0x0F) << 28)
10127 #define G_028C04_S15_Y(x) (((x) >> 28) & 0x0F)
10128 #define C_028C04_S15_Y 0x0FFFFFFF
10129 #define R_028C08_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0 0x028C08
10130 #define S_028C08_S0_X(x) (((x) & 0x0F) << 0)
10131 #define G_028C08_S0_X(x) (((x) >> 0) & 0x0F)
10132 #define C_028C08_S0_X 0xFFFFFFF0
10133 #define S_028C08_S0_Y(x) (((x) & 0x0F) << 4)
10134 #define G_028C08_S0_Y(x) (((x) >> 4) & 0x0F)
10135 #define C_028C08_S0_Y 0xFFFFFF0F
10136 #define S_028C08_S1_X(x) (((x) & 0x0F) << 8)
10137 #define G_028C08_S1_X(x) (((x) >> 8) & 0x0F)
10138 #define C_028C08_S1_X 0xFFFFF0FF
10139 #define S_028C08_S1_Y(x) (((x) & 0x0F) << 12)
10140 #define G_028C08_S1_Y(x) (((x) >> 12) & 0x0F)
10141 #define C_028C08_S1_Y 0xFFFF0FFF
10142 #define S_028C08_S2_X(x) (((x) & 0x0F) << 16)
10143 #define G_028C08_S2_X(x) (((x) >> 16) & 0x0F)
10144 #define C_028C08_S2_X 0xFFF0FFFF
10145 #define S_028C08_S2_Y(x) (((x) & 0x0F) << 20)
10146 #define G_028C08_S2_Y(x) (((x) >> 20) & 0x0F)
10147 #define C_028C08_S2_Y 0xFF0FFFFF
10148 #define S_028C08_S3_X(x) (((x) & 0x0F) << 24)
10149 #define G_028C08_S3_X(x) (((x) >> 24) & 0x0F)
10150 #define C_028C08_S3_X 0xF0FFFFFF
10151 #define S_028C08_S3_Y(x) (((x) & 0x0F) << 28)
10152 #define G_028C08_S3_Y(x) (((x) >> 28) & 0x0F)
10153 #define C_028C08_S3_Y 0x0FFFFFFF
10154 #define R_028C0C_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1 0x028C0C
10155 #define S_028C0C_S4_X(x) (((x) & 0x0F) << 0)
10156 #define G_028C0C_S4_X(x) (((x) >> 0) & 0x0F)
10157 #define C_028C0C_S4_X 0xFFFFFFF0
10158 #define S_028C0C_S4_Y(x) (((x) & 0x0F) << 4)
10159 #define G_028C0C_S4_Y(x) (((x) >> 4) & 0x0F)
10160 #define C_028C0C_S4_Y 0xFFFFFF0F
10161 #define S_028C0C_S5_X(x) (((x) & 0x0F) << 8)
10162 #define G_028C0C_S5_X(x) (((x) >> 8) & 0x0F)
10163 #define C_028C0C_S5_X 0xFFFFF0FF
10164 #define S_028C0C_S5_Y(x) (((x) & 0x0F) << 12)
10165 #define G_028C0C_S5_Y(x) (((x) >> 12) & 0x0F)
10166 #define C_028C0C_S5_Y 0xFFFF0FFF
10167 #define S_028C0C_S6_X(x) (((x) & 0x0F) << 16)
10168 #define G_028C0C_S6_X(x) (((x) >> 16) & 0x0F)
10169 #define C_028C0C_S6_X 0xFFF0FFFF
10170 #define S_028C0C_S6_Y(x) (((x) & 0x0F) << 20)
10171 #define G_028C0C_S6_Y(x) (((x) >> 20) & 0x0F)
10172 #define C_028C0C_S6_Y 0xFF0FFFFF
10173 #define S_028C0C_S7_X(x) (((x) & 0x0F) << 24)
10174 #define G_028C0C_S7_X(x) (((x) >> 24) & 0x0F)
10175 #define C_028C0C_S7_X 0xF0FFFFFF
10176 #define S_028C0C_S7_Y(x) (((x) & 0x0F) << 28)
10177 #define G_028C0C_S7_Y(x) (((x) >> 28) & 0x0F)
10178 #define C_028C0C_S7_Y 0x0FFFFFFF
10179 #define R_028C10_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2 0x028C10
10180 #define S_028C10_S8_X(x) (((x) & 0x0F) << 0)
10181 #define G_028C10_S8_X(x) (((x) >> 0) & 0x0F)
10182 #define C_028C10_S8_X 0xFFFFFFF0
10183 #define S_028C10_S8_Y(x) (((x) & 0x0F) << 4)
10184 #define G_028C10_S8_Y(x) (((x) >> 4) & 0x0F)
10185 #define C_028C10_S8_Y 0xFFFFFF0F
10186 #define S_028C10_S9_X(x) (((x) & 0x0F) << 8)
10187 #define G_028C10_S9_X(x) (((x) >> 8) & 0x0F)
10188 #define C_028C10_S9_X 0xFFFFF0FF
10189 #define S_028C10_S9_Y(x) (((x) & 0x0F) << 12)
10190 #define G_028C10_S9_Y(x) (((x) >> 12) & 0x0F)
10191 #define C_028C10_S9_Y 0xFFFF0FFF
10192 #define S_028C10_S10_X(x) (((x) & 0x0F) << 16)
10193 #define G_028C10_S10_X(x) (((x) >> 16) & 0x0F)
10194 #define C_028C10_S10_X 0xFFF0FFFF
10195 #define S_028C10_S10_Y(x) (((x) & 0x0F) << 20)
10196 #define G_028C10_S10_Y(x) (((x) >> 20) & 0x0F)
10197 #define C_028C10_S10_Y 0xFF0FFFFF
10198 #define S_028C10_S11_X(x) (((x) & 0x0F) << 24)
10199 #define G_028C10_S11_X(x) (((x) >> 24) & 0x0F)
10200 #define C_028C10_S11_X 0xF0FFFFFF
10201 #define S_028C10_S11_Y(x) (((x) & 0x0F) << 28)
10202 #define G_028C10_S11_Y(x) (((x) >> 28) & 0x0F)
10203 #define C_028C10_S11_Y 0x0FFFFFFF
10204 #define R_028C14_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3 0x028C14
10205 #define S_028C14_S12_X(x) (((x) & 0x0F) << 0)
10206 #define G_028C14_S12_X(x) (((x) >> 0) & 0x0F)
10207 #define C_028C14_S12_X 0xFFFFFFF0
10208 #define S_028C14_S12_Y(x) (((x) & 0x0F) << 4)
10209 #define G_028C14_S12_Y(x) (((x) >> 4) & 0x0F)
10210 #define C_028C14_S12_Y 0xFFFFFF0F
10211 #define S_028C14_S13_X(x) (((x) & 0x0F) << 8)
10212 #define G_028C14_S13_X(x) (((x) >> 8) & 0x0F)
10213 #define C_028C14_S13_X 0xFFFFF0FF
10214 #define S_028C14_S13_Y(x) (((x) & 0x0F) << 12)
10215 #define G_028C14_S13_Y(x) (((x) >> 12) & 0x0F)
10216 #define C_028C14_S13_Y 0xFFFF0FFF
10217 #define S_028C14_S14_X(x) (((x) & 0x0F) << 16)
10218 #define G_028C14_S14_X(x) (((x) >> 16) & 0x0F)
10219 #define C_028C14_S14_X 0xFFF0FFFF
10220 #define S_028C14_S14_Y(x) (((x) & 0x0F) << 20)
10221 #define G_028C14_S14_Y(x) (((x) >> 20) & 0x0F)
10222 #define C_028C14_S14_Y 0xFF0FFFFF
10223 #define S_028C14_S15_X(x) (((x) & 0x0F) << 24)
10224 #define G_028C14_S15_X(x) (((x) >> 24) & 0x0F)
10225 #define C_028C14_S15_X 0xF0FFFFFF
10226 #define S_028C14_S15_Y(x) (((x) & 0x0F) << 28)
10227 #define G_028C14_S15_Y(x) (((x) >> 28) & 0x0F)
10228 #define C_028C14_S15_Y 0x0FFFFFFF
10229 #define R_028C18_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0 0x028C18
10230 #define S_028C18_S0_X(x) (((x) & 0x0F) << 0)
10231 #define G_028C18_S0_X(x) (((x) >> 0) & 0x0F)
10232 #define C_028C18_S0_X 0xFFFFFFF0
10233 #define S_028C18_S0_Y(x) (((x) & 0x0F) << 4)
10234 #define G_028C18_S0_Y(x) (((x) >> 4) & 0x0F)
10235 #define C_028C18_S0_Y 0xFFFFFF0F
10236 #define S_028C18_S1_X(x) (((x) & 0x0F) << 8)
10237 #define G_028C18_S1_X(x) (((x) >> 8) & 0x0F)
10238 #define C_028C18_S1_X 0xFFFFF0FF
10239 #define S_028C18_S1_Y(x) (((x) & 0x0F) << 12)
10240 #define G_028C18_S1_Y(x) (((x) >> 12) & 0x0F)
10241 #define C_028C18_S1_Y 0xFFFF0FFF
10242 #define S_028C18_S2_X(x) (((x) & 0x0F) << 16)
10243 #define G_028C18_S2_X(x) (((x) >> 16) & 0x0F)
10244 #define C_028C18_S2_X 0xFFF0FFFF
10245 #define S_028C18_S2_Y(x) (((x) & 0x0F) << 20)
10246 #define G_028C18_S2_Y(x) (((x) >> 20) & 0x0F)
10247 #define C_028C18_S2_Y 0xFF0FFFFF
10248 #define S_028C18_S3_X(x) (((x) & 0x0F) << 24)
10249 #define G_028C18_S3_X(x) (((x) >> 24) & 0x0F)
10250 #define C_028C18_S3_X 0xF0FFFFFF
10251 #define S_028C18_S3_Y(x) (((x) & 0x0F) << 28)
10252 #define G_028C18_S3_Y(x) (((x) >> 28) & 0x0F)
10253 #define C_028C18_S3_Y 0x0FFFFFFF
10254 #define R_028C1C_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1 0x028C1C
10255 #define S_028C1C_S4_X(x) (((x) & 0x0F) << 0)
10256 #define G_028C1C_S4_X(x) (((x) >> 0) & 0x0F)
10257 #define C_028C1C_S4_X 0xFFFFFFF0
10258 #define S_028C1C_S4_Y(x) (((x) & 0x0F) << 4)
10259 #define G_028C1C_S4_Y(x) (((x) >> 4) & 0x0F)
10260 #define C_028C1C_S4_Y 0xFFFFFF0F
10261 #define S_028C1C_S5_X(x) (((x) & 0x0F) << 8)
10262 #define G_028C1C_S5_X(x) (((x) >> 8) & 0x0F)
10263 #define C_028C1C_S5_X 0xFFFFF0FF
10264 #define S_028C1C_S5_Y(x) (((x) & 0x0F) << 12)
10265 #define G_028C1C_S5_Y(x) (((x) >> 12) & 0x0F)
10266 #define C_028C1C_S5_Y 0xFFFF0FFF
10267 #define S_028C1C_S6_X(x) (((x) & 0x0F) << 16)
10268 #define G_028C1C_S6_X(x) (((x) >> 16) & 0x0F)
10269 #define C_028C1C_S6_X 0xFFF0FFFF
10270 #define S_028C1C_S6_Y(x) (((x) & 0x0F) << 20)
10271 #define G_028C1C_S6_Y(x) (((x) >> 20) & 0x0F)
10272 #define C_028C1C_S6_Y 0xFF0FFFFF
10273 #define S_028C1C_S7_X(x) (((x) & 0x0F) << 24)
10274 #define G_028C1C_S7_X(x) (((x) >> 24) & 0x0F)
10275 #define C_028C1C_S7_X 0xF0FFFFFF
10276 #define S_028C1C_S7_Y(x) (((x) & 0x0F) << 28)
10277 #define G_028C1C_S7_Y(x) (((x) >> 28) & 0x0F)
10278 #define C_028C1C_S7_Y 0x0FFFFFFF
10279 #define R_028C20_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2 0x028C20
10280 #define S_028C20_S8_X(x) (((x) & 0x0F) << 0)
10281 #define G_028C20_S8_X(x) (((x) >> 0) & 0x0F)
10282 #define C_028C20_S8_X 0xFFFFFFF0
10283 #define S_028C20_S8_Y(x) (((x) & 0x0F) << 4)
10284 #define G_028C20_S8_Y(x) (((x) >> 4) & 0x0F)
10285 #define C_028C20_S8_Y 0xFFFFFF0F
10286 #define S_028C20_S9_X(x) (((x) & 0x0F) << 8)
10287 #define G_028C20_S9_X(x) (((x) >> 8) & 0x0F)
10288 #define C_028C20_S9_X 0xFFFFF0FF
10289 #define S_028C20_S9_Y(x) (((x) & 0x0F) << 12)
10290 #define G_028C20_S9_Y(x) (((x) >> 12) & 0x0F)
10291 #define C_028C20_S9_Y 0xFFFF0FFF
10292 #define S_028C20_S10_X(x) (((x) & 0x0F) << 16)
10293 #define G_028C20_S10_X(x) (((x) >> 16) & 0x0F)
10294 #define C_028C20_S10_X 0xFFF0FFFF
10295 #define S_028C20_S10_Y(x) (((x) & 0x0F) << 20)
10296 #define G_028C20_S10_Y(x) (((x) >> 20) & 0x0F)
10297 #define C_028C20_S10_Y 0xFF0FFFFF
10298 #define S_028C20_S11_X(x) (((x) & 0x0F) << 24)
10299 #define G_028C20_S11_X(x) (((x) >> 24) & 0x0F)
10300 #define C_028C20_S11_X 0xF0FFFFFF
10301 #define S_028C20_S11_Y(x) (((x) & 0x0F) << 28)
10302 #define G_028C20_S11_Y(x) (((x) >> 28) & 0x0F)
10303 #define C_028C20_S11_Y 0x0FFFFFFF
10304 #define R_028C24_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3 0x028C24
10305 #define S_028C24_S12_X(x) (((x) & 0x0F) << 0)
10306 #define G_028C24_S12_X(x) (((x) >> 0) & 0x0F)
10307 #define C_028C24_S12_X 0xFFFFFFF0
10308 #define S_028C24_S12_Y(x) (((x) & 0x0F) << 4)
10309 #define G_028C24_S12_Y(x) (((x) >> 4) & 0x0F)
10310 #define C_028C24_S12_Y 0xFFFFFF0F
10311 #define S_028C24_S13_X(x) (((x) & 0x0F) << 8)
10312 #define G_028C24_S13_X(x) (((x) >> 8) & 0x0F)
10313 #define C_028C24_S13_X 0xFFFFF0FF
10314 #define S_028C24_S13_Y(x) (((x) & 0x0F) << 12)
10315 #define G_028C24_S13_Y(x) (((x) >> 12) & 0x0F)
10316 #define C_028C24_S13_Y 0xFFFF0FFF
10317 #define S_028C24_S14_X(x) (((x) & 0x0F) << 16)
10318 #define G_028C24_S14_X(x) (((x) >> 16) & 0x0F)
10319 #define C_028C24_S14_X 0xFFF0FFFF
10320 #define S_028C24_S14_Y(x) (((x) & 0x0F) << 20)
10321 #define G_028C24_S14_Y(x) (((x) >> 20) & 0x0F)
10322 #define C_028C24_S14_Y 0xFF0FFFFF
10323 #define S_028C24_S15_X(x) (((x) & 0x0F) << 24)
10324 #define G_028C24_S15_X(x) (((x) >> 24) & 0x0F)
10325 #define C_028C24_S15_X 0xF0FFFFFF
10326 #define S_028C24_S15_Y(x) (((x) & 0x0F) << 28)
10327 #define G_028C24_S15_Y(x) (((x) >> 28) & 0x0F)
10328 #define C_028C24_S15_Y 0x0FFFFFFF
10329 #define R_028C28_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0 0x028C28
10330 #define S_028C28_S0_X(x) (((x) & 0x0F) << 0)
10331 #define G_028C28_S0_X(x) (((x) >> 0) & 0x0F)
10332 #define C_028C28_S0_X 0xFFFFFFF0
10333 #define S_028C28_S0_Y(x) (((x) & 0x0F) << 4)
10334 #define G_028C28_S0_Y(x) (((x) >> 4) & 0x0F)
10335 #define C_028C28_S0_Y 0xFFFFFF0F
10336 #define S_028C28_S1_X(x) (((x) & 0x0F) << 8)
10337 #define G_028C28_S1_X(x) (((x) >> 8) & 0x0F)
10338 #define C_028C28_S1_X 0xFFFFF0FF
10339 #define S_028C28_S1_Y(x) (((x) & 0x0F) << 12)
10340 #define G_028C28_S1_Y(x) (((x) >> 12) & 0x0F)
10341 #define C_028C28_S1_Y 0xFFFF0FFF
10342 #define S_028C28_S2_X(x) (((x) & 0x0F) << 16)
10343 #define G_028C28_S2_X(x) (((x) >> 16) & 0x0F)
10344 #define C_028C28_S2_X 0xFFF0FFFF
10345 #define S_028C28_S2_Y(x) (((x) & 0x0F) << 20)
10346 #define G_028C28_S2_Y(x) (((x) >> 20) & 0x0F)
10347 #define C_028C28_S2_Y 0xFF0FFFFF
10348 #define S_028C28_S3_X(x) (((x) & 0x0F) << 24)
10349 #define G_028C28_S3_X(x) (((x) >> 24) & 0x0F)
10350 #define C_028C28_S3_X 0xF0FFFFFF
10351 #define S_028C28_S3_Y(x) (((x) & 0x0F) << 28)
10352 #define G_028C28_S3_Y(x) (((x) >> 28) & 0x0F)
10353 #define C_028C28_S3_Y 0x0FFFFFFF
10354 #define R_028C2C_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1 0x028C2C
10355 #define S_028C2C_S4_X(x) (((x) & 0x0F) << 0)
10356 #define G_028C2C_S4_X(x) (((x) >> 0) & 0x0F)
10357 #define C_028C2C_S4_X 0xFFFFFFF0
10358 #define S_028C2C_S4_Y(x) (((x) & 0x0F) << 4)
10359 #define G_028C2C_S4_Y(x) (((x) >> 4) & 0x0F)
10360 #define C_028C2C_S4_Y 0xFFFFFF0F
10361 #define S_028C2C_S5_X(x) (((x) & 0x0F) << 8)
10362 #define G_028C2C_S5_X(x) (((x) >> 8) & 0x0F)
10363 #define C_028C2C_S5_X 0xFFFFF0FF
10364 #define S_028C2C_S5_Y(x) (((x) & 0x0F) << 12)
10365 #define G_028C2C_S5_Y(x) (((x) >> 12) & 0x0F)
10366 #define C_028C2C_S5_Y 0xFFFF0FFF
10367 #define S_028C2C_S6_X(x) (((x) & 0x0F) << 16)
10368 #define G_028C2C_S6_X(x) (((x) >> 16) & 0x0F)
10369 #define C_028C2C_S6_X 0xFFF0FFFF
10370 #define S_028C2C_S6_Y(x) (((x) & 0x0F) << 20)
10371 #define G_028C2C_S6_Y(x) (((x) >> 20) & 0x0F)
10372 #define C_028C2C_S6_Y 0xFF0FFFFF
10373 #define S_028C2C_S7_X(x) (((x) & 0x0F) << 24)
10374 #define G_028C2C_S7_X(x) (((x) >> 24) & 0x0F)
10375 #define C_028C2C_S7_X 0xF0FFFFFF
10376 #define S_028C2C_S7_Y(x) (((x) & 0x0F) << 28)
10377 #define G_028C2C_S7_Y(x) (((x) >> 28) & 0x0F)
10378 #define C_028C2C_S7_Y 0x0FFFFFFF
10379 #define R_028C30_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2 0x028C30
10380 #define S_028C30_S8_X(x) (((x) & 0x0F) << 0)
10381 #define G_028C30_S8_X(x) (((x) >> 0) & 0x0F)
10382 #define C_028C30_S8_X 0xFFFFFFF0
10383 #define S_028C30_S8_Y(x) (((x) & 0x0F) << 4)
10384 #define G_028C30_S8_Y(x) (((x) >> 4) & 0x0F)
10385 #define C_028C30_S8_Y 0xFFFFFF0F
10386 #define S_028C30_S9_X(x) (((x) & 0x0F) << 8)
10387 #define G_028C30_S9_X(x) (((x) >> 8) & 0x0F)
10388 #define C_028C30_S9_X 0xFFFFF0FF
10389 #define S_028C30_S9_Y(x) (((x) & 0x0F) << 12)
10390 #define G_028C30_S9_Y(x) (((x) >> 12) & 0x0F)
10391 #define C_028C30_S9_Y 0xFFFF0FFF
10392 #define S_028C30_S10_X(x) (((x) & 0x0F) << 16)
10393 #define G_028C30_S10_X(x) (((x) >> 16) & 0x0F)
10394 #define C_028C30_S10_X 0xFFF0FFFF
10395 #define S_028C30_S10_Y(x) (((x) & 0x0F) << 20)
10396 #define G_028C30_S10_Y(x) (((x) >> 20) & 0x0F)
10397 #define C_028C30_S10_Y 0xFF0FFFFF
10398 #define S_028C30_S11_X(x) (((x) & 0x0F) << 24)
10399 #define G_028C30_S11_X(x) (((x) >> 24) & 0x0F)
10400 #define C_028C30_S11_X 0xF0FFFFFF
10401 #define S_028C30_S11_Y(x) (((x) & 0x0F) << 28)
10402 #define G_028C30_S11_Y(x) (((x) >> 28) & 0x0F)
10403 #define C_028C30_S11_Y 0x0FFFFFFF
10404 #define R_028C34_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3 0x028C34
10405 #define S_028C34_S12_X(x) (((x) & 0x0F) << 0)
10406 #define G_028C34_S12_X(x) (((x) >> 0) & 0x0F)
10407 #define C_028C34_S12_X 0xFFFFFFF0
10408 #define S_028C34_S12_Y(x) (((x) & 0x0F) << 4)
10409 #define G_028C34_S12_Y(x) (((x) >> 4) & 0x0F)
10410 #define C_028C34_S12_Y 0xFFFFFF0F
10411 #define S_028C34_S13_X(x) (((x) & 0x0F) << 8)
10412 #define G_028C34_S13_X(x) (((x) >> 8) & 0x0F)
10413 #define C_028C34_S13_X 0xFFFFF0FF
10414 #define S_028C34_S13_Y(x) (((x) & 0x0F) << 12)
10415 #define G_028C34_S13_Y(x) (((x) >> 12) & 0x0F)
10416 #define C_028C34_S13_Y 0xFFFF0FFF
10417 #define S_028C34_S14_X(x) (((x) & 0x0F) << 16)
10418 #define G_028C34_S14_X(x) (((x) >> 16) & 0x0F)
10419 #define C_028C34_S14_X 0xFFF0FFFF
10420 #define S_028C34_S14_Y(x) (((x) & 0x0F) << 20)
10421 #define G_028C34_S14_Y(x) (((x) >> 20) & 0x0F)
10422 #define C_028C34_S14_Y 0xFF0FFFFF
10423 #define S_028C34_S15_X(x) (((x) & 0x0F) << 24)
10424 #define G_028C34_S15_X(x) (((x) >> 24) & 0x0F)
10425 #define C_028C34_S15_X 0xF0FFFFFF
10426 #define S_028C34_S15_Y(x) (((x) & 0x0F) << 28)
10427 #define G_028C34_S15_Y(x) (((x) >> 28) & 0x0F)
10428 #define C_028C34_S15_Y 0x0FFFFFFF
10429 #define R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0 0x028C38
10430 #define S_028C38_AA_MASK_X0Y0(x) (((x) & 0xFFFF) << 0)
10431 #define G_028C38_AA_MASK_X0Y0(x) (((x) >> 0) & 0xFFFF)
10432 #define C_028C38_AA_MASK_X0Y0 0xFFFF0000
10433 #define S_028C38_AA_MASK_X1Y0(x) (((x) & 0xFFFF) << 16)
10434 #define G_028C38_AA_MASK_X1Y0(x) (((x) >> 16) & 0xFFFF)
10435 #define C_028C38_AA_MASK_X1Y0 0x0000FFFF
10436 #define R_028C3C_PA_SC_AA_MASK_X0Y1_X1Y1 0x028C3C
10437 #define S_028C3C_AA_MASK_X0Y1(x) (((x) & 0xFFFF) << 0)
10438 #define G_028C3C_AA_MASK_X0Y1(x) (((x) >> 0) & 0xFFFF)
10439 #define C_028C3C_AA_MASK_X0Y1 0xFFFF0000
10440 #define S_028C3C_AA_MASK_X1Y1(x) (((x) & 0xFFFF) << 16)
10441 #define G_028C3C_AA_MASK_X1Y1(x) (((x) >> 16) & 0xFFFF)
10442 #define C_028C3C_AA_MASK_X1Y1 0x0000FFFF
10443 #define R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL 0x028C58
10444 #define S_028C58_VTX_REUSE_DEPTH(x) (((x) & 0xFF) << 0)
10445 #define G_028C58_VTX_REUSE_DEPTH(x) (((x) >> 0) & 0xFF)
10446 #define C_028C58_VTX_REUSE_DEPTH 0xFFFFFF00
10447 #define R_028C5C_VGT_OUT_DEALLOC_CNTL 0x028C5C
10448 #define S_028C5C_DEALLOC_DIST(x) (((x) & 0x7F) << 0)
10449 #define G_028C5C_DEALLOC_DIST(x) (((x) >> 0) & 0x7F)
10450 #define C_028C5C_DEALLOC_DIST 0xFFFFFF80
10451 #define R_028C60_CB_COLOR0_BASE 0x028C60
10452 #define R_028C64_CB_COLOR0_PITCH 0x028C64
10453 #define S_028C64_TILE_MAX(x) (((x) & 0x7FF) << 0)
10454 #define G_028C64_TILE_MAX(x) (((x) >> 0) & 0x7FF)
10455 #define C_028C64_TILE_MAX 0xFFFFF800
10456 /* CIK */
10457 #define S_028C64_FMASK_TILE_MAX(x) (((x) & 0x7FF) << 20)
10458 #define G_028C64_FMASK_TILE_MAX(x) (((x) >> 20) & 0x7FF)
10459 #define C_028C64_FMASK_TILE_MAX 0x800FFFFF
10460 /* */
10461 #define R_028C68_CB_COLOR0_SLICE 0x028C68
10462 #define S_028C68_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
10463 #define G_028C68_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
10464 #define C_028C68_TILE_MAX 0xFFC00000
10465 #define R_028C6C_CB_COLOR0_VIEW 0x028C6C
10466 #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
10467 #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
10468 #define C_028C6C_SLICE_START 0xFFFFF800
10469 #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
10470 #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
10471 #define C_028C6C_SLICE_MAX 0xFF001FFF
10472 #define R_028C70_CB_COLOR0_INFO 0x028C70
10473 #define S_028C70_ENDIAN(x) (((x) & 0x03) << 0)
10474 #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x03)
10475 #define C_028C70_ENDIAN 0xFFFFFFFC
10476 #define V_028C70_ENDIAN_NONE 0x00
10477 #define V_028C70_ENDIAN_8IN16 0x01
10478 #define V_028C70_ENDIAN_8IN32 0x02
10479 #define V_028C70_ENDIAN_8IN64 0x03
10480 #define S_028C70_FORMAT(x) (((x) & 0x1F) << 2)
10481 #define G_028C70_FORMAT(x) (((x) >> 2) & 0x1F)
10482 #define C_028C70_FORMAT 0xFFFFFF83
10483 #define V_028C70_COLOR_INVALID 0x00
10484 #define V_028C70_COLOR_8 0x01
10485 #define V_028C70_COLOR_16 0x02
10486 #define V_028C70_COLOR_8_8 0x03
10487 #define V_028C70_COLOR_32 0x04
10488 #define V_028C70_COLOR_16_16 0x05
10489 #define V_028C70_COLOR_10_11_11 0x06
10490 #define V_028C70_COLOR_11_11_10 0x07
10491 #define V_028C70_COLOR_10_10_10_2 0x08
10492 #define V_028C70_COLOR_2_10_10_10 0x09
10493 #define V_028C70_COLOR_8_8_8_8 0x0A
10494 #define V_028C70_COLOR_32_32 0x0B
10495 #define V_028C70_COLOR_16_16_16_16 0x0C
10496 #define V_028C70_COLOR_32_32_32_32 0x0E
10497 #define V_028C70_COLOR_5_6_5 0x10
10498 #define V_028C70_COLOR_1_5_5_5 0x11
10499 #define V_028C70_COLOR_5_5_5_1 0x12
10500 #define V_028C70_COLOR_4_4_4_4 0x13
10501 #define V_028C70_COLOR_8_24 0x14
10502 #define V_028C70_COLOR_24_8 0x15
10503 #define V_028C70_COLOR_X24_8_32_FLOAT 0x16
10504 #define S_028C70_LINEAR_GENERAL(x) (((x) & 0x1) << 7)
10505 #define G_028C70_LINEAR_GENERAL(x) (((x) >> 7) & 0x1)
10506 #define C_028C70_LINEAR_GENERAL 0xFFFFFF7F
10507 #define S_028C70_NUMBER_TYPE(x) (((x) & 0x07) << 8)
10508 #define G_028C70_NUMBER_TYPE(x) (((x) >> 8) & 0x07)
10509 #define C_028C70_NUMBER_TYPE 0xFFFFF8FF
10510 #define V_028C70_NUMBER_UNORM 0x00
10511 #define V_028C70_NUMBER_SNORM 0x01
10512 #define V_028C70_NUMBER_UINT 0x04
10513 #define V_028C70_NUMBER_SINT 0x05
10514 #define V_028C70_NUMBER_SRGB 0x06
10515 #define V_028C70_NUMBER_FLOAT 0x07
10516 #define S_028C70_COMP_SWAP(x) (((x) & 0x03) << 11)
10517 #define G_028C70_COMP_SWAP(x) (((x) >> 11) & 0x03)
10518 #define C_028C70_COMP_SWAP 0xFFFFE7FF
10519 #define V_028C70_SWAP_STD 0x00
10520 #define V_028C70_SWAP_ALT 0x01
10521 #define V_028C70_SWAP_STD_REV 0x02
10522 #define V_028C70_SWAP_ALT_REV 0x03
10523 #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 13)
10524 #define G_028C70_FAST_CLEAR(x) (((x) >> 13) & 0x1)
10525 #define C_028C70_FAST_CLEAR 0xFFFFDFFF
10526 #define S_028C70_COMPRESSION(x) (((x) & 0x1) << 14)
10527 #define G_028C70_COMPRESSION(x) (((x) >> 14) & 0x1)
10528 #define C_028C70_COMPRESSION 0xFFFFBFFF
10529 #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 15)
10530 #define G_028C70_BLEND_CLAMP(x) (((x) >> 15) & 0x1)
10531 #define C_028C70_BLEND_CLAMP 0xFFFF7FFF
10532 #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 16)
10533 #define G_028C70_BLEND_BYPASS(x) (((x) >> 16) & 0x1)
10534 #define C_028C70_BLEND_BYPASS 0xFFFEFFFF
10535 #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 17)
10536 #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 17) & 0x1)
10537 #define C_028C70_SIMPLE_FLOAT 0xFFFDFFFF
10538 #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 18)
10539 #define G_028C70_ROUND_MODE(x) (((x) >> 18) & 0x1)
10540 #define C_028C70_ROUND_MODE 0xFFFBFFFF
10541 #define S_028C70_CMASK_IS_LINEAR(x) (((x) & 0x1) << 19)
10542 #define G_028C70_CMASK_IS_LINEAR(x) (((x) >> 19) & 0x1)
10543 #define C_028C70_CMASK_IS_LINEAR 0xFFF7FFFF
10544 #define S_028C70_BLEND_OPT_DONT_RD_DST(x) (((x) & 0x07) << 20)
10545 #define G_028C70_BLEND_OPT_DONT_RD_DST(x) (((x) >> 20) & 0x07)
10546 #define C_028C70_BLEND_OPT_DONT_RD_DST 0xFF8FFFFF
10547 #define V_028C70_FORCE_OPT_AUTO 0x00
10548 #define V_028C70_FORCE_OPT_DISABLE 0x01
10549 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_0 0x02
10550 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_0 0x03
10551 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_0 0x04
10552 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_1 0x05
10553 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_1 0x06
10554 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_1 0x07
10555 #define S_028C70_BLEND_OPT_DISCARD_PIXEL(x) (((x) & 0x07) << 23)
10556 #define G_028C70_BLEND_OPT_DISCARD_PIXEL(x) (((x) >> 23) & 0x07)
10557 #define C_028C70_BLEND_OPT_DISCARD_PIXEL 0xFC7FFFFF
10558 #define V_028C70_FORCE_OPT_AUTO 0x00
10559 #define V_028C70_FORCE_OPT_DISABLE 0x01
10560 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_0 0x02
10561 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_0 0x03
10562 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_0 0x04
10563 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_A_1 0x05
10564 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_RGB_1 0x06
10565 #define V_028C70_FORCE_OPT_ENABLE_IF_SRC_ARGB_1 0x07
10566 /* CIK */
10567 #define S_028C70_FMASK_COMPRESSION_DISABLE(x) (((x) & 0x1) << 26)
10568 #define G_028C70_FMASK_COMPRESSION_DISABLE(x) (((x) >> 26) & 0x1)
10569 #define C_028C70_FMASK_COMPRESSION_DISABLE 0xFBFFFFFF
10570 /* */
10571 /* VI */
10572 #define S_028C70_FMASK_COMPRESS_1FRAG_ONLY(x) (((x) & 0x1) << 27)
10573 #define G_028C70_FMASK_COMPRESS_1FRAG_ONLY(x) (((x) >> 27) & 0x1)
10574 #define C_028C70_FMASK_COMPRESS_1FRAG_ONLY 0xF7FFFFFF
10575 #define S_028C70_DCC_ENABLE(x) (((x) & 0x1) << 28)
10576 #define G_028C70_DCC_ENABLE(x) (((x) >> 28) & 0x1)
10577 #define C_028C70_DCC_ENABLE 0xEFFFFFFF
10578 #define S_028C70_CMASK_ADDR_TYPE(x) (((x) & 0x03) << 29)
10579 #define G_028C70_CMASK_ADDR_TYPE(x) (((x) >> 29) & 0x03)
10580 #define C_028C70_CMASK_ADDR_TYPE 0x9FFFFFFF
10581 /* */
10582 #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
10583 #define S_028C74_TILE_MODE_INDEX(x) (((x) & 0x1F) << 0)
10584 #define G_028C74_TILE_MODE_INDEX(x) (((x) >> 0) & 0x1F)
10585 #define C_028C74_TILE_MODE_INDEX 0xFFFFFFE0
10586 #define S_028C74_FMASK_TILE_MODE_INDEX(x) (((x) & 0x1F) << 5)
10587 #define G_028C74_FMASK_TILE_MODE_INDEX(x) (((x) >> 5) & 0x1F)
10588 #define C_028C74_FMASK_TILE_MODE_INDEX 0xFFFFFC1F
10589 #define S_028C74_FMASK_BANK_HEIGHT(x) (((x) & 0x03) << 10)
10590 #define G_028C74_FMASK_BANK_HEIGHT(x) (((x) >> 10) & 0x03)
10591 #define C_028C74_FMASK_BANK_HEIGHT 0xFFFFF3FF
10592 #define S_028C74_NUM_SAMPLES(x) (((x) & 0x07) << 12)
10593 #define G_028C74_NUM_SAMPLES(x) (((x) >> 12) & 0x07)
10594 #define C_028C74_NUM_SAMPLES 0xFFFF8FFF
10595 #define S_028C74_NUM_FRAGMENTS(x) (((x) & 0x03) << 15)
10596 #define G_028C74_NUM_FRAGMENTS(x) (((x) >> 15) & 0x03)
10597 #define C_028C74_NUM_FRAGMENTS 0xFFFE7FFF
10598 #define S_028C74_FORCE_DST_ALPHA_1(x) (((x) & 0x1) << 17)
10599 #define G_028C74_FORCE_DST_ALPHA_1(x) (((x) >> 17) & 0x1)
10600 #define C_028C74_FORCE_DST_ALPHA_1 0xFFFDFFFF
10601 /* VI */
10602 #define R_028C78_CB_COLOR0_DCC_CONTROL 0x028C78
10603 #define S_028C78_OVERWRITE_COMBINER_DISABLE(x) (((x) & 0x1) << 0)
10604 #define G_028C78_OVERWRITE_COMBINER_DISABLE(x) (((x) >> 0) & 0x1)
10605 #define C_028C78_OVERWRITE_COMBINER_DISABLE 0xFFFFFFFE
10606 #define S_028C78_KEY_CLEAR_ENABLE(x) (((x) & 0x1) << 1)
10607 #define G_028C78_KEY_CLEAR_ENABLE(x) (((x) >> 1) & 0x1)
10608 #define C_028C78_KEY_CLEAR_ENABLE 0xFFFFFFFD
10609 #define S_028C78_MAX_UNCOMPRESSED_BLOCK_SIZE(x) (((x) & 0x03) << 2)
10610 #define G_028C78_MAX_UNCOMPRESSED_BLOCK_SIZE(x) (((x) >> 2) & 0x03)
10611 #define C_028C78_MAX_UNCOMPRESSED_BLOCK_SIZE 0xFFFFFFF3
10612 #define S_028C78_MIN_COMPRESSED_BLOCK_SIZE(x) (((x) & 0x1) << 4)
10613 #define G_028C78_MIN_COMPRESSED_BLOCK_SIZE(x) (((x) >> 4) & 0x1)
10614 #define C_028C78_MIN_COMPRESSED_BLOCK_SIZE 0xFFFFFFEF
10615 #define S_028C78_MAX_COMPRESSED_BLOCK_SIZE(x) (((x) & 0x03) << 5)
10616 #define G_028C78_MAX_COMPRESSED_BLOCK_SIZE(x) (((x) >> 5) & 0x03)
10617 #define C_028C78_MAX_COMPRESSED_BLOCK_SIZE 0xFFFFFF9F
10618 #define S_028C78_COLOR_TRANSFORM(x) (((x) & 0x03) << 7)
10619 #define G_028C78_COLOR_TRANSFORM(x) (((x) >> 7) & 0x03)
10620 #define C_028C78_COLOR_TRANSFORM 0xFFFFFE7F
10621 #define S_028C78_INDEPENDENT_64B_BLOCKS(x) (((x) & 0x1) << 9)
10622 #define G_028C78_INDEPENDENT_64B_BLOCKS(x) (((x) >> 9) & 0x1)
10623 #define C_028C78_INDEPENDENT_64B_BLOCKS 0xFFFFFDFF
10624 #define S_028C78_LOSSY_RGB_PRECISION(x) (((x) & 0x0F) << 10)
10625 #define G_028C78_LOSSY_RGB_PRECISION(x) (((x) >> 10) & 0x0F)
10626 #define C_028C78_LOSSY_RGB_PRECISION 0xFFFFC3FF
10627 #define S_028C78_LOSSY_ALPHA_PRECISION(x) (((x) & 0x0F) << 14)
10628 #define G_028C78_LOSSY_ALPHA_PRECISION(x) (((x) >> 14) & 0x0F)
10629 #define C_028C78_LOSSY_ALPHA_PRECISION 0xFFFC3FFF
10630 /* */
10631 #define R_028C7C_CB_COLOR0_CMASK 0x028C7C
10632 #define R_028C80_CB_COLOR0_CMASK_SLICE 0x028C80
10633 #define S_028C80_TILE_MAX(x) (((x) & 0x3FFF) << 0)
10634 #define G_028C80_TILE_MAX(x) (((x) >> 0) & 0x3FFF)
10635 #define C_028C80_TILE_MAX 0xFFFFC000
10636 #define R_028C84_CB_COLOR0_FMASK 0x028C84
10637 #define R_028C88_CB_COLOR0_FMASK_SLICE 0x028C88
10638 #define S_028C88_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
10639 #define G_028C88_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
10640 #define C_028C88_TILE_MAX 0xFFC00000
10641 #define R_028C8C_CB_COLOR0_CLEAR_WORD0 0x028C8C
10642 #define R_028C90_CB_COLOR0_CLEAR_WORD1 0x028C90
10643 #define R_028C94_CB_COLOR0_DCC_BASE 0x028C94 /* VI */
10644 #define R_028C9C_CB_COLOR1_BASE 0x028C9C
10645 #define R_028CA0_CB_COLOR1_PITCH 0x028CA0
10646 #define R_028CA4_CB_COLOR1_SLICE 0x028CA4
10647 #define R_028CA8_CB_COLOR1_VIEW 0x028CA8
10648 #define R_028CAC_CB_COLOR1_INFO 0x028CAC
10649 #define R_028CB0_CB_COLOR1_ATTRIB 0x028CB0
10650 #define R_028CB4_CB_COLOR1_DCC_CONTROL 0x028CB4 /* VI */
10651 #define R_028CB8_CB_COLOR1_CMASK 0x028CB8
10652 #define R_028CBC_CB_COLOR1_CMASK_SLICE 0x028CBC
10653 #define R_028CC0_CB_COLOR1_FMASK 0x028CC0
10654 #define R_028CC4_CB_COLOR1_FMASK_SLICE 0x028CC4
10655 #define R_028CC8_CB_COLOR1_CLEAR_WORD0 0x028CC8
10656 #define R_028CCC_CB_COLOR1_CLEAR_WORD1 0x028CCC
10657 #define R_028CD0_CB_COLOR1_DCC_BASE 0x028CD0 /* VI */
10658 #define R_028CD8_CB_COLOR2_BASE 0x028CD8
10659 #define R_028CDC_CB_COLOR2_PITCH 0x028CDC
10660 #define R_028CE0_CB_COLOR2_SLICE 0x028CE0
10661 #define R_028CE4_CB_COLOR2_VIEW 0x028CE4
10662 #define R_028CE8_CB_COLOR2_INFO 0x028CE8
10663 #define R_028CEC_CB_COLOR2_ATTRIB 0x028CEC
10664 #define R_028CF0_CB_COLOR2_DCC_CONTROL 0x028CF0 /* VI */
10665 #define R_028CF4_CB_COLOR2_CMASK 0x028CF4
10666 #define R_028CF8_CB_COLOR2_CMASK_SLICE 0x028CF8
10667 #define R_028CFC_CB_COLOR2_FMASK 0x028CFC
10668 #define R_028D00_CB_COLOR2_FMASK_SLICE 0x028D00
10669 #define R_028D04_CB_COLOR2_CLEAR_WORD0 0x028D04
10670 #define R_028D08_CB_COLOR2_CLEAR_WORD1 0x028D08
10671 #define R_028D0C_CB_COLOR2_DCC_BASE 0x028D0C /* VI */
10672 #define R_028D14_CB_COLOR3_BASE 0x028D14
10673 #define R_028D18_CB_COLOR3_PITCH 0x028D18
10674 #define R_028D1C_CB_COLOR3_SLICE 0x028D1C
10675 #define R_028D20_CB_COLOR3_VIEW 0x028D20
10676 #define R_028D24_CB_COLOR3_INFO 0x028D24
10677 #define R_028D28_CB_COLOR3_ATTRIB 0x028D28
10678 #define R_028D2C_CB_COLOR3_DCC_CONTROL 0x028D2C /* VI */
10679 #define R_028D30_CB_COLOR3_CMASK 0x028D30
10680 #define R_028D34_CB_COLOR3_CMASK_SLICE 0x028D34
10681 #define R_028D38_CB_COLOR3_FMASK 0x028D38
10682 #define R_028D3C_CB_COLOR3_FMASK_SLICE 0x028D3C
10683 #define R_028D40_CB_COLOR3_CLEAR_WORD0 0x028D40
10684 #define R_028D44_CB_COLOR3_CLEAR_WORD1 0x028D44
10685 #define R_028D48_CB_COLOR3_DCC_BASE 0x028D48 /* VI */
10686 #define R_028D50_CB_COLOR4_BASE 0x028D50
10687 #define R_028D54_CB_COLOR4_PITCH 0x028D54
10688 #define R_028D58_CB_COLOR4_SLICE 0x028D58
10689 #define R_028D5C_CB_COLOR4_VIEW 0x028D5C
10690 #define R_028D60_CB_COLOR4_INFO 0x028D60
10691 #define R_028D64_CB_COLOR4_ATTRIB 0x028D64
10692 #define R_028D68_CB_COLOR4_DCC_CONTROL 0x028D68 /* VI */
10693 #define R_028D6C_CB_COLOR4_CMASK 0x028D6C
10694 #define R_028D70_CB_COLOR4_CMASK_SLICE 0x028D70
10695 #define R_028D74_CB_COLOR4_FMASK 0x028D74
10696 #define R_028D78_CB_COLOR4_FMASK_SLICE 0x028D78
10697 #define R_028D7C_CB_COLOR4_CLEAR_WORD0 0x028D7C
10698 #define R_028D80_CB_COLOR4_CLEAR_WORD1 0x028D80
10699 #define R_028D84_CB_COLOR4_DCC_BASE 0x028D84 /* VI */
10700 #define R_028D8C_CB_COLOR5_BASE 0x028D8C
10701 #define R_028D90_CB_COLOR5_PITCH 0x028D90
10702 #define R_028D94_CB_COLOR5_SLICE 0x028D94
10703 #define R_028D98_CB_COLOR5_VIEW 0x028D98
10704 #define R_028D9C_CB_COLOR5_INFO 0x028D9C
10705 #define R_028DA0_CB_COLOR5_ATTRIB 0x028DA0
10706 #define R_028DA4_CB_COLOR5_DCC_CONTROL 0x028DA4 /* VI */
10707 #define R_028DA8_CB_COLOR5_CMASK 0x028DA8
10708 #define R_028DAC_CB_COLOR5_CMASK_SLICE 0x028DAC
10709 #define R_028DB0_CB_COLOR5_FMASK 0x028DB0
10710 #define R_028DB4_CB_COLOR5_FMASK_SLICE 0x028DB4
10711 #define R_028DB8_CB_COLOR5_CLEAR_WORD0 0x028DB8
10712 #define R_028DBC_CB_COLOR5_CLEAR_WORD1 0x028DBC
10713 #define R_028DC0_CB_COLOR5_DCC_BASE 0x028DC0 /* VI */
10714 #define R_028DC8_CB_COLOR6_BASE 0x028DC8
10715 #define R_028DCC_CB_COLOR6_PITCH 0x028DCC
10716 #define R_028DD0_CB_COLOR6_SLICE 0x028DD0
10717 #define R_028DD4_CB_COLOR6_VIEW 0x028DD4
10718 #define R_028DD8_CB_COLOR6_INFO 0x028DD8
10719 #define R_028DDC_CB_COLOR6_ATTRIB 0x028DDC
10720 #define R_028DE0_CB_COLOR6_DCC_CONTROL 0x028DE0 /* VI */
10721 #define R_028DE4_CB_COLOR6_CMASK 0x028DE4
10722 #define R_028DE8_CB_COLOR6_CMASK_SLICE 0x028DE8
10723 #define R_028DEC_CB_COLOR6_FMASK 0x028DEC
10724 #define R_028DF0_CB_COLOR6_FMASK_SLICE 0x028DF0
10725 #define R_028DF4_CB_COLOR6_CLEAR_WORD0 0x028DF4
10726 #define R_028DF8_CB_COLOR6_CLEAR_WORD1 0x028DF8
10727 #define R_028DFC_CB_COLOR6_DCC_BASE 0x028DFC /* VI */
10728 #define R_028E04_CB_COLOR7_BASE 0x028E04
10729 #define R_028E08_CB_COLOR7_PITCH 0x028E08
10730 #define R_028E0C_CB_COLOR7_SLICE 0x028E0C
10731 #define R_028E10_CB_COLOR7_VIEW 0x028E10
10732 #define R_028E14_CB_COLOR7_INFO 0x028E14
10733 #define R_028E18_CB_COLOR7_ATTRIB 0x028E18
10734 #define R_028E1C_CB_COLOR7_DCC_CONTROL 0x028E1C /* VI */
10735 #define R_028E20_CB_COLOR7_CMASK 0x028E20
10736 #define R_028E24_CB_COLOR7_CMASK_SLICE 0x028E24
10737 #define R_028E28_CB_COLOR7_FMASK 0x028E28
10738 #define R_028E2C_CB_COLOR7_FMASK_SLICE 0x028E2C
10739 #define R_028E30_CB_COLOR7_CLEAR_WORD0 0x028E30
10740 #define R_028E34_CB_COLOR7_CLEAR_WORD1 0x028E34
10741 #define R_028E38_CB_COLOR7_DCC_BASE 0x028E38 /* VI */
10742
10743 /* SI async DMA packets */
10744 #define SI_DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
10745 (((sub_cmd) & 0xFF) << 20) |\
10746 (((n) & 0xFFFFF) << 0))
10747 /* SI async DMA Packet types */
10748 #define SI_DMA_PACKET_WRITE 0x2
10749 #define SI_DMA_PACKET_COPY 0x3
10750 #define SI_DMA_COPY_MAX_SIZE 0xfffe0
10751 #define SI_DMA_COPY_MAX_SIZE_DW 0xffff8
10752 #define SI_DMA_COPY_DWORD_ALIGNED 0x00
10753 #define SI_DMA_COPY_BYTE_ALIGNED 0x40
10754 #define SI_DMA_COPY_TILED 0x8
10755 #define SI_DMA_PACKET_INDIRECT_BUFFER 0x4
10756 #define SI_DMA_PACKET_SEMAPHORE 0x5
10757 #define SI_DMA_PACKET_FENCE 0x6
10758 #define SI_DMA_PACKET_TRAP 0x7
10759 #define SI_DMA_PACKET_SRBM_WRITE 0x9
10760 #define SI_DMA_PACKET_CONSTANT_FILL 0xd
10761 #define SI_DMA_PACKET_NOP 0xf
10762
10763 /* CIK async DMA packets */
10764 #define CIK_SDMA_PACKET(op, sub_op, n) ((((n) & 0xFFFF) << 16) | \
10765 (((sub_op) & 0xFF) << 8) | \
10766 (((op) & 0xFF) << 0))
10767 /* CIK async DMA packet types */
10768 #define CIK_SDMA_OPCODE_NOP 0x0
10769 #define CIK_SDMA_OPCODE_COPY 0x1
10770 #define CIK_SDMA_COPY_SUB_OPCODE_LINEAR 0x0
10771 #define CIK_SDMA_COPY_SUB_OPCODE_TILED 0x1
10772 #define CIK_SDMA_COPY_SUB_OPCODE_SOA 0x3
10773 #define CIK_SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 0x4
10774 #define CIK_SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 0x5
10775 #define CIK_SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 0x6
10776 #define CIK_SDMA_OPCODE_WRITE 0x2
10777 #define SDMA_WRITE_SUB_OPCODE_LINEAR 0x0
10778 #define SDMA_WRTIE_SUB_OPCODE_TILED 0x1
10779 #define CIK_SDMA_OPCODE_INDIRECT_BUFFER 0x4
10780 #define CIK_SDMA_PACKET_FENCE 0x5
10781 #define CIK_SDMA_PACKET_TRAP 0x6
10782 #define CIK_SDMA_PACKET_SEMAPHORE 0x7
10783 #define CIK_SDMA_PACKET_CONSTANT_FILL 0xb
10784 #define CIK_SDMA_PACKET_SRBM_WRITE 0xe
10785 #define CIK_SDMA_COPY_MAX_SIZE 0x1fffff
10786
10787 #endif /* _SID_H */
10788