svga: update device header files from upstream
[mesa.git] / src / gallium / drivers / svga / svga_screen.c
1 /**********************************************************
2 * Copyright 2008-2009 VMware, Inc. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person
5 * obtaining a copy of this software and associated documentation
6 * files (the "Software"), to deal in the Software without
7 * restriction, including without limitation the rights to use, copy,
8 * modify, merge, publish, distribute, sublicense, and/or sell copies
9 * of the Software, and to permit persons to whom the Software is
10 * furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be
13 * included in all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
16 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
17 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
19 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
20 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 *
24 **********************************************************/
25
26 #include "git_sha1.h" /* For MESA_GIT_SHA1 */
27 #include "util/u_format.h"
28 #include "util/u_memory.h"
29 #include "util/u_inlines.h"
30 #include "util/u_screen.h"
31 #include "util/u_string.h"
32 #include "util/u_math.h"
33
34 #include "os/os_process.h"
35
36 #include "svga_winsys.h"
37 #include "svga_public.h"
38 #include "svga_context.h"
39 #include "svga_format.h"
40 #include "svga_msg.h"
41 #include "svga_screen.h"
42 #include "svga_tgsi.h"
43 #include "svga_resource_texture.h"
44 #include "svga_resource.h"
45 #include "svga_debug.h"
46
47 #include "svga3d_shaderdefs.h"
48 #include "VGPU10ShaderTokens.h"
49
50 /* NOTE: this constant may get moved into a svga3d*.h header file */
51 #define SVGA3D_DX_MAX_RESOURCE_SIZE (128 * 1024 * 1024)
52
53 #ifdef DEBUG
54 int SVGA_DEBUG = 0;
55
56 static const struct debug_named_value svga_debug_flags[] = {
57 { "dma", DEBUG_DMA, NULL },
58 { "tgsi", DEBUG_TGSI, NULL },
59 { "pipe", DEBUG_PIPE, NULL },
60 { "state", DEBUG_STATE, NULL },
61 { "screen", DEBUG_SCREEN, NULL },
62 { "tex", DEBUG_TEX, NULL },
63 { "swtnl", DEBUG_SWTNL, NULL },
64 { "const", DEBUG_CONSTS, NULL },
65 { "viewport", DEBUG_VIEWPORT, NULL },
66 { "views", DEBUG_VIEWS, NULL },
67 { "perf", DEBUG_PERF, NULL },
68 { "flush", DEBUG_FLUSH, NULL },
69 { "sync", DEBUG_SYNC, NULL },
70 { "cache", DEBUG_CACHE, NULL },
71 { "streamout", DEBUG_STREAMOUT, NULL },
72 { "query", DEBUG_QUERY, NULL },
73 { "samplers", DEBUG_SAMPLERS, NULL },
74 DEBUG_NAMED_VALUE_END
75 };
76 #endif
77
78 static const char *
79 svga_get_vendor( struct pipe_screen *pscreen )
80 {
81 return "VMware, Inc.";
82 }
83
84
85 static const char *
86 svga_get_name( struct pipe_screen *pscreen )
87 {
88 const char *build = "", *llvm = "", *mutex = "";
89 static char name[100];
90 #ifdef DEBUG
91 /* Only return internal details in the DEBUG version:
92 */
93 build = "build: DEBUG;";
94 mutex = "mutex: " PIPE_ATOMIC ";";
95 #elif defined(VMX86_STATS)
96 build = "build: OPT;";
97 #else
98 build = "build: RELEASE;";
99 #endif
100 #ifdef HAVE_LLVM
101 llvm = "LLVM;";
102 #endif
103
104 util_snprintf(name, sizeof(name), "SVGA3D; %s %s %s", build, mutex, llvm);
105 return name;
106 }
107
108
109 /** Helper for querying float-valued device cap */
110 static float
111 get_float_cap(struct svga_winsys_screen *sws, SVGA3dDevCapIndex cap,
112 float defaultVal)
113 {
114 SVGA3dDevCapResult result;
115 if (sws->get_cap(sws, cap, &result))
116 return result.f;
117 else
118 return defaultVal;
119 }
120
121
122 /** Helper for querying uint-valued device cap */
123 static unsigned
124 get_uint_cap(struct svga_winsys_screen *sws, SVGA3dDevCapIndex cap,
125 unsigned defaultVal)
126 {
127 SVGA3dDevCapResult result;
128 if (sws->get_cap(sws, cap, &result))
129 return result.u;
130 else
131 return defaultVal;
132 }
133
134
135 /** Helper for querying boolean-valued device cap */
136 static boolean
137 get_bool_cap(struct svga_winsys_screen *sws, SVGA3dDevCapIndex cap,
138 boolean defaultVal)
139 {
140 SVGA3dDevCapResult result;
141 if (sws->get_cap(sws, cap, &result))
142 return result.b;
143 else
144 return defaultVal;
145 }
146
147
148 static float
149 svga_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
150 {
151 struct svga_screen *svgascreen = svga_screen(screen);
152 struct svga_winsys_screen *sws = svgascreen->sws;
153
154 switch (param) {
155 case PIPE_CAPF_MAX_LINE_WIDTH:
156 return svgascreen->maxLineWidth;
157 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
158 return svgascreen->maxLineWidthAA;
159
160 case PIPE_CAPF_MAX_POINT_WIDTH:
161 /* fall-through */
162 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
163 return svgascreen->maxPointSize;
164
165 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
166 return (float) get_uint_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_ANISOTROPY, 4);
167
168 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
169 return 15.0;
170
171 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
172 /* fall-through */
173 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
174 /* fall-through */
175 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
176 return 0.0f;
177
178 }
179
180 debug_printf("Unexpected PIPE_CAPF_ query %u\n", param);
181 return 0;
182 }
183
184
185 static int
186 svga_get_param(struct pipe_screen *screen, enum pipe_cap param)
187 {
188 struct svga_screen *svgascreen = svga_screen(screen);
189 struct svga_winsys_screen *sws = svgascreen->sws;
190 SVGA3dDevCapResult result;
191
192 switch (param) {
193 case PIPE_CAP_NPOT_TEXTURES:
194 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
195 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
196 return 1;
197 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
198 /*
199 * "In virtually every OpenGL implementation and hardware,
200 * GL_MAX_DUAL_SOURCE_DRAW_BUFFERS is 1"
201 * http://www.opengl.org/wiki/Blending
202 */
203 return sws->have_vgpu10 ? 1 : 0;
204 case PIPE_CAP_ANISOTROPIC_FILTER:
205 return 1;
206 case PIPE_CAP_POINT_SPRITE:
207 return 1;
208 case PIPE_CAP_TGSI_TEXCOORD:
209 return 0;
210 case PIPE_CAP_MAX_RENDER_TARGETS:
211 return svgascreen->max_color_buffers;
212 case PIPE_CAP_OCCLUSION_QUERY:
213 return 1;
214 case PIPE_CAP_QUERY_TIME_ELAPSED:
215 return 0;
216 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
217 return sws->have_vgpu10;
218 case PIPE_CAP_TEXTURE_SWIZZLE:
219 return 1;
220 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
221 return 0;
222 case PIPE_CAP_USER_VERTEX_BUFFERS:
223 return 0;
224 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
225 return 256;
226
227 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
228 {
229 unsigned levels = SVGA_MAX_TEXTURE_LEVELS;
230 if (sws->get_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH, &result))
231 levels = MIN2(util_logbase2(result.u) + 1, levels);
232 else
233 levels = 12 /* 2048x2048 */;
234 if (sws->get_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT, &result))
235 levels = MIN2(util_logbase2(result.u) + 1, levels);
236 else
237 levels = 12 /* 2048x2048 */;
238 return levels;
239 }
240
241 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
242 if (!sws->get_cap(sws, SVGA3D_DEVCAP_MAX_VOLUME_EXTENT, &result))
243 return 8; /* max 128x128x128 */
244 return MIN2(util_logbase2(result.u) + 1, SVGA_MAX_TEXTURE_LEVELS);
245
246 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
247 /*
248 * No mechanism to query the host, and at least limited to 2048x2048 on
249 * certain hardware.
250 */
251 return MIN2(screen->get_param(screen, PIPE_CAP_MAX_TEXTURE_2D_LEVELS),
252 12 /* 2048x2048 */);
253
254 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
255 return sws->have_vgpu10 ? SVGA3D_MAX_SURFACE_ARRAYSIZE : 0;
256
257 case PIPE_CAP_BLEND_EQUATION_SEPARATE: /* req. for GL 1.5 */
258 return 1;
259
260 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
261 return 1;
262 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
263 return sws->have_vgpu10;
264 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
265 return 0;
266 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
267 return !sws->have_vgpu10;
268
269 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
270 return 1; /* The color outputs of vertex shaders are not clamped */
271 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
272 return 0; /* The driver can't clamp vertex colors */
273 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
274 return 0; /* The driver can't clamp fragment colors */
275
276 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
277 return 1; /* expected for GL_ARB_framebuffer_object */
278
279 case PIPE_CAP_GLSL_FEATURE_LEVEL:
280 return sws->have_vgpu10 ? 330 : 120;
281
282 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
283 return sws->have_vgpu10 ? 140 : 120;
284
285 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
286 return 0;
287
288 case PIPE_CAP_SM3:
289 return 1;
290
291 case PIPE_CAP_DEPTH_CLIP_DISABLE:
292 case PIPE_CAP_INDEP_BLEND_ENABLE:
293 case PIPE_CAP_CONDITIONAL_RENDER:
294 case PIPE_CAP_QUERY_TIMESTAMP:
295 case PIPE_CAP_TGSI_INSTANCEID:
296 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
297 case PIPE_CAP_SEAMLESS_CUBE_MAP:
298 case PIPE_CAP_FAKE_SW_MSAA:
299 return sws->have_vgpu10;
300
301 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
302 return sws->have_vgpu10 ? SVGA3D_DX_MAX_SOTARGETS : 0;
303 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
304 return sws->have_vgpu10 ? 4 : 0;
305 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
306 return sws->have_vgpu10 ? SVGA3D_MAX_STREAMOUT_DECLS : 0;
307 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
308 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
309 return 0;
310 case PIPE_CAP_TEXTURE_MULTISAMPLE:
311 return svgascreen->ms_samples ? 1 : 0;
312
313 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
314 /* convert bytes to texels for the case of the largest texel
315 * size: float[4].
316 */
317 return SVGA3D_DX_MAX_RESOURCE_SIZE / (4 * sizeof(float));
318
319 case PIPE_CAP_MIN_TEXEL_OFFSET:
320 return sws->have_vgpu10 ? VGPU10_MIN_TEXEL_FETCH_OFFSET : 0;
321 case PIPE_CAP_MAX_TEXEL_OFFSET:
322 return sws->have_vgpu10 ? VGPU10_MAX_TEXEL_FETCH_OFFSET : 0;
323
324 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
325 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
326 return 0;
327
328 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
329 return sws->have_vgpu10 ? 256 : 0;
330 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
331 return sws->have_vgpu10 ? 1024 : 0;
332
333 case PIPE_CAP_PRIMITIVE_RESTART:
334 return 1; /* may be a sw fallback, depending on restart index */
335
336 case PIPE_CAP_GENERATE_MIPMAP:
337 return sws->have_generate_mipmap_cmd;
338
339 case PIPE_CAP_NATIVE_FENCE_FD:
340 return sws->have_fence_fd;
341
342 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
343 return 1;
344
345 /* Unsupported features */
346 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
347 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
348 case PIPE_CAP_SHADER_STENCIL_EXPORT:
349 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
350 case PIPE_CAP_INDEP_BLEND_FUNC:
351 case PIPE_CAP_TEXTURE_BARRIER:
352 case PIPE_CAP_MAX_VERTEX_STREAMS:
353 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
354 case PIPE_CAP_COMPUTE:
355 case PIPE_CAP_START_INSTANCE:
356 case PIPE_CAP_CUBE_MAP_ARRAY:
357 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
358 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
359 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
360 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
361 case PIPE_CAP_TEXTURE_GATHER_SM5:
362 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
363 case PIPE_CAP_TEXTURE_QUERY_LOD:
364 case PIPE_CAP_SAMPLE_SHADING:
365 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
366 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
367 case PIPE_CAP_DRAW_INDIRECT:
368 case PIPE_CAP_MULTI_DRAW_INDIRECT:
369 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
370 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
371 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
372 case PIPE_CAP_SAMPLER_VIEW_TARGET:
373 case PIPE_CAP_CLIP_HALFZ:
374 case PIPE_CAP_VERTEXID_NOBASE:
375 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
376 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
377 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
378 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
379 case PIPE_CAP_INVALIDATE_BUFFER:
380 case PIPE_CAP_STRING_MARKER:
381 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
382 case PIPE_CAP_QUERY_MEMORY_INFO:
383 case PIPE_CAP_PCI_GROUP:
384 case PIPE_CAP_PCI_BUS:
385 case PIPE_CAP_PCI_DEVICE:
386 case PIPE_CAP_PCI_FUNCTION:
387 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
388 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_TRIANGLES:
389 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_POINTS_LINES:
390 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_TRIANGLES:
391 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_POINTS_LINES:
392 case PIPE_CAP_CONSERVATIVE_RASTER_POST_DEPTH_COVERAGE:
393 case PIPE_CAP_MAX_CONSERVATIVE_RASTER_SUBPIXEL_PRECISION_BIAS:
394 return 0;
395 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
396 return 64;
397 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
398 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
399 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
400 return 1; /* need 4-byte alignment for all offsets and strides */
401 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
402 return 2048;
403 case PIPE_CAP_MAX_VIEWPORTS:
404 return 1;
405 case PIPE_CAP_ENDIANNESS:
406 return PIPE_ENDIAN_LITTLE;
407
408 case PIPE_CAP_VENDOR_ID:
409 return 0x15ad; /* VMware Inc. */
410 case PIPE_CAP_DEVICE_ID:
411 return 0x0405; /* assume SVGA II */
412 case PIPE_CAP_ACCELERATED:
413 return 0; /* XXX: */
414 case PIPE_CAP_VIDEO_MEMORY:
415 /* XXX: Query the host ? */
416 return 1;
417 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
418 return sws->have_vgpu10;
419 case PIPE_CAP_CLEAR_TEXTURE:
420 return sws->have_vgpu10;
421 case PIPE_CAP_UMA:
422 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
423 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
424 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
425 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
426 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
427 case PIPE_CAP_DEPTH_BOUNDS_TEST:
428 case PIPE_CAP_TGSI_TXQS:
429 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
430 case PIPE_CAP_SHAREABLE_SHADERS:
431 case PIPE_CAP_DRAW_PARAMETERS:
432 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
433 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
434 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
435 case PIPE_CAP_QUERY_BUFFER_OBJECT:
436 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
437 case PIPE_CAP_CULL_DISTANCE:
438 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
439 case PIPE_CAP_TGSI_VOTE:
440 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
441 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
442 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
443 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
444 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
445 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
446 case PIPE_CAP_TGSI_FS_FBFETCH:
447 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
448 case PIPE_CAP_DOUBLES:
449 case PIPE_CAP_INT64:
450 case PIPE_CAP_INT64_DIVMOD:
451 case PIPE_CAP_TGSI_TEX_TXF_LZ:
452 case PIPE_CAP_TGSI_CLOCK:
453 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
454 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
455 case PIPE_CAP_TGSI_BALLOT:
456 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
457 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
458 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
459 case PIPE_CAP_POST_DEPTH_COVERAGE:
460 case PIPE_CAP_BINDLESS_TEXTURE:
461 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
462 case PIPE_CAP_QUERY_SO_OVERFLOW:
463 case PIPE_CAP_MEMOBJ:
464 case PIPE_CAP_LOAD_CONSTBUF:
465 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
466 case PIPE_CAP_TILE_RASTER_ORDER:
467 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
468 case PIPE_CAP_FRAMEBUFFER_MSAA_CONSTRAINTS:
469 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
470 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
471 case PIPE_CAP_FENCE_SIGNAL:
472 case PIPE_CAP_CONSTBUF0_FLAGS:
473 case PIPE_CAP_PACKED_UNIFORMS:
474 case PIPE_CAP_PROGRAMMABLE_SAMPLE_LOCATIONS:
475 return 0;
476 case PIPE_CAP_MAX_GS_INVOCATIONS:
477 return 32;
478 case PIPE_CAP_MAX_SHADER_BUFFER_SIZE:
479 return 1 << 27;
480 default:
481 return u_pipe_screen_get_param_defaults(screen, param);
482 }
483 }
484
485
486 static int
487 vgpu9_get_shader_param(struct pipe_screen *screen,
488 enum pipe_shader_type shader,
489 enum pipe_shader_cap param)
490 {
491 struct svga_screen *svgascreen = svga_screen(screen);
492 struct svga_winsys_screen *sws = svgascreen->sws;
493 unsigned val;
494
495 assert(!sws->have_vgpu10);
496
497 switch (shader)
498 {
499 case PIPE_SHADER_FRAGMENT:
500 switch (param)
501 {
502 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
503 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
504 return get_uint_cap(sws,
505 SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_INSTRUCTIONS,
506 512);
507 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
508 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
509 return 512;
510 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
511 return SVGA3D_MAX_NESTING_LEVEL;
512 case PIPE_SHADER_CAP_MAX_INPUTS:
513 return 10;
514 case PIPE_SHADER_CAP_MAX_OUTPUTS:
515 return svgascreen->max_color_buffers;
516 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
517 return 224 * sizeof(float[4]);
518 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
519 return 1;
520 case PIPE_SHADER_CAP_MAX_TEMPS:
521 val = get_uint_cap(sws, SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_TEMPS, 32);
522 return MIN2(val, SVGA3D_TEMPREG_MAX);
523 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
524 /*
525 * Although PS 3.0 has some addressing abilities it can only represent
526 * loops that can be statically determined and unrolled. Given we can
527 * only handle a subset of the cases that the state tracker already
528 * does it is better to defer loop unrolling to the state tracker.
529 */
530 return 0;
531 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
532 return 0;
533 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
534 return 0;
535 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
536 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
537 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
538 return 0;
539 case PIPE_SHADER_CAP_SUBROUTINES:
540 return 0;
541 case PIPE_SHADER_CAP_INT64_ATOMICS:
542 case PIPE_SHADER_CAP_INTEGERS:
543 return 0;
544 case PIPE_SHADER_CAP_FP16:
545 return 0;
546 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
547 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
548 return 16;
549 case PIPE_SHADER_CAP_PREFERRED_IR:
550 return PIPE_SHADER_IR_TGSI;
551 case PIPE_SHADER_CAP_SUPPORTED_IRS:
552 return 0;
553 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
554 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
555 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
556 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
557 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
558 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
559 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
560 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
561 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
562 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
563 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
564 return 0;
565 case PIPE_SHADER_CAP_SCALAR_ISA:
566 return 1;
567 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
568 return 32;
569 }
570 /* If we get here, we failed to handle a cap above */
571 debug_printf("Unexpected fragment shader query %u\n", param);
572 return 0;
573 case PIPE_SHADER_VERTEX:
574 switch (param)
575 {
576 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
577 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
578 return get_uint_cap(sws, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_INSTRUCTIONS,
579 512);
580 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
581 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
582 /* XXX: until we have vertex texture support */
583 return 0;
584 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
585 return SVGA3D_MAX_NESTING_LEVEL;
586 case PIPE_SHADER_CAP_MAX_INPUTS:
587 return 16;
588 case PIPE_SHADER_CAP_MAX_OUTPUTS:
589 return 10;
590 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
591 return 256 * sizeof(float[4]);
592 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
593 return 1;
594 case PIPE_SHADER_CAP_MAX_TEMPS:
595 val = get_uint_cap(sws, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEMPS, 32);
596 return MIN2(val, SVGA3D_TEMPREG_MAX);
597 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
598 return 0;
599 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
600 return 0;
601 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
602 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
603 return 1;
604 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
605 return 0;
606 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
607 return 1;
608 case PIPE_SHADER_CAP_SUBROUTINES:
609 return 0;
610 case PIPE_SHADER_CAP_INT64_ATOMICS:
611 case PIPE_SHADER_CAP_INTEGERS:
612 return 0;
613 case PIPE_SHADER_CAP_FP16:
614 return 0;
615 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
616 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
617 return 0;
618 case PIPE_SHADER_CAP_PREFERRED_IR:
619 return PIPE_SHADER_IR_TGSI;
620 case PIPE_SHADER_CAP_SUPPORTED_IRS:
621 return 0;
622 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
623 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
624 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
625 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
626 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
627 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
628 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
629 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
630 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
631 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
632 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
633 return 0;
634 case PIPE_SHADER_CAP_SCALAR_ISA:
635 return 1;
636 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
637 return 32;
638 }
639 /* If we get here, we failed to handle a cap above */
640 debug_printf("Unexpected vertex shader query %u\n", param);
641 return 0;
642 case PIPE_SHADER_GEOMETRY:
643 case PIPE_SHADER_COMPUTE:
644 case PIPE_SHADER_TESS_CTRL:
645 case PIPE_SHADER_TESS_EVAL:
646 /* no support for geometry, tess or compute shaders at this time */
647 return 0;
648 default:
649 debug_printf("Unexpected shader type (%u) query\n", shader);
650 return 0;
651 }
652 return 0;
653 }
654
655
656 static int
657 vgpu10_get_shader_param(struct pipe_screen *screen,
658 enum pipe_shader_type shader,
659 enum pipe_shader_cap param)
660 {
661 struct svga_screen *svgascreen = svga_screen(screen);
662 struct svga_winsys_screen *sws = svgascreen->sws;
663
664 assert(sws->have_vgpu10);
665 (void) sws; /* silence unused var warnings in non-debug builds */
666
667 /* Only VS, GS, FS supported */
668 if (shader != PIPE_SHADER_VERTEX &&
669 shader != PIPE_SHADER_GEOMETRY &&
670 shader != PIPE_SHADER_FRAGMENT) {
671 return 0;
672 }
673
674 /* NOTE: we do not query the device for any caps/limits at this time */
675
676 /* Generally the same limits for vertex, geometry and fragment shaders */
677 switch (param) {
678 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
679 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
680 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
681 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
682 return 64 * 1024;
683 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
684 return 64;
685 case PIPE_SHADER_CAP_MAX_INPUTS:
686 if (shader == PIPE_SHADER_FRAGMENT)
687 return VGPU10_MAX_FS_INPUTS;
688 else if (shader == PIPE_SHADER_GEOMETRY)
689 return VGPU10_MAX_GS_INPUTS;
690 else
691 return VGPU10_MAX_VS_INPUTS;
692 case PIPE_SHADER_CAP_MAX_OUTPUTS:
693 if (shader == PIPE_SHADER_FRAGMENT)
694 return VGPU10_MAX_FS_OUTPUTS;
695 else if (shader == PIPE_SHADER_GEOMETRY)
696 return VGPU10_MAX_GS_OUTPUTS;
697 else
698 return VGPU10_MAX_VS_OUTPUTS;
699 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
700 return VGPU10_MAX_CONSTANT_BUFFER_ELEMENT_COUNT * sizeof(float[4]);
701 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
702 return svgascreen->max_const_buffers;
703 case PIPE_SHADER_CAP_MAX_TEMPS:
704 return VGPU10_MAX_TEMPS;
705 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
706 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
707 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
708 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
709 return TRUE; /* XXX verify */
710 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
711 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
712 case PIPE_SHADER_CAP_SUBROUTINES:
713 case PIPE_SHADER_CAP_INTEGERS:
714 return TRUE;
715 case PIPE_SHADER_CAP_FP16:
716 return FALSE;
717 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
718 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
719 return SVGA3D_DX_MAX_SAMPLERS;
720 case PIPE_SHADER_CAP_PREFERRED_IR:
721 return PIPE_SHADER_IR_TGSI;
722 case PIPE_SHADER_CAP_SUPPORTED_IRS:
723 return 0;
724 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
725 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
726 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
727 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
728 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
729 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
730 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
731 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
732 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
733 case PIPE_SHADER_CAP_INT64_ATOMICS:
734 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
735 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
736 return 0;
737 case PIPE_SHADER_CAP_SCALAR_ISA:
738 return 1;
739 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
740 return 32;
741 default:
742 debug_printf("Unexpected vgpu10 shader query %u\n", param);
743 return 0;
744 }
745 return 0;
746 }
747
748
749 static int
750 svga_get_shader_param(struct pipe_screen *screen, enum pipe_shader_type shader,
751 enum pipe_shader_cap param)
752 {
753 struct svga_screen *svgascreen = svga_screen(screen);
754 struct svga_winsys_screen *sws = svgascreen->sws;
755 if (sws->have_vgpu10) {
756 return vgpu10_get_shader_param(screen, shader, param);
757 }
758 else {
759 return vgpu9_get_shader_param(screen, shader, param);
760 }
761 }
762
763
764 static void
765 svga_fence_reference(struct pipe_screen *screen,
766 struct pipe_fence_handle **ptr,
767 struct pipe_fence_handle *fence)
768 {
769 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
770 sws->fence_reference(sws, ptr, fence);
771 }
772
773
774 static boolean
775 svga_fence_finish(struct pipe_screen *screen,
776 struct pipe_context *ctx,
777 struct pipe_fence_handle *fence,
778 uint64_t timeout)
779 {
780 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
781 boolean retVal;
782
783 SVGA_STATS_TIME_PUSH(sws, SVGA_STATS_TIME_FENCEFINISH);
784
785 if (!timeout) {
786 retVal = sws->fence_signalled(sws, fence, 0) == 0;
787 }
788 else {
789 SVGA_DBG(DEBUG_DMA|DEBUG_PERF, "%s fence_ptr %p\n",
790 __FUNCTION__, fence);
791
792 retVal = sws->fence_finish(sws, fence, timeout, 0) == 0;
793 }
794
795 SVGA_STATS_TIME_POP(sws);
796
797 return retVal;
798 }
799
800
801 static int
802 svga_fence_get_fd(struct pipe_screen *screen,
803 struct pipe_fence_handle *fence)
804 {
805 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
806
807 return sws->fence_get_fd(sws, fence, TRUE);
808 }
809
810
811 static int
812 svga_get_driver_query_info(struct pipe_screen *screen,
813 unsigned index,
814 struct pipe_driver_query_info *info)
815 {
816 #define QUERY(NAME, ENUM, UNITS) \
817 {NAME, ENUM, {0}, UNITS, PIPE_DRIVER_QUERY_RESULT_TYPE_AVERAGE, 0, 0x0}
818
819 static const struct pipe_driver_query_info queries[] = {
820 /* per-frame counters */
821 QUERY("num-draw-calls", SVGA_QUERY_NUM_DRAW_CALLS,
822 PIPE_DRIVER_QUERY_TYPE_UINT64),
823 QUERY("num-fallbacks", SVGA_QUERY_NUM_FALLBACKS,
824 PIPE_DRIVER_QUERY_TYPE_UINT64),
825 QUERY("num-flushes", SVGA_QUERY_NUM_FLUSHES,
826 PIPE_DRIVER_QUERY_TYPE_UINT64),
827 QUERY("num-validations", SVGA_QUERY_NUM_VALIDATIONS,
828 PIPE_DRIVER_QUERY_TYPE_UINT64),
829 QUERY("map-buffer-time", SVGA_QUERY_MAP_BUFFER_TIME,
830 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS),
831 QUERY("num-buffers-mapped", SVGA_QUERY_NUM_BUFFERS_MAPPED,
832 PIPE_DRIVER_QUERY_TYPE_UINT64),
833 QUERY("num-textures-mapped", SVGA_QUERY_NUM_TEXTURES_MAPPED,
834 PIPE_DRIVER_QUERY_TYPE_UINT64),
835 QUERY("num-bytes-uploaded", SVGA_QUERY_NUM_BYTES_UPLOADED,
836 PIPE_DRIVER_QUERY_TYPE_BYTES),
837 QUERY("command-buffer-size", SVGA_QUERY_COMMAND_BUFFER_SIZE,
838 PIPE_DRIVER_QUERY_TYPE_BYTES),
839 QUERY("flush-time", SVGA_QUERY_FLUSH_TIME,
840 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS),
841 QUERY("surface-write-flushes", SVGA_QUERY_SURFACE_WRITE_FLUSHES,
842 PIPE_DRIVER_QUERY_TYPE_UINT64),
843 QUERY("num-readbacks", SVGA_QUERY_NUM_READBACKS,
844 PIPE_DRIVER_QUERY_TYPE_UINT64),
845 QUERY("num-resource-updates", SVGA_QUERY_NUM_RESOURCE_UPDATES,
846 PIPE_DRIVER_QUERY_TYPE_UINT64),
847 QUERY("num-buffer-uploads", SVGA_QUERY_NUM_BUFFER_UPLOADS,
848 PIPE_DRIVER_QUERY_TYPE_UINT64),
849 QUERY("num-const-buf-updates", SVGA_QUERY_NUM_CONST_BUF_UPDATES,
850 PIPE_DRIVER_QUERY_TYPE_UINT64),
851 QUERY("num-const-updates", SVGA_QUERY_NUM_CONST_UPDATES,
852 PIPE_DRIVER_QUERY_TYPE_UINT64),
853
854 /* running total counters */
855 QUERY("memory-used", SVGA_QUERY_MEMORY_USED,
856 PIPE_DRIVER_QUERY_TYPE_BYTES),
857 QUERY("num-shaders", SVGA_QUERY_NUM_SHADERS,
858 PIPE_DRIVER_QUERY_TYPE_UINT64),
859 QUERY("num-resources", SVGA_QUERY_NUM_RESOURCES,
860 PIPE_DRIVER_QUERY_TYPE_UINT64),
861 QUERY("num-state-objects", SVGA_QUERY_NUM_STATE_OBJECTS,
862 PIPE_DRIVER_QUERY_TYPE_UINT64),
863 QUERY("num-surface-views", SVGA_QUERY_NUM_SURFACE_VIEWS,
864 PIPE_DRIVER_QUERY_TYPE_UINT64),
865 QUERY("num-generate-mipmap", SVGA_QUERY_NUM_GENERATE_MIPMAP,
866 PIPE_DRIVER_QUERY_TYPE_UINT64),
867 QUERY("num-failed-allocations", SVGA_QUERY_NUM_FAILED_ALLOCATIONS,
868 PIPE_DRIVER_QUERY_TYPE_UINT64),
869 QUERY("num-commands-per-draw", SVGA_QUERY_NUM_COMMANDS_PER_DRAW,
870 PIPE_DRIVER_QUERY_TYPE_FLOAT),
871 };
872 #undef QUERY
873
874 if (!info)
875 return ARRAY_SIZE(queries);
876
877 if (index >= ARRAY_SIZE(queries))
878 return 0;
879
880 *info = queries[index];
881 return 1;
882 }
883
884
885 static void
886 init_logging(struct pipe_screen *screen)
887 {
888 static const char *log_prefix = "Mesa: ";
889 char host_log[1000];
890
891 /* Log Version to Host */
892 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
893 "%s%s", log_prefix, svga_get_name(screen));
894 svga_host_log(host_log);
895
896 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
897 "%s" PACKAGE_VERSION MESA_GIT_SHA1, log_prefix);
898 svga_host_log(host_log);
899
900 /* If the SVGA_EXTRA_LOGGING env var is set, log the process's command
901 * line (program name and arguments).
902 */
903 if (debug_get_bool_option("SVGA_EXTRA_LOGGING", FALSE)) {
904 char cmdline[1000];
905 if (os_get_command_line(cmdline, sizeof(cmdline))) {
906 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
907 "%s%s", log_prefix, cmdline);
908 svga_host_log(host_log);
909 }
910 }
911 }
912
913
914 static void
915 svga_destroy_screen( struct pipe_screen *screen )
916 {
917 struct svga_screen *svgascreen = svga_screen(screen);
918
919 svga_screen_cache_cleanup(svgascreen);
920
921 mtx_destroy(&svgascreen->swc_mutex);
922 mtx_destroy(&svgascreen->tex_mutex);
923
924 svgascreen->sws->destroy(svgascreen->sws);
925
926 FREE(svgascreen);
927 }
928
929
930 /**
931 * Create a new svga_screen object
932 */
933 struct pipe_screen *
934 svga_screen_create(struct svga_winsys_screen *sws)
935 {
936 struct svga_screen *svgascreen;
937 struct pipe_screen *screen;
938
939 #ifdef DEBUG
940 SVGA_DEBUG = debug_get_flags_option("SVGA_DEBUG", svga_debug_flags, 0 );
941 #endif
942
943 svgascreen = CALLOC_STRUCT(svga_screen);
944 if (!svgascreen)
945 goto error1;
946
947 svgascreen->debug.force_level_surface_view =
948 debug_get_bool_option("SVGA_FORCE_LEVEL_SURFACE_VIEW", FALSE);
949 svgascreen->debug.force_surface_view =
950 debug_get_bool_option("SVGA_FORCE_SURFACE_VIEW", FALSE);
951 svgascreen->debug.force_sampler_view =
952 debug_get_bool_option("SVGA_FORCE_SAMPLER_VIEW", FALSE);
953 svgascreen->debug.no_surface_view =
954 debug_get_bool_option("SVGA_NO_SURFACE_VIEW", FALSE);
955 svgascreen->debug.no_sampler_view =
956 debug_get_bool_option("SVGA_NO_SAMPLER_VIEW", FALSE);
957 svgascreen->debug.no_cache_index_buffers =
958 debug_get_bool_option("SVGA_NO_CACHE_INDEX_BUFFERS", FALSE);
959
960 screen = &svgascreen->screen;
961
962 screen->destroy = svga_destroy_screen;
963 screen->get_name = svga_get_name;
964 screen->get_vendor = svga_get_vendor;
965 screen->get_device_vendor = svga_get_vendor; // TODO actual device vendor
966 screen->get_param = svga_get_param;
967 screen->get_shader_param = svga_get_shader_param;
968 screen->get_paramf = svga_get_paramf;
969 screen->get_timestamp = NULL;
970 screen->is_format_supported = svga_is_format_supported;
971 screen->context_create = svga_context_create;
972 screen->fence_reference = svga_fence_reference;
973 screen->fence_finish = svga_fence_finish;
974 screen->fence_get_fd = svga_fence_get_fd;
975
976 screen->get_driver_query_info = svga_get_driver_query_info;
977 svgascreen->sws = sws;
978
979 svga_init_screen_resource_functions(svgascreen);
980
981 if (sws->get_hw_version) {
982 svgascreen->hw_version = sws->get_hw_version(sws);
983 } else {
984 svgascreen->hw_version = SVGA3D_HWVERSION_WS65_B1;
985 }
986
987 if (svgascreen->hw_version < SVGA3D_HWVERSION_WS8_B1) {
988 /* too old for 3D acceleration */
989 debug_printf("Hardware version 0x%x is too old for accerated 3D\n",
990 svgascreen->hw_version);
991 goto error2;
992 }
993
994 /*
995 * The D16, D24X8, and D24S8 formats always do an implicit shadow compare
996 * when sampled from, where as the DF16, DF24, and D24S8_INT do not. So
997 * we prefer the later when available.
998 *
999 * This mimics hardware vendors extensions for D3D depth sampling. See also
1000 * http://aras-p.info/texts/D3D9GPUHacks.html
1001 */
1002
1003 {
1004 boolean has_df16, has_df24, has_d24s8_int;
1005 SVGA3dSurfaceFormatCaps caps;
1006 SVGA3dSurfaceFormatCaps mask;
1007 mask.value = 0;
1008 mask.zStencil = 1;
1009 mask.texture = 1;
1010
1011 svgascreen->depth.z16 = SVGA3D_Z_D16;
1012 svgascreen->depth.x8z24 = SVGA3D_Z_D24X8;
1013 svgascreen->depth.s8z24 = SVGA3D_Z_D24S8;
1014
1015 svga_get_format_cap(svgascreen, SVGA3D_Z_DF16, &caps);
1016 has_df16 = (caps.value & mask.value) == mask.value;
1017
1018 svga_get_format_cap(svgascreen, SVGA3D_Z_DF24, &caps);
1019 has_df24 = (caps.value & mask.value) == mask.value;
1020
1021 svga_get_format_cap(svgascreen, SVGA3D_Z_D24S8_INT, &caps);
1022 has_d24s8_int = (caps.value & mask.value) == mask.value;
1023
1024 /* XXX: We might want some other logic here.
1025 * Like if we only have d24s8_int we should
1026 * emulate the other formats with that.
1027 */
1028 if (has_df16) {
1029 svgascreen->depth.z16 = SVGA3D_Z_DF16;
1030 }
1031 if (has_df24) {
1032 svgascreen->depth.x8z24 = SVGA3D_Z_DF24;
1033 }
1034 if (has_d24s8_int) {
1035 svgascreen->depth.s8z24 = SVGA3D_Z_D24S8_INT;
1036 }
1037 }
1038
1039 /* Query device caps
1040 */
1041 if (sws->have_vgpu10) {
1042 svgascreen->haveProvokingVertex
1043 = get_bool_cap(sws, SVGA3D_DEVCAP_DX_PROVOKING_VERTEX, FALSE);
1044 svgascreen->haveLineSmooth = TRUE;
1045 svgascreen->maxPointSize = 80.0F;
1046 svgascreen->max_color_buffers = SVGA3D_DX_MAX_RENDER_TARGETS;
1047
1048 /* Maximum number of constant buffers */
1049 svgascreen->max_const_buffers =
1050 get_uint_cap(sws, SVGA3D_DEVCAP_DX_MAX_CONSTANT_BUFFERS, 1);
1051 assert(svgascreen->max_const_buffers <= SVGA_MAX_CONST_BUFS);
1052 }
1053 else {
1054 /* VGPU9 */
1055 unsigned vs_ver = get_uint_cap(sws, SVGA3D_DEVCAP_VERTEX_SHADER_VERSION,
1056 SVGA3DVSVERSION_NONE);
1057 unsigned fs_ver = get_uint_cap(sws, SVGA3D_DEVCAP_FRAGMENT_SHADER_VERSION,
1058 SVGA3DPSVERSION_NONE);
1059
1060 /* we require Shader model 3.0 or later */
1061 if (fs_ver < SVGA3DPSVERSION_30 || vs_ver < SVGA3DVSVERSION_30) {
1062 goto error2;
1063 }
1064
1065 svgascreen->haveProvokingVertex = FALSE;
1066
1067 svgascreen->haveLineSmooth =
1068 get_bool_cap(sws, SVGA3D_DEVCAP_LINE_AA, FALSE);
1069
1070 svgascreen->maxPointSize =
1071 get_float_cap(sws, SVGA3D_DEVCAP_MAX_POINT_SIZE, 1.0f);
1072 /* Keep this to a reasonable size to avoid failures in conform/pntaa.c */
1073 svgascreen->maxPointSize = MIN2(svgascreen->maxPointSize, 80.0f);
1074
1075 /* The SVGA3D device always supports 4 targets at this time, regardless
1076 * of what querying SVGA3D_DEVCAP_MAX_RENDER_TARGETS might return.
1077 */
1078 svgascreen->max_color_buffers = 4;
1079
1080 /* Only support one constant buffer
1081 */
1082 svgascreen->max_const_buffers = 1;
1083
1084 /* No multisampling */
1085 svgascreen->ms_samples = 0;
1086 }
1087
1088 /* common VGPU9 / VGPU10 caps */
1089 svgascreen->haveLineStipple =
1090 get_bool_cap(sws, SVGA3D_DEVCAP_LINE_STIPPLE, FALSE);
1091
1092 svgascreen->maxLineWidth =
1093 MAX2(1.0, get_float_cap(sws, SVGA3D_DEVCAP_MAX_LINE_WIDTH, 1.0f));
1094
1095 svgascreen->maxLineWidthAA =
1096 MAX2(1.0, get_float_cap(sws, SVGA3D_DEVCAP_MAX_AA_LINE_WIDTH, 1.0f));
1097
1098 if (0) {
1099 debug_printf("svga: haveProvokingVertex %u\n",
1100 svgascreen->haveProvokingVertex);
1101 debug_printf("svga: haveLineStip %u "
1102 "haveLineSmooth %u maxLineWidth %.2f maxLineWidthAA %.2f\n",
1103 svgascreen->haveLineStipple, svgascreen->haveLineSmooth,
1104 svgascreen->maxLineWidth, svgascreen->maxLineWidthAA);
1105 debug_printf("svga: maxPointSize %g\n", svgascreen->maxPointSize);
1106 debug_printf("svga: msaa samples mask: 0x%x\n", svgascreen->ms_samples);
1107 }
1108
1109 (void) mtx_init(&svgascreen->tex_mutex, mtx_plain);
1110 (void) mtx_init(&svgascreen->swc_mutex, mtx_recursive);
1111
1112 svga_screen_cache_init(svgascreen);
1113
1114 init_logging(screen);
1115
1116 return screen;
1117 error2:
1118 FREE(svgascreen);
1119 error1:
1120 return NULL;
1121 }
1122
1123
1124 struct svga_winsys_screen *
1125 svga_winsys_screen(struct pipe_screen *screen)
1126 {
1127 return svga_screen(screen)->sws;
1128 }
1129
1130
1131 #ifdef DEBUG
1132 struct svga_screen *
1133 svga_screen(struct pipe_screen *screen)
1134 {
1135 assert(screen);
1136 assert(screen->destroy == svga_destroy_screen);
1137 return (struct svga_screen *)screen;
1138 }
1139 #endif