vc4: Fix LT/GE set-0-or-1 compares.
[mesa.git] / src / gallium / drivers / vc4 / vc4_qpu_defines.h
1 /*
2 * Copyright © 2014 Broadcom
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #ifndef VC4_QPU_DEFINES_H
25 #define VC4_QPU_DEFINES_H
26
27 #include <assert.h>
28
29 #define ARRAY_SIZE(arr) (sizeof(arr) / sizeof((arr)[0]))
30
31 enum qpu_op_add {
32 QPU_A_NOP,
33 QPU_A_FADD,
34 QPU_A_FSUB,
35 QPU_A_FMIN,
36 QPU_A_FMAX,
37 QPU_A_FMINABS,
38 QPU_A_FMAXABS,
39 QPU_A_FTOI,
40 QPU_A_ITOF,
41 QPU_A_ADD = 12,
42 QPU_A_SUB,
43 QPU_A_SHR,
44 QPU_A_ASR,
45 QPU_A_ROR,
46 QPU_A_SHL,
47 QPU_A_MIN,
48 QPU_A_MAX,
49 QPU_A_AND,
50 QPU_A_OR,
51 QPU_A_XOR,
52 QPU_A_NOT,
53 QPU_A_CLZ,
54 QPU_A_V8ADDS = 30,
55 QPU_A_V8SUBS = 31,
56 };
57
58 enum qpu_op_mul {
59 QPU_M_NOP,
60 QPU_M_FMUL,
61 QPU_M_MUL24,
62 QPU_M_V8MULD,
63 QPU_M_V8MIN,
64 QPU_M_V8MAX,
65 QPU_M_V8ADDS,
66 QPU_M_V8SUBS,
67 };
68
69 enum qpu_raddr {
70 QPU_R_FRAG_PAYLOAD_ZW = 15, /* W for A file, Z for B file */
71 /* 0-31 are the plain regfile a or b fields */
72 QPU_R_UNIF = 32,
73 QPU_R_VARY = 35,
74 QPU_R_ELEM_QPU = 38,
75 QPU_R_NOP,
76 QPU_R_XY_PIXEL_COORD = 41,
77 QPU_R_MS_REV_FLAGS = 41,
78 QPU_R_VPM = 48,
79 QPU_R_VPM_LD_BUSY,
80 QPU_R_VPM_LD_WAIT,
81 QPU_R_MUTEX_ACQUIRE,
82 };
83
84 enum qpu_waddr {
85 /* 0-31 are the plain regfile a or b fields */
86 QPU_W_ACC0 = 32, /* aka r0 */
87 QPU_W_ACC1,
88 QPU_W_ACC2,
89 QPU_W_ACC3,
90 QPU_W_TMU_NOSWAP,
91 QPU_W_ACC5,
92 QPU_W_HOST_INT,
93 QPU_W_NOP,
94 QPU_W_UNIFORMS_ADDRESS,
95 QPU_W_QUAD_XY, /* X for regfile a, Y for regfile b */
96 QPU_W_MS_FLAGS = 42,
97 QPU_W_REV_FLAG = 42,
98 QPU_W_TLB_STENCIL_SETUP = 43,
99 QPU_W_TLB_Z,
100 QPU_W_TLB_COLOR_MS,
101 QPU_W_TLB_COLOR_ALL,
102 QPU_W_TLB_ALPHA_MASK,
103 QPU_W_VPM,
104 QPU_W_VPMVCD_SETUP, /* LD for regfile a, ST for regfile b */
105 QPU_W_VPM_ADDR, /* LD for regfile a, ST for regfile b */
106 QPU_W_MUTEX_RELEASE,
107 QPU_W_SFU_RECIP,
108 QPU_W_SFU_RECIPSQRT,
109 QPU_W_SFU_EXP,
110 QPU_W_SFU_LOG,
111 QPU_W_TMU0_S,
112 QPU_W_TMU0_T,
113 QPU_W_TMU0_R,
114 QPU_W_TMU0_B,
115 QPU_W_TMU1_S,
116 QPU_W_TMU1_T,
117 QPU_W_TMU1_R,
118 QPU_W_TMU1_B,
119 };
120
121 enum qpu_sig_bits {
122 QPU_SIG_SW_BREAKPOINT,
123 QPU_SIG_NONE,
124 QPU_SIG_THREAD_SWITCH,
125 QPU_SIG_PROG_END,
126 QPU_SIG_WAIT_FOR_SCOREBOARD,
127 QPU_SIG_SCOREBOARD_UNLOCK,
128 QPU_SIG_LAST_THREAD_SWITCH,
129 QPU_SIG_COVERAGE_LOAD,
130 QPU_SIG_COLOR_LOAD,
131 QPU_SIG_COLOR_LOAD_END,
132 QPU_SIG_LOAD_TMU0,
133 QPU_SIG_LOAD_TMU1,
134 QPU_SIG_ALPHA_MASK_LOAD,
135 QPU_SIG_SMALL_IMM,
136 QPU_SIG_LOAD_IMM,
137 QPU_SIG_BRANCH
138 };
139
140 enum qpu_mux {
141 /* hardware mux values */
142 QPU_MUX_R0,
143 QPU_MUX_R1,
144 QPU_MUX_R2,
145 QPU_MUX_R3,
146 QPU_MUX_R4,
147 QPU_MUX_R5,
148 QPU_MUX_A,
149 QPU_MUX_B,
150
151 /* non-hardware mux values */
152 QPU_MUX_IMM,
153 };
154
155 enum qpu_cond {
156 QPU_COND_NEVER,
157 QPU_COND_ALWAYS,
158 QPU_COND_ZS,
159 QPU_COND_ZC,
160 QPU_COND_NS,
161 QPU_COND_NC,
162 QPU_COND_CS,
163 QPU_COND_CC,
164 };
165
166 enum qpu_pack_mul {
167 QPU_PACK_MUL_NOP,
168 QPU_PACK_MUL_8888 = 3, /* replicated to each 8 bits of the 32-bit dst. */
169 QPU_PACK_MUL_8A,
170 QPU_PACK_MUL_8B,
171 QPU_PACK_MUL_8C,
172 QPU_PACK_MUL_8D,
173 };
174
175 enum qpu_pack_a {
176 QPU_PACK_A_NOP,
177 /* convert to 16 bit float if float input, or to int16. */
178 QPU_PACK_A_16A,
179 QPU_PACK_A_16B,
180 /* replicated to each 8 bits of the 32-bit dst. */
181 QPU_PACK_A_8888,
182 /* Convert to 8-bit unsigned int. */
183 QPU_PACK_A_8A,
184 QPU_PACK_A_8B,
185 QPU_PACK_A_8C,
186 QPU_PACK_A_8D,
187
188 /* Saturating variants of the previous instructions. */
189 QPU_PACK_A_32_SAT, /* int-only */
190 QPU_PACK_A_16A_SAT, /* int or float */
191 QPU_PACK_A_16B_SAT,
192 QPU_PACK_A_8888_SAT,
193 QPU_PACK_A_8A_SAT,
194 QPU_PACK_A_8B_SAT,
195 QPU_PACK_A_8C_SAT,
196 QPU_PACK_A_8D_SAT,
197 };
198
199 enum qpu_unpack_r4 {
200 QPU_UNPACK_R4_NOP,
201 QPU_UNPACK_R4_F16A_TO_F32,
202 QPU_UNPACK_R4_F16B_TO_F32,
203 QPU_UNPACK_R4_8D_REP,
204 QPU_UNPACK_R4_8A,
205 QPU_UNPACK_R4_8B,
206 QPU_UNPACK_R4_8C,
207 QPU_UNPACK_R4_8D,
208 };
209
210 #define QPU_MASK(high, low) ((((uint64_t)1<<((high)-(low)+1))-1)<<(low))
211 /* Using the GNU statement expression extension */
212 #define QPU_SET_FIELD(value, field) \
213 ({ \
214 uint64_t fieldval = (uint64_t)(value) << field ## _SHIFT; \
215 assert((fieldval & ~ field ## _MASK) == 0); \
216 fieldval & field ## _MASK; \
217 })
218
219 #define QPU_GET_FIELD(word, field) ((uint32_t)(((word) & field ## _MASK) >> field ## _SHIFT))
220
221 #define QPU_SIG_SHIFT 60
222 #define QPU_SIG_MASK QPU_MASK(63, 60)
223
224 #define QPU_UNPACK_SHIFT 57
225 #define QPU_UNPACK_MASK QPU_MASK(59, 57)
226
227 /**
228 * If set, the pack field means PACK_MUL or R4 packing, instead of normal
229 * regfile a packing.
230 */
231 #define QPU_PM ((uint64_t)1 << 56)
232
233 #define QPU_PACK_SHIFT 52
234 #define QPU_PACK_MASK QPU_MASK(55, 52)
235
236 #define QPU_COND_ADD_SHIFT 49
237 #define QPU_COND_ADD_MASK QPU_MASK(51, 49)
238 #define QPU_COND_MUL_SHIFT 46
239 #define QPU_COND_MUL_MASK QPU_MASK(48, 46)
240
241 #define QPU_SF ((uint64_t)1 << 45)
242
243 #define QPU_WADDR_ADD_SHIFT 38
244 #define QPU_WADDR_ADD_MASK QPU_MASK(43, 38)
245 #define QPU_WADDR_MUL_SHIFT 32
246 #define QPU_WADDR_MUL_MASK QPU_MASK(37, 32)
247
248 #define QPU_OP_MUL_SHIFT 29
249 #define QPU_OP_MUL_MASK QPU_MASK(31, 29)
250
251 #define QPU_RADDR_A_SHIFT 18
252 #define QPU_RADDR_A_MASK QPU_MASK(23, 18)
253 #define QPU_RADDR_B_SHIFT 12
254 #define QPU_RADDR_B_MASK QPU_MASK(17, 12)
255 #define QPU_SMALL_IMM_SHIFT 12
256 #define QPU_SMALL_IMM_MASK QPU_MASK(17, 12)
257
258 #define QPU_ADD_A_SHIFT 9
259 #define QPU_ADD_A_MASK QPU_MASK(11, 9)
260 #define QPU_ADD_B_SHIFT 6
261 #define QPU_ADD_B_MASK QPU_MASK(8, 6)
262 #define QPU_MUL_A_SHIFT 3
263 #define QPU_MUL_A_MASK QPU_MASK(5, 3)
264 #define QPU_MUL_B_SHIFT 0
265 #define QPU_MUL_B_MASK QPU_MASK(2, 0)
266
267 #define QPU_WS ((uint64_t)1 << 44)
268
269 #define QPU_OP_ADD_SHIFT 24
270 #define QPU_OP_ADD_MASK QPU_MASK(28, 24)
271
272 #endif /* VC4_QPU_DEFINES_H */