2 * Copyright © 2009 Corbin Simpson <MostAwesomeDude@gmail.com>
3 * Copyright © 2009 Joakim Sindholt <opensource@zhasha.com>
4 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
5 * Copyright © 2015 Advanced Micro Devices, Inc.
8 * Permission is hereby granted, free of charge, to any person obtaining
9 * a copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
17 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
18 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
19 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
20 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
23 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 * The above copyright notice and this permission notice (including the
26 * next paragraph) shall be included in all copies or substantial portions
31 * Marek Olšák <maraeo@gmail.com>
34 #include "amdgpu_cs.h"
35 #include "amdgpu_public.h"
37 #include "util/u_hash_table.h"
38 #include <amdgpu_drm.h>
42 #include "amd/common/amdgpu_id.h"
44 #define CIK_TILE_MODE_COLOR_2D 14
46 #define CIK__GB_TILE_MODE__PIPE_CONFIG(x) (((x) >> 6) & 0x1f)
47 #define CIK__PIPE_CONFIG__ADDR_SURF_P2 0
48 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16 4
49 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16 5
50 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32 6
51 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32 7
52 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16 8
53 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16 9
54 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16 10
55 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16 11
56 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16 12
57 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32 13
58 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32 14
59 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16 16
60 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16 17
62 #ifndef AMDGPU_INFO_NUM_EVICTIONS
63 #define AMDGPU_INFO_NUM_EVICTIONS 0x18
66 static struct util_hash_table
*dev_tab
= NULL
;
67 pipe_static_mutex(dev_tab_mutex
);
69 static unsigned cik_get_num_tile_pipes(struct amdgpu_gpu_info
*info
)
71 unsigned mode2d
= info
->gb_tile_mode
[CIK_TILE_MODE_COLOR_2D
];
73 switch (CIK__GB_TILE_MODE__PIPE_CONFIG(mode2d
)) {
74 case CIK__PIPE_CONFIG__ADDR_SURF_P2
:
76 case CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16
:
77 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16
:
78 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32
:
79 case CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32
:
81 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16
:
82 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16
:
83 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16
:
84 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16
:
85 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16
:
86 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32
:
87 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32
:
89 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16
:
90 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16
:
93 fprintf(stderr
, "Invalid CIK pipe configuration, assuming P2\n");
94 assert(!"this should never occur");
99 /* Helper function to do the ioctls needed for setup and init. */
100 static bool do_winsys_init(struct amdgpu_winsys
*ws
, int fd
)
102 struct amdgpu_buffer_size_alignments alignment_info
= {};
103 struct amdgpu_heap_info vram
, vram_vis
, gtt
;
104 struct drm_amdgpu_info_hw_ip dma
= {}, uvd
= {}, vce
= {};
105 uint32_t vce_version
= 0, vce_feature
= 0, uvd_version
= 0, uvd_feature
= 0;
106 uint32_t unused_feature
;
108 drmDevicePtr devinfo
;
111 r
= drmGetDevice(fd
, &devinfo
);
113 fprintf(stderr
, "amdgpu: drmGetDevice failed.\n");
116 ws
->info
.pci_domain
= devinfo
->businfo
.pci
->domain
;
117 ws
->info
.pci_bus
= devinfo
->businfo
.pci
->bus
;
118 ws
->info
.pci_dev
= devinfo
->businfo
.pci
->dev
;
119 ws
->info
.pci_func
= devinfo
->businfo
.pci
->func
;
120 drmFreeDevice(&devinfo
);
122 /* Query hardware and driver information. */
123 r
= amdgpu_query_gpu_info(ws
->dev
, &ws
->amdinfo
);
125 fprintf(stderr
, "amdgpu: amdgpu_query_gpu_info failed.\n");
129 r
= amdgpu_query_buffer_size_alignment(ws
->dev
, &alignment_info
);
131 fprintf(stderr
, "amdgpu: amdgpu_query_buffer_size_alignment failed.\n");
135 r
= amdgpu_query_heap_info(ws
->dev
, AMDGPU_GEM_DOMAIN_VRAM
, 0, &vram
);
137 fprintf(stderr
, "amdgpu: amdgpu_query_heap_info(vram) failed.\n");
141 r
= amdgpu_query_heap_info(ws
->dev
, AMDGPU_GEM_DOMAIN_VRAM
,
142 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED
,
145 fprintf(stderr
, "amdgpu: amdgpu_query_heap_info(vram_vis) failed.\n");
149 r
= amdgpu_query_heap_info(ws
->dev
, AMDGPU_GEM_DOMAIN_GTT
, 0, >t
);
151 fprintf(stderr
, "amdgpu: amdgpu_query_heap_info(gtt) failed.\n");
155 r
= amdgpu_query_hw_ip_info(ws
->dev
, AMDGPU_HW_IP_DMA
, 0, &dma
);
157 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(dma) failed.\n");
161 r
= amdgpu_query_hw_ip_info(ws
->dev
, AMDGPU_HW_IP_UVD
, 0, &uvd
);
163 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(uvd) failed.\n");
167 r
= amdgpu_query_firmware_version(ws
->dev
, AMDGPU_INFO_FW_GFX_ME
, 0, 0,
168 &ws
->info
.me_fw_version
, &unused_feature
);
170 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(me) failed.\n");
174 r
= amdgpu_query_firmware_version(ws
->dev
, AMDGPU_INFO_FW_GFX_PFP
, 0, 0,
175 &ws
->info
.pfp_fw_version
, &unused_feature
);
177 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(pfp) failed.\n");
181 r
= amdgpu_query_firmware_version(ws
->dev
, AMDGPU_INFO_FW_GFX_CE
, 0, 0,
182 &ws
->info
.ce_fw_version
, &unused_feature
);
184 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(ce) failed.\n");
188 r
= amdgpu_query_firmware_version(ws
->dev
, AMDGPU_INFO_FW_UVD
, 0, 0,
189 &uvd_version
, &uvd_feature
);
191 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(uvd) failed.\n");
195 r
= amdgpu_query_hw_ip_info(ws
->dev
, AMDGPU_HW_IP_VCE
, 0, &vce
);
197 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(vce) failed.\n");
201 r
= amdgpu_query_firmware_version(ws
->dev
, AMDGPU_INFO_FW_VCE
, 0, 0,
202 &vce_version
, &vce_feature
);
204 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(vce) failed.\n");
208 /* Set chip identification. */
209 ws
->info
.pci_id
= ws
->amdinfo
.asic_id
; /* TODO: is this correct? */
210 ws
->info
.vce_harvest_config
= ws
->amdinfo
.vce_harvest_config
;
212 switch (ws
->info
.pci_id
) {
213 #define CHIPSET(pci_id, name, cfamily) case pci_id: ws->info.family = CHIP_##cfamily; break;
214 #include "pci_ids/radeonsi_pci_ids.h"
218 fprintf(stderr
, "amdgpu: Invalid PCI ID.\n");
222 if (ws
->info
.family
>= CHIP_TONGA
)
223 ws
->info
.chip_class
= VI
;
224 else if (ws
->info
.family
>= CHIP_BONAIRE
)
225 ws
->info
.chip_class
= CIK
;
226 else if (ws
->info
.family
>= CHIP_TAHITI
)
227 ws
->info
.chip_class
= SI
;
229 fprintf(stderr
, "amdgpu: Unknown family.\n");
233 /* LLVM 3.6.1 is required for VI. */
234 if (ws
->info
.chip_class
>= VI
&&
235 HAVE_LLVM
== 0x0306 && MESA_LLVM_VERSION_PATCH
< 1) {
236 fprintf(stderr
, "amdgpu: LLVM 3.6.1 is required, got LLVM %i.%i.%i\n",
237 HAVE_LLVM
>> 8, HAVE_LLVM
& 255, MESA_LLVM_VERSION_PATCH
);
241 /* family and rev_id are for addrlib */
242 switch (ws
->info
.family
) {
244 ws
->family
= FAMILY_SI
;
245 ws
->rev_id
= SI_TAHITI_P_A0
;
248 ws
->family
= FAMILY_SI
;
249 ws
->rev_id
= SI_PITCAIRN_PM_A0
;
252 ws
->family
= FAMILY_SI
;
253 ws
->rev_id
= SI_CAPEVERDE_M_A0
;
256 ws
->family
= FAMILY_SI
;
257 ws
->rev_id
= SI_OLAND_M_A0
;
260 ws
->family
= FAMILY_SI
;
261 ws
->rev_id
= SI_HAINAN_V_A0
;
264 ws
->family
= FAMILY_CI
;
265 ws
->rev_id
= CI_BONAIRE_M_A0
;
268 ws
->family
= FAMILY_KV
;
269 ws
->rev_id
= KV_SPECTRE_A0
;
272 ws
->family
= FAMILY_KV
;
273 ws
->rev_id
= KB_KALINDI_A0
;
276 ws
->family
= FAMILY_CI
;
277 ws
->rev_id
= CI_HAWAII_P_A0
;
280 ws
->family
= FAMILY_KV
;
281 ws
->rev_id
= ML_GODAVARI_A0
;
284 ws
->family
= FAMILY_VI
;
285 ws
->rev_id
= VI_TONGA_P_A0
;
288 ws
->family
= FAMILY_VI
;
289 ws
->rev_id
= VI_ICELAND_M_A0
;
292 ws
->family
= FAMILY_CZ
;
293 ws
->rev_id
= CARRIZO_A0
;
296 ws
->family
= FAMILY_CZ
;
297 ws
->rev_id
= STONEY_A0
;
300 ws
->family
= FAMILY_VI
;
301 ws
->rev_id
= VI_FIJI_P_A0
;
304 ws
->family
= FAMILY_VI
;
305 ws
->rev_id
= VI_POLARIS10_P_A0
;
308 ws
->family
= FAMILY_VI
;
309 ws
->rev_id
= VI_POLARIS11_M_A0
;
312 ws
->family
= FAMILY_VI
;
313 ws
->rev_id
= VI_POLARIS12_V_A0
;
316 fprintf(stderr
, "amdgpu: Unknown family.\n");
320 ws
->addrlib
= amdgpu_addr_create(ws
);
322 fprintf(stderr
, "amdgpu: Cannot create addrlib.\n");
326 /* Set which chips have dedicated VRAM. */
327 ws
->info
.has_dedicated_vram
=
328 !(ws
->amdinfo
.ids_flags
& AMDGPU_IDS_FLAGS_FUSION
);
330 /* Set hardware information. */
331 ws
->info
.gart_size
= gtt
.heap_size
;
332 ws
->info
.vram_size
= vram
.heap_size
;
333 ws
->info
.vram_vis_size
= vram_vis
.heap_size
;
334 /* The kernel can split large buffers in VRAM but not in GTT, so large
335 * allocations can fail or cause buffer movement failures in the kernel.
337 ws
->info
.max_alloc_size
= MIN2(ws
->info
.vram_size
* 0.9, ws
->info
.gart_size
* 0.7);
338 /* convert the shader clock from KHz to MHz */
339 ws
->info
.max_shader_clock
= ws
->amdinfo
.max_engine_clk
/ 1000;
340 ws
->info
.max_se
= ws
->amdinfo
.num_shader_engines
;
341 ws
->info
.max_sh_per_se
= ws
->amdinfo
.num_shader_arrays_per_engine
;
342 ws
->info
.has_uvd
= uvd
.available_rings
!= 0;
343 ws
->info
.uvd_fw_version
=
344 uvd
.available_rings
? uvd_version
: 0;
345 ws
->info
.vce_fw_version
=
346 vce
.available_rings
? vce_version
: 0;
347 ws
->info
.has_userptr
= true;
348 ws
->info
.num_render_backends
= ws
->amdinfo
.rb_pipes
;
349 ws
->info
.clock_crystal_freq
= ws
->amdinfo
.gpu_counter_freq
;
350 ws
->info
.tcc_cache_line_size
= 64; /* TC L2 line size on GCN */
351 ws
->info
.num_tile_pipes
= cik_get_num_tile_pipes(&ws
->amdinfo
);
352 ws
->info
.pipe_interleave_bytes
= 256 << ((ws
->amdinfo
.gb_addr_cfg
>> 4) & 0x7);
353 ws
->info
.has_virtual_memory
= true;
354 ws
->info
.has_sdma
= dma
.available_rings
!= 0;
356 /* Get the number of good compute units. */
357 ws
->info
.num_good_compute_units
= 0;
358 for (i
= 0; i
< ws
->info
.max_se
; i
++)
359 for (j
= 0; j
< ws
->info
.max_sh_per_se
; j
++)
360 ws
->info
.num_good_compute_units
+=
361 util_bitcount(ws
->amdinfo
.cu_bitmap
[i
][j
]);
363 memcpy(ws
->info
.si_tile_mode_array
, ws
->amdinfo
.gb_tile_mode
,
364 sizeof(ws
->amdinfo
.gb_tile_mode
));
365 ws
->info
.enabled_rb_mask
= ws
->amdinfo
.enabled_rb_pipes_mask
;
367 memcpy(ws
->info
.cik_macrotile_mode_array
, ws
->amdinfo
.gb_macro_tile_mode
,
368 sizeof(ws
->amdinfo
.gb_macro_tile_mode
));
370 ws
->info
.gart_page_size
= alignment_info
.size_remote
;
372 if (ws
->info
.chip_class
== SI
)
373 ws
->info
.gfx_ib_pad_with_type2
= TRUE
;
375 ws
->check_vm
= strstr(debug_get_option("R600_DEBUG", ""), "check_vm") != NULL
;
381 AddrDestroy(ws
->addrlib
);
382 amdgpu_device_deinitialize(ws
->dev
);
387 static void do_winsys_deinit(struct amdgpu_winsys
*ws
)
389 AddrDestroy(ws
->addrlib
);
390 amdgpu_device_deinitialize(ws
->dev
);
393 static void amdgpu_winsys_destroy(struct radeon_winsys
*rws
)
395 struct amdgpu_winsys
*ws
= (struct amdgpu_winsys
*)rws
;
397 if (util_queue_is_initialized(&ws
->cs_queue
))
398 util_queue_destroy(&ws
->cs_queue
);
400 pipe_mutex_destroy(ws
->bo_fence_lock
);
401 pb_slabs_deinit(&ws
->bo_slabs
);
402 pb_cache_deinit(&ws
->bo_cache
);
403 pipe_mutex_destroy(ws
->global_bo_list_lock
);
404 do_winsys_deinit(ws
);
408 static void amdgpu_winsys_query_info(struct radeon_winsys
*rws
,
409 struct radeon_info
*info
)
411 *info
= ((struct amdgpu_winsys
*)rws
)->info
;
414 static bool amdgpu_cs_request_feature(struct radeon_winsys_cs
*rcs
,
415 enum radeon_feature_id fid
,
421 static uint64_t amdgpu_query_value(struct radeon_winsys
*rws
,
422 enum radeon_value_id value
)
424 struct amdgpu_winsys
*ws
= (struct amdgpu_winsys
*)rws
;
425 struct amdgpu_heap_info heap
;
429 case RADEON_REQUESTED_VRAM_MEMORY
:
430 return ws
->allocated_vram
;
431 case RADEON_REQUESTED_GTT_MEMORY
:
432 return ws
->allocated_gtt
;
433 case RADEON_MAPPED_VRAM
:
434 return ws
->mapped_vram
;
435 case RADEON_MAPPED_GTT
:
436 return ws
->mapped_gtt
;
437 case RADEON_BUFFER_WAIT_TIME_NS
:
438 return ws
->buffer_wait_time
;
439 case RADEON_NUM_MAPPED_BUFFERS
:
440 return ws
->num_mapped_buffers
;
441 case RADEON_TIMESTAMP
:
442 amdgpu_query_info(ws
->dev
, AMDGPU_INFO_TIMESTAMP
, 8, &retval
);
444 case RADEON_NUM_GFX_IBS
:
445 return ws
->num_gfx_IBs
;
446 case RADEON_NUM_SDMA_IBS
:
447 return ws
->num_sdma_IBs
;
448 case RADEON_NUM_BYTES_MOVED
:
449 amdgpu_query_info(ws
->dev
, AMDGPU_INFO_NUM_BYTES_MOVED
, 8, &retval
);
451 case RADEON_NUM_EVICTIONS
:
452 amdgpu_query_info(ws
->dev
, AMDGPU_INFO_NUM_EVICTIONS
, 8, &retval
);
454 case RADEON_VRAM_USAGE
:
455 amdgpu_query_heap_info(ws
->dev
, AMDGPU_GEM_DOMAIN_VRAM
, 0, &heap
);
456 return heap
.heap_usage
;
457 case RADEON_VRAM_VIS_USAGE
:
458 amdgpu_query_heap_info(ws
->dev
, AMDGPU_GEM_DOMAIN_VRAM
,
459 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED
, &heap
);
460 return heap
.heap_usage
;
461 case RADEON_GTT_USAGE
:
462 amdgpu_query_heap_info(ws
->dev
, AMDGPU_GEM_DOMAIN_GTT
, 0, &heap
);
463 return heap
.heap_usage
;
464 case RADEON_GPU_TEMPERATURE
:
465 case RADEON_CURRENT_SCLK
:
466 case RADEON_CURRENT_MCLK
:
468 case RADEON_GPU_RESET_COUNTER
:
471 case RADEON_CS_THREAD_TIME
:
472 return util_queue_get_thread_time_nano(&ws
->cs_queue
, 0);
477 static bool amdgpu_read_registers(struct radeon_winsys
*rws
,
479 unsigned num_registers
, uint32_t *out
)
481 struct amdgpu_winsys
*ws
= (struct amdgpu_winsys
*)rws
;
483 return amdgpu_read_mm_registers(ws
->dev
, reg_offset
/ 4, num_registers
,
484 0xffffffff, 0, out
) == 0;
487 static unsigned hash_dev(void *key
)
489 #if defined(PIPE_ARCH_X86_64)
490 return pointer_to_intptr(key
) ^ (pointer_to_intptr(key
) >> 32);
492 return pointer_to_intptr(key
);
496 static int compare_dev(void *key1
, void *key2
)
501 static bool amdgpu_winsys_unref(struct radeon_winsys
*rws
)
503 struct amdgpu_winsys
*ws
= (struct amdgpu_winsys
*)rws
;
506 /* When the reference counter drops to zero, remove the device pointer
508 * This must happen while the mutex is locked, so that
509 * amdgpu_winsys_create in another thread doesn't get the winsys
510 * from the table when the counter drops to 0. */
511 pipe_mutex_lock(dev_tab_mutex
);
513 destroy
= pipe_reference(&ws
->reference
, NULL
);
514 if (destroy
&& dev_tab
)
515 util_hash_table_remove(dev_tab
, ws
->dev
);
517 pipe_mutex_unlock(dev_tab_mutex
);
521 PUBLIC
struct radeon_winsys
*
522 amdgpu_winsys_create(int fd
, radeon_screen_create_t screen_create
)
524 struct amdgpu_winsys
*ws
;
525 drmVersionPtr version
= drmGetVersion(fd
);
526 amdgpu_device_handle dev
;
527 uint32_t drm_major
, drm_minor
, r
;
529 /* The DRM driver version of amdgpu is 3.x.x. */
530 if (version
->version_major
!= 3) {
531 drmFreeVersion(version
);
534 drmFreeVersion(version
);
536 /* Look up the winsys from the dev table. */
537 pipe_mutex_lock(dev_tab_mutex
);
539 dev_tab
= util_hash_table_create(hash_dev
, compare_dev
);
541 /* Initialize the amdgpu device. This should always return the same pointer
542 * for the same fd. */
543 r
= amdgpu_device_initialize(fd
, &drm_major
, &drm_minor
, &dev
);
545 pipe_mutex_unlock(dev_tab_mutex
);
546 fprintf(stderr
, "amdgpu: amdgpu_device_initialize failed.\n");
550 /* Lookup a winsys if we have already created one for this device. */
551 ws
= util_hash_table_get(dev_tab
, dev
);
553 pipe_reference(NULL
, &ws
->reference
);
554 pipe_mutex_unlock(dev_tab_mutex
);
558 /* Create a new winsys. */
559 ws
= CALLOC_STRUCT(amdgpu_winsys
);
564 ws
->info
.drm_major
= drm_major
;
565 ws
->info
.drm_minor
= drm_minor
;
567 if (!do_winsys_init(ws
, fd
))
570 /* Create managers. */
571 pb_cache_init(&ws
->bo_cache
, 500000, ws
->check_vm
? 1.0f
: 2.0f
, 0,
572 (ws
->info
.vram_size
+ ws
->info
.gart_size
) / 8,
573 amdgpu_bo_destroy
, amdgpu_bo_can_reclaim
);
575 if (!pb_slabs_init(&ws
->bo_slabs
,
576 AMDGPU_SLAB_MIN_SIZE_LOG2
, AMDGPU_SLAB_MAX_SIZE_LOG2
,
577 12, /* number of heaps (domain/flags combinations) */
579 amdgpu_bo_can_reclaim_slab
,
580 amdgpu_bo_slab_alloc
,
581 amdgpu_bo_slab_free
))
584 ws
->info
.min_alloc_size
= 1 << AMDGPU_SLAB_MIN_SIZE_LOG2
;
587 pipe_reference_init(&ws
->reference
, 1);
590 ws
->base
.unref
= amdgpu_winsys_unref
;
591 ws
->base
.destroy
= amdgpu_winsys_destroy
;
592 ws
->base
.query_info
= amdgpu_winsys_query_info
;
593 ws
->base
.cs_request_feature
= amdgpu_cs_request_feature
;
594 ws
->base
.query_value
= amdgpu_query_value
;
595 ws
->base
.read_registers
= amdgpu_read_registers
;
597 amdgpu_bo_init_functions(ws
);
598 amdgpu_cs_init_functions(ws
);
599 amdgpu_surface_init_functions(ws
);
601 LIST_INITHEAD(&ws
->global_bo_list
);
602 pipe_mutex_init(ws
->global_bo_list_lock
);
603 pipe_mutex_init(ws
->bo_fence_lock
);
605 if (!util_queue_init(&ws
->cs_queue
, "amdgpu_cs", 8, 1)) {
606 amdgpu_winsys_destroy(&ws
->base
);
607 pipe_mutex_unlock(dev_tab_mutex
);
611 /* Create the screen at the end. The winsys must be initialized
614 * Alternatively, we could create the screen based on "ws->gen"
615 * and link all drivers into one binary blob. */
616 ws
->base
.screen
= screen_create(&ws
->base
);
617 if (!ws
->base
.screen
) {
618 amdgpu_winsys_destroy(&ws
->base
);
619 pipe_mutex_unlock(dev_tab_mutex
);
623 util_hash_table_set(dev_tab
, dev
, ws
);
625 /* We must unlock the mutex once the winsys is fully initialized, so that
626 * other threads attempting to create the winsys from the same fd will
627 * get a fully initialized winsys and not just half-way initialized. */
628 pipe_mutex_unlock(dev_tab_mutex
);
633 pb_cache_deinit(&ws
->bo_cache
);
634 do_winsys_deinit(ws
);
638 pipe_mutex_unlock(dev_tab_mutex
);