gallium/util: replace pipe_mutex_unlock() with mtx_unlock()
[mesa.git] / src / gallium / winsys / amdgpu / drm / amdgpu_winsys.c
1 /*
2 * Copyright © 2009 Corbin Simpson <MostAwesomeDude@gmail.com>
3 * Copyright © 2009 Joakim Sindholt <opensource@zhasha.com>
4 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
5 * Copyright © 2015 Advanced Micro Devices, Inc.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining
9 * a copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
17 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
18 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
19 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
20 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
23 * USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 * The above copyright notice and this permission notice (including the
26 * next paragraph) shall be included in all copies or substantial portions
27 * of the Software.
28 */
29 /*
30 * Authors:
31 * Marek Olšák <maraeo@gmail.com>
32 */
33
34 #include "amdgpu_cs.h"
35 #include "amdgpu_public.h"
36
37 #include "util/u_hash_table.h"
38 #include <amdgpu_drm.h>
39 #include <xf86drm.h>
40 #include <stdio.h>
41 #include <sys/stat.h>
42 #include "amd/common/amdgpu_id.h"
43
44 #define CIK_TILE_MODE_COLOR_2D 14
45
46 #define CIK__GB_TILE_MODE__PIPE_CONFIG(x) (((x) >> 6) & 0x1f)
47 #define CIK__PIPE_CONFIG__ADDR_SURF_P2 0
48 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16 4
49 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16 5
50 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32 6
51 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32 7
52 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16 8
53 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16 9
54 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16 10
55 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16 11
56 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16 12
57 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32 13
58 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32 14
59 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16 16
60 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16 17
61
62 #ifndef AMDGPU_INFO_NUM_EVICTIONS
63 #define AMDGPU_INFO_NUM_EVICTIONS 0x18
64 #endif
65
66 static struct util_hash_table *dev_tab = NULL;
67 static mtx_t dev_tab_mutex = _MTX_INITIALIZER_NP;
68
69 static unsigned cik_get_num_tile_pipes(struct amdgpu_gpu_info *info)
70 {
71 unsigned mode2d = info->gb_tile_mode[CIK_TILE_MODE_COLOR_2D];
72
73 switch (CIK__GB_TILE_MODE__PIPE_CONFIG(mode2d)) {
74 case CIK__PIPE_CONFIG__ADDR_SURF_P2:
75 return 2;
76 case CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16:
77 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16:
78 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32:
79 case CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32:
80 return 4;
81 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16:
82 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16:
83 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16:
84 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16:
85 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16:
86 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32:
87 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32:
88 return 8;
89 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16:
90 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16:
91 return 16;
92 default:
93 fprintf(stderr, "Invalid CIK pipe configuration, assuming P2\n");
94 assert(!"this should never occur");
95 return 2;
96 }
97 }
98
99 /* Helper function to do the ioctls needed for setup and init. */
100 static bool do_winsys_init(struct amdgpu_winsys *ws, int fd)
101 {
102 struct amdgpu_buffer_size_alignments alignment_info = {};
103 struct amdgpu_heap_info vram, vram_vis, gtt;
104 struct drm_amdgpu_info_hw_ip dma = {}, uvd = {}, vce = {};
105 uint32_t vce_version = 0, vce_feature = 0, uvd_version = 0, uvd_feature = 0;
106 uint32_t unused_feature;
107 int r, i, j;
108 drmDevicePtr devinfo;
109
110 /* Get PCI info. */
111 r = drmGetDevice(fd, &devinfo);
112 if (r) {
113 fprintf(stderr, "amdgpu: drmGetDevice failed.\n");
114 goto fail;
115 }
116 ws->info.pci_domain = devinfo->businfo.pci->domain;
117 ws->info.pci_bus = devinfo->businfo.pci->bus;
118 ws->info.pci_dev = devinfo->businfo.pci->dev;
119 ws->info.pci_func = devinfo->businfo.pci->func;
120 drmFreeDevice(&devinfo);
121
122 /* Query hardware and driver information. */
123 r = amdgpu_query_gpu_info(ws->dev, &ws->amdinfo);
124 if (r) {
125 fprintf(stderr, "amdgpu: amdgpu_query_gpu_info failed.\n");
126 goto fail;
127 }
128
129 r = amdgpu_query_buffer_size_alignment(ws->dev, &alignment_info);
130 if (r) {
131 fprintf(stderr, "amdgpu: amdgpu_query_buffer_size_alignment failed.\n");
132 goto fail;
133 }
134
135 r = amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_VRAM, 0, &vram);
136 if (r) {
137 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(vram) failed.\n");
138 goto fail;
139 }
140
141 r = amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_VRAM,
142 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
143 &vram_vis);
144 if (r) {
145 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(vram_vis) failed.\n");
146 goto fail;
147 }
148
149 r = amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_GTT, 0, &gtt);
150 if (r) {
151 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(gtt) failed.\n");
152 goto fail;
153 }
154
155 r = amdgpu_query_hw_ip_info(ws->dev, AMDGPU_HW_IP_DMA, 0, &dma);
156 if (r) {
157 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(dma) failed.\n");
158 goto fail;
159 }
160
161 r = amdgpu_query_hw_ip_info(ws->dev, AMDGPU_HW_IP_UVD, 0, &uvd);
162 if (r) {
163 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(uvd) failed.\n");
164 goto fail;
165 }
166
167 r = amdgpu_query_firmware_version(ws->dev, AMDGPU_INFO_FW_GFX_ME, 0, 0,
168 &ws->info.me_fw_version, &unused_feature);
169 if (r) {
170 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(me) failed.\n");
171 goto fail;
172 }
173
174 r = amdgpu_query_firmware_version(ws->dev, AMDGPU_INFO_FW_GFX_PFP, 0, 0,
175 &ws->info.pfp_fw_version, &unused_feature);
176 if (r) {
177 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(pfp) failed.\n");
178 goto fail;
179 }
180
181 r = amdgpu_query_firmware_version(ws->dev, AMDGPU_INFO_FW_GFX_CE, 0, 0,
182 &ws->info.ce_fw_version, &unused_feature);
183 if (r) {
184 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(ce) failed.\n");
185 goto fail;
186 }
187
188 r = amdgpu_query_firmware_version(ws->dev, AMDGPU_INFO_FW_UVD, 0, 0,
189 &uvd_version, &uvd_feature);
190 if (r) {
191 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(uvd) failed.\n");
192 goto fail;
193 }
194
195 r = amdgpu_query_hw_ip_info(ws->dev, AMDGPU_HW_IP_VCE, 0, &vce);
196 if (r) {
197 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(vce) failed.\n");
198 goto fail;
199 }
200
201 r = amdgpu_query_firmware_version(ws->dev, AMDGPU_INFO_FW_VCE, 0, 0,
202 &vce_version, &vce_feature);
203 if (r) {
204 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(vce) failed.\n");
205 goto fail;
206 }
207
208 /* Set chip identification. */
209 ws->info.pci_id = ws->amdinfo.asic_id; /* TODO: is this correct? */
210 ws->info.vce_harvest_config = ws->amdinfo.vce_harvest_config;
211
212 switch (ws->info.pci_id) {
213 #define CHIPSET(pci_id, name, cfamily) case pci_id: ws->info.family = CHIP_##cfamily; break;
214 #include "pci_ids/radeonsi_pci_ids.h"
215 #undef CHIPSET
216
217 default:
218 fprintf(stderr, "amdgpu: Invalid PCI ID.\n");
219 goto fail;
220 }
221
222 if (ws->info.family >= CHIP_TONGA)
223 ws->info.chip_class = VI;
224 else if (ws->info.family >= CHIP_BONAIRE)
225 ws->info.chip_class = CIK;
226 else if (ws->info.family >= CHIP_TAHITI)
227 ws->info.chip_class = SI;
228 else {
229 fprintf(stderr, "amdgpu: Unknown family.\n");
230 goto fail;
231 }
232
233 /* family and rev_id are for addrlib */
234 switch (ws->info.family) {
235 case CHIP_TAHITI:
236 ws->family = FAMILY_SI;
237 ws->rev_id = SI_TAHITI_P_A0;
238 break;
239 case CHIP_PITCAIRN:
240 ws->family = FAMILY_SI;
241 ws->rev_id = SI_PITCAIRN_PM_A0;
242 break;
243 case CHIP_VERDE:
244 ws->family = FAMILY_SI;
245 ws->rev_id = SI_CAPEVERDE_M_A0;
246 break;
247 case CHIP_OLAND:
248 ws->family = FAMILY_SI;
249 ws->rev_id = SI_OLAND_M_A0;
250 break;
251 case CHIP_HAINAN:
252 ws->family = FAMILY_SI;
253 ws->rev_id = SI_HAINAN_V_A0;
254 break;
255 case CHIP_BONAIRE:
256 ws->family = FAMILY_CI;
257 ws->rev_id = CI_BONAIRE_M_A0;
258 break;
259 case CHIP_KAVERI:
260 ws->family = FAMILY_KV;
261 ws->rev_id = KV_SPECTRE_A0;
262 break;
263 case CHIP_KABINI:
264 ws->family = FAMILY_KV;
265 ws->rev_id = KB_KALINDI_A0;
266 break;
267 case CHIP_HAWAII:
268 ws->family = FAMILY_CI;
269 ws->rev_id = CI_HAWAII_P_A0;
270 break;
271 case CHIP_MULLINS:
272 ws->family = FAMILY_KV;
273 ws->rev_id = ML_GODAVARI_A0;
274 break;
275 case CHIP_TONGA:
276 ws->family = FAMILY_VI;
277 ws->rev_id = VI_TONGA_P_A0;
278 break;
279 case CHIP_ICELAND:
280 ws->family = FAMILY_VI;
281 ws->rev_id = VI_ICELAND_M_A0;
282 break;
283 case CHIP_CARRIZO:
284 ws->family = FAMILY_CZ;
285 ws->rev_id = CARRIZO_A0;
286 break;
287 case CHIP_STONEY:
288 ws->family = FAMILY_CZ;
289 ws->rev_id = STONEY_A0;
290 break;
291 case CHIP_FIJI:
292 ws->family = FAMILY_VI;
293 ws->rev_id = VI_FIJI_P_A0;
294 break;
295 case CHIP_POLARIS10:
296 ws->family = FAMILY_VI;
297 ws->rev_id = VI_POLARIS10_P_A0;
298 break;
299 case CHIP_POLARIS11:
300 ws->family = FAMILY_VI;
301 ws->rev_id = VI_POLARIS11_M_A0;
302 break;
303 case CHIP_POLARIS12:
304 ws->family = FAMILY_VI;
305 ws->rev_id = VI_POLARIS12_V_A0;
306 break;
307 default:
308 fprintf(stderr, "amdgpu: Unknown family.\n");
309 goto fail;
310 }
311
312 ws->addrlib = amdgpu_addr_create(ws);
313 if (!ws->addrlib) {
314 fprintf(stderr, "amdgpu: Cannot create addrlib.\n");
315 goto fail;
316 }
317
318 /* Set which chips have dedicated VRAM. */
319 ws->info.has_dedicated_vram =
320 !(ws->amdinfo.ids_flags & AMDGPU_IDS_FLAGS_FUSION);
321
322 /* Set hardware information. */
323 ws->info.gart_size = gtt.heap_size;
324 ws->info.vram_size = vram.heap_size;
325 ws->info.vram_vis_size = vram_vis.heap_size;
326 /* The kernel can split large buffers in VRAM but not in GTT, so large
327 * allocations can fail or cause buffer movement failures in the kernel.
328 */
329 ws->info.max_alloc_size = MIN2(ws->info.vram_size * 0.9, ws->info.gart_size * 0.7);
330 /* convert the shader clock from KHz to MHz */
331 ws->info.max_shader_clock = ws->amdinfo.max_engine_clk / 1000;
332 ws->info.max_se = ws->amdinfo.num_shader_engines;
333 ws->info.max_sh_per_se = ws->amdinfo.num_shader_arrays_per_engine;
334 ws->info.has_uvd = uvd.available_rings != 0;
335 ws->info.uvd_fw_version =
336 uvd.available_rings ? uvd_version : 0;
337 ws->info.vce_fw_version =
338 vce.available_rings ? vce_version : 0;
339 ws->info.has_userptr = true;
340 ws->info.num_render_backends = ws->amdinfo.rb_pipes;
341 ws->info.clock_crystal_freq = ws->amdinfo.gpu_counter_freq;
342 ws->info.tcc_cache_line_size = 64; /* TC L2 line size on GCN */
343 ws->info.num_tile_pipes = cik_get_num_tile_pipes(&ws->amdinfo);
344 ws->info.pipe_interleave_bytes = 256 << ((ws->amdinfo.gb_addr_cfg >> 4) & 0x7);
345 ws->info.has_virtual_memory = true;
346 ws->info.has_sdma = dma.available_rings != 0;
347
348 /* Get the number of good compute units. */
349 ws->info.num_good_compute_units = 0;
350 for (i = 0; i < ws->info.max_se; i++)
351 for (j = 0; j < ws->info.max_sh_per_se; j++)
352 ws->info.num_good_compute_units +=
353 util_bitcount(ws->amdinfo.cu_bitmap[i][j]);
354
355 memcpy(ws->info.si_tile_mode_array, ws->amdinfo.gb_tile_mode,
356 sizeof(ws->amdinfo.gb_tile_mode));
357 ws->info.enabled_rb_mask = ws->amdinfo.enabled_rb_pipes_mask;
358
359 memcpy(ws->info.cik_macrotile_mode_array, ws->amdinfo.gb_macro_tile_mode,
360 sizeof(ws->amdinfo.gb_macro_tile_mode));
361
362 ws->info.gart_page_size = alignment_info.size_remote;
363
364 if (ws->info.chip_class == SI)
365 ws->info.gfx_ib_pad_with_type2 = TRUE;
366
367 ws->check_vm = strstr(debug_get_option("R600_DEBUG", ""), "check_vm") != NULL;
368
369 return true;
370
371 fail:
372 if (ws->addrlib)
373 AddrDestroy(ws->addrlib);
374 amdgpu_device_deinitialize(ws->dev);
375 ws->dev = NULL;
376 return false;
377 }
378
379 static void do_winsys_deinit(struct amdgpu_winsys *ws)
380 {
381 AddrDestroy(ws->addrlib);
382 amdgpu_device_deinitialize(ws->dev);
383 }
384
385 static void amdgpu_winsys_destroy(struct radeon_winsys *rws)
386 {
387 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
388
389 if (util_queue_is_initialized(&ws->cs_queue))
390 util_queue_destroy(&ws->cs_queue);
391
392 mtx_destroy(&ws->bo_fence_lock);
393 pb_slabs_deinit(&ws->bo_slabs);
394 pb_cache_deinit(&ws->bo_cache);
395 mtx_destroy(&ws->global_bo_list_lock);
396 do_winsys_deinit(ws);
397 FREE(rws);
398 }
399
400 static void amdgpu_winsys_query_info(struct radeon_winsys *rws,
401 struct radeon_info *info)
402 {
403 *info = ((struct amdgpu_winsys *)rws)->info;
404 }
405
406 static bool amdgpu_cs_request_feature(struct radeon_winsys_cs *rcs,
407 enum radeon_feature_id fid,
408 bool enable)
409 {
410 return false;
411 }
412
413 static uint64_t amdgpu_query_value(struct radeon_winsys *rws,
414 enum radeon_value_id value)
415 {
416 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
417 struct amdgpu_heap_info heap;
418 uint64_t retval = 0;
419
420 switch (value) {
421 case RADEON_REQUESTED_VRAM_MEMORY:
422 return ws->allocated_vram;
423 case RADEON_REQUESTED_GTT_MEMORY:
424 return ws->allocated_gtt;
425 case RADEON_MAPPED_VRAM:
426 return ws->mapped_vram;
427 case RADEON_MAPPED_GTT:
428 return ws->mapped_gtt;
429 case RADEON_BUFFER_WAIT_TIME_NS:
430 return ws->buffer_wait_time;
431 case RADEON_NUM_MAPPED_BUFFERS:
432 return ws->num_mapped_buffers;
433 case RADEON_TIMESTAMP:
434 amdgpu_query_info(ws->dev, AMDGPU_INFO_TIMESTAMP, 8, &retval);
435 return retval;
436 case RADEON_NUM_GFX_IBS:
437 return ws->num_gfx_IBs;
438 case RADEON_NUM_SDMA_IBS:
439 return ws->num_sdma_IBs;
440 case RADEON_NUM_BYTES_MOVED:
441 amdgpu_query_info(ws->dev, AMDGPU_INFO_NUM_BYTES_MOVED, 8, &retval);
442 return retval;
443 case RADEON_NUM_EVICTIONS:
444 amdgpu_query_info(ws->dev, AMDGPU_INFO_NUM_EVICTIONS, 8, &retval);
445 return retval;
446 case RADEON_VRAM_USAGE:
447 amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_VRAM, 0, &heap);
448 return heap.heap_usage;
449 case RADEON_VRAM_VIS_USAGE:
450 amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_VRAM,
451 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, &heap);
452 return heap.heap_usage;
453 case RADEON_GTT_USAGE:
454 amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_GTT, 0, &heap);
455 return heap.heap_usage;
456 case RADEON_GPU_TEMPERATURE:
457 case RADEON_CURRENT_SCLK:
458 case RADEON_CURRENT_MCLK:
459 return 0;
460 case RADEON_GPU_RESET_COUNTER:
461 assert(0);
462 return 0;
463 case RADEON_CS_THREAD_TIME:
464 return util_queue_get_thread_time_nano(&ws->cs_queue, 0);
465 }
466 return 0;
467 }
468
469 static bool amdgpu_read_registers(struct radeon_winsys *rws,
470 unsigned reg_offset,
471 unsigned num_registers, uint32_t *out)
472 {
473 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
474
475 return amdgpu_read_mm_registers(ws->dev, reg_offset / 4, num_registers,
476 0xffffffff, 0, out) == 0;
477 }
478
479 static unsigned hash_dev(void *key)
480 {
481 #if defined(PIPE_ARCH_X86_64)
482 return pointer_to_intptr(key) ^ (pointer_to_intptr(key) >> 32);
483 #else
484 return pointer_to_intptr(key);
485 #endif
486 }
487
488 static int compare_dev(void *key1, void *key2)
489 {
490 return key1 != key2;
491 }
492
493 static bool amdgpu_winsys_unref(struct radeon_winsys *rws)
494 {
495 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
496 bool destroy;
497
498 /* When the reference counter drops to zero, remove the device pointer
499 * from the table.
500 * This must happen while the mutex is locked, so that
501 * amdgpu_winsys_create in another thread doesn't get the winsys
502 * from the table when the counter drops to 0. */
503 mtx_lock(&dev_tab_mutex);
504
505 destroy = pipe_reference(&ws->reference, NULL);
506 if (destroy && dev_tab)
507 util_hash_table_remove(dev_tab, ws->dev);
508
509 mtx_unlock(&dev_tab_mutex);
510 return destroy;
511 }
512
513 PUBLIC struct radeon_winsys *
514 amdgpu_winsys_create(int fd, radeon_screen_create_t screen_create)
515 {
516 struct amdgpu_winsys *ws;
517 drmVersionPtr version = drmGetVersion(fd);
518 amdgpu_device_handle dev;
519 uint32_t drm_major, drm_minor, r;
520
521 /* The DRM driver version of amdgpu is 3.x.x. */
522 if (version->version_major != 3) {
523 drmFreeVersion(version);
524 return NULL;
525 }
526 drmFreeVersion(version);
527
528 /* Look up the winsys from the dev table. */
529 mtx_lock(&dev_tab_mutex);
530 if (!dev_tab)
531 dev_tab = util_hash_table_create(hash_dev, compare_dev);
532
533 /* Initialize the amdgpu device. This should always return the same pointer
534 * for the same fd. */
535 r = amdgpu_device_initialize(fd, &drm_major, &drm_minor, &dev);
536 if (r) {
537 mtx_unlock(&dev_tab_mutex);
538 fprintf(stderr, "amdgpu: amdgpu_device_initialize failed.\n");
539 return NULL;
540 }
541
542 /* Lookup a winsys if we have already created one for this device. */
543 ws = util_hash_table_get(dev_tab, dev);
544 if (ws) {
545 pipe_reference(NULL, &ws->reference);
546 mtx_unlock(&dev_tab_mutex);
547 return &ws->base;
548 }
549
550 /* Create a new winsys. */
551 ws = CALLOC_STRUCT(amdgpu_winsys);
552 if (!ws)
553 goto fail;
554
555 ws->dev = dev;
556 ws->info.drm_major = drm_major;
557 ws->info.drm_minor = drm_minor;
558
559 if (!do_winsys_init(ws, fd))
560 goto fail_alloc;
561
562 /* Create managers. */
563 pb_cache_init(&ws->bo_cache, 500000, ws->check_vm ? 1.0f : 2.0f, 0,
564 (ws->info.vram_size + ws->info.gart_size) / 8,
565 amdgpu_bo_destroy, amdgpu_bo_can_reclaim);
566
567 if (!pb_slabs_init(&ws->bo_slabs,
568 AMDGPU_SLAB_MIN_SIZE_LOG2, AMDGPU_SLAB_MAX_SIZE_LOG2,
569 12, /* number of heaps (domain/flags combinations) */
570 ws,
571 amdgpu_bo_can_reclaim_slab,
572 amdgpu_bo_slab_alloc,
573 amdgpu_bo_slab_free))
574 goto fail_cache;
575
576 ws->info.min_alloc_size = 1 << AMDGPU_SLAB_MIN_SIZE_LOG2;
577
578 /* init reference */
579 pipe_reference_init(&ws->reference, 1);
580
581 /* Set functions. */
582 ws->base.unref = amdgpu_winsys_unref;
583 ws->base.destroy = amdgpu_winsys_destroy;
584 ws->base.query_info = amdgpu_winsys_query_info;
585 ws->base.cs_request_feature = amdgpu_cs_request_feature;
586 ws->base.query_value = amdgpu_query_value;
587 ws->base.read_registers = amdgpu_read_registers;
588
589 amdgpu_bo_init_functions(ws);
590 amdgpu_cs_init_functions(ws);
591 amdgpu_surface_init_functions(ws);
592
593 LIST_INITHEAD(&ws->global_bo_list);
594 (void) mtx_init(&ws->global_bo_list_lock, mtx_plain);
595 (void) mtx_init(&ws->bo_fence_lock, mtx_plain);
596
597 if (!util_queue_init(&ws->cs_queue, "amdgpu_cs", 8, 1)) {
598 amdgpu_winsys_destroy(&ws->base);
599 mtx_unlock(&dev_tab_mutex);
600 return NULL;
601 }
602
603 /* Create the screen at the end. The winsys must be initialized
604 * completely.
605 *
606 * Alternatively, we could create the screen based on "ws->gen"
607 * and link all drivers into one binary blob. */
608 ws->base.screen = screen_create(&ws->base);
609 if (!ws->base.screen) {
610 amdgpu_winsys_destroy(&ws->base);
611 mtx_unlock(&dev_tab_mutex);
612 return NULL;
613 }
614
615 util_hash_table_set(dev_tab, dev, ws);
616
617 /* We must unlock the mutex once the winsys is fully initialized, so that
618 * other threads attempting to create the winsys from the same fd will
619 * get a fully initialized winsys and not just half-way initialized. */
620 mtx_unlock(&dev_tab_mutex);
621
622 return &ws->base;
623
624 fail_cache:
625 pb_cache_deinit(&ws->bo_cache);
626 do_winsys_deinit(ws);
627 fail_alloc:
628 FREE(ws);
629 fail:
630 mtx_unlock(&dev_tab_mutex);
631 return NULL;
632 }