winsys/amdgpu: optionally use buffer lists with all allocated buffers
[mesa.git] / src / gallium / winsys / amdgpu / drm / amdgpu_winsys.c
1 /*
2 * Copyright © 2009 Corbin Simpson <MostAwesomeDude@gmail.com>
3 * Copyright © 2009 Joakim Sindholt <opensource@zhasha.com>
4 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
5 * Copyright © 2015 Advanced Micro Devices, Inc.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining
9 * a copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
17 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
18 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
19 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
20 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
23 * USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 * The above copyright notice and this permission notice (including the
26 * next paragraph) shall be included in all copies or substantial portions
27 * of the Software.
28 */
29 /*
30 * Authors:
31 * Marek Olšák <maraeo@gmail.com>
32 */
33
34 #include "amdgpu_cs.h"
35 #include "amdgpu_public.h"
36
37 #include "util/u_hash_table.h"
38 #include <amdgpu_drm.h>
39 #include <xf86drm.h>
40 #include <stdio.h>
41 #include <sys/stat.h>
42 #include "amdgpu_id.h"
43
44 #define CIK_TILE_MODE_COLOR_2D 14
45
46 #define CIK__GB_TILE_MODE__PIPE_CONFIG(x) (((x) >> 6) & 0x1f)
47 #define CIK__PIPE_CONFIG__ADDR_SURF_P2 0
48 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16 4
49 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16 5
50 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32 6
51 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32 7
52 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16 8
53 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16 9
54 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16 10
55 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16 11
56 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16 12
57 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32 13
58 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32 14
59 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16 16
60 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16 17
61
62 static struct util_hash_table *dev_tab = NULL;
63 pipe_static_mutex(dev_tab_mutex);
64
65 static unsigned cik_get_num_tile_pipes(struct amdgpu_gpu_info *info)
66 {
67 unsigned mode2d = info->gb_tile_mode[CIK_TILE_MODE_COLOR_2D];
68
69 switch (CIK__GB_TILE_MODE__PIPE_CONFIG(mode2d)) {
70 case CIK__PIPE_CONFIG__ADDR_SURF_P2:
71 default:
72 return 2;
73 case CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16:
74 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16:
75 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32:
76 case CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32:
77 return 4;
78 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16:
79 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16:
80 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16:
81 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16:
82 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16:
83 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32:
84 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32:
85 return 8;
86 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16:
87 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16:
88 return 16;
89 }
90 }
91
92 /* Convert Sea Islands register values GB_ADDR_CFG and MC_ADDR_CFG
93 * into GB_TILING_CONFIG register which is only present on R600-R700. */
94 static unsigned r600_get_gb_tiling_config(struct amdgpu_gpu_info *info)
95 {
96 unsigned num_pipes = info->gb_addr_cfg & 0x7;
97 unsigned num_banks = info->mc_arb_ramcfg & 0x3;
98 unsigned pipe_interleave_bytes = (info->gb_addr_cfg >> 4) & 0x7;
99 unsigned row_size = (info->gb_addr_cfg >> 28) & 0x3;
100
101 return num_pipes | (num_banks << 4) |
102 (pipe_interleave_bytes << 8) |
103 (row_size << 12);
104 }
105
106 /* Helper function to do the ioctls needed for setup and init. */
107 static boolean do_winsys_init(struct amdgpu_winsys *ws)
108 {
109 struct amdgpu_buffer_size_alignments alignment_info = {};
110 struct amdgpu_heap_info vram, gtt;
111 struct drm_amdgpu_info_hw_ip dma = {}, uvd = {}, vce = {};
112 uint32_t vce_version = 0, vce_feature = 0;
113 int r, i, j;
114
115 /* Query hardware and driver information. */
116 r = amdgpu_query_gpu_info(ws->dev, &ws->amdinfo);
117 if (r) {
118 fprintf(stderr, "amdgpu: amdgpu_query_gpu_info failed.\n");
119 goto fail;
120 }
121
122 r = amdgpu_query_buffer_size_alignment(ws->dev, &alignment_info);
123 if (r) {
124 fprintf(stderr, "amdgpu: amdgpu_query_buffer_size_alignment failed.\n");
125 goto fail;
126 }
127
128 r = amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_VRAM, 0, &vram);
129 if (r) {
130 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(vram) failed.\n");
131 goto fail;
132 }
133
134 r = amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_GTT, 0, &gtt);
135 if (r) {
136 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(gtt) failed.\n");
137 goto fail;
138 }
139
140 r = amdgpu_query_hw_ip_info(ws->dev, AMDGPU_HW_IP_DMA, 0, &dma);
141 if (r) {
142 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(dma) failed.\n");
143 goto fail;
144 }
145
146 r = amdgpu_query_hw_ip_info(ws->dev, AMDGPU_HW_IP_UVD, 0, &uvd);
147 if (r) {
148 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(uvd) failed.\n");
149 goto fail;
150 }
151
152 r = amdgpu_query_hw_ip_info(ws->dev, AMDGPU_HW_IP_VCE, 0, &vce);
153 if (r) {
154 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(vce) failed.\n");
155 goto fail;
156 }
157
158 r = amdgpu_query_firmware_version(ws->dev, AMDGPU_INFO_FW_VCE, 0, 0,
159 &vce_version, &vce_feature);
160 if (r) {
161 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(vce) failed.\n");
162 goto fail;
163 }
164
165 /* Set chip identification. */
166 ws->info.pci_id = ws->amdinfo.asic_id; /* TODO: is this correct? */
167 ws->info.vce_harvest_config = ws->amdinfo.vce_harvest_config;
168
169 switch (ws->info.pci_id) {
170 #define CHIPSET(pci_id, name, cfamily) case pci_id: ws->info.family = CHIP_##cfamily; break;
171 #include "pci_ids/radeonsi_pci_ids.h"
172 #undef CHIPSET
173
174 default:
175 fprintf(stderr, "amdgpu: Invalid PCI ID.\n");
176 goto fail;
177 }
178
179 if (ws->info.family >= CHIP_TONGA)
180 ws->info.chip_class = VI;
181 else if (ws->info.family >= CHIP_BONAIRE)
182 ws->info.chip_class = CIK;
183 else {
184 fprintf(stderr, "amdgpu: Unknown family.\n");
185 goto fail;
186 }
187
188 /* LLVM 3.6 is required for VI. */
189 if (ws->info.chip_class >= VI &&
190 (HAVE_LLVM < 0x0306 ||
191 (HAVE_LLVM == 0x0306 && MESA_LLVM_VERSION_PATCH < 1))) {
192 fprintf(stderr, "amdgpu: LLVM 3.6.1 is required, got LLVM %i.%i.%i\n",
193 HAVE_LLVM >> 8, HAVE_LLVM & 255, MESA_LLVM_VERSION_PATCH);
194 goto fail;
195 }
196
197 /* family and rev_id are for addrlib */
198 switch (ws->info.family) {
199 case CHIP_BONAIRE:
200 ws->family = FAMILY_CI;
201 ws->rev_id = CI_BONAIRE_M_A0;
202 break;
203 case CHIP_KAVERI:
204 ws->family = FAMILY_KV;
205 ws->rev_id = KV_SPECTRE_A0;
206 break;
207 case CHIP_KABINI:
208 ws->family = FAMILY_KV;
209 ws->rev_id = KB_KALINDI_A0;
210 break;
211 case CHIP_HAWAII:
212 ws->family = FAMILY_CI;
213 ws->rev_id = CI_HAWAII_P_A0;
214 break;
215 case CHIP_MULLINS:
216 ws->family = FAMILY_KV;
217 ws->rev_id = ML_GODAVARI_A0;
218 break;
219 case CHIP_TONGA:
220 ws->family = FAMILY_VI;
221 ws->rev_id = VI_TONGA_P_A0;
222 break;
223 case CHIP_ICELAND:
224 ws->family = FAMILY_VI;
225 ws->rev_id = VI_ICELAND_M_A0;
226 break;
227 case CHIP_CARRIZO:
228 ws->family = FAMILY_CZ;
229 ws->rev_id = CARRIZO_A0;
230 break;
231 case CHIP_STONEY:
232 ws->family = FAMILY_CZ;
233 ws->rev_id = STONEY_A0;
234 break;
235 case CHIP_FIJI:
236 ws->family = FAMILY_VI;
237 ws->rev_id = VI_FIJI_P_A0;
238 break;
239 default:
240 fprintf(stderr, "amdgpu: Unknown family.\n");
241 goto fail;
242 }
243
244 ws->addrlib = amdgpu_addr_create(ws);
245 if (!ws->addrlib) {
246 fprintf(stderr, "amdgpu: Cannot create addrlib.\n");
247 goto fail;
248 }
249
250 /* Set hardware information. */
251 ws->info.gart_size = gtt.heap_size;
252 ws->info.vram_size = vram.heap_size;
253 /* convert the shader clock from KHz to MHz */
254 ws->info.max_sclk = ws->amdinfo.max_engine_clk / 1000;
255 ws->info.max_se = ws->amdinfo.num_shader_engines;
256 ws->info.max_sh_per_se = ws->amdinfo.num_shader_arrays_per_engine;
257 ws->info.has_uvd = uvd.available_rings != 0;
258 ws->info.vce_fw_version =
259 vce.available_rings ? vce_version : 0;
260 ws->info.has_userptr = TRUE;
261 ws->info.r600_num_backends = ws->amdinfo.rb_pipes;
262 ws->info.r600_clock_crystal_freq = ws->amdinfo.gpu_counter_freq;
263 ws->info.r600_tiling_config = r600_get_gb_tiling_config(&ws->amdinfo);
264 ws->info.r600_num_tile_pipes = cik_get_num_tile_pipes(&ws->amdinfo);
265 ws->info.r600_max_pipes = ws->amdinfo.max_quad_shader_pipes; /* TODO: is this correct? */
266 ws->info.r600_virtual_address = TRUE;
267 ws->info.r600_has_dma = dma.available_rings != 0;
268
269 /* Get the number of good compute units. */
270 ws->info.num_good_compute_units = 0;
271 for (i = 0; i < ws->info.max_se; i++)
272 for (j = 0; j < ws->info.max_sh_per_se; j++)
273 ws->info.num_good_compute_units +=
274 util_bitcount(ws->amdinfo.cu_bitmap[i][j]);
275
276 memcpy(ws->info.si_tile_mode_array, ws->amdinfo.gb_tile_mode,
277 sizeof(ws->amdinfo.gb_tile_mode));
278 ws->info.si_tile_mode_array_valid = TRUE;
279 ws->info.si_backend_enabled_mask = ws->amdinfo.enabled_rb_pipes_mask;
280
281 memcpy(ws->info.cik_macrotile_mode_array, ws->amdinfo.gb_macro_tile_mode,
282 sizeof(ws->amdinfo.gb_macro_tile_mode));
283 ws->info.cik_macrotile_mode_array_valid = TRUE;
284
285 ws->gart_page_size = alignment_info.size_remote;
286
287 return TRUE;
288
289 fail:
290 if (ws->addrlib)
291 AddrDestroy(ws->addrlib);
292 amdgpu_device_deinitialize(ws->dev);
293 ws->dev = NULL;
294 return FALSE;
295 }
296
297 static void amdgpu_winsys_destroy(struct radeon_winsys *rws)
298 {
299 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
300
301 pipe_mutex_destroy(ws->bo_fence_lock);
302 pb_cache_deinit(&ws->bo_cache);
303 pipe_mutex_destroy(ws->global_bo_list_lock);
304 AddrDestroy(ws->addrlib);
305 amdgpu_device_deinitialize(ws->dev);
306 FREE(rws);
307 }
308
309 static void amdgpu_winsys_query_info(struct radeon_winsys *rws,
310 struct radeon_info *info)
311 {
312 *info = ((struct amdgpu_winsys *)rws)->info;
313 }
314
315 static boolean amdgpu_cs_request_feature(struct radeon_winsys_cs *rcs,
316 enum radeon_feature_id fid,
317 boolean enable)
318 {
319 return FALSE;
320 }
321
322 static uint64_t amdgpu_query_value(struct radeon_winsys *rws,
323 enum radeon_value_id value)
324 {
325 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
326 struct amdgpu_heap_info heap;
327 uint64_t retval = 0;
328
329 switch (value) {
330 case RADEON_REQUESTED_VRAM_MEMORY:
331 return ws->allocated_vram;
332 case RADEON_REQUESTED_GTT_MEMORY:
333 return ws->allocated_gtt;
334 case RADEON_BUFFER_WAIT_TIME_NS:
335 return ws->buffer_wait_time;
336 case RADEON_TIMESTAMP:
337 amdgpu_query_info(ws->dev, AMDGPU_INFO_TIMESTAMP, 8, &retval);
338 return retval;
339 case RADEON_NUM_CS_FLUSHES:
340 return ws->num_cs_flushes;
341 case RADEON_NUM_BYTES_MOVED:
342 amdgpu_query_info(ws->dev, AMDGPU_INFO_NUM_BYTES_MOVED, 8, &retval);
343 return retval;
344 case RADEON_VRAM_USAGE:
345 amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_VRAM, 0, &heap);
346 return heap.heap_usage;
347 case RADEON_GTT_USAGE:
348 amdgpu_query_heap_info(ws->dev, AMDGPU_GEM_DOMAIN_GTT, 0, &heap);
349 return heap.heap_usage;
350 case RADEON_GPU_TEMPERATURE:
351 case RADEON_CURRENT_SCLK:
352 case RADEON_CURRENT_MCLK:
353 return 0;
354 case RADEON_GPU_RESET_COUNTER:
355 assert(0);
356 return 0;
357 }
358 return 0;
359 }
360
361 static bool amdgpu_read_registers(struct radeon_winsys *rws,
362 unsigned reg_offset,
363 unsigned num_registers, uint32_t *out)
364 {
365 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
366
367 return amdgpu_read_mm_registers(ws->dev, reg_offset / 4, num_registers,
368 0xffffffff, 0, out) == 0;
369 }
370
371 static unsigned hash_dev(void *key)
372 {
373 #if defined(PIPE_ARCH_X86_64)
374 return pointer_to_intptr(key) ^ (pointer_to_intptr(key) >> 32);
375 #else
376 return pointer_to_intptr(key);
377 #endif
378 }
379
380 static int compare_dev(void *key1, void *key2)
381 {
382 return key1 != key2;
383 }
384
385 static bool amdgpu_winsys_unref(struct radeon_winsys *rws)
386 {
387 struct amdgpu_winsys *ws = (struct amdgpu_winsys*)rws;
388 bool destroy;
389
390 /* When the reference counter drops to zero, remove the device pointer
391 * from the table.
392 * This must happen while the mutex is locked, so that
393 * amdgpu_winsys_create in another thread doesn't get the winsys
394 * from the table when the counter drops to 0. */
395 pipe_mutex_lock(dev_tab_mutex);
396
397 destroy = pipe_reference(&ws->reference, NULL);
398 if (destroy && dev_tab)
399 util_hash_table_remove(dev_tab, ws->dev);
400
401 pipe_mutex_unlock(dev_tab_mutex);
402 return destroy;
403 }
404
405 PUBLIC struct radeon_winsys *
406 amdgpu_winsys_create(int fd, radeon_screen_create_t screen_create)
407 {
408 struct amdgpu_winsys *ws;
409 drmVersionPtr version = drmGetVersion(fd);
410 amdgpu_device_handle dev;
411 uint32_t drm_major, drm_minor, r;
412
413 /* The DRM driver version of amdgpu is 3.x.x. */
414 if (version->version_major != 3) {
415 drmFreeVersion(version);
416 return NULL;
417 }
418 drmFreeVersion(version);
419
420 /* Look up the winsys from the dev table. */
421 pipe_mutex_lock(dev_tab_mutex);
422 if (!dev_tab)
423 dev_tab = util_hash_table_create(hash_dev, compare_dev);
424
425 /* Initialize the amdgpu device. This should always return the same pointer
426 * for the same fd. */
427 r = amdgpu_device_initialize(fd, &drm_major, &drm_minor, &dev);
428 if (r) {
429 pipe_mutex_unlock(dev_tab_mutex);
430 fprintf(stderr, "amdgpu: amdgpu_device_initialize failed.\n");
431 return NULL;
432 }
433
434 /* Lookup a winsys if we have already created one for this device. */
435 ws = util_hash_table_get(dev_tab, dev);
436 if (ws) {
437 pipe_reference(NULL, &ws->reference);
438 pipe_mutex_unlock(dev_tab_mutex);
439 return &ws->base;
440 }
441
442 /* Create a new winsys. */
443 ws = CALLOC_STRUCT(amdgpu_winsys);
444 if (!ws) {
445 pipe_mutex_unlock(dev_tab_mutex);
446 return NULL;
447 }
448
449 ws->dev = dev;
450 ws->info.drm_major = drm_major;
451 ws->info.drm_minor = drm_minor;
452
453 if (!do_winsys_init(ws))
454 goto fail;
455
456 /* Create managers. */
457 pb_cache_init(&ws->bo_cache, 500000, 2.0f, 0,
458 (ws->info.vram_size + ws->info.gart_size) / 8,
459 amdgpu_bo_destroy, amdgpu_bo_can_reclaim);
460
461 /* init reference */
462 pipe_reference_init(&ws->reference, 1);
463
464 /* Set functions. */
465 ws->base.unref = amdgpu_winsys_unref;
466 ws->base.destroy = amdgpu_winsys_destroy;
467 ws->base.query_info = amdgpu_winsys_query_info;
468 ws->base.cs_request_feature = amdgpu_cs_request_feature;
469 ws->base.query_value = amdgpu_query_value;
470 ws->base.read_registers = amdgpu_read_registers;
471
472 amdgpu_bo_init_functions(ws);
473 amdgpu_cs_init_functions(ws);
474 amdgpu_surface_init_functions(ws);
475
476 LIST_INITHEAD(&ws->global_bo_list);
477 pipe_mutex_init(ws->global_bo_list_lock);
478 pipe_mutex_init(ws->bo_fence_lock);
479
480 /* Create the screen at the end. The winsys must be initialized
481 * completely.
482 *
483 * Alternatively, we could create the screen based on "ws->gen"
484 * and link all drivers into one binary blob. */
485 ws->base.screen = screen_create(&ws->base);
486 if (!ws->base.screen) {
487 amdgpu_winsys_destroy(&ws->base);
488 pipe_mutex_unlock(dev_tab_mutex);
489 return NULL;
490 }
491
492 util_hash_table_set(dev_tab, dev, ws);
493
494 /* We must unlock the mutex once the winsys is fully initialized, so that
495 * other threads attempting to create the winsys from the same fd will
496 * get a fully initialized winsys and not just half-way initialized. */
497 pipe_mutex_unlock(dev_tab_mutex);
498
499 return &ws->base;
500
501 fail:
502 pipe_mutex_unlock(dev_tab_mutex);
503 pb_cache_deinit(&ws->bo_cache);
504 FREE(ws);
505 return NULL;
506 }