targets/pipe-loader: add driver specific drm_configuration
[mesa.git] / src / gallium / winsys / intel / intel_winsys.h
1 /*
2 * Mesa 3-D graphics library
3 *
4 * Copyright (C) 2012-2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
26 */
27
28 #ifndef INTEL_WINSYS_H
29 #define INTEL_WINSYS_H
30
31 #include "pipe/p_compiler.h"
32
33 /* this is compatible with i915_drm.h's definitions */
34 enum intel_ring_type {
35 INTEL_RING_RENDER = 1,
36 INTEL_RING_BSD = 2,
37 INTEL_RING_BLT = 3,
38 INTEL_RING_VEBOX = 4,
39 };
40
41 /* this is compatible with i915_drm.h's definitions */
42 enum intel_exec_flag {
43 INTEL_EXEC_GEN7_SOL_RESET = 1 << 8,
44 };
45
46 /* this is compatible with i915_drm.h's definitions */
47 enum intel_domain_flag {
48 INTEL_DOMAIN_CPU = 0x00000001,
49 INTEL_DOMAIN_RENDER = 0x00000002,
50 INTEL_DOMAIN_SAMPLER = 0x00000004,
51 INTEL_DOMAIN_COMMAND = 0x00000008,
52 INTEL_DOMAIN_INSTRUCTION = 0x00000010,
53 INTEL_DOMAIN_VERTEX = 0x00000020,
54 INTEL_DOMAIN_GTT = 0x00000040,
55 };
56
57 /* this is compatible with i915_drm.h's definitions */
58 enum intel_tiling_mode {
59 INTEL_TILING_NONE = 0,
60 INTEL_TILING_X = 1,
61 INTEL_TILING_Y = 2,
62 };
63
64 struct winsys_handle;
65 struct intel_winsys;
66 struct intel_context;
67 struct intel_bo;
68
69 struct intel_winsys_info {
70 int devid;
71
72 int max_batch_size;
73 bool has_llc;
74 bool has_address_swizzling;
75 bool has_logical_context;
76 bool has_ppgtt;
77
78 /* valid registers for intel_winsys_read_reg() */
79 bool has_timestamp;
80
81 /* valid flags for intel_winsys_submit_bo() */
82 bool has_gen7_sol_reset;
83 };
84
85 struct intel_winsys *
86 intel_winsys_create_for_fd(int fd);
87
88 void
89 intel_winsys_destroy(struct intel_winsys *winsys);
90
91 const struct intel_winsys_info *
92 intel_winsys_get_info(const struct intel_winsys *winsys);
93
94 /**
95 * Create a logical context for use with the render ring.
96 */
97 struct intel_context *
98 intel_winsys_create_context(struct intel_winsys *winsys);
99
100 /**
101 * Destroy a logical context.
102 */
103 void
104 intel_winsys_destroy_context(struct intel_winsys *winsys,
105 struct intel_context *ctx);
106
107 /**
108 * Read a register. Only registers that are considered safe, such as
109 *
110 * TIMESTAMP (0x2358)
111 *
112 * can be read.
113 */
114 int
115 intel_winsys_read_reg(struct intel_winsys *winsys,
116 uint32_t reg, uint64_t *val);
117
118 /**
119 * Allocate a linear buffer object.
120 *
121 * \param name Informative description of the bo.
122 * \param size Size of the bo.
123 * \param initial_domain Initial (write) domain.
124 */
125 struct intel_bo *
126 intel_winsys_alloc_buffer(struct intel_winsys *winsys,
127 const char *name,
128 unsigned long size,
129 uint32_t initial_domain);
130
131 /**
132 * Allocate a 2-dimentional buffer object.
133 *
134 * \param name Informative description of the bo.
135 * \param width Width of the bo.
136 * \param height Height of the bo.
137 * \param cpp Bytes per texel.
138 * \param tiling Tiling mode.
139 * \param initial_domain Initial (write) domain.
140 * \param pitch Pitch of the bo.
141 */
142 struct intel_bo *
143 intel_winsys_alloc_texture(struct intel_winsys *winsys,
144 const char *name,
145 int width, int height, int cpp,
146 enum intel_tiling_mode tiling,
147 uint32_t initial_domain,
148 unsigned long *pitch);
149
150 /**
151 * Create a bo from a winsys handle.
152 */
153 struct intel_bo *
154 intel_winsys_import_handle(struct intel_winsys *winsys,
155 const char *name,
156 const struct winsys_handle *handle,
157 int width, int height, int cpp,
158 enum intel_tiling_mode *tiling,
159 unsigned long *pitch);
160
161 /**
162 * Export \p bo as a winsys handle for inter-process sharing.
163 */
164 int
165 intel_winsys_export_handle(struct intel_winsys *winsys,
166 struct intel_bo *bo,
167 enum intel_tiling_mode tiling,
168 unsigned long pitch,
169 struct winsys_handle *handle);
170
171 /**
172 * Return true when buffer objects directly specified in \p bo_array, and
173 * those indirectly referenced by them, can fit in the aperture space.
174 */
175 bool
176 intel_winsys_can_submit_bo(struct intel_winsys *winsys,
177 struct intel_bo **bo_array,
178 int count);
179
180 /**
181 * Submit \p bo for execution.
182 *
183 * \p bo and all bos referenced by \p bo will be considered busy until all
184 * commands are parsed and executed. \p ctx is ignored when the bo is not
185 * submitted to the render ring.
186 */
187 int
188 intel_winsys_submit_bo(struct intel_winsys *winsys,
189 enum intel_ring_type ring,
190 struct intel_bo *bo, int used,
191 struct intel_context *ctx,
192 unsigned long flags);
193
194 /**
195 * Decode the commands contained in \p bo. For debugging.
196 *
197 * \param bo Batch buffer to decode.
198 * \param used Size of the commands in bytes.
199 */
200 void
201 intel_winsys_decode_bo(struct intel_winsys *winsys,
202 struct intel_bo *bo, int used);
203
204 /**
205 * Increase the reference count of \p bo.
206 */
207 void
208 intel_bo_reference(struct intel_bo *bo);
209
210 /**
211 * Decrease the reference count of \p bo. When the reference count reaches
212 * zero, \p bo is destroyed.
213 */
214 void
215 intel_bo_unreference(struct intel_bo *bo);
216
217 /**
218 * Map \p bo for CPU access. Recursive mapping is allowed.
219 *
220 * map() maps the backing store into CPU address space, cached. It will block
221 * if the bo is busy. This variant allows fastest random reads and writes,
222 * but the caller needs to handle tiling or swizzling manually if the bo is
223 * tiled or swizzled. If write is enabled and there is no shared last-level
224 * cache (LLC), the CPU cache will be flushed, which is expensive.
225 *
226 * map_gtt() maps the bo for MMIO access, uncached but write-combined. It
227 * will block if the bo is busy. This variant promises a reasonable speed for
228 * sequential writes, but reads would be very slow. Callers always have a
229 * linear view of the bo.
230 *
231 * map_unsynchronized() is similar to map_gtt(), except that it does not
232 * block.
233 */
234 void *
235 intel_bo_map(struct intel_bo *bo, bool write_enable);
236
237 void *
238 intel_bo_map_gtt(struct intel_bo *bo);
239
240 void *
241 intel_bo_map_unsynchronized(struct intel_bo *bo);
242
243 /**
244 * Unmap \p bo.
245 */
246 void
247 intel_bo_unmap(struct intel_bo *bo);
248
249 /**
250 * Write data to \p bo.
251 */
252 int
253 intel_bo_pwrite(struct intel_bo *bo, unsigned long offset,
254 unsigned long size, const void *data);
255
256 /**
257 * Read data from the bo.
258 */
259 int
260 intel_bo_pread(struct intel_bo *bo, unsigned long offset,
261 unsigned long size, void *data);
262
263 /**
264 * Add \p target_bo to the relocation list.
265 *
266 * When \p bo is submitted for execution, and if \p target_bo has moved,
267 * the kernel will patch \p bo at \p offset to \p target_bo->offset plus
268 * \p target_offset.
269 *
270 * \p presumed_offset should be written to \p bo at \p offset.
271 */
272 int
273 intel_bo_add_reloc(struct intel_bo *bo, uint32_t offset,
274 struct intel_bo *target_bo, uint32_t target_offset,
275 uint32_t read_domains, uint32_t write_domain,
276 uint64_t *presumed_offset);
277
278 /**
279 * Return the current number of relocations.
280 */
281 int
282 intel_bo_get_reloc_count(struct intel_bo *bo);
283
284 /**
285 * Truncate all relocations except the first \p start ones.
286 *
287 * Combined with \p intel_bo_get_reloc_count(), they can be used to undo the
288 * \p intel_bo_add_reloc() calls that were just made.
289 */
290 void
291 intel_bo_truncate_relocs(struct intel_bo *bo, int start);
292
293 /**
294 * Return true if \p target_bo is on the relocation list of \p bo, or on
295 * the relocation list of some bo that is referenced by \p bo.
296 */
297 bool
298 intel_bo_has_reloc(struct intel_bo *bo, struct intel_bo *target_bo);
299
300 /**
301 * Wait until \bo is idle, or \p timeout nanoseconds have passed. A
302 * negative timeout means to wait indefinitely.
303 *
304 * \return 0 only when \p bo is idle
305 */
306 int
307 intel_bo_wait(struct intel_bo *bo, int64_t timeout);
308
309 /**
310 * Return true if \p bo is busy.
311 */
312 static inline bool
313 intel_bo_is_busy(struct intel_bo *bo)
314 {
315 return (intel_bo_wait(bo, 0) != 0);
316 }
317
318 #endif /* INTEL_WINSYS_H */