2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
33 #include "evergreend.h"
34 #include "radeon_drm.h"
36 #include "pipe/p_compiler.h"
37 #include "util/u_inlines.h"
38 #include <pipebuffer/pb_bufmgr.h>
39 #include "r600_priv.h"
41 struct radeon_bo
*r600_context_reg_bo(struct r600_context
*ctx
, unsigned offset
);
42 int r600_context_add_block(struct r600_context
*ctx
, const struct r600_reg
*reg
, unsigned nreg
);
44 #define GROUP_FORCE_NEW_BLOCK 0
46 static const struct r600_reg evergreen_config_reg_list
[] = {
47 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008958_VGT_PRIMITIVE_TYPE
, 0, 0},
48 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008A14_PA_CL_ENHANCE
, 0, 0},
49 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C00_SQ_CONFIG
, 0, 0},
50 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C04_SQ_GPR_RESOURCE_MGMT_1
, 0, 0},
51 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C08_SQ_GPR_RESOURCE_MGMT_2
, 0, 0},
52 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C0C_SQ_THREAD_RESOURCE_MGMT
, 0, 0},
53 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C18_SQ_THREAD_RESOURCE_MGMT_1
, 0, 0},
54 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C1C_SQ_THREAD_RESOURCE_MGMT_2
, 0, 0},
55 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C20_SQ_STACK_RESOURCE_MGMT_1
, 0, 0},
56 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C24_SQ_STACK_RESOURCE_MGMT_2
, 0, 0},
57 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008C28_SQ_STACK_RESOURCE_MGMT_3
, 0, 0},
58 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ
, 0, 0},
59 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_009100_SPI_CONFIG_CNTL
, 0, 0},
60 {PKT3_SET_CONFIG_REG
, EVERGREEN_CONFIG_REG_OFFSET
, R_00913C_SPI_CONFIG_CNTL_1
, 0, 0},
63 static const struct r600_reg evergreen_context_reg_list
[] = {
64 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028000_DB_RENDER_CONTROL
, 0, 0},
65 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028004_DB_COUNT_CONTROL
, 0, 0},
66 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028008_DB_DEPTH_VIEW
, 0, 0},
67 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02800C_DB_RENDER_OVERRIDE
, 0, 0},
68 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028010_DB_RENDER_OVERRIDE2
, 0, 0},
69 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
70 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028014_DB_HTILE_DATA_BASE
, 1, 0},
71 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
72 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028028_DB_STENCIL_CLEAR
, 0, 0},
73 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02802C_DB_DEPTH_CLEAR
, 0, 0},
74 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028030_PA_SC_SCREEN_SCISSOR_TL
, 0, 0},
75 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028034_PA_SC_SCREEN_SCISSOR_BR
, 0, 0},
76 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
77 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028040_DB_Z_INFO
, 1, 0},
78 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
79 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028044_DB_STENCIL_INFO
, 0, 0},
80 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
81 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028048_DB_Z_READ_BASE
, 1, 0},
82 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
83 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02804C_DB_STENCIL_READ_BASE
, 1, 0},
84 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
85 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028050_DB_Z_WRITE_BASE
, 1, 0},
86 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
87 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028054_DB_STENCIL_WRITE_BASE
, 1, 0},
88 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
89 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028058_DB_DEPTH_SIZE
, 0, 0},
90 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02805C_DB_DEPTH_SLICE
, 0, 0},
91 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028140_ALU_CONST_BUFFER_SIZE_PS_0
, 0, 0},
92 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028180_ALU_CONST_BUFFER_SIZE_VS_0
, 0, 0},
93 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028200_PA_SC_WINDOW_OFFSET
, 0, 0},
94 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028204_PA_SC_WINDOW_SCISSOR_TL
, 0, 0},
95 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028208_PA_SC_WINDOW_SCISSOR_BR
, 0, 0},
96 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02820C_PA_SC_CLIPRECT_RULE
, 0, 0},
97 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028210_PA_SC_CLIPRECT_0_TL
, 0, 0},
98 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028214_PA_SC_CLIPRECT_0_BR
, 0, 0},
99 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028218_PA_SC_CLIPRECT_1_TL
, 0, 0},
100 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02821C_PA_SC_CLIPRECT_1_BR
, 0, 0},
101 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028220_PA_SC_CLIPRECT_2_TL
, 0, 0},
102 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028224_PA_SC_CLIPRECT_2_BR
, 0, 0},
103 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028228_PA_SC_CLIPRECT_3_TL
, 0, 0},
104 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02822C_PA_SC_CLIPRECT_3_BR
, 0, 0},
105 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028230_PA_SC_EDGERULE
, 0, 0},
106 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET
, 0, 0},
107 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028238_CB_TARGET_MASK
, 0, 0},
108 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02823C_CB_SHADER_MASK
, 0, 0},
109 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028240_PA_SC_GENERIC_SCISSOR_TL
, 0, 0},
110 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028244_PA_SC_GENERIC_SCISSOR_BR
, 0, 0},
111 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028250_PA_SC_VPORT_SCISSOR_0_TL
, 0, 0},
112 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028254_PA_SC_VPORT_SCISSOR_0_BR
, 0, 0},
113 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028350_SX_MISC
, 0, 0},
114 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028380_SQ_VTX_SEMANTIC_0
, 0, 0},
115 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028384_SQ_VTX_SEMANTIC_1
, 0, 0},
116 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028388_SQ_VTX_SEMANTIC_2
, 0, 0},
117 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02838C_SQ_VTX_SEMANTIC_3
, 0, 0},
118 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028390_SQ_VTX_SEMANTIC_4
, 0, 0},
119 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028394_SQ_VTX_SEMANTIC_5
, 0, 0},
120 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028398_SQ_VTX_SEMANTIC_6
, 0, 0},
121 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02839C_SQ_VTX_SEMANTIC_7
, 0, 0},
122 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283A0_SQ_VTX_SEMANTIC_8
, 0, 0},
123 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283A4_SQ_VTX_SEMANTIC_9
, 0, 0},
124 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283A8_SQ_VTX_SEMANTIC_10
, 0, 0},
125 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283AC_SQ_VTX_SEMANTIC_11
, 0, 0},
126 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283B0_SQ_VTX_SEMANTIC_12
, 0, 0},
127 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283B4_SQ_VTX_SEMANTIC_13
, 0, 0},
128 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283B8_SQ_VTX_SEMANTIC_14
, 0, 0},
129 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283BC_SQ_VTX_SEMANTIC_15
, 0, 0},
130 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283C0_SQ_VTX_SEMANTIC_16
, 0, 0},
131 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283C4_SQ_VTX_SEMANTIC_17
, 0, 0},
132 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283C8_SQ_VTX_SEMANTIC_18
, 0, 0},
133 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283CC_SQ_VTX_SEMANTIC_19
, 0, 0},
134 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283D0_SQ_VTX_SEMANTIC_20
, 0, 0},
135 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283D4_SQ_VTX_SEMANTIC_21
, 0, 0},
136 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283D8_SQ_VTX_SEMANTIC_22
, 0, 0},
137 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283DC_SQ_VTX_SEMANTIC_23
, 0, 0},
138 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283E0_SQ_VTX_SEMANTIC_24
, 0, 0},
139 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283E4_SQ_VTX_SEMANTIC_25
, 0, 0},
140 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283E8_SQ_VTX_SEMANTIC_26
, 0, 0},
141 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283EC_SQ_VTX_SEMANTIC_27
, 0, 0},
142 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283F0_SQ_VTX_SEMANTIC_28
, 0, 0},
143 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283F4_SQ_VTX_SEMANTIC_29
, 0, 0},
144 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283F8_SQ_VTX_SEMANTIC_30
, 0, 0},
145 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0283FC_SQ_VTX_SEMANTIC_31
, 0, 0},
146 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0282D0_PA_SC_VPORT_ZMIN_0
, 0, 0},
147 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0282D4_PA_SC_VPORT_ZMAX_0
, 0, 0},
148 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028400_VGT_MAX_VTX_INDX
, 0, 0},
149 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028404_VGT_MIN_VTX_INDX
, 0, 0},
150 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028408_VGT_INDX_OFFSET
, 0, 0},
151 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX
, 0, 0},
152 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028410_SX_ALPHA_TEST_CONTROL
, 0, 0},
153 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028414_CB_BLEND_RED
, 0, 0},
154 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028418_CB_BLEND_GREEN
, 0, 0},
155 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02841C_CB_BLEND_BLUE
, 0, 0},
156 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028420_CB_BLEND_ALPHA
, 0, 0},
157 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028430_DB_STENCILREFMASK
, 0, 0},
158 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028434_DB_STENCILREFMASK_BF
, 0, 0},
159 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028438_SX_ALPHA_REF
, 0, 0},
160 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02843C_PA_CL_VPORT_XSCALE_0
, 0, 0},
161 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028440_PA_CL_VPORT_XOFFSET_0
, 0, 0},
162 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028444_PA_CL_VPORT_YSCALE_0
, 0, 0},
163 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028448_PA_CL_VPORT_YOFFSET_0
, 0, 0},
164 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02844C_PA_CL_VPORT_ZSCALE_0
, 0, 0},
165 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028450_PA_CL_VPORT_ZOFFSET_0
, 0, 0},
166 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285BC_PA_CL_UCP0_X
, 0, 0},
167 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285C0_PA_CL_UCP0_Y
, 0, 0},
168 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285C4_PA_CL_UCP0_Z
, 0, 0},
169 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285C8_PA_CL_UCP0_W
, 0, 0},
170 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285CC_PA_CL_UCP1_X
, 0, 0},
171 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285D0_PA_CL_UCP1_Y
, 0, 0},
172 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285D4_PA_CL_UCP1_Z
, 0, 0},
173 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285D8_PA_CL_UCP1_W
, 0, 0},
174 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285DC_PA_CL_UCP2_X
, 0, 0},
175 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285E0_PA_CL_UCP2_Y
, 0, 0},
176 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285E4_PA_CL_UCP2_Z
, 0, 0},
177 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285E8_PA_CL_UCP2_W
, 0, 0},
178 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285EC_PA_CL_UCP3_X
, 0, 0},
179 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285F0_PA_CL_UCP3_Y
, 0, 0},
180 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285F4_PA_CL_UCP3_Z
, 0, 0},
181 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285F8_PA_CL_UCP3_W
, 0, 0},
182 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0285FC_PA_CL_UCP4_X
, 0, 0},
183 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028600_PA_CL_UCP4_Y
, 0, 0},
184 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028604_PA_CL_UCP4_Z
, 0, 0},
185 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028608_PA_CL_UCP4_W
, 0, 0},
186 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02860C_PA_CL_UCP5_X
, 0, 0},
187 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028610_PA_CL_UCP5_Y
, 0, 0},
188 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028614_PA_CL_UCP5_Z
, 0, 0},
189 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028618_PA_CL_UCP5_W
, 0, 0},
190 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02861C_SPI_VS_OUT_ID_0
, 0, 0},
191 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028620_SPI_VS_OUT_ID_1
, 0, 0},
192 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028624_SPI_VS_OUT_ID_2
, 0, 0},
193 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028628_SPI_VS_OUT_ID_3
, 0, 0},
194 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02862C_SPI_VS_OUT_ID_4
, 0, 0},
195 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028630_SPI_VS_OUT_ID_5
, 0, 0},
196 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028634_SPI_VS_OUT_ID_6
, 0, 0},
197 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028638_SPI_VS_OUT_ID_7
, 0, 0},
198 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02863C_SPI_VS_OUT_ID_8
, 0, 0},
199 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028640_SPI_VS_OUT_ID_9
, 0, 0},
200 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028644_SPI_PS_INPUT_CNTL_0
, 0, 0},
201 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028648_SPI_PS_INPUT_CNTL_1
, 0, 0},
202 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02864C_SPI_PS_INPUT_CNTL_2
, 0, 0},
203 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028650_SPI_PS_INPUT_CNTL_3
, 0, 0},
204 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028654_SPI_PS_INPUT_CNTL_4
, 0, 0},
205 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028658_SPI_PS_INPUT_CNTL_5
, 0, 0},
206 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02865C_SPI_PS_INPUT_CNTL_6
, 0, 0},
207 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028660_SPI_PS_INPUT_CNTL_7
, 0, 0},
208 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028664_SPI_PS_INPUT_CNTL_8
, 0, 0},
209 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028668_SPI_PS_INPUT_CNTL_9
, 0, 0},
210 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02866C_SPI_PS_INPUT_CNTL_10
, 0, 0},
211 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028670_SPI_PS_INPUT_CNTL_11
, 0, 0},
212 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028674_SPI_PS_INPUT_CNTL_12
, 0, 0},
213 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028678_SPI_PS_INPUT_CNTL_13
, 0, 0},
214 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02867C_SPI_PS_INPUT_CNTL_14
, 0, 0},
215 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028680_SPI_PS_INPUT_CNTL_15
, 0, 0},
216 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028684_SPI_PS_INPUT_CNTL_16
, 0, 0},
217 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028688_SPI_PS_INPUT_CNTL_17
, 0, 0},
218 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02868C_SPI_PS_INPUT_CNTL_18
, 0, 0},
219 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028690_SPI_PS_INPUT_CNTL_19
, 0, 0},
220 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028694_SPI_PS_INPUT_CNTL_20
, 0, 0},
221 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028698_SPI_PS_INPUT_CNTL_21
, 0, 0},
222 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02869C_SPI_PS_INPUT_CNTL_22
, 0, 0},
223 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286A0_SPI_PS_INPUT_CNTL_23
, 0, 0},
224 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286A4_SPI_PS_INPUT_CNTL_24
, 0, 0},
225 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286A8_SPI_PS_INPUT_CNTL_25
, 0, 0},
226 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286AC_SPI_PS_INPUT_CNTL_26
, 0, 0},
227 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286B0_SPI_PS_INPUT_CNTL_27
, 0, 0},
228 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286B4_SPI_PS_INPUT_CNTL_28
, 0, 0},
229 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286B8_SPI_PS_INPUT_CNTL_29
, 0, 0},
230 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286BC_SPI_PS_INPUT_CNTL_30
, 0, 0},
231 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286C0_SPI_PS_INPUT_CNTL_31
, 0, 0},
232 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286C4_SPI_VS_OUT_CONFIG
, 0, 0},
233 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286C8_SPI_THREAD_GROUPING
, 0, 0},
234 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286CC_SPI_PS_IN_CONTROL_0
, 0, 0},
235 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286D0_SPI_PS_IN_CONTROL_1
, 0, 0},
236 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286D4_SPI_INTERP_CONTROL_0
, 0, 0},
237 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286D8_SPI_INPUT_Z
, 0, 0},
238 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286DC_SPI_FOG_CNTL
, 0, 0},
239 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286E0_SPI_BARYC_CNTL
, 0, 0},
240 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286E4_SPI_PS_IN_CONTROL_2
, 0, 0},
241 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0286E8_SPI_COMPUTE_INPUT_CNTL
, 0, 0},
242 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028780_CB_BLEND0_CONTROL
, 0, 0},
243 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028784_CB_BLEND1_CONTROL
, 0, 0},
244 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028788_CB_BLEND2_CONTROL
, 0, 0},
245 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02878C_CB_BLEND3_CONTROL
, 0, 0},
246 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028790_CB_BLEND4_CONTROL
, 0, 0},
247 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028794_CB_BLEND5_CONTROL
, 0, 0},
248 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028798_CB_BLEND6_CONTROL
, 0, 0},
249 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02879C_CB_BLEND7_CONTROL
, 0, 0},
250 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028800_DB_DEPTH_CONTROL
, 0, 0},
251 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02880C_DB_SHADER_CONTROL
, 0, 0},
252 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028808_CB_COLOR_CONTROL
, 0, 0},
253 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028810_PA_CL_CLIP_CNTL
, 0, 0},
254 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028814_PA_SU_SC_MODE_CNTL
, 0, 0},
255 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028818_PA_CL_VTE_CNTL
, 0, 0},
256 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02881C_PA_CL_VS_OUT_CNTL
, 0, 0},
257 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028820_PA_CL_NANINF_CNTL
, 0, 0},
258 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028838_SQ_DYN_GPR_RESOURCE_LIMIT_1
, 0, 0},
259 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028840_SQ_PGM_START_PS
, 1, S_0085F0_SH_ACTION_ENA(1)},
260 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028844_SQ_PGM_RESOURCES_PS
, 0, 0},
261 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028848_SQ_PGM_RESOURCES_2_PS
, 0, 0},
262 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02884C_SQ_PGM_EXPORTS_PS
, 0, 0},
263 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02885C_SQ_PGM_START_VS
, 1, S_0085F0_SH_ACTION_ENA(1)},
264 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028860_SQ_PGM_RESOURCES_VS
, 0, 0},
265 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028864_SQ_PGM_RESOURCES_2_VS
, 0, 0},
266 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0288A4_SQ_PGM_START_FS
, 1, S_0085F0_SH_ACTION_ENA(1)},
267 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0288A8_SQ_PGM_RESOURCES_FS
, 0, 0},
268 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_0288EC_SQ_LDS_ALLOC_PS
, 0, 0},
269 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028900_SQ_ESGS_RING_ITEMSIZE
, 0, 0},
270 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028904_SQ_GSVS_RING_ITEMSIZE
, 0, 0},
271 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028908_SQ_ESTMP_RING_ITEMSIZE
, 0, 0},
272 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02890C_SQ_GSTMP_RING_ITEMSIZE
, 0, 0},
273 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028910_SQ_VSTMP_RING_ITEMSIZE
, 0, 0},
274 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028914_SQ_PSTMP_RING_ITEMSIZE
, 0, 0},
275 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_02891C_SQ_GS_VERT_ITEMSIZE
, 0, 0},
276 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028920_SQ_GS_VERT_ITEMSIZE_1
, 0, 0},
277 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028924_SQ_GS_VERT_ITEMSIZE_2
, 0, 0},
278 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028928_SQ_GS_VERT_ITEMSIZE_3
, 0, 0},
279 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028940_ALU_CONST_CACHE_PS_0
, 1, 0},
280 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028980_ALU_CONST_CACHE_VS_0
, 1, 0},
281 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A00_PA_SU_POINT_SIZE
, 0, 0},
282 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A04_PA_SU_POINT_MINMAX
, 0, 0},
283 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A08_PA_SU_LINE_CNTL
, 0, 0},
284 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A10_VGT_OUTPUT_PATH_CNTL
, 0, 0},
285 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A14_VGT_HOS_CNTL
, 0, 0},
286 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A18_VGT_HOS_MAX_TESS_LEVEL
, 0, 0},
287 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A1C_VGT_HOS_MIN_TESS_LEVEL
, 0, 0},
288 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A20_VGT_HOS_REUSE_DEPTH
, 0, 0},
289 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A24_VGT_GROUP_PRIM_TYPE
, 0, 0},
290 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A28_VGT_GROUP_FIRST_DECR
, 0, 0},
291 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A2C_VGT_GROUP_DECR
, 0, 0},
292 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A30_VGT_GROUP_VECT_0_CNTL
, 0, 0},
293 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A34_VGT_GROUP_VECT_1_CNTL
, 0, 0},
294 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A38_VGT_GROUP_VECT_0_FMT_CNTL
, 0, 0},
295 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL
, 0, 0},
296 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A40_VGT_GS_MODE
, 0, 0},
297 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A48_PA_SC_MODE_CNTL_0
, 0, 0},
298 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028A4C_PA_SC_MODE_CNTL_1
, 0, 0},
299 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028AB4_VGT_REUSE_OFF
, 0, 0},
300 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028AB8_VGT_VTX_CNT_EN
, 0, 0},
301 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028ABC_DB_HTILE_SURFACE
, 0, 0},
302 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028AC0_DB_SRESULTS_COMPARE_STATE0
, 0, 0},
303 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028AC4_DB_SRESULTS_COMPARE_STATE1
, 0, 0},
304 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028AC8_DB_PRELOAD_CONTROL
, 0, 0},
305 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B54_VGT_SHADER_STAGES_EN
, 0, 0},
306 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B70_DB_ALPHA_TO_MASK
, 0, 0},
307 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL
, 0, 0},
308 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B7C_PA_SU_POLY_OFFSET_CLAMP
, 0, 0},
309 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE
, 0, 0},
310 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET
, 0, 0},
311 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE
, 0, 0},
312 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET
, 0, 0},
313 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B94_VGT_STRMOUT_CONFIG
, 0, 0},
314 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028B98_VGT_STRMOUT_BUFFER_CONFIG
, 0, 0},
315 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C00_PA_SC_LINE_CNTL
, 0, 0},
316 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C04_PA_SC_AA_CONFIG
, 0, 0},
317 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C08_PA_SU_VTX_CNTL
, 0, 0},
318 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C0C_PA_CL_GB_VERT_CLIP_ADJ
, 0, 0},
319 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C10_PA_CL_GB_VERT_DISC_ADJ
, 0, 0},
320 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C14_PA_CL_GB_HORZ_CLIP_ADJ
, 0, 0},
321 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C18_PA_CL_GB_HORZ_DISC_ADJ
, 0, 0},
322 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX
, 0, 0},
323 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C3C_PA_SC_AA_MASK
, 0, 0},
324 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
325 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C60_CB_COLOR0_BASE
, 1, 0},
326 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C64_CB_COLOR0_PITCH
, 0, 0},
327 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C68_CB_COLOR0_SLICE
, 0, 0},
328 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C6C_CB_COLOR0_VIEW
, 0, 0},
329 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C70_CB_COLOR0_INFO
, 1, 0},
330 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C74_CB_COLOR0_ATTRIB
, 0, 0},
331 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C78_CB_COLOR0_DIM
, 0, 0},
332 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
333 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028C9C_CB_COLOR1_BASE
, 1, 0},
334 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CA0_CB_COLOR1_PITCH
, 0, 0},
335 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CA4_CB_COLOR1_SLICE
, 0, 0},
336 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CA8_CB_COLOR1_VIEW
, 0, 0},
337 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CAC_CB_COLOR1_INFO
, 1, 0},
338 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CB0_CB_COLOR1_ATTRIB
, 0, 0},
339 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CB8_CB_COLOR1_DIM
, 0, 0},
340 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
341 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CD8_CB_COLOR2_BASE
, 1, 0},
342 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CDC_CB_COLOR2_PITCH
, 0, 0},
343 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CE0_CB_COLOR2_SLICE
, 0, 0},
344 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CE4_CB_COLOR2_VIEW
, 0, 0},
345 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CE8_CB_COLOR2_INFO
, 1, 0},
346 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CEC_CB_COLOR2_ATTRIB
, 0, 0},
347 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028CF0_CB_COLOR2_DIM
, 0, 0},
348 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
349 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D14_CB_COLOR3_BASE
, 1, 0},
350 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D18_CB_COLOR3_PITCH
, 0, 0},
351 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D1C_CB_COLOR3_SLICE
, 0, 0},
352 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D20_CB_COLOR3_VIEW
, 0, 0},
353 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D24_CB_COLOR3_INFO
, 1, 0},
354 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D28_CB_COLOR3_ATTRIB
, 0, 0},
355 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D2C_CB_COLOR3_DIM
, 0, 0},
356 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
357 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D50_CB_COLOR4_BASE
, 1, 0},
358 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D54_CB_COLOR4_PITCH
, 0, 0},
359 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D58_CB_COLOR4_SLICE
, 0, 0},
360 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D5C_CB_COLOR4_VIEW
, 0, 0},
361 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D60_CB_COLOR4_INFO
, 1, 0},
362 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D64_CB_COLOR4_ATTRIB
, 0, 0},
363 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D68_CB_COLOR4_DIM
, 0, 0},
364 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
365 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D8C_CB_COLOR5_BASE
, 1, 0},
366 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D90_CB_COLOR5_PITCH
, 0, 0},
367 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D94_CB_COLOR5_SLICE
, 0, 0},
368 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D98_CB_COLOR5_VIEW
, 0, 0},
369 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028D9C_CB_COLOR5_INFO
, 1, 0},
370 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DA0_CB_COLOR5_ATTRIB
, 0, 0},
371 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DA4_CB_COLOR5_DIM
, 0, 0},
372 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
373 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DC8_CB_COLOR6_BASE
, 1, 0},
374 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DCC_CB_COLOR6_PITCH
, 0, 0},
375 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DD0_CB_COLOR6_SLICE
, 0, 0},
376 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DD4_CB_COLOR6_VIEW
, 0, 0},
377 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DD8_CB_COLOR6_INFO
, 1, 0},
378 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DDC_CB_COLOR6_ATTRIB
, 0, 0},
379 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028DE0_CB_COLOR6_DIM
, 0, 0},
380 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
381 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E04_CB_COLOR7_BASE
, 1, 0},
382 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E08_CB_COLOR7_PITCH
, 0, 0},
383 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E0C_CB_COLOR7_SLICE
, 0, 0},
384 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E10_CB_COLOR7_VIEW
, 0, 0},
385 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E14_CB_COLOR7_INFO
, 1, 0},
386 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E18_CB_COLOR7_ATTRIB
, 0, 0},
387 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E1C_CB_COLOR7_DIM
, 0, 0},
388 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
389 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E40_CB_COLOR8_BASE
, 1, 0},
390 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E44_CB_COLOR8_PITCH
, 0, 0},
391 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E48_CB_COLOR8_SLICE
, 0, 0},
392 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E4C_CB_COLOR8_VIEW
, 0, 0},
393 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E50_CB_COLOR8_INFO
, 1, 0},
394 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E54_CB_COLOR8_ATTRIB
, 0, 0},
395 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E58_CB_COLOR8_DIM
, 0, 0},
396 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
397 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E5C_CB_COLOR9_BASE
, 1, 0},
398 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E60_CB_COLOR9_PITCH
, 0, 0},
399 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E64_CB_COLOR9_SLICE
, 0, 0},
400 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E68_CB_COLOR9_VIEW
, 0, 0},
401 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E6C_CB_COLOR9_INFO
, 1, 0},
402 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E70_CB_COLOR9_ATTRIB
, 0, 0},
403 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E74_CB_COLOR9_DIM
, 0, 0},
404 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
405 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E78_CB_COLOR10_BASE
, 1, 0},
406 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E7C_CB_COLOR10_PITCH
, 0, 0},
407 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E80_CB_COLOR10_SLICE
, 0, 0},
408 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E84_CB_COLOR10_VIEW
, 0, 0},
409 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E88_CB_COLOR10_INFO
, 1, 0},
410 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E8C_CB_COLOR10_ATTRIB
, 0, 0},
411 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E90_CB_COLOR10_DIM
, 0, 0},
412 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, GROUP_FORCE_NEW_BLOCK
, 0, 0},
413 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E94_CB_COLOR11_BASE
, 1, 0},
414 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E98_CB_COLOR11_PITCH
, 0, 0},
415 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028E9C_CB_COLOR11_SLICE
, 0, 0},
416 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028EA0_CB_COLOR11_VIEW
, 0, 0},
417 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028EA4_CB_COLOR11_INFO
, 1, 0},
418 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028EA8_CB_COLOR11_ATTRIB
, 0, 0},
419 {PKT3_SET_CONTEXT_REG
, EVERGREEN_CONTEXT_REG_OFFSET
, R_028EAC_CB_COLOR11_DIM
, 0, 0},
422 /* SHADER RESOURCE R600/R700 */
423 static int evergreen_state_resource_init(struct r600_context
*ctx
, u32 offset
)
425 struct r600_reg r600_shader_resource
[] = {
426 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_030000_RESOURCE0_WORD0
, 0, 0},
427 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_030004_RESOURCE0_WORD1
, 0, 0},
428 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_030008_RESOURCE0_WORD2
, 1, 0},
429 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_03000C_RESOURCE0_WORD3
, 1, 0},
430 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_030010_RESOURCE0_WORD4
, 0, 0},
431 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_030014_RESOURCE0_WORD5
, 0, 0},
432 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_030018_RESOURCE0_WORD6
, 0, 0},
433 {PKT3_SET_RESOURCE
, EVERGREEN_RESOURCE_OFFSET
, R_03001C_RESOURCE0_WORD7
, 0, 0},
435 unsigned nreg
= sizeof(r600_shader_resource
)/sizeof(struct r600_reg
);
437 for (int i
= 0; i
< nreg
; i
++) {
438 r600_shader_resource
[i
].offset
+= offset
;
440 return r600_context_add_block(ctx
, r600_shader_resource
, nreg
);
443 /* SHADER SAMPLER R600/R700 */
444 static int r600_state_sampler_init(struct r600_context
*ctx
, u32 offset
)
446 struct r600_reg r600_shader_sampler
[] = {
447 {PKT3_SET_SAMPLER
, EVERGREEN_SAMPLER_OFFSET
, R_03C000_SQ_TEX_SAMPLER_WORD0_0
, 0, 0},
448 {PKT3_SET_SAMPLER
, EVERGREEN_SAMPLER_OFFSET
, R_03C004_SQ_TEX_SAMPLER_WORD1_0
, 0, 0},
449 {PKT3_SET_SAMPLER
, EVERGREEN_SAMPLER_OFFSET
, R_03C008_SQ_TEX_SAMPLER_WORD2_0
, 0, 0},
451 unsigned nreg
= sizeof(r600_shader_sampler
)/sizeof(struct r600_reg
);
453 for (int i
= 0; i
< nreg
; i
++) {
454 r600_shader_sampler
[i
].offset
+= offset
;
456 return r600_context_add_block(ctx
, r600_shader_sampler
, nreg
);
459 /* SHADER SAMPLER BORDER R600/R700 */
460 static int evergreen_state_sampler_border_init(struct r600_context
*ctx
, u32 offset
, unsigned id
)
462 struct r600_reg r600_shader_sampler_border
[] = {
463 {PKT3_SET_CONFIG_REG
, 0, R_00A400_TD_PS_SAMPLER0_BORDER_INDEX
, 0, 0},
464 {PKT3_SET_CONFIG_REG
, 0, R_00A404_TD_PS_SAMPLER0_BORDER_RED
, 0, 0},
465 {PKT3_SET_CONFIG_REG
, 0, R_00A408_TD_PS_SAMPLER0_BORDER_GREEN
, 0, 0},
466 {PKT3_SET_CONFIG_REG
, 0, R_00A40C_TD_PS_SAMPLER0_BORDER_BLUE
, 0, 0},
467 {PKT3_SET_CONFIG_REG
, 0, R_00A410_TD_PS_SAMPLER0_BORDER_ALPHA
, 0, 0},
469 unsigned nreg
= sizeof(r600_shader_sampler_border
)/sizeof(struct r600_reg
);
470 unsigned fake_offset
= (offset
- R_00A400_TD_PS_SAMPLER0_BORDER_INDEX
) * 0x10 + 0x40000 + id
* 0x1C;
471 struct r600_range
*range
;
472 struct r600_block
*block
;
475 for (int i
= 0; i
< nreg
; i
++) {
476 r600_shader_sampler_border
[i
].offset
-= R_00A400_TD_PS_SAMPLER0_BORDER_INDEX
;
477 r600_shader_sampler_border
[i
].offset
+= fake_offset
;
479 r
= r600_context_add_block(ctx
, r600_shader_sampler_border
, nreg
);
483 /* set proper offset */
484 range
= &ctx
->range
[CTX_RANGE_ID(ctx
, r600_shader_sampler_border
[0].offset
)];
485 block
= range
->blocks
[CTX_BLOCK_ID(ctx
, r600_shader_sampler_border
[0].offset
)];
486 block
->pm4
[1] = (offset
- EVERGREEN_CONFIG_REG_OFFSET
) >> 2;
490 int evergreen_context_init(struct r600_context
*ctx
, struct radeon
*radeon
)
494 memset(ctx
, 0, sizeof(struct r600_context
));
495 radeon
->use_mem_constant
= TRUE
;
496 ctx
->radeon
= radeon
;
497 LIST_INITHEAD(&ctx
->query_list
);
499 /* initialize hash */
501 ctx
->hash_shift
= 11;
502 for (int i
= 0; i
< 256; i
++) {
503 ctx
->range
[i
].start_offset
= i
<< ctx
->hash_shift
;
504 ctx
->range
[i
].end_offset
= ((i
+ 1) << ctx
->hash_shift
) - 1;
505 ctx
->range
[i
].blocks
= calloc(1 << ctx
->hash_shift
, sizeof(void*));
506 if (ctx
->range
[i
].blocks
== NULL
) {
512 r
= r600_context_add_block(ctx
, evergreen_config_reg_list
,
513 sizeof(evergreen_config_reg_list
)/sizeof(struct r600_reg
));
516 r
= r600_context_add_block(ctx
, evergreen_context_reg_list
,
517 sizeof(evergreen_context_reg_list
)/sizeof(struct r600_reg
));
522 for (int j
= 0, offset
= 0; j
< 18; j
++, offset
+= 0xC) {
523 r
= r600_state_sampler_init(ctx
, offset
);
528 for (int j
= 0, offset
= 0xD8; j
< 18; j
++, offset
+= 0xC) {
529 r
= r600_state_sampler_init(ctx
, offset
);
533 /* PS SAMPLER BORDER */
534 for (int j
= 0; j
< 18; j
++) {
535 r
= evergreen_state_sampler_border_init(ctx
, R_00A400_TD_PS_SAMPLER0_BORDER_INDEX
, j
);
539 /* VS SAMPLER BORDER */
540 for (int j
= 0; j
< 18; j
++) {
541 r
= evergreen_state_sampler_border_init(ctx
, R_00A414_TD_VS_SAMPLER0_BORDER_INDEX
, j
);
546 for (int j
= 0, offset
= 0; j
< 176; j
++, offset
+= 0x20) {
547 r
= evergreen_state_resource_init(ctx
, offset
);
552 for (int j
= 0, offset
= 0x1600; j
< 160; j
++, offset
+= 0x20) {
553 r
= evergreen_state_resource_init(ctx
, offset
);
558 /* setup block table */
559 ctx
->blocks
= calloc(ctx
->nblocks
, sizeof(void*));
560 for (int i
= 0, c
= 0; i
< 256; i
++) {
561 for (int j
= 0; j
< (1 << ctx
->hash_shift
); j
++) {
562 if (ctx
->range
[i
].blocks
[j
]) {
563 assert(c
< ctx
->nblocks
);
564 ctx
->blocks
[c
++] = ctx
->range
[i
].blocks
[j
];
565 j
+= (ctx
->range
[i
].blocks
[j
]->nreg
<< 2) - 1;
570 /* allocate cs variables */
571 ctx
->nreloc
= RADEON_CTX_MAX_PM4
;
572 ctx
->reloc
= calloc(ctx
->nreloc
, sizeof(struct r600_reloc
));
573 if (ctx
->reloc
== NULL
) {
577 ctx
->bo
= calloc(ctx
->nreloc
, sizeof(void *));
578 if (ctx
->bo
== NULL
) {
582 ctx
->pm4_ndwords
= RADEON_CTX_MAX_PM4
;
583 ctx
->pm4
= calloc(ctx
->pm4_ndwords
, 4);
584 if (ctx
->pm4
== NULL
) {
590 r600_context_fini(ctx
);
594 static inline void evergreen_context_pipe_state_set_resource(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned offset
)
596 struct r600_range
*range
;
597 struct r600_block
*block
;
599 range
= &ctx
->range
[CTX_RANGE_ID(ctx
, offset
)];
600 block
= range
->blocks
[CTX_BLOCK_ID(ctx
, offset
)];
602 block
->status
&= ~(R600_BLOCK_STATUS_ENABLED
| R600_BLOCK_STATUS_DIRTY
);
603 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[1].bo
, NULL
);
604 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[2].bo
, NULL
);
607 block
->reg
[0] = state
->regs
[0].value
;
608 block
->reg
[1] = state
->regs
[1].value
;
609 block
->reg
[2] = state
->regs
[2].value
;
610 block
->reg
[3] = state
->regs
[3].value
;
611 block
->reg
[4] = state
->regs
[4].value
;
612 block
->reg
[5] = state
->regs
[5].value
;
613 block
->reg
[6] = state
->regs
[6].value
;
614 block
->reg
[7] = state
->regs
[7].value
;
615 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[1].bo
, NULL
);
616 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[2].bo
, NULL
);
617 if (state
->regs
[0].bo
) {
618 /* VERTEX RESOURCE, we preted there is 2 bo to relocate so
619 * we have single case btw VERTEX & TEXTURE resource
621 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[1].bo
, state
->regs
[0].bo
);
622 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[2].bo
, state
->regs
[0].bo
);
624 /* TEXTURE RESOURCE */
625 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[1].bo
, state
->regs
[2].bo
);
626 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[2].bo
, state
->regs
[3].bo
);
628 block
->status
|= R600_BLOCK_STATUS_ENABLED
;
629 block
->status
|= R600_BLOCK_STATUS_DIRTY
;
630 ctx
->pm4_dirty_cdwords
+= block
->pm4_ndwords
;
633 void evergreen_context_pipe_state_set_ps_resource(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned rid
)
635 unsigned offset
= R_030000_SQ_TEX_RESOURCE_WORD0_0
+ 0x20 * rid
;
637 evergreen_context_pipe_state_set_resource(ctx
, state
, offset
);
640 void evergreen_context_pipe_state_set_vs_resource(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned rid
)
642 unsigned offset
= R_030000_SQ_TEX_RESOURCE_WORD0_0
+ 0x1600 + 0x20 * rid
;
644 evergreen_context_pipe_state_set_resource(ctx
, state
, offset
);
647 static inline void evergreen_context_pipe_state_set_sampler(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned offset
)
649 struct r600_range
*range
;
650 struct r600_block
*block
;
652 range
= &ctx
->range
[CTX_RANGE_ID(ctx
, offset
)];
653 block
= range
->blocks
[CTX_BLOCK_ID(ctx
, offset
)];
655 block
->status
&= ~(R600_BLOCK_STATUS_ENABLED
| R600_BLOCK_STATUS_DIRTY
);
658 block
->reg
[0] = state
->regs
[0].value
;
659 block
->reg
[1] = state
->regs
[1].value
;
660 block
->reg
[2] = state
->regs
[2].value
;
661 block
->status
|= R600_BLOCK_STATUS_ENABLED
;
662 block
->status
|= R600_BLOCK_STATUS_DIRTY
;
663 ctx
->pm4_dirty_cdwords
+= block
->pm4_ndwords
;
666 static inline void evergreen_context_pipe_state_set_sampler_border(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned offset
, unsigned id
)
668 unsigned fake_offset
= (offset
- R_00A400_TD_PS_SAMPLER0_BORDER_INDEX
) * 0x10 + 0x40000 + id
* 0x1C;
669 struct r600_range
*range
;
670 struct r600_block
*block
;
672 range
= &ctx
->range
[CTX_RANGE_ID(ctx
, fake_offset
)];
673 block
= range
->blocks
[CTX_BLOCK_ID(ctx
, fake_offset
)];
675 block
->status
&= ~(R600_BLOCK_STATUS_ENABLED
| R600_BLOCK_STATUS_DIRTY
);
678 if (state
->nregs
<= 3) {
682 block
->reg
[1] = state
->regs
[3].value
;
683 block
->reg
[2] = state
->regs
[4].value
;
684 block
->reg
[3] = state
->regs
[5].value
;
685 block
->reg
[4] = state
->regs
[6].value
;
686 block
->status
|= R600_BLOCK_STATUS_ENABLED
;
687 block
->status
|= R600_BLOCK_STATUS_DIRTY
;
688 ctx
->pm4_dirty_cdwords
+= block
->pm4_ndwords
;
691 void evergreen_context_pipe_state_set_ps_sampler(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned id
)
695 offset
= 0x0003C000 + id
* 0xc;
696 evergreen_context_pipe_state_set_sampler(ctx
, state
, offset
);
697 evergreen_context_pipe_state_set_sampler_border(ctx
, state
, R_00A400_TD_PS_SAMPLER0_BORDER_INDEX
, id
);
700 void evergreen_context_pipe_state_set_vs_sampler(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned id
)
704 offset
= 0x0003C0D8 + id
* 0xc;
705 evergreen_context_pipe_state_set_sampler(ctx
, state
, offset
);
706 evergreen_context_pipe_state_set_sampler_border(ctx
, state
, R_00A414_TD_VS_SAMPLER0_BORDER_INDEX
, id
);
710 void evergreen_context_draw(struct r600_context
*ctx
, const struct r600_draw
*draw
)
712 struct radeon_bo
*cb
[12];
713 unsigned ndwords
= 9;
717 /* make sure there is enough relocation space before scheduling draw */
718 if (ctx
->creloc
>= (ctx
->nreloc
- 1)) {
719 r600_context_flush(ctx
);
723 /* find number of color buffer */
724 cb
[0] = r600_context_reg_bo(ctx
, R_028C60_CB_COLOR0_BASE
);
725 cb
[1] = r600_context_reg_bo(ctx
, R_028C9C_CB_COLOR1_BASE
);
726 cb
[2] = r600_context_reg_bo(ctx
, R_028CD8_CB_COLOR2_BASE
);
727 cb
[3] = r600_context_reg_bo(ctx
, R_028D14_CB_COLOR3_BASE
);
728 cb
[4] = r600_context_reg_bo(ctx
, R_028D50_CB_COLOR4_BASE
);
729 cb
[5] = r600_context_reg_bo(ctx
, R_028D8C_CB_COLOR5_BASE
);
730 cb
[6] = r600_context_reg_bo(ctx
, R_028DC8_CB_COLOR6_BASE
);
731 cb
[7] = r600_context_reg_bo(ctx
, R_028E04_CB_COLOR7_BASE
);
732 cb
[8] = r600_context_reg_bo(ctx
, R_028E40_CB_COLOR8_BASE
);
733 cb
[9] = r600_context_reg_bo(ctx
, R_028E5C_CB_COLOR9_BASE
);
734 cb
[10] = r600_context_reg_bo(ctx
, R_028E78_CB_COLOR10_BASE
);
735 cb
[11] = r600_context_reg_bo(ctx
, R_028E94_CB_COLOR11_BASE
);
736 for (int i
= 0; i
< 12; i
++) {
742 /* queries need some special values */
743 if (ctx
->num_query_running
) {
744 r600_context_reg(ctx
,
745 R_028004_DB_COUNT_CONTROL
,
746 S_028004_PERFECT_ZPASS_COUNTS(1),
747 S_028004_PERFECT_ZPASS_COUNTS(1));
748 r600_context_reg(ctx
,
749 R_02800C_DB_RENDER_OVERRIDE
,
750 S_02800C_NOOP_CULL_DISABLE(1),
751 S_02800C_NOOP_CULL_DISABLE(1));
754 if ((ctx
->pm4_dirty_cdwords
+ ndwords
+ ctx
->pm4_cdwords
) > ctx
->pm4_ndwords
) {
756 r600_context_flush(ctx
);
758 /* at that point everythings is flushed and ctx->pm4_cdwords = 0 */
759 if ((ctx
->pm4_dirty_cdwords
+ ndwords
) > ctx
->pm4_ndwords
) {
760 R600_ERR("context is too big to be scheduled\n");
764 /* enough room to copy packet */
765 for (int i
= 0; i
< ctx
->nblocks
; i
++) {
766 if (ctx
->blocks
[i
]->status
& R600_BLOCK_STATUS_DIRTY
) {
767 r600_context_block_emit_dirty(ctx
, ctx
->blocks
[i
]);
772 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_INDEX_TYPE
, 0);
773 ctx
->pm4
[ctx
->pm4_cdwords
++] = draw
->vgt_index_type
;
774 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_NUM_INSTANCES
, 0);
775 ctx
->pm4
[ctx
->pm4_cdwords
++] = draw
->vgt_num_instances
;
777 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_DRAW_INDEX
, 3);
778 ctx
->pm4
[ctx
->pm4_cdwords
++] = draw
->indices_bo_offset
;
779 ctx
->pm4
[ctx
->pm4_cdwords
++] = 0;
780 ctx
->pm4
[ctx
->pm4_cdwords
++] = draw
->vgt_num_indices
;
781 ctx
->pm4
[ctx
->pm4_cdwords
++] = draw
->vgt_draw_initiator
;
782 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_NOP
, 0);
783 ctx
->pm4
[ctx
->pm4_cdwords
++] = 0;
784 r600_context_bo_reloc(ctx
, &ctx
->pm4
[ctx
->pm4_cdwords
- 1], radeon_bo_pb_get_bo(draw
->indices
->pb
));
786 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_DRAW_INDEX_AUTO
, 1);
787 ctx
->pm4
[ctx
->pm4_cdwords
++] = draw
->vgt_num_indices
;
788 ctx
->pm4
[ctx
->pm4_cdwords
++] = draw
->vgt_draw_initiator
;
790 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_EVENT_WRITE
, 0);
791 ctx
->pm4
[ctx
->pm4_cdwords
++] = EVENT_TYPE_CACHE_FLUSH_AND_INV_EVENT
;
793 /* flush color buffer */
794 for (int i
= 0; i
< 8; i
++) {
796 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_SURFACE_SYNC
, 3);
797 ctx
->pm4
[ctx
->pm4_cdwords
++] = (S_0085F0_CB0_DEST_BASE_ENA(1) << i
) |
798 S_0085F0_CB_ACTION_ENA(1);
799 ctx
->pm4
[ctx
->pm4_cdwords
++] = (cb
[i
]->size
+ 255) >> 8;
800 ctx
->pm4
[ctx
->pm4_cdwords
++] = 0x00000000;
801 ctx
->pm4
[ctx
->pm4_cdwords
++] = 0x0000000A;
802 ctx
->pm4
[ctx
->pm4_cdwords
++] = PKT3(PKT3_NOP
, 0);
803 ctx
->pm4
[ctx
->pm4_cdwords
++] = 0;
804 r600_context_bo_reloc(ctx
, &ctx
->pm4
[ctx
->pm4_cdwords
- 1], cb
[i
]);
808 /* all dirty state have been scheduled in current cs */
809 ctx
->pm4_dirty_cdwords
= 0;
812 static inline void evergreen_resource_set(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned offset
)
814 struct r600_range
*range
;
815 struct r600_block
*block
;
817 range
= &ctx
->range
[CTX_RANGE_ID(ctx
, offset
)];
818 block
= range
->blocks
[CTX_BLOCK_ID(ctx
, offset
)];
819 block
->reg
[0] = state
->regs
[0].value
;
820 block
->reg
[1] = state
->regs
[1].value
;
821 block
->reg
[2] = state
->regs
[2].value
;
822 block
->reg
[3] = state
->regs
[3].value
;
823 block
->reg
[4] = state
->regs
[4].value
;
824 block
->reg
[5] = state
->regs
[5].value
;
825 block
->reg
[6] = state
->regs
[6].value
;
826 block
->reg
[7] = state
->regs
[7].value
;
827 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[1].bo
, NULL
);
828 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[2].bo
, NULL
);
829 if (state
->regs
[0].bo
) {
830 /* VERTEX RESOURCE, we preted there is 2 bo to relocate so
831 * we have single case btw VERTEX & TEXTURE resource
833 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[1].bo
, state
->regs
[0].bo
);
834 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[2].bo
, state
->regs
[0].bo
);
836 /* TEXTURE RESOURCE */
837 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[1].bo
, state
->regs
[2].bo
);
838 radeon_ws_bo_reference(ctx
->radeon
, &block
->reloc
[2].bo
, state
->regs
[3].bo
);
840 block
->status
|= R600_BLOCK_STATUS_ENABLED
;
841 block
->status
|= R600_BLOCK_STATUS_DIRTY
;
842 ctx
->pm4_dirty_cdwords
+= block
->pm4_ndwords
;
845 void evergreen_ps_resource_set(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned rid
)
847 unsigned offset
= R_030000_RESOURCE0_WORD0
+ 0x20 * rid
;
849 evergreen_resource_set(ctx
, state
, offset
);
852 void evergreen_vs_resource_set(struct r600_context
*ctx
, struct r600_pipe_state
*state
, unsigned rid
)
854 unsigned offset
= R_030000_RESOURCE0_WORD0
+ 0x1600 + 0x20 * rid
;
856 evergreen_resource_set(ctx
, state
, offset
);