2cfa43bc339994f8c48793986f662755cb05b432
[mesa.git] / src / gallium / winsys / radeon / drm / radeon_drm_bo.c
1 /*
2 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
14 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
15 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
16 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
17 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * The above copyright notice and this permission notice (including the
23 * next paragraph) shall be included in all copies or substantial portions
24 * of the Software.
25 */
26
27 #include "radeon_drm_cs.h"
28
29 #include "util/u_hash_table.h"
30 #include "util/u_memory.h"
31 #include "util/u_simple_list.h"
32 #include "util/u_double_list.h"
33 #include "os/os_thread.h"
34 #include "os/os_mman.h"
35 #include "os/os_time.h"
36
37 #include "state_tracker/drm_driver.h"
38
39 #include <sys/ioctl.h>
40 #include <xf86drm.h>
41 #include <errno.h>
42 #include <fcntl.h>
43 #include <stdio.h>
44
45 extern const struct pb_vtbl radeon_bo_vtbl;
46
47 static INLINE struct radeon_bo *radeon_bo(struct pb_buffer *bo)
48 {
49 assert(bo->vtbl == &radeon_bo_vtbl);
50 return (struct radeon_bo *)bo;
51 }
52
53 struct radeon_bo_va_hole {
54 struct list_head list;
55 uint64_t offset;
56 uint64_t size;
57 };
58
59 struct radeon_bomgr {
60 /* Base class. */
61 struct pb_manager base;
62
63 /* Winsys. */
64 struct radeon_drm_winsys *rws;
65
66 /* List of buffer GEM names. Protected by bo_handles_mutex. */
67 struct util_hash_table *bo_names;
68 /* List of buffer handles. Protectded by bo_handles_mutex. */
69 struct util_hash_table *bo_handles;
70 /* List of buffer virtual memory ranges. Protectded by bo_handles_mutex. */
71 struct util_hash_table *bo_vas;
72 pipe_mutex bo_handles_mutex;
73 pipe_mutex bo_va_mutex;
74
75 /* is virtual address supported */
76 bool va;
77 uint64_t va_offset;
78 struct list_head va_holes;
79 };
80
81 static INLINE struct radeon_bomgr *radeon_bomgr(struct pb_manager *mgr)
82 {
83 return (struct radeon_bomgr *)mgr;
84 }
85
86 static struct radeon_bo *get_radeon_bo(struct pb_buffer *_buf)
87 {
88 struct radeon_bo *bo = NULL;
89
90 if (_buf->vtbl == &radeon_bo_vtbl) {
91 bo = radeon_bo(_buf);
92 } else {
93 struct pb_buffer *base_buf;
94 pb_size offset;
95 pb_get_base_buffer(_buf, &base_buf, &offset);
96
97 if (base_buf->vtbl == &radeon_bo_vtbl)
98 bo = radeon_bo(base_buf);
99 }
100
101 return bo;
102 }
103
104 static void radeon_bo_wait(struct pb_buffer *_buf, enum radeon_bo_usage usage)
105 {
106 struct radeon_bo *bo = get_radeon_bo(_buf);
107 struct drm_radeon_gem_wait_idle args = {0};
108
109 while (p_atomic_read(&bo->num_active_ioctls)) {
110 sched_yield();
111 }
112
113 args.handle = bo->handle;
114 while (drmCommandWrite(bo->rws->fd, DRM_RADEON_GEM_WAIT_IDLE,
115 &args, sizeof(args)) == -EBUSY);
116 }
117
118 static boolean radeon_bo_is_busy(struct pb_buffer *_buf,
119 enum radeon_bo_usage usage)
120 {
121 struct radeon_bo *bo = get_radeon_bo(_buf);
122 struct drm_radeon_gem_busy args = {0};
123
124 if (p_atomic_read(&bo->num_active_ioctls)) {
125 return TRUE;
126 }
127
128 args.handle = bo->handle;
129 return drmCommandWriteRead(bo->rws->fd, DRM_RADEON_GEM_BUSY,
130 &args, sizeof(args)) != 0;
131 }
132
133 static enum radeon_bo_domain get_valid_domain(enum radeon_bo_domain domain)
134 {
135 /* Zero domains the driver doesn't understand. */
136 domain &= RADEON_DOMAIN_VRAM_GTT;
137
138 /* If no domain is set, we must set something... */
139 if (!domain)
140 domain = RADEON_DOMAIN_VRAM_GTT;
141
142 return domain;
143 }
144
145 static enum radeon_bo_domain radeon_bo_get_initial_domain(
146 struct radeon_winsys_cs_handle *buf)
147 {
148 struct radeon_bo *bo = (struct radeon_bo*)buf;
149 struct drm_radeon_gem_op args;
150
151 if (bo->rws->info.drm_minor < 38)
152 return RADEON_DOMAIN_VRAM_GTT;
153
154 memset(&args, 0, sizeof(args));
155 args.handle = bo->handle;
156 args.op = RADEON_GEM_OP_GET_INITIAL_DOMAIN;
157
158 drmCommandWriteRead(bo->rws->fd, DRM_RADEON_GEM_OP,
159 &args, sizeof(args));
160
161 /* GEM domains and winsys domains are defined the same. */
162 return get_valid_domain(args.value);
163 }
164
165 static uint64_t radeon_bomgr_find_va(struct radeon_bomgr *mgr, uint64_t size, uint64_t alignment)
166 {
167 struct radeon_bo_va_hole *hole, *n;
168 uint64_t offset = 0, waste = 0;
169
170 alignment = MAX2(alignment, 4096);
171 size = align(size, 4096);
172
173 pipe_mutex_lock(mgr->bo_va_mutex);
174 /* first look for a hole */
175 LIST_FOR_EACH_ENTRY_SAFE(hole, n, &mgr->va_holes, list) {
176 offset = hole->offset;
177 waste = offset % alignment;
178 waste = waste ? alignment - waste : 0;
179 offset += waste;
180 if (offset >= (hole->offset + hole->size)) {
181 continue;
182 }
183 if (!waste && hole->size == size) {
184 offset = hole->offset;
185 list_del(&hole->list);
186 FREE(hole);
187 pipe_mutex_unlock(mgr->bo_va_mutex);
188 return offset;
189 }
190 if ((hole->size - waste) > size) {
191 if (waste) {
192 n = CALLOC_STRUCT(radeon_bo_va_hole);
193 n->size = waste;
194 n->offset = hole->offset;
195 list_add(&n->list, &hole->list);
196 }
197 hole->size -= (size + waste);
198 hole->offset += size + waste;
199 pipe_mutex_unlock(mgr->bo_va_mutex);
200 return offset;
201 }
202 if ((hole->size - waste) == size) {
203 hole->size = waste;
204 pipe_mutex_unlock(mgr->bo_va_mutex);
205 return offset;
206 }
207 }
208
209 offset = mgr->va_offset;
210 waste = offset % alignment;
211 waste = waste ? alignment - waste : 0;
212 if (waste) {
213 n = CALLOC_STRUCT(radeon_bo_va_hole);
214 n->size = waste;
215 n->offset = offset;
216 list_add(&n->list, &mgr->va_holes);
217 }
218 offset += waste;
219 mgr->va_offset += size + waste;
220 pipe_mutex_unlock(mgr->bo_va_mutex);
221 return offset;
222 }
223
224 static void radeon_bomgr_free_va(struct radeon_bomgr *mgr, uint64_t va, uint64_t size)
225 {
226 struct radeon_bo_va_hole *hole;
227
228 size = align(size, 4096);
229
230 pipe_mutex_lock(mgr->bo_va_mutex);
231 if ((va + size) == mgr->va_offset) {
232 mgr->va_offset = va;
233 /* Delete uppermost hole if it reaches the new top */
234 if (!LIST_IS_EMPTY(&mgr->va_holes)) {
235 hole = container_of(mgr->va_holes.next, hole, list);
236 if ((hole->offset + hole->size) == va) {
237 mgr->va_offset = hole->offset;
238 list_del(&hole->list);
239 FREE(hole);
240 }
241 }
242 } else {
243 struct radeon_bo_va_hole *next;
244
245 hole = container_of(&mgr->va_holes, hole, list);
246 LIST_FOR_EACH_ENTRY(next, &mgr->va_holes, list) {
247 if (next->offset < va)
248 break;
249 hole = next;
250 }
251
252 if (&hole->list != &mgr->va_holes) {
253 /* Grow upper hole if it's adjacent */
254 if (hole->offset == (va + size)) {
255 hole->offset = va;
256 hole->size += size;
257 /* Merge lower hole if it's adjacent */
258 if (next != hole && &next->list != &mgr->va_holes &&
259 (next->offset + next->size) == va) {
260 next->size += hole->size;
261 list_del(&hole->list);
262 FREE(hole);
263 }
264 goto out;
265 }
266 }
267
268 /* Grow lower hole if it's adjacent */
269 if (next != hole && &next->list != &mgr->va_holes &&
270 (next->offset + next->size) == va) {
271 next->size += size;
272 goto out;
273 }
274
275 /* FIXME on allocation failure we just lose virtual address space
276 * maybe print a warning
277 */
278 next = CALLOC_STRUCT(radeon_bo_va_hole);
279 if (next) {
280 next->size = size;
281 next->offset = va;
282 list_add(&next->list, &hole->list);
283 }
284 }
285 out:
286 pipe_mutex_unlock(mgr->bo_va_mutex);
287 }
288
289 static void radeon_bo_destroy(struct pb_buffer *_buf)
290 {
291 struct radeon_bo *bo = radeon_bo(_buf);
292 struct radeon_bomgr *mgr = bo->mgr;
293 struct drm_gem_close args;
294
295 memset(&args, 0, sizeof(args));
296
297 pipe_mutex_lock(bo->mgr->bo_handles_mutex);
298 util_hash_table_remove(bo->mgr->bo_handles, (void*)(uintptr_t)bo->handle);
299 if (bo->flink_name) {
300 util_hash_table_remove(bo->mgr->bo_names,
301 (void*)(uintptr_t)bo->flink_name);
302 }
303 pipe_mutex_unlock(bo->mgr->bo_handles_mutex);
304
305 if (bo->ptr)
306 os_munmap(bo->ptr, bo->base.size);
307
308 /* Close object. */
309 args.handle = bo->handle;
310 drmIoctl(bo->rws->fd, DRM_IOCTL_GEM_CLOSE, &args);
311
312 if (mgr->va) {
313 radeon_bomgr_free_va(mgr, bo->va, bo->base.size);
314 }
315
316 pipe_mutex_destroy(bo->map_mutex);
317
318 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
319 bo->rws->allocated_vram -= align(bo->base.size, 4096);
320 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
321 bo->rws->allocated_gtt -= align(bo->base.size, 4096);
322 FREE(bo);
323 }
324
325 void *radeon_bo_do_map(struct radeon_bo *bo)
326 {
327 struct drm_radeon_gem_mmap args = {0};
328 void *ptr;
329
330 /* Return the pointer if it's already mapped. */
331 if (bo->ptr)
332 return bo->ptr;
333
334 /* Map the buffer. */
335 pipe_mutex_lock(bo->map_mutex);
336 /* Return the pointer if it's already mapped (in case of a race). */
337 if (bo->ptr) {
338 pipe_mutex_unlock(bo->map_mutex);
339 return bo->ptr;
340 }
341 args.handle = bo->handle;
342 args.offset = 0;
343 args.size = (uint64_t)bo->base.size;
344 if (drmCommandWriteRead(bo->rws->fd,
345 DRM_RADEON_GEM_MMAP,
346 &args,
347 sizeof(args))) {
348 pipe_mutex_unlock(bo->map_mutex);
349 fprintf(stderr, "radeon: gem_mmap failed: %p 0x%08X\n",
350 bo, bo->handle);
351 return NULL;
352 }
353
354 ptr = os_mmap(0, args.size, PROT_READ|PROT_WRITE, MAP_SHARED,
355 bo->rws->fd, args.addr_ptr);
356 if (ptr == MAP_FAILED) {
357 pipe_mutex_unlock(bo->map_mutex);
358 fprintf(stderr, "radeon: mmap failed, errno: %i\n", errno);
359 return NULL;
360 }
361 bo->ptr = ptr;
362 pipe_mutex_unlock(bo->map_mutex);
363
364 return bo->ptr;
365 }
366
367 static void *radeon_bo_map(struct radeon_winsys_cs_handle *buf,
368 struct radeon_winsys_cs *rcs,
369 enum pipe_transfer_usage usage)
370 {
371 struct radeon_bo *bo = (struct radeon_bo*)buf;
372 struct radeon_drm_cs *cs = (struct radeon_drm_cs*)rcs;
373
374 /* If it's not unsynchronized bo_map, flush CS if needed and then wait. */
375 if (!(usage & PIPE_TRANSFER_UNSYNCHRONIZED)) {
376 /* DONTBLOCK doesn't make sense with UNSYNCHRONIZED. */
377 if (usage & PIPE_TRANSFER_DONTBLOCK) {
378 if (!(usage & PIPE_TRANSFER_WRITE)) {
379 /* Mapping for read.
380 *
381 * Since we are mapping for read, we don't need to wait
382 * if the GPU is using the buffer for read too
383 * (neither one is changing it).
384 *
385 * Only check whether the buffer is being used for write. */
386 if (cs && radeon_bo_is_referenced_by_cs_for_write(cs, bo)) {
387 cs->flush_cs(cs->flush_data, RADEON_FLUSH_ASYNC, NULL);
388 return NULL;
389 }
390
391 if (radeon_bo_is_busy((struct pb_buffer*)bo,
392 RADEON_USAGE_WRITE)) {
393 return NULL;
394 }
395 } else {
396 if (cs && radeon_bo_is_referenced_by_cs(cs, bo)) {
397 cs->flush_cs(cs->flush_data, RADEON_FLUSH_ASYNC, NULL);
398 return NULL;
399 }
400
401 if (radeon_bo_is_busy((struct pb_buffer*)bo,
402 RADEON_USAGE_READWRITE)) {
403 return NULL;
404 }
405 }
406 } else {
407 uint64_t time = os_time_get_nano();
408
409 if (!(usage & PIPE_TRANSFER_WRITE)) {
410 /* Mapping for read.
411 *
412 * Since we are mapping for read, we don't need to wait
413 * if the GPU is using the buffer for read too
414 * (neither one is changing it).
415 *
416 * Only check whether the buffer is being used for write. */
417 if (cs && radeon_bo_is_referenced_by_cs_for_write(cs, bo)) {
418 cs->flush_cs(cs->flush_data, 0, NULL);
419 }
420 radeon_bo_wait((struct pb_buffer*)bo,
421 RADEON_USAGE_WRITE);
422 } else {
423 /* Mapping for write. */
424 if (cs) {
425 if (radeon_bo_is_referenced_by_cs(cs, bo)) {
426 cs->flush_cs(cs->flush_data, 0, NULL);
427 } else {
428 /* Try to avoid busy-waiting in radeon_bo_wait. */
429 if (p_atomic_read(&bo->num_active_ioctls))
430 radeon_drm_cs_sync_flush(rcs);
431 }
432 }
433
434 radeon_bo_wait((struct pb_buffer*)bo, RADEON_USAGE_READWRITE);
435 }
436
437 bo->mgr->rws->buffer_wait_time += os_time_get_nano() - time;
438 }
439 }
440
441 return radeon_bo_do_map(bo);
442 }
443
444 static void radeon_bo_unmap(struct radeon_winsys_cs_handle *_buf)
445 {
446 /* NOP */
447 }
448
449 static void radeon_bo_get_base_buffer(struct pb_buffer *buf,
450 struct pb_buffer **base_buf,
451 unsigned *offset)
452 {
453 *base_buf = buf;
454 *offset = 0;
455 }
456
457 static enum pipe_error radeon_bo_validate(struct pb_buffer *_buf,
458 struct pb_validate *vl,
459 unsigned flags)
460 {
461 /* Always pinned */
462 return PIPE_OK;
463 }
464
465 static void radeon_bo_fence(struct pb_buffer *buf,
466 struct pipe_fence_handle *fence)
467 {
468 }
469
470 const struct pb_vtbl radeon_bo_vtbl = {
471 radeon_bo_destroy,
472 NULL, /* never called */
473 NULL, /* never called */
474 radeon_bo_validate,
475 radeon_bo_fence,
476 radeon_bo_get_base_buffer,
477 };
478
479 #ifndef RADEON_GEM_GTT_WC
480 #define RADEON_GEM_GTT_WC (1 << 2)
481 #endif
482 #ifndef RADEON_GEM_CPU_ACCESS
483 /* BO is expected to be accessed by the CPU */
484 #define RADEON_GEM_CPU_ACCESS (1 << 3)
485 #endif
486 #ifndef RADEON_GEM_NO_CPU_ACCESS
487 /* CPU access is not expected to work for this BO */
488 #define RADEON_GEM_NO_CPU_ACCESS (1 << 4)
489 #endif
490
491 static struct pb_buffer *radeon_bomgr_create_bo(struct pb_manager *_mgr,
492 pb_size size,
493 const struct pb_desc *desc)
494 {
495 struct radeon_bomgr *mgr = radeon_bomgr(_mgr);
496 struct radeon_drm_winsys *rws = mgr->rws;
497 struct radeon_bo *bo;
498 struct drm_radeon_gem_create args;
499 struct radeon_bo_desc *rdesc = (struct radeon_bo_desc*)desc;
500 int r;
501
502 memset(&args, 0, sizeof(args));
503
504 assert(rdesc->initial_domains);
505 assert((rdesc->initial_domains &
506 ~(RADEON_GEM_DOMAIN_GTT | RADEON_GEM_DOMAIN_VRAM)) == 0);
507
508 args.size = size;
509 args.alignment = desc->alignment;
510 args.initial_domain = rdesc->initial_domains;
511 args.flags = 0;
512
513 if (rdesc->flags & RADEON_FLAG_GTT_WC)
514 args.flags |= RADEON_GEM_GTT_WC;
515 if (rdesc->flags & RADEON_FLAG_CPU_ACCESS)
516 args.flags |= RADEON_GEM_CPU_ACCESS;
517 if (rdesc->flags & RADEON_FLAG_NO_CPU_ACCESS)
518 args.flags |= RADEON_GEM_NO_CPU_ACCESS;
519
520 if (drmCommandWriteRead(rws->fd, DRM_RADEON_GEM_CREATE,
521 &args, sizeof(args))) {
522 fprintf(stderr, "radeon: Failed to allocate a buffer:\n");
523 fprintf(stderr, "radeon: size : %d bytes\n", size);
524 fprintf(stderr, "radeon: alignment : %d bytes\n", desc->alignment);
525 fprintf(stderr, "radeon: domains : %d\n", args.initial_domain);
526 fprintf(stderr, "radeon: flags : %d\n", args.flags);
527 return NULL;
528 }
529
530 bo = CALLOC_STRUCT(radeon_bo);
531 if (!bo)
532 return NULL;
533
534 pipe_reference_init(&bo->base.reference, 1);
535 bo->base.alignment = desc->alignment;
536 bo->base.usage = desc->usage;
537 bo->base.size = size;
538 bo->base.vtbl = &radeon_bo_vtbl;
539 bo->mgr = mgr;
540 bo->rws = mgr->rws;
541 bo->handle = args.handle;
542 bo->va = 0;
543 bo->initial_domain = rdesc->initial_domains;
544 pipe_mutex_init(bo->map_mutex);
545
546 if (mgr->va) {
547 struct drm_radeon_gem_va va;
548
549 bo->va = radeon_bomgr_find_va(mgr, size, desc->alignment);
550
551 va.handle = bo->handle;
552 va.vm_id = 0;
553 va.operation = RADEON_VA_MAP;
554 va.flags = RADEON_VM_PAGE_READABLE |
555 RADEON_VM_PAGE_WRITEABLE |
556 RADEON_VM_PAGE_SNOOPED;
557 va.offset = bo->va;
558 r = drmCommandWriteRead(rws->fd, DRM_RADEON_GEM_VA, &va, sizeof(va));
559 if (r && va.operation == RADEON_VA_RESULT_ERROR) {
560 fprintf(stderr, "radeon: Failed to allocate virtual address for buffer:\n");
561 fprintf(stderr, "radeon: size : %d bytes\n", size);
562 fprintf(stderr, "radeon: alignment : %d bytes\n", desc->alignment);
563 fprintf(stderr, "radeon: domains : %d\n", args.initial_domain);
564 fprintf(stderr, "radeon: va : 0x%016llx\n", (unsigned long long)bo->va);
565 radeon_bo_destroy(&bo->base);
566 return NULL;
567 }
568 pipe_mutex_lock(mgr->bo_handles_mutex);
569 if (va.operation == RADEON_VA_RESULT_VA_EXIST) {
570 struct pb_buffer *b = &bo->base;
571 struct radeon_bo *old_bo =
572 util_hash_table_get(mgr->bo_vas, (void*)(uintptr_t)va.offset);
573
574 pipe_mutex_unlock(mgr->bo_handles_mutex);
575 pb_reference(&b, &old_bo->base);
576 return b;
577 }
578
579 util_hash_table_set(mgr->bo_vas, (void*)(uintptr_t)bo->va, bo);
580 pipe_mutex_unlock(mgr->bo_handles_mutex);
581 }
582
583 if (rdesc->initial_domains & RADEON_DOMAIN_VRAM)
584 rws->allocated_vram += align(size, 4096);
585 else if (rdesc->initial_domains & RADEON_DOMAIN_GTT)
586 rws->allocated_gtt += align(size, 4096);
587
588 return &bo->base;
589 }
590
591 static void radeon_bomgr_flush(struct pb_manager *mgr)
592 {
593 /* NOP */
594 }
595
596 /* This is for the cache bufmgr. */
597 static boolean radeon_bomgr_is_buffer_busy(struct pb_manager *_mgr,
598 struct pb_buffer *_buf)
599 {
600 struct radeon_bo *bo = radeon_bo(_buf);
601
602 if (radeon_bo_is_referenced_by_any_cs(bo)) {
603 return TRUE;
604 }
605
606 if (radeon_bo_is_busy((struct pb_buffer*)bo, RADEON_USAGE_READWRITE)) {
607 return TRUE;
608 }
609
610 return FALSE;
611 }
612
613 static void radeon_bomgr_destroy(struct pb_manager *_mgr)
614 {
615 struct radeon_bomgr *mgr = radeon_bomgr(_mgr);
616 util_hash_table_destroy(mgr->bo_names);
617 util_hash_table_destroy(mgr->bo_handles);
618 util_hash_table_destroy(mgr->bo_vas);
619 pipe_mutex_destroy(mgr->bo_handles_mutex);
620 pipe_mutex_destroy(mgr->bo_va_mutex);
621 FREE(mgr);
622 }
623
624 #define PTR_TO_UINT(x) ((unsigned)((intptr_t)(x)))
625
626 static unsigned handle_hash(void *key)
627 {
628 return PTR_TO_UINT(key);
629 }
630
631 static int handle_compare(void *key1, void *key2)
632 {
633 return PTR_TO_UINT(key1) != PTR_TO_UINT(key2);
634 }
635
636 struct pb_manager *radeon_bomgr_create(struct radeon_drm_winsys *rws)
637 {
638 struct radeon_bomgr *mgr;
639
640 mgr = CALLOC_STRUCT(radeon_bomgr);
641 if (!mgr)
642 return NULL;
643
644 mgr->base.destroy = radeon_bomgr_destroy;
645 mgr->base.create_buffer = radeon_bomgr_create_bo;
646 mgr->base.flush = radeon_bomgr_flush;
647 mgr->base.is_buffer_busy = radeon_bomgr_is_buffer_busy;
648
649 mgr->rws = rws;
650 mgr->bo_names = util_hash_table_create(handle_hash, handle_compare);
651 mgr->bo_handles = util_hash_table_create(handle_hash, handle_compare);
652 mgr->bo_vas = util_hash_table_create(handle_hash, handle_compare);
653 pipe_mutex_init(mgr->bo_handles_mutex);
654 pipe_mutex_init(mgr->bo_va_mutex);
655
656 mgr->va = rws->info.r600_virtual_address;
657 mgr->va_offset = rws->va_start;
658 list_inithead(&mgr->va_holes);
659
660 return &mgr->base;
661 }
662
663 static unsigned eg_tile_split(unsigned tile_split)
664 {
665 switch (tile_split) {
666 case 0: tile_split = 64; break;
667 case 1: tile_split = 128; break;
668 case 2: tile_split = 256; break;
669 case 3: tile_split = 512; break;
670 default:
671 case 4: tile_split = 1024; break;
672 case 5: tile_split = 2048; break;
673 case 6: tile_split = 4096; break;
674 }
675 return tile_split;
676 }
677
678 static unsigned eg_tile_split_rev(unsigned eg_tile_split)
679 {
680 switch (eg_tile_split) {
681 case 64: return 0;
682 case 128: return 1;
683 case 256: return 2;
684 case 512: return 3;
685 default:
686 case 1024: return 4;
687 case 2048: return 5;
688 case 4096: return 6;
689 }
690 }
691
692 static void radeon_bo_get_tiling(struct pb_buffer *_buf,
693 enum radeon_bo_layout *microtiled,
694 enum radeon_bo_layout *macrotiled,
695 unsigned *bankw, unsigned *bankh,
696 unsigned *tile_split,
697 unsigned *stencil_tile_split,
698 unsigned *mtilea,
699 bool *scanout)
700 {
701 struct radeon_bo *bo = get_radeon_bo(_buf);
702 struct drm_radeon_gem_set_tiling args;
703
704 memset(&args, 0, sizeof(args));
705
706 args.handle = bo->handle;
707
708 drmCommandWriteRead(bo->rws->fd,
709 DRM_RADEON_GEM_GET_TILING,
710 &args,
711 sizeof(args));
712
713 *microtiled = RADEON_LAYOUT_LINEAR;
714 *macrotiled = RADEON_LAYOUT_LINEAR;
715 if (args.tiling_flags & RADEON_TILING_MICRO)
716 *microtiled = RADEON_LAYOUT_TILED;
717 else if (args.tiling_flags & RADEON_TILING_MICRO_SQUARE)
718 *microtiled = RADEON_LAYOUT_SQUARETILED;
719
720 if (args.tiling_flags & RADEON_TILING_MACRO)
721 *macrotiled = RADEON_LAYOUT_TILED;
722 if (bankw && tile_split && stencil_tile_split && mtilea && tile_split) {
723 *bankw = (args.tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
724 *bankh = (args.tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
725 *tile_split = (args.tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
726 *stencil_tile_split = (args.tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
727 *mtilea = (args.tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
728 *tile_split = eg_tile_split(*tile_split);
729 }
730 if (scanout)
731 *scanout = bo->rws->gen >= DRV_SI && !(args.tiling_flags & RADEON_TILING_R600_NO_SCANOUT);
732 }
733
734 static void radeon_bo_set_tiling(struct pb_buffer *_buf,
735 struct radeon_winsys_cs *rcs,
736 enum radeon_bo_layout microtiled,
737 enum radeon_bo_layout macrotiled,
738 unsigned bankw, unsigned bankh,
739 unsigned tile_split,
740 unsigned stencil_tile_split,
741 unsigned mtilea,
742 uint32_t pitch,
743 bool scanout)
744 {
745 struct radeon_bo *bo = get_radeon_bo(_buf);
746 struct radeon_drm_cs *cs = radeon_drm_cs(rcs);
747 struct drm_radeon_gem_set_tiling args;
748
749 memset(&args, 0, sizeof(args));
750
751 /* Tiling determines how DRM treats the buffer data.
752 * We must flush CS when changing it if the buffer is referenced. */
753 if (cs && radeon_bo_is_referenced_by_cs(cs, bo)) {
754 cs->flush_cs(cs->flush_data, 0, NULL);
755 }
756
757 while (p_atomic_read(&bo->num_active_ioctls)) {
758 sched_yield();
759 }
760
761 if (microtiled == RADEON_LAYOUT_TILED)
762 args.tiling_flags |= RADEON_TILING_MICRO;
763 else if (microtiled == RADEON_LAYOUT_SQUARETILED)
764 args.tiling_flags |= RADEON_TILING_MICRO_SQUARE;
765
766 if (macrotiled == RADEON_LAYOUT_TILED)
767 args.tiling_flags |= RADEON_TILING_MACRO;
768
769 args.tiling_flags |= (bankw & RADEON_TILING_EG_BANKW_MASK) <<
770 RADEON_TILING_EG_BANKW_SHIFT;
771 args.tiling_flags |= (bankh & RADEON_TILING_EG_BANKH_MASK) <<
772 RADEON_TILING_EG_BANKH_SHIFT;
773 if (tile_split) {
774 args.tiling_flags |= (eg_tile_split_rev(tile_split) &
775 RADEON_TILING_EG_TILE_SPLIT_MASK) <<
776 RADEON_TILING_EG_TILE_SPLIT_SHIFT;
777 }
778 args.tiling_flags |= (stencil_tile_split &
779 RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK) <<
780 RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT;
781 args.tiling_flags |= (mtilea & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK) <<
782 RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT;
783
784 if (bo->rws->gen >= DRV_SI && !scanout)
785 args.tiling_flags |= RADEON_TILING_R600_NO_SCANOUT;
786
787 args.handle = bo->handle;
788 args.pitch = pitch;
789
790 drmCommandWriteRead(bo->rws->fd,
791 DRM_RADEON_GEM_SET_TILING,
792 &args,
793 sizeof(args));
794 }
795
796 static struct radeon_winsys_cs_handle *radeon_drm_get_cs_handle(struct pb_buffer *_buf)
797 {
798 /* return radeon_bo. */
799 return (struct radeon_winsys_cs_handle*)get_radeon_bo(_buf);
800 }
801
802 static struct pb_buffer *
803 radeon_winsys_bo_create(struct radeon_winsys *rws,
804 unsigned size,
805 unsigned alignment,
806 boolean use_reusable_pool,
807 enum radeon_bo_domain domain,
808 enum radeon_bo_flag flags)
809 {
810 struct radeon_drm_winsys *ws = radeon_drm_winsys(rws);
811 struct radeon_bomgr *mgr = radeon_bomgr(ws->kman);
812 struct radeon_bo_desc desc;
813 struct pb_manager *provider;
814 struct pb_buffer *buffer;
815
816 memset(&desc, 0, sizeof(desc));
817 desc.base.alignment = alignment;
818
819 /* Only set one usage bit each for domains and flags, or the cache manager
820 * might consider different sets of domains / flags compatible
821 */
822 if (domain == RADEON_DOMAIN_VRAM_GTT)
823 desc.base.usage = 1 << 2;
824 else
825 desc.base.usage = domain >> 1;
826 assert(flags < sizeof(desc.base.usage) * 8 - 3);
827 desc.base.usage |= 1 << (flags + 3);
828
829 desc.initial_domains = domain;
830 desc.flags = flags;
831
832 /* Assign a buffer manager. */
833 if (use_reusable_pool)
834 provider = ws->cman;
835 else
836 provider = ws->kman;
837
838 buffer = provider->create_buffer(provider, size, &desc.base);
839 if (!buffer)
840 return NULL;
841
842 pipe_mutex_lock(mgr->bo_handles_mutex);
843 util_hash_table_set(mgr->bo_handles, (void*)(uintptr_t)get_radeon_bo(buffer)->handle, buffer);
844 pipe_mutex_unlock(mgr->bo_handles_mutex);
845
846 return (struct pb_buffer*)buffer;
847 }
848
849 static struct pb_buffer *radeon_winsys_bo_from_handle(struct radeon_winsys *rws,
850 struct winsys_handle *whandle,
851 unsigned *stride)
852 {
853 struct radeon_drm_winsys *ws = radeon_drm_winsys(rws);
854 struct radeon_bo *bo;
855 struct radeon_bomgr *mgr = radeon_bomgr(ws->kman);
856 int r;
857 unsigned handle;
858 uint64_t size = 0;
859
860 /* We must maintain a list of pairs <handle, bo>, so that we always return
861 * the same BO for one particular handle. If we didn't do that and created
862 * more than one BO for the same handle and then relocated them in a CS,
863 * we would hit a deadlock in the kernel.
864 *
865 * The list of pairs is guarded by a mutex, of course. */
866 pipe_mutex_lock(mgr->bo_handles_mutex);
867
868 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
869 /* First check if there already is an existing bo for the handle. */
870 bo = util_hash_table_get(mgr->bo_names, (void*)(uintptr_t)whandle->handle);
871 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
872 /* We must first get the GEM handle, as fds are unreliable keys */
873 r = drmPrimeFDToHandle(ws->fd, whandle->handle, &handle);
874 if (r)
875 goto fail;
876 bo = util_hash_table_get(mgr->bo_handles, (void*)(uintptr_t)handle);
877 } else {
878 /* Unknown handle type */
879 goto fail;
880 }
881
882 if (bo) {
883 /* Increase the refcount. */
884 struct pb_buffer *b = NULL;
885 pb_reference(&b, &bo->base);
886 goto done;
887 }
888
889 /* There isn't, create a new one. */
890 bo = CALLOC_STRUCT(radeon_bo);
891 if (!bo) {
892 goto fail;
893 }
894
895 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
896 struct drm_gem_open open_arg = {};
897 memset(&open_arg, 0, sizeof(open_arg));
898 /* Open the BO. */
899 open_arg.name = whandle->handle;
900 if (drmIoctl(ws->fd, DRM_IOCTL_GEM_OPEN, &open_arg)) {
901 FREE(bo);
902 goto fail;
903 }
904 handle = open_arg.handle;
905 size = open_arg.size;
906 bo->flink_name = whandle->handle;
907 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
908 size = lseek(whandle->handle, 0, SEEK_END);
909 /*
910 * Could check errno to determine whether the kernel is new enough, but
911 * it doesn't really matter why this failed, just that it failed.
912 */
913 if (size == (off_t)-1) {
914 FREE(bo);
915 goto fail;
916 }
917 lseek(whandle->handle, 0, SEEK_SET);
918 }
919
920 bo->handle = handle;
921
922 /* Initialize it. */
923 pipe_reference_init(&bo->base.reference, 1);
924 bo->base.alignment = 0;
925 bo->base.usage = PB_USAGE_GPU_WRITE | PB_USAGE_GPU_READ;
926 bo->base.size = (unsigned) size;
927 bo->base.vtbl = &radeon_bo_vtbl;
928 bo->mgr = mgr;
929 bo->rws = mgr->rws;
930 bo->va = 0;
931 pipe_mutex_init(bo->map_mutex);
932
933 if (bo->flink_name)
934 util_hash_table_set(mgr->bo_names, (void*)(uintptr_t)bo->flink_name, bo);
935
936 util_hash_table_set(mgr->bo_handles, (void*)(uintptr_t)bo->handle, bo);
937
938 done:
939 pipe_mutex_unlock(mgr->bo_handles_mutex);
940
941 if (stride)
942 *stride = whandle->stride;
943
944 if (mgr->va && !bo->va) {
945 struct drm_radeon_gem_va va;
946
947 bo->va = radeon_bomgr_find_va(mgr, bo->base.size, 1 << 20);
948
949 va.handle = bo->handle;
950 va.operation = RADEON_VA_MAP;
951 va.vm_id = 0;
952 va.offset = bo->va;
953 va.flags = RADEON_VM_PAGE_READABLE |
954 RADEON_VM_PAGE_WRITEABLE |
955 RADEON_VM_PAGE_SNOOPED;
956 va.offset = bo->va;
957 r = drmCommandWriteRead(ws->fd, DRM_RADEON_GEM_VA, &va, sizeof(va));
958 if (r && va.operation == RADEON_VA_RESULT_ERROR) {
959 fprintf(stderr, "radeon: Failed to assign virtual address space\n");
960 radeon_bo_destroy(&bo->base);
961 return NULL;
962 }
963 pipe_mutex_lock(mgr->bo_handles_mutex);
964 if (va.operation == RADEON_VA_RESULT_VA_EXIST) {
965 struct pb_buffer *b = &bo->base;
966 struct radeon_bo *old_bo =
967 util_hash_table_get(mgr->bo_vas, (void*)(uintptr_t)va.offset);
968
969 pipe_mutex_unlock(mgr->bo_handles_mutex);
970 pb_reference(&b, &old_bo->base);
971 return b;
972 }
973
974 util_hash_table_set(mgr->bo_vas, (void*)(uintptr_t)bo->va, bo);
975 pipe_mutex_unlock(mgr->bo_handles_mutex);
976 }
977
978 bo->initial_domain = radeon_bo_get_initial_domain((void*)bo);
979
980 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
981 ws->allocated_vram += align(bo->base.size, 4096);
982 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
983 ws->allocated_gtt += align(bo->base.size, 4096);
984
985 return (struct pb_buffer*)bo;
986
987 fail:
988 pipe_mutex_unlock(mgr->bo_handles_mutex);
989 return NULL;
990 }
991
992 static boolean radeon_winsys_bo_get_handle(struct pb_buffer *buffer,
993 unsigned stride,
994 struct winsys_handle *whandle)
995 {
996 struct drm_gem_flink flink;
997 struct radeon_bo *bo = get_radeon_bo(buffer);
998
999 memset(&flink, 0, sizeof(flink));
1000
1001 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
1002 if (!bo->flink_name) {
1003 flink.handle = bo->handle;
1004
1005 if (ioctl(bo->rws->fd, DRM_IOCTL_GEM_FLINK, &flink)) {
1006 return FALSE;
1007 }
1008
1009 bo->flink_name = flink.name;
1010
1011 pipe_mutex_lock(bo->mgr->bo_handles_mutex);
1012 util_hash_table_set(bo->mgr->bo_names, (void*)(uintptr_t)bo->flink_name, bo);
1013 pipe_mutex_unlock(bo->mgr->bo_handles_mutex);
1014 }
1015 whandle->handle = bo->flink_name;
1016 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
1017 whandle->handle = bo->handle;
1018 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
1019 if (drmPrimeHandleToFD(bo->rws->fd, bo->handle, DRM_CLOEXEC, (int*)&whandle->handle))
1020 return FALSE;
1021 }
1022
1023 whandle->stride = stride;
1024 return TRUE;
1025 }
1026
1027 static uint64_t radeon_winsys_bo_va(struct radeon_winsys_cs_handle *buf)
1028 {
1029 return ((struct radeon_bo*)buf)->va;
1030 }
1031
1032 void radeon_bomgr_init_functions(struct radeon_drm_winsys *ws)
1033 {
1034 ws->base.buffer_get_cs_handle = radeon_drm_get_cs_handle;
1035 ws->base.buffer_set_tiling = radeon_bo_set_tiling;
1036 ws->base.buffer_get_tiling = radeon_bo_get_tiling;
1037 ws->base.buffer_map = radeon_bo_map;
1038 ws->base.buffer_unmap = radeon_bo_unmap;
1039 ws->base.buffer_wait = radeon_bo_wait;
1040 ws->base.buffer_is_busy = radeon_bo_is_busy;
1041 ws->base.buffer_create = radeon_winsys_bo_create;
1042 ws->base.buffer_from_handle = radeon_winsys_bo_from_handle;
1043 ws->base.buffer_get_handle = radeon_winsys_bo_get_handle;
1044 ws->base.buffer_get_virtual_address = radeon_winsys_bo_va;
1045 ws->base.buffer_get_initial_domain = radeon_bo_get_initial_domain;
1046 }