2 * Copyright © 2009 Corbin Simpson
3 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
15 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
16 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
17 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
18 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 * The above copyright notice and this permission notice (including the
24 * next paragraph) shall be included in all copies or substantial portions
29 * Corbin Simpson <MostAwesomeDude@gmail.com>
30 * Joakim Sindholt <opensource@zhasha.com>
31 * Marek Olšák <maraeo@gmail.com>
34 #include "radeon_drm_bo.h"
35 #include "radeon_drm_cs.h"
36 #include "radeon_drm_public.h"
38 #include "pipebuffer/pb_bufmgr.h"
39 #include "util/u_memory.h"
44 #ifndef RADEON_INFO_TILING_CONFIG
45 #define RADEON_INFO_TILING_CONFIG 6
48 #ifndef RADEON_INFO_WANT_HYPERZ
49 #define RADEON_INFO_WANT_HYPERZ 7
52 #ifndef RADEON_INFO_WANT_CMASK
53 #define RADEON_INFO_WANT_CMASK 8
56 #ifndef RADEON_INFO_CLOCK_CRYSTAL_FREQ
57 #define RADEON_INFO_CLOCK_CRYSTAL_FREQ 9
60 #ifndef RADEON_INFO_NUM_BACKENDS
61 #define RADEON_INFO_NUM_BACKENDS 0xa
64 #ifndef RADEON_INFO_NUM_TILE_PIPES
65 #define RADEON_INFO_NUM_TILE_PIPES 0xb
68 #ifndef RADEON_INFO_BACKEND_MAP
69 #define RADEON_INFO_BACKEND_MAP 0xd
72 /* Enable/disable feature access for one command stream.
73 * If enable == TRUE, return TRUE on success.
74 * Otherwise, return FALSE.
76 * We basically do the same thing kernel does, because we have to deal
77 * with multiple contexts (here command streams) backed by one winsys. */
78 static boolean
radeon_set_fd_access(struct radeon_drm_cs
*applier
,
79 struct radeon_drm_cs
**owner
,
81 unsigned request
, boolean enable
)
83 struct drm_radeon_info info
= {0};
84 unsigned value
= enable
? 1 : 0;
86 pipe_mutex_lock(*mutex
);
88 /* Early exit if we are sure the request will fail. */
91 pipe_mutex_unlock(*mutex
);
95 if (*owner
!= applier
) {
96 pipe_mutex_unlock(*mutex
);
101 /* Pass through the request to the kernel. */
102 info
.value
= (unsigned long)&value
;
103 info
.request
= request
;
104 if (drmCommandWriteRead(applier
->ws
->fd
, DRM_RADEON_INFO
,
105 &info
, sizeof(info
)) != 0) {
106 pipe_mutex_unlock(*mutex
);
110 /* Update the rights in the winsys. */
114 fprintf(stderr
, "radeon: Acquired Hyper-Z.\n");
115 pipe_mutex_unlock(*mutex
);
120 fprintf(stderr
, "radeon: Released Hyper-Z.\n");
123 pipe_mutex_unlock(*mutex
);
127 static boolean
radeon_get_drm_value(int fd
, unsigned request
,
128 const char *errname
, uint32_t *out
)
130 struct drm_radeon_info info
= {0};
133 info
.value
= (unsigned long)out
;
134 info
.request
= request
;
136 retval
= drmCommandWriteRead(fd
, DRM_RADEON_INFO
, &info
, sizeof(info
));
137 if (retval
&& errname
) {
138 fprintf(stderr
, "radeon: Failed to get %s, error number %d\n",
145 /* Helper function to do the ioctls needed for setup and init. */
146 static boolean
do_winsys_init(struct radeon_drm_winsys
*ws
)
148 struct drm_radeon_gem_info gem_info
= {0};
150 drmVersionPtr version
;
152 /* We do things in a specific order here.
154 * DRM version first. We need to be sure we're running on a KMS chipset.
155 * This is also for some features.
157 * Then, the PCI ID. This is essential and should return usable numbers
158 * for all Radeons. If this fails, we probably got handed an FD for some
161 * The GEM info is actually bogus on the kernel side, as well as our side
162 * (see radeon_gem_info_ioctl in radeon_gem.c) but that's alright because
163 * we don't actually use the info for anything yet.
165 * The GB and Z pipe requests should always succeed, but they might not
166 * return sensical values for all chipsets, but that's alright because
167 * the pipe drivers already know that.
170 /* Get DRM version. */
171 version
= drmGetVersion(ws
->fd
);
172 if (version
->version_major
!= 2 ||
173 version
->version_minor
< 3) {
174 fprintf(stderr
, "%s: DRM version is %d.%d.%d but this driver is "
175 "only compatible with 2.3.x (kernel 2.6.34) or later.\n",
177 version
->version_major
,
178 version
->version_minor
,
179 version
->version_patchlevel
);
180 drmFreeVersion(version
);
184 ws
->info
.drm_major
= version
->version_major
;
185 ws
->info
.drm_minor
= version
->version_minor
;
186 ws
->info
.drm_patchlevel
= version
->version_patchlevel
;
187 drmFreeVersion(version
);
190 if (!radeon_get_drm_value(ws
->fd
, RADEON_INFO_DEVICE_ID
, "PCI ID",
195 switch (ws
->info
.pci_id
) {
196 #define CHIPSET(pci_id, name, family) case pci_id:
197 #include "pci_ids/r300_pci_ids.h"
202 #define CHIPSET(pci_id, name, family) case pci_id:
203 #include "pci_ids/r600_pci_ids.h"
209 fprintf(stderr
, "radeon: Invalid PCI ID.\n");
214 retval
= drmCommandWriteRead(ws
->fd
, DRM_RADEON_GEM_INFO
,
215 &gem_info
, sizeof(gem_info
));
217 fprintf(stderr
, "radeon: Failed to get MM info, error number %d\n",
221 ws
->info
.gart_size
= gem_info
.gart_size
;
222 ws
->info
.vram_size
= gem_info
.vram_size
;
224 ws
->num_cpus
= sysconf(_SC_NPROCESSORS_ONLN
);
226 /* Generation-specific queries. */
227 if (ws
->gen
== R300
) {
228 if (!radeon_get_drm_value(ws
->fd
, RADEON_INFO_NUM_GB_PIPES
,
230 &ws
->info
.r300_num_gb_pipes
))
233 if (!radeon_get_drm_value(ws
->fd
, RADEON_INFO_NUM_Z_PIPES
,
235 &ws
->info
.r300_num_z_pipes
))
238 else if (ws
->gen
== R600
) {
239 if (ws
->info
.drm_minor
>= 9 &&
240 !radeon_get_drm_value(ws
->fd
, RADEON_INFO_NUM_BACKENDS
,
242 &ws
->info
.r600_num_backends
))
245 /* get the GPU counter frequency, failure is not fatal */
246 radeon_get_drm_value(ws
->fd
, RADEON_INFO_CLOCK_CRYSTAL_FREQ
, NULL
,
247 &ws
->info
.r600_clock_crystal_freq
);
249 radeon_get_drm_value(ws
->fd
, RADEON_INFO_TILING_CONFIG
, NULL
,
250 &ws
->info
.r600_tiling_config
);
252 if (ws
->info
.drm_minor
>= 11) {
253 radeon_get_drm_value(ws
->fd
, RADEON_INFO_NUM_TILE_PIPES
, NULL
,
254 &ws
->info
.r600_num_tile_pipes
);
256 if (radeon_get_drm_value(ws
->fd
, RADEON_INFO_BACKEND_MAP
, NULL
,
257 &ws
->info
.r600_backend_map
))
258 ws
->info
.r600_backend_map_valid
= TRUE
;
265 static void radeon_winsys_destroy(struct radeon_winsys
*rws
)
267 struct radeon_drm_winsys
*ws
= (struct radeon_drm_winsys
*)rws
;
269 pipe_mutex_destroy(ws
->hyperz_owner_mutex
);
270 pipe_mutex_destroy(ws
->cmask_owner_mutex
);
272 ws
->cman
->destroy(ws
->cman
);
273 ws
->kman
->destroy(ws
->kman
);
277 static void radeon_query_info(struct radeon_winsys
*rws
,
278 struct radeon_info
*info
)
280 *info
= ((struct radeon_drm_winsys
*)rws
)->info
;
283 static boolean
radeon_cs_request_feature(struct radeon_winsys_cs
*rcs
,
284 enum radeon_feature_id fid
,
287 struct radeon_drm_cs
*cs
= radeon_drm_cs(rcs
);
290 case RADEON_FID_R300_HYPERZ_ACCESS
:
291 if (debug_get_bool_option("RADEON_HYPERZ", FALSE
)) {
292 return radeon_set_fd_access(cs
, &cs
->ws
->hyperz_owner
,
293 &cs
->ws
->hyperz_owner_mutex
,
294 RADEON_INFO_WANT_HYPERZ
, enable
);
299 case RADEON_FID_R300_CMASK_ACCESS
:
300 if (debug_get_bool_option("RADEON_CMASK", FALSE
)) {
301 return radeon_set_fd_access(cs
, &cs
->ws
->cmask_owner
,
302 &cs
->ws
->cmask_owner_mutex
,
303 RADEON_INFO_WANT_CMASK
, enable
);
311 struct radeon_winsys
*radeon_drm_winsys_create(int fd
)
313 struct radeon_drm_winsys
*ws
= CALLOC_STRUCT(radeon_drm_winsys
);
320 if (!do_winsys_init(ws
))
323 /* Create managers. */
324 ws
->kman
= radeon_bomgr_create(ws
);
327 ws
->cman
= pb_cache_manager_create(ws
->kman
, 1000000);
332 ws
->base
.destroy
= radeon_winsys_destroy
;
333 ws
->base
.query_info
= radeon_query_info
;
334 ws
->base
.cs_request_feature
= radeon_cs_request_feature
;
336 radeon_bomgr_init_functions(ws
);
337 radeon_drm_cs_init_functions(ws
);
339 pipe_mutex_init(ws
->hyperz_owner_mutex
);
340 pipe_mutex_init(ws
->cmask_owner_mutex
);
346 ws
->cman
->destroy(ws
->cman
);
348 ws
->kman
->destroy(ws
->kman
);