intel/fs: Use shuffle_from_32bit_read for 64-bit gs_input_load
[mesa.git] / src / intel / compiler / brw_fs_nir.cpp
1 /*
2 * Copyright © 2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #include "compiler/glsl/ir.h"
25 #include "brw_fs.h"
26 #include "brw_fs_surface_builder.h"
27 #include "brw_nir.h"
28
29 using namespace brw;
30 using namespace brw::surface_access;
31
32 void
33 fs_visitor::emit_nir_code()
34 {
35 /* emit the arrays used for inputs and outputs - load/store intrinsics will
36 * be converted to reads/writes of these arrays
37 */
38 nir_setup_outputs();
39 nir_setup_uniforms();
40 nir_emit_system_values();
41
42 /* get the main function and emit it */
43 nir_foreach_function(function, nir) {
44 assert(strcmp(function->name, "main") == 0);
45 assert(function->impl);
46 nir_emit_impl(function->impl);
47 }
48 }
49
50 void
51 fs_visitor::nir_setup_outputs()
52 {
53 if (stage == MESA_SHADER_TESS_CTRL || stage == MESA_SHADER_FRAGMENT)
54 return;
55
56 unsigned vec4s[VARYING_SLOT_TESS_MAX] = { 0, };
57
58 /* Calculate the size of output registers in a separate pass, before
59 * allocating them. With ARB_enhanced_layouts, multiple output variables
60 * may occupy the same slot, but have different type sizes.
61 */
62 nir_foreach_variable(var, &nir->outputs) {
63 const int loc = var->data.driver_location;
64 const unsigned var_vec4s =
65 var->data.compact ? DIV_ROUND_UP(glsl_get_length(var->type), 4)
66 : type_size_vec4(var->type);
67 vec4s[loc] = MAX2(vec4s[loc], var_vec4s);
68 }
69
70 nir_foreach_variable(var, &nir->outputs) {
71 const int loc = var->data.driver_location;
72 if (outputs[loc].file == BAD_FILE) {
73 fs_reg reg = bld.vgrf(BRW_REGISTER_TYPE_F, 4 * vec4s[loc]);
74 for (unsigned i = 0; i < vec4s[loc]; i++) {
75 outputs[loc + i] = offset(reg, bld, 4 * i);
76 }
77 }
78 }
79 }
80
81 void
82 fs_visitor::nir_setup_uniforms()
83 {
84 /* Only the first compile gets to set up uniforms. */
85 if (push_constant_loc) {
86 assert(pull_constant_loc);
87 return;
88 }
89
90 uniforms = nir->num_uniforms / 4;
91
92 if (stage == MESA_SHADER_COMPUTE) {
93 /* Add a uniform for the thread local id. It must be the last uniform
94 * on the list.
95 */
96 assert(uniforms == prog_data->nr_params);
97 uint32_t *param = brw_stage_prog_data_add_params(prog_data, 1);
98 *param = BRW_PARAM_BUILTIN_SUBGROUP_ID;
99 subgroup_id = fs_reg(UNIFORM, uniforms++, BRW_REGISTER_TYPE_UD);
100 }
101 }
102
103 static bool
104 emit_system_values_block(nir_block *block, fs_visitor *v)
105 {
106 fs_reg *reg;
107
108 nir_foreach_instr(instr, block) {
109 if (instr->type != nir_instr_type_intrinsic)
110 continue;
111
112 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
113 switch (intrin->intrinsic) {
114 case nir_intrinsic_load_vertex_id:
115 case nir_intrinsic_load_base_vertex:
116 unreachable("should be lowered by nir_lower_system_values().");
117
118 case nir_intrinsic_load_vertex_id_zero_base:
119 case nir_intrinsic_load_is_indexed_draw:
120 case nir_intrinsic_load_first_vertex:
121 case nir_intrinsic_load_instance_id:
122 case nir_intrinsic_load_base_instance:
123 case nir_intrinsic_load_draw_id:
124 unreachable("should be lowered by brw_nir_lower_vs_inputs().");
125
126 case nir_intrinsic_load_invocation_id:
127 if (v->stage == MESA_SHADER_TESS_CTRL)
128 break;
129 assert(v->stage == MESA_SHADER_GEOMETRY);
130 reg = &v->nir_system_values[SYSTEM_VALUE_INVOCATION_ID];
131 if (reg->file == BAD_FILE) {
132 const fs_builder abld = v->bld.annotate("gl_InvocationID", NULL);
133 fs_reg g1(retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD));
134 fs_reg iid = abld.vgrf(BRW_REGISTER_TYPE_UD, 1);
135 abld.SHR(iid, g1, brw_imm_ud(27u));
136 *reg = iid;
137 }
138 break;
139
140 case nir_intrinsic_load_sample_pos:
141 assert(v->stage == MESA_SHADER_FRAGMENT);
142 reg = &v->nir_system_values[SYSTEM_VALUE_SAMPLE_POS];
143 if (reg->file == BAD_FILE)
144 *reg = *v->emit_samplepos_setup();
145 break;
146
147 case nir_intrinsic_load_sample_id:
148 assert(v->stage == MESA_SHADER_FRAGMENT);
149 reg = &v->nir_system_values[SYSTEM_VALUE_SAMPLE_ID];
150 if (reg->file == BAD_FILE)
151 *reg = *v->emit_sampleid_setup();
152 break;
153
154 case nir_intrinsic_load_sample_mask_in:
155 assert(v->stage == MESA_SHADER_FRAGMENT);
156 assert(v->devinfo->gen >= 7);
157 reg = &v->nir_system_values[SYSTEM_VALUE_SAMPLE_MASK_IN];
158 if (reg->file == BAD_FILE)
159 *reg = *v->emit_samplemaskin_setup();
160 break;
161
162 case nir_intrinsic_load_work_group_id:
163 assert(v->stage == MESA_SHADER_COMPUTE);
164 reg = &v->nir_system_values[SYSTEM_VALUE_WORK_GROUP_ID];
165 if (reg->file == BAD_FILE)
166 *reg = *v->emit_cs_work_group_id_setup();
167 break;
168
169 case nir_intrinsic_load_helper_invocation:
170 assert(v->stage == MESA_SHADER_FRAGMENT);
171 reg = &v->nir_system_values[SYSTEM_VALUE_HELPER_INVOCATION];
172 if (reg->file == BAD_FILE) {
173 const fs_builder abld =
174 v->bld.annotate("gl_HelperInvocation", NULL);
175
176 /* On Gen6+ (gl_HelperInvocation is only exposed on Gen7+) the
177 * pixel mask is in g1.7 of the thread payload.
178 *
179 * We move the per-channel pixel enable bit to the low bit of each
180 * channel by shifting the byte containing the pixel mask by the
181 * vector immediate 0x76543210UV.
182 *
183 * The region of <1,8,0> reads only 1 byte (the pixel masks for
184 * subspans 0 and 1) in SIMD8 and an additional byte (the pixel
185 * masks for 2 and 3) in SIMD16.
186 */
187 fs_reg shifted = abld.vgrf(BRW_REGISTER_TYPE_UW, 1);
188 abld.SHR(shifted,
189 stride(byte_offset(retype(brw_vec1_grf(1, 0),
190 BRW_REGISTER_TYPE_UB), 28),
191 1, 8, 0),
192 brw_imm_v(0x76543210));
193
194 /* A set bit in the pixel mask means the channel is enabled, but
195 * that is the opposite of gl_HelperInvocation so we need to invert
196 * the mask.
197 *
198 * The negate source-modifier bit of logical instructions on Gen8+
199 * performs 1's complement negation, so we can use that instead of
200 * a NOT instruction.
201 */
202 fs_reg inverted = negate(shifted);
203 if (v->devinfo->gen < 8) {
204 inverted = abld.vgrf(BRW_REGISTER_TYPE_UW);
205 abld.NOT(inverted, shifted);
206 }
207
208 /* We then resolve the 0/1 result to 0/~0 boolean values by ANDing
209 * with 1 and negating.
210 */
211 fs_reg anded = abld.vgrf(BRW_REGISTER_TYPE_UD, 1);
212 abld.AND(anded, inverted, brw_imm_uw(1));
213
214 fs_reg dst = abld.vgrf(BRW_REGISTER_TYPE_D, 1);
215 abld.MOV(dst, negate(retype(anded, BRW_REGISTER_TYPE_D)));
216 *reg = dst;
217 }
218 break;
219
220 default:
221 break;
222 }
223 }
224
225 return true;
226 }
227
228 void
229 fs_visitor::nir_emit_system_values()
230 {
231 nir_system_values = ralloc_array(mem_ctx, fs_reg, SYSTEM_VALUE_MAX);
232 for (unsigned i = 0; i < SYSTEM_VALUE_MAX; i++) {
233 nir_system_values[i] = fs_reg();
234 }
235
236 /* Always emit SUBGROUP_INVOCATION. Dead code will clean it up if we
237 * never end up using it.
238 */
239 {
240 const fs_builder abld = bld.annotate("gl_SubgroupInvocation", NULL);
241 fs_reg &reg = nir_system_values[SYSTEM_VALUE_SUBGROUP_INVOCATION];
242 reg = abld.vgrf(BRW_REGISTER_TYPE_UW);
243
244 const fs_builder allbld8 = abld.group(8, 0).exec_all();
245 allbld8.MOV(reg, brw_imm_v(0x76543210));
246 if (dispatch_width > 8)
247 allbld8.ADD(byte_offset(reg, 16), reg, brw_imm_uw(8u));
248 if (dispatch_width > 16) {
249 const fs_builder allbld16 = abld.group(16, 0).exec_all();
250 allbld16.ADD(byte_offset(reg, 32), reg, brw_imm_uw(16u));
251 }
252 }
253
254 nir_foreach_function(function, nir) {
255 assert(strcmp(function->name, "main") == 0);
256 assert(function->impl);
257 nir_foreach_block(block, function->impl) {
258 emit_system_values_block(block, this);
259 }
260 }
261 }
262
263 /*
264 * Returns a type based on a reference_type (word, float, half-float) and a
265 * given bit_size.
266 *
267 * Reference BRW_REGISTER_TYPE are HF,F,DF,W,D,UW,UD.
268 *
269 * @FIXME: 64-bit return types are always DF on integer types to maintain
270 * compability with uses of DF previously to the introduction of int64
271 * support.
272 */
273 static brw_reg_type
274 brw_reg_type_from_bit_size(const unsigned bit_size,
275 const brw_reg_type reference_type)
276 {
277 switch(reference_type) {
278 case BRW_REGISTER_TYPE_HF:
279 case BRW_REGISTER_TYPE_F:
280 case BRW_REGISTER_TYPE_DF:
281 switch(bit_size) {
282 case 16:
283 return BRW_REGISTER_TYPE_HF;
284 case 32:
285 return BRW_REGISTER_TYPE_F;
286 case 64:
287 return BRW_REGISTER_TYPE_DF;
288 default:
289 unreachable("Invalid bit size");
290 }
291 case BRW_REGISTER_TYPE_W:
292 case BRW_REGISTER_TYPE_D:
293 case BRW_REGISTER_TYPE_Q:
294 switch(bit_size) {
295 case 16:
296 return BRW_REGISTER_TYPE_W;
297 case 32:
298 return BRW_REGISTER_TYPE_D;
299 case 64:
300 return BRW_REGISTER_TYPE_Q;
301 default:
302 unreachable("Invalid bit size");
303 }
304 case BRW_REGISTER_TYPE_UW:
305 case BRW_REGISTER_TYPE_UD:
306 case BRW_REGISTER_TYPE_UQ:
307 switch(bit_size) {
308 case 16:
309 return BRW_REGISTER_TYPE_UW;
310 case 32:
311 return BRW_REGISTER_TYPE_UD;
312 case 64:
313 return BRW_REGISTER_TYPE_UQ;
314 default:
315 unreachable("Invalid bit size");
316 }
317 default:
318 unreachable("Unknown type");
319 }
320 }
321
322 void
323 fs_visitor::nir_emit_impl(nir_function_impl *impl)
324 {
325 nir_locals = ralloc_array(mem_ctx, fs_reg, impl->reg_alloc);
326 for (unsigned i = 0; i < impl->reg_alloc; i++) {
327 nir_locals[i] = fs_reg();
328 }
329
330 foreach_list_typed(nir_register, reg, node, &impl->registers) {
331 unsigned array_elems =
332 reg->num_array_elems == 0 ? 1 : reg->num_array_elems;
333 unsigned size = array_elems * reg->num_components;
334 const brw_reg_type reg_type =
335 brw_reg_type_from_bit_size(reg->bit_size, BRW_REGISTER_TYPE_F);
336 nir_locals[reg->index] = bld.vgrf(reg_type, size);
337 }
338
339 nir_ssa_values = reralloc(mem_ctx, nir_ssa_values, fs_reg,
340 impl->ssa_alloc);
341
342 nir_emit_cf_list(&impl->body);
343 }
344
345 void
346 fs_visitor::nir_emit_cf_list(exec_list *list)
347 {
348 exec_list_validate(list);
349 foreach_list_typed(nir_cf_node, node, node, list) {
350 switch (node->type) {
351 case nir_cf_node_if:
352 nir_emit_if(nir_cf_node_as_if(node));
353 break;
354
355 case nir_cf_node_loop:
356 nir_emit_loop(nir_cf_node_as_loop(node));
357 break;
358
359 case nir_cf_node_block:
360 nir_emit_block(nir_cf_node_as_block(node));
361 break;
362
363 default:
364 unreachable("Invalid CFG node block");
365 }
366 }
367 }
368
369 void
370 fs_visitor::nir_emit_if(nir_if *if_stmt)
371 {
372 /* first, put the condition into f0 */
373 fs_inst *inst = bld.MOV(bld.null_reg_d(),
374 retype(get_nir_src(if_stmt->condition),
375 BRW_REGISTER_TYPE_D));
376 inst->conditional_mod = BRW_CONDITIONAL_NZ;
377
378 bld.IF(BRW_PREDICATE_NORMAL);
379
380 nir_emit_cf_list(&if_stmt->then_list);
381
382 /* note: if the else is empty, dead CF elimination will remove it */
383 bld.emit(BRW_OPCODE_ELSE);
384
385 nir_emit_cf_list(&if_stmt->else_list);
386
387 bld.emit(BRW_OPCODE_ENDIF);
388 }
389
390 void
391 fs_visitor::nir_emit_loop(nir_loop *loop)
392 {
393 bld.emit(BRW_OPCODE_DO);
394
395 nir_emit_cf_list(&loop->body);
396
397 bld.emit(BRW_OPCODE_WHILE);
398 }
399
400 void
401 fs_visitor::nir_emit_block(nir_block *block)
402 {
403 nir_foreach_instr(instr, block) {
404 nir_emit_instr(instr);
405 }
406 }
407
408 void
409 fs_visitor::nir_emit_instr(nir_instr *instr)
410 {
411 const fs_builder abld = bld.annotate(NULL, instr);
412
413 switch (instr->type) {
414 case nir_instr_type_alu:
415 nir_emit_alu(abld, nir_instr_as_alu(instr));
416 break;
417
418 case nir_instr_type_intrinsic:
419 switch (stage) {
420 case MESA_SHADER_VERTEX:
421 nir_emit_vs_intrinsic(abld, nir_instr_as_intrinsic(instr));
422 break;
423 case MESA_SHADER_TESS_CTRL:
424 nir_emit_tcs_intrinsic(abld, nir_instr_as_intrinsic(instr));
425 break;
426 case MESA_SHADER_TESS_EVAL:
427 nir_emit_tes_intrinsic(abld, nir_instr_as_intrinsic(instr));
428 break;
429 case MESA_SHADER_GEOMETRY:
430 nir_emit_gs_intrinsic(abld, nir_instr_as_intrinsic(instr));
431 break;
432 case MESA_SHADER_FRAGMENT:
433 nir_emit_fs_intrinsic(abld, nir_instr_as_intrinsic(instr));
434 break;
435 case MESA_SHADER_COMPUTE:
436 nir_emit_cs_intrinsic(abld, nir_instr_as_intrinsic(instr));
437 break;
438 default:
439 unreachable("unsupported shader stage");
440 }
441 break;
442
443 case nir_instr_type_tex:
444 nir_emit_texture(abld, nir_instr_as_tex(instr));
445 break;
446
447 case nir_instr_type_load_const:
448 nir_emit_load_const(abld, nir_instr_as_load_const(instr));
449 break;
450
451 case nir_instr_type_ssa_undef:
452 /* We create a new VGRF for undefs on every use (by handling
453 * them in get_nir_src()), rather than for each definition.
454 * This helps register coalescing eliminate MOVs from undef.
455 */
456 break;
457
458 case nir_instr_type_jump:
459 nir_emit_jump(abld, nir_instr_as_jump(instr));
460 break;
461
462 default:
463 unreachable("unknown instruction type");
464 }
465 }
466
467 /**
468 * Recognizes a parent instruction of nir_op_extract_* and changes the type to
469 * match instr.
470 */
471 bool
472 fs_visitor::optimize_extract_to_float(nir_alu_instr *instr,
473 const fs_reg &result)
474 {
475 if (!instr->src[0].src.is_ssa ||
476 !instr->src[0].src.ssa->parent_instr)
477 return false;
478
479 if (instr->src[0].src.ssa->parent_instr->type != nir_instr_type_alu)
480 return false;
481
482 nir_alu_instr *src0 =
483 nir_instr_as_alu(instr->src[0].src.ssa->parent_instr);
484
485 if (src0->op != nir_op_extract_u8 && src0->op != nir_op_extract_u16 &&
486 src0->op != nir_op_extract_i8 && src0->op != nir_op_extract_i16)
487 return false;
488
489 nir_const_value *element = nir_src_as_const_value(src0->src[1].src);
490 assert(element != NULL);
491
492 /* Element type to extract.*/
493 const brw_reg_type type = brw_int_type(
494 src0->op == nir_op_extract_u16 || src0->op == nir_op_extract_i16 ? 2 : 1,
495 src0->op == nir_op_extract_i16 || src0->op == nir_op_extract_i8);
496
497 fs_reg op0 = get_nir_src(src0->src[0].src);
498 op0.type = brw_type_for_nir_type(devinfo,
499 (nir_alu_type)(nir_op_infos[src0->op].input_types[0] |
500 nir_src_bit_size(src0->src[0].src)));
501 op0 = offset(op0, bld, src0->src[0].swizzle[0]);
502
503 set_saturate(instr->dest.saturate,
504 bld.MOV(result, subscript(op0, type, element->u32[0])));
505 return true;
506 }
507
508 bool
509 fs_visitor::optimize_frontfacing_ternary(nir_alu_instr *instr,
510 const fs_reg &result)
511 {
512 if (!instr->src[0].src.is_ssa ||
513 instr->src[0].src.ssa->parent_instr->type != nir_instr_type_intrinsic)
514 return false;
515
516 nir_intrinsic_instr *src0 =
517 nir_instr_as_intrinsic(instr->src[0].src.ssa->parent_instr);
518
519 if (src0->intrinsic != nir_intrinsic_load_front_face)
520 return false;
521
522 nir_const_value *value1 = nir_src_as_const_value(instr->src[1].src);
523 if (!value1 || fabsf(value1->f32[0]) != 1.0f)
524 return false;
525
526 nir_const_value *value2 = nir_src_as_const_value(instr->src[2].src);
527 if (!value2 || fabsf(value2->f32[0]) != 1.0f)
528 return false;
529
530 fs_reg tmp = vgrf(glsl_type::int_type);
531
532 if (devinfo->gen >= 6) {
533 /* Bit 15 of g0.0 is 0 if the polygon is front facing. */
534 fs_reg g0 = fs_reg(retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_W));
535
536 /* For (gl_FrontFacing ? 1.0 : -1.0), emit:
537 *
538 * or(8) tmp.1<2>W g0.0<0,1,0>W 0x00003f80W
539 * and(8) dst<1>D tmp<8,8,1>D 0xbf800000D
540 *
541 * and negate g0.0<0,1,0>W for (gl_FrontFacing ? -1.0 : 1.0).
542 *
543 * This negation looks like it's safe in practice, because bits 0:4 will
544 * surely be TRIANGLES
545 */
546
547 if (value1->f32[0] == -1.0f) {
548 g0.negate = true;
549 }
550
551 bld.OR(subscript(tmp, BRW_REGISTER_TYPE_W, 1),
552 g0, brw_imm_uw(0x3f80));
553 } else {
554 /* Bit 31 of g1.6 is 0 if the polygon is front facing. */
555 fs_reg g1_6 = fs_reg(retype(brw_vec1_grf(1, 6), BRW_REGISTER_TYPE_D));
556
557 /* For (gl_FrontFacing ? 1.0 : -1.0), emit:
558 *
559 * or(8) tmp<1>D g1.6<0,1,0>D 0x3f800000D
560 * and(8) dst<1>D tmp<8,8,1>D 0xbf800000D
561 *
562 * and negate g1.6<0,1,0>D for (gl_FrontFacing ? -1.0 : 1.0).
563 *
564 * This negation looks like it's safe in practice, because bits 0:4 will
565 * surely be TRIANGLES
566 */
567
568 if (value1->f32[0] == -1.0f) {
569 g1_6.negate = true;
570 }
571
572 bld.OR(tmp, g1_6, brw_imm_d(0x3f800000));
573 }
574 bld.AND(retype(result, BRW_REGISTER_TYPE_D), tmp, brw_imm_d(0xbf800000));
575
576 return true;
577 }
578
579 static void
580 emit_find_msb_using_lzd(const fs_builder &bld,
581 const fs_reg &result,
582 const fs_reg &src,
583 bool is_signed)
584 {
585 fs_inst *inst;
586 fs_reg temp = src;
587
588 if (is_signed) {
589 /* LZD of an absolute value source almost always does the right
590 * thing. There are two problem values:
591 *
592 * * 0x80000000. Since abs(0x80000000) == 0x80000000, LZD returns
593 * 0. However, findMSB(int(0x80000000)) == 30.
594 *
595 * * 0xffffffff. Since abs(0xffffffff) == 1, LZD returns
596 * 31. Section 8.8 (Integer Functions) of the GLSL 4.50 spec says:
597 *
598 * For a value of zero or negative one, -1 will be returned.
599 *
600 * * Negative powers of two. LZD(abs(-(1<<x))) returns x, but
601 * findMSB(-(1<<x)) should return x-1.
602 *
603 * For all negative number cases, including 0x80000000 and
604 * 0xffffffff, the correct value is obtained from LZD if instead of
605 * negating the (already negative) value the logical-not is used. A
606 * conditonal logical-not can be achieved in two instructions.
607 */
608 temp = bld.vgrf(BRW_REGISTER_TYPE_D);
609
610 bld.ASR(temp, src, brw_imm_d(31));
611 bld.XOR(temp, temp, src);
612 }
613
614 bld.LZD(retype(result, BRW_REGISTER_TYPE_UD),
615 retype(temp, BRW_REGISTER_TYPE_UD));
616
617 /* LZD counts from the MSB side, while GLSL's findMSB() wants the count
618 * from the LSB side. Subtract the result from 31 to convert the MSB
619 * count into an LSB count. If no bits are set, LZD will return 32.
620 * 31-32 = -1, which is exactly what findMSB() is supposed to return.
621 */
622 inst = bld.ADD(result, retype(result, BRW_REGISTER_TYPE_D), brw_imm_d(31));
623 inst->src[0].negate = true;
624 }
625
626 static brw_rnd_mode
627 brw_rnd_mode_from_nir_op (const nir_op op) {
628 switch (op) {
629 case nir_op_f2f16_rtz:
630 return BRW_RND_MODE_RTZ;
631 case nir_op_f2f16_rtne:
632 return BRW_RND_MODE_RTNE;
633 default:
634 unreachable("Operation doesn't support rounding mode");
635 }
636 }
637
638 void
639 fs_visitor::nir_emit_alu(const fs_builder &bld, nir_alu_instr *instr)
640 {
641 struct brw_wm_prog_key *fs_key = (struct brw_wm_prog_key *) this->key;
642 fs_inst *inst;
643
644 fs_reg result = get_nir_dest(instr->dest.dest);
645 result.type = brw_type_for_nir_type(devinfo,
646 (nir_alu_type)(nir_op_infos[instr->op].output_type |
647 nir_dest_bit_size(instr->dest.dest)));
648
649 fs_reg op[4];
650 for (unsigned i = 0; i < nir_op_infos[instr->op].num_inputs; i++) {
651 op[i] = get_nir_src(instr->src[i].src);
652 op[i].type = brw_type_for_nir_type(devinfo,
653 (nir_alu_type)(nir_op_infos[instr->op].input_types[i] |
654 nir_src_bit_size(instr->src[i].src)));
655 op[i].abs = instr->src[i].abs;
656 op[i].negate = instr->src[i].negate;
657 }
658
659 /* We get a bunch of mov's out of the from_ssa pass and they may still
660 * be vectorized. We'll handle them as a special-case. We'll also
661 * handle vecN here because it's basically the same thing.
662 */
663 switch (instr->op) {
664 case nir_op_imov:
665 case nir_op_fmov:
666 case nir_op_vec2:
667 case nir_op_vec3:
668 case nir_op_vec4: {
669 fs_reg temp = result;
670 bool need_extra_copy = false;
671 for (unsigned i = 0; i < nir_op_infos[instr->op].num_inputs; i++) {
672 if (!instr->src[i].src.is_ssa &&
673 instr->dest.dest.reg.reg == instr->src[i].src.reg.reg) {
674 need_extra_copy = true;
675 temp = bld.vgrf(result.type, 4);
676 break;
677 }
678 }
679
680 for (unsigned i = 0; i < 4; i++) {
681 if (!(instr->dest.write_mask & (1 << i)))
682 continue;
683
684 if (instr->op == nir_op_imov || instr->op == nir_op_fmov) {
685 inst = bld.MOV(offset(temp, bld, i),
686 offset(op[0], bld, instr->src[0].swizzle[i]));
687 } else {
688 inst = bld.MOV(offset(temp, bld, i),
689 offset(op[i], bld, instr->src[i].swizzle[0]));
690 }
691 inst->saturate = instr->dest.saturate;
692 }
693
694 /* In this case the source and destination registers were the same,
695 * so we need to insert an extra set of moves in order to deal with
696 * any swizzling.
697 */
698 if (need_extra_copy) {
699 for (unsigned i = 0; i < 4; i++) {
700 if (!(instr->dest.write_mask & (1 << i)))
701 continue;
702
703 bld.MOV(offset(result, bld, i), offset(temp, bld, i));
704 }
705 }
706 return;
707 }
708 default:
709 break;
710 }
711
712 /* At this point, we have dealt with any instruction that operates on
713 * more than a single channel. Therefore, we can just adjust the source
714 * and destination registers for that channel and emit the instruction.
715 */
716 unsigned channel = 0;
717 if (nir_op_infos[instr->op].output_size == 0) {
718 /* Since NIR is doing the scalarizing for us, we should only ever see
719 * vectorized operations with a single channel.
720 */
721 assert(_mesa_bitcount(instr->dest.write_mask) == 1);
722 channel = ffs(instr->dest.write_mask) - 1;
723
724 result = offset(result, bld, channel);
725 }
726
727 for (unsigned i = 0; i < nir_op_infos[instr->op].num_inputs; i++) {
728 assert(nir_op_infos[instr->op].input_sizes[i] < 2);
729 op[i] = offset(op[i], bld, instr->src[i].swizzle[channel]);
730 }
731
732 switch (instr->op) {
733 case nir_op_i2f32:
734 case nir_op_u2f32:
735 if (optimize_extract_to_float(instr, result))
736 return;
737 inst = bld.MOV(result, op[0]);
738 inst->saturate = instr->dest.saturate;
739 break;
740
741 case nir_op_f2f16_rtne:
742 case nir_op_f2f16_rtz:
743 bld.emit(SHADER_OPCODE_RND_MODE, bld.null_reg_ud(),
744 brw_imm_d(brw_rnd_mode_from_nir_op(instr->op)));
745 /* fallthrough */
746
747 /* In theory, it would be better to use BRW_OPCODE_F32TO16. Depending
748 * on the HW gen, it is a special hw opcode or just a MOV, and
749 * brw_F32TO16 (at brw_eu_emit) would do the work to chose.
750 *
751 * But if we want to use that opcode, we need to provide support on
752 * different optimizations and lowerings. As right now HF support is
753 * only for gen8+, it will be better to use directly the MOV, and use
754 * BRW_OPCODE_F32TO16 when/if we work for HF support on gen7.
755 */
756
757 case nir_op_f2f16_undef:
758 inst = bld.MOV(result, op[0]);
759 inst->saturate = instr->dest.saturate;
760 break;
761
762 case nir_op_f2f64:
763 case nir_op_f2i64:
764 case nir_op_f2u64:
765 case nir_op_i2f64:
766 case nir_op_i2i64:
767 case nir_op_u2f64:
768 case nir_op_u2u64:
769 /* CHV PRM, vol07, 3D Media GPGPU Engine, Register Region Restrictions:
770 *
771 * "When source or destination is 64b (...), regioning in Align1
772 * must follow these rules:
773 *
774 * 1. Source and destination horizontal stride must be aligned to
775 * the same qword.
776 * (...)"
777 *
778 * This means that conversions from bit-sizes smaller than 64-bit to
779 * 64-bit need to have the source data elements aligned to 64-bit.
780 * This restriction does not apply to BDW and later.
781 */
782 if (nir_dest_bit_size(instr->dest.dest) == 64 &&
783 nir_src_bit_size(instr->src[0].src) < 64 &&
784 (devinfo->is_cherryview || gen_device_info_is_9lp(devinfo))) {
785 fs_reg tmp = bld.vgrf(result.type, 1);
786 tmp = subscript(tmp, op[0].type, 0);
787 inst = bld.MOV(tmp, op[0]);
788 inst = bld.MOV(result, tmp);
789 inst->saturate = instr->dest.saturate;
790 break;
791 }
792 /* fallthrough */
793 case nir_op_f2f32:
794 case nir_op_f2i32:
795 case nir_op_f2u32:
796 case nir_op_f2i16:
797 case nir_op_f2u16:
798 case nir_op_i2i32:
799 case nir_op_u2u32:
800 case nir_op_i2i16:
801 case nir_op_u2u16:
802 case nir_op_i2f16:
803 case nir_op_u2f16:
804 inst = bld.MOV(result, op[0]);
805 inst->saturate = instr->dest.saturate;
806 break;
807
808 case nir_op_fsign: {
809 if (op[0].abs) {
810 /* Straightforward since the source can be assumed to be
811 * non-negative.
812 */
813 set_condmod(BRW_CONDITIONAL_NZ, bld.MOV(result, op[0]));
814 set_predicate(BRW_PREDICATE_NORMAL, bld.MOV(result, brw_imm_f(1.0f)));
815
816 } else if (type_sz(op[0].type) < 8) {
817 /* AND(val, 0x80000000) gives the sign bit.
818 *
819 * Predicated OR ORs 1.0 (0x3f800000) with the sign bit if val is not
820 * zero.
821 */
822 bld.CMP(bld.null_reg_f(), op[0], brw_imm_f(0.0f), BRW_CONDITIONAL_NZ);
823
824 fs_reg result_int = retype(result, BRW_REGISTER_TYPE_UD);
825 op[0].type = BRW_REGISTER_TYPE_UD;
826 result.type = BRW_REGISTER_TYPE_UD;
827 bld.AND(result_int, op[0], brw_imm_ud(0x80000000u));
828
829 inst = bld.OR(result_int, result_int, brw_imm_ud(0x3f800000u));
830 inst->predicate = BRW_PREDICATE_NORMAL;
831 if (instr->dest.saturate) {
832 inst = bld.MOV(result, result);
833 inst->saturate = true;
834 }
835 } else {
836 /* For doubles we do the same but we need to consider:
837 *
838 * - 2-src instructions can't operate with 64-bit immediates
839 * - The sign is encoded in the high 32-bit of each DF
840 * - We need to produce a DF result.
841 */
842
843 fs_reg zero = vgrf(glsl_type::double_type);
844 bld.MOV(zero, setup_imm_df(bld, 0.0));
845 bld.CMP(bld.null_reg_df(), op[0], zero, BRW_CONDITIONAL_NZ);
846
847 bld.MOV(result, zero);
848
849 fs_reg r = subscript(result, BRW_REGISTER_TYPE_UD, 1);
850 bld.AND(r, subscript(op[0], BRW_REGISTER_TYPE_UD, 1),
851 brw_imm_ud(0x80000000u));
852
853 set_predicate(BRW_PREDICATE_NORMAL,
854 bld.OR(r, r, brw_imm_ud(0x3ff00000u)));
855
856 if (instr->dest.saturate) {
857 inst = bld.MOV(result, result);
858 inst->saturate = true;
859 }
860 }
861 break;
862 }
863
864 case nir_op_isign: {
865 /* ASR(val, 31) -> negative val generates 0xffffffff (signed -1).
866 * -> non-negative val generates 0x00000000.
867 * Predicated OR sets 1 if val is positive.
868 */
869 uint32_t bit_size = nir_dest_bit_size(instr->dest.dest);
870 assert(bit_size == 32 || bit_size == 16);
871
872 fs_reg zero = bit_size == 32 ? brw_imm_d(0) : brw_imm_w(0);
873 fs_reg one = bit_size == 32 ? brw_imm_d(1) : brw_imm_w(1);
874 fs_reg shift = bit_size == 32 ? brw_imm_d(31) : brw_imm_w(15);
875
876 bld.CMP(bld.null_reg_d(), op[0], zero, BRW_CONDITIONAL_G);
877 bld.ASR(result, op[0], shift);
878 inst = bld.OR(result, result, one);
879 inst->predicate = BRW_PREDICATE_NORMAL;
880 break;
881 }
882
883 case nir_op_frcp:
884 inst = bld.emit(SHADER_OPCODE_RCP, result, op[0]);
885 inst->saturate = instr->dest.saturate;
886 break;
887
888 case nir_op_fexp2:
889 inst = bld.emit(SHADER_OPCODE_EXP2, result, op[0]);
890 inst->saturate = instr->dest.saturate;
891 break;
892
893 case nir_op_flog2:
894 inst = bld.emit(SHADER_OPCODE_LOG2, result, op[0]);
895 inst->saturate = instr->dest.saturate;
896 break;
897
898 case nir_op_fsin:
899 inst = bld.emit(SHADER_OPCODE_SIN, result, op[0]);
900 inst->saturate = instr->dest.saturate;
901 break;
902
903 case nir_op_fcos:
904 inst = bld.emit(SHADER_OPCODE_COS, result, op[0]);
905 inst->saturate = instr->dest.saturate;
906 break;
907
908 case nir_op_fddx:
909 if (fs_key->high_quality_derivatives) {
910 inst = bld.emit(FS_OPCODE_DDX_FINE, result, op[0]);
911 } else {
912 inst = bld.emit(FS_OPCODE_DDX_COARSE, result, op[0]);
913 }
914 inst->saturate = instr->dest.saturate;
915 break;
916 case nir_op_fddx_fine:
917 inst = bld.emit(FS_OPCODE_DDX_FINE, result, op[0]);
918 inst->saturate = instr->dest.saturate;
919 break;
920 case nir_op_fddx_coarse:
921 inst = bld.emit(FS_OPCODE_DDX_COARSE, result, op[0]);
922 inst->saturate = instr->dest.saturate;
923 break;
924 case nir_op_fddy:
925 if (fs_key->high_quality_derivatives) {
926 inst = bld.emit(FS_OPCODE_DDY_FINE, result, op[0]);
927 } else {
928 inst = bld.emit(FS_OPCODE_DDY_COARSE, result, op[0]);
929 }
930 inst->saturate = instr->dest.saturate;
931 break;
932 case nir_op_fddy_fine:
933 inst = bld.emit(FS_OPCODE_DDY_FINE, result, op[0]);
934 inst->saturate = instr->dest.saturate;
935 break;
936 case nir_op_fddy_coarse:
937 inst = bld.emit(FS_OPCODE_DDY_COARSE, result, op[0]);
938 inst->saturate = instr->dest.saturate;
939 break;
940
941 case nir_op_iadd:
942 case nir_op_fadd:
943 inst = bld.ADD(result, op[0], op[1]);
944 inst->saturate = instr->dest.saturate;
945 break;
946
947 case nir_op_fmul:
948 inst = bld.MUL(result, op[0], op[1]);
949 inst->saturate = instr->dest.saturate;
950 break;
951
952 case nir_op_imul:
953 assert(nir_dest_bit_size(instr->dest.dest) < 64);
954 bld.MUL(result, op[0], op[1]);
955 break;
956
957 case nir_op_imul_high:
958 case nir_op_umul_high:
959 assert(nir_dest_bit_size(instr->dest.dest) < 64);
960 bld.emit(SHADER_OPCODE_MULH, result, op[0], op[1]);
961 break;
962
963 case nir_op_idiv:
964 case nir_op_udiv:
965 assert(nir_dest_bit_size(instr->dest.dest) < 64);
966 bld.emit(SHADER_OPCODE_INT_QUOTIENT, result, op[0], op[1]);
967 break;
968
969 case nir_op_uadd_carry:
970 unreachable("Should have been lowered by carry_to_arith().");
971
972 case nir_op_usub_borrow:
973 unreachable("Should have been lowered by borrow_to_arith().");
974
975 case nir_op_umod:
976 case nir_op_irem:
977 /* According to the sign table for INT DIV in the Ivy Bridge PRM, it
978 * appears that our hardware just does the right thing for signed
979 * remainder.
980 */
981 assert(nir_dest_bit_size(instr->dest.dest) < 64);
982 bld.emit(SHADER_OPCODE_INT_REMAINDER, result, op[0], op[1]);
983 break;
984
985 case nir_op_imod: {
986 /* Get a regular C-style remainder. If a % b == 0, set the predicate. */
987 bld.emit(SHADER_OPCODE_INT_REMAINDER, result, op[0], op[1]);
988
989 /* Math instructions don't support conditional mod */
990 inst = bld.MOV(bld.null_reg_d(), result);
991 inst->conditional_mod = BRW_CONDITIONAL_NZ;
992
993 /* Now, we need to determine if signs of the sources are different.
994 * When we XOR the sources, the top bit is 0 if they are the same and 1
995 * if they are different. We can then use a conditional modifier to
996 * turn that into a predicate. This leads us to an XOR.l instruction.
997 *
998 * Technically, according to the PRM, you're not allowed to use .l on a
999 * XOR instruction. However, emperical experiments and Curro's reading
1000 * of the simulator source both indicate that it's safe.
1001 */
1002 fs_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_D);
1003 inst = bld.XOR(tmp, op[0], op[1]);
1004 inst->predicate = BRW_PREDICATE_NORMAL;
1005 inst->conditional_mod = BRW_CONDITIONAL_L;
1006
1007 /* If the result of the initial remainder operation is non-zero and the
1008 * two sources have different signs, add in a copy of op[1] to get the
1009 * final integer modulus value.
1010 */
1011 inst = bld.ADD(result, result, op[1]);
1012 inst->predicate = BRW_PREDICATE_NORMAL;
1013 break;
1014 }
1015
1016 case nir_op_flt:
1017 case nir_op_fge:
1018 case nir_op_feq:
1019 case nir_op_fne: {
1020 fs_reg dest = result;
1021
1022 const uint32_t bit_size = nir_src_bit_size(instr->src[0].src);
1023 if (bit_size != 32)
1024 dest = bld.vgrf(op[0].type, 1);
1025
1026 brw_conditional_mod cond;
1027 switch (instr->op) {
1028 case nir_op_flt:
1029 cond = BRW_CONDITIONAL_L;
1030 break;
1031 case nir_op_fge:
1032 cond = BRW_CONDITIONAL_GE;
1033 break;
1034 case nir_op_feq:
1035 cond = BRW_CONDITIONAL_Z;
1036 break;
1037 case nir_op_fne:
1038 cond = BRW_CONDITIONAL_NZ;
1039 break;
1040 default:
1041 unreachable("bad opcode");
1042 }
1043
1044 bld.CMP(dest, op[0], op[1], cond);
1045
1046 if (bit_size > 32) {
1047 bld.MOV(result, subscript(dest, BRW_REGISTER_TYPE_UD, 0));
1048 } else if(bit_size < 32) {
1049 /* When we convert the result to 32-bit we need to be careful and do
1050 * it as a signed conversion to get sign extension (for 32-bit true)
1051 */
1052 const brw_reg_type src_type =
1053 brw_reg_type_from_bit_size(bit_size, BRW_REGISTER_TYPE_D);
1054
1055 bld.MOV(retype(result, BRW_REGISTER_TYPE_D), retype(dest, src_type));
1056 }
1057 break;
1058 }
1059
1060 case nir_op_ilt:
1061 case nir_op_ult:
1062 case nir_op_ige:
1063 case nir_op_uge:
1064 case nir_op_ieq:
1065 case nir_op_ine: {
1066 fs_reg dest = result;
1067
1068 const uint32_t bit_size = nir_src_bit_size(instr->src[0].src);
1069 if (bit_size != 32)
1070 dest = bld.vgrf(op[0].type, 1);
1071
1072 brw_conditional_mod cond;
1073 switch (instr->op) {
1074 case nir_op_ilt:
1075 case nir_op_ult:
1076 cond = BRW_CONDITIONAL_L;
1077 break;
1078 case nir_op_ige:
1079 case nir_op_uge:
1080 cond = BRW_CONDITIONAL_GE;
1081 break;
1082 case nir_op_ieq:
1083 cond = BRW_CONDITIONAL_Z;
1084 break;
1085 case nir_op_ine:
1086 cond = BRW_CONDITIONAL_NZ;
1087 break;
1088 default:
1089 unreachable("bad opcode");
1090 }
1091 bld.CMP(dest, op[0], op[1], cond);
1092
1093 if (bit_size > 32) {
1094 bld.MOV(result, subscript(dest, BRW_REGISTER_TYPE_UD, 0));
1095 } else if (bit_size < 32) {
1096 /* When we convert the result to 32-bit we need to be careful and do
1097 * it as a signed conversion to get sign extension (for 32-bit true)
1098 */
1099 const brw_reg_type src_type =
1100 brw_reg_type_from_bit_size(bit_size, BRW_REGISTER_TYPE_D);
1101
1102 bld.MOV(retype(result, BRW_REGISTER_TYPE_D), retype(dest, src_type));
1103 }
1104 break;
1105 }
1106
1107 case nir_op_inot:
1108 if (devinfo->gen >= 8) {
1109 op[0] = resolve_source_modifiers(op[0]);
1110 }
1111 bld.NOT(result, op[0]);
1112 break;
1113 case nir_op_ixor:
1114 if (devinfo->gen >= 8) {
1115 op[0] = resolve_source_modifiers(op[0]);
1116 op[1] = resolve_source_modifiers(op[1]);
1117 }
1118 bld.XOR(result, op[0], op[1]);
1119 break;
1120 case nir_op_ior:
1121 if (devinfo->gen >= 8) {
1122 op[0] = resolve_source_modifiers(op[0]);
1123 op[1] = resolve_source_modifiers(op[1]);
1124 }
1125 bld.OR(result, op[0], op[1]);
1126 break;
1127 case nir_op_iand:
1128 if (devinfo->gen >= 8) {
1129 op[0] = resolve_source_modifiers(op[0]);
1130 op[1] = resolve_source_modifiers(op[1]);
1131 }
1132 bld.AND(result, op[0], op[1]);
1133 break;
1134
1135 case nir_op_fdot2:
1136 case nir_op_fdot3:
1137 case nir_op_fdot4:
1138 case nir_op_ball_fequal2:
1139 case nir_op_ball_iequal2:
1140 case nir_op_ball_fequal3:
1141 case nir_op_ball_iequal3:
1142 case nir_op_ball_fequal4:
1143 case nir_op_ball_iequal4:
1144 case nir_op_bany_fnequal2:
1145 case nir_op_bany_inequal2:
1146 case nir_op_bany_fnequal3:
1147 case nir_op_bany_inequal3:
1148 case nir_op_bany_fnequal4:
1149 case nir_op_bany_inequal4:
1150 unreachable("Lowered by nir_lower_alu_reductions");
1151
1152 case nir_op_fnoise1_1:
1153 case nir_op_fnoise1_2:
1154 case nir_op_fnoise1_3:
1155 case nir_op_fnoise1_4:
1156 case nir_op_fnoise2_1:
1157 case nir_op_fnoise2_2:
1158 case nir_op_fnoise2_3:
1159 case nir_op_fnoise2_4:
1160 case nir_op_fnoise3_1:
1161 case nir_op_fnoise3_2:
1162 case nir_op_fnoise3_3:
1163 case nir_op_fnoise3_4:
1164 case nir_op_fnoise4_1:
1165 case nir_op_fnoise4_2:
1166 case nir_op_fnoise4_3:
1167 case nir_op_fnoise4_4:
1168 unreachable("not reached: should be handled by lower_noise");
1169
1170 case nir_op_ldexp:
1171 unreachable("not reached: should be handled by ldexp_to_arith()");
1172
1173 case nir_op_fsqrt:
1174 inst = bld.emit(SHADER_OPCODE_SQRT, result, op[0]);
1175 inst->saturate = instr->dest.saturate;
1176 break;
1177
1178 case nir_op_frsq:
1179 inst = bld.emit(SHADER_OPCODE_RSQ, result, op[0]);
1180 inst->saturate = instr->dest.saturate;
1181 break;
1182
1183 case nir_op_b2i:
1184 case nir_op_b2f:
1185 bld.MOV(result, negate(op[0]));
1186 break;
1187
1188 case nir_op_i2b:
1189 case nir_op_f2b: {
1190 uint32_t bit_size = nir_src_bit_size(instr->src[0].src);
1191 if (bit_size == 64) {
1192 /* two-argument instructions can't take 64-bit immediates */
1193 fs_reg zero;
1194 fs_reg tmp;
1195
1196 if (instr->op == nir_op_f2b) {
1197 zero = vgrf(glsl_type::double_type);
1198 tmp = vgrf(glsl_type::double_type);
1199 bld.MOV(zero, setup_imm_df(bld, 0.0));
1200 } else {
1201 zero = vgrf(glsl_type::int64_t_type);
1202 tmp = vgrf(glsl_type::int64_t_type);
1203 bld.MOV(zero, brw_imm_q(0));
1204 }
1205
1206 /* A SIMD16 execution needs to be split in two instructions, so use
1207 * a vgrf instead of the flag register as dst so instruction splitting
1208 * works
1209 */
1210 bld.CMP(tmp, op[0], zero, BRW_CONDITIONAL_NZ);
1211 bld.MOV(result, subscript(tmp, BRW_REGISTER_TYPE_UD, 0));
1212 } else {
1213 fs_reg zero;
1214 if (bit_size == 32) {
1215 zero = instr->op == nir_op_f2b ? brw_imm_f(0.0f) : brw_imm_d(0);
1216 } else {
1217 assert(bit_size == 16);
1218 zero = instr->op == nir_op_f2b ?
1219 retype(brw_imm_w(0), BRW_REGISTER_TYPE_HF) : brw_imm_w(0);
1220 }
1221 bld.CMP(result, op[0], zero, BRW_CONDITIONAL_NZ);
1222 }
1223 break;
1224 }
1225
1226 case nir_op_ftrunc:
1227 inst = bld.RNDZ(result, op[0]);
1228 inst->saturate = instr->dest.saturate;
1229 break;
1230
1231 case nir_op_fceil: {
1232 op[0].negate = !op[0].negate;
1233 fs_reg temp = vgrf(glsl_type::float_type);
1234 bld.RNDD(temp, op[0]);
1235 temp.negate = true;
1236 inst = bld.MOV(result, temp);
1237 inst->saturate = instr->dest.saturate;
1238 break;
1239 }
1240 case nir_op_ffloor:
1241 inst = bld.RNDD(result, op[0]);
1242 inst->saturate = instr->dest.saturate;
1243 break;
1244 case nir_op_ffract:
1245 inst = bld.FRC(result, op[0]);
1246 inst->saturate = instr->dest.saturate;
1247 break;
1248 case nir_op_fround_even:
1249 inst = bld.RNDE(result, op[0]);
1250 inst->saturate = instr->dest.saturate;
1251 break;
1252
1253 case nir_op_fquantize2f16: {
1254 fs_reg tmp16 = bld.vgrf(BRW_REGISTER_TYPE_D);
1255 fs_reg tmp32 = bld.vgrf(BRW_REGISTER_TYPE_F);
1256 fs_reg zero = bld.vgrf(BRW_REGISTER_TYPE_F);
1257
1258 /* The destination stride must be at least as big as the source stride. */
1259 tmp16.type = BRW_REGISTER_TYPE_W;
1260 tmp16.stride = 2;
1261
1262 /* Check for denormal */
1263 fs_reg abs_src0 = op[0];
1264 abs_src0.abs = true;
1265 bld.CMP(bld.null_reg_f(), abs_src0, brw_imm_f(ldexpf(1.0, -14)),
1266 BRW_CONDITIONAL_L);
1267 /* Get the appropriately signed zero */
1268 bld.AND(retype(zero, BRW_REGISTER_TYPE_UD),
1269 retype(op[0], BRW_REGISTER_TYPE_UD),
1270 brw_imm_ud(0x80000000));
1271 /* Do the actual F32 -> F16 -> F32 conversion */
1272 bld.emit(BRW_OPCODE_F32TO16, tmp16, op[0]);
1273 bld.emit(BRW_OPCODE_F16TO32, tmp32, tmp16);
1274 /* Select that or zero based on normal status */
1275 inst = bld.SEL(result, zero, tmp32);
1276 inst->predicate = BRW_PREDICATE_NORMAL;
1277 inst->saturate = instr->dest.saturate;
1278 break;
1279 }
1280
1281 case nir_op_imin:
1282 case nir_op_umin:
1283 case nir_op_fmin:
1284 inst = bld.emit_minmax(result, op[0], op[1], BRW_CONDITIONAL_L);
1285 inst->saturate = instr->dest.saturate;
1286 break;
1287
1288 case nir_op_imax:
1289 case nir_op_umax:
1290 case nir_op_fmax:
1291 inst = bld.emit_minmax(result, op[0], op[1], BRW_CONDITIONAL_GE);
1292 inst->saturate = instr->dest.saturate;
1293 break;
1294
1295 case nir_op_pack_snorm_2x16:
1296 case nir_op_pack_snorm_4x8:
1297 case nir_op_pack_unorm_2x16:
1298 case nir_op_pack_unorm_4x8:
1299 case nir_op_unpack_snorm_2x16:
1300 case nir_op_unpack_snorm_4x8:
1301 case nir_op_unpack_unorm_2x16:
1302 case nir_op_unpack_unorm_4x8:
1303 case nir_op_unpack_half_2x16:
1304 case nir_op_pack_half_2x16:
1305 unreachable("not reached: should be handled by lower_packing_builtins");
1306
1307 case nir_op_unpack_half_2x16_split_x:
1308 inst = bld.emit(FS_OPCODE_UNPACK_HALF_2x16_SPLIT_X, result, op[0]);
1309 inst->saturate = instr->dest.saturate;
1310 break;
1311 case nir_op_unpack_half_2x16_split_y:
1312 inst = bld.emit(FS_OPCODE_UNPACK_HALF_2x16_SPLIT_Y, result, op[0]);
1313 inst->saturate = instr->dest.saturate;
1314 break;
1315
1316 case nir_op_pack_64_2x32_split:
1317 case nir_op_pack_32_2x16_split:
1318 bld.emit(FS_OPCODE_PACK, result, op[0], op[1]);
1319 break;
1320
1321 case nir_op_unpack_64_2x32_split_x:
1322 case nir_op_unpack_64_2x32_split_y: {
1323 if (instr->op == nir_op_unpack_64_2x32_split_x)
1324 bld.MOV(result, subscript(op[0], BRW_REGISTER_TYPE_UD, 0));
1325 else
1326 bld.MOV(result, subscript(op[0], BRW_REGISTER_TYPE_UD, 1));
1327 break;
1328 }
1329
1330 case nir_op_unpack_32_2x16_split_x:
1331 case nir_op_unpack_32_2x16_split_y: {
1332 if (instr->op == nir_op_unpack_32_2x16_split_x)
1333 bld.MOV(result, subscript(op[0], BRW_REGISTER_TYPE_UW, 0));
1334 else
1335 bld.MOV(result, subscript(op[0], BRW_REGISTER_TYPE_UW, 1));
1336 break;
1337 }
1338
1339 case nir_op_fpow:
1340 inst = bld.emit(SHADER_OPCODE_POW, result, op[0], op[1]);
1341 inst->saturate = instr->dest.saturate;
1342 break;
1343
1344 case nir_op_bitfield_reverse:
1345 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1346 bld.BFREV(result, op[0]);
1347 break;
1348
1349 case nir_op_bit_count:
1350 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1351 bld.CBIT(result, op[0]);
1352 break;
1353
1354 case nir_op_ufind_msb: {
1355 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1356 emit_find_msb_using_lzd(bld, result, op[0], false);
1357 break;
1358 }
1359
1360 case nir_op_ifind_msb: {
1361 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1362
1363 if (devinfo->gen < 7) {
1364 emit_find_msb_using_lzd(bld, result, op[0], true);
1365 } else {
1366 bld.FBH(retype(result, BRW_REGISTER_TYPE_UD), op[0]);
1367
1368 /* FBH counts from the MSB side, while GLSL's findMSB() wants the
1369 * count from the LSB side. If FBH didn't return an error
1370 * (0xFFFFFFFF), then subtract the result from 31 to convert the MSB
1371 * count into an LSB count.
1372 */
1373 bld.CMP(bld.null_reg_d(), result, brw_imm_d(-1), BRW_CONDITIONAL_NZ);
1374
1375 inst = bld.ADD(result, result, brw_imm_d(31));
1376 inst->predicate = BRW_PREDICATE_NORMAL;
1377 inst->src[0].negate = true;
1378 }
1379 break;
1380 }
1381
1382 case nir_op_find_lsb:
1383 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1384
1385 if (devinfo->gen < 7) {
1386 fs_reg temp = vgrf(glsl_type::int_type);
1387
1388 /* (x & -x) generates a value that consists of only the LSB of x.
1389 * For all powers of 2, findMSB(y) == findLSB(y).
1390 */
1391 fs_reg src = retype(op[0], BRW_REGISTER_TYPE_D);
1392 fs_reg negated_src = src;
1393
1394 /* One must be negated, and the other must be non-negated. It
1395 * doesn't matter which is which.
1396 */
1397 negated_src.negate = true;
1398 src.negate = false;
1399
1400 bld.AND(temp, src, negated_src);
1401 emit_find_msb_using_lzd(bld, result, temp, false);
1402 } else {
1403 bld.FBL(result, op[0]);
1404 }
1405 break;
1406
1407 case nir_op_ubitfield_extract:
1408 case nir_op_ibitfield_extract:
1409 unreachable("should have been lowered");
1410 case nir_op_ubfe:
1411 case nir_op_ibfe:
1412 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1413 bld.BFE(result, op[2], op[1], op[0]);
1414 break;
1415 case nir_op_bfm:
1416 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1417 bld.BFI1(result, op[0], op[1]);
1418 break;
1419 case nir_op_bfi:
1420 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1421 bld.BFI2(result, op[0], op[1], op[2]);
1422 break;
1423
1424 case nir_op_bitfield_insert:
1425 unreachable("not reached: should have been lowered");
1426
1427 case nir_op_ishl:
1428 case nir_op_ishr:
1429 case nir_op_ushr: {
1430 fs_reg shift_count = op[1];
1431
1432 if (devinfo->is_cherryview || gen_device_info_is_9lp(devinfo)) {
1433 if (op[1].file == VGRF &&
1434 (result.type == BRW_REGISTER_TYPE_Q ||
1435 result.type == BRW_REGISTER_TYPE_UQ)) {
1436 shift_count = fs_reg(VGRF, alloc.allocate(dispatch_width / 4),
1437 BRW_REGISTER_TYPE_UD);
1438 shift_count.stride = 2;
1439 bld.MOV(shift_count, op[1]);
1440 }
1441 }
1442
1443 switch (instr->op) {
1444 case nir_op_ishl:
1445 bld.SHL(result, op[0], shift_count);
1446 break;
1447 case nir_op_ishr:
1448 bld.ASR(result, op[0], shift_count);
1449 break;
1450 case nir_op_ushr:
1451 bld.SHR(result, op[0], shift_count);
1452 break;
1453 default:
1454 unreachable("not reached");
1455 }
1456 break;
1457 }
1458
1459 case nir_op_pack_half_2x16_split:
1460 bld.emit(FS_OPCODE_PACK_HALF_2x16_SPLIT, result, op[0], op[1]);
1461 break;
1462
1463 case nir_op_ffma:
1464 inst = bld.MAD(result, op[2], op[1], op[0]);
1465 inst->saturate = instr->dest.saturate;
1466 break;
1467
1468 case nir_op_flrp:
1469 inst = bld.LRP(result, op[0], op[1], op[2]);
1470 inst->saturate = instr->dest.saturate;
1471 break;
1472
1473 case nir_op_bcsel:
1474 if (optimize_frontfacing_ternary(instr, result))
1475 return;
1476
1477 bld.CMP(bld.null_reg_d(), op[0], brw_imm_d(0), BRW_CONDITIONAL_NZ);
1478 inst = bld.SEL(result, op[1], op[2]);
1479 inst->predicate = BRW_PREDICATE_NORMAL;
1480 break;
1481
1482 case nir_op_extract_u8:
1483 case nir_op_extract_i8: {
1484 nir_const_value *byte = nir_src_as_const_value(instr->src[1].src);
1485 assert(byte != NULL);
1486
1487 /* The PRMs say:
1488 *
1489 * BDW+
1490 * There is no direct conversion from B/UB to Q/UQ or Q/UQ to B/UB.
1491 * Use two instructions and a word or DWord intermediate integer type.
1492 */
1493 if (nir_dest_bit_size(instr->dest.dest) == 64) {
1494 const brw_reg_type type = brw_int_type(2, instr->op == nir_op_extract_i8);
1495
1496 if (instr->op == nir_op_extract_i8) {
1497 /* If we need to sign extend, extract to a word first */
1498 fs_reg w_temp = bld.vgrf(BRW_REGISTER_TYPE_W);
1499 bld.MOV(w_temp, subscript(op[0], type, byte->u32[0]));
1500 bld.MOV(result, w_temp);
1501 } else {
1502 /* Otherwise use an AND with 0xff and a word type */
1503 bld.AND(result, subscript(op[0], type, byte->u32[0] / 2), brw_imm_uw(0xff));
1504 }
1505 } else {
1506 const brw_reg_type type = brw_int_type(1, instr->op == nir_op_extract_i8);
1507 bld.MOV(result, subscript(op[0], type, byte->u32[0]));
1508 }
1509 break;
1510 }
1511
1512 case nir_op_extract_u16:
1513 case nir_op_extract_i16: {
1514 const brw_reg_type type = brw_int_type(2, instr->op == nir_op_extract_i16);
1515 nir_const_value *word = nir_src_as_const_value(instr->src[1].src);
1516 assert(word != NULL);
1517 bld.MOV(result, subscript(op[0], type, word->u32[0]));
1518 break;
1519 }
1520
1521 default:
1522 unreachable("unhandled instruction");
1523 }
1524
1525 /* If we need to do a boolean resolve, replace the result with -(x & 1)
1526 * to sign extend the low bit to 0/~0
1527 */
1528 if (devinfo->gen <= 5 &&
1529 (instr->instr.pass_flags & BRW_NIR_BOOLEAN_MASK) == BRW_NIR_BOOLEAN_NEEDS_RESOLVE) {
1530 fs_reg masked = vgrf(glsl_type::int_type);
1531 bld.AND(masked, result, brw_imm_d(1));
1532 masked.negate = true;
1533 bld.MOV(retype(result, BRW_REGISTER_TYPE_D), masked);
1534 }
1535 }
1536
1537 void
1538 fs_visitor::nir_emit_load_const(const fs_builder &bld,
1539 nir_load_const_instr *instr)
1540 {
1541 const brw_reg_type reg_type =
1542 brw_reg_type_from_bit_size(instr->def.bit_size, BRW_REGISTER_TYPE_D);
1543 fs_reg reg = bld.vgrf(reg_type, instr->def.num_components);
1544
1545 switch (instr->def.bit_size) {
1546 case 16:
1547 for (unsigned i = 0; i < instr->def.num_components; i++)
1548 bld.MOV(offset(reg, bld, i), brw_imm_w(instr->value.i16[i]));
1549 break;
1550
1551 case 32:
1552 for (unsigned i = 0; i < instr->def.num_components; i++)
1553 bld.MOV(offset(reg, bld, i), brw_imm_d(instr->value.i32[i]));
1554 break;
1555
1556 case 64:
1557 assert(devinfo->gen >= 7);
1558 if (devinfo->gen == 7) {
1559 /* We don't get 64-bit integer types until gen8 */
1560 for (unsigned i = 0; i < instr->def.num_components; i++) {
1561 bld.MOV(retype(offset(reg, bld, i), BRW_REGISTER_TYPE_DF),
1562 setup_imm_df(bld, instr->value.f64[i]));
1563 }
1564 } else {
1565 for (unsigned i = 0; i < instr->def.num_components; i++)
1566 bld.MOV(offset(reg, bld, i), brw_imm_q(instr->value.i64[i]));
1567 }
1568 break;
1569
1570 default:
1571 unreachable("Invalid bit size");
1572 }
1573
1574 nir_ssa_values[instr->def.index] = reg;
1575 }
1576
1577 fs_reg
1578 fs_visitor::get_nir_src(const nir_src &src)
1579 {
1580 fs_reg reg;
1581 if (src.is_ssa) {
1582 if (src.ssa->parent_instr->type == nir_instr_type_ssa_undef) {
1583 const brw_reg_type reg_type =
1584 brw_reg_type_from_bit_size(src.ssa->bit_size, BRW_REGISTER_TYPE_D);
1585 reg = bld.vgrf(reg_type, src.ssa->num_components);
1586 } else {
1587 reg = nir_ssa_values[src.ssa->index];
1588 }
1589 } else {
1590 /* We don't handle indirects on locals */
1591 assert(src.reg.indirect == NULL);
1592 reg = offset(nir_locals[src.reg.reg->index], bld,
1593 src.reg.base_offset * src.reg.reg->num_components);
1594 }
1595
1596 if (nir_src_bit_size(src) == 64 && devinfo->gen == 7) {
1597 /* The only 64-bit type available on gen7 is DF, so use that. */
1598 reg.type = BRW_REGISTER_TYPE_DF;
1599 } else {
1600 /* To avoid floating-point denorm flushing problems, set the type by
1601 * default to an integer type - instructions that need floating point
1602 * semantics will set this to F if they need to
1603 */
1604 reg.type = brw_reg_type_from_bit_size(nir_src_bit_size(src),
1605 BRW_REGISTER_TYPE_D);
1606 }
1607
1608 return reg;
1609 }
1610
1611 /**
1612 * Return an IMM for constants; otherwise call get_nir_src() as normal.
1613 *
1614 * This function should not be called on any value which may be 64 bits.
1615 * We could theoretically support 64-bit on gen8+ but we choose not to
1616 * because it wouldn't work in general (no gen7 support) and there are
1617 * enough restrictions in 64-bit immediates that you can't take the return
1618 * value and treat it the same as the result of get_nir_src().
1619 */
1620 fs_reg
1621 fs_visitor::get_nir_src_imm(const nir_src &src)
1622 {
1623 nir_const_value *val = nir_src_as_const_value(src);
1624 assert(nir_src_bit_size(src) == 32);
1625 return val ? fs_reg(brw_imm_d(val->i32[0])) : get_nir_src(src);
1626 }
1627
1628 fs_reg
1629 fs_visitor::get_nir_dest(const nir_dest &dest)
1630 {
1631 if (dest.is_ssa) {
1632 const brw_reg_type reg_type =
1633 brw_reg_type_from_bit_size(dest.ssa.bit_size, BRW_REGISTER_TYPE_F);
1634 nir_ssa_values[dest.ssa.index] =
1635 bld.vgrf(reg_type, dest.ssa.num_components);
1636 return nir_ssa_values[dest.ssa.index];
1637 } else {
1638 /* We don't handle indirects on locals */
1639 assert(dest.reg.indirect == NULL);
1640 return offset(nir_locals[dest.reg.reg->index], bld,
1641 dest.reg.base_offset * dest.reg.reg->num_components);
1642 }
1643 }
1644
1645 fs_reg
1646 fs_visitor::get_nir_image_deref(const nir_deref_var *deref)
1647 {
1648 fs_reg image(UNIFORM, deref->var->data.driver_location / 4,
1649 BRW_REGISTER_TYPE_UD);
1650 fs_reg indirect;
1651 unsigned indirect_max = 0;
1652
1653 for (const nir_deref *tail = &deref->deref; tail->child;
1654 tail = tail->child) {
1655 const nir_deref_array *deref_array = nir_deref_as_array(tail->child);
1656 assert(tail->child->deref_type == nir_deref_type_array);
1657 const unsigned size = glsl_get_length(tail->type);
1658 const unsigned element_size = type_size_scalar(deref_array->deref.type);
1659 const unsigned base = MIN2(deref_array->base_offset, size - 1);
1660 image = offset(image, bld, base * element_size);
1661
1662 if (deref_array->deref_array_type == nir_deref_array_type_indirect) {
1663 fs_reg tmp = vgrf(glsl_type::uint_type);
1664
1665 /* Accessing an invalid surface index with the dataport can result
1666 * in a hang. According to the spec "if the index used to
1667 * select an individual element is negative or greater than or
1668 * equal to the size of the array, the results of the operation
1669 * are undefined but may not lead to termination" -- which is one
1670 * of the possible outcomes of the hang. Clamp the index to
1671 * prevent access outside of the array bounds.
1672 */
1673 bld.emit_minmax(tmp, retype(get_nir_src(deref_array->indirect),
1674 BRW_REGISTER_TYPE_UD),
1675 brw_imm_ud(size - base - 1), BRW_CONDITIONAL_L);
1676
1677 indirect_max += element_size * (tail->type->length - 1);
1678
1679 bld.MUL(tmp, tmp, brw_imm_ud(element_size * 4));
1680 if (indirect.file == BAD_FILE) {
1681 indirect = tmp;
1682 } else {
1683 bld.ADD(indirect, indirect, tmp);
1684 }
1685 }
1686 }
1687
1688 if (indirect.file == BAD_FILE) {
1689 return image;
1690 } else {
1691 /* Emit a pile of MOVs to load the uniform into a temporary. The
1692 * dead-code elimination pass will get rid of what we don't use.
1693 */
1694 fs_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_UD, BRW_IMAGE_PARAM_SIZE);
1695 for (unsigned j = 0; j < BRW_IMAGE_PARAM_SIZE; j++) {
1696 bld.emit(SHADER_OPCODE_MOV_INDIRECT,
1697 offset(tmp, bld, j), offset(image, bld, j),
1698 indirect, brw_imm_ud((indirect_max + 1) * 4));
1699 }
1700 return tmp;
1701 }
1702 }
1703
1704 void
1705 fs_visitor::emit_percomp(const fs_builder &bld, const fs_inst &inst,
1706 unsigned wr_mask)
1707 {
1708 for (unsigned i = 0; i < 4; i++) {
1709 if (!((wr_mask >> i) & 1))
1710 continue;
1711
1712 fs_inst *new_inst = new(mem_ctx) fs_inst(inst);
1713 new_inst->dst = offset(new_inst->dst, bld, i);
1714 for (unsigned j = 0; j < new_inst->sources; j++)
1715 if (new_inst->src[j].file == VGRF)
1716 new_inst->src[j] = offset(new_inst->src[j], bld, i);
1717
1718 bld.emit(new_inst);
1719 }
1720 }
1721
1722 /**
1723 * Get the matching channel register datatype for an image intrinsic of the
1724 * specified GLSL image type.
1725 */
1726 static brw_reg_type
1727 get_image_base_type(const glsl_type *type)
1728 {
1729 switch ((glsl_base_type)type->sampled_type) {
1730 case GLSL_TYPE_UINT:
1731 return BRW_REGISTER_TYPE_UD;
1732 case GLSL_TYPE_INT:
1733 return BRW_REGISTER_TYPE_D;
1734 case GLSL_TYPE_FLOAT:
1735 return BRW_REGISTER_TYPE_F;
1736 default:
1737 unreachable("Not reached.");
1738 }
1739 }
1740
1741 /**
1742 * Get the appropriate atomic op for an image atomic intrinsic.
1743 */
1744 static unsigned
1745 get_image_atomic_op(nir_intrinsic_op op, const glsl_type *type)
1746 {
1747 switch (op) {
1748 case nir_intrinsic_image_var_atomic_add:
1749 return BRW_AOP_ADD;
1750 case nir_intrinsic_image_var_atomic_min:
1751 return (get_image_base_type(type) == BRW_REGISTER_TYPE_D ?
1752 BRW_AOP_IMIN : BRW_AOP_UMIN);
1753 case nir_intrinsic_image_var_atomic_max:
1754 return (get_image_base_type(type) == BRW_REGISTER_TYPE_D ?
1755 BRW_AOP_IMAX : BRW_AOP_UMAX);
1756 case nir_intrinsic_image_var_atomic_and:
1757 return BRW_AOP_AND;
1758 case nir_intrinsic_image_var_atomic_or:
1759 return BRW_AOP_OR;
1760 case nir_intrinsic_image_var_atomic_xor:
1761 return BRW_AOP_XOR;
1762 case nir_intrinsic_image_var_atomic_exchange:
1763 return BRW_AOP_MOV;
1764 case nir_intrinsic_image_var_atomic_comp_swap:
1765 return BRW_AOP_CMPWR;
1766 default:
1767 unreachable("Not reachable.");
1768 }
1769 }
1770
1771 static fs_inst *
1772 emit_pixel_interpolater_send(const fs_builder &bld,
1773 enum opcode opcode,
1774 const fs_reg &dst,
1775 const fs_reg &src,
1776 const fs_reg &desc,
1777 glsl_interp_mode interpolation)
1778 {
1779 struct brw_wm_prog_data *wm_prog_data =
1780 brw_wm_prog_data(bld.shader->stage_prog_data);
1781 fs_inst *inst;
1782 fs_reg payload;
1783 int mlen;
1784
1785 if (src.file == BAD_FILE) {
1786 /* Dummy payload */
1787 payload = bld.vgrf(BRW_REGISTER_TYPE_F, 1);
1788 mlen = 1;
1789 } else {
1790 payload = src;
1791 mlen = 2 * bld.dispatch_width() / 8;
1792 }
1793
1794 inst = bld.emit(opcode, dst, payload, desc);
1795 inst->mlen = mlen;
1796 /* 2 floats per slot returned */
1797 inst->size_written = 2 * dst.component_size(inst->exec_size);
1798 inst->pi_noperspective = interpolation == INTERP_MODE_NOPERSPECTIVE;
1799
1800 wm_prog_data->pulls_bary = true;
1801
1802 return inst;
1803 }
1804
1805 /**
1806 * Computes 1 << x, given a D/UD register containing some value x.
1807 */
1808 static fs_reg
1809 intexp2(const fs_builder &bld, const fs_reg &x)
1810 {
1811 assert(x.type == BRW_REGISTER_TYPE_UD || x.type == BRW_REGISTER_TYPE_D);
1812
1813 fs_reg result = bld.vgrf(x.type, 1);
1814 fs_reg one = bld.vgrf(x.type, 1);
1815
1816 bld.MOV(one, retype(brw_imm_d(1), one.type));
1817 bld.SHL(result, one, x);
1818 return result;
1819 }
1820
1821 void
1822 fs_visitor::emit_gs_end_primitive(const nir_src &vertex_count_nir_src)
1823 {
1824 assert(stage == MESA_SHADER_GEOMETRY);
1825
1826 struct brw_gs_prog_data *gs_prog_data = brw_gs_prog_data(prog_data);
1827
1828 if (gs_compile->control_data_header_size_bits == 0)
1829 return;
1830
1831 /* We can only do EndPrimitive() functionality when the control data
1832 * consists of cut bits. Fortunately, the only time it isn't is when the
1833 * output type is points, in which case EndPrimitive() is a no-op.
1834 */
1835 if (gs_prog_data->control_data_format !=
1836 GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_CUT) {
1837 return;
1838 }
1839
1840 /* Cut bits use one bit per vertex. */
1841 assert(gs_compile->control_data_bits_per_vertex == 1);
1842
1843 fs_reg vertex_count = get_nir_src(vertex_count_nir_src);
1844 vertex_count.type = BRW_REGISTER_TYPE_UD;
1845
1846 /* Cut bit n should be set to 1 if EndPrimitive() was called after emitting
1847 * vertex n, 0 otherwise. So all we need to do here is mark bit
1848 * (vertex_count - 1) % 32 in the cut_bits register to indicate that
1849 * EndPrimitive() was called after emitting vertex (vertex_count - 1);
1850 * vec4_gs_visitor::emit_control_data_bits() will take care of the rest.
1851 *
1852 * Note that if EndPrimitive() is called before emitting any vertices, this
1853 * will cause us to set bit 31 of the control_data_bits register to 1.
1854 * That's fine because:
1855 *
1856 * - If max_vertices < 32, then vertex number 31 (zero-based) will never be
1857 * output, so the hardware will ignore cut bit 31.
1858 *
1859 * - If max_vertices == 32, then vertex number 31 is guaranteed to be the
1860 * last vertex, so setting cut bit 31 has no effect (since the primitive
1861 * is automatically ended when the GS terminates).
1862 *
1863 * - If max_vertices > 32, then the ir_emit_vertex visitor will reset the
1864 * control_data_bits register to 0 when the first vertex is emitted.
1865 */
1866
1867 const fs_builder abld = bld.annotate("end primitive");
1868
1869 /* control_data_bits |= 1 << ((vertex_count - 1) % 32) */
1870 fs_reg prev_count = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
1871 abld.ADD(prev_count, vertex_count, brw_imm_ud(0xffffffffu));
1872 fs_reg mask = intexp2(abld, prev_count);
1873 /* Note: we're relying on the fact that the GEN SHL instruction only pays
1874 * attention to the lower 5 bits of its second source argument, so on this
1875 * architecture, 1 << (vertex_count - 1) is equivalent to 1 <<
1876 * ((vertex_count - 1) % 32).
1877 */
1878 abld.OR(this->control_data_bits, this->control_data_bits, mask);
1879 }
1880
1881 void
1882 fs_visitor::emit_gs_control_data_bits(const fs_reg &vertex_count)
1883 {
1884 assert(stage == MESA_SHADER_GEOMETRY);
1885 assert(gs_compile->control_data_bits_per_vertex != 0);
1886
1887 struct brw_gs_prog_data *gs_prog_data = brw_gs_prog_data(prog_data);
1888
1889 const fs_builder abld = bld.annotate("emit control data bits");
1890 const fs_builder fwa_bld = bld.exec_all();
1891
1892 /* We use a single UD register to accumulate control data bits (32 bits
1893 * for each of the SIMD8 channels). So we need to write a DWord (32 bits)
1894 * at a time.
1895 *
1896 * Unfortunately, the URB_WRITE_SIMD8 message uses 128-bit (OWord) offsets.
1897 * We have select a 128-bit group via the Global and Per-Slot Offsets, then
1898 * use the Channel Mask phase to enable/disable which DWord within that
1899 * group to write. (Remember, different SIMD8 channels may have emitted
1900 * different numbers of vertices, so we may need per-slot offsets.)
1901 *
1902 * Channel masking presents an annoying problem: we may have to replicate
1903 * the data up to 4 times:
1904 *
1905 * Msg = Handles, Per-Slot Offsets, Channel Masks, Data, Data, Data, Data.
1906 *
1907 * To avoid penalizing shaders that emit a small number of vertices, we
1908 * can avoid these sometimes: if the size of the control data header is
1909 * <= 128 bits, then there is only 1 OWord. All SIMD8 channels will land
1910 * land in the same 128-bit group, so we can skip per-slot offsets.
1911 *
1912 * Similarly, if the control data header is <= 32 bits, there is only one
1913 * DWord, so we can skip channel masks.
1914 */
1915 enum opcode opcode = SHADER_OPCODE_URB_WRITE_SIMD8;
1916
1917 fs_reg channel_mask, per_slot_offset;
1918
1919 if (gs_compile->control_data_header_size_bits > 32) {
1920 opcode = SHADER_OPCODE_URB_WRITE_SIMD8_MASKED;
1921 channel_mask = vgrf(glsl_type::uint_type);
1922 }
1923
1924 if (gs_compile->control_data_header_size_bits > 128) {
1925 opcode = SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT;
1926 per_slot_offset = vgrf(glsl_type::uint_type);
1927 }
1928
1929 /* Figure out which DWord we're trying to write to using the formula:
1930 *
1931 * dword_index = (vertex_count - 1) * bits_per_vertex / 32
1932 *
1933 * Since bits_per_vertex is a power of two, and is known at compile
1934 * time, this can be optimized to:
1935 *
1936 * dword_index = (vertex_count - 1) >> (6 - log2(bits_per_vertex))
1937 */
1938 if (opcode != SHADER_OPCODE_URB_WRITE_SIMD8) {
1939 fs_reg dword_index = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
1940 fs_reg prev_count = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
1941 abld.ADD(prev_count, vertex_count, brw_imm_ud(0xffffffffu));
1942 unsigned log2_bits_per_vertex =
1943 util_last_bit(gs_compile->control_data_bits_per_vertex);
1944 abld.SHR(dword_index, prev_count, brw_imm_ud(6u - log2_bits_per_vertex));
1945
1946 if (per_slot_offset.file != BAD_FILE) {
1947 /* Set the per-slot offset to dword_index / 4, so that we'll write to
1948 * the appropriate OWord within the control data header.
1949 */
1950 abld.SHR(per_slot_offset, dword_index, brw_imm_ud(2u));
1951 }
1952
1953 /* Set the channel masks to 1 << (dword_index % 4), so that we'll
1954 * write to the appropriate DWORD within the OWORD.
1955 */
1956 fs_reg channel = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
1957 fwa_bld.AND(channel, dword_index, brw_imm_ud(3u));
1958 channel_mask = intexp2(fwa_bld, channel);
1959 /* Then the channel masks need to be in bits 23:16. */
1960 fwa_bld.SHL(channel_mask, channel_mask, brw_imm_ud(16u));
1961 }
1962
1963 /* Store the control data bits in the message payload and send it. */
1964 int mlen = 2;
1965 if (channel_mask.file != BAD_FILE)
1966 mlen += 4; /* channel masks, plus 3 extra copies of the data */
1967 if (per_slot_offset.file != BAD_FILE)
1968 mlen++;
1969
1970 fs_reg payload = bld.vgrf(BRW_REGISTER_TYPE_UD, mlen);
1971 fs_reg *sources = ralloc_array(mem_ctx, fs_reg, mlen);
1972 int i = 0;
1973 sources[i++] = fs_reg(retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD));
1974 if (per_slot_offset.file != BAD_FILE)
1975 sources[i++] = per_slot_offset;
1976 if (channel_mask.file != BAD_FILE)
1977 sources[i++] = channel_mask;
1978 while (i < mlen) {
1979 sources[i++] = this->control_data_bits;
1980 }
1981
1982 abld.LOAD_PAYLOAD(payload, sources, mlen, mlen);
1983 fs_inst *inst = abld.emit(opcode, reg_undef, payload);
1984 inst->mlen = mlen;
1985 /* We need to increment Global Offset by 256-bits to make room for
1986 * Broadwell's extra "Vertex Count" payload at the beginning of the
1987 * URB entry. Since this is an OWord message, Global Offset is counted
1988 * in 128-bit units, so we must set it to 2.
1989 */
1990 if (gs_prog_data->static_vertex_count == -1)
1991 inst->offset = 2;
1992 }
1993
1994 void
1995 fs_visitor::set_gs_stream_control_data_bits(const fs_reg &vertex_count,
1996 unsigned stream_id)
1997 {
1998 /* control_data_bits |= stream_id << ((2 * (vertex_count - 1)) % 32) */
1999
2000 /* Note: we are calling this *before* increasing vertex_count, so
2001 * this->vertex_count == vertex_count - 1 in the formula above.
2002 */
2003
2004 /* Stream mode uses 2 bits per vertex */
2005 assert(gs_compile->control_data_bits_per_vertex == 2);
2006
2007 /* Must be a valid stream */
2008 assert(stream_id < MAX_VERTEX_STREAMS);
2009
2010 /* Control data bits are initialized to 0 so we don't have to set any
2011 * bits when sending vertices to stream 0.
2012 */
2013 if (stream_id == 0)
2014 return;
2015
2016 const fs_builder abld = bld.annotate("set stream control data bits", NULL);
2017
2018 /* reg::sid = stream_id */
2019 fs_reg sid = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2020 abld.MOV(sid, brw_imm_ud(stream_id));
2021
2022 /* reg:shift_count = 2 * (vertex_count - 1) */
2023 fs_reg shift_count = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2024 abld.SHL(shift_count, vertex_count, brw_imm_ud(1u));
2025
2026 /* Note: we're relying on the fact that the GEN SHL instruction only pays
2027 * attention to the lower 5 bits of its second source argument, so on this
2028 * architecture, stream_id << 2 * (vertex_count - 1) is equivalent to
2029 * stream_id << ((2 * (vertex_count - 1)) % 32).
2030 */
2031 fs_reg mask = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2032 abld.SHL(mask, sid, shift_count);
2033 abld.OR(this->control_data_bits, this->control_data_bits, mask);
2034 }
2035
2036 void
2037 fs_visitor::emit_gs_vertex(const nir_src &vertex_count_nir_src,
2038 unsigned stream_id)
2039 {
2040 assert(stage == MESA_SHADER_GEOMETRY);
2041
2042 struct brw_gs_prog_data *gs_prog_data = brw_gs_prog_data(prog_data);
2043
2044 fs_reg vertex_count = get_nir_src(vertex_count_nir_src);
2045 vertex_count.type = BRW_REGISTER_TYPE_UD;
2046
2047 /* Haswell and later hardware ignores the "Render Stream Select" bits
2048 * from the 3DSTATE_STREAMOUT packet when the SOL stage is disabled,
2049 * and instead sends all primitives down the pipeline for rasterization.
2050 * If the SOL stage is enabled, "Render Stream Select" is honored and
2051 * primitives bound to non-zero streams are discarded after stream output.
2052 *
2053 * Since the only purpose of primives sent to non-zero streams is to
2054 * be recorded by transform feedback, we can simply discard all geometry
2055 * bound to these streams when transform feedback is disabled.
2056 */
2057 if (stream_id > 0 && !nir->info.has_transform_feedback_varyings)
2058 return;
2059
2060 /* If we're outputting 32 control data bits or less, then we can wait
2061 * until the shader is over to output them all. Otherwise we need to
2062 * output them as we go. Now is the time to do it, since we're about to
2063 * output the vertex_count'th vertex, so it's guaranteed that the
2064 * control data bits associated with the (vertex_count - 1)th vertex are
2065 * correct.
2066 */
2067 if (gs_compile->control_data_header_size_bits > 32) {
2068 const fs_builder abld =
2069 bld.annotate("emit vertex: emit control data bits");
2070
2071 /* Only emit control data bits if we've finished accumulating a batch
2072 * of 32 bits. This is the case when:
2073 *
2074 * (vertex_count * bits_per_vertex) % 32 == 0
2075 *
2076 * (in other words, when the last 5 bits of vertex_count *
2077 * bits_per_vertex are 0). Assuming bits_per_vertex == 2^n for some
2078 * integer n (which is always the case, since bits_per_vertex is
2079 * always 1 or 2), this is equivalent to requiring that the last 5-n
2080 * bits of vertex_count are 0:
2081 *
2082 * vertex_count & (2^(5-n) - 1) == 0
2083 *
2084 * 2^(5-n) == 2^5 / 2^n == 32 / bits_per_vertex, so this is
2085 * equivalent to:
2086 *
2087 * vertex_count & (32 / bits_per_vertex - 1) == 0
2088 *
2089 * TODO: If vertex_count is an immediate, we could do some of this math
2090 * at compile time...
2091 */
2092 fs_inst *inst =
2093 abld.AND(bld.null_reg_d(), vertex_count,
2094 brw_imm_ud(32u / gs_compile->control_data_bits_per_vertex - 1u));
2095 inst->conditional_mod = BRW_CONDITIONAL_Z;
2096
2097 abld.IF(BRW_PREDICATE_NORMAL);
2098 /* If vertex_count is 0, then no control data bits have been
2099 * accumulated yet, so we can skip emitting them.
2100 */
2101 abld.CMP(bld.null_reg_d(), vertex_count, brw_imm_ud(0u),
2102 BRW_CONDITIONAL_NEQ);
2103 abld.IF(BRW_PREDICATE_NORMAL);
2104 emit_gs_control_data_bits(vertex_count);
2105 abld.emit(BRW_OPCODE_ENDIF);
2106
2107 /* Reset control_data_bits to 0 so we can start accumulating a new
2108 * batch.
2109 *
2110 * Note: in the case where vertex_count == 0, this neutralizes the
2111 * effect of any call to EndPrimitive() that the shader may have
2112 * made before outputting its first vertex.
2113 */
2114 inst = abld.MOV(this->control_data_bits, brw_imm_ud(0u));
2115 inst->force_writemask_all = true;
2116 abld.emit(BRW_OPCODE_ENDIF);
2117 }
2118
2119 emit_urb_writes(vertex_count);
2120
2121 /* In stream mode we have to set control data bits for all vertices
2122 * unless we have disabled control data bits completely (which we do
2123 * do for GL_POINTS outputs that don't use streams).
2124 */
2125 if (gs_compile->control_data_header_size_bits > 0 &&
2126 gs_prog_data->control_data_format ==
2127 GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_SID) {
2128 set_gs_stream_control_data_bits(vertex_count, stream_id);
2129 }
2130 }
2131
2132 void
2133 fs_visitor::emit_gs_input_load(const fs_reg &dst,
2134 const nir_src &vertex_src,
2135 unsigned base_offset,
2136 const nir_src &offset_src,
2137 unsigned num_components,
2138 unsigned first_component)
2139 {
2140 struct brw_gs_prog_data *gs_prog_data = brw_gs_prog_data(prog_data);
2141
2142 nir_const_value *vertex_const = nir_src_as_const_value(vertex_src);
2143 nir_const_value *offset_const = nir_src_as_const_value(offset_src);
2144 const unsigned push_reg_count = gs_prog_data->base.urb_read_length * 8;
2145
2146 /* TODO: figure out push input layout for invocations == 1 */
2147 /* TODO: make this work with 64-bit inputs */
2148 if (gs_prog_data->invocations == 1 &&
2149 type_sz(dst.type) <= 4 &&
2150 offset_const != NULL && vertex_const != NULL &&
2151 4 * (base_offset + offset_const->u32[0]) < push_reg_count) {
2152 int imm_offset = (base_offset + offset_const->u32[0]) * 4 +
2153 vertex_const->u32[0] * push_reg_count;
2154 for (unsigned i = 0; i < num_components; i++) {
2155 bld.MOV(offset(dst, bld, i),
2156 fs_reg(ATTR, imm_offset + i + first_component, dst.type));
2157 }
2158 return;
2159 }
2160
2161 /* Resort to the pull model. Ensure the VUE handles are provided. */
2162 assert(gs_prog_data->base.include_vue_handles);
2163
2164 unsigned first_icp_handle = gs_prog_data->include_primitive_id ? 3 : 2;
2165 fs_reg icp_handle = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2166
2167 if (gs_prog_data->invocations == 1) {
2168 if (vertex_const) {
2169 /* The vertex index is constant; just select the proper URB handle. */
2170 icp_handle =
2171 retype(brw_vec8_grf(first_icp_handle + vertex_const->i32[0], 0),
2172 BRW_REGISTER_TYPE_UD);
2173 } else {
2174 /* The vertex index is non-constant. We need to use indirect
2175 * addressing to fetch the proper URB handle.
2176 *
2177 * First, we start with the sequence <7, 6, 5, 4, 3, 2, 1, 0>
2178 * indicating that channel <n> should read the handle from
2179 * DWord <n>. We convert that to bytes by multiplying by 4.
2180 *
2181 * Next, we convert the vertex index to bytes by multiplying
2182 * by 32 (shifting by 5), and add the two together. This is
2183 * the final indirect byte offset.
2184 */
2185 fs_reg sequence = bld.vgrf(BRW_REGISTER_TYPE_UW, 1);
2186 fs_reg channel_offsets = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2187 fs_reg vertex_offset_bytes = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2188 fs_reg icp_offset_bytes = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2189
2190 /* sequence = <7, 6, 5, 4, 3, 2, 1, 0> */
2191 bld.MOV(sequence, fs_reg(brw_imm_v(0x76543210)));
2192 /* channel_offsets = 4 * sequence = <28, 24, 20, 16, 12, 8, 4, 0> */
2193 bld.SHL(channel_offsets, sequence, brw_imm_ud(2u));
2194 /* Convert vertex_index to bytes (multiply by 32) */
2195 bld.SHL(vertex_offset_bytes,
2196 retype(get_nir_src(vertex_src), BRW_REGISTER_TYPE_UD),
2197 brw_imm_ud(5u));
2198 bld.ADD(icp_offset_bytes, vertex_offset_bytes, channel_offsets);
2199
2200 /* Use first_icp_handle as the base offset. There is one register
2201 * of URB handles per vertex, so inform the register allocator that
2202 * we might read up to nir->info.gs.vertices_in registers.
2203 */
2204 bld.emit(SHADER_OPCODE_MOV_INDIRECT, icp_handle,
2205 retype(brw_vec8_grf(first_icp_handle, 0), icp_handle.type),
2206 fs_reg(icp_offset_bytes),
2207 brw_imm_ud(nir->info.gs.vertices_in * REG_SIZE));
2208 }
2209 } else {
2210 assert(gs_prog_data->invocations > 1);
2211
2212 if (vertex_const) {
2213 assert(devinfo->gen >= 9 || vertex_const->i32[0] <= 5);
2214 bld.MOV(icp_handle,
2215 retype(brw_vec1_grf(first_icp_handle +
2216 vertex_const->i32[0] / 8,
2217 vertex_const->i32[0] % 8),
2218 BRW_REGISTER_TYPE_UD));
2219 } else {
2220 /* The vertex index is non-constant. We need to use indirect
2221 * addressing to fetch the proper URB handle.
2222 *
2223 */
2224 fs_reg icp_offset_bytes = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2225
2226 /* Convert vertex_index to bytes (multiply by 4) */
2227 bld.SHL(icp_offset_bytes,
2228 retype(get_nir_src(vertex_src), BRW_REGISTER_TYPE_UD),
2229 brw_imm_ud(2u));
2230
2231 /* Use first_icp_handle as the base offset. There is one DWord
2232 * of URB handles per vertex, so inform the register allocator that
2233 * we might read up to ceil(nir->info.gs.vertices_in / 8) registers.
2234 */
2235 bld.emit(SHADER_OPCODE_MOV_INDIRECT, icp_handle,
2236 retype(brw_vec8_grf(first_icp_handle, 0), icp_handle.type),
2237 fs_reg(icp_offset_bytes),
2238 brw_imm_ud(DIV_ROUND_UP(nir->info.gs.vertices_in, 8) *
2239 REG_SIZE));
2240 }
2241 }
2242
2243 fs_inst *inst;
2244
2245 fs_reg tmp_dst = dst;
2246 fs_reg indirect_offset = get_nir_src(offset_src);
2247 unsigned num_iterations = 1;
2248 unsigned orig_num_components = num_components;
2249
2250 if (type_sz(dst.type) == 8) {
2251 if (num_components > 2) {
2252 num_iterations = 2;
2253 num_components = 2;
2254 }
2255 fs_reg tmp = fs_reg(VGRF, alloc.allocate(4), dst.type);
2256 tmp_dst = tmp;
2257 first_component = first_component / 2;
2258 }
2259
2260 for (unsigned iter = 0; iter < num_iterations; iter++) {
2261 if (offset_const) {
2262 /* Constant indexing - use global offset. */
2263 if (first_component != 0) {
2264 unsigned read_components = num_components + first_component;
2265 fs_reg tmp = bld.vgrf(dst.type, read_components);
2266 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, tmp, icp_handle);
2267 inst->size_written = read_components *
2268 tmp.component_size(inst->exec_size);
2269 for (unsigned i = 0; i < num_components; i++) {
2270 bld.MOV(offset(tmp_dst, bld, i),
2271 offset(tmp, bld, i + first_component));
2272 }
2273 } else {
2274 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, tmp_dst,
2275 icp_handle);
2276 inst->size_written = num_components *
2277 tmp_dst.component_size(inst->exec_size);
2278 }
2279 inst->offset = base_offset + offset_const->u32[0];
2280 inst->mlen = 1;
2281 } else {
2282 /* Indirect indexing - use per-slot offsets as well. */
2283 const fs_reg srcs[] = { icp_handle, indirect_offset };
2284 unsigned read_components = num_components + first_component;
2285 fs_reg tmp = bld.vgrf(dst.type, read_components);
2286 fs_reg payload = bld.vgrf(BRW_REGISTER_TYPE_UD, 2);
2287 bld.LOAD_PAYLOAD(payload, srcs, ARRAY_SIZE(srcs), 0);
2288 if (first_component != 0) {
2289 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, tmp,
2290 payload);
2291 inst->size_written = read_components *
2292 tmp.component_size(inst->exec_size);
2293 for (unsigned i = 0; i < num_components; i++) {
2294 bld.MOV(offset(tmp_dst, bld, i),
2295 offset(tmp, bld, i + first_component));
2296 }
2297 } else {
2298 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, tmp_dst,
2299 payload);
2300 inst->size_written = num_components *
2301 tmp_dst.component_size(inst->exec_size);
2302 }
2303 inst->offset = base_offset;
2304 inst->mlen = 2;
2305 }
2306
2307 if (type_sz(dst.type) == 8) {
2308 shuffle_from_32bit_read(bld,
2309 offset(dst, bld, iter * 2),
2310 retype(tmp_dst, BRW_REGISTER_TYPE_D),
2311 0,
2312 num_components);
2313 }
2314
2315 if (num_iterations > 1) {
2316 num_components = orig_num_components - 2;
2317 if(offset_const) {
2318 base_offset++;
2319 } else {
2320 fs_reg new_indirect = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2321 bld.ADD(new_indirect, indirect_offset, brw_imm_ud(1u));
2322 indirect_offset = new_indirect;
2323 }
2324 }
2325 }
2326 }
2327
2328 fs_reg
2329 fs_visitor::get_indirect_offset(nir_intrinsic_instr *instr)
2330 {
2331 nir_src *offset_src = nir_get_io_offset_src(instr);
2332 nir_const_value *const_value = nir_src_as_const_value(*offset_src);
2333
2334 if (const_value) {
2335 /* The only constant offset we should find is 0. brw_nir.c's
2336 * add_const_offset_to_base() will fold other constant offsets
2337 * into instr->const_index[0].
2338 */
2339 assert(const_value->u32[0] == 0);
2340 return fs_reg();
2341 }
2342
2343 return get_nir_src(*offset_src);
2344 }
2345
2346 static void
2347 do_untyped_vector_read(const fs_builder &bld,
2348 const fs_reg dest,
2349 const fs_reg surf_index,
2350 const fs_reg offset_reg,
2351 unsigned num_components)
2352 {
2353 if (type_sz(dest.type) <= 2) {
2354 assert(dest.stride == 1);
2355 boolean is_const_offset = offset_reg.file == BRW_IMMEDIATE_VALUE;
2356
2357 if (is_const_offset) {
2358 uint32_t start = offset_reg.ud & ~3;
2359 uint32_t end = offset_reg.ud + num_components * type_sz(dest.type);
2360 end = ALIGN(end, 4);
2361 assert (end - start <= 16);
2362
2363 /* At this point we have 16-bit component/s that have constant
2364 * offset aligned to 4-bytes that can be read with untyped_reads.
2365 * untyped_read message requires 32-bit aligned offsets.
2366 */
2367 unsigned first_component = (offset_reg.ud & 3) / type_sz(dest.type);
2368 unsigned num_components_32bit = (end - start) / 4;
2369
2370 fs_reg read_result =
2371 emit_untyped_read(bld, surf_index, brw_imm_ud(start),
2372 1 /* dims */,
2373 num_components_32bit,
2374 BRW_PREDICATE_NONE);
2375 shuffle_from_32bit_read(bld, dest, read_result, first_component,
2376 num_components);
2377 } else {
2378 fs_reg read_offset = bld.vgrf(BRW_REGISTER_TYPE_UD);
2379 for (unsigned i = 0; i < num_components; i++) {
2380 if (i == 0) {
2381 bld.MOV(read_offset, offset_reg);
2382 } else {
2383 bld.ADD(read_offset, offset_reg,
2384 brw_imm_ud(i * type_sz(dest.type)));
2385 }
2386 /* Non constant offsets are not guaranteed to be aligned 32-bits
2387 * so they are read using one byte_scattered_read message
2388 * for each component.
2389 */
2390 fs_reg read_result =
2391 emit_byte_scattered_read(bld, surf_index, read_offset,
2392 1 /* dims */, 1,
2393 type_sz(dest.type) * 8 /* bit_size */,
2394 BRW_PREDICATE_NONE);
2395 bld.MOV(offset(dest, bld, i),
2396 subscript (read_result, dest.type, 0));
2397 }
2398 }
2399 } else if (type_sz(dest.type) == 4) {
2400 fs_reg read_result = emit_untyped_read(bld, surf_index, offset_reg,
2401 1 /* dims */,
2402 num_components,
2403 BRW_PREDICATE_NONE);
2404 read_result.type = dest.type;
2405 for (unsigned i = 0; i < num_components; i++)
2406 bld.MOV(offset(dest, bld, i), offset(read_result, bld, i));
2407 } else if (type_sz(dest.type) == 8) {
2408 /* Reading a dvec, so we need to:
2409 *
2410 * 1. Multiply num_components by 2, to account for the fact that we
2411 * need to read 64-bit components.
2412 * 2. Shuffle the result of the load to form valid 64-bit elements
2413 * 3. Emit a second load (for components z/w) if needed.
2414 */
2415 fs_reg read_offset = bld.vgrf(BRW_REGISTER_TYPE_UD);
2416 bld.MOV(read_offset, offset_reg);
2417
2418 int iters = num_components <= 2 ? 1 : 2;
2419
2420 /* Load the dvec, the first iteration loads components x/y, the second
2421 * iteration, if needed, loads components z/w
2422 */
2423 for (int it = 0; it < iters; it++) {
2424 /* Compute number of components to read in this iteration */
2425 int iter_components = MIN2(2, num_components);
2426 num_components -= iter_components;
2427
2428 /* Read. Since this message reads 32-bit components, we need to
2429 * read twice as many components.
2430 */
2431 fs_reg read_result = emit_untyped_read(bld, surf_index, read_offset,
2432 1 /* dims */,
2433 iter_components * 2,
2434 BRW_PREDICATE_NONE);
2435
2436 /* Shuffle the 32-bit load result into valid 64-bit data */
2437 shuffle_from_32bit_read(bld, offset(dest, bld, it * 2),
2438 read_result, 0, iter_components);
2439
2440 bld.ADD(read_offset, read_offset, brw_imm_ud(16));
2441 }
2442 } else {
2443 unreachable("Unsupported type");
2444 }
2445 }
2446
2447 void
2448 fs_visitor::nir_emit_vs_intrinsic(const fs_builder &bld,
2449 nir_intrinsic_instr *instr)
2450 {
2451 assert(stage == MESA_SHADER_VERTEX);
2452
2453 fs_reg dest;
2454 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
2455 dest = get_nir_dest(instr->dest);
2456
2457 switch (instr->intrinsic) {
2458 case nir_intrinsic_load_vertex_id:
2459 case nir_intrinsic_load_base_vertex:
2460 unreachable("should be lowered by nir_lower_system_values()");
2461
2462 case nir_intrinsic_load_vertex_id_zero_base:
2463 case nir_intrinsic_load_instance_id:
2464 case nir_intrinsic_load_base_instance:
2465 case nir_intrinsic_load_draw_id: {
2466 gl_system_value sv = nir_system_value_from_intrinsic(instr->intrinsic);
2467 fs_reg val = nir_system_values[sv];
2468 assert(val.file != BAD_FILE);
2469 dest.type = val.type;
2470 bld.MOV(dest, val);
2471 break;
2472 }
2473
2474 case nir_intrinsic_load_input: {
2475 fs_reg src = fs_reg(ATTR, nir_intrinsic_base(instr) * 4, dest.type);
2476 unsigned first_component = nir_intrinsic_component(instr);
2477 unsigned num_components = instr->num_components;
2478
2479 nir_const_value *const_offset = nir_src_as_const_value(instr->src[0]);
2480 assert(const_offset && "Indirect input loads not allowed");
2481 src = offset(src, bld, const_offset->u32[0]);
2482
2483 if (type_sz(dest.type) == 8)
2484 first_component /= 2;
2485
2486 for (unsigned j = 0; j < num_components; j++) {
2487 bld.MOV(offset(dest, bld, j), offset(src, bld, j + first_component));
2488 }
2489
2490 if (type_sz(dest.type) == 8) {
2491 shuffle_32bit_load_result_to_64bit_data(bld,
2492 dest,
2493 retype(dest, BRW_REGISTER_TYPE_F),
2494 instr->num_components);
2495 }
2496 break;
2497 }
2498
2499 case nir_intrinsic_load_first_vertex:
2500 case nir_intrinsic_load_is_indexed_draw:
2501 unreachable("lowered by brw_nir_lower_vs_inputs");
2502
2503 default:
2504 nir_emit_intrinsic(bld, instr);
2505 break;
2506 }
2507 }
2508
2509 void
2510 fs_visitor::nir_emit_tcs_intrinsic(const fs_builder &bld,
2511 nir_intrinsic_instr *instr)
2512 {
2513 assert(stage == MESA_SHADER_TESS_CTRL);
2514 struct brw_tcs_prog_key *tcs_key = (struct brw_tcs_prog_key *) key;
2515 struct brw_tcs_prog_data *tcs_prog_data = brw_tcs_prog_data(prog_data);
2516
2517 fs_reg dst;
2518 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
2519 dst = get_nir_dest(instr->dest);
2520
2521 switch (instr->intrinsic) {
2522 case nir_intrinsic_load_primitive_id:
2523 bld.MOV(dst, fs_reg(brw_vec1_grf(0, 1)));
2524 break;
2525 case nir_intrinsic_load_invocation_id:
2526 bld.MOV(retype(dst, invocation_id.type), invocation_id);
2527 break;
2528 case nir_intrinsic_load_patch_vertices_in:
2529 bld.MOV(retype(dst, BRW_REGISTER_TYPE_D),
2530 brw_imm_d(tcs_key->input_vertices));
2531 break;
2532
2533 case nir_intrinsic_barrier: {
2534 if (tcs_prog_data->instances == 1)
2535 break;
2536
2537 fs_reg m0 = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2538 fs_reg m0_2 = component(m0, 2);
2539
2540 const fs_builder chanbld = bld.exec_all().group(1, 0);
2541
2542 /* Zero the message header */
2543 bld.exec_all().MOV(m0, brw_imm_ud(0u));
2544
2545 /* Copy "Barrier ID" from r0.2, bits 16:13 */
2546 chanbld.AND(m0_2, retype(brw_vec1_grf(0, 2), BRW_REGISTER_TYPE_UD),
2547 brw_imm_ud(INTEL_MASK(16, 13)));
2548
2549 /* Shift it up to bits 27:24. */
2550 chanbld.SHL(m0_2, m0_2, brw_imm_ud(11));
2551
2552 /* Set the Barrier Count and the enable bit */
2553 chanbld.OR(m0_2, m0_2,
2554 brw_imm_ud(tcs_prog_data->instances << 9 | (1 << 15)));
2555
2556 bld.emit(SHADER_OPCODE_BARRIER, bld.null_reg_ud(), m0);
2557 break;
2558 }
2559
2560 case nir_intrinsic_load_input:
2561 unreachable("nir_lower_io should never give us these.");
2562 break;
2563
2564 case nir_intrinsic_load_per_vertex_input: {
2565 fs_reg indirect_offset = get_indirect_offset(instr);
2566 unsigned imm_offset = instr->const_index[0];
2567
2568 const nir_src &vertex_src = instr->src[0];
2569 nir_const_value *vertex_const = nir_src_as_const_value(vertex_src);
2570
2571 fs_inst *inst;
2572
2573 fs_reg icp_handle;
2574
2575 if (vertex_const) {
2576 /* Emit a MOV to resolve <0,1,0> regioning. */
2577 icp_handle = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2578 bld.MOV(icp_handle,
2579 retype(brw_vec1_grf(1 + (vertex_const->i32[0] >> 3),
2580 vertex_const->i32[0] & 7),
2581 BRW_REGISTER_TYPE_UD));
2582 } else if (tcs_prog_data->instances == 1 &&
2583 vertex_src.is_ssa &&
2584 vertex_src.ssa->parent_instr->type == nir_instr_type_intrinsic &&
2585 nir_instr_as_intrinsic(vertex_src.ssa->parent_instr)->intrinsic == nir_intrinsic_load_invocation_id) {
2586 /* For the common case of only 1 instance, an array index of
2587 * gl_InvocationID means reading g1. Skip all the indirect work.
2588 */
2589 icp_handle = retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD);
2590 } else {
2591 /* The vertex index is non-constant. We need to use indirect
2592 * addressing to fetch the proper URB handle.
2593 */
2594 icp_handle = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2595
2596 /* Each ICP handle is a single DWord (4 bytes) */
2597 fs_reg vertex_offset_bytes = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2598 bld.SHL(vertex_offset_bytes,
2599 retype(get_nir_src(vertex_src), BRW_REGISTER_TYPE_UD),
2600 brw_imm_ud(2u));
2601
2602 /* Start at g1. We might read up to 4 registers. */
2603 bld.emit(SHADER_OPCODE_MOV_INDIRECT, icp_handle,
2604 retype(brw_vec8_grf(1, 0), icp_handle.type), vertex_offset_bytes,
2605 brw_imm_ud(4 * REG_SIZE));
2606 }
2607
2608 /* We can only read two double components with each URB read, so
2609 * we send two read messages in that case, each one loading up to
2610 * two double components.
2611 */
2612 unsigned num_iterations = 1;
2613 unsigned num_components = instr->num_components;
2614 unsigned first_component = nir_intrinsic_component(instr);
2615 fs_reg orig_dst = dst;
2616 if (type_sz(dst.type) == 8) {
2617 first_component = first_component / 2;
2618 if (instr->num_components > 2) {
2619 num_iterations = 2;
2620 num_components = 2;
2621 }
2622
2623 fs_reg tmp = fs_reg(VGRF, alloc.allocate(4), dst.type);
2624 dst = tmp;
2625 }
2626
2627 for (unsigned iter = 0; iter < num_iterations; iter++) {
2628 if (indirect_offset.file == BAD_FILE) {
2629 /* Constant indexing - use global offset. */
2630 if (first_component != 0) {
2631 unsigned read_components = num_components + first_component;
2632 fs_reg tmp = bld.vgrf(dst.type, read_components);
2633 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, tmp, icp_handle);
2634 for (unsigned i = 0; i < num_components; i++) {
2635 bld.MOV(offset(dst, bld, i),
2636 offset(tmp, bld, i + first_component));
2637 }
2638 } else {
2639 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, dst, icp_handle);
2640 }
2641 inst->offset = imm_offset;
2642 inst->mlen = 1;
2643 } else {
2644 /* Indirect indexing - use per-slot offsets as well. */
2645 const fs_reg srcs[] = { icp_handle, indirect_offset };
2646 fs_reg payload = bld.vgrf(BRW_REGISTER_TYPE_UD, 2);
2647 bld.LOAD_PAYLOAD(payload, srcs, ARRAY_SIZE(srcs), 0);
2648 if (first_component != 0) {
2649 unsigned read_components = num_components + first_component;
2650 fs_reg tmp = bld.vgrf(dst.type, read_components);
2651 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, tmp,
2652 payload);
2653 for (unsigned i = 0; i < num_components; i++) {
2654 bld.MOV(offset(dst, bld, i),
2655 offset(tmp, bld, i + first_component));
2656 }
2657 } else {
2658 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, dst,
2659 payload);
2660 }
2661 inst->offset = imm_offset;
2662 inst->mlen = 2;
2663 }
2664 inst->size_written = (num_components + first_component) *
2665 inst->dst.component_size(inst->exec_size);
2666
2667 /* If we are reading 64-bit data using 32-bit read messages we need
2668 * build proper 64-bit data elements by shuffling the low and high
2669 * 32-bit components around like we do for other things like UBOs
2670 * or SSBOs.
2671 */
2672 if (type_sz(dst.type) == 8) {
2673 shuffle_32bit_load_result_to_64bit_data(
2674 bld, dst, retype(dst, BRW_REGISTER_TYPE_F), num_components);
2675
2676 for (unsigned c = 0; c < num_components; c++) {
2677 bld.MOV(offset(orig_dst, bld, iter * 2 + c),
2678 offset(dst, bld, c));
2679 }
2680 }
2681
2682 /* Copy the temporary to the destination to deal with writemasking.
2683 *
2684 * Also attempt to deal with gl_PointSize being in the .w component.
2685 */
2686 if (inst->offset == 0 && indirect_offset.file == BAD_FILE) {
2687 assert(type_sz(dst.type) < 8);
2688 inst->dst = bld.vgrf(dst.type, 4);
2689 inst->size_written = 4 * REG_SIZE;
2690 bld.MOV(dst, offset(inst->dst, bld, 3));
2691 }
2692
2693 /* If we are loading double data and we need a second read message
2694 * adjust the write offset
2695 */
2696 if (num_iterations > 1) {
2697 num_components = instr->num_components - 2;
2698 imm_offset++;
2699 }
2700 }
2701 break;
2702 }
2703
2704 case nir_intrinsic_load_output:
2705 case nir_intrinsic_load_per_vertex_output: {
2706 fs_reg indirect_offset = get_indirect_offset(instr);
2707 unsigned imm_offset = instr->const_index[0];
2708 unsigned first_component = nir_intrinsic_component(instr);
2709
2710 fs_inst *inst;
2711 if (indirect_offset.file == BAD_FILE) {
2712 /* Replicate the patch handle to all enabled channels */
2713 fs_reg patch_handle = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2714 bld.MOV(patch_handle,
2715 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD));
2716
2717 {
2718 if (first_component != 0) {
2719 unsigned read_components =
2720 instr->num_components + first_component;
2721 fs_reg tmp = bld.vgrf(dst.type, read_components);
2722 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, tmp,
2723 patch_handle);
2724 inst->size_written = read_components * REG_SIZE;
2725 for (unsigned i = 0; i < instr->num_components; i++) {
2726 bld.MOV(offset(dst, bld, i),
2727 offset(tmp, bld, i + first_component));
2728 }
2729 } else {
2730 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, dst,
2731 patch_handle);
2732 inst->size_written = instr->num_components * REG_SIZE;
2733 }
2734 inst->offset = imm_offset;
2735 inst->mlen = 1;
2736 }
2737 } else {
2738 /* Indirect indexing - use per-slot offsets as well. */
2739 const fs_reg srcs[] = {
2740 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD),
2741 indirect_offset
2742 };
2743 fs_reg payload = bld.vgrf(BRW_REGISTER_TYPE_UD, 2);
2744 bld.LOAD_PAYLOAD(payload, srcs, ARRAY_SIZE(srcs), 0);
2745 if (first_component != 0) {
2746 unsigned read_components =
2747 instr->num_components + first_component;
2748 fs_reg tmp = bld.vgrf(dst.type, read_components);
2749 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, tmp,
2750 payload);
2751 inst->size_written = read_components * REG_SIZE;
2752 for (unsigned i = 0; i < instr->num_components; i++) {
2753 bld.MOV(offset(dst, bld, i),
2754 offset(tmp, bld, i + first_component));
2755 }
2756 } else {
2757 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, dst,
2758 payload);
2759 inst->size_written = instr->num_components * REG_SIZE;
2760 }
2761 inst->offset = imm_offset;
2762 inst->mlen = 2;
2763 }
2764 break;
2765 }
2766
2767 case nir_intrinsic_store_output:
2768 case nir_intrinsic_store_per_vertex_output: {
2769 fs_reg value = get_nir_src(instr->src[0]);
2770 bool is_64bit = (instr->src[0].is_ssa ?
2771 instr->src[0].ssa->bit_size : instr->src[0].reg.reg->bit_size) == 64;
2772 fs_reg indirect_offset = get_indirect_offset(instr);
2773 unsigned imm_offset = instr->const_index[0];
2774 unsigned mask = instr->const_index[1];
2775 unsigned header_regs = 0;
2776 fs_reg srcs[7];
2777 srcs[header_regs++] = retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD);
2778
2779 if (indirect_offset.file != BAD_FILE) {
2780 srcs[header_regs++] = indirect_offset;
2781 }
2782
2783 if (mask == 0)
2784 break;
2785
2786 unsigned num_components = util_last_bit(mask);
2787 enum opcode opcode;
2788
2789 /* We can only pack two 64-bit components in a single message, so send
2790 * 2 messages if we have more components
2791 */
2792 unsigned num_iterations = 1;
2793 unsigned iter_components = num_components;
2794 unsigned first_component = nir_intrinsic_component(instr);
2795 if (is_64bit) {
2796 first_component = first_component / 2;
2797 if (instr->num_components > 2) {
2798 num_iterations = 2;
2799 iter_components = 2;
2800 }
2801 }
2802
2803 mask = mask << first_component;
2804
2805 for (unsigned iter = 0; iter < num_iterations; iter++) {
2806 if (!is_64bit && mask != WRITEMASK_XYZW) {
2807 srcs[header_regs++] = brw_imm_ud(mask << 16);
2808 opcode = indirect_offset.file != BAD_FILE ?
2809 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT :
2810 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED;
2811 } else if (is_64bit && ((mask & WRITEMASK_XY) != WRITEMASK_XY)) {
2812 /* Expand the 64-bit mask to 32-bit channels. We only handle
2813 * two channels in each iteration, so we only care about X/Y.
2814 */
2815 unsigned mask32 = 0;
2816 if (mask & WRITEMASK_X)
2817 mask32 |= WRITEMASK_XY;
2818 if (mask & WRITEMASK_Y)
2819 mask32 |= WRITEMASK_ZW;
2820
2821 /* If the mask does not include any of the channels X or Y there
2822 * is nothing to do in this iteration. Move on to the next couple
2823 * of 64-bit channels.
2824 */
2825 if (!mask32) {
2826 mask >>= 2;
2827 imm_offset++;
2828 continue;
2829 }
2830
2831 srcs[header_regs++] = brw_imm_ud(mask32 << 16);
2832 opcode = indirect_offset.file != BAD_FILE ?
2833 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT :
2834 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED;
2835 } else {
2836 opcode = indirect_offset.file != BAD_FILE ?
2837 SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT :
2838 SHADER_OPCODE_URB_WRITE_SIMD8;
2839 }
2840
2841 for (unsigned i = 0; i < iter_components; i++) {
2842 if (!(mask & (1 << (i + first_component))))
2843 continue;
2844
2845 if (!is_64bit) {
2846 srcs[header_regs + i + first_component] = offset(value, bld, i);
2847 } else {
2848 /* We need to shuffle the 64-bit data to match the layout
2849 * expected by our 32-bit URB write messages. We use a temporary
2850 * for that.
2851 */
2852 unsigned channel = iter * 2 + i;
2853 fs_reg dest = shuffle_64bit_data_for_32bit_write(bld,
2854 offset(value, bld, channel), 1);
2855
2856 srcs[header_regs + (i + first_component) * 2] = dest;
2857 srcs[header_regs + (i + first_component) * 2 + 1] =
2858 offset(dest, bld, 1);
2859 }
2860 }
2861
2862 unsigned mlen =
2863 header_regs + (is_64bit ? 2 * iter_components : iter_components) +
2864 (is_64bit ? 2 * first_component : first_component);
2865 fs_reg payload =
2866 bld.vgrf(BRW_REGISTER_TYPE_UD, mlen);
2867 bld.LOAD_PAYLOAD(payload, srcs, mlen, header_regs);
2868
2869 fs_inst *inst = bld.emit(opcode, bld.null_reg_ud(), payload);
2870 inst->offset = imm_offset;
2871 inst->mlen = mlen;
2872
2873 /* If this is a 64-bit attribute, select the next two 64-bit channels
2874 * to be handled in the next iteration.
2875 */
2876 if (is_64bit) {
2877 mask >>= 2;
2878 imm_offset++;
2879 }
2880 }
2881 break;
2882 }
2883
2884 default:
2885 nir_emit_intrinsic(bld, instr);
2886 break;
2887 }
2888 }
2889
2890 void
2891 fs_visitor::nir_emit_tes_intrinsic(const fs_builder &bld,
2892 nir_intrinsic_instr *instr)
2893 {
2894 assert(stage == MESA_SHADER_TESS_EVAL);
2895 struct brw_tes_prog_data *tes_prog_data = brw_tes_prog_data(prog_data);
2896
2897 fs_reg dest;
2898 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
2899 dest = get_nir_dest(instr->dest);
2900
2901 switch (instr->intrinsic) {
2902 case nir_intrinsic_load_primitive_id:
2903 bld.MOV(dest, fs_reg(brw_vec1_grf(0, 1)));
2904 break;
2905 case nir_intrinsic_load_tess_coord:
2906 /* gl_TessCoord is part of the payload in g1-3 */
2907 for (unsigned i = 0; i < 3; i++) {
2908 bld.MOV(offset(dest, bld, i), fs_reg(brw_vec8_grf(1 + i, 0)));
2909 }
2910 break;
2911
2912 case nir_intrinsic_load_input:
2913 case nir_intrinsic_load_per_vertex_input: {
2914 fs_reg indirect_offset = get_indirect_offset(instr);
2915 unsigned imm_offset = instr->const_index[0];
2916 unsigned first_component = nir_intrinsic_component(instr);
2917
2918 if (type_sz(dest.type) == 8) {
2919 first_component = first_component / 2;
2920 }
2921
2922 fs_inst *inst;
2923 if (indirect_offset.file == BAD_FILE) {
2924 /* Arbitrarily only push up to 32 vec4 slots worth of data,
2925 * which is 16 registers (since each holds 2 vec4 slots).
2926 */
2927 unsigned slot_count = 1;
2928 if (type_sz(dest.type) == 8 && instr->num_components > 2)
2929 slot_count++;
2930
2931 const unsigned max_push_slots = 32;
2932 if (imm_offset + slot_count <= max_push_slots) {
2933 fs_reg src = fs_reg(ATTR, imm_offset / 2, dest.type);
2934 for (int i = 0; i < instr->num_components; i++) {
2935 unsigned comp = 16 / type_sz(dest.type) * (imm_offset % 2) +
2936 i + first_component;
2937 bld.MOV(offset(dest, bld, i), component(src, comp));
2938 }
2939
2940 tes_prog_data->base.urb_read_length =
2941 MAX2(tes_prog_data->base.urb_read_length,
2942 DIV_ROUND_UP(imm_offset + slot_count, 2));
2943 } else {
2944 /* Replicate the patch handle to all enabled channels */
2945 const fs_reg srcs[] = {
2946 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD)
2947 };
2948 fs_reg patch_handle = bld.vgrf(BRW_REGISTER_TYPE_UD, 1);
2949 bld.LOAD_PAYLOAD(patch_handle, srcs, ARRAY_SIZE(srcs), 0);
2950
2951 if (first_component != 0) {
2952 unsigned read_components =
2953 instr->num_components + first_component;
2954 fs_reg tmp = bld.vgrf(dest.type, read_components);
2955 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, tmp,
2956 patch_handle);
2957 inst->size_written = read_components * REG_SIZE;
2958 for (unsigned i = 0; i < instr->num_components; i++) {
2959 bld.MOV(offset(dest, bld, i),
2960 offset(tmp, bld, i + first_component));
2961 }
2962 } else {
2963 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8, dest,
2964 patch_handle);
2965 inst->size_written = instr->num_components * REG_SIZE;
2966 }
2967 inst->mlen = 1;
2968 inst->offset = imm_offset;
2969 }
2970 } else {
2971 /* Indirect indexing - use per-slot offsets as well. */
2972
2973 /* We can only read two double components with each URB read, so
2974 * we send two read messages in that case, each one loading up to
2975 * two double components.
2976 */
2977 unsigned num_iterations = 1;
2978 unsigned num_components = instr->num_components;
2979 fs_reg orig_dest = dest;
2980 if (type_sz(dest.type) == 8) {
2981 if (instr->num_components > 2) {
2982 num_iterations = 2;
2983 num_components = 2;
2984 }
2985 fs_reg tmp = fs_reg(VGRF, alloc.allocate(4), dest.type);
2986 dest = tmp;
2987 }
2988
2989 for (unsigned iter = 0; iter < num_iterations; iter++) {
2990 const fs_reg srcs[] = {
2991 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD),
2992 indirect_offset
2993 };
2994 fs_reg payload = bld.vgrf(BRW_REGISTER_TYPE_UD, 2);
2995 bld.LOAD_PAYLOAD(payload, srcs, ARRAY_SIZE(srcs), 0);
2996
2997 if (first_component != 0) {
2998 unsigned read_components =
2999 num_components + first_component;
3000 fs_reg tmp = bld.vgrf(dest.type, read_components);
3001 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, tmp,
3002 payload);
3003 for (unsigned i = 0; i < num_components; i++) {
3004 bld.MOV(offset(dest, bld, i),
3005 offset(tmp, bld, i + first_component));
3006 }
3007 } else {
3008 inst = bld.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT, dest,
3009 payload);
3010 }
3011 inst->mlen = 2;
3012 inst->offset = imm_offset;
3013 inst->size_written = (num_components + first_component) *
3014 inst->dst.component_size(inst->exec_size);
3015
3016 /* If we are reading 64-bit data using 32-bit read messages we need
3017 * build proper 64-bit data elements by shuffling the low and high
3018 * 32-bit components around like we do for other things like UBOs
3019 * or SSBOs.
3020 */
3021 if (type_sz(dest.type) == 8) {
3022 shuffle_32bit_load_result_to_64bit_data(
3023 bld, dest, retype(dest, BRW_REGISTER_TYPE_F), num_components);
3024
3025 for (unsigned c = 0; c < num_components; c++) {
3026 bld.MOV(offset(orig_dest, bld, iter * 2 + c),
3027 offset(dest, bld, c));
3028 }
3029 }
3030
3031 /* If we are loading double data and we need a second read message
3032 * adjust the offset
3033 */
3034 if (num_iterations > 1) {
3035 num_components = instr->num_components - 2;
3036 imm_offset++;
3037 }
3038 }
3039 }
3040 break;
3041 }
3042 default:
3043 nir_emit_intrinsic(bld, instr);
3044 break;
3045 }
3046 }
3047
3048 void
3049 fs_visitor::nir_emit_gs_intrinsic(const fs_builder &bld,
3050 nir_intrinsic_instr *instr)
3051 {
3052 assert(stage == MESA_SHADER_GEOMETRY);
3053 fs_reg indirect_offset;
3054
3055 fs_reg dest;
3056 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
3057 dest = get_nir_dest(instr->dest);
3058
3059 switch (instr->intrinsic) {
3060 case nir_intrinsic_load_primitive_id:
3061 assert(stage == MESA_SHADER_GEOMETRY);
3062 assert(brw_gs_prog_data(prog_data)->include_primitive_id);
3063 bld.MOV(retype(dest, BRW_REGISTER_TYPE_UD),
3064 retype(fs_reg(brw_vec8_grf(2, 0)), BRW_REGISTER_TYPE_UD));
3065 break;
3066
3067 case nir_intrinsic_load_input:
3068 unreachable("load_input intrinsics are invalid for the GS stage");
3069
3070 case nir_intrinsic_load_per_vertex_input:
3071 emit_gs_input_load(dest, instr->src[0], instr->const_index[0],
3072 instr->src[1], instr->num_components,
3073 nir_intrinsic_component(instr));
3074 break;
3075
3076 case nir_intrinsic_emit_vertex_with_counter:
3077 emit_gs_vertex(instr->src[0], instr->const_index[0]);
3078 break;
3079
3080 case nir_intrinsic_end_primitive_with_counter:
3081 emit_gs_end_primitive(instr->src[0]);
3082 break;
3083
3084 case nir_intrinsic_set_vertex_count:
3085 bld.MOV(this->final_gs_vertex_count, get_nir_src(instr->src[0]));
3086 break;
3087
3088 case nir_intrinsic_load_invocation_id: {
3089 fs_reg val = nir_system_values[SYSTEM_VALUE_INVOCATION_ID];
3090 assert(val.file != BAD_FILE);
3091 dest.type = val.type;
3092 bld.MOV(dest, val);
3093 break;
3094 }
3095
3096 default:
3097 nir_emit_intrinsic(bld, instr);
3098 break;
3099 }
3100 }
3101
3102 /**
3103 * Fetch the current render target layer index.
3104 */
3105 static fs_reg
3106 fetch_render_target_array_index(const fs_builder &bld)
3107 {
3108 if (bld.shader->devinfo->gen >= 6) {
3109 /* The render target array index is provided in the thread payload as
3110 * bits 26:16 of r0.0.
3111 */
3112 const fs_reg idx = bld.vgrf(BRW_REGISTER_TYPE_UD);
3113 bld.AND(idx, brw_uw1_reg(BRW_GENERAL_REGISTER_FILE, 0, 1),
3114 brw_imm_uw(0x7ff));
3115 return idx;
3116 } else {
3117 /* Pre-SNB we only ever render into the first layer of the framebuffer
3118 * since layered rendering is not implemented.
3119 */
3120 return brw_imm_ud(0);
3121 }
3122 }
3123
3124 /**
3125 * Fake non-coherent framebuffer read implemented using TXF to fetch from the
3126 * framebuffer at the current fragment coordinates and sample index.
3127 */
3128 fs_inst *
3129 fs_visitor::emit_non_coherent_fb_read(const fs_builder &bld, const fs_reg &dst,
3130 unsigned target)
3131 {
3132 const struct gen_device_info *devinfo = bld.shader->devinfo;
3133
3134 assert(bld.shader->stage == MESA_SHADER_FRAGMENT);
3135 const brw_wm_prog_key *wm_key =
3136 reinterpret_cast<const brw_wm_prog_key *>(key);
3137 assert(!wm_key->coherent_fb_fetch);
3138 const struct brw_wm_prog_data *wm_prog_data =
3139 brw_wm_prog_data(stage_prog_data);
3140
3141 /* Calculate the surface index relative to the start of the texture binding
3142 * table block, since that's what the texturing messages expect.
3143 */
3144 const unsigned surface = target +
3145 wm_prog_data->binding_table.render_target_read_start -
3146 wm_prog_data->base.binding_table.texture_start;
3147
3148 brw_mark_surface_used(
3149 bld.shader->stage_prog_data,
3150 wm_prog_data->binding_table.render_target_read_start + target);
3151
3152 /* Calculate the fragment coordinates. */
3153 const fs_reg coords = bld.vgrf(BRW_REGISTER_TYPE_UD, 3);
3154 bld.MOV(offset(coords, bld, 0), pixel_x);
3155 bld.MOV(offset(coords, bld, 1), pixel_y);
3156 bld.MOV(offset(coords, bld, 2), fetch_render_target_array_index(bld));
3157
3158 /* Calculate the sample index and MCS payload when multisampling. Luckily
3159 * the MCS fetch message behaves deterministically for UMS surfaces, so it
3160 * shouldn't be necessary to recompile based on whether the framebuffer is
3161 * CMS or UMS.
3162 */
3163 if (wm_key->multisample_fbo &&
3164 nir_system_values[SYSTEM_VALUE_SAMPLE_ID].file == BAD_FILE)
3165 nir_system_values[SYSTEM_VALUE_SAMPLE_ID] = *emit_sampleid_setup();
3166
3167 const fs_reg sample = nir_system_values[SYSTEM_VALUE_SAMPLE_ID];
3168 const fs_reg mcs = wm_key->multisample_fbo ?
3169 emit_mcs_fetch(coords, 3, brw_imm_ud(surface)) : fs_reg();
3170
3171 /* Use either a normal or a CMS texel fetch message depending on whether
3172 * the framebuffer is single or multisample. On SKL+ use the wide CMS
3173 * message just in case the framebuffer uses 16x multisampling, it should
3174 * be equivalent to the normal CMS fetch for lower multisampling modes.
3175 */
3176 const opcode op = !wm_key->multisample_fbo ? SHADER_OPCODE_TXF_LOGICAL :
3177 devinfo->gen >= 9 ? SHADER_OPCODE_TXF_CMS_W_LOGICAL :
3178 SHADER_OPCODE_TXF_CMS_LOGICAL;
3179
3180 /* Emit the instruction. */
3181 const fs_reg srcs[] = { coords, fs_reg(), brw_imm_ud(0), fs_reg(),
3182 sample, mcs,
3183 brw_imm_ud(surface), brw_imm_ud(0),
3184 fs_reg(), brw_imm_ud(3), brw_imm_ud(0) };
3185 STATIC_ASSERT(ARRAY_SIZE(srcs) == TEX_LOGICAL_NUM_SRCS);
3186
3187 fs_inst *inst = bld.emit(op, dst, srcs, ARRAY_SIZE(srcs));
3188 inst->size_written = 4 * inst->dst.component_size(inst->exec_size);
3189
3190 return inst;
3191 }
3192
3193 /**
3194 * Actual coherent framebuffer read implemented using the native render target
3195 * read message. Requires SKL+.
3196 */
3197 static fs_inst *
3198 emit_coherent_fb_read(const fs_builder &bld, const fs_reg &dst, unsigned target)
3199 {
3200 assert(bld.shader->devinfo->gen >= 9);
3201 fs_inst *inst = bld.emit(FS_OPCODE_FB_READ_LOGICAL, dst);
3202 inst->target = target;
3203 inst->size_written = 4 * inst->dst.component_size(inst->exec_size);
3204
3205 return inst;
3206 }
3207
3208 static fs_reg
3209 alloc_temporary(const fs_builder &bld, unsigned size, fs_reg *regs, unsigned n)
3210 {
3211 if (n && regs[0].file != BAD_FILE) {
3212 return regs[0];
3213
3214 } else {
3215 const fs_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_F, size);
3216
3217 for (unsigned i = 0; i < n; i++)
3218 regs[i] = tmp;
3219
3220 return tmp;
3221 }
3222 }
3223
3224 static fs_reg
3225 alloc_frag_output(fs_visitor *v, unsigned location)
3226 {
3227 assert(v->stage == MESA_SHADER_FRAGMENT);
3228 const brw_wm_prog_key *const key =
3229 reinterpret_cast<const brw_wm_prog_key *>(v->key);
3230 const unsigned l = GET_FIELD(location, BRW_NIR_FRAG_OUTPUT_LOCATION);
3231 const unsigned i = GET_FIELD(location, BRW_NIR_FRAG_OUTPUT_INDEX);
3232
3233 if (i > 0 || (key->force_dual_color_blend && l == FRAG_RESULT_DATA1))
3234 return alloc_temporary(v->bld, 4, &v->dual_src_output, 1);
3235
3236 else if (l == FRAG_RESULT_COLOR)
3237 return alloc_temporary(v->bld, 4, v->outputs,
3238 MAX2(key->nr_color_regions, 1));
3239
3240 else if (l == FRAG_RESULT_DEPTH)
3241 return alloc_temporary(v->bld, 1, &v->frag_depth, 1);
3242
3243 else if (l == FRAG_RESULT_STENCIL)
3244 return alloc_temporary(v->bld, 1, &v->frag_stencil, 1);
3245
3246 else if (l == FRAG_RESULT_SAMPLE_MASK)
3247 return alloc_temporary(v->bld, 1, &v->sample_mask, 1);
3248
3249 else if (l >= FRAG_RESULT_DATA0 &&
3250 l < FRAG_RESULT_DATA0 + BRW_MAX_DRAW_BUFFERS)
3251 return alloc_temporary(v->bld, 4,
3252 &v->outputs[l - FRAG_RESULT_DATA0], 1);
3253
3254 else
3255 unreachable("Invalid location");
3256 }
3257
3258 void
3259 fs_visitor::nir_emit_fs_intrinsic(const fs_builder &bld,
3260 nir_intrinsic_instr *instr)
3261 {
3262 assert(stage == MESA_SHADER_FRAGMENT);
3263
3264 fs_reg dest;
3265 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
3266 dest = get_nir_dest(instr->dest);
3267
3268 switch (instr->intrinsic) {
3269 case nir_intrinsic_load_front_face:
3270 bld.MOV(retype(dest, BRW_REGISTER_TYPE_D),
3271 *emit_frontfacing_interpolation());
3272 break;
3273
3274 case nir_intrinsic_load_sample_pos: {
3275 fs_reg sample_pos = nir_system_values[SYSTEM_VALUE_SAMPLE_POS];
3276 assert(sample_pos.file != BAD_FILE);
3277 dest.type = sample_pos.type;
3278 bld.MOV(dest, sample_pos);
3279 bld.MOV(offset(dest, bld, 1), offset(sample_pos, bld, 1));
3280 break;
3281 }
3282
3283 case nir_intrinsic_load_layer_id:
3284 dest.type = BRW_REGISTER_TYPE_UD;
3285 bld.MOV(dest, fetch_render_target_array_index(bld));
3286 break;
3287
3288 case nir_intrinsic_load_helper_invocation:
3289 case nir_intrinsic_load_sample_mask_in:
3290 case nir_intrinsic_load_sample_id: {
3291 gl_system_value sv = nir_system_value_from_intrinsic(instr->intrinsic);
3292 fs_reg val = nir_system_values[sv];
3293 assert(val.file != BAD_FILE);
3294 dest.type = val.type;
3295 bld.MOV(dest, val);
3296 break;
3297 }
3298
3299 case nir_intrinsic_store_output: {
3300 const fs_reg src = get_nir_src(instr->src[0]);
3301 const nir_const_value *const_offset = nir_src_as_const_value(instr->src[1]);
3302 assert(const_offset && "Indirect output stores not allowed");
3303 const unsigned location = nir_intrinsic_base(instr) +
3304 SET_FIELD(const_offset->u32[0], BRW_NIR_FRAG_OUTPUT_LOCATION);
3305 const fs_reg new_dest = retype(alloc_frag_output(this, location),
3306 src.type);
3307
3308 for (unsigned j = 0; j < instr->num_components; j++)
3309 bld.MOV(offset(new_dest, bld, nir_intrinsic_component(instr) + j),
3310 offset(src, bld, j));
3311
3312 break;
3313 }
3314
3315 case nir_intrinsic_load_output: {
3316 const unsigned l = GET_FIELD(nir_intrinsic_base(instr),
3317 BRW_NIR_FRAG_OUTPUT_LOCATION);
3318 assert(l >= FRAG_RESULT_DATA0);
3319 nir_const_value *const_offset = nir_src_as_const_value(instr->src[0]);
3320 assert(const_offset && "Indirect output loads not allowed");
3321 const unsigned target = l - FRAG_RESULT_DATA0 + const_offset->u32[0];
3322 const fs_reg tmp = bld.vgrf(dest.type, 4);
3323
3324 if (reinterpret_cast<const brw_wm_prog_key *>(key)->coherent_fb_fetch)
3325 emit_coherent_fb_read(bld, tmp, target);
3326 else
3327 emit_non_coherent_fb_read(bld, tmp, target);
3328
3329 for (unsigned j = 0; j < instr->num_components; j++) {
3330 bld.MOV(offset(dest, bld, j),
3331 offset(tmp, bld, nir_intrinsic_component(instr) + j));
3332 }
3333
3334 break;
3335 }
3336
3337 case nir_intrinsic_discard:
3338 case nir_intrinsic_discard_if: {
3339 /* We track our discarded pixels in f0.1. By predicating on it, we can
3340 * update just the flag bits that aren't yet discarded. If there's no
3341 * condition, we emit a CMP of g0 != g0, so all currently executing
3342 * channels will get turned off.
3343 */
3344 fs_inst *cmp;
3345 if (instr->intrinsic == nir_intrinsic_discard_if) {
3346 cmp = bld.CMP(bld.null_reg_f(), get_nir_src(instr->src[0]),
3347 brw_imm_d(0), BRW_CONDITIONAL_Z);
3348 } else {
3349 fs_reg some_reg = fs_reg(retype(brw_vec8_grf(0, 0),
3350 BRW_REGISTER_TYPE_UW));
3351 cmp = bld.CMP(bld.null_reg_f(), some_reg, some_reg, BRW_CONDITIONAL_NZ);
3352 }
3353 cmp->predicate = BRW_PREDICATE_NORMAL;
3354 cmp->flag_subreg = 1;
3355
3356 if (devinfo->gen >= 6) {
3357 emit_discard_jump();
3358 }
3359 break;
3360 }
3361
3362 case nir_intrinsic_load_input: {
3363 /* load_input is only used for flat inputs */
3364 unsigned base = nir_intrinsic_base(instr);
3365 unsigned comp = nir_intrinsic_component(instr);
3366 unsigned num_components = instr->num_components;
3367 enum brw_reg_type type = dest.type;
3368
3369 /* Special case fields in the VUE header */
3370 if (base == VARYING_SLOT_LAYER)
3371 comp = 1;
3372 else if (base == VARYING_SLOT_VIEWPORT)
3373 comp = 2;
3374
3375 if (nir_dest_bit_size(instr->dest) == 64) {
3376 /* const_index is in 32-bit type size units that could not be aligned
3377 * with DF. We need to read the double vector as if it was a float
3378 * vector of twice the number of components to fetch the right data.
3379 */
3380 type = BRW_REGISTER_TYPE_F;
3381 num_components *= 2;
3382 }
3383
3384 for (unsigned int i = 0; i < num_components; i++) {
3385 bld.MOV(offset(retype(dest, type), bld, i),
3386 retype(component(interp_reg(base, comp + i), 3), type));
3387 }
3388
3389 if (nir_dest_bit_size(instr->dest) == 64) {
3390 shuffle_32bit_load_result_to_64bit_data(bld,
3391 dest,
3392 retype(dest, type),
3393 instr->num_components);
3394 }
3395 break;
3396 }
3397
3398 case nir_intrinsic_load_barycentric_pixel:
3399 case nir_intrinsic_load_barycentric_centroid:
3400 case nir_intrinsic_load_barycentric_sample:
3401 /* Do nothing - load_interpolated_input handling will handle it later. */
3402 break;
3403
3404 case nir_intrinsic_load_barycentric_at_sample: {
3405 const glsl_interp_mode interpolation =
3406 (enum glsl_interp_mode) nir_intrinsic_interp_mode(instr);
3407
3408 nir_const_value *const_sample = nir_src_as_const_value(instr->src[0]);
3409
3410 if (const_sample) {
3411 unsigned msg_data = const_sample->i32[0] << 4;
3412
3413 emit_pixel_interpolater_send(bld,
3414 FS_OPCODE_INTERPOLATE_AT_SAMPLE,
3415 dest,
3416 fs_reg(), /* src */
3417 brw_imm_ud(msg_data),
3418 interpolation);
3419 } else {
3420 const fs_reg sample_src = retype(get_nir_src(instr->src[0]),
3421 BRW_REGISTER_TYPE_UD);
3422
3423 if (nir_src_is_dynamically_uniform(instr->src[0])) {
3424 const fs_reg sample_id = bld.emit_uniformize(sample_src);
3425 const fs_reg msg_data = vgrf(glsl_type::uint_type);
3426 bld.exec_all().group(1, 0)
3427 .SHL(msg_data, sample_id, brw_imm_ud(4u));
3428 emit_pixel_interpolater_send(bld,
3429 FS_OPCODE_INTERPOLATE_AT_SAMPLE,
3430 dest,
3431 fs_reg(), /* src */
3432 msg_data,
3433 interpolation);
3434 } else {
3435 /* Make a loop that sends a message to the pixel interpolater
3436 * for the sample number in each live channel. If there are
3437 * multiple channels with the same sample number then these
3438 * will be handled simultaneously with a single interation of
3439 * the loop.
3440 */
3441 bld.emit(BRW_OPCODE_DO);
3442
3443 /* Get the next live sample number into sample_id_reg */
3444 const fs_reg sample_id = bld.emit_uniformize(sample_src);
3445
3446 /* Set the flag register so that we can perform the send
3447 * message on all channels that have the same sample number
3448 */
3449 bld.CMP(bld.null_reg_ud(),
3450 sample_src, sample_id,
3451 BRW_CONDITIONAL_EQ);
3452 const fs_reg msg_data = vgrf(glsl_type::uint_type);
3453 bld.exec_all().group(1, 0)
3454 .SHL(msg_data, sample_id, brw_imm_ud(4u));
3455 fs_inst *inst =
3456 emit_pixel_interpolater_send(bld,
3457 FS_OPCODE_INTERPOLATE_AT_SAMPLE,
3458 dest,
3459 fs_reg(), /* src */
3460 msg_data,
3461 interpolation);
3462 set_predicate(BRW_PREDICATE_NORMAL, inst);
3463
3464 /* Continue the loop if there are any live channels left */
3465 set_predicate_inv(BRW_PREDICATE_NORMAL,
3466 true, /* inverse */
3467 bld.emit(BRW_OPCODE_WHILE));
3468 }
3469 }
3470 break;
3471 }
3472
3473 case nir_intrinsic_load_barycentric_at_offset: {
3474 const glsl_interp_mode interpolation =
3475 (enum glsl_interp_mode) nir_intrinsic_interp_mode(instr);
3476
3477 nir_const_value *const_offset = nir_src_as_const_value(instr->src[0]);
3478
3479 if (const_offset) {
3480 unsigned off_x = MIN2((int)(const_offset->f32[0] * 16), 7) & 0xf;
3481 unsigned off_y = MIN2((int)(const_offset->f32[1] * 16), 7) & 0xf;
3482
3483 emit_pixel_interpolater_send(bld,
3484 FS_OPCODE_INTERPOLATE_AT_SHARED_OFFSET,
3485 dest,
3486 fs_reg(), /* src */
3487 brw_imm_ud(off_x | (off_y << 4)),
3488 interpolation);
3489 } else {
3490 fs_reg src = vgrf(glsl_type::ivec2_type);
3491 fs_reg offset_src = retype(get_nir_src(instr->src[0]),
3492 BRW_REGISTER_TYPE_F);
3493 for (int i = 0; i < 2; i++) {
3494 fs_reg temp = vgrf(glsl_type::float_type);
3495 bld.MUL(temp, offset(offset_src, bld, i), brw_imm_f(16.0f));
3496 fs_reg itemp = vgrf(glsl_type::int_type);
3497 /* float to int */
3498 bld.MOV(itemp, temp);
3499
3500 /* Clamp the upper end of the range to +7/16.
3501 * ARB_gpu_shader5 requires that we support a maximum offset
3502 * of +0.5, which isn't representable in a S0.4 value -- if
3503 * we didn't clamp it, we'd end up with -8/16, which is the
3504 * opposite of what the shader author wanted.
3505 *
3506 * This is legal due to ARB_gpu_shader5's quantization
3507 * rules:
3508 *
3509 * "Not all values of <offset> may be supported; x and y
3510 * offsets may be rounded to fixed-point values with the
3511 * number of fraction bits given by the
3512 * implementation-dependent constant
3513 * FRAGMENT_INTERPOLATION_OFFSET_BITS"
3514 */
3515 set_condmod(BRW_CONDITIONAL_L,
3516 bld.SEL(offset(src, bld, i), itemp, brw_imm_d(7)));
3517 }
3518
3519 const enum opcode opcode = FS_OPCODE_INTERPOLATE_AT_PER_SLOT_OFFSET;
3520 emit_pixel_interpolater_send(bld,
3521 opcode,
3522 dest,
3523 src,
3524 brw_imm_ud(0u),
3525 interpolation);
3526 }
3527 break;
3528 }
3529
3530 case nir_intrinsic_load_interpolated_input: {
3531 if (nir_intrinsic_base(instr) == VARYING_SLOT_POS) {
3532 emit_fragcoord_interpolation(dest);
3533 break;
3534 }
3535
3536 assert(instr->src[0].ssa &&
3537 instr->src[0].ssa->parent_instr->type == nir_instr_type_intrinsic);
3538 nir_intrinsic_instr *bary_intrinsic =
3539 nir_instr_as_intrinsic(instr->src[0].ssa->parent_instr);
3540 nir_intrinsic_op bary_intrin = bary_intrinsic->intrinsic;
3541 enum glsl_interp_mode interp_mode =
3542 (enum glsl_interp_mode) nir_intrinsic_interp_mode(bary_intrinsic);
3543 fs_reg dst_xy;
3544
3545 if (bary_intrin == nir_intrinsic_load_barycentric_at_offset ||
3546 bary_intrin == nir_intrinsic_load_barycentric_at_sample) {
3547 /* Use the result of the PI message */
3548 dst_xy = retype(get_nir_src(instr->src[0]), BRW_REGISTER_TYPE_F);
3549 } else {
3550 /* Use the delta_xy values computed from the payload */
3551 enum brw_barycentric_mode bary =
3552 brw_barycentric_mode(interp_mode, bary_intrin);
3553
3554 dst_xy = this->delta_xy[bary];
3555 }
3556
3557 for (unsigned int i = 0; i < instr->num_components; i++) {
3558 fs_reg interp =
3559 component(interp_reg(nir_intrinsic_base(instr),
3560 nir_intrinsic_component(instr) + i), 0);
3561 interp.type = BRW_REGISTER_TYPE_F;
3562 dest.type = BRW_REGISTER_TYPE_F;
3563
3564 if (devinfo->gen < 6 && interp_mode == INTERP_MODE_SMOOTH) {
3565 fs_reg tmp = vgrf(glsl_type::float_type);
3566 bld.emit(FS_OPCODE_LINTERP, tmp, dst_xy, interp);
3567 bld.MUL(offset(dest, bld, i), tmp, this->pixel_w);
3568 } else {
3569 bld.emit(FS_OPCODE_LINTERP, offset(dest, bld, i), dst_xy, interp);
3570 }
3571 }
3572 break;
3573 }
3574
3575 default:
3576 nir_emit_intrinsic(bld, instr);
3577 break;
3578 }
3579 }
3580
3581 void
3582 fs_visitor::nir_emit_cs_intrinsic(const fs_builder &bld,
3583 nir_intrinsic_instr *instr)
3584 {
3585 assert(stage == MESA_SHADER_COMPUTE);
3586 struct brw_cs_prog_data *cs_prog_data = brw_cs_prog_data(prog_data);
3587
3588 fs_reg dest;
3589 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
3590 dest = get_nir_dest(instr->dest);
3591
3592 switch (instr->intrinsic) {
3593 case nir_intrinsic_barrier:
3594 emit_barrier();
3595 cs_prog_data->uses_barrier = true;
3596 break;
3597
3598 case nir_intrinsic_load_subgroup_id:
3599 bld.MOV(retype(dest, BRW_REGISTER_TYPE_UD), subgroup_id);
3600 break;
3601
3602 case nir_intrinsic_load_local_invocation_id:
3603 case nir_intrinsic_load_work_group_id: {
3604 gl_system_value sv = nir_system_value_from_intrinsic(instr->intrinsic);
3605 fs_reg val = nir_system_values[sv];
3606 assert(val.file != BAD_FILE);
3607 dest.type = val.type;
3608 for (unsigned i = 0; i < 3; i++)
3609 bld.MOV(offset(dest, bld, i), offset(val, bld, i));
3610 break;
3611 }
3612
3613 case nir_intrinsic_load_num_work_groups: {
3614 const unsigned surface =
3615 cs_prog_data->binding_table.work_groups_start;
3616
3617 cs_prog_data->uses_num_work_groups = true;
3618
3619 fs_reg surf_index = brw_imm_ud(surface);
3620 brw_mark_surface_used(prog_data, surface);
3621
3622 /* Read the 3 GLuint components of gl_NumWorkGroups */
3623 for (unsigned i = 0; i < 3; i++) {
3624 fs_reg read_result =
3625 emit_untyped_read(bld, surf_index,
3626 brw_imm_ud(i << 2),
3627 1 /* dims */, 1 /* size */,
3628 BRW_PREDICATE_NONE);
3629 read_result.type = dest.type;
3630 bld.MOV(dest, read_result);
3631 dest = offset(dest, bld, 1);
3632 }
3633 break;
3634 }
3635
3636 case nir_intrinsic_shared_atomic_add:
3637 nir_emit_shared_atomic(bld, BRW_AOP_ADD, instr);
3638 break;
3639 case nir_intrinsic_shared_atomic_imin:
3640 nir_emit_shared_atomic(bld, BRW_AOP_IMIN, instr);
3641 break;
3642 case nir_intrinsic_shared_atomic_umin:
3643 nir_emit_shared_atomic(bld, BRW_AOP_UMIN, instr);
3644 break;
3645 case nir_intrinsic_shared_atomic_imax:
3646 nir_emit_shared_atomic(bld, BRW_AOP_IMAX, instr);
3647 break;
3648 case nir_intrinsic_shared_atomic_umax:
3649 nir_emit_shared_atomic(bld, BRW_AOP_UMAX, instr);
3650 break;
3651 case nir_intrinsic_shared_atomic_and:
3652 nir_emit_shared_atomic(bld, BRW_AOP_AND, instr);
3653 break;
3654 case nir_intrinsic_shared_atomic_or:
3655 nir_emit_shared_atomic(bld, BRW_AOP_OR, instr);
3656 break;
3657 case nir_intrinsic_shared_atomic_xor:
3658 nir_emit_shared_atomic(bld, BRW_AOP_XOR, instr);
3659 break;
3660 case nir_intrinsic_shared_atomic_exchange:
3661 nir_emit_shared_atomic(bld, BRW_AOP_MOV, instr);
3662 break;
3663 case nir_intrinsic_shared_atomic_comp_swap:
3664 nir_emit_shared_atomic(bld, BRW_AOP_CMPWR, instr);
3665 break;
3666
3667 case nir_intrinsic_load_shared: {
3668 assert(devinfo->gen >= 7);
3669
3670 fs_reg surf_index = brw_imm_ud(GEN7_BTI_SLM);
3671
3672 /* Get the offset to read from */
3673 fs_reg offset_reg;
3674 nir_const_value *const_offset = nir_src_as_const_value(instr->src[0]);
3675 if (const_offset) {
3676 offset_reg = brw_imm_ud(instr->const_index[0] + const_offset->u32[0]);
3677 } else {
3678 offset_reg = vgrf(glsl_type::uint_type);
3679 bld.ADD(offset_reg,
3680 retype(get_nir_src(instr->src[0]), BRW_REGISTER_TYPE_UD),
3681 brw_imm_ud(instr->const_index[0]));
3682 }
3683
3684 /* Read the vector */
3685 do_untyped_vector_read(bld, dest, surf_index, offset_reg,
3686 instr->num_components);
3687 break;
3688 }
3689
3690 case nir_intrinsic_store_shared: {
3691 assert(devinfo->gen >= 7);
3692
3693 /* Block index */
3694 fs_reg surf_index = brw_imm_ud(GEN7_BTI_SLM);
3695
3696 /* Value */
3697 fs_reg val_reg = get_nir_src(instr->src[0]);
3698
3699 /* Writemask */
3700 unsigned writemask = instr->const_index[1];
3701
3702 /* get_nir_src() retypes to integer. Be wary of 64-bit types though
3703 * since the untyped writes below operate in units of 32-bits, which
3704 * means that we need to write twice as many components each time.
3705 * Also, we have to suffle 64-bit data to be in the appropriate layout
3706 * expected by our 32-bit write messages.
3707 */
3708 unsigned type_size = 4;
3709 if (nir_src_bit_size(instr->src[0]) == 64) {
3710 type_size = 8;
3711 val_reg = shuffle_64bit_data_for_32bit_write(bld,
3712 val_reg, instr->num_components);
3713 }
3714
3715 unsigned type_slots = type_size / 4;
3716
3717 /* Combine groups of consecutive enabled channels in one write
3718 * message. We use ffs to find the first enabled channel and then ffs on
3719 * the bit-inverse, down-shifted writemask to determine the length of
3720 * the block of enabled bits.
3721 */
3722 while (writemask) {
3723 unsigned first_component = ffs(writemask) - 1;
3724 unsigned length = ffs(~(writemask >> first_component)) - 1;
3725
3726 /* We can't write more than 2 64-bit components at once. Limit the
3727 * length of the write to what we can do and let the next iteration
3728 * handle the rest
3729 */
3730 if (type_size > 4)
3731 length = MIN2(2, length);
3732
3733 fs_reg offset_reg;
3734 nir_const_value *const_offset = nir_src_as_const_value(instr->src[1]);
3735 if (const_offset) {
3736 offset_reg = brw_imm_ud(instr->const_index[0] + const_offset->u32[0] +
3737 type_size * first_component);
3738 } else {
3739 offset_reg = vgrf(glsl_type::uint_type);
3740 bld.ADD(offset_reg,
3741 retype(get_nir_src(instr->src[1]), BRW_REGISTER_TYPE_UD),
3742 brw_imm_ud(instr->const_index[0] + type_size * first_component));
3743 }
3744
3745 emit_untyped_write(bld, surf_index, offset_reg,
3746 offset(val_reg, bld, first_component * type_slots),
3747 1 /* dims */, length * type_slots,
3748 BRW_PREDICATE_NONE);
3749
3750 /* Clear the bits in the writemask that we just wrote, then try
3751 * again to see if more channels are left.
3752 */
3753 writemask &= (15 << (first_component + length));
3754 }
3755
3756 break;
3757 }
3758
3759 default:
3760 nir_emit_intrinsic(bld, instr);
3761 break;
3762 }
3763 }
3764
3765 static fs_reg
3766 brw_nir_reduction_op_identity(const fs_builder &bld,
3767 nir_op op, brw_reg_type type)
3768 {
3769 nir_const_value value = nir_alu_binop_identity(op, type_sz(type) * 8);
3770 switch (type_sz(type)) {
3771 case 2:
3772 assert(type != BRW_REGISTER_TYPE_HF);
3773 return retype(brw_imm_uw(value.u16[0]), type);
3774 case 4:
3775 return retype(brw_imm_ud(value.u32[0]), type);
3776 case 8:
3777 if (type == BRW_REGISTER_TYPE_DF)
3778 return setup_imm_df(bld, value.f64[0]);
3779 else
3780 return retype(brw_imm_u64(value.u64[0]), type);
3781 default:
3782 unreachable("Invalid type size");
3783 }
3784 }
3785
3786 static opcode
3787 brw_op_for_nir_reduction_op(nir_op op)
3788 {
3789 switch (op) {
3790 case nir_op_iadd: return BRW_OPCODE_ADD;
3791 case nir_op_fadd: return BRW_OPCODE_ADD;
3792 case nir_op_imul: return BRW_OPCODE_MUL;
3793 case nir_op_fmul: return BRW_OPCODE_MUL;
3794 case nir_op_imin: return BRW_OPCODE_SEL;
3795 case nir_op_umin: return BRW_OPCODE_SEL;
3796 case nir_op_fmin: return BRW_OPCODE_SEL;
3797 case nir_op_imax: return BRW_OPCODE_SEL;
3798 case nir_op_umax: return BRW_OPCODE_SEL;
3799 case nir_op_fmax: return BRW_OPCODE_SEL;
3800 case nir_op_iand: return BRW_OPCODE_AND;
3801 case nir_op_ior: return BRW_OPCODE_OR;
3802 case nir_op_ixor: return BRW_OPCODE_XOR;
3803 default:
3804 unreachable("Invalid reduction operation");
3805 }
3806 }
3807
3808 static brw_conditional_mod
3809 brw_cond_mod_for_nir_reduction_op(nir_op op)
3810 {
3811 switch (op) {
3812 case nir_op_iadd: return BRW_CONDITIONAL_NONE;
3813 case nir_op_fadd: return BRW_CONDITIONAL_NONE;
3814 case nir_op_imul: return BRW_CONDITIONAL_NONE;
3815 case nir_op_fmul: return BRW_CONDITIONAL_NONE;
3816 case nir_op_imin: return BRW_CONDITIONAL_L;
3817 case nir_op_umin: return BRW_CONDITIONAL_L;
3818 case nir_op_fmin: return BRW_CONDITIONAL_L;
3819 case nir_op_imax: return BRW_CONDITIONAL_GE;
3820 case nir_op_umax: return BRW_CONDITIONAL_GE;
3821 case nir_op_fmax: return BRW_CONDITIONAL_GE;
3822 case nir_op_iand: return BRW_CONDITIONAL_NONE;
3823 case nir_op_ior: return BRW_CONDITIONAL_NONE;
3824 case nir_op_ixor: return BRW_CONDITIONAL_NONE;
3825 default:
3826 unreachable("Invalid reduction operation");
3827 }
3828 }
3829
3830 void
3831 fs_visitor::nir_emit_intrinsic(const fs_builder &bld, nir_intrinsic_instr *instr)
3832 {
3833 fs_reg dest;
3834 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
3835 dest = get_nir_dest(instr->dest);
3836
3837 switch (instr->intrinsic) {
3838 case nir_intrinsic_image_var_load:
3839 case nir_intrinsic_image_var_store:
3840 case nir_intrinsic_image_var_atomic_add:
3841 case nir_intrinsic_image_var_atomic_min:
3842 case nir_intrinsic_image_var_atomic_max:
3843 case nir_intrinsic_image_var_atomic_and:
3844 case nir_intrinsic_image_var_atomic_or:
3845 case nir_intrinsic_image_var_atomic_xor:
3846 case nir_intrinsic_image_var_atomic_exchange:
3847 case nir_intrinsic_image_var_atomic_comp_swap: {
3848 using namespace image_access;
3849
3850 if (stage == MESA_SHADER_FRAGMENT &&
3851 instr->intrinsic != nir_intrinsic_image_var_load)
3852 brw_wm_prog_data(prog_data)->has_side_effects = true;
3853
3854 /* Get the referenced image variable and type. */
3855 const nir_variable *var = instr->variables[0]->var;
3856 const glsl_type *type = var->type->without_array();
3857 const brw_reg_type base_type = get_image_base_type(type);
3858
3859 /* Get some metadata from the image intrinsic. */
3860 const nir_intrinsic_info *info = &nir_intrinsic_infos[instr->intrinsic];
3861 const unsigned arr_dims = type->sampler_array ? 1 : 0;
3862 const unsigned surf_dims = type->coordinate_components() - arr_dims;
3863 const unsigned format = var->data.image.format;
3864 const unsigned dest_components = nir_intrinsic_dest_components(instr);
3865
3866 /* Get the arguments of the image intrinsic. */
3867 const fs_reg image = get_nir_image_deref(instr->variables[0]);
3868 const fs_reg addr = retype(get_nir_src(instr->src[0]),
3869 BRW_REGISTER_TYPE_UD);
3870 const fs_reg src0 = (info->num_srcs >= 3 ?
3871 retype(get_nir_src(instr->src[2]), base_type) :
3872 fs_reg());
3873 const fs_reg src1 = (info->num_srcs >= 4 ?
3874 retype(get_nir_src(instr->src[3]), base_type) :
3875 fs_reg());
3876 fs_reg tmp;
3877
3878 /* Emit an image load, store or atomic op. */
3879 if (instr->intrinsic == nir_intrinsic_image_var_load)
3880 tmp = emit_image_load(bld, image, addr, surf_dims, arr_dims, format);
3881
3882 else if (instr->intrinsic == nir_intrinsic_image_var_store)
3883 emit_image_store(bld, image, addr, src0, surf_dims, arr_dims,
3884 var->data.image.write_only ? GL_NONE : format);
3885
3886 else
3887 tmp = emit_image_atomic(bld, image, addr, src0, src1,
3888 surf_dims, arr_dims, dest_components,
3889 get_image_atomic_op(instr->intrinsic, type));
3890
3891 /* Assign the result. */
3892 for (unsigned c = 0; c < dest_components; ++c) {
3893 bld.MOV(offset(retype(dest, base_type), bld, c),
3894 offset(tmp, bld, c));
3895 }
3896 break;
3897 }
3898
3899 case nir_intrinsic_memory_barrier_atomic_counter:
3900 case nir_intrinsic_memory_barrier_buffer:
3901 case nir_intrinsic_memory_barrier_image:
3902 case nir_intrinsic_memory_barrier: {
3903 const fs_builder ubld = bld.group(8, 0);
3904 const fs_reg tmp = ubld.vgrf(BRW_REGISTER_TYPE_UD, 2);
3905 ubld.emit(SHADER_OPCODE_MEMORY_FENCE, tmp)
3906 ->size_written = 2 * REG_SIZE;
3907 break;
3908 }
3909
3910 case nir_intrinsic_group_memory_barrier:
3911 case nir_intrinsic_memory_barrier_shared:
3912 /* We treat these workgroup-level barriers as no-ops. This should be
3913 * safe at present and as long as:
3914 *
3915 * - Memory access instructions are not subsequently reordered by the
3916 * compiler back-end.
3917 *
3918 * - All threads from a given compute shader workgroup fit within a
3919 * single subslice and therefore talk to the same HDC shared unit
3920 * what supposedly guarantees ordering and coherency between threads
3921 * from the same workgroup. This may change in the future when we
3922 * start splitting workgroups across multiple subslices.
3923 *
3924 * - The context is not in fault-and-stream mode, which could cause
3925 * memory transactions (including to SLM) prior to the barrier to be
3926 * replayed after the barrier if a pagefault occurs. This shouldn't
3927 * be a problem up to and including SKL because fault-and-stream is
3928 * not usable due to hardware issues, but that's likely to change in
3929 * the future.
3930 */
3931 break;
3932
3933 case nir_intrinsic_shader_clock: {
3934 /* We cannot do anything if there is an event, so ignore it for now */
3935 const fs_reg shader_clock = get_timestamp(bld);
3936 const fs_reg srcs[] = { component(shader_clock, 0),
3937 component(shader_clock, 1) };
3938 bld.LOAD_PAYLOAD(dest, srcs, ARRAY_SIZE(srcs), 0);
3939 break;
3940 }
3941
3942 case nir_intrinsic_image_var_size: {
3943 /* Get the referenced image variable and type. */
3944 const nir_variable *var = instr->variables[0]->var;
3945 const glsl_type *type = var->type->without_array();
3946
3947 /* Get the size of the image. */
3948 const fs_reg image = get_nir_image_deref(instr->variables[0]);
3949 const fs_reg size = offset(image, bld, BRW_IMAGE_PARAM_SIZE_OFFSET);
3950
3951 /* For 1DArray image types, the array index is stored in the Z component.
3952 * Fix this by swizzling the Z component to the Y component.
3953 */
3954 const bool is_1d_array_image =
3955 type->sampler_dimensionality == GLSL_SAMPLER_DIM_1D &&
3956 type->sampler_array;
3957
3958 /* For CubeArray images, we should count the number of cubes instead
3959 * of the number of faces. Fix it by dividing the (Z component) by 6.
3960 */
3961 const bool is_cube_array_image =
3962 type->sampler_dimensionality == GLSL_SAMPLER_DIM_CUBE &&
3963 type->sampler_array;
3964
3965 /* Copy all the components. */
3966 for (unsigned c = 0; c < instr->dest.ssa.num_components; ++c) {
3967 if ((int)c >= type->coordinate_components()) {
3968 bld.MOV(offset(retype(dest, BRW_REGISTER_TYPE_D), bld, c),
3969 brw_imm_d(1));
3970 } else if (c == 1 && is_1d_array_image) {
3971 bld.MOV(offset(retype(dest, BRW_REGISTER_TYPE_D), bld, c),
3972 offset(size, bld, 2));
3973 } else if (c == 2 && is_cube_array_image) {
3974 bld.emit(SHADER_OPCODE_INT_QUOTIENT,
3975 offset(retype(dest, BRW_REGISTER_TYPE_D), bld, c),
3976 offset(size, bld, c), brw_imm_d(6));
3977 } else {
3978 bld.MOV(offset(retype(dest, BRW_REGISTER_TYPE_D), bld, c),
3979 offset(size, bld, c));
3980 }
3981 }
3982
3983 break;
3984 }
3985
3986 case nir_intrinsic_image_var_samples:
3987 /* The driver does not support multi-sampled images. */
3988 bld.MOV(retype(dest, BRW_REGISTER_TYPE_D), brw_imm_d(1));
3989 break;
3990
3991 case nir_intrinsic_load_uniform: {
3992 /* Offsets are in bytes but they should always aligned to
3993 * the type size
3994 */
3995 assert(instr->const_index[0] % 4 == 0 ||
3996 instr->const_index[0] % type_sz(dest.type) == 0);
3997
3998 fs_reg src(UNIFORM, instr->const_index[0] / 4, dest.type);
3999
4000 nir_const_value *const_offset = nir_src_as_const_value(instr->src[0]);
4001 if (const_offset) {
4002 assert(const_offset->u32[0] % type_sz(dest.type) == 0);
4003 /* For 16-bit types we add the module of the const_index[0]
4004 * offset to access to not 32-bit aligned element
4005 */
4006 src.offset = const_offset->u32[0] + instr->const_index[0] % 4;
4007
4008 for (unsigned j = 0; j < instr->num_components; j++) {
4009 bld.MOV(offset(dest, bld, j), offset(src, bld, j));
4010 }
4011 } else {
4012 fs_reg indirect = retype(get_nir_src(instr->src[0]),
4013 BRW_REGISTER_TYPE_UD);
4014
4015 /* We need to pass a size to the MOV_INDIRECT but we don't want it to
4016 * go past the end of the uniform. In order to keep the n'th
4017 * component from running past, we subtract off the size of all but
4018 * one component of the vector.
4019 */
4020 assert(instr->const_index[1] >=
4021 instr->num_components * (int) type_sz(dest.type));
4022 unsigned read_size = instr->const_index[1] -
4023 (instr->num_components - 1) * type_sz(dest.type);
4024
4025 bool supports_64bit_indirects =
4026 !devinfo->is_cherryview && !gen_device_info_is_9lp(devinfo);
4027
4028 if (type_sz(dest.type) != 8 || supports_64bit_indirects) {
4029 for (unsigned j = 0; j < instr->num_components; j++) {
4030 bld.emit(SHADER_OPCODE_MOV_INDIRECT,
4031 offset(dest, bld, j), offset(src, bld, j),
4032 indirect, brw_imm_ud(read_size));
4033 }
4034 } else {
4035 const unsigned num_mov_indirects =
4036 type_sz(dest.type) / type_sz(BRW_REGISTER_TYPE_UD);
4037 /* We read a little bit less per MOV INDIRECT, as they are now
4038 * 32-bits ones instead of 64-bit. Fix read_size then.
4039 */
4040 const unsigned read_size_32bit = read_size -
4041 (num_mov_indirects - 1) * type_sz(BRW_REGISTER_TYPE_UD);
4042 for (unsigned j = 0; j < instr->num_components; j++) {
4043 for (unsigned i = 0; i < num_mov_indirects; i++) {
4044 bld.emit(SHADER_OPCODE_MOV_INDIRECT,
4045 subscript(offset(dest, bld, j), BRW_REGISTER_TYPE_UD, i),
4046 subscript(offset(src, bld, j), BRW_REGISTER_TYPE_UD, i),
4047 indirect, brw_imm_ud(read_size_32bit));
4048 }
4049 }
4050 }
4051 }
4052 break;
4053 }
4054
4055 case nir_intrinsic_load_ubo: {
4056 nir_const_value *const_index = nir_src_as_const_value(instr->src[0]);
4057 fs_reg surf_index;
4058
4059 if (const_index) {
4060 const unsigned index = stage_prog_data->binding_table.ubo_start +
4061 const_index->u32[0];
4062 surf_index = brw_imm_ud(index);
4063 brw_mark_surface_used(prog_data, index);
4064 } else {
4065 /* The block index is not a constant. Evaluate the index expression
4066 * per-channel and add the base UBO index; we have to select a value
4067 * from any live channel.
4068 */
4069 surf_index = vgrf(glsl_type::uint_type);
4070 bld.ADD(surf_index, get_nir_src(instr->src[0]),
4071 brw_imm_ud(stage_prog_data->binding_table.ubo_start));
4072 surf_index = bld.emit_uniformize(surf_index);
4073
4074 /* Assume this may touch any UBO. It would be nice to provide
4075 * a tighter bound, but the array information is already lowered away.
4076 */
4077 brw_mark_surface_used(prog_data,
4078 stage_prog_data->binding_table.ubo_start +
4079 nir->info.num_ubos - 1);
4080 }
4081
4082 nir_const_value *const_offset = nir_src_as_const_value(instr->src[1]);
4083 if (const_offset == NULL) {
4084 fs_reg base_offset = retype(get_nir_src(instr->src[1]),
4085 BRW_REGISTER_TYPE_UD);
4086
4087 for (int i = 0; i < instr->num_components; i++)
4088 VARYING_PULL_CONSTANT_LOAD(bld, offset(dest, bld, i), surf_index,
4089 base_offset, i * type_sz(dest.type));
4090 } else {
4091 /* Even if we are loading doubles, a pull constant load will load
4092 * a 32-bit vec4, so should only reserve vgrf space for that. If we
4093 * need to load a full dvec4 we will have to emit 2 loads. This is
4094 * similar to demote_pull_constants(), except that in that case we
4095 * see individual accesses to each component of the vector and then
4096 * we let CSE deal with duplicate loads. Here we see a vector access
4097 * and we have to split it if necessary.
4098 */
4099 const unsigned type_size = type_sz(dest.type);
4100
4101 /* See if we've selected this as a push constant candidate */
4102 if (const_index) {
4103 const unsigned ubo_block = const_index->u32[0];
4104 const unsigned offset_256b = const_offset->u32[0] / 32;
4105
4106 fs_reg push_reg;
4107 for (int i = 0; i < 4; i++) {
4108 const struct brw_ubo_range *range = &prog_data->ubo_ranges[i];
4109 if (range->block == ubo_block &&
4110 offset_256b >= range->start &&
4111 offset_256b < range->start + range->length) {
4112
4113 push_reg = fs_reg(UNIFORM, UBO_START + i, dest.type);
4114 push_reg.offset = const_offset->u32[0] - 32 * range->start;
4115 break;
4116 }
4117 }
4118
4119 if (push_reg.file != BAD_FILE) {
4120 for (unsigned i = 0; i < instr->num_components; i++) {
4121 bld.MOV(offset(dest, bld, i),
4122 byte_offset(push_reg, i * type_size));
4123 }
4124 break;
4125 }
4126 }
4127
4128 const unsigned block_sz = 64; /* Fetch one cacheline at a time. */
4129 const fs_builder ubld = bld.exec_all().group(block_sz / 4, 0);
4130 const fs_reg packed_consts = ubld.vgrf(BRW_REGISTER_TYPE_UD);
4131
4132 for (unsigned c = 0; c < instr->num_components;) {
4133 const unsigned base = const_offset->u32[0] + c * type_size;
4134 /* Number of usable components in the next block-aligned load. */
4135 const unsigned count = MIN2(instr->num_components - c,
4136 (block_sz - base % block_sz) / type_size);
4137
4138 ubld.emit(FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD,
4139 packed_consts, surf_index,
4140 brw_imm_ud(base & ~(block_sz - 1)));
4141
4142 const fs_reg consts =
4143 retype(byte_offset(packed_consts, base & (block_sz - 1)),
4144 dest.type);
4145
4146 for (unsigned d = 0; d < count; d++)
4147 bld.MOV(offset(dest, bld, c + d), component(consts, d));
4148
4149 c += count;
4150 }
4151 }
4152 break;
4153 }
4154
4155 case nir_intrinsic_load_ssbo: {
4156 assert(devinfo->gen >= 7);
4157
4158 nir_const_value *const_uniform_block =
4159 nir_src_as_const_value(instr->src[0]);
4160
4161 fs_reg surf_index;
4162 if (const_uniform_block) {
4163 unsigned index = stage_prog_data->binding_table.ssbo_start +
4164 const_uniform_block->u32[0];
4165 surf_index = brw_imm_ud(index);
4166 brw_mark_surface_used(prog_data, index);
4167 } else {
4168 surf_index = vgrf(glsl_type::uint_type);
4169 bld.ADD(surf_index, get_nir_src(instr->src[0]),
4170 brw_imm_ud(stage_prog_data->binding_table.ssbo_start));
4171
4172 /* Assume this may touch any UBO. It would be nice to provide
4173 * a tighter bound, but the array information is already lowered away.
4174 */
4175 brw_mark_surface_used(prog_data,
4176 stage_prog_data->binding_table.ssbo_start +
4177 nir->info.num_ssbos - 1);
4178 }
4179
4180 fs_reg offset_reg;
4181 nir_const_value *const_offset = nir_src_as_const_value(instr->src[1]);
4182 if (const_offset) {
4183 offset_reg = brw_imm_ud(const_offset->u32[0]);
4184 } else {
4185 offset_reg = retype(get_nir_src(instr->src[1]), BRW_REGISTER_TYPE_UD);
4186 }
4187
4188 /* Read the vector */
4189 do_untyped_vector_read(bld, dest, surf_index, offset_reg,
4190 instr->num_components);
4191
4192 break;
4193 }
4194
4195 case nir_intrinsic_store_ssbo: {
4196 assert(devinfo->gen >= 7);
4197
4198 if (stage == MESA_SHADER_FRAGMENT)
4199 brw_wm_prog_data(prog_data)->has_side_effects = true;
4200
4201 /* Block index */
4202 fs_reg surf_index;
4203 nir_const_value *const_uniform_block =
4204 nir_src_as_const_value(instr->src[1]);
4205 if (const_uniform_block) {
4206 unsigned index = stage_prog_data->binding_table.ssbo_start +
4207 const_uniform_block->u32[0];
4208 surf_index = brw_imm_ud(index);
4209 brw_mark_surface_used(prog_data, index);
4210 } else {
4211 surf_index = vgrf(glsl_type::uint_type);
4212 bld.ADD(surf_index, get_nir_src(instr->src[1]),
4213 brw_imm_ud(stage_prog_data->binding_table.ssbo_start));
4214
4215 brw_mark_surface_used(prog_data,
4216 stage_prog_data->binding_table.ssbo_start +
4217 nir->info.num_ssbos - 1);
4218 }
4219
4220 /* Value */
4221 fs_reg val_reg = get_nir_src(instr->src[0]);
4222
4223 /* Writemask */
4224 unsigned writemask = instr->const_index[0];
4225
4226 /* get_nir_src() retypes to integer. Be wary of 64-bit types though
4227 * since the untyped writes below operate in units of 32-bits, which
4228 * means that we need to write twice as many components each time.
4229 * Also, we have to suffle 64-bit data to be in the appropriate layout
4230 * expected by our 32-bit write messages.
4231 */
4232 unsigned bit_size = nir_src_bit_size(instr->src[0]);
4233 unsigned type_size = bit_size / 8;
4234
4235 /* Combine groups of consecutive enabled channels in one write
4236 * message. We use ffs to find the first enabled channel and then ffs on
4237 * the bit-inverse, down-shifted writemask to determine the num_components
4238 * of the block of enabled bits.
4239 */
4240 while (writemask) {
4241 unsigned first_component = ffs(writemask) - 1;
4242 unsigned num_components = ffs(~(writemask >> first_component)) - 1;
4243 fs_reg write_src = offset(val_reg, bld, first_component);
4244
4245 nir_const_value *const_offset = nir_src_as_const_value(instr->src[2]);
4246
4247 if (type_size > 4) {
4248 /* We can't write more than 2 64-bit components at once. Limit
4249 * the num_components of the write to what we can do and let the next
4250 * iteration handle the rest.
4251 */
4252 num_components = MIN2(2, num_components);
4253 write_src = shuffle_64bit_data_for_32bit_write(bld, write_src,
4254 num_components);
4255 } else if (type_size < 4) {
4256 assert(type_size == 2);
4257 /* For 16-bit types we pack two consecutive values into a 32-bit
4258 * word and use an untyped write message. For single values or not
4259 * 32-bit-aligned we need to use byte-scattered writes because
4260 * untyped writes works with 32-bit components with 32-bit
4261 * alignment. byte_scattered_write messages only support one
4262 * 16-bit component at a time. As VK_KHR_relaxed_block_layout
4263 * could be enabled we can not guarantee that not constant offsets
4264 * to be 32-bit aligned for 16-bit types. For example an array, of
4265 * 16-bit vec3 with array element stride of 6.
4266 *
4267 * In the case of 32-bit aligned constant offsets if there is
4268 * a 3-components vector we submit one untyped-write message
4269 * of 32-bit (first two components), and one byte-scattered
4270 * write message (the last component).
4271 */
4272
4273 if ( !const_offset || ((const_offset->u32[0] +
4274 type_size * first_component) % 4)) {
4275 /* If we use a .yz writemask we also need to emit 2
4276 * byte-scattered write messages because of y-component not
4277 * being aligned to 32-bit.
4278 */
4279 num_components = 1;
4280 } else if (num_components > 2 && (num_components % 2)) {
4281 /* If there is an odd number of consecutive components we left
4282 * the not paired component for a following emit of length == 1
4283 * with byte_scattered_write.
4284 */
4285 num_components --;
4286 }
4287 /* For num_components == 1 we are also shuffling the component
4288 * because byte scattered writes of 16-bit need values to be dword
4289 * aligned. Shuffling only one component would be the same as
4290 * striding it.
4291 */
4292 write_src = shuffle_for_32bit_write(bld, write_src, 0,
4293 num_components);
4294 }
4295
4296 fs_reg offset_reg;
4297
4298 if (const_offset) {
4299 offset_reg = brw_imm_ud(const_offset->u32[0] +
4300 type_size * first_component);
4301 } else {
4302 offset_reg = vgrf(glsl_type::uint_type);
4303 bld.ADD(offset_reg,
4304 retype(get_nir_src(instr->src[2]), BRW_REGISTER_TYPE_UD),
4305 brw_imm_ud(type_size * first_component));
4306 }
4307
4308 if (type_size < 4 && num_components == 1) {
4309 assert(type_size == 2);
4310 /* Untyped Surface messages have a fixed 32-bit size, so we need
4311 * to rely on byte scattered in order to write 16-bit elements.
4312 * The byte_scattered_write message needs that every written 16-bit
4313 * type to be aligned 32-bits (stride=2).
4314 */
4315 emit_byte_scattered_write(bld, surf_index, offset_reg,
4316 write_src,
4317 1 /* dims */, 1,
4318 bit_size,
4319 BRW_PREDICATE_NONE);
4320 } else {
4321 assert(num_components * type_size <= 16);
4322 assert((num_components * type_size) % 4 == 0);
4323 assert(offset_reg.file != BRW_IMMEDIATE_VALUE ||
4324 offset_reg.ud % 4 == 0);
4325 unsigned num_slots = (num_components * type_size) / 4;
4326
4327 emit_untyped_write(bld, surf_index, offset_reg,
4328 write_src,
4329 1 /* dims */, num_slots,
4330 BRW_PREDICATE_NONE);
4331 }
4332
4333 /* Clear the bits in the writemask that we just wrote, then try
4334 * again to see if more channels are left.
4335 */
4336 writemask &= (15 << (first_component + num_components));
4337 }
4338 break;
4339 }
4340
4341 case nir_intrinsic_store_output: {
4342 fs_reg src = get_nir_src(instr->src[0]);
4343
4344 nir_const_value *const_offset = nir_src_as_const_value(instr->src[1]);
4345 assert(const_offset && "Indirect output stores not allowed");
4346
4347 unsigned num_components = instr->num_components;
4348 unsigned first_component = nir_intrinsic_component(instr);
4349 if (nir_src_bit_size(instr->src[0]) == 64) {
4350 src = shuffle_64bit_data_for_32bit_write(bld, src, num_components);
4351 num_components *= 2;
4352 }
4353
4354 fs_reg new_dest = retype(offset(outputs[instr->const_index[0]], bld,
4355 4 * const_offset->u32[0]), src.type);
4356 for (unsigned j = 0; j < num_components; j++) {
4357 bld.MOV(offset(new_dest, bld, j + first_component),
4358 offset(src, bld, j));
4359 }
4360 break;
4361 }
4362
4363 case nir_intrinsic_ssbo_atomic_add:
4364 nir_emit_ssbo_atomic(bld, BRW_AOP_ADD, instr);
4365 break;
4366 case nir_intrinsic_ssbo_atomic_imin:
4367 nir_emit_ssbo_atomic(bld, BRW_AOP_IMIN, instr);
4368 break;
4369 case nir_intrinsic_ssbo_atomic_umin:
4370 nir_emit_ssbo_atomic(bld, BRW_AOP_UMIN, instr);
4371 break;
4372 case nir_intrinsic_ssbo_atomic_imax:
4373 nir_emit_ssbo_atomic(bld, BRW_AOP_IMAX, instr);
4374 break;
4375 case nir_intrinsic_ssbo_atomic_umax:
4376 nir_emit_ssbo_atomic(bld, BRW_AOP_UMAX, instr);
4377 break;
4378 case nir_intrinsic_ssbo_atomic_and:
4379 nir_emit_ssbo_atomic(bld, BRW_AOP_AND, instr);
4380 break;
4381 case nir_intrinsic_ssbo_atomic_or:
4382 nir_emit_ssbo_atomic(bld, BRW_AOP_OR, instr);
4383 break;
4384 case nir_intrinsic_ssbo_atomic_xor:
4385 nir_emit_ssbo_atomic(bld, BRW_AOP_XOR, instr);
4386 break;
4387 case nir_intrinsic_ssbo_atomic_exchange:
4388 nir_emit_ssbo_atomic(bld, BRW_AOP_MOV, instr);
4389 break;
4390 case nir_intrinsic_ssbo_atomic_comp_swap:
4391 nir_emit_ssbo_atomic(bld, BRW_AOP_CMPWR, instr);
4392 break;
4393
4394 case nir_intrinsic_get_buffer_size: {
4395 nir_const_value *const_uniform_block = nir_src_as_const_value(instr->src[0]);
4396 unsigned ssbo_index = const_uniform_block ? const_uniform_block->u32[0] : 0;
4397
4398 /* A resinfo's sampler message is used to get the buffer size. The
4399 * SIMD8's writeback message consists of four registers and SIMD16's
4400 * writeback message consists of 8 destination registers (two per each
4401 * component). Because we are only interested on the first channel of
4402 * the first returned component, where resinfo returns the buffer size
4403 * for SURFTYPE_BUFFER, we can just use the SIMD8 variant regardless of
4404 * the dispatch width.
4405 */
4406 const fs_builder ubld = bld.exec_all().group(8, 0);
4407 fs_reg src_payload = ubld.vgrf(BRW_REGISTER_TYPE_UD);
4408 fs_reg ret_payload = ubld.vgrf(BRW_REGISTER_TYPE_UD, 4);
4409
4410 /* Set LOD = 0 */
4411 ubld.MOV(src_payload, brw_imm_d(0));
4412
4413 const unsigned index = prog_data->binding_table.ssbo_start + ssbo_index;
4414 fs_inst *inst = ubld.emit(SHADER_OPCODE_GET_BUFFER_SIZE, ret_payload,
4415 src_payload, brw_imm_ud(index));
4416 inst->header_size = 0;
4417 inst->mlen = 1;
4418 inst->size_written = 4 * REG_SIZE;
4419
4420 /* SKL PRM, vol07, 3D Media GPGPU Engine, Bounds Checking and Faulting:
4421 *
4422 * "Out-of-bounds checking is always performed at a DWord granularity. If
4423 * any part of the DWord is out-of-bounds then the whole DWord is
4424 * considered out-of-bounds."
4425 *
4426 * This implies that types with size smaller than 4-bytes need to be
4427 * padded if they don't complete the last dword of the buffer. But as we
4428 * need to maintain the original size we need to reverse the padding
4429 * calculation to return the correct size to know the number of elements
4430 * of an unsized array. As we stored in the last two bits of the surface
4431 * size the needed padding for the buffer, we calculate here the
4432 * original buffer_size reversing the surface_size calculation:
4433 *
4434 * surface_size = isl_align(buffer_size, 4) +
4435 * (isl_align(buffer_size) - buffer_size)
4436 *
4437 * buffer_size = surface_size & ~3 - surface_size & 3
4438 */
4439
4440 fs_reg size_aligned4 = ubld.vgrf(BRW_REGISTER_TYPE_UD);
4441 fs_reg size_padding = ubld.vgrf(BRW_REGISTER_TYPE_UD);
4442 fs_reg buffer_size = ubld.vgrf(BRW_REGISTER_TYPE_UD);
4443
4444 ubld.AND(size_padding, ret_payload, brw_imm_ud(3));
4445 ubld.AND(size_aligned4, ret_payload, brw_imm_ud(~3));
4446 ubld.ADD(buffer_size, size_aligned4, negate(size_padding));
4447
4448 bld.MOV(retype(dest, ret_payload.type), component(buffer_size, 0));
4449
4450 brw_mark_surface_used(prog_data, index);
4451 break;
4452 }
4453
4454 case nir_intrinsic_load_subgroup_invocation:
4455 bld.MOV(retype(dest, BRW_REGISTER_TYPE_D),
4456 nir_system_values[SYSTEM_VALUE_SUBGROUP_INVOCATION]);
4457 break;
4458
4459 case nir_intrinsic_load_subgroup_eq_mask:
4460 case nir_intrinsic_load_subgroup_ge_mask:
4461 case nir_intrinsic_load_subgroup_gt_mask:
4462 case nir_intrinsic_load_subgroup_le_mask:
4463 case nir_intrinsic_load_subgroup_lt_mask:
4464 unreachable("not reached");
4465
4466 case nir_intrinsic_vote_any: {
4467 const fs_builder ubld = bld.exec_all().group(1, 0);
4468
4469 /* The any/all predicates do not consider channel enables. To prevent
4470 * dead channels from affecting the result, we initialize the flag with
4471 * with the identity value for the logical operation.
4472 */
4473 if (dispatch_width == 32) {
4474 /* For SIMD32, we use a UD type so we fill both f0.0 and f0.1. */
4475 ubld.MOV(retype(brw_flag_reg(0, 0), BRW_REGISTER_TYPE_UD),
4476 brw_imm_ud(0));
4477 } else {
4478 ubld.MOV(brw_flag_reg(0, 0), brw_imm_uw(0));
4479 }
4480 bld.CMP(bld.null_reg_d(), get_nir_src(instr->src[0]), brw_imm_d(0), BRW_CONDITIONAL_NZ);
4481
4482 /* For some reason, the any/all predicates don't work properly with
4483 * SIMD32. In particular, it appears that a SEL with a QtrCtrl of 2H
4484 * doesn't read the correct subset of the flag register and you end up
4485 * getting garbage in the second half. Work around this by using a pair
4486 * of 1-wide MOVs and scattering the result.
4487 */
4488 fs_reg res1 = ubld.vgrf(BRW_REGISTER_TYPE_D);
4489 ubld.MOV(res1, brw_imm_d(0));
4490 set_predicate(dispatch_width == 8 ? BRW_PREDICATE_ALIGN1_ANY8H :
4491 dispatch_width == 16 ? BRW_PREDICATE_ALIGN1_ANY16H :
4492 BRW_PREDICATE_ALIGN1_ANY32H,
4493 ubld.MOV(res1, brw_imm_d(-1)));
4494
4495 bld.MOV(retype(dest, BRW_REGISTER_TYPE_D), component(res1, 0));
4496 break;
4497 }
4498 case nir_intrinsic_vote_all: {
4499 const fs_builder ubld = bld.exec_all().group(1, 0);
4500
4501 /* The any/all predicates do not consider channel enables. To prevent
4502 * dead channels from affecting the result, we initialize the flag with
4503 * with the identity value for the logical operation.
4504 */
4505 if (dispatch_width == 32) {
4506 /* For SIMD32, we use a UD type so we fill both f0.0 and f0.1. */
4507 ubld.MOV(retype(brw_flag_reg(0, 0), BRW_REGISTER_TYPE_UD),
4508 brw_imm_ud(0xffffffff));
4509 } else {
4510 ubld.MOV(brw_flag_reg(0, 0), brw_imm_uw(0xffff));
4511 }
4512 bld.CMP(bld.null_reg_d(), get_nir_src(instr->src[0]), brw_imm_d(0), BRW_CONDITIONAL_NZ);
4513
4514 /* For some reason, the any/all predicates don't work properly with
4515 * SIMD32. In particular, it appears that a SEL with a QtrCtrl of 2H
4516 * doesn't read the correct subset of the flag register and you end up
4517 * getting garbage in the second half. Work around this by using a pair
4518 * of 1-wide MOVs and scattering the result.
4519 */
4520 fs_reg res1 = ubld.vgrf(BRW_REGISTER_TYPE_D);
4521 ubld.MOV(res1, brw_imm_d(0));
4522 set_predicate(dispatch_width == 8 ? BRW_PREDICATE_ALIGN1_ALL8H :
4523 dispatch_width == 16 ? BRW_PREDICATE_ALIGN1_ALL16H :
4524 BRW_PREDICATE_ALIGN1_ALL32H,
4525 ubld.MOV(res1, brw_imm_d(-1)));
4526
4527 bld.MOV(retype(dest, BRW_REGISTER_TYPE_D), component(res1, 0));
4528 break;
4529 }
4530 case nir_intrinsic_vote_feq:
4531 case nir_intrinsic_vote_ieq: {
4532 fs_reg value = get_nir_src(instr->src[0]);
4533 if (instr->intrinsic == nir_intrinsic_vote_feq) {
4534 const unsigned bit_size = nir_src_bit_size(instr->src[0]);
4535 value.type = brw_reg_type_from_bit_size(bit_size, BRW_REGISTER_TYPE_F);
4536 }
4537
4538 fs_reg uniformized = bld.emit_uniformize(value);
4539 const fs_builder ubld = bld.exec_all().group(1, 0);
4540
4541 /* The any/all predicates do not consider channel enables. To prevent
4542 * dead channels from affecting the result, we initialize the flag with
4543 * with the identity value for the logical operation.
4544 */
4545 if (dispatch_width == 32) {
4546 /* For SIMD32, we use a UD type so we fill both f0.0 and f0.1. */
4547 ubld.MOV(retype(brw_flag_reg(0, 0), BRW_REGISTER_TYPE_UD),
4548 brw_imm_ud(0xffffffff));
4549 } else {
4550 ubld.MOV(brw_flag_reg(0, 0), brw_imm_uw(0xffff));
4551 }
4552 bld.CMP(bld.null_reg_d(), value, uniformized, BRW_CONDITIONAL_Z);
4553
4554 /* For some reason, the any/all predicates don't work properly with
4555 * SIMD32. In particular, it appears that a SEL with a QtrCtrl of 2H
4556 * doesn't read the correct subset of the flag register and you end up
4557 * getting garbage in the second half. Work around this by using a pair
4558 * of 1-wide MOVs and scattering the result.
4559 */
4560 fs_reg res1 = ubld.vgrf(BRW_REGISTER_TYPE_D);
4561 ubld.MOV(res1, brw_imm_d(0));
4562 set_predicate(dispatch_width == 8 ? BRW_PREDICATE_ALIGN1_ALL8H :
4563 dispatch_width == 16 ? BRW_PREDICATE_ALIGN1_ALL16H :
4564 BRW_PREDICATE_ALIGN1_ALL32H,
4565 ubld.MOV(res1, brw_imm_d(-1)));
4566
4567 bld.MOV(retype(dest, BRW_REGISTER_TYPE_D), component(res1, 0));
4568 break;
4569 }
4570
4571 case nir_intrinsic_ballot: {
4572 const fs_reg value = retype(get_nir_src(instr->src[0]),
4573 BRW_REGISTER_TYPE_UD);
4574 struct brw_reg flag = brw_flag_reg(0, 0);
4575 /* FIXME: For SIMD32 programs, this causes us to stomp on f0.1 as well
4576 * as f0.0. This is a problem for fragment programs as we currently use
4577 * f0.1 for discards. Fortunately, we don't support SIMD32 fragment
4578 * programs yet so this isn't a problem. When we do, something will
4579 * have to change.
4580 */
4581 if (dispatch_width == 32)
4582 flag.type = BRW_REGISTER_TYPE_UD;
4583
4584 bld.exec_all().group(1, 0).MOV(flag, brw_imm_ud(0u));
4585 bld.CMP(bld.null_reg_ud(), value, brw_imm_ud(0u), BRW_CONDITIONAL_NZ);
4586
4587 if (instr->dest.ssa.bit_size > 32) {
4588 dest.type = BRW_REGISTER_TYPE_UQ;
4589 } else {
4590 dest.type = BRW_REGISTER_TYPE_UD;
4591 }
4592 bld.MOV(dest, flag);
4593 break;
4594 }
4595
4596 case nir_intrinsic_read_invocation: {
4597 const fs_reg value = get_nir_src(instr->src[0]);
4598 const fs_reg invocation = get_nir_src(instr->src[1]);
4599 fs_reg tmp = bld.vgrf(value.type);
4600
4601 bld.exec_all().emit(SHADER_OPCODE_BROADCAST, tmp, value,
4602 bld.emit_uniformize(invocation));
4603
4604 bld.MOV(retype(dest, value.type), fs_reg(component(tmp, 0)));
4605 break;
4606 }
4607
4608 case nir_intrinsic_read_first_invocation: {
4609 const fs_reg value = get_nir_src(instr->src[0]);
4610 bld.MOV(retype(dest, value.type), bld.emit_uniformize(value));
4611 break;
4612 }
4613
4614 case nir_intrinsic_shuffle: {
4615 const fs_reg value = get_nir_src(instr->src[0]);
4616 const fs_reg index = get_nir_src(instr->src[1]);
4617
4618 bld.emit(SHADER_OPCODE_SHUFFLE, retype(dest, value.type), value, index);
4619 break;
4620 }
4621
4622 case nir_intrinsic_first_invocation: {
4623 fs_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_UD);
4624 bld.exec_all().emit(SHADER_OPCODE_FIND_LIVE_CHANNEL, tmp);
4625 bld.MOV(retype(dest, BRW_REGISTER_TYPE_UD),
4626 fs_reg(component(tmp, 0)));
4627 break;
4628 }
4629
4630 case nir_intrinsic_quad_broadcast: {
4631 const fs_reg value = get_nir_src(instr->src[0]);
4632 nir_const_value *index = nir_src_as_const_value(instr->src[1]);
4633 assert(nir_src_bit_size(instr->src[1]) == 32);
4634
4635 bld.emit(SHADER_OPCODE_CLUSTER_BROADCAST, retype(dest, value.type),
4636 value, brw_imm_ud(index->u32[0]), brw_imm_ud(4));
4637 break;
4638 }
4639
4640 case nir_intrinsic_quad_swap_horizontal: {
4641 const fs_reg value = get_nir_src(instr->src[0]);
4642 const fs_reg tmp = bld.vgrf(value.type);
4643 const fs_builder ubld = bld.exec_all().group(dispatch_width / 2, 0);
4644
4645 const fs_reg src_left = horiz_stride(value, 2);
4646 const fs_reg src_right = horiz_stride(horiz_offset(value, 1), 2);
4647 const fs_reg tmp_left = horiz_stride(tmp, 2);
4648 const fs_reg tmp_right = horiz_stride(horiz_offset(tmp, 1), 2);
4649
4650 /* From the Cherryview PRM Vol. 7, "Register Region Restrictiosn":
4651 *
4652 * "When source or destination datatype is 64b or operation is
4653 * integer DWord multiply, regioning in Align1 must follow
4654 * these rules:
4655 *
4656 * [...]
4657 *
4658 * 3. Source and Destination offset must be the same, except
4659 * the case of scalar source."
4660 *
4661 * In order to work around this, we have to emit two 32-bit MOVs instead
4662 * of a single 64-bit MOV to do the shuffle.
4663 */
4664 if (type_sz(value.type) > 4 &&
4665 (devinfo->is_cherryview || gen_device_info_is_9lp(devinfo))) {
4666 ubld.MOV(subscript(tmp_left, BRW_REGISTER_TYPE_D, 0),
4667 subscript(src_right, BRW_REGISTER_TYPE_D, 0));
4668 ubld.MOV(subscript(tmp_left, BRW_REGISTER_TYPE_D, 1),
4669 subscript(src_right, BRW_REGISTER_TYPE_D, 1));
4670 ubld.MOV(subscript(tmp_right, BRW_REGISTER_TYPE_D, 0),
4671 subscript(src_left, BRW_REGISTER_TYPE_D, 0));
4672 ubld.MOV(subscript(tmp_right, BRW_REGISTER_TYPE_D, 1),
4673 subscript(src_left, BRW_REGISTER_TYPE_D, 1));
4674 } else {
4675 ubld.MOV(tmp_left, src_right);
4676 ubld.MOV(tmp_right, src_left);
4677 }
4678 bld.MOV(retype(dest, value.type), tmp);
4679 break;
4680 }
4681
4682 case nir_intrinsic_quad_swap_vertical: {
4683 const fs_reg value = get_nir_src(instr->src[0]);
4684 if (nir_src_bit_size(instr->src[0]) == 32) {
4685 /* For 32-bit, we can use a SIMD4x2 instruction to do this easily */
4686 const fs_reg tmp = bld.vgrf(value.type);
4687 const fs_builder ubld = bld.exec_all();
4688 ubld.emit(SHADER_OPCODE_QUAD_SWIZZLE, tmp, value,
4689 brw_imm_ud(BRW_SWIZZLE4(2,3,0,1)));
4690 bld.MOV(retype(dest, value.type), tmp);
4691 } else {
4692 /* For larger data types, we have to either emit dispatch_width many
4693 * MOVs or else fall back to doing indirects.
4694 */
4695 fs_reg idx = bld.vgrf(BRW_REGISTER_TYPE_W);
4696 bld.XOR(idx, nir_system_values[SYSTEM_VALUE_SUBGROUP_INVOCATION],
4697 brw_imm_w(0x2));
4698 bld.emit(SHADER_OPCODE_SHUFFLE, retype(dest, value.type), value, idx);
4699 }
4700 break;
4701 }
4702
4703 case nir_intrinsic_quad_swap_diagonal: {
4704 const fs_reg value = get_nir_src(instr->src[0]);
4705 if (nir_src_bit_size(instr->src[0]) == 32) {
4706 /* For 32-bit, we can use a SIMD4x2 instruction to do this easily */
4707 const fs_reg tmp = bld.vgrf(value.type);
4708 const fs_builder ubld = bld.exec_all();
4709 ubld.emit(SHADER_OPCODE_QUAD_SWIZZLE, tmp, value,
4710 brw_imm_ud(BRW_SWIZZLE4(3,2,1,0)));
4711 bld.MOV(retype(dest, value.type), tmp);
4712 } else {
4713 /* For larger data types, we have to either emit dispatch_width many
4714 * MOVs or else fall back to doing indirects.
4715 */
4716 fs_reg idx = bld.vgrf(BRW_REGISTER_TYPE_W);
4717 bld.XOR(idx, nir_system_values[SYSTEM_VALUE_SUBGROUP_INVOCATION],
4718 brw_imm_w(0x3));
4719 bld.emit(SHADER_OPCODE_SHUFFLE, retype(dest, value.type), value, idx);
4720 }
4721 break;
4722 }
4723
4724 case nir_intrinsic_reduce: {
4725 fs_reg src = get_nir_src(instr->src[0]);
4726 nir_op redop = (nir_op)nir_intrinsic_reduction_op(instr);
4727 unsigned cluster_size = nir_intrinsic_cluster_size(instr);
4728 if (cluster_size == 0 || cluster_size > dispatch_width)
4729 cluster_size = dispatch_width;
4730
4731 /* Figure out the source type */
4732 src.type = brw_type_for_nir_type(devinfo,
4733 (nir_alu_type)(nir_op_infos[redop].input_types[0] |
4734 nir_src_bit_size(instr->src[0])));
4735
4736 fs_reg identity = brw_nir_reduction_op_identity(bld, redop, src.type);
4737 opcode brw_op = brw_op_for_nir_reduction_op(redop);
4738 brw_conditional_mod cond_mod = brw_cond_mod_for_nir_reduction_op(redop);
4739
4740 /* Set up a register for all of our scratching around and initialize it
4741 * to reduction operation's identity value.
4742 */
4743 fs_reg scan = bld.vgrf(src.type);
4744 bld.exec_all().emit(SHADER_OPCODE_SEL_EXEC, scan, src, identity);
4745
4746 bld.emit_scan(brw_op, scan, cluster_size, cond_mod);
4747
4748 dest.type = src.type;
4749 if (cluster_size * type_sz(src.type) >= REG_SIZE * 2) {
4750 /* In this case, CLUSTER_BROADCAST instruction isn't needed because
4751 * the distance between clusters is at least 2 GRFs. In this case,
4752 * we don't need the weird striding of the CLUSTER_BROADCAST
4753 * instruction and can just do regular MOVs.
4754 */
4755 assert((cluster_size * type_sz(src.type)) % (REG_SIZE * 2) == 0);
4756 const unsigned groups =
4757 (dispatch_width * type_sz(src.type)) / (REG_SIZE * 2);
4758 const unsigned group_size = dispatch_width / groups;
4759 for (unsigned i = 0; i < groups; i++) {
4760 const unsigned cluster = (i * group_size) / cluster_size;
4761 const unsigned comp = cluster * cluster_size + (cluster_size - 1);
4762 bld.group(group_size, i).MOV(horiz_offset(dest, i * group_size),
4763 component(scan, comp));
4764 }
4765 } else {
4766 bld.emit(SHADER_OPCODE_CLUSTER_BROADCAST, dest, scan,
4767 brw_imm_ud(cluster_size - 1), brw_imm_ud(cluster_size));
4768 }
4769 break;
4770 }
4771
4772 case nir_intrinsic_inclusive_scan:
4773 case nir_intrinsic_exclusive_scan: {
4774 fs_reg src = get_nir_src(instr->src[0]);
4775 nir_op redop = (nir_op)nir_intrinsic_reduction_op(instr);
4776
4777 /* Figure out the source type */
4778 src.type = brw_type_for_nir_type(devinfo,
4779 (nir_alu_type)(nir_op_infos[redop].input_types[0] |
4780 nir_src_bit_size(instr->src[0])));
4781
4782 fs_reg identity = brw_nir_reduction_op_identity(bld, redop, src.type);
4783 opcode brw_op = brw_op_for_nir_reduction_op(redop);
4784 brw_conditional_mod cond_mod = brw_cond_mod_for_nir_reduction_op(redop);
4785
4786 /* Set up a register for all of our scratching around and initialize it
4787 * to reduction operation's identity value.
4788 */
4789 fs_reg scan = bld.vgrf(src.type);
4790 const fs_builder allbld = bld.exec_all();
4791 allbld.emit(SHADER_OPCODE_SEL_EXEC, scan, src, identity);
4792
4793 if (instr->intrinsic == nir_intrinsic_exclusive_scan) {
4794 /* Exclusive scan is a bit harder because we have to do an annoying
4795 * shift of the contents before we can begin. To make things worse,
4796 * we can't do this with a normal stride; we have to use indirects.
4797 */
4798 fs_reg shifted = bld.vgrf(src.type);
4799 fs_reg idx = bld.vgrf(BRW_REGISTER_TYPE_W);
4800 allbld.ADD(idx, nir_system_values[SYSTEM_VALUE_SUBGROUP_INVOCATION],
4801 brw_imm_w(-1));
4802 allbld.emit(SHADER_OPCODE_SHUFFLE, shifted, scan, idx);
4803 allbld.group(1, 0).MOV(component(shifted, 0), identity);
4804 scan = shifted;
4805 }
4806
4807 bld.emit_scan(brw_op, scan, dispatch_width, cond_mod);
4808
4809 bld.MOV(retype(dest, src.type), scan);
4810 break;
4811 }
4812
4813 case nir_intrinsic_begin_invocation_interlock: {
4814 const fs_builder ubld = bld.group(8, 0);
4815 const fs_reg tmp = ubld.vgrf(BRW_REGISTER_TYPE_UD, 2);
4816
4817 ubld.emit(SHADER_OPCODE_INTERLOCK, tmp)->size_written = 2 *
4818 REG_SIZE;
4819
4820 break;
4821 }
4822
4823 case nir_intrinsic_end_invocation_interlock: {
4824 /* We don't need to do anything here */
4825 break;
4826 }
4827
4828 default:
4829 unreachable("unknown intrinsic");
4830 }
4831 }
4832
4833 void
4834 fs_visitor::nir_emit_ssbo_atomic(const fs_builder &bld,
4835 int op, nir_intrinsic_instr *instr)
4836 {
4837 if (stage == MESA_SHADER_FRAGMENT)
4838 brw_wm_prog_data(prog_data)->has_side_effects = true;
4839
4840 fs_reg dest;
4841 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
4842 dest = get_nir_dest(instr->dest);
4843
4844 fs_reg surface;
4845 nir_const_value *const_surface = nir_src_as_const_value(instr->src[0]);
4846 if (const_surface) {
4847 unsigned surf_index = stage_prog_data->binding_table.ssbo_start +
4848 const_surface->u32[0];
4849 surface = brw_imm_ud(surf_index);
4850 brw_mark_surface_used(prog_data, surf_index);
4851 } else {
4852 surface = vgrf(glsl_type::uint_type);
4853 bld.ADD(surface, get_nir_src(instr->src[0]),
4854 brw_imm_ud(stage_prog_data->binding_table.ssbo_start));
4855
4856 /* Assume this may touch any SSBO. This is the same we do for other
4857 * UBO/SSBO accesses with non-constant surface.
4858 */
4859 brw_mark_surface_used(prog_data,
4860 stage_prog_data->binding_table.ssbo_start +
4861 nir->info.num_ssbos - 1);
4862 }
4863
4864 fs_reg offset = get_nir_src(instr->src[1]);
4865 fs_reg data1 = get_nir_src(instr->src[2]);
4866 fs_reg data2;
4867 if (op == BRW_AOP_CMPWR)
4868 data2 = get_nir_src(instr->src[3]);
4869
4870 /* Emit the actual atomic operation */
4871
4872 fs_reg atomic_result = emit_untyped_atomic(bld, surface, offset,
4873 data1, data2,
4874 1 /* dims */, 1 /* rsize */,
4875 op,
4876 BRW_PREDICATE_NONE);
4877 dest.type = atomic_result.type;
4878 bld.MOV(dest, atomic_result);
4879 }
4880
4881 void
4882 fs_visitor::nir_emit_shared_atomic(const fs_builder &bld,
4883 int op, nir_intrinsic_instr *instr)
4884 {
4885 fs_reg dest;
4886 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
4887 dest = get_nir_dest(instr->dest);
4888
4889 fs_reg surface = brw_imm_ud(GEN7_BTI_SLM);
4890 fs_reg offset;
4891 fs_reg data1 = get_nir_src(instr->src[1]);
4892 fs_reg data2;
4893 if (op == BRW_AOP_CMPWR)
4894 data2 = get_nir_src(instr->src[2]);
4895
4896 /* Get the offset */
4897 nir_const_value *const_offset = nir_src_as_const_value(instr->src[0]);
4898 if (const_offset) {
4899 offset = brw_imm_ud(instr->const_index[0] + const_offset->u32[0]);
4900 } else {
4901 offset = vgrf(glsl_type::uint_type);
4902 bld.ADD(offset,
4903 retype(get_nir_src(instr->src[0]), BRW_REGISTER_TYPE_UD),
4904 brw_imm_ud(instr->const_index[0]));
4905 }
4906
4907 /* Emit the actual atomic operation operation */
4908
4909 fs_reg atomic_result = emit_untyped_atomic(bld, surface, offset,
4910 data1, data2,
4911 1 /* dims */, 1 /* rsize */,
4912 op,
4913 BRW_PREDICATE_NONE);
4914 dest.type = atomic_result.type;
4915 bld.MOV(dest, atomic_result);
4916 }
4917
4918 void
4919 fs_visitor::nir_emit_texture(const fs_builder &bld, nir_tex_instr *instr)
4920 {
4921 unsigned texture = instr->texture_index;
4922 unsigned sampler = instr->sampler_index;
4923
4924 fs_reg srcs[TEX_LOGICAL_NUM_SRCS];
4925
4926 srcs[TEX_LOGICAL_SRC_SURFACE] = brw_imm_ud(texture);
4927 srcs[TEX_LOGICAL_SRC_SAMPLER] = brw_imm_ud(sampler);
4928
4929 int lod_components = 0;
4930
4931 /* The hardware requires a LOD for buffer textures */
4932 if (instr->sampler_dim == GLSL_SAMPLER_DIM_BUF)
4933 srcs[TEX_LOGICAL_SRC_LOD] = brw_imm_d(0);
4934
4935 uint32_t header_bits = 0;
4936 for (unsigned i = 0; i < instr->num_srcs; i++) {
4937 fs_reg src = get_nir_src(instr->src[i].src);
4938 switch (instr->src[i].src_type) {
4939 case nir_tex_src_bias:
4940 srcs[TEX_LOGICAL_SRC_LOD] =
4941 retype(get_nir_src_imm(instr->src[i].src), BRW_REGISTER_TYPE_F);
4942 break;
4943 case nir_tex_src_comparator:
4944 srcs[TEX_LOGICAL_SRC_SHADOW_C] = retype(src, BRW_REGISTER_TYPE_F);
4945 break;
4946 case nir_tex_src_coord:
4947 switch (instr->op) {
4948 case nir_texop_txf:
4949 case nir_texop_txf_ms:
4950 case nir_texop_txf_ms_mcs:
4951 case nir_texop_samples_identical:
4952 srcs[TEX_LOGICAL_SRC_COORDINATE] = retype(src, BRW_REGISTER_TYPE_D);
4953 break;
4954 default:
4955 srcs[TEX_LOGICAL_SRC_COORDINATE] = retype(src, BRW_REGISTER_TYPE_F);
4956 break;
4957 }
4958 break;
4959 case nir_tex_src_ddx:
4960 srcs[TEX_LOGICAL_SRC_LOD] = retype(src, BRW_REGISTER_TYPE_F);
4961 lod_components = nir_tex_instr_src_size(instr, i);
4962 break;
4963 case nir_tex_src_ddy:
4964 srcs[TEX_LOGICAL_SRC_LOD2] = retype(src, BRW_REGISTER_TYPE_F);
4965 break;
4966 case nir_tex_src_lod:
4967 switch (instr->op) {
4968 case nir_texop_txs:
4969 srcs[TEX_LOGICAL_SRC_LOD] =
4970 retype(get_nir_src_imm(instr->src[i].src), BRW_REGISTER_TYPE_UD);
4971 break;
4972 case nir_texop_txf:
4973 srcs[TEX_LOGICAL_SRC_LOD] =
4974 retype(get_nir_src_imm(instr->src[i].src), BRW_REGISTER_TYPE_D);
4975 break;
4976 default:
4977 srcs[TEX_LOGICAL_SRC_LOD] =
4978 retype(get_nir_src_imm(instr->src[i].src), BRW_REGISTER_TYPE_F);
4979 break;
4980 }
4981 break;
4982 case nir_tex_src_ms_index:
4983 srcs[TEX_LOGICAL_SRC_SAMPLE_INDEX] = retype(src, BRW_REGISTER_TYPE_UD);
4984 break;
4985
4986 case nir_tex_src_offset: {
4987 nir_const_value *const_offset =
4988 nir_src_as_const_value(instr->src[i].src);
4989 unsigned offset_bits = 0;
4990 if (const_offset &&
4991 brw_texture_offset(const_offset->i32,
4992 nir_tex_instr_src_size(instr, i),
4993 &offset_bits)) {
4994 header_bits |= offset_bits;
4995 } else {
4996 srcs[TEX_LOGICAL_SRC_TG4_OFFSET] =
4997 retype(src, BRW_REGISTER_TYPE_D);
4998 }
4999 break;
5000 }
5001
5002 case nir_tex_src_projector:
5003 unreachable("should be lowered");
5004
5005 case nir_tex_src_texture_offset: {
5006 /* Figure out the highest possible texture index and mark it as used */
5007 uint32_t max_used = texture + instr->texture_array_size - 1;
5008 if (instr->op == nir_texop_tg4 && devinfo->gen < 8) {
5009 max_used += stage_prog_data->binding_table.gather_texture_start;
5010 } else {
5011 max_used += stage_prog_data->binding_table.texture_start;
5012 }
5013 brw_mark_surface_used(prog_data, max_used);
5014
5015 /* Emit code to evaluate the actual indexing expression */
5016 fs_reg tmp = vgrf(glsl_type::uint_type);
5017 bld.ADD(tmp, src, brw_imm_ud(texture));
5018 srcs[TEX_LOGICAL_SRC_SURFACE] = bld.emit_uniformize(tmp);
5019 break;
5020 }
5021
5022 case nir_tex_src_sampler_offset: {
5023 /* Emit code to evaluate the actual indexing expression */
5024 fs_reg tmp = vgrf(glsl_type::uint_type);
5025 bld.ADD(tmp, src, brw_imm_ud(sampler));
5026 srcs[TEX_LOGICAL_SRC_SAMPLER] = bld.emit_uniformize(tmp);
5027 break;
5028 }
5029
5030 case nir_tex_src_ms_mcs:
5031 assert(instr->op == nir_texop_txf_ms);
5032 srcs[TEX_LOGICAL_SRC_MCS] = retype(src, BRW_REGISTER_TYPE_D);
5033 break;
5034
5035 case nir_tex_src_plane: {
5036 nir_const_value *const_plane =
5037 nir_src_as_const_value(instr->src[i].src);
5038 const uint32_t plane = const_plane->u32[0];
5039 const uint32_t texture_index =
5040 instr->texture_index +
5041 stage_prog_data->binding_table.plane_start[plane] -
5042 stage_prog_data->binding_table.texture_start;
5043
5044 srcs[TEX_LOGICAL_SRC_SURFACE] = brw_imm_ud(texture_index);
5045 break;
5046 }
5047
5048 default:
5049 unreachable("unknown texture source");
5050 }
5051 }
5052
5053 if (srcs[TEX_LOGICAL_SRC_MCS].file == BAD_FILE &&
5054 (instr->op == nir_texop_txf_ms ||
5055 instr->op == nir_texop_samples_identical)) {
5056 if (devinfo->gen >= 7 &&
5057 key_tex->compressed_multisample_layout_mask & (1 << texture)) {
5058 srcs[TEX_LOGICAL_SRC_MCS] =
5059 emit_mcs_fetch(srcs[TEX_LOGICAL_SRC_COORDINATE],
5060 instr->coord_components,
5061 srcs[TEX_LOGICAL_SRC_SURFACE]);
5062 } else {
5063 srcs[TEX_LOGICAL_SRC_MCS] = brw_imm_ud(0u);
5064 }
5065 }
5066
5067 srcs[TEX_LOGICAL_SRC_COORD_COMPONENTS] = brw_imm_d(instr->coord_components);
5068 srcs[TEX_LOGICAL_SRC_GRAD_COMPONENTS] = brw_imm_d(lod_components);
5069
5070 enum opcode opcode;
5071 switch (instr->op) {
5072 case nir_texop_tex:
5073 opcode = (stage == MESA_SHADER_FRAGMENT ? SHADER_OPCODE_TEX_LOGICAL :
5074 SHADER_OPCODE_TXL_LOGICAL);
5075 break;
5076 case nir_texop_txb:
5077 opcode = FS_OPCODE_TXB_LOGICAL;
5078 break;
5079 case nir_texop_txl:
5080 opcode = SHADER_OPCODE_TXL_LOGICAL;
5081 break;
5082 case nir_texop_txd:
5083 opcode = SHADER_OPCODE_TXD_LOGICAL;
5084 break;
5085 case nir_texop_txf:
5086 opcode = SHADER_OPCODE_TXF_LOGICAL;
5087 break;
5088 case nir_texop_txf_ms:
5089 if ((key_tex->msaa_16 & (1 << sampler)))
5090 opcode = SHADER_OPCODE_TXF_CMS_W_LOGICAL;
5091 else
5092 opcode = SHADER_OPCODE_TXF_CMS_LOGICAL;
5093 break;
5094 case nir_texop_txf_ms_mcs:
5095 opcode = SHADER_OPCODE_TXF_MCS_LOGICAL;
5096 break;
5097 case nir_texop_query_levels:
5098 case nir_texop_txs:
5099 opcode = SHADER_OPCODE_TXS_LOGICAL;
5100 break;
5101 case nir_texop_lod:
5102 opcode = SHADER_OPCODE_LOD_LOGICAL;
5103 break;
5104 case nir_texop_tg4:
5105 if (srcs[TEX_LOGICAL_SRC_TG4_OFFSET].file != BAD_FILE)
5106 opcode = SHADER_OPCODE_TG4_OFFSET_LOGICAL;
5107 else
5108 opcode = SHADER_OPCODE_TG4_LOGICAL;
5109 break;
5110 case nir_texop_texture_samples:
5111 opcode = SHADER_OPCODE_SAMPLEINFO_LOGICAL;
5112 break;
5113 case nir_texop_samples_identical: {
5114 fs_reg dst = retype(get_nir_dest(instr->dest), BRW_REGISTER_TYPE_D);
5115
5116 /* If mcs is an immediate value, it means there is no MCS. In that case
5117 * just return false.
5118 */
5119 if (srcs[TEX_LOGICAL_SRC_MCS].file == BRW_IMMEDIATE_VALUE) {
5120 bld.MOV(dst, brw_imm_ud(0u));
5121 } else if ((key_tex->msaa_16 & (1 << sampler))) {
5122 fs_reg tmp = vgrf(glsl_type::uint_type);
5123 bld.OR(tmp, srcs[TEX_LOGICAL_SRC_MCS],
5124 offset(srcs[TEX_LOGICAL_SRC_MCS], bld, 1));
5125 bld.CMP(dst, tmp, brw_imm_ud(0u), BRW_CONDITIONAL_EQ);
5126 } else {
5127 bld.CMP(dst, srcs[TEX_LOGICAL_SRC_MCS], brw_imm_ud(0u),
5128 BRW_CONDITIONAL_EQ);
5129 }
5130 return;
5131 }
5132 default:
5133 unreachable("unknown texture opcode");
5134 }
5135
5136 if (instr->op == nir_texop_tg4) {
5137 if (instr->component == 1 &&
5138 key_tex->gather_channel_quirk_mask & (1 << texture)) {
5139 /* gather4 sampler is broken for green channel on RG32F --
5140 * we must ask for blue instead.
5141 */
5142 header_bits |= 2 << 16;
5143 } else {
5144 header_bits |= instr->component << 16;
5145 }
5146 }
5147
5148 fs_reg dst = bld.vgrf(brw_type_for_nir_type(devinfo, instr->dest_type), 4);
5149 fs_inst *inst = bld.emit(opcode, dst, srcs, ARRAY_SIZE(srcs));
5150 inst->offset = header_bits;
5151
5152 const unsigned dest_size = nir_tex_instr_dest_size(instr);
5153 if (devinfo->gen >= 9 &&
5154 instr->op != nir_texop_tg4 && instr->op != nir_texop_query_levels) {
5155 unsigned write_mask = instr->dest.is_ssa ?
5156 nir_ssa_def_components_read(&instr->dest.ssa):
5157 (1 << dest_size) - 1;
5158 assert(write_mask != 0); /* dead code should have been eliminated */
5159 inst->size_written = util_last_bit(write_mask) *
5160 inst->dst.component_size(inst->exec_size);
5161 } else {
5162 inst->size_written = 4 * inst->dst.component_size(inst->exec_size);
5163 }
5164
5165 if (srcs[TEX_LOGICAL_SRC_SHADOW_C].file != BAD_FILE)
5166 inst->shadow_compare = true;
5167
5168 if (instr->op == nir_texop_tg4 && devinfo->gen == 6)
5169 emit_gen6_gather_wa(key_tex->gen6_gather_wa[texture], dst);
5170
5171 fs_reg nir_dest[4];
5172 for (unsigned i = 0; i < dest_size; i++)
5173 nir_dest[i] = offset(dst, bld, i);
5174
5175 if (instr->op == nir_texop_query_levels) {
5176 /* # levels is in .w */
5177 nir_dest[0] = offset(dst, bld, 3);
5178 } else if (instr->op == nir_texop_txs &&
5179 dest_size >= 3 && devinfo->gen < 7) {
5180 /* Gen4-6 return 0 instead of 1 for single layer surfaces. */
5181 fs_reg depth = offset(dst, bld, 2);
5182 nir_dest[2] = vgrf(glsl_type::int_type);
5183 bld.emit_minmax(nir_dest[2], depth, brw_imm_d(1), BRW_CONDITIONAL_GE);
5184 }
5185
5186 bld.LOAD_PAYLOAD(get_nir_dest(instr->dest), nir_dest, dest_size, 0);
5187 }
5188
5189 void
5190 fs_visitor::nir_emit_jump(const fs_builder &bld, nir_jump_instr *instr)
5191 {
5192 switch (instr->type) {
5193 case nir_jump_break:
5194 bld.emit(BRW_OPCODE_BREAK);
5195 break;
5196 case nir_jump_continue:
5197 bld.emit(BRW_OPCODE_CONTINUE);
5198 break;
5199 case nir_jump_return:
5200 default:
5201 unreachable("unknown jump");
5202 }
5203 }
5204
5205 /**
5206 * This helper takes the result of a load operation that reads 32-bit elements
5207 * in this format:
5208 *
5209 * x x x x x x x x
5210 * y y y y y y y y
5211 * z z z z z z z z
5212 * w w w w w w w w
5213 *
5214 * and shuffles the data to get this:
5215 *
5216 * x y x y x y x y
5217 * x y x y x y x y
5218 * z w z w z w z w
5219 * z w z w z w z w
5220 *
5221 * Which is exactly what we want if the load is reading 64-bit components
5222 * like doubles, where x represents the low 32-bit of the x double component
5223 * and y represents the high 32-bit of the x double component (likewise with
5224 * z and w for double component y). The parameter @components represents
5225 * the number of 64-bit components present in @src. This would typically be
5226 * 2 at most, since we can only fit 2 double elements in the result of a
5227 * vec4 load.
5228 *
5229 * Notice that @dst and @src can be the same register.
5230 */
5231 void
5232 shuffle_32bit_load_result_to_64bit_data(const fs_builder &bld,
5233 const fs_reg &dst,
5234 const fs_reg &src,
5235 uint32_t components)
5236 {
5237 assert(type_sz(src.type) == 4);
5238 assert(type_sz(dst.type) == 8);
5239
5240 /* A temporary that we will use to shuffle the 32-bit data of each
5241 * component in the vector into valid 64-bit data. We can't write directly
5242 * to dst because dst can be (and would usually be) the same as src
5243 * and in that case the first MOV in the loop below would overwrite the
5244 * data read in the second MOV.
5245 */
5246 fs_reg tmp = bld.vgrf(dst.type);
5247
5248 for (unsigned i = 0; i < components; i++) {
5249 const fs_reg component_i = offset(src, bld, 2 * i);
5250
5251 bld.MOV(subscript(tmp, src.type, 0), component_i);
5252 bld.MOV(subscript(tmp, src.type, 1), offset(component_i, bld, 1));
5253
5254 bld.MOV(offset(dst, bld, i), tmp);
5255 }
5256 }
5257
5258 /**
5259 * This helper does the inverse operation of
5260 * SHUFFLE_32BIT_LOAD_RESULT_TO_64BIT_DATA.
5261 *
5262 * We need to do this when we are going to use untyped write messsages that
5263 * operate with 32-bit components in order to arrange our 64-bit data to be
5264 * in the expected layout.
5265 *
5266 * Notice that callers of this function, unlike in the case of the inverse
5267 * operation, would typically need to call this with dst and src being
5268 * different registers, since they would otherwise corrupt the original
5269 * 64-bit data they are about to write. Because of this the function checks
5270 * that the src and dst regions involved in the operation do not overlap.
5271 */
5272 fs_reg
5273 shuffle_64bit_data_for_32bit_write(const fs_builder &bld,
5274 const fs_reg &src,
5275 uint32_t components)
5276 {
5277 assert(type_sz(src.type) == 8);
5278
5279 fs_reg dst = bld.vgrf(BRW_REGISTER_TYPE_D, 2 * components);
5280
5281 for (unsigned i = 0; i < components; i++) {
5282 const fs_reg component_i = offset(src, bld, i);
5283 bld.MOV(offset(dst, bld, 2 * i), subscript(component_i, dst.type, 0));
5284 bld.MOV(offset(dst, bld, 2 * i + 1), subscript(component_i, dst.type, 1));
5285 }
5286
5287 return dst;
5288 }
5289
5290 /*
5291 * This helper takes a source register and un/shuffles it into the destination
5292 * register.
5293 *
5294 * If source type size is smaller than destination type size the operation
5295 * needed is a component shuffle. The opposite case would be an unshuffle. If
5296 * source/destination type size is equal a shuffle is done that would be
5297 * equivalent to a simple MOV.
5298 *
5299 * For example, if source is a 16-bit type and destination is 32-bit. A 3
5300 * components .xyz 16-bit vector on SIMD8 would be.
5301 *
5302 * |x1|x2|x3|x4|x5|x6|x7|x8|y1|y2|y3|y4|y5|y6|y7|y8|
5303 * |z1|z2|z3|z4|z5|z6|z7|z8| | | | | | | | |
5304 *
5305 * This helper will return the following 2 32-bit components with the 16-bit
5306 * values shuffled:
5307 *
5308 * |x1 y1|x2 y2|x3 y3|x4 y4|x5 y5|x6 y6|x7 y7|x8 y8|
5309 * |z1 |z2 |z3 |z4 |z5 |z6 |z7 |z8 |
5310 *
5311 * For unshuffle, the example would be the opposite, a 64-bit type source
5312 * and a 32-bit destination. A 2 component .xy 64-bit vector on SIMD8
5313 * would be:
5314 *
5315 * | x1l x1h | x2l x2h | x3l x3h | x4l x4h |
5316 * | x5l x5h | x6l x6h | x7l x7h | x8l x8h |
5317 * | y1l y1h | y2l y2h | y3l y3h | y4l y4h |
5318 * | y5l y5h | y6l y6h | y7l y7h | y8l y8h |
5319 *
5320 * The returned result would be the following 4 32-bit components unshuffled:
5321 *
5322 * | x1l | x2l | x3l | x4l | x5l | x6l | x7l | x8l |
5323 * | x1h | x2h | x3h | x4h | x5h | x6h | x7h | x8h |
5324 * | y1l | y2l | y3l | y4l | y5l | y6l | y7l | y8l |
5325 * | y1h | y2h | y3h | y4h | y5h | y6h | y7h | y8h |
5326 *
5327 * - Source and destination register must not be overlapped.
5328 * - components units are measured in terms of the smaller type between
5329 * source and destination because we are un/shuffling the smaller
5330 * components from/into the bigger ones.
5331 * - first_component parameter allows skipping source components.
5332 */
5333 void
5334 shuffle_src_to_dst(const fs_builder &bld,
5335 const fs_reg &dst,
5336 const fs_reg &src,
5337 uint32_t first_component,
5338 uint32_t components)
5339 {
5340 if (type_sz(src.type) == type_sz(dst.type)) {
5341 assert(!regions_overlap(dst,
5342 type_sz(dst.type) * bld.dispatch_width() * components,
5343 offset(src, bld, first_component),
5344 type_sz(src.type) * bld.dispatch_width() * components));
5345 for (unsigned i = 0; i < components; i++) {
5346 bld.MOV(retype(offset(dst, bld, i), src.type),
5347 offset(src, bld, i + first_component));
5348 }
5349 } else if (type_sz(src.type) < type_sz(dst.type)) {
5350 /* Source is shuffled into destination */
5351 unsigned size_ratio = type_sz(dst.type) / type_sz(src.type);
5352 assert(!regions_overlap(dst,
5353 type_sz(dst.type) * bld.dispatch_width() *
5354 DIV_ROUND_UP(components, size_ratio),
5355 offset(src, bld, first_component),
5356 type_sz(src.type) * bld.dispatch_width() * components));
5357
5358 brw_reg_type shuffle_type =
5359 brw_reg_type_from_bit_size(8 * type_sz(src.type),
5360 BRW_REGISTER_TYPE_D);
5361 for (unsigned i = 0; i < components; i++) {
5362 fs_reg shuffle_component_i =
5363 subscript(offset(dst, bld, i / size_ratio),
5364 shuffle_type, i % size_ratio);
5365 bld.MOV(shuffle_component_i,
5366 retype(offset(src, bld, i + first_component), shuffle_type));
5367 }
5368 } else {
5369 /* Source is unshuffled into destination */
5370 unsigned size_ratio = type_sz(src.type) / type_sz(dst.type);
5371 assert(!regions_overlap(dst,
5372 type_sz(dst.type) * bld.dispatch_width() * components,
5373 offset(src, bld, first_component / size_ratio),
5374 type_sz(src.type) * bld.dispatch_width() *
5375 DIV_ROUND_UP(components + (first_component % size_ratio),
5376 size_ratio)));
5377
5378 brw_reg_type shuffle_type =
5379 brw_reg_type_from_bit_size(8 * type_sz(dst.type),
5380 BRW_REGISTER_TYPE_D);
5381 for (unsigned i = 0; i < components; i++) {
5382 fs_reg shuffle_component_i =
5383 subscript(offset(src, bld, (first_component + i) / size_ratio),
5384 shuffle_type, (first_component + i) % size_ratio);
5385 bld.MOV(retype(offset(dst, bld, i), shuffle_type),
5386 shuffle_component_i);
5387 }
5388 }
5389 }
5390
5391 void
5392 shuffle_from_32bit_read(const fs_builder &bld,
5393 const fs_reg &dst,
5394 const fs_reg &src,
5395 uint32_t first_component,
5396 uint32_t components)
5397 {
5398 assert(type_sz(src.type) == 4);
5399
5400 /* This function takes components in units of the destination type while
5401 * shuffle_src_to_dst takes components in units of the smallest type
5402 */
5403 if (type_sz(dst.type) > 4) {
5404 assert(type_sz(dst.type) == 8);
5405 first_component *= 2;
5406 components *= 2;
5407 }
5408
5409 shuffle_src_to_dst(bld, dst, src, first_component, components);
5410 }
5411
5412 fs_reg
5413 shuffle_for_32bit_write(const fs_builder &bld,
5414 const fs_reg &src,
5415 uint32_t first_component,
5416 uint32_t components)
5417 {
5418 fs_reg dst = bld.vgrf(BRW_REGISTER_TYPE_D,
5419 DIV_ROUND_UP (components * type_sz(src.type), 4));
5420 /* This function takes components in units of the source type while
5421 * shuffle_src_to_dst takes components in units of the smallest type
5422 */
5423 if (type_sz(src.type) > 4) {
5424 assert(type_sz(src.type) == 8);
5425 first_component *= 2;
5426 components *= 2;
5427 }
5428
5429 shuffle_src_to_dst(bld, dst, src, first_component, components);
5430
5431 return dst;
5432 }
5433
5434 fs_reg
5435 setup_imm_df(const fs_builder &bld, double v)
5436 {
5437 const struct gen_device_info *devinfo = bld.shader->devinfo;
5438 assert(devinfo->gen >= 7);
5439
5440 if (devinfo->gen >= 8)
5441 return brw_imm_df(v);
5442
5443 /* gen7.5 does not support DF immediates straighforward but the DIM
5444 * instruction allows to set the 64-bit immediate value.
5445 */
5446 if (devinfo->is_haswell) {
5447 const fs_builder ubld = bld.exec_all().group(1, 0);
5448 fs_reg dst = ubld.vgrf(BRW_REGISTER_TYPE_DF, 1);
5449 ubld.DIM(dst, brw_imm_df(v));
5450 return component(dst, 0);
5451 }
5452
5453 /* gen7 does not support DF immediates, so we generate a 64-bit constant by
5454 * writing the low 32-bit of the constant to suboffset 0 of a VGRF and
5455 * the high 32-bit to suboffset 4 and then applying a stride of 0.
5456 *
5457 * Alternatively, we could also produce a normal VGRF (without stride 0)
5458 * by writing to all the channels in the VGRF, however, that would hit the
5459 * gen7 bug where we have to split writes that span more than 1 register
5460 * into instructions with a width of 4 (otherwise the write to the second
5461 * register written runs into an execmask hardware bug) which isn't very
5462 * nice.
5463 */
5464 union {
5465 double d;
5466 struct {
5467 uint32_t i1;
5468 uint32_t i2;
5469 };
5470 } di;
5471
5472 di.d = v;
5473
5474 const fs_builder ubld = bld.exec_all().group(1, 0);
5475 const fs_reg tmp = ubld.vgrf(BRW_REGISTER_TYPE_UD, 2);
5476 ubld.MOV(tmp, brw_imm_ud(di.i1));
5477 ubld.MOV(horiz_offset(tmp, 1), brw_imm_ud(di.i2));
5478
5479 return component(retype(tmp, BRW_REGISTER_TYPE_DF), 0);
5480 }