2 * Copyright © 2010 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 #include "compiler/glsl/ir.h"
26 #include "brw_fs_surface_builder.h"
28 #include "util/u_math.h"
31 using namespace brw::surface_access
;
34 fs_visitor::emit_nir_code()
36 /* emit the arrays used for inputs and outputs - load/store intrinsics will
37 * be converted to reads/writes of these arrays
41 nir_emit_system_values();
43 nir_emit_impl(nir_shader_get_entrypoint((nir_shader
*)nir
));
47 fs_visitor::nir_setup_outputs()
49 if (stage
== MESA_SHADER_TESS_CTRL
|| stage
== MESA_SHADER_FRAGMENT
)
52 unsigned vec4s
[VARYING_SLOT_TESS_MAX
] = { 0, };
54 /* Calculate the size of output registers in a separate pass, before
55 * allocating them. With ARB_enhanced_layouts, multiple output variables
56 * may occupy the same slot, but have different type sizes.
58 nir_foreach_variable(var
, &nir
->outputs
) {
59 const int loc
= var
->data
.driver_location
;
60 const unsigned var_vec4s
=
61 var
->data
.compact
? DIV_ROUND_UP(glsl_get_length(var
->type
), 4)
62 : type_size_vec4(var
->type
);
63 vec4s
[loc
] = MAX2(vec4s
[loc
], var_vec4s
);
66 for (unsigned loc
= 0; loc
< ARRAY_SIZE(vec4s
);) {
67 if (vec4s
[loc
] == 0) {
72 unsigned reg_size
= vec4s
[loc
];
74 /* Check if there are any ranges that start within this range and extend
75 * past it. If so, include them in this allocation.
77 for (unsigned i
= 1; i
< reg_size
; i
++)
78 reg_size
= MAX2(vec4s
[i
+ loc
] + i
, reg_size
);
80 fs_reg reg
= bld
.vgrf(BRW_REGISTER_TYPE_F
, 4 * reg_size
);
81 for (unsigned i
= 0; i
< reg_size
; i
++)
82 outputs
[loc
+ i
] = offset(reg
, bld
, 4 * i
);
89 fs_visitor::nir_setup_uniforms()
91 /* Only the first compile gets to set up uniforms. */
92 if (push_constant_loc
) {
93 assert(pull_constant_loc
);
97 uniforms
= nir
->num_uniforms
/ 4;
99 if (stage
== MESA_SHADER_COMPUTE
) {
100 /* Add a uniform for the thread local id. It must be the last uniform
103 assert(uniforms
== prog_data
->nr_params
);
104 uint32_t *param
= brw_stage_prog_data_add_params(prog_data
, 1);
105 *param
= BRW_PARAM_BUILTIN_SUBGROUP_ID
;
106 subgroup_id
= fs_reg(UNIFORM
, uniforms
++, BRW_REGISTER_TYPE_UD
);
111 emit_system_values_block(nir_block
*block
, fs_visitor
*v
)
115 nir_foreach_instr(instr
, block
) {
116 if (instr
->type
!= nir_instr_type_intrinsic
)
119 nir_intrinsic_instr
*intrin
= nir_instr_as_intrinsic(instr
);
120 switch (intrin
->intrinsic
) {
121 case nir_intrinsic_load_vertex_id
:
122 case nir_intrinsic_load_base_vertex
:
123 unreachable("should be lowered by nir_lower_system_values().");
125 case nir_intrinsic_load_vertex_id_zero_base
:
126 case nir_intrinsic_load_is_indexed_draw
:
127 case nir_intrinsic_load_first_vertex
:
128 case nir_intrinsic_load_instance_id
:
129 case nir_intrinsic_load_base_instance
:
130 case nir_intrinsic_load_draw_id
:
131 unreachable("should be lowered by brw_nir_lower_vs_inputs().");
133 case nir_intrinsic_load_invocation_id
:
134 if (v
->stage
== MESA_SHADER_TESS_CTRL
)
136 assert(v
->stage
== MESA_SHADER_GEOMETRY
);
137 reg
= &v
->nir_system_values
[SYSTEM_VALUE_INVOCATION_ID
];
138 if (reg
->file
== BAD_FILE
) {
139 const fs_builder abld
= v
->bld
.annotate("gl_InvocationID", NULL
);
140 fs_reg
g1(retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD
));
141 fs_reg iid
= abld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
142 abld
.SHR(iid
, g1
, brw_imm_ud(27u));
147 case nir_intrinsic_load_sample_pos
:
148 assert(v
->stage
== MESA_SHADER_FRAGMENT
);
149 reg
= &v
->nir_system_values
[SYSTEM_VALUE_SAMPLE_POS
];
150 if (reg
->file
== BAD_FILE
)
151 *reg
= *v
->emit_samplepos_setup();
154 case nir_intrinsic_load_sample_id
:
155 assert(v
->stage
== MESA_SHADER_FRAGMENT
);
156 reg
= &v
->nir_system_values
[SYSTEM_VALUE_SAMPLE_ID
];
157 if (reg
->file
== BAD_FILE
)
158 *reg
= *v
->emit_sampleid_setup();
161 case nir_intrinsic_load_sample_mask_in
:
162 assert(v
->stage
== MESA_SHADER_FRAGMENT
);
163 assert(v
->devinfo
->gen
>= 7);
164 reg
= &v
->nir_system_values
[SYSTEM_VALUE_SAMPLE_MASK_IN
];
165 if (reg
->file
== BAD_FILE
)
166 *reg
= *v
->emit_samplemaskin_setup();
169 case nir_intrinsic_load_work_group_id
:
170 assert(v
->stage
== MESA_SHADER_COMPUTE
);
171 reg
= &v
->nir_system_values
[SYSTEM_VALUE_WORK_GROUP_ID
];
172 if (reg
->file
== BAD_FILE
)
173 *reg
= *v
->emit_cs_work_group_id_setup();
176 case nir_intrinsic_load_helper_invocation
:
177 assert(v
->stage
== MESA_SHADER_FRAGMENT
);
178 reg
= &v
->nir_system_values
[SYSTEM_VALUE_HELPER_INVOCATION
];
179 if (reg
->file
== BAD_FILE
) {
180 const fs_builder abld
=
181 v
->bld
.annotate("gl_HelperInvocation", NULL
);
183 /* On Gen6+ (gl_HelperInvocation is only exposed on Gen7+) the
184 * pixel mask is in g1.7 of the thread payload.
186 * We move the per-channel pixel enable bit to the low bit of each
187 * channel by shifting the byte containing the pixel mask by the
188 * vector immediate 0x76543210UV.
190 * The region of <1,8,0> reads only 1 byte (the pixel masks for
191 * subspans 0 and 1) in SIMD8 and an additional byte (the pixel
192 * masks for 2 and 3) in SIMD16.
194 fs_reg shifted
= abld
.vgrf(BRW_REGISTER_TYPE_UW
, 1);
196 for (unsigned i
= 0; i
< DIV_ROUND_UP(v
->dispatch_width
, 16); i
++) {
197 const fs_builder hbld
= abld
.group(MIN2(16, v
->dispatch_width
), i
);
198 hbld
.SHR(offset(shifted
, hbld
, i
),
199 stride(retype(brw_vec1_grf(1 + i
, 7),
200 BRW_REGISTER_TYPE_UB
),
202 brw_imm_v(0x76543210));
205 /* A set bit in the pixel mask means the channel is enabled, but
206 * that is the opposite of gl_HelperInvocation so we need to invert
209 * The negate source-modifier bit of logical instructions on Gen8+
210 * performs 1's complement negation, so we can use that instead of
213 fs_reg inverted
= negate(shifted
);
214 if (v
->devinfo
->gen
< 8) {
215 inverted
= abld
.vgrf(BRW_REGISTER_TYPE_UW
);
216 abld
.NOT(inverted
, shifted
);
219 /* We then resolve the 0/1 result to 0/~0 boolean values by ANDing
220 * with 1 and negating.
222 fs_reg anded
= abld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
223 abld
.AND(anded
, inverted
, brw_imm_uw(1));
225 fs_reg dst
= abld
.vgrf(BRW_REGISTER_TYPE_D
, 1);
226 abld
.MOV(dst
, negate(retype(anded
, BRW_REGISTER_TYPE_D
)));
240 fs_visitor::nir_emit_system_values()
242 nir_system_values
= ralloc_array(mem_ctx
, fs_reg
, SYSTEM_VALUE_MAX
);
243 for (unsigned i
= 0; i
< SYSTEM_VALUE_MAX
; i
++) {
244 nir_system_values
[i
] = fs_reg();
247 /* Always emit SUBGROUP_INVOCATION. Dead code will clean it up if we
248 * never end up using it.
251 const fs_builder abld
= bld
.annotate("gl_SubgroupInvocation", NULL
);
252 fs_reg
®
= nir_system_values
[SYSTEM_VALUE_SUBGROUP_INVOCATION
];
253 reg
= abld
.vgrf(BRW_REGISTER_TYPE_UW
);
255 const fs_builder allbld8
= abld
.group(8, 0).exec_all();
256 allbld8
.MOV(reg
, brw_imm_v(0x76543210));
257 if (dispatch_width
> 8)
258 allbld8
.ADD(byte_offset(reg
, 16), reg
, brw_imm_uw(8u));
259 if (dispatch_width
> 16) {
260 const fs_builder allbld16
= abld
.group(16, 0).exec_all();
261 allbld16
.ADD(byte_offset(reg
, 32), reg
, brw_imm_uw(16u));
265 nir_function_impl
*impl
= nir_shader_get_entrypoint((nir_shader
*)nir
);
266 nir_foreach_block(block
, impl
)
267 emit_system_values_block(block
, this);
271 * Returns a type based on a reference_type (word, float, half-float) and a
274 * Reference BRW_REGISTER_TYPE are HF,F,DF,W,D,UW,UD.
276 * @FIXME: 64-bit return types are always DF on integer types to maintain
277 * compability with uses of DF previously to the introduction of int64
281 brw_reg_type_from_bit_size(const unsigned bit_size
,
282 const brw_reg_type reference_type
)
284 switch(reference_type
) {
285 case BRW_REGISTER_TYPE_HF
:
286 case BRW_REGISTER_TYPE_F
:
287 case BRW_REGISTER_TYPE_DF
:
290 return BRW_REGISTER_TYPE_HF
;
292 return BRW_REGISTER_TYPE_F
;
294 return BRW_REGISTER_TYPE_DF
;
296 unreachable("Invalid bit size");
298 case BRW_REGISTER_TYPE_B
:
299 case BRW_REGISTER_TYPE_W
:
300 case BRW_REGISTER_TYPE_D
:
301 case BRW_REGISTER_TYPE_Q
:
304 return BRW_REGISTER_TYPE_B
;
306 return BRW_REGISTER_TYPE_W
;
308 return BRW_REGISTER_TYPE_D
;
310 return BRW_REGISTER_TYPE_Q
;
312 unreachable("Invalid bit size");
314 case BRW_REGISTER_TYPE_UB
:
315 case BRW_REGISTER_TYPE_UW
:
316 case BRW_REGISTER_TYPE_UD
:
317 case BRW_REGISTER_TYPE_UQ
:
320 return BRW_REGISTER_TYPE_UB
;
322 return BRW_REGISTER_TYPE_UW
;
324 return BRW_REGISTER_TYPE_UD
;
326 return BRW_REGISTER_TYPE_UQ
;
328 unreachable("Invalid bit size");
331 unreachable("Unknown type");
336 fs_visitor::nir_emit_impl(nir_function_impl
*impl
)
338 nir_locals
= ralloc_array(mem_ctx
, fs_reg
, impl
->reg_alloc
);
339 for (unsigned i
= 0; i
< impl
->reg_alloc
; i
++) {
340 nir_locals
[i
] = fs_reg();
343 foreach_list_typed(nir_register
, reg
, node
, &impl
->registers
) {
344 unsigned array_elems
=
345 reg
->num_array_elems
== 0 ? 1 : reg
->num_array_elems
;
346 unsigned size
= array_elems
* reg
->num_components
;
347 const brw_reg_type reg_type
=
348 brw_reg_type_from_bit_size(reg
->bit_size
, BRW_REGISTER_TYPE_F
);
349 nir_locals
[reg
->index
] = bld
.vgrf(reg_type
, size
);
352 nir_ssa_values
= reralloc(mem_ctx
, nir_ssa_values
, fs_reg
,
355 nir_emit_cf_list(&impl
->body
);
359 fs_visitor::nir_emit_cf_list(exec_list
*list
)
361 exec_list_validate(list
);
362 foreach_list_typed(nir_cf_node
, node
, node
, list
) {
363 switch (node
->type
) {
365 nir_emit_if(nir_cf_node_as_if(node
));
368 case nir_cf_node_loop
:
369 nir_emit_loop(nir_cf_node_as_loop(node
));
372 case nir_cf_node_block
:
373 nir_emit_block(nir_cf_node_as_block(node
));
377 unreachable("Invalid CFG node block");
383 fs_visitor::nir_emit_if(nir_if
*if_stmt
)
385 /* first, put the condition into f0 */
386 fs_inst
*inst
= bld
.MOV(bld
.null_reg_d(),
387 retype(get_nir_src(if_stmt
->condition
),
388 BRW_REGISTER_TYPE_D
));
389 inst
->conditional_mod
= BRW_CONDITIONAL_NZ
;
391 bld
.IF(BRW_PREDICATE_NORMAL
);
393 nir_emit_cf_list(&if_stmt
->then_list
);
395 /* note: if the else is empty, dead CF elimination will remove it */
396 bld
.emit(BRW_OPCODE_ELSE
);
398 nir_emit_cf_list(&if_stmt
->else_list
);
400 bld
.emit(BRW_OPCODE_ENDIF
);
402 if (devinfo
->gen
< 7)
403 limit_dispatch_width(16, "Non-uniform control flow unsupported "
408 fs_visitor::nir_emit_loop(nir_loop
*loop
)
410 bld
.emit(BRW_OPCODE_DO
);
412 nir_emit_cf_list(&loop
->body
);
414 bld
.emit(BRW_OPCODE_WHILE
);
416 if (devinfo
->gen
< 7)
417 limit_dispatch_width(16, "Non-uniform control flow unsupported "
422 fs_visitor::nir_emit_block(nir_block
*block
)
424 nir_foreach_instr(instr
, block
) {
425 nir_emit_instr(instr
);
430 fs_visitor::nir_emit_instr(nir_instr
*instr
)
432 const fs_builder abld
= bld
.annotate(NULL
, instr
);
434 switch (instr
->type
) {
435 case nir_instr_type_alu
:
436 nir_emit_alu(abld
, nir_instr_as_alu(instr
));
439 case nir_instr_type_deref
:
440 /* Derefs can exist for images but they do nothing */
443 case nir_instr_type_intrinsic
:
445 case MESA_SHADER_VERTEX
:
446 nir_emit_vs_intrinsic(abld
, nir_instr_as_intrinsic(instr
));
448 case MESA_SHADER_TESS_CTRL
:
449 nir_emit_tcs_intrinsic(abld
, nir_instr_as_intrinsic(instr
));
451 case MESA_SHADER_TESS_EVAL
:
452 nir_emit_tes_intrinsic(abld
, nir_instr_as_intrinsic(instr
));
454 case MESA_SHADER_GEOMETRY
:
455 nir_emit_gs_intrinsic(abld
, nir_instr_as_intrinsic(instr
));
457 case MESA_SHADER_FRAGMENT
:
458 nir_emit_fs_intrinsic(abld
, nir_instr_as_intrinsic(instr
));
460 case MESA_SHADER_COMPUTE
:
461 nir_emit_cs_intrinsic(abld
, nir_instr_as_intrinsic(instr
));
464 unreachable("unsupported shader stage");
468 case nir_instr_type_tex
:
469 nir_emit_texture(abld
, nir_instr_as_tex(instr
));
472 case nir_instr_type_load_const
:
473 nir_emit_load_const(abld
, nir_instr_as_load_const(instr
));
476 case nir_instr_type_ssa_undef
:
477 /* We create a new VGRF for undefs on every use (by handling
478 * them in get_nir_src()), rather than for each definition.
479 * This helps register coalescing eliminate MOVs from undef.
483 case nir_instr_type_jump
:
484 nir_emit_jump(abld
, nir_instr_as_jump(instr
));
488 unreachable("unknown instruction type");
493 * Recognizes a parent instruction of nir_op_extract_* and changes the type to
497 fs_visitor::optimize_extract_to_float(nir_alu_instr
*instr
,
498 const fs_reg
&result
)
500 if (!instr
->src
[0].src
.is_ssa
||
501 !instr
->src
[0].src
.ssa
->parent_instr
)
504 if (instr
->src
[0].src
.ssa
->parent_instr
->type
!= nir_instr_type_alu
)
507 nir_alu_instr
*src0
=
508 nir_instr_as_alu(instr
->src
[0].src
.ssa
->parent_instr
);
510 if (src0
->op
!= nir_op_extract_u8
&& src0
->op
!= nir_op_extract_u16
&&
511 src0
->op
!= nir_op_extract_i8
&& src0
->op
!= nir_op_extract_i16
)
514 nir_const_value
*element
= nir_src_as_const_value(src0
->src
[1].src
);
515 assert(element
!= NULL
);
517 /* Element type to extract.*/
518 const brw_reg_type type
= brw_int_type(
519 src0
->op
== nir_op_extract_u16
|| src0
->op
== nir_op_extract_i16
? 2 : 1,
520 src0
->op
== nir_op_extract_i16
|| src0
->op
== nir_op_extract_i8
);
522 fs_reg op0
= get_nir_src(src0
->src
[0].src
);
523 op0
.type
= brw_type_for_nir_type(devinfo
,
524 (nir_alu_type
)(nir_op_infos
[src0
->op
].input_types
[0] |
525 nir_src_bit_size(src0
->src
[0].src
)));
526 op0
= offset(op0
, bld
, src0
->src
[0].swizzle
[0]);
528 set_saturate(instr
->dest
.saturate
,
529 bld
.MOV(result
, subscript(op0
, type
, element
->u32
[0])));
534 fs_visitor::optimize_frontfacing_ternary(nir_alu_instr
*instr
,
535 const fs_reg
&result
)
537 if (!instr
->src
[0].src
.is_ssa
||
538 instr
->src
[0].src
.ssa
->parent_instr
->type
!= nir_instr_type_intrinsic
)
541 nir_intrinsic_instr
*src0
=
542 nir_instr_as_intrinsic(instr
->src
[0].src
.ssa
->parent_instr
);
544 if (src0
->intrinsic
!= nir_intrinsic_load_front_face
)
547 nir_const_value
*value1
= nir_src_as_const_value(instr
->src
[1].src
);
548 if (!value1
|| fabsf(value1
->f32
[0]) != 1.0f
)
551 nir_const_value
*value2
= nir_src_as_const_value(instr
->src
[2].src
);
552 if (!value2
|| fabsf(value2
->f32
[0]) != 1.0f
)
555 fs_reg tmp
= vgrf(glsl_type::int_type
);
557 if (devinfo
->gen
>= 6) {
558 /* Bit 15 of g0.0 is 0 if the polygon is front facing. */
559 fs_reg g0
= fs_reg(retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_W
));
561 /* For (gl_FrontFacing ? 1.0 : -1.0), emit:
563 * or(8) tmp.1<2>W g0.0<0,1,0>W 0x00003f80W
564 * and(8) dst<1>D tmp<8,8,1>D 0xbf800000D
566 * and negate g0.0<0,1,0>W for (gl_FrontFacing ? -1.0 : 1.0).
568 * This negation looks like it's safe in practice, because bits 0:4 will
569 * surely be TRIANGLES
572 if (value1
->f32
[0] == -1.0f
) {
576 bld
.OR(subscript(tmp
, BRW_REGISTER_TYPE_W
, 1),
577 g0
, brw_imm_uw(0x3f80));
579 /* Bit 31 of g1.6 is 0 if the polygon is front facing. */
580 fs_reg g1_6
= fs_reg(retype(brw_vec1_grf(1, 6), BRW_REGISTER_TYPE_D
));
582 /* For (gl_FrontFacing ? 1.0 : -1.0), emit:
584 * or(8) tmp<1>D g1.6<0,1,0>D 0x3f800000D
585 * and(8) dst<1>D tmp<8,8,1>D 0xbf800000D
587 * and negate g1.6<0,1,0>D for (gl_FrontFacing ? -1.0 : 1.0).
589 * This negation looks like it's safe in practice, because bits 0:4 will
590 * surely be TRIANGLES
593 if (value1
->f32
[0] == -1.0f
) {
597 bld
.OR(tmp
, g1_6
, brw_imm_d(0x3f800000));
599 bld
.AND(retype(result
, BRW_REGISTER_TYPE_D
), tmp
, brw_imm_d(0xbf800000));
605 emit_find_msb_using_lzd(const fs_builder
&bld
,
606 const fs_reg
&result
,
614 /* LZD of an absolute value source almost always does the right
615 * thing. There are two problem values:
617 * * 0x80000000. Since abs(0x80000000) == 0x80000000, LZD returns
618 * 0. However, findMSB(int(0x80000000)) == 30.
620 * * 0xffffffff. Since abs(0xffffffff) == 1, LZD returns
621 * 31. Section 8.8 (Integer Functions) of the GLSL 4.50 spec says:
623 * For a value of zero or negative one, -1 will be returned.
625 * * Negative powers of two. LZD(abs(-(1<<x))) returns x, but
626 * findMSB(-(1<<x)) should return x-1.
628 * For all negative number cases, including 0x80000000 and
629 * 0xffffffff, the correct value is obtained from LZD if instead of
630 * negating the (already negative) value the logical-not is used. A
631 * conditonal logical-not can be achieved in two instructions.
633 temp
= bld
.vgrf(BRW_REGISTER_TYPE_D
);
635 bld
.ASR(temp
, src
, brw_imm_d(31));
636 bld
.XOR(temp
, temp
, src
);
639 bld
.LZD(retype(result
, BRW_REGISTER_TYPE_UD
),
640 retype(temp
, BRW_REGISTER_TYPE_UD
));
642 /* LZD counts from the MSB side, while GLSL's findMSB() wants the count
643 * from the LSB side. Subtract the result from 31 to convert the MSB
644 * count into an LSB count. If no bits are set, LZD will return 32.
645 * 31-32 = -1, which is exactly what findMSB() is supposed to return.
647 inst
= bld
.ADD(result
, retype(result
, BRW_REGISTER_TYPE_D
), brw_imm_d(31));
648 inst
->src
[0].negate
= true;
652 brw_rnd_mode_from_nir_op (const nir_op op
) {
654 case nir_op_f2f16_rtz
:
655 return BRW_RND_MODE_RTZ
;
656 case nir_op_f2f16_rtne
:
657 return BRW_RND_MODE_RTNE
;
659 unreachable("Operation doesn't support rounding mode");
664 fs_visitor::nir_emit_alu(const fs_builder
&bld
, nir_alu_instr
*instr
)
666 struct brw_wm_prog_key
*fs_key
= (struct brw_wm_prog_key
*) this->key
;
669 fs_reg result
= get_nir_dest(instr
->dest
.dest
);
670 result
.type
= brw_type_for_nir_type(devinfo
,
671 (nir_alu_type
)(nir_op_infos
[instr
->op
].output_type
|
672 nir_dest_bit_size(instr
->dest
.dest
)));
675 for (unsigned i
= 0; i
< nir_op_infos
[instr
->op
].num_inputs
; i
++) {
676 op
[i
] = get_nir_src(instr
->src
[i
].src
);
677 op
[i
].type
= brw_type_for_nir_type(devinfo
,
678 (nir_alu_type
)(nir_op_infos
[instr
->op
].input_types
[i
] |
679 nir_src_bit_size(instr
->src
[i
].src
)));
680 op
[i
].abs
= instr
->src
[i
].abs
;
681 op
[i
].negate
= instr
->src
[i
].negate
;
684 /* We get a bunch of mov's out of the from_ssa pass and they may still
685 * be vectorized. We'll handle them as a special-case. We'll also
686 * handle vecN here because it's basically the same thing.
694 fs_reg temp
= result
;
695 bool need_extra_copy
= false;
696 for (unsigned i
= 0; i
< nir_op_infos
[instr
->op
].num_inputs
; i
++) {
697 if (!instr
->src
[i
].src
.is_ssa
&&
698 instr
->dest
.dest
.reg
.reg
== instr
->src
[i
].src
.reg
.reg
) {
699 need_extra_copy
= true;
700 temp
= bld
.vgrf(result
.type
, 4);
705 for (unsigned i
= 0; i
< 4; i
++) {
706 if (!(instr
->dest
.write_mask
& (1 << i
)))
709 if (instr
->op
== nir_op_imov
|| instr
->op
== nir_op_fmov
) {
710 inst
= bld
.MOV(offset(temp
, bld
, i
),
711 offset(op
[0], bld
, instr
->src
[0].swizzle
[i
]));
713 inst
= bld
.MOV(offset(temp
, bld
, i
),
714 offset(op
[i
], bld
, instr
->src
[i
].swizzle
[0]));
716 inst
->saturate
= instr
->dest
.saturate
;
719 /* In this case the source and destination registers were the same,
720 * so we need to insert an extra set of moves in order to deal with
723 if (need_extra_copy
) {
724 for (unsigned i
= 0; i
< 4; i
++) {
725 if (!(instr
->dest
.write_mask
& (1 << i
)))
728 bld
.MOV(offset(result
, bld
, i
), offset(temp
, bld
, i
));
737 /* At this point, we have dealt with any instruction that operates on
738 * more than a single channel. Therefore, we can just adjust the source
739 * and destination registers for that channel and emit the instruction.
741 unsigned channel
= 0;
742 if (nir_op_infos
[instr
->op
].output_size
== 0) {
743 /* Since NIR is doing the scalarizing for us, we should only ever see
744 * vectorized operations with a single channel.
746 assert(util_bitcount(instr
->dest
.write_mask
) == 1);
747 channel
= ffs(instr
->dest
.write_mask
) - 1;
749 result
= offset(result
, bld
, channel
);
752 for (unsigned i
= 0; i
< nir_op_infos
[instr
->op
].num_inputs
; i
++) {
753 assert(nir_op_infos
[instr
->op
].input_sizes
[i
] < 2);
754 op
[i
] = offset(op
[i
], bld
, instr
->src
[i
].swizzle
[channel
]);
760 if (optimize_extract_to_float(instr
, result
))
762 inst
= bld
.MOV(result
, op
[0]);
763 inst
->saturate
= instr
->dest
.saturate
;
766 case nir_op_f2f16_rtne
:
767 case nir_op_f2f16_rtz
:
768 bld
.emit(SHADER_OPCODE_RND_MODE
, bld
.null_reg_ud(),
769 brw_imm_d(brw_rnd_mode_from_nir_op(instr
->op
)));
772 /* In theory, it would be better to use BRW_OPCODE_F32TO16. Depending
773 * on the HW gen, it is a special hw opcode or just a MOV, and
774 * brw_F32TO16 (at brw_eu_emit) would do the work to chose.
776 * But if we want to use that opcode, we need to provide support on
777 * different optimizations and lowerings. As right now HF support is
778 * only for gen8+, it will be better to use directly the MOV, and use
779 * BRW_OPCODE_F32TO16 when/if we work for HF support on gen7.
783 inst
= bld
.MOV(result
, op
[0]);
784 inst
->saturate
= instr
->dest
.saturate
;
789 op
[0].type
= BRW_REGISTER_TYPE_D
;
790 op
[0].negate
= !op
[0].negate
;
799 /* CHV PRM, vol07, 3D Media GPGPU Engine, Register Region Restrictions:
801 * "When source or destination is 64b (...), regioning in Align1
802 * must follow these rules:
804 * 1. Source and destination horizontal stride must be aligned to
808 * This means that conversions from bit-sizes smaller than 64-bit to
809 * 64-bit need to have the source data elements aligned to 64-bit.
810 * This restriction does not apply to BDW and later.
812 if (nir_dest_bit_size(instr
->dest
.dest
) == 64 &&
813 nir_src_bit_size(instr
->src
[0].src
) < 64 &&
814 (devinfo
->is_cherryview
|| gen_device_info_is_9lp(devinfo
))) {
815 fs_reg tmp
= bld
.vgrf(result
.type
, 1);
816 tmp
= subscript(tmp
, op
[0].type
, 0);
817 inst
= bld
.MOV(tmp
, op
[0]);
818 inst
= bld
.MOV(result
, tmp
);
819 inst
->saturate
= instr
->dest
.saturate
;
836 inst
= bld
.MOV(result
, op
[0]);
837 inst
->saturate
= instr
->dest
.saturate
;
841 assert(!instr
->dest
.saturate
);
843 /* Straightforward since the source can be assumed to be either
844 * strictly >= 0 or strictly <= 0 depending on the setting of the
847 set_condmod(BRW_CONDITIONAL_NZ
, bld
.MOV(result
, op
[0]));
849 inst
= (op
[0].negate
)
850 ? bld
.MOV(result
, brw_imm_f(-1.0f
))
851 : bld
.MOV(result
, brw_imm_f(1.0f
));
853 set_predicate(BRW_PREDICATE_NORMAL
, inst
);
854 } else if (type_sz(op
[0].type
) < 8) {
855 /* AND(val, 0x80000000) gives the sign bit.
857 * Predicated OR ORs 1.0 (0x3f800000) with the sign bit if val is not
860 bld
.CMP(bld
.null_reg_f(), op
[0], brw_imm_f(0.0f
), BRW_CONDITIONAL_NZ
);
862 fs_reg result_int
= retype(result
, BRW_REGISTER_TYPE_UD
);
863 op
[0].type
= BRW_REGISTER_TYPE_UD
;
864 result
.type
= BRW_REGISTER_TYPE_UD
;
865 bld
.AND(result_int
, op
[0], brw_imm_ud(0x80000000u
));
867 inst
= bld
.OR(result_int
, result_int
, brw_imm_ud(0x3f800000u
));
868 inst
->predicate
= BRW_PREDICATE_NORMAL
;
870 /* For doubles we do the same but we need to consider:
872 * - 2-src instructions can't operate with 64-bit immediates
873 * - The sign is encoded in the high 32-bit of each DF
874 * - We need to produce a DF result.
877 fs_reg zero
= vgrf(glsl_type::double_type
);
878 bld
.MOV(zero
, setup_imm_df(bld
, 0.0));
879 bld
.CMP(bld
.null_reg_df(), op
[0], zero
, BRW_CONDITIONAL_NZ
);
881 bld
.MOV(result
, zero
);
883 fs_reg r
= subscript(result
, BRW_REGISTER_TYPE_UD
, 1);
884 bld
.AND(r
, subscript(op
[0], BRW_REGISTER_TYPE_UD
, 1),
885 brw_imm_ud(0x80000000u
));
887 set_predicate(BRW_PREDICATE_NORMAL
,
888 bld
.OR(r
, r
, brw_imm_ud(0x3ff00000u
)));
894 /* ASR(val, 31) -> negative val generates 0xffffffff (signed -1).
895 * -> non-negative val generates 0x00000000.
896 * Predicated OR sets 1 if val is positive.
898 uint32_t bit_size
= nir_dest_bit_size(instr
->dest
.dest
);
899 assert(bit_size
== 32 || bit_size
== 16);
901 fs_reg zero
= bit_size
== 32 ? brw_imm_d(0) : brw_imm_w(0);
902 fs_reg one
= bit_size
== 32 ? brw_imm_d(1) : brw_imm_w(1);
903 fs_reg shift
= bit_size
== 32 ? brw_imm_d(31) : brw_imm_w(15);
905 bld
.CMP(bld
.null_reg_d(), op
[0], zero
, BRW_CONDITIONAL_G
);
906 bld
.ASR(result
, op
[0], shift
);
907 inst
= bld
.OR(result
, result
, one
);
908 inst
->predicate
= BRW_PREDICATE_NORMAL
;
913 inst
= bld
.emit(SHADER_OPCODE_RCP
, result
, op
[0]);
914 inst
->saturate
= instr
->dest
.saturate
;
918 inst
= bld
.emit(SHADER_OPCODE_EXP2
, result
, op
[0]);
919 inst
->saturate
= instr
->dest
.saturate
;
923 inst
= bld
.emit(SHADER_OPCODE_LOG2
, result
, op
[0]);
924 inst
->saturate
= instr
->dest
.saturate
;
928 inst
= bld
.emit(SHADER_OPCODE_SIN
, result
, op
[0]);
929 inst
->saturate
= instr
->dest
.saturate
;
933 inst
= bld
.emit(SHADER_OPCODE_COS
, result
, op
[0]);
934 inst
->saturate
= instr
->dest
.saturate
;
938 if (fs_key
->high_quality_derivatives
) {
939 inst
= bld
.emit(FS_OPCODE_DDX_FINE
, result
, op
[0]);
941 inst
= bld
.emit(FS_OPCODE_DDX_COARSE
, result
, op
[0]);
943 inst
->saturate
= instr
->dest
.saturate
;
945 case nir_op_fddx_fine
:
946 inst
= bld
.emit(FS_OPCODE_DDX_FINE
, result
, op
[0]);
947 inst
->saturate
= instr
->dest
.saturate
;
949 case nir_op_fddx_coarse
:
950 inst
= bld
.emit(FS_OPCODE_DDX_COARSE
, result
, op
[0]);
951 inst
->saturate
= instr
->dest
.saturate
;
954 if (fs_key
->high_quality_derivatives
) {
955 inst
= bld
.emit(FS_OPCODE_DDY_FINE
, result
, op
[0]);
957 inst
= bld
.emit(FS_OPCODE_DDY_COARSE
, result
, op
[0]);
959 inst
->saturate
= instr
->dest
.saturate
;
961 case nir_op_fddy_fine
:
962 inst
= bld
.emit(FS_OPCODE_DDY_FINE
, result
, op
[0]);
963 inst
->saturate
= instr
->dest
.saturate
;
965 case nir_op_fddy_coarse
:
966 inst
= bld
.emit(FS_OPCODE_DDY_COARSE
, result
, op
[0]);
967 inst
->saturate
= instr
->dest
.saturate
;
972 inst
= bld
.ADD(result
, op
[0], op
[1]);
973 inst
->saturate
= instr
->dest
.saturate
;
977 inst
= bld
.MUL(result
, op
[0], op
[1]);
978 inst
->saturate
= instr
->dest
.saturate
;
982 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
983 bld
.MUL(result
, op
[0], op
[1]);
986 case nir_op_imul_high
:
987 case nir_op_umul_high
:
988 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
989 bld
.emit(SHADER_OPCODE_MULH
, result
, op
[0], op
[1]);
994 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
995 bld
.emit(SHADER_OPCODE_INT_QUOTIENT
, result
, op
[0], op
[1]);
998 case nir_op_uadd_carry
:
999 unreachable("Should have been lowered by carry_to_arith().");
1001 case nir_op_usub_borrow
:
1002 unreachable("Should have been lowered by borrow_to_arith().");
1006 /* According to the sign table for INT DIV in the Ivy Bridge PRM, it
1007 * appears that our hardware just does the right thing for signed
1010 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1011 bld
.emit(SHADER_OPCODE_INT_REMAINDER
, result
, op
[0], op
[1]);
1015 /* Get a regular C-style remainder. If a % b == 0, set the predicate. */
1016 bld
.emit(SHADER_OPCODE_INT_REMAINDER
, result
, op
[0], op
[1]);
1018 /* Math instructions don't support conditional mod */
1019 inst
= bld
.MOV(bld
.null_reg_d(), result
);
1020 inst
->conditional_mod
= BRW_CONDITIONAL_NZ
;
1022 /* Now, we need to determine if signs of the sources are different.
1023 * When we XOR the sources, the top bit is 0 if they are the same and 1
1024 * if they are different. We can then use a conditional modifier to
1025 * turn that into a predicate. This leads us to an XOR.l instruction.
1027 * Technically, according to the PRM, you're not allowed to use .l on a
1028 * XOR instruction. However, emperical experiments and Curro's reading
1029 * of the simulator source both indicate that it's safe.
1031 fs_reg tmp
= bld
.vgrf(BRW_REGISTER_TYPE_D
);
1032 inst
= bld
.XOR(tmp
, op
[0], op
[1]);
1033 inst
->predicate
= BRW_PREDICATE_NORMAL
;
1034 inst
->conditional_mod
= BRW_CONDITIONAL_L
;
1036 /* If the result of the initial remainder operation is non-zero and the
1037 * two sources have different signs, add in a copy of op[1] to get the
1038 * final integer modulus value.
1040 inst
= bld
.ADD(result
, result
, op
[1]);
1041 inst
->predicate
= BRW_PREDICATE_NORMAL
;
1049 fs_reg dest
= result
;
1051 const uint32_t bit_size
= nir_src_bit_size(instr
->src
[0].src
);
1053 dest
= bld
.vgrf(op
[0].type
, 1);
1055 brw_conditional_mod cond
;
1056 switch (instr
->op
) {
1058 cond
= BRW_CONDITIONAL_L
;
1061 cond
= BRW_CONDITIONAL_GE
;
1064 cond
= BRW_CONDITIONAL_Z
;
1067 cond
= BRW_CONDITIONAL_NZ
;
1070 unreachable("bad opcode");
1073 bld
.CMP(dest
, op
[0], op
[1], cond
);
1075 if (bit_size
> 32) {
1076 bld
.MOV(result
, subscript(dest
, BRW_REGISTER_TYPE_UD
, 0));
1077 } else if(bit_size
< 32) {
1078 /* When we convert the result to 32-bit we need to be careful and do
1079 * it as a signed conversion to get sign extension (for 32-bit true)
1081 const brw_reg_type src_type
=
1082 brw_reg_type_from_bit_size(bit_size
, BRW_REGISTER_TYPE_D
);
1084 bld
.MOV(retype(result
, BRW_REGISTER_TYPE_D
), retype(dest
, src_type
));
1095 fs_reg dest
= result
;
1097 const uint32_t bit_size
= nir_src_bit_size(instr
->src
[0].src
);
1099 dest
= bld
.vgrf(op
[0].type
, 1);
1101 brw_conditional_mod cond
;
1102 switch (instr
->op
) {
1105 cond
= BRW_CONDITIONAL_L
;
1109 cond
= BRW_CONDITIONAL_GE
;
1112 cond
= BRW_CONDITIONAL_Z
;
1115 cond
= BRW_CONDITIONAL_NZ
;
1118 unreachable("bad opcode");
1120 bld
.CMP(dest
, op
[0], op
[1], cond
);
1122 if (bit_size
> 32) {
1123 bld
.MOV(result
, subscript(dest
, BRW_REGISTER_TYPE_UD
, 0));
1124 } else if (bit_size
< 32) {
1125 /* When we convert the result to 32-bit we need to be careful and do
1126 * it as a signed conversion to get sign extension (for 32-bit true)
1128 const brw_reg_type src_type
=
1129 brw_reg_type_from_bit_size(bit_size
, BRW_REGISTER_TYPE_D
);
1131 bld
.MOV(retype(result
, BRW_REGISTER_TYPE_D
), retype(dest
, src_type
));
1137 if (devinfo
->gen
>= 8) {
1138 op
[0] = resolve_source_modifiers(op
[0]);
1140 bld
.NOT(result
, op
[0]);
1143 if (devinfo
->gen
>= 8) {
1144 op
[0] = resolve_source_modifiers(op
[0]);
1145 op
[1] = resolve_source_modifiers(op
[1]);
1147 bld
.XOR(result
, op
[0], op
[1]);
1150 if (devinfo
->gen
>= 8) {
1151 op
[0] = resolve_source_modifiers(op
[0]);
1152 op
[1] = resolve_source_modifiers(op
[1]);
1154 bld
.OR(result
, op
[0], op
[1]);
1157 if (devinfo
->gen
>= 8) {
1158 op
[0] = resolve_source_modifiers(op
[0]);
1159 op
[1] = resolve_source_modifiers(op
[1]);
1161 bld
.AND(result
, op
[0], op
[1]);
1167 case nir_op_ball_fequal2
:
1168 case nir_op_ball_iequal2
:
1169 case nir_op_ball_fequal3
:
1170 case nir_op_ball_iequal3
:
1171 case nir_op_ball_fequal4
:
1172 case nir_op_ball_iequal4
:
1173 case nir_op_bany_fnequal2
:
1174 case nir_op_bany_inequal2
:
1175 case nir_op_bany_fnequal3
:
1176 case nir_op_bany_inequal3
:
1177 case nir_op_bany_fnequal4
:
1178 case nir_op_bany_inequal4
:
1179 unreachable("Lowered by nir_lower_alu_reductions");
1181 case nir_op_fnoise1_1
:
1182 case nir_op_fnoise1_2
:
1183 case nir_op_fnoise1_3
:
1184 case nir_op_fnoise1_4
:
1185 case nir_op_fnoise2_1
:
1186 case nir_op_fnoise2_2
:
1187 case nir_op_fnoise2_3
:
1188 case nir_op_fnoise2_4
:
1189 case nir_op_fnoise3_1
:
1190 case nir_op_fnoise3_2
:
1191 case nir_op_fnoise3_3
:
1192 case nir_op_fnoise3_4
:
1193 case nir_op_fnoise4_1
:
1194 case nir_op_fnoise4_2
:
1195 case nir_op_fnoise4_3
:
1196 case nir_op_fnoise4_4
:
1197 unreachable("not reached: should be handled by lower_noise");
1200 unreachable("not reached: should be handled by ldexp_to_arith()");
1203 inst
= bld
.emit(SHADER_OPCODE_SQRT
, result
, op
[0]);
1204 inst
->saturate
= instr
->dest
.saturate
;
1208 inst
= bld
.emit(SHADER_OPCODE_RSQ
, result
, op
[0]);
1209 inst
->saturate
= instr
->dest
.saturate
;
1214 uint32_t bit_size
= nir_src_bit_size(instr
->src
[0].src
);
1215 if (bit_size
== 64) {
1216 /* two-argument instructions can't take 64-bit immediates */
1220 if (instr
->op
== nir_op_f2b
) {
1221 zero
= vgrf(glsl_type::double_type
);
1222 tmp
= vgrf(glsl_type::double_type
);
1223 bld
.MOV(zero
, setup_imm_df(bld
, 0.0));
1225 zero
= vgrf(glsl_type::int64_t_type
);
1226 tmp
= vgrf(glsl_type::int64_t_type
);
1227 bld
.MOV(zero
, brw_imm_q(0));
1230 /* A SIMD16 execution needs to be split in two instructions, so use
1231 * a vgrf instead of the flag register as dst so instruction splitting
1234 bld
.CMP(tmp
, op
[0], zero
, BRW_CONDITIONAL_NZ
);
1235 bld
.MOV(result
, subscript(tmp
, BRW_REGISTER_TYPE_UD
, 0));
1238 if (bit_size
== 32) {
1239 zero
= instr
->op
== nir_op_f2b
? brw_imm_f(0.0f
) : brw_imm_d(0);
1241 assert(bit_size
== 16);
1242 zero
= instr
->op
== nir_op_f2b
?
1243 retype(brw_imm_w(0), BRW_REGISTER_TYPE_HF
) : brw_imm_w(0);
1245 bld
.CMP(result
, op
[0], zero
, BRW_CONDITIONAL_NZ
);
1251 inst
= bld
.RNDZ(result
, op
[0]);
1252 inst
->saturate
= instr
->dest
.saturate
;
1255 case nir_op_fceil
: {
1256 op
[0].negate
= !op
[0].negate
;
1257 fs_reg temp
= vgrf(glsl_type::float_type
);
1258 bld
.RNDD(temp
, op
[0]);
1260 inst
= bld
.MOV(result
, temp
);
1261 inst
->saturate
= instr
->dest
.saturate
;
1265 inst
= bld
.RNDD(result
, op
[0]);
1266 inst
->saturate
= instr
->dest
.saturate
;
1269 inst
= bld
.FRC(result
, op
[0]);
1270 inst
->saturate
= instr
->dest
.saturate
;
1272 case nir_op_fround_even
:
1273 inst
= bld
.RNDE(result
, op
[0]);
1274 inst
->saturate
= instr
->dest
.saturate
;
1277 case nir_op_fquantize2f16
: {
1278 fs_reg tmp16
= bld
.vgrf(BRW_REGISTER_TYPE_D
);
1279 fs_reg tmp32
= bld
.vgrf(BRW_REGISTER_TYPE_F
);
1280 fs_reg zero
= bld
.vgrf(BRW_REGISTER_TYPE_F
);
1282 /* The destination stride must be at least as big as the source stride. */
1283 tmp16
.type
= BRW_REGISTER_TYPE_W
;
1286 /* Check for denormal */
1287 fs_reg abs_src0
= op
[0];
1288 abs_src0
.abs
= true;
1289 bld
.CMP(bld
.null_reg_f(), abs_src0
, brw_imm_f(ldexpf(1.0, -14)),
1291 /* Get the appropriately signed zero */
1292 bld
.AND(retype(zero
, BRW_REGISTER_TYPE_UD
),
1293 retype(op
[0], BRW_REGISTER_TYPE_UD
),
1294 brw_imm_ud(0x80000000));
1295 /* Do the actual F32 -> F16 -> F32 conversion */
1296 bld
.emit(BRW_OPCODE_F32TO16
, tmp16
, op
[0]);
1297 bld
.emit(BRW_OPCODE_F16TO32
, tmp32
, tmp16
);
1298 /* Select that or zero based on normal status */
1299 inst
= bld
.SEL(result
, zero
, tmp32
);
1300 inst
->predicate
= BRW_PREDICATE_NORMAL
;
1301 inst
->saturate
= instr
->dest
.saturate
;
1308 inst
= bld
.emit_minmax(result
, op
[0], op
[1], BRW_CONDITIONAL_L
);
1309 inst
->saturate
= instr
->dest
.saturate
;
1315 inst
= bld
.emit_minmax(result
, op
[0], op
[1], BRW_CONDITIONAL_GE
);
1316 inst
->saturate
= instr
->dest
.saturate
;
1319 case nir_op_pack_snorm_2x16
:
1320 case nir_op_pack_snorm_4x8
:
1321 case nir_op_pack_unorm_2x16
:
1322 case nir_op_pack_unorm_4x8
:
1323 case nir_op_unpack_snorm_2x16
:
1324 case nir_op_unpack_snorm_4x8
:
1325 case nir_op_unpack_unorm_2x16
:
1326 case nir_op_unpack_unorm_4x8
:
1327 case nir_op_unpack_half_2x16
:
1328 case nir_op_pack_half_2x16
:
1329 unreachable("not reached: should be handled by lower_packing_builtins");
1331 case nir_op_unpack_half_2x16_split_x
:
1332 inst
= bld
.emit(FS_OPCODE_UNPACK_HALF_2x16_SPLIT_X
, result
, op
[0]);
1333 inst
->saturate
= instr
->dest
.saturate
;
1335 case nir_op_unpack_half_2x16_split_y
:
1336 inst
= bld
.emit(FS_OPCODE_UNPACK_HALF_2x16_SPLIT_Y
, result
, op
[0]);
1337 inst
->saturate
= instr
->dest
.saturate
;
1340 case nir_op_pack_64_2x32_split
:
1341 case nir_op_pack_32_2x16_split
:
1342 bld
.emit(FS_OPCODE_PACK
, result
, op
[0], op
[1]);
1345 case nir_op_unpack_64_2x32_split_x
:
1346 case nir_op_unpack_64_2x32_split_y
: {
1347 if (instr
->op
== nir_op_unpack_64_2x32_split_x
)
1348 bld
.MOV(result
, subscript(op
[0], BRW_REGISTER_TYPE_UD
, 0));
1350 bld
.MOV(result
, subscript(op
[0], BRW_REGISTER_TYPE_UD
, 1));
1354 case nir_op_unpack_32_2x16_split_x
:
1355 case nir_op_unpack_32_2x16_split_y
: {
1356 if (instr
->op
== nir_op_unpack_32_2x16_split_x
)
1357 bld
.MOV(result
, subscript(op
[0], BRW_REGISTER_TYPE_UW
, 0));
1359 bld
.MOV(result
, subscript(op
[0], BRW_REGISTER_TYPE_UW
, 1));
1364 inst
= bld
.emit(SHADER_OPCODE_POW
, result
, op
[0], op
[1]);
1365 inst
->saturate
= instr
->dest
.saturate
;
1368 case nir_op_bitfield_reverse
:
1369 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1370 bld
.BFREV(result
, op
[0]);
1373 case nir_op_bit_count
:
1374 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1375 bld
.CBIT(result
, op
[0]);
1378 case nir_op_ufind_msb
: {
1379 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1380 emit_find_msb_using_lzd(bld
, result
, op
[0], false);
1384 case nir_op_ifind_msb
: {
1385 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1387 if (devinfo
->gen
< 7) {
1388 emit_find_msb_using_lzd(bld
, result
, op
[0], true);
1390 bld
.FBH(retype(result
, BRW_REGISTER_TYPE_UD
), op
[0]);
1392 /* FBH counts from the MSB side, while GLSL's findMSB() wants the
1393 * count from the LSB side. If FBH didn't return an error
1394 * (0xFFFFFFFF), then subtract the result from 31 to convert the MSB
1395 * count into an LSB count.
1397 bld
.CMP(bld
.null_reg_d(), result
, brw_imm_d(-1), BRW_CONDITIONAL_NZ
);
1399 inst
= bld
.ADD(result
, result
, brw_imm_d(31));
1400 inst
->predicate
= BRW_PREDICATE_NORMAL
;
1401 inst
->src
[0].negate
= true;
1406 case nir_op_find_lsb
:
1407 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1409 if (devinfo
->gen
< 7) {
1410 fs_reg temp
= vgrf(glsl_type::int_type
);
1412 /* (x & -x) generates a value that consists of only the LSB of x.
1413 * For all powers of 2, findMSB(y) == findLSB(y).
1415 fs_reg src
= retype(op
[0], BRW_REGISTER_TYPE_D
);
1416 fs_reg negated_src
= src
;
1418 /* One must be negated, and the other must be non-negated. It
1419 * doesn't matter which is which.
1421 negated_src
.negate
= true;
1424 bld
.AND(temp
, src
, negated_src
);
1425 emit_find_msb_using_lzd(bld
, result
, temp
, false);
1427 bld
.FBL(result
, op
[0]);
1431 case nir_op_ubitfield_extract
:
1432 case nir_op_ibitfield_extract
:
1433 unreachable("should have been lowered");
1436 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1437 bld
.BFE(result
, op
[2], op
[1], op
[0]);
1440 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1441 bld
.BFI1(result
, op
[0], op
[1]);
1444 assert(nir_dest_bit_size(instr
->dest
.dest
) < 64);
1445 bld
.BFI2(result
, op
[0], op
[1], op
[2]);
1448 case nir_op_bitfield_insert
:
1449 unreachable("not reached: should have been lowered");
1454 fs_reg shift_count
= op
[1];
1456 if (devinfo
->is_cherryview
|| gen_device_info_is_9lp(devinfo
)) {
1457 if (op
[1].file
== VGRF
&&
1458 (result
.type
== BRW_REGISTER_TYPE_Q
||
1459 result
.type
== BRW_REGISTER_TYPE_UQ
)) {
1460 shift_count
= fs_reg(VGRF
, alloc
.allocate(dispatch_width
/ 4),
1461 BRW_REGISTER_TYPE_UD
);
1462 shift_count
.stride
= 2;
1463 bld
.MOV(shift_count
, op
[1]);
1467 switch (instr
->op
) {
1469 bld
.SHL(result
, op
[0], shift_count
);
1472 bld
.ASR(result
, op
[0], shift_count
);
1475 bld
.SHR(result
, op
[0], shift_count
);
1478 unreachable("not reached");
1483 case nir_op_pack_half_2x16_split
:
1484 bld
.emit(FS_OPCODE_PACK_HALF_2x16_SPLIT
, result
, op
[0], op
[1]);
1488 inst
= bld
.MAD(result
, op
[2], op
[1], op
[0]);
1489 inst
->saturate
= instr
->dest
.saturate
;
1493 inst
= bld
.LRP(result
, op
[0], op
[1], op
[2]);
1494 inst
->saturate
= instr
->dest
.saturate
;
1498 if (optimize_frontfacing_ternary(instr
, result
))
1501 bld
.CMP(bld
.null_reg_d(), op
[0], brw_imm_d(0), BRW_CONDITIONAL_NZ
);
1502 inst
= bld
.SEL(result
, op
[1], op
[2]);
1503 inst
->predicate
= BRW_PREDICATE_NORMAL
;
1506 case nir_op_extract_u8
:
1507 case nir_op_extract_i8
: {
1508 nir_const_value
*byte
= nir_src_as_const_value(instr
->src
[1].src
);
1509 assert(byte
!= NULL
);
1514 * There is no direct conversion from B/UB to Q/UQ or Q/UQ to B/UB.
1515 * Use two instructions and a word or DWord intermediate integer type.
1517 if (nir_dest_bit_size(instr
->dest
.dest
) == 64) {
1518 const brw_reg_type type
= brw_int_type(2, instr
->op
== nir_op_extract_i8
);
1520 if (instr
->op
== nir_op_extract_i8
) {
1521 /* If we need to sign extend, extract to a word first */
1522 fs_reg w_temp
= bld
.vgrf(BRW_REGISTER_TYPE_W
);
1523 bld
.MOV(w_temp
, subscript(op
[0], type
, byte
->u32
[0]));
1524 bld
.MOV(result
, w_temp
);
1526 /* Otherwise use an AND with 0xff and a word type */
1527 bld
.AND(result
, subscript(op
[0], type
, byte
->u32
[0] / 2), brw_imm_uw(0xff));
1530 const brw_reg_type type
= brw_int_type(1, instr
->op
== nir_op_extract_i8
);
1531 bld
.MOV(result
, subscript(op
[0], type
, byte
->u32
[0]));
1536 case nir_op_extract_u16
:
1537 case nir_op_extract_i16
: {
1538 const brw_reg_type type
= brw_int_type(2, instr
->op
== nir_op_extract_i16
);
1539 nir_const_value
*word
= nir_src_as_const_value(instr
->src
[1].src
);
1540 assert(word
!= NULL
);
1541 bld
.MOV(result
, subscript(op
[0], type
, word
->u32
[0]));
1546 unreachable("unhandled instruction");
1549 /* If we need to do a boolean resolve, replace the result with -(x & 1)
1550 * to sign extend the low bit to 0/~0
1552 if (devinfo
->gen
<= 5 &&
1553 (instr
->instr
.pass_flags
& BRW_NIR_BOOLEAN_MASK
) == BRW_NIR_BOOLEAN_NEEDS_RESOLVE
) {
1554 fs_reg masked
= vgrf(glsl_type::int_type
);
1555 bld
.AND(masked
, result
, brw_imm_d(1));
1556 masked
.negate
= true;
1557 bld
.MOV(retype(result
, BRW_REGISTER_TYPE_D
), masked
);
1562 fs_visitor::nir_emit_load_const(const fs_builder
&bld
,
1563 nir_load_const_instr
*instr
)
1565 const brw_reg_type reg_type
=
1566 brw_reg_type_from_bit_size(instr
->def
.bit_size
, BRW_REGISTER_TYPE_D
);
1567 fs_reg reg
= bld
.vgrf(reg_type
, instr
->def
.num_components
);
1569 switch (instr
->def
.bit_size
) {
1571 for (unsigned i
= 0; i
< instr
->def
.num_components
; i
++)
1572 bld
.MOV(offset(reg
, bld
, i
), setup_imm_b(bld
, instr
->value
.i8
[i
]));
1576 for (unsigned i
= 0; i
< instr
->def
.num_components
; i
++)
1577 bld
.MOV(offset(reg
, bld
, i
), brw_imm_w(instr
->value
.i16
[i
]));
1581 for (unsigned i
= 0; i
< instr
->def
.num_components
; i
++)
1582 bld
.MOV(offset(reg
, bld
, i
), brw_imm_d(instr
->value
.i32
[i
]));
1586 assert(devinfo
->gen
>= 7);
1587 if (devinfo
->gen
== 7) {
1588 /* We don't get 64-bit integer types until gen8 */
1589 for (unsigned i
= 0; i
< instr
->def
.num_components
; i
++) {
1590 bld
.MOV(retype(offset(reg
, bld
, i
), BRW_REGISTER_TYPE_DF
),
1591 setup_imm_df(bld
, instr
->value
.f64
[i
]));
1594 for (unsigned i
= 0; i
< instr
->def
.num_components
; i
++)
1595 bld
.MOV(offset(reg
, bld
, i
), brw_imm_q(instr
->value
.i64
[i
]));
1600 unreachable("Invalid bit size");
1603 nir_ssa_values
[instr
->def
.index
] = reg
;
1607 fs_visitor::get_nir_src(const nir_src
&src
)
1611 if (src
.ssa
->parent_instr
->type
== nir_instr_type_ssa_undef
) {
1612 const brw_reg_type reg_type
=
1613 brw_reg_type_from_bit_size(src
.ssa
->bit_size
, BRW_REGISTER_TYPE_D
);
1614 reg
= bld
.vgrf(reg_type
, src
.ssa
->num_components
);
1616 reg
= nir_ssa_values
[src
.ssa
->index
];
1619 /* We don't handle indirects on locals */
1620 assert(src
.reg
.indirect
== NULL
);
1621 reg
= offset(nir_locals
[src
.reg
.reg
->index
], bld
,
1622 src
.reg
.base_offset
* src
.reg
.reg
->num_components
);
1625 if (nir_src_bit_size(src
) == 64 && devinfo
->gen
== 7) {
1626 /* The only 64-bit type available on gen7 is DF, so use that. */
1627 reg
.type
= BRW_REGISTER_TYPE_DF
;
1629 /* To avoid floating-point denorm flushing problems, set the type by
1630 * default to an integer type - instructions that need floating point
1631 * semantics will set this to F if they need to
1633 reg
.type
= brw_reg_type_from_bit_size(nir_src_bit_size(src
),
1634 BRW_REGISTER_TYPE_D
);
1641 * Return an IMM for constants; otherwise call get_nir_src() as normal.
1643 * This function should not be called on any value which may be 64 bits.
1644 * We could theoretically support 64-bit on gen8+ but we choose not to
1645 * because it wouldn't work in general (no gen7 support) and there are
1646 * enough restrictions in 64-bit immediates that you can't take the return
1647 * value and treat it the same as the result of get_nir_src().
1650 fs_visitor::get_nir_src_imm(const nir_src
&src
)
1652 nir_const_value
*val
= nir_src_as_const_value(src
);
1653 assert(nir_src_bit_size(src
) == 32);
1654 return val
? fs_reg(brw_imm_d(val
->i32
[0])) : get_nir_src(src
);
1658 fs_visitor::get_nir_dest(const nir_dest
&dest
)
1661 const brw_reg_type reg_type
=
1662 brw_reg_type_from_bit_size(dest
.ssa
.bit_size
,
1663 dest
.ssa
.bit_size
== 8 ?
1664 BRW_REGISTER_TYPE_D
:
1665 BRW_REGISTER_TYPE_F
);
1666 nir_ssa_values
[dest
.ssa
.index
] =
1667 bld
.vgrf(reg_type
, dest
.ssa
.num_components
);
1668 return nir_ssa_values
[dest
.ssa
.index
];
1670 /* We don't handle indirects on locals */
1671 assert(dest
.reg
.indirect
== NULL
);
1672 return offset(nir_locals
[dest
.reg
.reg
->index
], bld
,
1673 dest
.reg
.base_offset
* dest
.reg
.reg
->num_components
);
1678 fs_visitor::emit_percomp(const fs_builder
&bld
, const fs_inst
&inst
,
1681 for (unsigned i
= 0; i
< 4; i
++) {
1682 if (!((wr_mask
>> i
) & 1))
1685 fs_inst
*new_inst
= new(mem_ctx
) fs_inst(inst
);
1686 new_inst
->dst
= offset(new_inst
->dst
, bld
, i
);
1687 for (unsigned j
= 0; j
< new_inst
->sources
; j
++)
1688 if (new_inst
->src
[j
].file
== VGRF
)
1689 new_inst
->src
[j
] = offset(new_inst
->src
[j
], bld
, i
);
1696 emit_pixel_interpolater_send(const fs_builder
&bld
,
1701 glsl_interp_mode interpolation
)
1703 struct brw_wm_prog_data
*wm_prog_data
=
1704 brw_wm_prog_data(bld
.shader
->stage_prog_data
);
1706 fs_inst
*inst
= bld
.emit(opcode
, dst
, src
, desc
);
1707 /* 2 floats per slot returned */
1708 inst
->size_written
= 2 * dst
.component_size(inst
->exec_size
);
1709 inst
->pi_noperspective
= interpolation
== INTERP_MODE_NOPERSPECTIVE
;
1711 wm_prog_data
->pulls_bary
= true;
1717 * Computes 1 << x, given a D/UD register containing some value x.
1720 intexp2(const fs_builder
&bld
, const fs_reg
&x
)
1722 assert(x
.type
== BRW_REGISTER_TYPE_UD
|| x
.type
== BRW_REGISTER_TYPE_D
);
1724 fs_reg result
= bld
.vgrf(x
.type
, 1);
1725 fs_reg one
= bld
.vgrf(x
.type
, 1);
1727 bld
.MOV(one
, retype(brw_imm_d(1), one
.type
));
1728 bld
.SHL(result
, one
, x
);
1733 fs_visitor::emit_gs_end_primitive(const nir_src
&vertex_count_nir_src
)
1735 assert(stage
== MESA_SHADER_GEOMETRY
);
1737 struct brw_gs_prog_data
*gs_prog_data
= brw_gs_prog_data(prog_data
);
1739 if (gs_compile
->control_data_header_size_bits
== 0)
1742 /* We can only do EndPrimitive() functionality when the control data
1743 * consists of cut bits. Fortunately, the only time it isn't is when the
1744 * output type is points, in which case EndPrimitive() is a no-op.
1746 if (gs_prog_data
->control_data_format
!=
1747 GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_CUT
) {
1751 /* Cut bits use one bit per vertex. */
1752 assert(gs_compile
->control_data_bits_per_vertex
== 1);
1754 fs_reg vertex_count
= get_nir_src(vertex_count_nir_src
);
1755 vertex_count
.type
= BRW_REGISTER_TYPE_UD
;
1757 /* Cut bit n should be set to 1 if EndPrimitive() was called after emitting
1758 * vertex n, 0 otherwise. So all we need to do here is mark bit
1759 * (vertex_count - 1) % 32 in the cut_bits register to indicate that
1760 * EndPrimitive() was called after emitting vertex (vertex_count - 1);
1761 * vec4_gs_visitor::emit_control_data_bits() will take care of the rest.
1763 * Note that if EndPrimitive() is called before emitting any vertices, this
1764 * will cause us to set bit 31 of the control_data_bits register to 1.
1765 * That's fine because:
1767 * - If max_vertices < 32, then vertex number 31 (zero-based) will never be
1768 * output, so the hardware will ignore cut bit 31.
1770 * - If max_vertices == 32, then vertex number 31 is guaranteed to be the
1771 * last vertex, so setting cut bit 31 has no effect (since the primitive
1772 * is automatically ended when the GS terminates).
1774 * - If max_vertices > 32, then the ir_emit_vertex visitor will reset the
1775 * control_data_bits register to 0 when the first vertex is emitted.
1778 const fs_builder abld
= bld
.annotate("end primitive");
1780 /* control_data_bits |= 1 << ((vertex_count - 1) % 32) */
1781 fs_reg prev_count
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
1782 abld
.ADD(prev_count
, vertex_count
, brw_imm_ud(0xffffffffu
));
1783 fs_reg mask
= intexp2(abld
, prev_count
);
1784 /* Note: we're relying on the fact that the GEN SHL instruction only pays
1785 * attention to the lower 5 bits of its second source argument, so on this
1786 * architecture, 1 << (vertex_count - 1) is equivalent to 1 <<
1787 * ((vertex_count - 1) % 32).
1789 abld
.OR(this->control_data_bits
, this->control_data_bits
, mask
);
1793 fs_visitor::emit_gs_control_data_bits(const fs_reg
&vertex_count
)
1795 assert(stage
== MESA_SHADER_GEOMETRY
);
1796 assert(gs_compile
->control_data_bits_per_vertex
!= 0);
1798 struct brw_gs_prog_data
*gs_prog_data
= brw_gs_prog_data(prog_data
);
1800 const fs_builder abld
= bld
.annotate("emit control data bits");
1801 const fs_builder fwa_bld
= bld
.exec_all();
1803 /* We use a single UD register to accumulate control data bits (32 bits
1804 * for each of the SIMD8 channels). So we need to write a DWord (32 bits)
1807 * Unfortunately, the URB_WRITE_SIMD8 message uses 128-bit (OWord) offsets.
1808 * We have select a 128-bit group via the Global and Per-Slot Offsets, then
1809 * use the Channel Mask phase to enable/disable which DWord within that
1810 * group to write. (Remember, different SIMD8 channels may have emitted
1811 * different numbers of vertices, so we may need per-slot offsets.)
1813 * Channel masking presents an annoying problem: we may have to replicate
1814 * the data up to 4 times:
1816 * Msg = Handles, Per-Slot Offsets, Channel Masks, Data, Data, Data, Data.
1818 * To avoid penalizing shaders that emit a small number of vertices, we
1819 * can avoid these sometimes: if the size of the control data header is
1820 * <= 128 bits, then there is only 1 OWord. All SIMD8 channels will land
1821 * land in the same 128-bit group, so we can skip per-slot offsets.
1823 * Similarly, if the control data header is <= 32 bits, there is only one
1824 * DWord, so we can skip channel masks.
1826 enum opcode opcode
= SHADER_OPCODE_URB_WRITE_SIMD8
;
1828 fs_reg channel_mask
, per_slot_offset
;
1830 if (gs_compile
->control_data_header_size_bits
> 32) {
1831 opcode
= SHADER_OPCODE_URB_WRITE_SIMD8_MASKED
;
1832 channel_mask
= vgrf(glsl_type::uint_type
);
1835 if (gs_compile
->control_data_header_size_bits
> 128) {
1836 opcode
= SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT
;
1837 per_slot_offset
= vgrf(glsl_type::uint_type
);
1840 /* Figure out which DWord we're trying to write to using the formula:
1842 * dword_index = (vertex_count - 1) * bits_per_vertex / 32
1844 * Since bits_per_vertex is a power of two, and is known at compile
1845 * time, this can be optimized to:
1847 * dword_index = (vertex_count - 1) >> (6 - log2(bits_per_vertex))
1849 if (opcode
!= SHADER_OPCODE_URB_WRITE_SIMD8
) {
1850 fs_reg dword_index
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
1851 fs_reg prev_count
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
1852 abld
.ADD(prev_count
, vertex_count
, brw_imm_ud(0xffffffffu
));
1853 unsigned log2_bits_per_vertex
=
1854 util_last_bit(gs_compile
->control_data_bits_per_vertex
);
1855 abld
.SHR(dword_index
, prev_count
, brw_imm_ud(6u - log2_bits_per_vertex
));
1857 if (per_slot_offset
.file
!= BAD_FILE
) {
1858 /* Set the per-slot offset to dword_index / 4, so that we'll write to
1859 * the appropriate OWord within the control data header.
1861 abld
.SHR(per_slot_offset
, dword_index
, brw_imm_ud(2u));
1864 /* Set the channel masks to 1 << (dword_index % 4), so that we'll
1865 * write to the appropriate DWORD within the OWORD.
1867 fs_reg channel
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
1868 fwa_bld
.AND(channel
, dword_index
, brw_imm_ud(3u));
1869 channel_mask
= intexp2(fwa_bld
, channel
);
1870 /* Then the channel masks need to be in bits 23:16. */
1871 fwa_bld
.SHL(channel_mask
, channel_mask
, brw_imm_ud(16u));
1874 /* Store the control data bits in the message payload and send it. */
1876 if (channel_mask
.file
!= BAD_FILE
)
1877 mlen
+= 4; /* channel masks, plus 3 extra copies of the data */
1878 if (per_slot_offset
.file
!= BAD_FILE
)
1881 fs_reg payload
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, mlen
);
1882 fs_reg
*sources
= ralloc_array(mem_ctx
, fs_reg
, mlen
);
1884 sources
[i
++] = fs_reg(retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD
));
1885 if (per_slot_offset
.file
!= BAD_FILE
)
1886 sources
[i
++] = per_slot_offset
;
1887 if (channel_mask
.file
!= BAD_FILE
)
1888 sources
[i
++] = channel_mask
;
1890 sources
[i
++] = this->control_data_bits
;
1893 abld
.LOAD_PAYLOAD(payload
, sources
, mlen
, mlen
);
1894 fs_inst
*inst
= abld
.emit(opcode
, reg_undef
, payload
);
1896 /* We need to increment Global Offset by 256-bits to make room for
1897 * Broadwell's extra "Vertex Count" payload at the beginning of the
1898 * URB entry. Since this is an OWord message, Global Offset is counted
1899 * in 128-bit units, so we must set it to 2.
1901 if (gs_prog_data
->static_vertex_count
== -1)
1906 fs_visitor::set_gs_stream_control_data_bits(const fs_reg
&vertex_count
,
1909 /* control_data_bits |= stream_id << ((2 * (vertex_count - 1)) % 32) */
1911 /* Note: we are calling this *before* increasing vertex_count, so
1912 * this->vertex_count == vertex_count - 1 in the formula above.
1915 /* Stream mode uses 2 bits per vertex */
1916 assert(gs_compile
->control_data_bits_per_vertex
== 2);
1918 /* Must be a valid stream */
1919 assert(stream_id
< MAX_VERTEX_STREAMS
);
1921 /* Control data bits are initialized to 0 so we don't have to set any
1922 * bits when sending vertices to stream 0.
1927 const fs_builder abld
= bld
.annotate("set stream control data bits", NULL
);
1929 /* reg::sid = stream_id */
1930 fs_reg sid
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
1931 abld
.MOV(sid
, brw_imm_ud(stream_id
));
1933 /* reg:shift_count = 2 * (vertex_count - 1) */
1934 fs_reg shift_count
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
1935 abld
.SHL(shift_count
, vertex_count
, brw_imm_ud(1u));
1937 /* Note: we're relying on the fact that the GEN SHL instruction only pays
1938 * attention to the lower 5 bits of its second source argument, so on this
1939 * architecture, stream_id << 2 * (vertex_count - 1) is equivalent to
1940 * stream_id << ((2 * (vertex_count - 1)) % 32).
1942 fs_reg mask
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
1943 abld
.SHL(mask
, sid
, shift_count
);
1944 abld
.OR(this->control_data_bits
, this->control_data_bits
, mask
);
1948 fs_visitor::emit_gs_vertex(const nir_src
&vertex_count_nir_src
,
1951 assert(stage
== MESA_SHADER_GEOMETRY
);
1953 struct brw_gs_prog_data
*gs_prog_data
= brw_gs_prog_data(prog_data
);
1955 fs_reg vertex_count
= get_nir_src(vertex_count_nir_src
);
1956 vertex_count
.type
= BRW_REGISTER_TYPE_UD
;
1958 /* Haswell and later hardware ignores the "Render Stream Select" bits
1959 * from the 3DSTATE_STREAMOUT packet when the SOL stage is disabled,
1960 * and instead sends all primitives down the pipeline for rasterization.
1961 * If the SOL stage is enabled, "Render Stream Select" is honored and
1962 * primitives bound to non-zero streams are discarded after stream output.
1964 * Since the only purpose of primives sent to non-zero streams is to
1965 * be recorded by transform feedback, we can simply discard all geometry
1966 * bound to these streams when transform feedback is disabled.
1968 if (stream_id
> 0 && !nir
->info
.has_transform_feedback_varyings
)
1971 /* If we're outputting 32 control data bits or less, then we can wait
1972 * until the shader is over to output them all. Otherwise we need to
1973 * output them as we go. Now is the time to do it, since we're about to
1974 * output the vertex_count'th vertex, so it's guaranteed that the
1975 * control data bits associated with the (vertex_count - 1)th vertex are
1978 if (gs_compile
->control_data_header_size_bits
> 32) {
1979 const fs_builder abld
=
1980 bld
.annotate("emit vertex: emit control data bits");
1982 /* Only emit control data bits if we've finished accumulating a batch
1983 * of 32 bits. This is the case when:
1985 * (vertex_count * bits_per_vertex) % 32 == 0
1987 * (in other words, when the last 5 bits of vertex_count *
1988 * bits_per_vertex are 0). Assuming bits_per_vertex == 2^n for some
1989 * integer n (which is always the case, since bits_per_vertex is
1990 * always 1 or 2), this is equivalent to requiring that the last 5-n
1991 * bits of vertex_count are 0:
1993 * vertex_count & (2^(5-n) - 1) == 0
1995 * 2^(5-n) == 2^5 / 2^n == 32 / bits_per_vertex, so this is
1998 * vertex_count & (32 / bits_per_vertex - 1) == 0
2000 * TODO: If vertex_count is an immediate, we could do some of this math
2001 * at compile time...
2004 abld
.AND(bld
.null_reg_d(), vertex_count
,
2005 brw_imm_ud(32u / gs_compile
->control_data_bits_per_vertex
- 1u));
2006 inst
->conditional_mod
= BRW_CONDITIONAL_Z
;
2008 abld
.IF(BRW_PREDICATE_NORMAL
);
2009 /* If vertex_count is 0, then no control data bits have been
2010 * accumulated yet, so we can skip emitting them.
2012 abld
.CMP(bld
.null_reg_d(), vertex_count
, brw_imm_ud(0u),
2013 BRW_CONDITIONAL_NEQ
);
2014 abld
.IF(BRW_PREDICATE_NORMAL
);
2015 emit_gs_control_data_bits(vertex_count
);
2016 abld
.emit(BRW_OPCODE_ENDIF
);
2018 /* Reset control_data_bits to 0 so we can start accumulating a new
2021 * Note: in the case where vertex_count == 0, this neutralizes the
2022 * effect of any call to EndPrimitive() that the shader may have
2023 * made before outputting its first vertex.
2025 inst
= abld
.MOV(this->control_data_bits
, brw_imm_ud(0u));
2026 inst
->force_writemask_all
= true;
2027 abld
.emit(BRW_OPCODE_ENDIF
);
2030 emit_urb_writes(vertex_count
);
2032 /* In stream mode we have to set control data bits for all vertices
2033 * unless we have disabled control data bits completely (which we do
2034 * do for GL_POINTS outputs that don't use streams).
2036 if (gs_compile
->control_data_header_size_bits
> 0 &&
2037 gs_prog_data
->control_data_format
==
2038 GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_SID
) {
2039 set_gs_stream_control_data_bits(vertex_count
, stream_id
);
2044 fs_visitor::emit_gs_input_load(const fs_reg
&dst
,
2045 const nir_src
&vertex_src
,
2046 unsigned base_offset
,
2047 const nir_src
&offset_src
,
2048 unsigned num_components
,
2049 unsigned first_component
)
2051 struct brw_gs_prog_data
*gs_prog_data
= brw_gs_prog_data(prog_data
);
2053 nir_const_value
*vertex_const
= nir_src_as_const_value(vertex_src
);
2054 nir_const_value
*offset_const
= nir_src_as_const_value(offset_src
);
2055 const unsigned push_reg_count
= gs_prog_data
->base
.urb_read_length
* 8;
2057 /* TODO: figure out push input layout for invocations == 1 */
2058 /* TODO: make this work with 64-bit inputs */
2059 if (gs_prog_data
->invocations
== 1 &&
2060 type_sz(dst
.type
) <= 4 &&
2061 offset_const
!= NULL
&& vertex_const
!= NULL
&&
2062 4 * (base_offset
+ offset_const
->u32
[0]) < push_reg_count
) {
2063 int imm_offset
= (base_offset
+ offset_const
->u32
[0]) * 4 +
2064 vertex_const
->u32
[0] * push_reg_count
;
2065 for (unsigned i
= 0; i
< num_components
; i
++) {
2066 bld
.MOV(offset(dst
, bld
, i
),
2067 fs_reg(ATTR
, imm_offset
+ i
+ first_component
, dst
.type
));
2072 /* Resort to the pull model. Ensure the VUE handles are provided. */
2073 assert(gs_prog_data
->base
.include_vue_handles
);
2075 unsigned first_icp_handle
= gs_prog_data
->include_primitive_id
? 3 : 2;
2076 fs_reg icp_handle
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2078 if (gs_prog_data
->invocations
== 1) {
2080 /* The vertex index is constant; just select the proper URB handle. */
2082 retype(brw_vec8_grf(first_icp_handle
+ vertex_const
->i32
[0], 0),
2083 BRW_REGISTER_TYPE_UD
);
2085 /* The vertex index is non-constant. We need to use indirect
2086 * addressing to fetch the proper URB handle.
2088 * First, we start with the sequence <7, 6, 5, 4, 3, 2, 1, 0>
2089 * indicating that channel <n> should read the handle from
2090 * DWord <n>. We convert that to bytes by multiplying by 4.
2092 * Next, we convert the vertex index to bytes by multiplying
2093 * by 32 (shifting by 5), and add the two together. This is
2094 * the final indirect byte offset.
2096 fs_reg sequence
= bld
.vgrf(BRW_REGISTER_TYPE_UW
, 1);
2097 fs_reg channel_offsets
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2098 fs_reg vertex_offset_bytes
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2099 fs_reg icp_offset_bytes
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2101 /* sequence = <7, 6, 5, 4, 3, 2, 1, 0> */
2102 bld
.MOV(sequence
, fs_reg(brw_imm_v(0x76543210)));
2103 /* channel_offsets = 4 * sequence = <28, 24, 20, 16, 12, 8, 4, 0> */
2104 bld
.SHL(channel_offsets
, sequence
, brw_imm_ud(2u));
2105 /* Convert vertex_index to bytes (multiply by 32) */
2106 bld
.SHL(vertex_offset_bytes
,
2107 retype(get_nir_src(vertex_src
), BRW_REGISTER_TYPE_UD
),
2109 bld
.ADD(icp_offset_bytes
, vertex_offset_bytes
, channel_offsets
);
2111 /* Use first_icp_handle as the base offset. There is one register
2112 * of URB handles per vertex, so inform the register allocator that
2113 * we might read up to nir->info.gs.vertices_in registers.
2115 bld
.emit(SHADER_OPCODE_MOV_INDIRECT
, icp_handle
,
2116 retype(brw_vec8_grf(first_icp_handle
, 0), icp_handle
.type
),
2117 fs_reg(icp_offset_bytes
),
2118 brw_imm_ud(nir
->info
.gs
.vertices_in
* REG_SIZE
));
2121 assert(gs_prog_data
->invocations
> 1);
2124 assert(devinfo
->gen
>= 9 || vertex_const
->i32
[0] <= 5);
2126 retype(brw_vec1_grf(first_icp_handle
+
2127 vertex_const
->i32
[0] / 8,
2128 vertex_const
->i32
[0] % 8),
2129 BRW_REGISTER_TYPE_UD
));
2131 /* The vertex index is non-constant. We need to use indirect
2132 * addressing to fetch the proper URB handle.
2135 fs_reg icp_offset_bytes
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2137 /* Convert vertex_index to bytes (multiply by 4) */
2138 bld
.SHL(icp_offset_bytes
,
2139 retype(get_nir_src(vertex_src
), BRW_REGISTER_TYPE_UD
),
2142 /* Use first_icp_handle as the base offset. There is one DWord
2143 * of URB handles per vertex, so inform the register allocator that
2144 * we might read up to ceil(nir->info.gs.vertices_in / 8) registers.
2146 bld
.emit(SHADER_OPCODE_MOV_INDIRECT
, icp_handle
,
2147 retype(brw_vec8_grf(first_icp_handle
, 0), icp_handle
.type
),
2148 fs_reg(icp_offset_bytes
),
2149 brw_imm_ud(DIV_ROUND_UP(nir
->info
.gs
.vertices_in
, 8) *
2156 fs_reg tmp_dst
= dst
;
2157 fs_reg indirect_offset
= get_nir_src(offset_src
);
2158 unsigned num_iterations
= 1;
2159 unsigned orig_num_components
= num_components
;
2161 if (type_sz(dst
.type
) == 8) {
2162 if (num_components
> 2) {
2166 fs_reg tmp
= fs_reg(VGRF
, alloc
.allocate(4), dst
.type
);
2168 first_component
= first_component
/ 2;
2171 for (unsigned iter
= 0; iter
< num_iterations
; iter
++) {
2173 /* Constant indexing - use global offset. */
2174 if (first_component
!= 0) {
2175 unsigned read_components
= num_components
+ first_component
;
2176 fs_reg tmp
= bld
.vgrf(dst
.type
, read_components
);
2177 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, tmp
, icp_handle
);
2178 inst
->size_written
= read_components
*
2179 tmp
.component_size(inst
->exec_size
);
2180 for (unsigned i
= 0; i
< num_components
; i
++) {
2181 bld
.MOV(offset(tmp_dst
, bld
, i
),
2182 offset(tmp
, bld
, i
+ first_component
));
2185 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, tmp_dst
,
2187 inst
->size_written
= num_components
*
2188 tmp_dst
.component_size(inst
->exec_size
);
2190 inst
->offset
= base_offset
+ offset_const
->u32
[0];
2193 /* Indirect indexing - use per-slot offsets as well. */
2194 const fs_reg srcs
[] = { icp_handle
, indirect_offset
};
2195 unsigned read_components
= num_components
+ first_component
;
2196 fs_reg tmp
= bld
.vgrf(dst
.type
, read_components
);
2197 fs_reg payload
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 2);
2198 bld
.LOAD_PAYLOAD(payload
, srcs
, ARRAY_SIZE(srcs
), 0);
2199 if (first_component
!= 0) {
2200 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, tmp
,
2202 inst
->size_written
= read_components
*
2203 tmp
.component_size(inst
->exec_size
);
2204 for (unsigned i
= 0; i
< num_components
; i
++) {
2205 bld
.MOV(offset(tmp_dst
, bld
, i
),
2206 offset(tmp
, bld
, i
+ first_component
));
2209 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, tmp_dst
,
2211 inst
->size_written
= num_components
*
2212 tmp_dst
.component_size(inst
->exec_size
);
2214 inst
->offset
= base_offset
;
2218 if (type_sz(dst
.type
) == 8) {
2219 shuffle_from_32bit_read(bld
,
2220 offset(dst
, bld
, iter
* 2),
2221 retype(tmp_dst
, BRW_REGISTER_TYPE_D
),
2226 if (num_iterations
> 1) {
2227 num_components
= orig_num_components
- 2;
2231 fs_reg new_indirect
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2232 bld
.ADD(new_indirect
, indirect_offset
, brw_imm_ud(1u));
2233 indirect_offset
= new_indirect
;
2240 fs_visitor::get_indirect_offset(nir_intrinsic_instr
*instr
)
2242 nir_src
*offset_src
= nir_get_io_offset_src(instr
);
2243 nir_const_value
*const_value
= nir_src_as_const_value(*offset_src
);
2246 /* The only constant offset we should find is 0. brw_nir.c's
2247 * add_const_offset_to_base() will fold other constant offsets
2248 * into instr->const_index[0].
2250 assert(const_value
->u32
[0] == 0);
2254 return get_nir_src(*offset_src
);
2258 do_untyped_vector_read(const fs_builder
&bld
,
2260 const fs_reg surf_index
,
2261 const fs_reg offset_reg
,
2262 unsigned num_components
)
2264 if (type_sz(dest
.type
) <= 2) {
2265 assert(dest
.stride
== 1);
2266 boolean is_const_offset
= offset_reg
.file
== BRW_IMMEDIATE_VALUE
;
2268 if (is_const_offset
) {
2269 uint32_t start
= offset_reg
.ud
& ~3;
2270 uint32_t end
= offset_reg
.ud
+ num_components
* type_sz(dest
.type
);
2271 end
= ALIGN(end
, 4);
2272 assert (end
- start
<= 16);
2274 /* At this point we have 16-bit component/s that have constant
2275 * offset aligned to 4-bytes that can be read with untyped_reads.
2276 * untyped_read message requires 32-bit aligned offsets.
2278 unsigned first_component
= (offset_reg
.ud
& 3) / type_sz(dest
.type
);
2279 unsigned num_components_32bit
= (end
- start
) / 4;
2281 fs_reg read_result
=
2282 emit_untyped_read(bld
, surf_index
, brw_imm_ud(start
),
2284 num_components_32bit
,
2285 BRW_PREDICATE_NONE
);
2286 shuffle_from_32bit_read(bld
, dest
, read_result
, first_component
,
2289 fs_reg read_offset
= bld
.vgrf(BRW_REGISTER_TYPE_UD
);
2290 for (unsigned i
= 0; i
< num_components
; i
++) {
2292 bld
.MOV(read_offset
, offset_reg
);
2294 bld
.ADD(read_offset
, offset_reg
,
2295 brw_imm_ud(i
* type_sz(dest
.type
)));
2297 /* Non constant offsets are not guaranteed to be aligned 32-bits
2298 * so they are read using one byte_scattered_read message
2299 * for each component.
2301 fs_reg read_result
=
2302 emit_byte_scattered_read(bld
, surf_index
, read_offset
,
2304 type_sz(dest
.type
) * 8 /* bit_size */,
2305 BRW_PREDICATE_NONE
);
2306 bld
.MOV(offset(dest
, bld
, i
),
2307 subscript (read_result
, dest
.type
, 0));
2310 } else if (type_sz(dest
.type
) == 4) {
2311 fs_reg read_result
= emit_untyped_read(bld
, surf_index
, offset_reg
,
2314 BRW_PREDICATE_NONE
);
2315 read_result
.type
= dest
.type
;
2316 for (unsigned i
= 0; i
< num_components
; i
++)
2317 bld
.MOV(offset(dest
, bld
, i
), offset(read_result
, bld
, i
));
2318 } else if (type_sz(dest
.type
) == 8) {
2319 /* Reading a dvec, so we need to:
2321 * 1. Multiply num_components by 2, to account for the fact that we
2322 * need to read 64-bit components.
2323 * 2. Shuffle the result of the load to form valid 64-bit elements
2324 * 3. Emit a second load (for components z/w) if needed.
2326 fs_reg read_offset
= bld
.vgrf(BRW_REGISTER_TYPE_UD
);
2327 bld
.MOV(read_offset
, offset_reg
);
2329 int iters
= num_components
<= 2 ? 1 : 2;
2331 /* Load the dvec, the first iteration loads components x/y, the second
2332 * iteration, if needed, loads components z/w
2334 for (int it
= 0; it
< iters
; it
++) {
2335 /* Compute number of components to read in this iteration */
2336 int iter_components
= MIN2(2, num_components
);
2337 num_components
-= iter_components
;
2339 /* Read. Since this message reads 32-bit components, we need to
2340 * read twice as many components.
2342 fs_reg read_result
= emit_untyped_read(bld
, surf_index
, read_offset
,
2344 iter_components
* 2,
2345 BRW_PREDICATE_NONE
);
2347 /* Shuffle the 32-bit load result into valid 64-bit data */
2348 shuffle_from_32bit_read(bld
, offset(dest
, bld
, it
* 2),
2349 read_result
, 0, iter_components
);
2351 bld
.ADD(read_offset
, read_offset
, brw_imm_ud(16));
2354 unreachable("Unsupported type");
2359 fs_visitor::nir_emit_vs_intrinsic(const fs_builder
&bld
,
2360 nir_intrinsic_instr
*instr
)
2362 assert(stage
== MESA_SHADER_VERTEX
);
2365 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
2366 dest
= get_nir_dest(instr
->dest
);
2368 switch (instr
->intrinsic
) {
2369 case nir_intrinsic_load_vertex_id
:
2370 case nir_intrinsic_load_base_vertex
:
2371 unreachable("should be lowered by nir_lower_system_values()");
2373 case nir_intrinsic_load_input
: {
2374 fs_reg src
= fs_reg(ATTR
, nir_intrinsic_base(instr
) * 4, dest
.type
);
2375 unsigned first_component
= nir_intrinsic_component(instr
);
2376 unsigned num_components
= instr
->num_components
;
2378 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[0]);
2379 assert(const_offset
&& "Indirect input loads not allowed");
2380 src
= offset(src
, bld
, const_offset
->u32
[0]);
2382 if (type_sz(dest
.type
) == 8)
2383 first_component
/= 2;
2385 /* For 16-bit support maybe a temporary will be needed to copy from
2388 shuffle_from_32bit_read(bld
, dest
, retype(src
, BRW_REGISTER_TYPE_D
),
2389 first_component
, num_components
);
2393 case nir_intrinsic_load_vertex_id_zero_base
:
2394 case nir_intrinsic_load_instance_id
:
2395 case nir_intrinsic_load_base_instance
:
2396 case nir_intrinsic_load_draw_id
:
2397 case nir_intrinsic_load_first_vertex
:
2398 case nir_intrinsic_load_is_indexed_draw
:
2399 unreachable("lowered by brw_nir_lower_vs_inputs");
2402 nir_emit_intrinsic(bld
, instr
);
2408 fs_visitor::nir_emit_tcs_intrinsic(const fs_builder
&bld
,
2409 nir_intrinsic_instr
*instr
)
2411 assert(stage
== MESA_SHADER_TESS_CTRL
);
2412 struct brw_tcs_prog_key
*tcs_key
= (struct brw_tcs_prog_key
*) key
;
2413 struct brw_tcs_prog_data
*tcs_prog_data
= brw_tcs_prog_data(prog_data
);
2416 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
2417 dst
= get_nir_dest(instr
->dest
);
2419 switch (instr
->intrinsic
) {
2420 case nir_intrinsic_load_primitive_id
:
2421 bld
.MOV(dst
, fs_reg(brw_vec1_grf(0, 1)));
2423 case nir_intrinsic_load_invocation_id
:
2424 bld
.MOV(retype(dst
, invocation_id
.type
), invocation_id
);
2426 case nir_intrinsic_load_patch_vertices_in
:
2427 bld
.MOV(retype(dst
, BRW_REGISTER_TYPE_D
),
2428 brw_imm_d(tcs_key
->input_vertices
));
2431 case nir_intrinsic_barrier
: {
2432 if (tcs_prog_data
->instances
== 1)
2435 fs_reg m0
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2436 fs_reg m0_2
= component(m0
, 2);
2438 const fs_builder chanbld
= bld
.exec_all().group(1, 0);
2440 /* Zero the message header */
2441 bld
.exec_all().MOV(m0
, brw_imm_ud(0u));
2443 /* Copy "Barrier ID" from r0.2, bits 16:13 */
2444 chanbld
.AND(m0_2
, retype(brw_vec1_grf(0, 2), BRW_REGISTER_TYPE_UD
),
2445 brw_imm_ud(INTEL_MASK(16, 13)));
2447 /* Shift it up to bits 27:24. */
2448 chanbld
.SHL(m0_2
, m0_2
, brw_imm_ud(11));
2450 /* Set the Barrier Count and the enable bit */
2451 chanbld
.OR(m0_2
, m0_2
,
2452 brw_imm_ud(tcs_prog_data
->instances
<< 9 | (1 << 15)));
2454 bld
.emit(SHADER_OPCODE_BARRIER
, bld
.null_reg_ud(), m0
);
2458 case nir_intrinsic_load_input
:
2459 unreachable("nir_lower_io should never give us these.");
2462 case nir_intrinsic_load_per_vertex_input
: {
2463 fs_reg indirect_offset
= get_indirect_offset(instr
);
2464 unsigned imm_offset
= instr
->const_index
[0];
2466 const nir_src
&vertex_src
= instr
->src
[0];
2467 nir_const_value
*vertex_const
= nir_src_as_const_value(vertex_src
);
2474 /* Emit a MOV to resolve <0,1,0> regioning. */
2475 icp_handle
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2477 retype(brw_vec1_grf(1 + (vertex_const
->i32
[0] >> 3),
2478 vertex_const
->i32
[0] & 7),
2479 BRW_REGISTER_TYPE_UD
));
2480 } else if (tcs_prog_data
->instances
== 1 &&
2481 vertex_src
.is_ssa
&&
2482 vertex_src
.ssa
->parent_instr
->type
== nir_instr_type_intrinsic
&&
2483 nir_instr_as_intrinsic(vertex_src
.ssa
->parent_instr
)->intrinsic
== nir_intrinsic_load_invocation_id
) {
2484 /* For the common case of only 1 instance, an array index of
2485 * gl_InvocationID means reading g1. Skip all the indirect work.
2487 icp_handle
= retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD
);
2489 /* The vertex index is non-constant. We need to use indirect
2490 * addressing to fetch the proper URB handle.
2492 icp_handle
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2494 /* Each ICP handle is a single DWord (4 bytes) */
2495 fs_reg vertex_offset_bytes
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2496 bld
.SHL(vertex_offset_bytes
,
2497 retype(get_nir_src(vertex_src
), BRW_REGISTER_TYPE_UD
),
2500 /* Start at g1. We might read up to 4 registers. */
2501 bld
.emit(SHADER_OPCODE_MOV_INDIRECT
, icp_handle
,
2502 retype(brw_vec8_grf(1, 0), icp_handle
.type
), vertex_offset_bytes
,
2503 brw_imm_ud(4 * REG_SIZE
));
2506 /* We can only read two double components with each URB read, so
2507 * we send two read messages in that case, each one loading up to
2508 * two double components.
2510 unsigned num_iterations
= 1;
2511 unsigned num_components
= instr
->num_components
;
2512 unsigned first_component
= nir_intrinsic_component(instr
);
2513 fs_reg orig_dst
= dst
;
2514 if (type_sz(dst
.type
) == 8) {
2515 first_component
= first_component
/ 2;
2516 if (instr
->num_components
> 2) {
2521 fs_reg tmp
= fs_reg(VGRF
, alloc
.allocate(4), dst
.type
);
2525 for (unsigned iter
= 0; iter
< num_iterations
; iter
++) {
2526 if (indirect_offset
.file
== BAD_FILE
) {
2527 /* Constant indexing - use global offset. */
2528 if (first_component
!= 0) {
2529 unsigned read_components
= num_components
+ first_component
;
2530 fs_reg tmp
= bld
.vgrf(dst
.type
, read_components
);
2531 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, tmp
, icp_handle
);
2532 for (unsigned i
= 0; i
< num_components
; i
++) {
2533 bld
.MOV(offset(dst
, bld
, i
),
2534 offset(tmp
, bld
, i
+ first_component
));
2537 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, dst
, icp_handle
);
2539 inst
->offset
= imm_offset
;
2542 /* Indirect indexing - use per-slot offsets as well. */
2543 const fs_reg srcs
[] = { icp_handle
, indirect_offset
};
2544 fs_reg payload
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 2);
2545 bld
.LOAD_PAYLOAD(payload
, srcs
, ARRAY_SIZE(srcs
), 0);
2546 if (first_component
!= 0) {
2547 unsigned read_components
= num_components
+ first_component
;
2548 fs_reg tmp
= bld
.vgrf(dst
.type
, read_components
);
2549 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, tmp
,
2551 for (unsigned i
= 0; i
< num_components
; i
++) {
2552 bld
.MOV(offset(dst
, bld
, i
),
2553 offset(tmp
, bld
, i
+ first_component
));
2556 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, dst
,
2559 inst
->offset
= imm_offset
;
2562 inst
->size_written
= (num_components
+ first_component
) *
2563 inst
->dst
.component_size(inst
->exec_size
);
2565 /* If we are reading 64-bit data using 32-bit read messages we need
2566 * build proper 64-bit data elements by shuffling the low and high
2567 * 32-bit components around like we do for other things like UBOs
2570 if (type_sz(dst
.type
) == 8) {
2571 shuffle_from_32bit_read(bld
,
2572 offset(orig_dst
, bld
, iter
* 2),
2573 retype(dst
, BRW_REGISTER_TYPE_D
),
2577 /* Copy the temporary to the destination to deal with writemasking.
2579 * Also attempt to deal with gl_PointSize being in the .w component.
2581 if (inst
->offset
== 0 && indirect_offset
.file
== BAD_FILE
) {
2582 assert(type_sz(dst
.type
) < 8);
2583 inst
->dst
= bld
.vgrf(dst
.type
, 4);
2584 inst
->size_written
= 4 * REG_SIZE
;
2585 bld
.MOV(dst
, offset(inst
->dst
, bld
, 3));
2588 /* If we are loading double data and we need a second read message
2589 * adjust the write offset
2591 if (num_iterations
> 1) {
2592 num_components
= instr
->num_components
- 2;
2599 case nir_intrinsic_load_output
:
2600 case nir_intrinsic_load_per_vertex_output
: {
2601 fs_reg indirect_offset
= get_indirect_offset(instr
);
2602 unsigned imm_offset
= instr
->const_index
[0];
2603 unsigned first_component
= nir_intrinsic_component(instr
);
2606 if (indirect_offset
.file
== BAD_FILE
) {
2607 /* Replicate the patch handle to all enabled channels */
2608 fs_reg patch_handle
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2609 bld
.MOV(patch_handle
,
2610 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD
));
2613 if (first_component
!= 0) {
2614 unsigned read_components
=
2615 instr
->num_components
+ first_component
;
2616 fs_reg tmp
= bld
.vgrf(dst
.type
, read_components
);
2617 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, tmp
,
2619 inst
->size_written
= read_components
* REG_SIZE
;
2620 for (unsigned i
= 0; i
< instr
->num_components
; i
++) {
2621 bld
.MOV(offset(dst
, bld
, i
),
2622 offset(tmp
, bld
, i
+ first_component
));
2625 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, dst
,
2627 inst
->size_written
= instr
->num_components
* REG_SIZE
;
2629 inst
->offset
= imm_offset
;
2633 /* Indirect indexing - use per-slot offsets as well. */
2634 const fs_reg srcs
[] = {
2635 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD
),
2638 fs_reg payload
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 2);
2639 bld
.LOAD_PAYLOAD(payload
, srcs
, ARRAY_SIZE(srcs
), 0);
2640 if (first_component
!= 0) {
2641 unsigned read_components
=
2642 instr
->num_components
+ first_component
;
2643 fs_reg tmp
= bld
.vgrf(dst
.type
, read_components
);
2644 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, tmp
,
2646 inst
->size_written
= read_components
* REG_SIZE
;
2647 for (unsigned i
= 0; i
< instr
->num_components
; i
++) {
2648 bld
.MOV(offset(dst
, bld
, i
),
2649 offset(tmp
, bld
, i
+ first_component
));
2652 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, dst
,
2654 inst
->size_written
= instr
->num_components
* REG_SIZE
;
2656 inst
->offset
= imm_offset
;
2662 case nir_intrinsic_store_output
:
2663 case nir_intrinsic_store_per_vertex_output
: {
2664 fs_reg value
= get_nir_src(instr
->src
[0]);
2665 bool is_64bit
= (instr
->src
[0].is_ssa
?
2666 instr
->src
[0].ssa
->bit_size
: instr
->src
[0].reg
.reg
->bit_size
) == 64;
2667 fs_reg indirect_offset
= get_indirect_offset(instr
);
2668 unsigned imm_offset
= instr
->const_index
[0];
2669 unsigned mask
= instr
->const_index
[1];
2670 unsigned header_regs
= 0;
2672 srcs
[header_regs
++] = retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD
);
2674 if (indirect_offset
.file
!= BAD_FILE
) {
2675 srcs
[header_regs
++] = indirect_offset
;
2681 unsigned num_components
= util_last_bit(mask
);
2684 /* We can only pack two 64-bit components in a single message, so send
2685 * 2 messages if we have more components
2687 unsigned num_iterations
= 1;
2688 unsigned iter_components
= num_components
;
2689 unsigned first_component
= nir_intrinsic_component(instr
);
2691 first_component
= first_component
/ 2;
2692 if (instr
->num_components
> 2) {
2694 iter_components
= 2;
2698 mask
= mask
<< first_component
;
2700 for (unsigned iter
= 0; iter
< num_iterations
; iter
++) {
2701 if (!is_64bit
&& mask
!= WRITEMASK_XYZW
) {
2702 srcs
[header_regs
++] = brw_imm_ud(mask
<< 16);
2703 opcode
= indirect_offset
.file
!= BAD_FILE
?
2704 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT
:
2705 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED
;
2706 } else if (is_64bit
&& ((mask
& WRITEMASK_XY
) != WRITEMASK_XY
)) {
2707 /* Expand the 64-bit mask to 32-bit channels. We only handle
2708 * two channels in each iteration, so we only care about X/Y.
2710 unsigned mask32
= 0;
2711 if (mask
& WRITEMASK_X
)
2712 mask32
|= WRITEMASK_XY
;
2713 if (mask
& WRITEMASK_Y
)
2714 mask32
|= WRITEMASK_ZW
;
2716 /* If the mask does not include any of the channels X or Y there
2717 * is nothing to do in this iteration. Move on to the next couple
2718 * of 64-bit channels.
2726 srcs
[header_regs
++] = brw_imm_ud(mask32
<< 16);
2727 opcode
= indirect_offset
.file
!= BAD_FILE
?
2728 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT
:
2729 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED
;
2731 opcode
= indirect_offset
.file
!= BAD_FILE
?
2732 SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT
:
2733 SHADER_OPCODE_URB_WRITE_SIMD8
;
2736 for (unsigned i
= 0; i
< iter_components
; i
++) {
2737 if (!(mask
& (1 << (i
+ first_component
))))
2741 srcs
[header_regs
+ i
+ first_component
] = offset(value
, bld
, i
);
2743 /* We need to shuffle the 64-bit data to match the layout
2744 * expected by our 32-bit URB write messages. We use a temporary
2747 unsigned channel
= iter
* 2 + i
;
2748 fs_reg dest
= shuffle_for_32bit_write(bld
, value
, channel
, 1);
2750 srcs
[header_regs
+ (i
+ first_component
) * 2] = dest
;
2751 srcs
[header_regs
+ (i
+ first_component
) * 2 + 1] =
2752 offset(dest
, bld
, 1);
2757 header_regs
+ (is_64bit
? 2 * iter_components
: iter_components
) +
2758 (is_64bit
? 2 * first_component
: first_component
);
2760 bld
.vgrf(BRW_REGISTER_TYPE_UD
, mlen
);
2761 bld
.LOAD_PAYLOAD(payload
, srcs
, mlen
, header_regs
);
2763 fs_inst
*inst
= bld
.emit(opcode
, bld
.null_reg_ud(), payload
);
2764 inst
->offset
= imm_offset
;
2767 /* If this is a 64-bit attribute, select the next two 64-bit channels
2768 * to be handled in the next iteration.
2779 nir_emit_intrinsic(bld
, instr
);
2785 fs_visitor::nir_emit_tes_intrinsic(const fs_builder
&bld
,
2786 nir_intrinsic_instr
*instr
)
2788 assert(stage
== MESA_SHADER_TESS_EVAL
);
2789 struct brw_tes_prog_data
*tes_prog_data
= brw_tes_prog_data(prog_data
);
2792 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
2793 dest
= get_nir_dest(instr
->dest
);
2795 switch (instr
->intrinsic
) {
2796 case nir_intrinsic_load_primitive_id
:
2797 bld
.MOV(dest
, fs_reg(brw_vec1_grf(0, 1)));
2799 case nir_intrinsic_load_tess_coord
:
2800 /* gl_TessCoord is part of the payload in g1-3 */
2801 for (unsigned i
= 0; i
< 3; i
++) {
2802 bld
.MOV(offset(dest
, bld
, i
), fs_reg(brw_vec8_grf(1 + i
, 0)));
2806 case nir_intrinsic_load_input
:
2807 case nir_intrinsic_load_per_vertex_input
: {
2808 fs_reg indirect_offset
= get_indirect_offset(instr
);
2809 unsigned imm_offset
= instr
->const_index
[0];
2810 unsigned first_component
= nir_intrinsic_component(instr
);
2812 if (type_sz(dest
.type
) == 8) {
2813 first_component
= first_component
/ 2;
2817 if (indirect_offset
.file
== BAD_FILE
) {
2818 /* Arbitrarily only push up to 32 vec4 slots worth of data,
2819 * which is 16 registers (since each holds 2 vec4 slots).
2821 unsigned slot_count
= 1;
2822 if (type_sz(dest
.type
) == 8 && instr
->num_components
> 2)
2825 const unsigned max_push_slots
= 32;
2826 if (imm_offset
+ slot_count
<= max_push_slots
) {
2827 fs_reg src
= fs_reg(ATTR
, imm_offset
/ 2, dest
.type
);
2828 for (int i
= 0; i
< instr
->num_components
; i
++) {
2829 unsigned comp
= 16 / type_sz(dest
.type
) * (imm_offset
% 2) +
2830 i
+ first_component
;
2831 bld
.MOV(offset(dest
, bld
, i
), component(src
, comp
));
2834 tes_prog_data
->base
.urb_read_length
=
2835 MAX2(tes_prog_data
->base
.urb_read_length
,
2836 DIV_ROUND_UP(imm_offset
+ slot_count
, 2));
2838 /* Replicate the patch handle to all enabled channels */
2839 const fs_reg srcs
[] = {
2840 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD
)
2842 fs_reg patch_handle
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 1);
2843 bld
.LOAD_PAYLOAD(patch_handle
, srcs
, ARRAY_SIZE(srcs
), 0);
2845 if (first_component
!= 0) {
2846 unsigned read_components
=
2847 instr
->num_components
+ first_component
;
2848 fs_reg tmp
= bld
.vgrf(dest
.type
, read_components
);
2849 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, tmp
,
2851 inst
->size_written
= read_components
* REG_SIZE
;
2852 for (unsigned i
= 0; i
< instr
->num_components
; i
++) {
2853 bld
.MOV(offset(dest
, bld
, i
),
2854 offset(tmp
, bld
, i
+ first_component
));
2857 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8
, dest
,
2859 inst
->size_written
= instr
->num_components
* REG_SIZE
;
2862 inst
->offset
= imm_offset
;
2865 /* Indirect indexing - use per-slot offsets as well. */
2867 /* We can only read two double components with each URB read, so
2868 * we send two read messages in that case, each one loading up to
2869 * two double components.
2871 unsigned num_iterations
= 1;
2872 unsigned num_components
= instr
->num_components
;
2873 fs_reg orig_dest
= dest
;
2874 if (type_sz(dest
.type
) == 8) {
2875 if (instr
->num_components
> 2) {
2879 fs_reg tmp
= fs_reg(VGRF
, alloc
.allocate(4), dest
.type
);
2883 for (unsigned iter
= 0; iter
< num_iterations
; iter
++) {
2884 const fs_reg srcs
[] = {
2885 retype(brw_vec1_grf(0, 0), BRW_REGISTER_TYPE_UD
),
2888 fs_reg payload
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 2);
2889 bld
.LOAD_PAYLOAD(payload
, srcs
, ARRAY_SIZE(srcs
), 0);
2891 if (first_component
!= 0) {
2892 unsigned read_components
=
2893 num_components
+ first_component
;
2894 fs_reg tmp
= bld
.vgrf(dest
.type
, read_components
);
2895 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, tmp
,
2897 for (unsigned i
= 0; i
< num_components
; i
++) {
2898 bld
.MOV(offset(dest
, bld
, i
),
2899 offset(tmp
, bld
, i
+ first_component
));
2902 inst
= bld
.emit(SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT
, dest
,
2906 inst
->offset
= imm_offset
;
2907 inst
->size_written
= (num_components
+ first_component
) *
2908 inst
->dst
.component_size(inst
->exec_size
);
2910 /* If we are reading 64-bit data using 32-bit read messages we need
2911 * build proper 64-bit data elements by shuffling the low and high
2912 * 32-bit components around like we do for other things like UBOs
2915 if (type_sz(dest
.type
) == 8) {
2916 shuffle_from_32bit_read(bld
,
2917 offset(orig_dest
, bld
, iter
* 2),
2918 retype(dest
, BRW_REGISTER_TYPE_D
),
2922 /* If we are loading double data and we need a second read message
2925 if (num_iterations
> 1) {
2926 num_components
= instr
->num_components
- 2;
2934 nir_emit_intrinsic(bld
, instr
);
2940 fs_visitor::nir_emit_gs_intrinsic(const fs_builder
&bld
,
2941 nir_intrinsic_instr
*instr
)
2943 assert(stage
== MESA_SHADER_GEOMETRY
);
2944 fs_reg indirect_offset
;
2947 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
2948 dest
= get_nir_dest(instr
->dest
);
2950 switch (instr
->intrinsic
) {
2951 case nir_intrinsic_load_primitive_id
:
2952 assert(stage
== MESA_SHADER_GEOMETRY
);
2953 assert(brw_gs_prog_data(prog_data
)->include_primitive_id
);
2954 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_UD
),
2955 retype(fs_reg(brw_vec8_grf(2, 0)), BRW_REGISTER_TYPE_UD
));
2958 case nir_intrinsic_load_input
:
2959 unreachable("load_input intrinsics are invalid for the GS stage");
2961 case nir_intrinsic_load_per_vertex_input
:
2962 emit_gs_input_load(dest
, instr
->src
[0], instr
->const_index
[0],
2963 instr
->src
[1], instr
->num_components
,
2964 nir_intrinsic_component(instr
));
2967 case nir_intrinsic_emit_vertex_with_counter
:
2968 emit_gs_vertex(instr
->src
[0], instr
->const_index
[0]);
2971 case nir_intrinsic_end_primitive_with_counter
:
2972 emit_gs_end_primitive(instr
->src
[0]);
2975 case nir_intrinsic_set_vertex_count
:
2976 bld
.MOV(this->final_gs_vertex_count
, get_nir_src(instr
->src
[0]));
2979 case nir_intrinsic_load_invocation_id
: {
2980 fs_reg val
= nir_system_values
[SYSTEM_VALUE_INVOCATION_ID
];
2981 assert(val
.file
!= BAD_FILE
);
2982 dest
.type
= val
.type
;
2988 nir_emit_intrinsic(bld
, instr
);
2994 * Fetch the current render target layer index.
2997 fetch_render_target_array_index(const fs_builder
&bld
)
2999 if (bld
.shader
->devinfo
->gen
>= 6) {
3000 /* The render target array index is provided in the thread payload as
3001 * bits 26:16 of r0.0.
3003 const fs_reg idx
= bld
.vgrf(BRW_REGISTER_TYPE_UD
);
3004 bld
.AND(idx
, brw_uw1_reg(BRW_GENERAL_REGISTER_FILE
, 0, 1),
3008 /* Pre-SNB we only ever render into the first layer of the framebuffer
3009 * since layered rendering is not implemented.
3011 return brw_imm_ud(0);
3016 * Fake non-coherent framebuffer read implemented using TXF to fetch from the
3017 * framebuffer at the current fragment coordinates and sample index.
3020 fs_visitor::emit_non_coherent_fb_read(const fs_builder
&bld
, const fs_reg
&dst
,
3023 const struct gen_device_info
*devinfo
= bld
.shader
->devinfo
;
3025 assert(bld
.shader
->stage
== MESA_SHADER_FRAGMENT
);
3026 const brw_wm_prog_key
*wm_key
=
3027 reinterpret_cast<const brw_wm_prog_key
*>(key
);
3028 assert(!wm_key
->coherent_fb_fetch
);
3029 const struct brw_wm_prog_data
*wm_prog_data
=
3030 brw_wm_prog_data(stage_prog_data
);
3032 /* Calculate the surface index relative to the start of the texture binding
3033 * table block, since that's what the texturing messages expect.
3035 const unsigned surface
= target
+
3036 wm_prog_data
->binding_table
.render_target_read_start
-
3037 wm_prog_data
->base
.binding_table
.texture_start
;
3039 brw_mark_surface_used(
3040 bld
.shader
->stage_prog_data
,
3041 wm_prog_data
->binding_table
.render_target_read_start
+ target
);
3043 /* Calculate the fragment coordinates. */
3044 const fs_reg coords
= bld
.vgrf(BRW_REGISTER_TYPE_UD
, 3);
3045 bld
.MOV(offset(coords
, bld
, 0), pixel_x
);
3046 bld
.MOV(offset(coords
, bld
, 1), pixel_y
);
3047 bld
.MOV(offset(coords
, bld
, 2), fetch_render_target_array_index(bld
));
3049 /* Calculate the sample index and MCS payload when multisampling. Luckily
3050 * the MCS fetch message behaves deterministically for UMS surfaces, so it
3051 * shouldn't be necessary to recompile based on whether the framebuffer is
3054 if (wm_key
->multisample_fbo
&&
3055 nir_system_values
[SYSTEM_VALUE_SAMPLE_ID
].file
== BAD_FILE
)
3056 nir_system_values
[SYSTEM_VALUE_SAMPLE_ID
] = *emit_sampleid_setup();
3058 const fs_reg sample
= nir_system_values
[SYSTEM_VALUE_SAMPLE_ID
];
3059 const fs_reg mcs
= wm_key
->multisample_fbo
?
3060 emit_mcs_fetch(coords
, 3, brw_imm_ud(surface
)) : fs_reg();
3062 /* Use either a normal or a CMS texel fetch message depending on whether
3063 * the framebuffer is single or multisample. On SKL+ use the wide CMS
3064 * message just in case the framebuffer uses 16x multisampling, it should
3065 * be equivalent to the normal CMS fetch for lower multisampling modes.
3067 const opcode op
= !wm_key
->multisample_fbo
? SHADER_OPCODE_TXF_LOGICAL
:
3068 devinfo
->gen
>= 9 ? SHADER_OPCODE_TXF_CMS_W_LOGICAL
:
3069 SHADER_OPCODE_TXF_CMS_LOGICAL
;
3071 /* Emit the instruction. */
3072 const fs_reg srcs
[] = { coords
, fs_reg(), brw_imm_ud(0), fs_reg(),
3074 brw_imm_ud(surface
), brw_imm_ud(0),
3075 fs_reg(), brw_imm_ud(3), brw_imm_ud(0) };
3076 STATIC_ASSERT(ARRAY_SIZE(srcs
) == TEX_LOGICAL_NUM_SRCS
);
3078 fs_inst
*inst
= bld
.emit(op
, dst
, srcs
, ARRAY_SIZE(srcs
));
3079 inst
->size_written
= 4 * inst
->dst
.component_size(inst
->exec_size
);
3085 * Actual coherent framebuffer read implemented using the native render target
3086 * read message. Requires SKL+.
3089 emit_coherent_fb_read(const fs_builder
&bld
, const fs_reg
&dst
, unsigned target
)
3091 assert(bld
.shader
->devinfo
->gen
>= 9);
3092 fs_inst
*inst
= bld
.emit(FS_OPCODE_FB_READ_LOGICAL
, dst
);
3093 inst
->target
= target
;
3094 inst
->size_written
= 4 * inst
->dst
.component_size(inst
->exec_size
);
3100 alloc_temporary(const fs_builder
&bld
, unsigned size
, fs_reg
*regs
, unsigned n
)
3102 if (n
&& regs
[0].file
!= BAD_FILE
) {
3106 const fs_reg tmp
= bld
.vgrf(BRW_REGISTER_TYPE_F
, size
);
3108 for (unsigned i
= 0; i
< n
; i
++)
3116 alloc_frag_output(fs_visitor
*v
, unsigned location
)
3118 assert(v
->stage
== MESA_SHADER_FRAGMENT
);
3119 const brw_wm_prog_key
*const key
=
3120 reinterpret_cast<const brw_wm_prog_key
*>(v
->key
);
3121 const unsigned l
= GET_FIELD(location
, BRW_NIR_FRAG_OUTPUT_LOCATION
);
3122 const unsigned i
= GET_FIELD(location
, BRW_NIR_FRAG_OUTPUT_INDEX
);
3124 if (i
> 0 || (key
->force_dual_color_blend
&& l
== FRAG_RESULT_DATA1
))
3125 return alloc_temporary(v
->bld
, 4, &v
->dual_src_output
, 1);
3127 else if (l
== FRAG_RESULT_COLOR
)
3128 return alloc_temporary(v
->bld
, 4, v
->outputs
,
3129 MAX2(key
->nr_color_regions
, 1));
3131 else if (l
== FRAG_RESULT_DEPTH
)
3132 return alloc_temporary(v
->bld
, 1, &v
->frag_depth
, 1);
3134 else if (l
== FRAG_RESULT_STENCIL
)
3135 return alloc_temporary(v
->bld
, 1, &v
->frag_stencil
, 1);
3137 else if (l
== FRAG_RESULT_SAMPLE_MASK
)
3138 return alloc_temporary(v
->bld
, 1, &v
->sample_mask
, 1);
3140 else if (l
>= FRAG_RESULT_DATA0
&&
3141 l
< FRAG_RESULT_DATA0
+ BRW_MAX_DRAW_BUFFERS
)
3142 return alloc_temporary(v
->bld
, 4,
3143 &v
->outputs
[l
- FRAG_RESULT_DATA0
], 1);
3146 unreachable("Invalid location");
3150 fs_visitor::nir_emit_fs_intrinsic(const fs_builder
&bld
,
3151 nir_intrinsic_instr
*instr
)
3153 assert(stage
== MESA_SHADER_FRAGMENT
);
3156 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
3157 dest
= get_nir_dest(instr
->dest
);
3159 switch (instr
->intrinsic
) {
3160 case nir_intrinsic_load_front_face
:
3161 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_D
),
3162 *emit_frontfacing_interpolation());
3165 case nir_intrinsic_load_sample_pos
: {
3166 fs_reg sample_pos
= nir_system_values
[SYSTEM_VALUE_SAMPLE_POS
];
3167 assert(sample_pos
.file
!= BAD_FILE
);
3168 dest
.type
= sample_pos
.type
;
3169 bld
.MOV(dest
, sample_pos
);
3170 bld
.MOV(offset(dest
, bld
, 1), offset(sample_pos
, bld
, 1));
3174 case nir_intrinsic_load_layer_id
:
3175 dest
.type
= BRW_REGISTER_TYPE_UD
;
3176 bld
.MOV(dest
, fetch_render_target_array_index(bld
));
3179 case nir_intrinsic_load_helper_invocation
:
3180 case nir_intrinsic_load_sample_mask_in
:
3181 case nir_intrinsic_load_sample_id
: {
3182 gl_system_value sv
= nir_system_value_from_intrinsic(instr
->intrinsic
);
3183 fs_reg val
= nir_system_values
[sv
];
3184 assert(val
.file
!= BAD_FILE
);
3185 dest
.type
= val
.type
;
3190 case nir_intrinsic_store_output
: {
3191 const fs_reg src
= get_nir_src(instr
->src
[0]);
3192 const nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[1]);
3193 assert(const_offset
&& "Indirect output stores not allowed");
3194 const unsigned location
= nir_intrinsic_base(instr
) +
3195 SET_FIELD(const_offset
->u32
[0], BRW_NIR_FRAG_OUTPUT_LOCATION
);
3196 const fs_reg new_dest
= retype(alloc_frag_output(this, location
),
3199 for (unsigned j
= 0; j
< instr
->num_components
; j
++)
3200 bld
.MOV(offset(new_dest
, bld
, nir_intrinsic_component(instr
) + j
),
3201 offset(src
, bld
, j
));
3206 case nir_intrinsic_load_output
: {
3207 const unsigned l
= GET_FIELD(nir_intrinsic_base(instr
),
3208 BRW_NIR_FRAG_OUTPUT_LOCATION
);
3209 assert(l
>= FRAG_RESULT_DATA0
);
3210 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[0]);
3211 assert(const_offset
&& "Indirect output loads not allowed");
3212 const unsigned target
= l
- FRAG_RESULT_DATA0
+ const_offset
->u32
[0];
3213 const fs_reg tmp
= bld
.vgrf(dest
.type
, 4);
3215 if (reinterpret_cast<const brw_wm_prog_key
*>(key
)->coherent_fb_fetch
)
3216 emit_coherent_fb_read(bld
, tmp
, target
);
3218 emit_non_coherent_fb_read(bld
, tmp
, target
);
3220 for (unsigned j
= 0; j
< instr
->num_components
; j
++) {
3221 bld
.MOV(offset(dest
, bld
, j
),
3222 offset(tmp
, bld
, nir_intrinsic_component(instr
) + j
));
3228 case nir_intrinsic_discard
:
3229 case nir_intrinsic_discard_if
: {
3230 /* We track our discarded pixels in f0.1. By predicating on it, we can
3231 * update just the flag bits that aren't yet discarded. If there's no
3232 * condition, we emit a CMP of g0 != g0, so all currently executing
3233 * channels will get turned off.
3236 if (instr
->intrinsic
== nir_intrinsic_discard_if
) {
3237 cmp
= bld
.CMP(bld
.null_reg_f(), get_nir_src(instr
->src
[0]),
3238 brw_imm_d(0), BRW_CONDITIONAL_Z
);
3240 fs_reg some_reg
= fs_reg(retype(brw_vec8_grf(0, 0),
3241 BRW_REGISTER_TYPE_UW
));
3242 cmp
= bld
.CMP(bld
.null_reg_f(), some_reg
, some_reg
, BRW_CONDITIONAL_NZ
);
3244 cmp
->predicate
= BRW_PREDICATE_NORMAL
;
3245 cmp
->flag_subreg
= 1;
3247 if (devinfo
->gen
>= 6) {
3248 emit_discard_jump();
3251 limit_dispatch_width(16, "Fragment discard not implemented in SIMD32 mode.");
3255 case nir_intrinsic_load_input
: {
3256 /* load_input is only used for flat inputs */
3257 unsigned base
= nir_intrinsic_base(instr
);
3258 unsigned comp
= nir_intrinsic_component(instr
);
3259 unsigned num_components
= instr
->num_components
;
3260 fs_reg orig_dest
= dest
;
3261 enum brw_reg_type type
= dest
.type
;
3263 /* Special case fields in the VUE header */
3264 if (base
== VARYING_SLOT_LAYER
)
3266 else if (base
== VARYING_SLOT_VIEWPORT
)
3269 if (nir_dest_bit_size(instr
->dest
) == 64) {
3270 /* const_index is in 32-bit type size units that could not be aligned
3271 * with DF. We need to read the double vector as if it was a float
3272 * vector of twice the number of components to fetch the right data.
3274 type
= BRW_REGISTER_TYPE_F
;
3275 num_components
*= 2;
3276 dest
= bld
.vgrf(type
, num_components
);
3279 for (unsigned int i
= 0; i
< num_components
; i
++) {
3280 bld
.MOV(offset(retype(dest
, type
), bld
, i
),
3281 retype(component(interp_reg(base
, comp
+ i
), 3), type
));
3284 if (nir_dest_bit_size(instr
->dest
) == 64) {
3285 shuffle_from_32bit_read(bld
, orig_dest
, dest
, 0,
3286 instr
->num_components
);
3291 case nir_intrinsic_load_barycentric_pixel
:
3292 case nir_intrinsic_load_barycentric_centroid
:
3293 case nir_intrinsic_load_barycentric_sample
:
3294 /* Do nothing - load_interpolated_input handling will handle it later. */
3297 case nir_intrinsic_load_barycentric_at_sample
: {
3298 const glsl_interp_mode interpolation
=
3299 (enum glsl_interp_mode
) nir_intrinsic_interp_mode(instr
);
3301 nir_const_value
*const_sample
= nir_src_as_const_value(instr
->src
[0]);
3304 unsigned msg_data
= const_sample
->i32
[0] << 4;
3306 emit_pixel_interpolater_send(bld
,
3307 FS_OPCODE_INTERPOLATE_AT_SAMPLE
,
3310 brw_imm_ud(msg_data
),
3313 const fs_reg sample_src
= retype(get_nir_src(instr
->src
[0]),
3314 BRW_REGISTER_TYPE_UD
);
3316 if (nir_src_is_dynamically_uniform(instr
->src
[0])) {
3317 const fs_reg sample_id
= bld
.emit_uniformize(sample_src
);
3318 const fs_reg msg_data
= vgrf(glsl_type::uint_type
);
3319 bld
.exec_all().group(1, 0)
3320 .SHL(msg_data
, sample_id
, brw_imm_ud(4u));
3321 emit_pixel_interpolater_send(bld
,
3322 FS_OPCODE_INTERPOLATE_AT_SAMPLE
,
3328 /* Make a loop that sends a message to the pixel interpolater
3329 * for the sample number in each live channel. If there are
3330 * multiple channels with the same sample number then these
3331 * will be handled simultaneously with a single interation of
3334 bld
.emit(BRW_OPCODE_DO
);
3336 /* Get the next live sample number into sample_id_reg */
3337 const fs_reg sample_id
= bld
.emit_uniformize(sample_src
);
3339 /* Set the flag register so that we can perform the send
3340 * message on all channels that have the same sample number
3342 bld
.CMP(bld
.null_reg_ud(),
3343 sample_src
, sample_id
,
3344 BRW_CONDITIONAL_EQ
);
3345 const fs_reg msg_data
= vgrf(glsl_type::uint_type
);
3346 bld
.exec_all().group(1, 0)
3347 .SHL(msg_data
, sample_id
, brw_imm_ud(4u));
3349 emit_pixel_interpolater_send(bld
,
3350 FS_OPCODE_INTERPOLATE_AT_SAMPLE
,
3353 component(msg_data
, 0),
3355 set_predicate(BRW_PREDICATE_NORMAL
, inst
);
3357 /* Continue the loop if there are any live channels left */
3358 set_predicate_inv(BRW_PREDICATE_NORMAL
,
3360 bld
.emit(BRW_OPCODE_WHILE
));
3366 case nir_intrinsic_load_barycentric_at_offset
: {
3367 const glsl_interp_mode interpolation
=
3368 (enum glsl_interp_mode
) nir_intrinsic_interp_mode(instr
);
3370 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[0]);
3373 unsigned off_x
= MIN2((int)(const_offset
->f32
[0] * 16), 7) & 0xf;
3374 unsigned off_y
= MIN2((int)(const_offset
->f32
[1] * 16), 7) & 0xf;
3376 emit_pixel_interpolater_send(bld
,
3377 FS_OPCODE_INTERPOLATE_AT_SHARED_OFFSET
,
3380 brw_imm_ud(off_x
| (off_y
<< 4)),
3383 fs_reg src
= vgrf(glsl_type::ivec2_type
);
3384 fs_reg offset_src
= retype(get_nir_src(instr
->src
[0]),
3385 BRW_REGISTER_TYPE_F
);
3386 for (int i
= 0; i
< 2; i
++) {
3387 fs_reg temp
= vgrf(glsl_type::float_type
);
3388 bld
.MUL(temp
, offset(offset_src
, bld
, i
), brw_imm_f(16.0f
));
3389 fs_reg itemp
= vgrf(glsl_type::int_type
);
3391 bld
.MOV(itemp
, temp
);
3393 /* Clamp the upper end of the range to +7/16.
3394 * ARB_gpu_shader5 requires that we support a maximum offset
3395 * of +0.5, which isn't representable in a S0.4 value -- if
3396 * we didn't clamp it, we'd end up with -8/16, which is the
3397 * opposite of what the shader author wanted.
3399 * This is legal due to ARB_gpu_shader5's quantization
3402 * "Not all values of <offset> may be supported; x and y
3403 * offsets may be rounded to fixed-point values with the
3404 * number of fraction bits given by the
3405 * implementation-dependent constant
3406 * FRAGMENT_INTERPOLATION_OFFSET_BITS"
3408 set_condmod(BRW_CONDITIONAL_L
,
3409 bld
.SEL(offset(src
, bld
, i
), itemp
, brw_imm_d(7)));
3412 const enum opcode opcode
= FS_OPCODE_INTERPOLATE_AT_PER_SLOT_OFFSET
;
3413 emit_pixel_interpolater_send(bld
,
3423 case nir_intrinsic_load_interpolated_input
: {
3424 if (nir_intrinsic_base(instr
) == VARYING_SLOT_POS
) {
3425 emit_fragcoord_interpolation(dest
);
3429 assert(instr
->src
[0].ssa
&&
3430 instr
->src
[0].ssa
->parent_instr
->type
== nir_instr_type_intrinsic
);
3431 nir_intrinsic_instr
*bary_intrinsic
=
3432 nir_instr_as_intrinsic(instr
->src
[0].ssa
->parent_instr
);
3433 nir_intrinsic_op bary_intrin
= bary_intrinsic
->intrinsic
;
3434 enum glsl_interp_mode interp_mode
=
3435 (enum glsl_interp_mode
) nir_intrinsic_interp_mode(bary_intrinsic
);
3438 if (bary_intrin
== nir_intrinsic_load_barycentric_at_offset
||
3439 bary_intrin
== nir_intrinsic_load_barycentric_at_sample
) {
3440 /* Use the result of the PI message */
3441 dst_xy
= retype(get_nir_src(instr
->src
[0]), BRW_REGISTER_TYPE_F
);
3443 /* Use the delta_xy values computed from the payload */
3444 enum brw_barycentric_mode bary
=
3445 brw_barycentric_mode(interp_mode
, bary_intrin
);
3447 dst_xy
= this->delta_xy
[bary
];
3450 for (unsigned int i
= 0; i
< instr
->num_components
; i
++) {
3452 component(interp_reg(nir_intrinsic_base(instr
),
3453 nir_intrinsic_component(instr
) + i
), 0);
3454 interp
.type
= BRW_REGISTER_TYPE_F
;
3455 dest
.type
= BRW_REGISTER_TYPE_F
;
3457 if (devinfo
->gen
< 6 && interp_mode
== INTERP_MODE_SMOOTH
) {
3458 fs_reg tmp
= vgrf(glsl_type::float_type
);
3459 bld
.emit(FS_OPCODE_LINTERP
, tmp
, dst_xy
, interp
);
3460 bld
.MUL(offset(dest
, bld
, i
), tmp
, this->pixel_w
);
3462 bld
.emit(FS_OPCODE_LINTERP
, offset(dest
, bld
, i
), dst_xy
, interp
);
3469 nir_emit_intrinsic(bld
, instr
);
3475 get_op_for_atomic_add(nir_intrinsic_instr
*instr
, unsigned src
)
3477 const nir_const_value
*const val
= nir_src_as_const_value(instr
->src
[src
]);
3480 if (val
->i32
[0] == 1)
3482 else if (val
->i32
[0] == -1)
3490 fs_visitor::nir_emit_cs_intrinsic(const fs_builder
&bld
,
3491 nir_intrinsic_instr
*instr
)
3493 assert(stage
== MESA_SHADER_COMPUTE
);
3494 struct brw_cs_prog_data
*cs_prog_data
= brw_cs_prog_data(prog_data
);
3497 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
3498 dest
= get_nir_dest(instr
->dest
);
3500 switch (instr
->intrinsic
) {
3501 case nir_intrinsic_barrier
:
3503 cs_prog_data
->uses_barrier
= true;
3506 case nir_intrinsic_load_subgroup_id
:
3507 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_UD
), subgroup_id
);
3510 case nir_intrinsic_load_local_invocation_id
:
3511 case nir_intrinsic_load_work_group_id
: {
3512 gl_system_value sv
= nir_system_value_from_intrinsic(instr
->intrinsic
);
3513 fs_reg val
= nir_system_values
[sv
];
3514 assert(val
.file
!= BAD_FILE
);
3515 dest
.type
= val
.type
;
3516 for (unsigned i
= 0; i
< 3; i
++)
3517 bld
.MOV(offset(dest
, bld
, i
), offset(val
, bld
, i
));
3521 case nir_intrinsic_load_num_work_groups
: {
3522 const unsigned surface
=
3523 cs_prog_data
->binding_table
.work_groups_start
;
3525 cs_prog_data
->uses_num_work_groups
= true;
3527 fs_reg surf_index
= brw_imm_ud(surface
);
3528 brw_mark_surface_used(prog_data
, surface
);
3530 /* Read the 3 GLuint components of gl_NumWorkGroups */
3531 for (unsigned i
= 0; i
< 3; i
++) {
3532 fs_reg read_result
=
3533 emit_untyped_read(bld
, surf_index
,
3535 1 /* dims */, 1 /* size */,
3536 BRW_PREDICATE_NONE
);
3537 read_result
.type
= dest
.type
;
3538 bld
.MOV(dest
, read_result
);
3539 dest
= offset(dest
, bld
, 1);
3544 case nir_intrinsic_shared_atomic_add
:
3545 nir_emit_shared_atomic(bld
, get_op_for_atomic_add(instr
, 1), instr
);
3547 case nir_intrinsic_shared_atomic_imin
:
3548 nir_emit_shared_atomic(bld
, BRW_AOP_IMIN
, instr
);
3550 case nir_intrinsic_shared_atomic_umin
:
3551 nir_emit_shared_atomic(bld
, BRW_AOP_UMIN
, instr
);
3553 case nir_intrinsic_shared_atomic_imax
:
3554 nir_emit_shared_atomic(bld
, BRW_AOP_IMAX
, instr
);
3556 case nir_intrinsic_shared_atomic_umax
:
3557 nir_emit_shared_atomic(bld
, BRW_AOP_UMAX
, instr
);
3559 case nir_intrinsic_shared_atomic_and
:
3560 nir_emit_shared_atomic(bld
, BRW_AOP_AND
, instr
);
3562 case nir_intrinsic_shared_atomic_or
:
3563 nir_emit_shared_atomic(bld
, BRW_AOP_OR
, instr
);
3565 case nir_intrinsic_shared_atomic_xor
:
3566 nir_emit_shared_atomic(bld
, BRW_AOP_XOR
, instr
);
3568 case nir_intrinsic_shared_atomic_exchange
:
3569 nir_emit_shared_atomic(bld
, BRW_AOP_MOV
, instr
);
3571 case nir_intrinsic_shared_atomic_comp_swap
:
3572 nir_emit_shared_atomic(bld
, BRW_AOP_CMPWR
, instr
);
3574 case nir_intrinsic_shared_atomic_fmin
:
3575 nir_emit_shared_atomic_float(bld
, BRW_AOP_FMIN
, instr
);
3577 case nir_intrinsic_shared_atomic_fmax
:
3578 nir_emit_shared_atomic_float(bld
, BRW_AOP_FMAX
, instr
);
3580 case nir_intrinsic_shared_atomic_fcomp_swap
:
3581 nir_emit_shared_atomic_float(bld
, BRW_AOP_FCMPWR
, instr
);
3584 case nir_intrinsic_load_shared
: {
3585 assert(devinfo
->gen
>= 7);
3587 fs_reg surf_index
= brw_imm_ud(GEN7_BTI_SLM
);
3589 /* Get the offset to read from */
3591 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[0]);
3593 offset_reg
= brw_imm_ud(instr
->const_index
[0] + const_offset
->u32
[0]);
3595 offset_reg
= vgrf(glsl_type::uint_type
);
3597 retype(get_nir_src(instr
->src
[0]), BRW_REGISTER_TYPE_UD
),
3598 brw_imm_ud(instr
->const_index
[0]));
3601 /* Read the vector */
3602 do_untyped_vector_read(bld
, dest
, surf_index
, offset_reg
,
3603 instr
->num_components
);
3607 case nir_intrinsic_store_shared
: {
3608 assert(devinfo
->gen
>= 7);
3611 fs_reg surf_index
= brw_imm_ud(GEN7_BTI_SLM
);
3614 fs_reg val_reg
= get_nir_src(instr
->src
[0]);
3617 unsigned writemask
= instr
->const_index
[1];
3619 /* get_nir_src() retypes to integer. Be wary of 64-bit types though
3620 * since the untyped writes below operate in units of 32-bits, which
3621 * means that we need to write twice as many components each time.
3622 * Also, we have to suffle 64-bit data to be in the appropriate layout
3623 * expected by our 32-bit write messages.
3625 unsigned type_size
= 4;
3626 if (nir_src_bit_size(instr
->src
[0]) == 64) {
3628 val_reg
= shuffle_for_32bit_write(bld
, val_reg
, 0,
3629 instr
->num_components
);
3632 unsigned type_slots
= type_size
/ 4;
3634 /* Combine groups of consecutive enabled channels in one write
3635 * message. We use ffs to find the first enabled channel and then ffs on
3636 * the bit-inverse, down-shifted writemask to determine the length of
3637 * the block of enabled bits.
3640 unsigned first_component
= ffs(writemask
) - 1;
3641 unsigned length
= ffs(~(writemask
>> first_component
)) - 1;
3643 /* We can't write more than 2 64-bit components at once. Limit the
3644 * length of the write to what we can do and let the next iteration
3648 length
= MIN2(2, length
);
3651 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[1]);
3653 offset_reg
= brw_imm_ud(instr
->const_index
[0] + const_offset
->u32
[0] +
3654 type_size
* first_component
);
3656 offset_reg
= vgrf(glsl_type::uint_type
);
3658 retype(get_nir_src(instr
->src
[1]), BRW_REGISTER_TYPE_UD
),
3659 brw_imm_ud(instr
->const_index
[0] + type_size
* first_component
));
3662 emit_untyped_write(bld
, surf_index
, offset_reg
,
3663 offset(val_reg
, bld
, first_component
* type_slots
),
3664 1 /* dims */, length
* type_slots
,
3665 BRW_PREDICATE_NONE
);
3667 /* Clear the bits in the writemask that we just wrote, then try
3668 * again to see if more channels are left.
3670 writemask
&= (15 << (first_component
+ length
));
3677 nir_emit_intrinsic(bld
, instr
);
3683 brw_nir_reduction_op_identity(const fs_builder
&bld
,
3684 nir_op op
, brw_reg_type type
)
3686 nir_const_value value
= nir_alu_binop_identity(op
, type_sz(type
) * 8);
3687 switch (type_sz(type
)) {
3689 assert(type
!= BRW_REGISTER_TYPE_HF
);
3690 return retype(brw_imm_uw(value
.u16
[0]), type
);
3692 return retype(brw_imm_ud(value
.u32
[0]), type
);
3694 if (type
== BRW_REGISTER_TYPE_DF
)
3695 return setup_imm_df(bld
, value
.f64
[0]);
3697 return retype(brw_imm_u64(value
.u64
[0]), type
);
3699 unreachable("Invalid type size");
3704 brw_op_for_nir_reduction_op(nir_op op
)
3707 case nir_op_iadd
: return BRW_OPCODE_ADD
;
3708 case nir_op_fadd
: return BRW_OPCODE_ADD
;
3709 case nir_op_imul
: return BRW_OPCODE_MUL
;
3710 case nir_op_fmul
: return BRW_OPCODE_MUL
;
3711 case nir_op_imin
: return BRW_OPCODE_SEL
;
3712 case nir_op_umin
: return BRW_OPCODE_SEL
;
3713 case nir_op_fmin
: return BRW_OPCODE_SEL
;
3714 case nir_op_imax
: return BRW_OPCODE_SEL
;
3715 case nir_op_umax
: return BRW_OPCODE_SEL
;
3716 case nir_op_fmax
: return BRW_OPCODE_SEL
;
3717 case nir_op_iand
: return BRW_OPCODE_AND
;
3718 case nir_op_ior
: return BRW_OPCODE_OR
;
3719 case nir_op_ixor
: return BRW_OPCODE_XOR
;
3721 unreachable("Invalid reduction operation");
3725 static brw_conditional_mod
3726 brw_cond_mod_for_nir_reduction_op(nir_op op
)
3729 case nir_op_iadd
: return BRW_CONDITIONAL_NONE
;
3730 case nir_op_fadd
: return BRW_CONDITIONAL_NONE
;
3731 case nir_op_imul
: return BRW_CONDITIONAL_NONE
;
3732 case nir_op_fmul
: return BRW_CONDITIONAL_NONE
;
3733 case nir_op_imin
: return BRW_CONDITIONAL_L
;
3734 case nir_op_umin
: return BRW_CONDITIONAL_L
;
3735 case nir_op_fmin
: return BRW_CONDITIONAL_L
;
3736 case nir_op_imax
: return BRW_CONDITIONAL_GE
;
3737 case nir_op_umax
: return BRW_CONDITIONAL_GE
;
3738 case nir_op_fmax
: return BRW_CONDITIONAL_GE
;
3739 case nir_op_iand
: return BRW_CONDITIONAL_NONE
;
3740 case nir_op_ior
: return BRW_CONDITIONAL_NONE
;
3741 case nir_op_ixor
: return BRW_CONDITIONAL_NONE
;
3743 unreachable("Invalid reduction operation");
3748 fs_visitor::get_nir_image_intrinsic_image(const brw::fs_builder
&bld
,
3749 nir_intrinsic_instr
*instr
)
3751 fs_reg image
= retype(get_nir_src_imm(instr
->src
[0]), BRW_REGISTER_TYPE_UD
);
3753 if (stage_prog_data
->binding_table
.image_start
> 0) {
3754 if (image
.file
== BRW_IMMEDIATE_VALUE
) {
3755 image
.d
+= stage_prog_data
->binding_table
.image_start
;
3757 bld
.ADD(image
, image
,
3758 brw_imm_d(stage_prog_data
->binding_table
.image_start
));
3762 return bld
.emit_uniformize(image
);
3766 image_intrinsic_coord_components(nir_intrinsic_instr
*instr
)
3768 switch (nir_intrinsic_image_dim(instr
)) {
3769 case GLSL_SAMPLER_DIM_1D
:
3770 return 1 + nir_intrinsic_image_array(instr
);
3771 case GLSL_SAMPLER_DIM_2D
:
3772 case GLSL_SAMPLER_DIM_RECT
:
3773 return 2 + nir_intrinsic_image_array(instr
);
3774 case GLSL_SAMPLER_DIM_3D
:
3775 case GLSL_SAMPLER_DIM_CUBE
:
3777 case GLSL_SAMPLER_DIM_BUF
:
3779 case GLSL_SAMPLER_DIM_MS
:
3780 return 2 + nir_intrinsic_image_array(instr
);
3782 unreachable("Invalid image dimension");
3787 fs_visitor::nir_emit_intrinsic(const fs_builder
&bld
, nir_intrinsic_instr
*instr
)
3790 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
3791 dest
= get_nir_dest(instr
->dest
);
3793 switch (instr
->intrinsic
) {
3794 case nir_intrinsic_image_load
:
3795 case nir_intrinsic_image_store
:
3796 case nir_intrinsic_image_atomic_add
:
3797 case nir_intrinsic_image_atomic_min
:
3798 case nir_intrinsic_image_atomic_max
:
3799 case nir_intrinsic_image_atomic_and
:
3800 case nir_intrinsic_image_atomic_or
:
3801 case nir_intrinsic_image_atomic_xor
:
3802 case nir_intrinsic_image_atomic_exchange
:
3803 case nir_intrinsic_image_atomic_comp_swap
: {
3804 if (stage
== MESA_SHADER_FRAGMENT
&&
3805 instr
->intrinsic
!= nir_intrinsic_image_load
)
3806 brw_wm_prog_data(prog_data
)->has_side_effects
= true;
3808 /* Get some metadata from the image intrinsic. */
3809 const nir_intrinsic_info
*info
= &nir_intrinsic_infos
[instr
->intrinsic
];
3810 const unsigned dims
= image_intrinsic_coord_components(instr
);
3811 const GLenum format
= nir_intrinsic_format(instr
);
3812 const unsigned dest_components
= nir_intrinsic_dest_components(instr
);
3814 /* Get the arguments of the image intrinsic. */
3815 const fs_reg image
= get_nir_image_intrinsic_image(bld
, instr
);
3816 const fs_reg coords
= retype(get_nir_src(instr
->src
[1]),
3817 BRW_REGISTER_TYPE_UD
);
3820 /* Emit an image load, store or atomic op. */
3821 if (instr
->intrinsic
== nir_intrinsic_image_load
) {
3822 tmp
= emit_typed_read(bld
, image
, coords
, dims
,
3823 instr
->num_components
);
3824 } else if (instr
->intrinsic
== nir_intrinsic_image_store
) {
3825 const fs_reg src0
= get_nir_src(instr
->src
[3]);
3826 emit_typed_write(bld
, image
, coords
, src0
, dims
,
3827 instr
->num_components
);
3830 unsigned num_srcs
= info
->num_srcs
;
3832 switch (instr
->intrinsic
) {
3833 case nir_intrinsic_image_atomic_add
:
3834 assert(num_srcs
== 4);
3836 op
= get_op_for_atomic_add(instr
, 3);
3838 if (op
!= BRW_AOP_ADD
)
3841 case nir_intrinsic_image_atomic_min
:
3842 assert(format
== GL_R32UI
|| format
== GL_R32I
);
3843 op
= (format
== GL_R32I
) ? BRW_AOP_IMIN
: BRW_AOP_UMIN
;
3845 case nir_intrinsic_image_atomic_max
:
3846 assert(format
== GL_R32UI
|| format
== GL_R32I
);
3847 op
= (format
== GL_R32I
) ? BRW_AOP_IMAX
: BRW_AOP_UMAX
;
3849 case nir_intrinsic_image_atomic_and
:
3852 case nir_intrinsic_image_atomic_or
:
3855 case nir_intrinsic_image_atomic_xor
:
3858 case nir_intrinsic_image_atomic_exchange
:
3861 case nir_intrinsic_image_atomic_comp_swap
:
3865 unreachable("Not reachable.");
3868 const fs_reg src0
= (num_srcs
>= 4 ?
3869 get_nir_src(instr
->src
[3]) : fs_reg());
3870 const fs_reg src1
= (num_srcs
>= 5 ?
3871 get_nir_src(instr
->src
[4]) : fs_reg());
3873 tmp
= emit_typed_atomic(bld
, image
, coords
, src0
, src1
, dims
, 1, op
);
3876 /* Assign the result. */
3877 for (unsigned c
= 0; c
< dest_components
; ++c
) {
3878 bld
.MOV(offset(retype(dest
, tmp
.type
), bld
, c
),
3879 offset(tmp
, bld
, c
));
3884 case nir_intrinsic_image_size
: {
3885 /* Unlike the [un]typed load and store opcodes, the TXS that this turns
3886 * into will handle the binding table index for us in the geneerator.
3888 fs_reg image
= retype(get_nir_src_imm(instr
->src
[0]),
3889 BRW_REGISTER_TYPE_UD
);
3890 image
= bld
.emit_uniformize(image
);
3892 /* Since the image size is always uniform, we can just emit a SIMD8
3893 * query instruction and splat the result out.
3895 const fs_builder ubld
= bld
.exec_all().group(8, 0);
3897 /* The LOD also serves as the message payload */
3898 fs_reg lod
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
);
3899 ubld
.MOV(lod
, brw_imm_ud(0));
3901 fs_reg tmp
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
, 4);
3902 fs_inst
*inst
= ubld
.emit(SHADER_OPCODE_IMAGE_SIZE
, tmp
, lod
, image
);
3904 inst
->size_written
= 4 * REG_SIZE
;
3906 for (unsigned c
= 0; c
< instr
->dest
.ssa
.num_components
; ++c
) {
3907 if (c
== 2 && nir_intrinsic_image_dim(instr
) == GLSL_SAMPLER_DIM_CUBE
) {
3908 bld
.emit(SHADER_OPCODE_INT_QUOTIENT
,
3909 offset(retype(dest
, tmp
.type
), bld
, c
),
3910 component(offset(tmp
, ubld
, c
), 0), brw_imm_ud(6));
3912 bld
.MOV(offset(retype(dest
, tmp
.type
), bld
, c
),
3913 component(offset(tmp
, ubld
, c
), 0));
3919 case nir_intrinsic_image_load_raw_intel
: {
3920 const fs_reg image
= get_nir_image_intrinsic_image(bld
, instr
);
3921 const fs_reg addr
= retype(get_nir_src(instr
->src
[1]),
3922 BRW_REGISTER_TYPE_UD
);
3924 fs_reg tmp
= emit_untyped_read(bld
, image
, addr
, 1,
3925 instr
->num_components
);
3927 for (unsigned c
= 0; c
< instr
->num_components
; ++c
) {
3928 bld
.MOV(offset(retype(dest
, tmp
.type
), bld
, c
),
3929 offset(tmp
, bld
, c
));
3934 case nir_intrinsic_image_store_raw_intel
: {
3935 const fs_reg image
= get_nir_image_intrinsic_image(bld
, instr
);
3936 const fs_reg addr
= retype(get_nir_src(instr
->src
[1]),
3937 BRW_REGISTER_TYPE_UD
);
3938 const fs_reg data
= retype(get_nir_src(instr
->src
[2]),
3939 BRW_REGISTER_TYPE_UD
);
3941 brw_wm_prog_data(prog_data
)->has_side_effects
= true;
3943 emit_untyped_write(bld
, image
, addr
, data
, 1,
3944 instr
->num_components
);
3948 case nir_intrinsic_group_memory_barrier
:
3949 case nir_intrinsic_memory_barrier_shared
:
3950 case nir_intrinsic_memory_barrier_atomic_counter
:
3951 case nir_intrinsic_memory_barrier_buffer
:
3952 case nir_intrinsic_memory_barrier_image
:
3953 case nir_intrinsic_memory_barrier
: {
3954 const fs_builder ubld
= bld
.group(8, 0);
3955 const fs_reg tmp
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
, 2);
3956 ubld
.emit(SHADER_OPCODE_MEMORY_FENCE
, tmp
)
3957 ->size_written
= 2 * REG_SIZE
;
3961 case nir_intrinsic_shader_clock
: {
3962 /* We cannot do anything if there is an event, so ignore it for now */
3963 const fs_reg shader_clock
= get_timestamp(bld
);
3964 const fs_reg srcs
[] = { component(shader_clock
, 0),
3965 component(shader_clock
, 1) };
3966 bld
.LOAD_PAYLOAD(dest
, srcs
, ARRAY_SIZE(srcs
), 0);
3970 case nir_intrinsic_image_samples
:
3971 /* The driver does not support multi-sampled images. */
3972 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_D
), brw_imm_d(1));
3975 case nir_intrinsic_load_uniform
: {
3976 /* Offsets are in bytes but they should always aligned to
3979 assert(instr
->const_index
[0] % 4 == 0 ||
3980 instr
->const_index
[0] % type_sz(dest
.type
) == 0);
3982 fs_reg
src(UNIFORM
, instr
->const_index
[0] / 4, dest
.type
);
3984 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[0]);
3986 assert(const_offset
->u32
[0] % type_sz(dest
.type
) == 0);
3987 /* For 16-bit types we add the module of the const_index[0]
3988 * offset to access to not 32-bit aligned element
3990 src
.offset
= const_offset
->u32
[0] + instr
->const_index
[0] % 4;
3992 for (unsigned j
= 0; j
< instr
->num_components
; j
++) {
3993 bld
.MOV(offset(dest
, bld
, j
), offset(src
, bld
, j
));
3996 fs_reg indirect
= retype(get_nir_src(instr
->src
[0]),
3997 BRW_REGISTER_TYPE_UD
);
3999 /* We need to pass a size to the MOV_INDIRECT but we don't want it to
4000 * go past the end of the uniform. In order to keep the n'th
4001 * component from running past, we subtract off the size of all but
4002 * one component of the vector.
4004 assert(instr
->const_index
[1] >=
4005 instr
->num_components
* (int) type_sz(dest
.type
));
4006 unsigned read_size
= instr
->const_index
[1] -
4007 (instr
->num_components
- 1) * type_sz(dest
.type
);
4009 bool supports_64bit_indirects
=
4010 !devinfo
->is_cherryview
&& !gen_device_info_is_9lp(devinfo
);
4012 if (type_sz(dest
.type
) != 8 || supports_64bit_indirects
) {
4013 for (unsigned j
= 0; j
< instr
->num_components
; j
++) {
4014 bld
.emit(SHADER_OPCODE_MOV_INDIRECT
,
4015 offset(dest
, bld
, j
), offset(src
, bld
, j
),
4016 indirect
, brw_imm_ud(read_size
));
4019 const unsigned num_mov_indirects
=
4020 type_sz(dest
.type
) / type_sz(BRW_REGISTER_TYPE_UD
);
4021 /* We read a little bit less per MOV INDIRECT, as they are now
4022 * 32-bits ones instead of 64-bit. Fix read_size then.
4024 const unsigned read_size_32bit
= read_size
-
4025 (num_mov_indirects
- 1) * type_sz(BRW_REGISTER_TYPE_UD
);
4026 for (unsigned j
= 0; j
< instr
->num_components
; j
++) {
4027 for (unsigned i
= 0; i
< num_mov_indirects
; i
++) {
4028 bld
.emit(SHADER_OPCODE_MOV_INDIRECT
,
4029 subscript(offset(dest
, bld
, j
), BRW_REGISTER_TYPE_UD
, i
),
4030 subscript(offset(src
, bld
, j
), BRW_REGISTER_TYPE_UD
, i
),
4031 indirect
, brw_imm_ud(read_size_32bit
));
4039 case nir_intrinsic_load_ubo
: {
4040 nir_const_value
*const_index
= nir_src_as_const_value(instr
->src
[0]);
4044 const unsigned index
= stage_prog_data
->binding_table
.ubo_start
+
4045 const_index
->u32
[0];
4046 surf_index
= brw_imm_ud(index
);
4047 brw_mark_surface_used(prog_data
, index
);
4049 /* The block index is not a constant. Evaluate the index expression
4050 * per-channel and add the base UBO index; we have to select a value
4051 * from any live channel.
4053 surf_index
= vgrf(glsl_type::uint_type
);
4054 bld
.ADD(surf_index
, get_nir_src(instr
->src
[0]),
4055 brw_imm_ud(stage_prog_data
->binding_table
.ubo_start
));
4056 surf_index
= bld
.emit_uniformize(surf_index
);
4058 /* Assume this may touch any UBO. It would be nice to provide
4059 * a tighter bound, but the array information is already lowered away.
4061 brw_mark_surface_used(prog_data
,
4062 stage_prog_data
->binding_table
.ubo_start
+
4063 nir
->info
.num_ubos
- 1);
4066 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[1]);
4067 if (const_offset
== NULL
) {
4068 fs_reg base_offset
= retype(get_nir_src(instr
->src
[1]),
4069 BRW_REGISTER_TYPE_UD
);
4071 for (int i
= 0; i
< instr
->num_components
; i
++)
4072 VARYING_PULL_CONSTANT_LOAD(bld
, offset(dest
, bld
, i
), surf_index
,
4073 base_offset
, i
* type_sz(dest
.type
));
4075 /* Even if we are loading doubles, a pull constant load will load
4076 * a 32-bit vec4, so should only reserve vgrf space for that. If we
4077 * need to load a full dvec4 we will have to emit 2 loads. This is
4078 * similar to demote_pull_constants(), except that in that case we
4079 * see individual accesses to each component of the vector and then
4080 * we let CSE deal with duplicate loads. Here we see a vector access
4081 * and we have to split it if necessary.
4083 const unsigned type_size
= type_sz(dest
.type
);
4085 /* See if we've selected this as a push constant candidate */
4087 const unsigned ubo_block
= const_index
->u32
[0];
4088 const unsigned offset_256b
= const_offset
->u32
[0] / 32;
4091 for (int i
= 0; i
< 4; i
++) {
4092 const struct brw_ubo_range
*range
= &prog_data
->ubo_ranges
[i
];
4093 if (range
->block
== ubo_block
&&
4094 offset_256b
>= range
->start
&&
4095 offset_256b
< range
->start
+ range
->length
) {
4097 push_reg
= fs_reg(UNIFORM
, UBO_START
+ i
, dest
.type
);
4098 push_reg
.offset
= const_offset
->u32
[0] - 32 * range
->start
;
4103 if (push_reg
.file
!= BAD_FILE
) {
4104 for (unsigned i
= 0; i
< instr
->num_components
; i
++) {
4105 bld
.MOV(offset(dest
, bld
, i
),
4106 byte_offset(push_reg
, i
* type_size
));
4112 const unsigned block_sz
= 64; /* Fetch one cacheline at a time. */
4113 const fs_builder ubld
= bld
.exec_all().group(block_sz
/ 4, 0);
4114 const fs_reg packed_consts
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
);
4116 for (unsigned c
= 0; c
< instr
->num_components
;) {
4117 const unsigned base
= const_offset
->u32
[0] + c
* type_size
;
4118 /* Number of usable components in the next block-aligned load. */
4119 const unsigned count
= MIN2(instr
->num_components
- c
,
4120 (block_sz
- base
% block_sz
) / type_size
);
4122 ubld
.emit(FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD
,
4123 packed_consts
, surf_index
,
4124 brw_imm_ud(base
& ~(block_sz
- 1)));
4126 const fs_reg consts
=
4127 retype(byte_offset(packed_consts
, base
& (block_sz
- 1)),
4130 for (unsigned d
= 0; d
< count
; d
++)
4131 bld
.MOV(offset(dest
, bld
, c
+ d
), component(consts
, d
));
4139 case nir_intrinsic_load_ssbo
: {
4140 assert(devinfo
->gen
>= 7);
4142 nir_const_value
*const_uniform_block
=
4143 nir_src_as_const_value(instr
->src
[0]);
4146 if (const_uniform_block
) {
4147 unsigned index
= stage_prog_data
->binding_table
.ssbo_start
+
4148 const_uniform_block
->u32
[0];
4149 surf_index
= brw_imm_ud(index
);
4150 brw_mark_surface_used(prog_data
, index
);
4152 surf_index
= vgrf(glsl_type::uint_type
);
4153 bld
.ADD(surf_index
, get_nir_src(instr
->src
[0]),
4154 brw_imm_ud(stage_prog_data
->binding_table
.ssbo_start
));
4156 /* Assume this may touch any UBO. It would be nice to provide
4157 * a tighter bound, but the array information is already lowered away.
4159 brw_mark_surface_used(prog_data
,
4160 stage_prog_data
->binding_table
.ssbo_start
+
4161 nir
->info
.num_ssbos
- 1);
4165 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[1]);
4167 offset_reg
= brw_imm_ud(const_offset
->u32
[0]);
4169 offset_reg
= retype(get_nir_src(instr
->src
[1]), BRW_REGISTER_TYPE_UD
);
4172 /* Read the vector */
4173 do_untyped_vector_read(bld
, dest
, surf_index
, offset_reg
,
4174 instr
->num_components
);
4179 case nir_intrinsic_store_ssbo
: {
4180 assert(devinfo
->gen
>= 7);
4182 if (stage
== MESA_SHADER_FRAGMENT
)
4183 brw_wm_prog_data(prog_data
)->has_side_effects
= true;
4187 nir_const_value
*const_uniform_block
=
4188 nir_src_as_const_value(instr
->src
[1]);
4189 if (const_uniform_block
) {
4190 unsigned index
= stage_prog_data
->binding_table
.ssbo_start
+
4191 const_uniform_block
->u32
[0];
4192 surf_index
= brw_imm_ud(index
);
4193 brw_mark_surface_used(prog_data
, index
);
4195 surf_index
= vgrf(glsl_type::uint_type
);
4196 bld
.ADD(surf_index
, get_nir_src(instr
->src
[1]),
4197 brw_imm_ud(stage_prog_data
->binding_table
.ssbo_start
));
4199 brw_mark_surface_used(prog_data
,
4200 stage_prog_data
->binding_table
.ssbo_start
+
4201 nir
->info
.num_ssbos
- 1);
4205 fs_reg val_reg
= get_nir_src(instr
->src
[0]);
4208 unsigned writemask
= instr
->const_index
[0];
4210 /* get_nir_src() retypes to integer. Be wary of 64-bit types though
4211 * since the untyped writes below operate in units of 32-bits, which
4212 * means that we need to write twice as many components each time.
4213 * Also, we have to suffle 64-bit data to be in the appropriate layout
4214 * expected by our 32-bit write messages.
4216 unsigned bit_size
= nir_src_bit_size(instr
->src
[0]);
4217 unsigned type_size
= bit_size
/ 8;
4219 /* Combine groups of consecutive enabled channels in one write
4220 * message. We use ffs to find the first enabled channel and then ffs on
4221 * the bit-inverse, down-shifted writemask to determine the num_components
4222 * of the block of enabled bits.
4225 unsigned first_component
= ffs(writemask
) - 1;
4226 unsigned num_components
= ffs(~(writemask
>> first_component
)) - 1;
4227 fs_reg write_src
= offset(val_reg
, bld
, first_component
);
4229 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[2]);
4231 if (type_size
> 4) {
4232 /* We can't write more than 2 64-bit components at once. Limit
4233 * the num_components of the write to what we can do and let the next
4234 * iteration handle the rest.
4236 num_components
= MIN2(2, num_components
);
4237 write_src
= shuffle_for_32bit_write(bld
, write_src
, 0,
4239 } else if (type_size
< 4) {
4240 /* For 16-bit types we pack two consecutive values into a 32-bit
4241 * word and use an untyped write message. For single values or not
4242 * 32-bit-aligned we need to use byte-scattered writes because
4243 * untyped writes works with 32-bit components with 32-bit
4244 * alignment. byte_scattered_write messages only support one
4245 * 16-bit component at a time. As VK_KHR_relaxed_block_layout
4246 * could be enabled we can not guarantee that not constant offsets
4247 * to be 32-bit aligned for 16-bit types. For example an array, of
4248 * 16-bit vec3 with array element stride of 6.
4250 * In the case of 32-bit aligned constant offsets if there is
4251 * a 3-components vector we submit one untyped-write message
4252 * of 32-bit (first two components), and one byte-scattered
4253 * write message (the last component).
4256 if ( !const_offset
|| ((const_offset
->u32
[0] +
4257 type_size
* first_component
) % 4)) {
4258 /* If we use a .yz writemask we also need to emit 2
4259 * byte-scattered write messages because of y-component not
4260 * being aligned to 32-bit.
4263 } else if (num_components
* type_size
> 4 &&
4264 (num_components
* type_size
% 4)) {
4265 /* If the pending components size is not a multiple of 4 bytes
4266 * we left the not aligned components for following emits of
4267 * length == 1 with byte_scattered_write.
4269 num_components
-= (num_components
* type_size
% 4) / type_size
;
4270 } else if (num_components
* type_size
< 4) {
4273 /* For num_components == 1 we are also shuffling the component
4274 * because byte scattered writes of 16-bit need values to be dword
4275 * aligned. Shuffling only one component would be the same as
4278 write_src
= shuffle_for_32bit_write(bld
, write_src
, 0,
4285 offset_reg
= brw_imm_ud(const_offset
->u32
[0] +
4286 type_size
* first_component
);
4288 offset_reg
= vgrf(glsl_type::uint_type
);
4290 retype(get_nir_src(instr
->src
[2]), BRW_REGISTER_TYPE_UD
),
4291 brw_imm_ud(type_size
* first_component
));
4294 if (type_size
< 4 && num_components
== 1) {
4295 /* Untyped Surface messages have a fixed 32-bit size, so we need
4296 * to rely on byte scattered in order to write 16-bit elements.
4297 * The byte_scattered_write message needs that every written 16-bit
4298 * type to be aligned 32-bits (stride=2).
4300 emit_byte_scattered_write(bld
, surf_index
, offset_reg
,
4304 BRW_PREDICATE_NONE
);
4306 assert(num_components
* type_size
<= 16);
4307 assert((num_components
* type_size
) % 4 == 0);
4308 assert(offset_reg
.file
!= BRW_IMMEDIATE_VALUE
||
4309 offset_reg
.ud
% 4 == 0);
4310 unsigned num_slots
= (num_components
* type_size
) / 4;
4312 emit_untyped_write(bld
, surf_index
, offset_reg
,
4314 1 /* dims */, num_slots
,
4315 BRW_PREDICATE_NONE
);
4318 /* Clear the bits in the writemask that we just wrote, then try
4319 * again to see if more channels are left.
4321 writemask
&= (15 << (first_component
+ num_components
));
4326 case nir_intrinsic_store_output
: {
4327 fs_reg src
= get_nir_src(instr
->src
[0]);
4329 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[1]);
4330 assert(const_offset
&& "Indirect output stores not allowed");
4332 unsigned num_components
= instr
->num_components
;
4333 unsigned first_component
= nir_intrinsic_component(instr
);
4334 if (nir_src_bit_size(instr
->src
[0]) == 64) {
4335 src
= shuffle_for_32bit_write(bld
, src
, 0, num_components
);
4336 num_components
*= 2;
4339 fs_reg new_dest
= retype(offset(outputs
[instr
->const_index
[0]], bld
,
4340 4 * const_offset
->u32
[0]), src
.type
);
4341 for (unsigned j
= 0; j
< num_components
; j
++) {
4342 bld
.MOV(offset(new_dest
, bld
, j
+ first_component
),
4343 offset(src
, bld
, j
));
4348 case nir_intrinsic_ssbo_atomic_add
:
4349 nir_emit_ssbo_atomic(bld
, get_op_for_atomic_add(instr
, 2), instr
);
4351 case nir_intrinsic_ssbo_atomic_imin
:
4352 nir_emit_ssbo_atomic(bld
, BRW_AOP_IMIN
, instr
);
4354 case nir_intrinsic_ssbo_atomic_umin
:
4355 nir_emit_ssbo_atomic(bld
, BRW_AOP_UMIN
, instr
);
4357 case nir_intrinsic_ssbo_atomic_imax
:
4358 nir_emit_ssbo_atomic(bld
, BRW_AOP_IMAX
, instr
);
4360 case nir_intrinsic_ssbo_atomic_umax
:
4361 nir_emit_ssbo_atomic(bld
, BRW_AOP_UMAX
, instr
);
4363 case nir_intrinsic_ssbo_atomic_and
:
4364 nir_emit_ssbo_atomic(bld
, BRW_AOP_AND
, instr
);
4366 case nir_intrinsic_ssbo_atomic_or
:
4367 nir_emit_ssbo_atomic(bld
, BRW_AOP_OR
, instr
);
4369 case nir_intrinsic_ssbo_atomic_xor
:
4370 nir_emit_ssbo_atomic(bld
, BRW_AOP_XOR
, instr
);
4372 case nir_intrinsic_ssbo_atomic_exchange
:
4373 nir_emit_ssbo_atomic(bld
, BRW_AOP_MOV
, instr
);
4375 case nir_intrinsic_ssbo_atomic_comp_swap
:
4376 nir_emit_ssbo_atomic(bld
, BRW_AOP_CMPWR
, instr
);
4378 case nir_intrinsic_ssbo_atomic_fmin
:
4379 nir_emit_ssbo_atomic_float(bld
, BRW_AOP_FMIN
, instr
);
4381 case nir_intrinsic_ssbo_atomic_fmax
:
4382 nir_emit_ssbo_atomic_float(bld
, BRW_AOP_FMAX
, instr
);
4384 case nir_intrinsic_ssbo_atomic_fcomp_swap
:
4385 nir_emit_ssbo_atomic_float(bld
, BRW_AOP_FCMPWR
, instr
);
4388 case nir_intrinsic_get_buffer_size
: {
4389 nir_const_value
*const_uniform_block
= nir_src_as_const_value(instr
->src
[0]);
4390 unsigned ssbo_index
= const_uniform_block
? const_uniform_block
->u32
[0] : 0;
4392 /* A resinfo's sampler message is used to get the buffer size. The
4393 * SIMD8's writeback message consists of four registers and SIMD16's
4394 * writeback message consists of 8 destination registers (two per each
4395 * component). Because we are only interested on the first channel of
4396 * the first returned component, where resinfo returns the buffer size
4397 * for SURFTYPE_BUFFER, we can just use the SIMD8 variant regardless of
4398 * the dispatch width.
4400 const fs_builder ubld
= bld
.exec_all().group(8, 0);
4401 fs_reg src_payload
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
);
4402 fs_reg ret_payload
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
, 4);
4405 ubld
.MOV(src_payload
, brw_imm_d(0));
4407 const unsigned index
= prog_data
->binding_table
.ssbo_start
+ ssbo_index
;
4408 fs_inst
*inst
= ubld
.emit(SHADER_OPCODE_GET_BUFFER_SIZE
, ret_payload
,
4409 src_payload
, brw_imm_ud(index
));
4410 inst
->header_size
= 0;
4412 inst
->size_written
= 4 * REG_SIZE
;
4414 /* SKL PRM, vol07, 3D Media GPGPU Engine, Bounds Checking and Faulting:
4416 * "Out-of-bounds checking is always performed at a DWord granularity. If
4417 * any part of the DWord is out-of-bounds then the whole DWord is
4418 * considered out-of-bounds."
4420 * This implies that types with size smaller than 4-bytes need to be
4421 * padded if they don't complete the last dword of the buffer. But as we
4422 * need to maintain the original size we need to reverse the padding
4423 * calculation to return the correct size to know the number of elements
4424 * of an unsized array. As we stored in the last two bits of the surface
4425 * size the needed padding for the buffer, we calculate here the
4426 * original buffer_size reversing the surface_size calculation:
4428 * surface_size = isl_align(buffer_size, 4) +
4429 * (isl_align(buffer_size) - buffer_size)
4431 * buffer_size = surface_size & ~3 - surface_size & 3
4434 fs_reg size_aligned4
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
);
4435 fs_reg size_padding
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
);
4436 fs_reg buffer_size
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
);
4438 ubld
.AND(size_padding
, ret_payload
, brw_imm_ud(3));
4439 ubld
.AND(size_aligned4
, ret_payload
, brw_imm_ud(~3));
4440 ubld
.ADD(buffer_size
, size_aligned4
, negate(size_padding
));
4442 bld
.MOV(retype(dest
, ret_payload
.type
), component(buffer_size
, 0));
4444 brw_mark_surface_used(prog_data
, index
);
4448 case nir_intrinsic_load_subgroup_invocation
:
4449 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_D
),
4450 nir_system_values
[SYSTEM_VALUE_SUBGROUP_INVOCATION
]);
4453 case nir_intrinsic_load_subgroup_eq_mask
:
4454 case nir_intrinsic_load_subgroup_ge_mask
:
4455 case nir_intrinsic_load_subgroup_gt_mask
:
4456 case nir_intrinsic_load_subgroup_le_mask
:
4457 case nir_intrinsic_load_subgroup_lt_mask
:
4458 unreachable("not reached");
4460 case nir_intrinsic_vote_any
: {
4461 const fs_builder ubld
= bld
.exec_all().group(1, 0);
4463 /* The any/all predicates do not consider channel enables. To prevent
4464 * dead channels from affecting the result, we initialize the flag with
4465 * with the identity value for the logical operation.
4467 if (dispatch_width
== 32) {
4468 /* For SIMD32, we use a UD type so we fill both f0.0 and f0.1. */
4469 ubld
.MOV(retype(brw_flag_reg(0, 0), BRW_REGISTER_TYPE_UD
),
4472 ubld
.MOV(brw_flag_reg(0, 0), brw_imm_uw(0));
4474 bld
.CMP(bld
.null_reg_d(), get_nir_src(instr
->src
[0]), brw_imm_d(0), BRW_CONDITIONAL_NZ
);
4476 /* For some reason, the any/all predicates don't work properly with
4477 * SIMD32. In particular, it appears that a SEL with a QtrCtrl of 2H
4478 * doesn't read the correct subset of the flag register and you end up
4479 * getting garbage in the second half. Work around this by using a pair
4480 * of 1-wide MOVs and scattering the result.
4482 fs_reg res1
= ubld
.vgrf(BRW_REGISTER_TYPE_D
);
4483 ubld
.MOV(res1
, brw_imm_d(0));
4484 set_predicate(dispatch_width
== 8 ? BRW_PREDICATE_ALIGN1_ANY8H
:
4485 dispatch_width
== 16 ? BRW_PREDICATE_ALIGN1_ANY16H
:
4486 BRW_PREDICATE_ALIGN1_ANY32H
,
4487 ubld
.MOV(res1
, brw_imm_d(-1)));
4489 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_D
), component(res1
, 0));
4492 case nir_intrinsic_vote_all
: {
4493 const fs_builder ubld
= bld
.exec_all().group(1, 0);
4495 /* The any/all predicates do not consider channel enables. To prevent
4496 * dead channels from affecting the result, we initialize the flag with
4497 * with the identity value for the logical operation.
4499 if (dispatch_width
== 32) {
4500 /* For SIMD32, we use a UD type so we fill both f0.0 and f0.1. */
4501 ubld
.MOV(retype(brw_flag_reg(0, 0), BRW_REGISTER_TYPE_UD
),
4502 brw_imm_ud(0xffffffff));
4504 ubld
.MOV(brw_flag_reg(0, 0), brw_imm_uw(0xffff));
4506 bld
.CMP(bld
.null_reg_d(), get_nir_src(instr
->src
[0]), brw_imm_d(0), BRW_CONDITIONAL_NZ
);
4508 /* For some reason, the any/all predicates don't work properly with
4509 * SIMD32. In particular, it appears that a SEL with a QtrCtrl of 2H
4510 * doesn't read the correct subset of the flag register and you end up
4511 * getting garbage in the second half. Work around this by using a pair
4512 * of 1-wide MOVs and scattering the result.
4514 fs_reg res1
= ubld
.vgrf(BRW_REGISTER_TYPE_D
);
4515 ubld
.MOV(res1
, brw_imm_d(0));
4516 set_predicate(dispatch_width
== 8 ? BRW_PREDICATE_ALIGN1_ALL8H
:
4517 dispatch_width
== 16 ? BRW_PREDICATE_ALIGN1_ALL16H
:
4518 BRW_PREDICATE_ALIGN1_ALL32H
,
4519 ubld
.MOV(res1
, brw_imm_d(-1)));
4521 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_D
), component(res1
, 0));
4524 case nir_intrinsic_vote_feq
:
4525 case nir_intrinsic_vote_ieq
: {
4526 fs_reg value
= get_nir_src(instr
->src
[0]);
4527 if (instr
->intrinsic
== nir_intrinsic_vote_feq
) {
4528 const unsigned bit_size
= nir_src_bit_size(instr
->src
[0]);
4529 value
.type
= brw_reg_type_from_bit_size(bit_size
, BRW_REGISTER_TYPE_F
);
4532 fs_reg uniformized
= bld
.emit_uniformize(value
);
4533 const fs_builder ubld
= bld
.exec_all().group(1, 0);
4535 /* The any/all predicates do not consider channel enables. To prevent
4536 * dead channels from affecting the result, we initialize the flag with
4537 * with the identity value for the logical operation.
4539 if (dispatch_width
== 32) {
4540 /* For SIMD32, we use a UD type so we fill both f0.0 and f0.1. */
4541 ubld
.MOV(retype(brw_flag_reg(0, 0), BRW_REGISTER_TYPE_UD
),
4542 brw_imm_ud(0xffffffff));
4544 ubld
.MOV(brw_flag_reg(0, 0), brw_imm_uw(0xffff));
4546 bld
.CMP(bld
.null_reg_d(), value
, uniformized
, BRW_CONDITIONAL_Z
);
4548 /* For some reason, the any/all predicates don't work properly with
4549 * SIMD32. In particular, it appears that a SEL with a QtrCtrl of 2H
4550 * doesn't read the correct subset of the flag register and you end up
4551 * getting garbage in the second half. Work around this by using a pair
4552 * of 1-wide MOVs and scattering the result.
4554 fs_reg res1
= ubld
.vgrf(BRW_REGISTER_TYPE_D
);
4555 ubld
.MOV(res1
, brw_imm_d(0));
4556 set_predicate(dispatch_width
== 8 ? BRW_PREDICATE_ALIGN1_ALL8H
:
4557 dispatch_width
== 16 ? BRW_PREDICATE_ALIGN1_ALL16H
:
4558 BRW_PREDICATE_ALIGN1_ALL32H
,
4559 ubld
.MOV(res1
, brw_imm_d(-1)));
4561 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_D
), component(res1
, 0));
4565 case nir_intrinsic_ballot
: {
4566 const fs_reg value
= retype(get_nir_src(instr
->src
[0]),
4567 BRW_REGISTER_TYPE_UD
);
4568 struct brw_reg flag
= brw_flag_reg(0, 0);
4569 /* FIXME: For SIMD32 programs, this causes us to stomp on f0.1 as well
4570 * as f0.0. This is a problem for fragment programs as we currently use
4571 * f0.1 for discards. Fortunately, we don't support SIMD32 fragment
4572 * programs yet so this isn't a problem. When we do, something will
4575 if (dispatch_width
== 32)
4576 flag
.type
= BRW_REGISTER_TYPE_UD
;
4578 bld
.exec_all().group(1, 0).MOV(flag
, brw_imm_ud(0u));
4579 bld
.CMP(bld
.null_reg_ud(), value
, brw_imm_ud(0u), BRW_CONDITIONAL_NZ
);
4581 if (instr
->dest
.ssa
.bit_size
> 32) {
4582 dest
.type
= BRW_REGISTER_TYPE_UQ
;
4584 dest
.type
= BRW_REGISTER_TYPE_UD
;
4586 bld
.MOV(dest
, flag
);
4590 case nir_intrinsic_read_invocation
: {
4591 const fs_reg value
= get_nir_src(instr
->src
[0]);
4592 const fs_reg invocation
= get_nir_src(instr
->src
[1]);
4593 fs_reg tmp
= bld
.vgrf(value
.type
);
4595 bld
.exec_all().emit(SHADER_OPCODE_BROADCAST
, tmp
, value
,
4596 bld
.emit_uniformize(invocation
));
4598 bld
.MOV(retype(dest
, value
.type
), fs_reg(component(tmp
, 0)));
4602 case nir_intrinsic_read_first_invocation
: {
4603 const fs_reg value
= get_nir_src(instr
->src
[0]);
4604 bld
.MOV(retype(dest
, value
.type
), bld
.emit_uniformize(value
));
4608 case nir_intrinsic_shuffle
: {
4609 const fs_reg value
= get_nir_src(instr
->src
[0]);
4610 const fs_reg index
= get_nir_src(instr
->src
[1]);
4612 bld
.emit(SHADER_OPCODE_SHUFFLE
, retype(dest
, value
.type
), value
, index
);
4616 case nir_intrinsic_first_invocation
: {
4617 fs_reg tmp
= bld
.vgrf(BRW_REGISTER_TYPE_UD
);
4618 bld
.exec_all().emit(SHADER_OPCODE_FIND_LIVE_CHANNEL
, tmp
);
4619 bld
.MOV(retype(dest
, BRW_REGISTER_TYPE_UD
),
4620 fs_reg(component(tmp
, 0)));
4624 case nir_intrinsic_quad_broadcast
: {
4625 const fs_reg value
= get_nir_src(instr
->src
[0]);
4626 nir_const_value
*index
= nir_src_as_const_value(instr
->src
[1]);
4627 assert(nir_src_bit_size(instr
->src
[1]) == 32);
4629 bld
.emit(SHADER_OPCODE_CLUSTER_BROADCAST
, retype(dest
, value
.type
),
4630 value
, brw_imm_ud(index
->u32
[0]), brw_imm_ud(4));
4634 case nir_intrinsic_quad_swap_horizontal
: {
4635 const fs_reg value
= get_nir_src(instr
->src
[0]);
4636 const fs_reg tmp
= bld
.vgrf(value
.type
);
4637 const fs_builder ubld
= bld
.exec_all().group(dispatch_width
/ 2, 0);
4639 const fs_reg src_left
= horiz_stride(value
, 2);
4640 const fs_reg src_right
= horiz_stride(horiz_offset(value
, 1), 2);
4641 const fs_reg tmp_left
= horiz_stride(tmp
, 2);
4642 const fs_reg tmp_right
= horiz_stride(horiz_offset(tmp
, 1), 2);
4644 /* From the Cherryview PRM Vol. 7, "Register Region Restrictiosn":
4646 * "When source or destination datatype is 64b or operation is
4647 * integer DWord multiply, regioning in Align1 must follow
4652 * 3. Source and Destination offset must be the same, except
4653 * the case of scalar source."
4655 * In order to work around this, we have to emit two 32-bit MOVs instead
4656 * of a single 64-bit MOV to do the shuffle.
4658 if (type_sz(value
.type
) > 4 &&
4659 (devinfo
->is_cherryview
|| gen_device_info_is_9lp(devinfo
))) {
4660 ubld
.MOV(subscript(tmp_left
, BRW_REGISTER_TYPE_D
, 0),
4661 subscript(src_right
, BRW_REGISTER_TYPE_D
, 0));
4662 ubld
.MOV(subscript(tmp_left
, BRW_REGISTER_TYPE_D
, 1),
4663 subscript(src_right
, BRW_REGISTER_TYPE_D
, 1));
4664 ubld
.MOV(subscript(tmp_right
, BRW_REGISTER_TYPE_D
, 0),
4665 subscript(src_left
, BRW_REGISTER_TYPE_D
, 0));
4666 ubld
.MOV(subscript(tmp_right
, BRW_REGISTER_TYPE_D
, 1),
4667 subscript(src_left
, BRW_REGISTER_TYPE_D
, 1));
4669 ubld
.MOV(tmp_left
, src_right
);
4670 ubld
.MOV(tmp_right
, src_left
);
4672 bld
.MOV(retype(dest
, value
.type
), tmp
);
4676 case nir_intrinsic_quad_swap_vertical
: {
4677 const fs_reg value
= get_nir_src(instr
->src
[0]);
4678 if (nir_src_bit_size(instr
->src
[0]) == 32) {
4679 /* For 32-bit, we can use a SIMD4x2 instruction to do this easily */
4680 const fs_reg tmp
= bld
.vgrf(value
.type
);
4681 const fs_builder ubld
= bld
.exec_all();
4682 ubld
.emit(SHADER_OPCODE_QUAD_SWIZZLE
, tmp
, value
,
4683 brw_imm_ud(BRW_SWIZZLE4(2,3,0,1)));
4684 bld
.MOV(retype(dest
, value
.type
), tmp
);
4686 /* For larger data types, we have to either emit dispatch_width many
4687 * MOVs or else fall back to doing indirects.
4689 fs_reg idx
= bld
.vgrf(BRW_REGISTER_TYPE_W
);
4690 bld
.XOR(idx
, nir_system_values
[SYSTEM_VALUE_SUBGROUP_INVOCATION
],
4692 bld
.emit(SHADER_OPCODE_SHUFFLE
, retype(dest
, value
.type
), value
, idx
);
4697 case nir_intrinsic_quad_swap_diagonal
: {
4698 const fs_reg value
= get_nir_src(instr
->src
[0]);
4699 if (nir_src_bit_size(instr
->src
[0]) == 32) {
4700 /* For 32-bit, we can use a SIMD4x2 instruction to do this easily */
4701 const fs_reg tmp
= bld
.vgrf(value
.type
);
4702 const fs_builder ubld
= bld
.exec_all();
4703 ubld
.emit(SHADER_OPCODE_QUAD_SWIZZLE
, tmp
, value
,
4704 brw_imm_ud(BRW_SWIZZLE4(3,2,1,0)));
4705 bld
.MOV(retype(dest
, value
.type
), tmp
);
4707 /* For larger data types, we have to either emit dispatch_width many
4708 * MOVs or else fall back to doing indirects.
4710 fs_reg idx
= bld
.vgrf(BRW_REGISTER_TYPE_W
);
4711 bld
.XOR(idx
, nir_system_values
[SYSTEM_VALUE_SUBGROUP_INVOCATION
],
4713 bld
.emit(SHADER_OPCODE_SHUFFLE
, retype(dest
, value
.type
), value
, idx
);
4718 case nir_intrinsic_reduce
: {
4719 fs_reg src
= get_nir_src(instr
->src
[0]);
4720 nir_op redop
= (nir_op
)nir_intrinsic_reduction_op(instr
);
4721 unsigned cluster_size
= nir_intrinsic_cluster_size(instr
);
4722 if (cluster_size
== 0 || cluster_size
> dispatch_width
)
4723 cluster_size
= dispatch_width
;
4725 /* Figure out the source type */
4726 src
.type
= brw_type_for_nir_type(devinfo
,
4727 (nir_alu_type
)(nir_op_infos
[redop
].input_types
[0] |
4728 nir_src_bit_size(instr
->src
[0])));
4730 fs_reg identity
= brw_nir_reduction_op_identity(bld
, redop
, src
.type
);
4731 opcode brw_op
= brw_op_for_nir_reduction_op(redop
);
4732 brw_conditional_mod cond_mod
= brw_cond_mod_for_nir_reduction_op(redop
);
4734 /* Set up a register for all of our scratching around and initialize it
4735 * to reduction operation's identity value.
4737 fs_reg scan
= bld
.vgrf(src
.type
);
4738 bld
.exec_all().emit(SHADER_OPCODE_SEL_EXEC
, scan
, src
, identity
);
4740 bld
.emit_scan(brw_op
, scan
, cluster_size
, cond_mod
);
4742 dest
.type
= src
.type
;
4743 if (cluster_size
* type_sz(src
.type
) >= REG_SIZE
* 2) {
4744 /* In this case, CLUSTER_BROADCAST instruction isn't needed because
4745 * the distance between clusters is at least 2 GRFs. In this case,
4746 * we don't need the weird striding of the CLUSTER_BROADCAST
4747 * instruction and can just do regular MOVs.
4749 assert((cluster_size
* type_sz(src
.type
)) % (REG_SIZE
* 2) == 0);
4750 const unsigned groups
=
4751 (dispatch_width
* type_sz(src
.type
)) / (REG_SIZE
* 2);
4752 const unsigned group_size
= dispatch_width
/ groups
;
4753 for (unsigned i
= 0; i
< groups
; i
++) {
4754 const unsigned cluster
= (i
* group_size
) / cluster_size
;
4755 const unsigned comp
= cluster
* cluster_size
+ (cluster_size
- 1);
4756 bld
.group(group_size
, i
).MOV(horiz_offset(dest
, i
* group_size
),
4757 component(scan
, comp
));
4760 bld
.emit(SHADER_OPCODE_CLUSTER_BROADCAST
, dest
, scan
,
4761 brw_imm_ud(cluster_size
- 1), brw_imm_ud(cluster_size
));
4766 case nir_intrinsic_inclusive_scan
:
4767 case nir_intrinsic_exclusive_scan
: {
4768 fs_reg src
= get_nir_src(instr
->src
[0]);
4769 nir_op redop
= (nir_op
)nir_intrinsic_reduction_op(instr
);
4771 /* Figure out the source type */
4772 src
.type
= brw_type_for_nir_type(devinfo
,
4773 (nir_alu_type
)(nir_op_infos
[redop
].input_types
[0] |
4774 nir_src_bit_size(instr
->src
[0])));
4776 fs_reg identity
= brw_nir_reduction_op_identity(bld
, redop
, src
.type
);
4777 opcode brw_op
= brw_op_for_nir_reduction_op(redop
);
4778 brw_conditional_mod cond_mod
= brw_cond_mod_for_nir_reduction_op(redop
);
4780 /* Set up a register for all of our scratching around and initialize it
4781 * to reduction operation's identity value.
4783 fs_reg scan
= bld
.vgrf(src
.type
);
4784 const fs_builder allbld
= bld
.exec_all();
4785 allbld
.emit(SHADER_OPCODE_SEL_EXEC
, scan
, src
, identity
);
4787 if (instr
->intrinsic
== nir_intrinsic_exclusive_scan
) {
4788 /* Exclusive scan is a bit harder because we have to do an annoying
4789 * shift of the contents before we can begin. To make things worse,
4790 * we can't do this with a normal stride; we have to use indirects.
4792 fs_reg shifted
= bld
.vgrf(src
.type
);
4793 fs_reg idx
= bld
.vgrf(BRW_REGISTER_TYPE_W
);
4794 allbld
.ADD(idx
, nir_system_values
[SYSTEM_VALUE_SUBGROUP_INVOCATION
],
4796 allbld
.emit(SHADER_OPCODE_SHUFFLE
, shifted
, scan
, idx
);
4797 allbld
.group(1, 0).MOV(component(shifted
, 0), identity
);
4801 bld
.emit_scan(brw_op
, scan
, dispatch_width
, cond_mod
);
4803 bld
.MOV(retype(dest
, src
.type
), scan
);
4807 case nir_intrinsic_begin_fragment_shader_ordering
:
4808 case nir_intrinsic_begin_invocation_interlock
: {
4809 const fs_builder ubld
= bld
.group(8, 0);
4810 const fs_reg tmp
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
, 2);
4812 ubld
.emit(SHADER_OPCODE_INTERLOCK
, tmp
)->size_written
= 2 *
4818 case nir_intrinsic_end_invocation_interlock
: {
4819 /* We don't need to do anything here */
4824 unreachable("unknown intrinsic");
4829 fs_visitor::nir_emit_ssbo_atomic(const fs_builder
&bld
,
4830 int op
, nir_intrinsic_instr
*instr
)
4832 if (stage
== MESA_SHADER_FRAGMENT
)
4833 brw_wm_prog_data(prog_data
)->has_side_effects
= true;
4836 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
4837 dest
= get_nir_dest(instr
->dest
);
4840 nir_const_value
*const_surface
= nir_src_as_const_value(instr
->src
[0]);
4841 if (const_surface
) {
4842 unsigned surf_index
= stage_prog_data
->binding_table
.ssbo_start
+
4843 const_surface
->u32
[0];
4844 surface
= brw_imm_ud(surf_index
);
4845 brw_mark_surface_used(prog_data
, surf_index
);
4847 surface
= vgrf(glsl_type::uint_type
);
4848 bld
.ADD(surface
, get_nir_src(instr
->src
[0]),
4849 brw_imm_ud(stage_prog_data
->binding_table
.ssbo_start
));
4851 /* Assume this may touch any SSBO. This is the same we do for other
4852 * UBO/SSBO accesses with non-constant surface.
4854 brw_mark_surface_used(prog_data
,
4855 stage_prog_data
->binding_table
.ssbo_start
+
4856 nir
->info
.num_ssbos
- 1);
4859 fs_reg offset
= get_nir_src(instr
->src
[1]);
4861 if (op
!= BRW_AOP_INC
&& op
!= BRW_AOP_DEC
&& op
!= BRW_AOP_PREDEC
)
4862 data1
= get_nir_src(instr
->src
[2]);
4864 if (op
== BRW_AOP_CMPWR
)
4865 data2
= get_nir_src(instr
->src
[3]);
4867 /* Emit the actual atomic operation */
4869 fs_reg atomic_result
= emit_untyped_atomic(bld
, surface
, offset
,
4871 1 /* dims */, 1 /* rsize */,
4873 BRW_PREDICATE_NONE
);
4874 dest
.type
= atomic_result
.type
;
4875 bld
.MOV(dest
, atomic_result
);
4879 fs_visitor::nir_emit_ssbo_atomic_float(const fs_builder
&bld
,
4880 int op
, nir_intrinsic_instr
*instr
)
4882 if (stage
== MESA_SHADER_FRAGMENT
)
4883 brw_wm_prog_data(prog_data
)->has_side_effects
= true;
4886 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
4887 dest
= get_nir_dest(instr
->dest
);
4890 nir_const_value
*const_surface
= nir_src_as_const_value(instr
->src
[0]);
4891 if (const_surface
) {
4892 unsigned surf_index
= stage_prog_data
->binding_table
.ssbo_start
+
4893 const_surface
->u32
[0];
4894 surface
= brw_imm_ud(surf_index
);
4895 brw_mark_surface_used(prog_data
, surf_index
);
4897 surface
= vgrf(glsl_type::uint_type
);
4898 bld
.ADD(surface
, get_nir_src(instr
->src
[0]),
4899 brw_imm_ud(stage_prog_data
->binding_table
.ssbo_start
));
4901 /* Assume this may touch any SSBO. This is the same we do for other
4902 * UBO/SSBO accesses with non-constant surface.
4904 brw_mark_surface_used(prog_data
,
4905 stage_prog_data
->binding_table
.ssbo_start
+
4906 nir
->info
.num_ssbos
- 1);
4909 fs_reg offset
= get_nir_src(instr
->src
[1]);
4910 fs_reg data1
= get_nir_src(instr
->src
[2]);
4912 if (op
== BRW_AOP_FCMPWR
)
4913 data2
= get_nir_src(instr
->src
[3]);
4915 /* Emit the actual atomic operation */
4917 fs_reg atomic_result
= emit_untyped_atomic_float(bld
, surface
, offset
,
4919 1 /* dims */, 1 /* rsize */,
4921 BRW_PREDICATE_NONE
);
4922 dest
.type
= atomic_result
.type
;
4923 bld
.MOV(dest
, atomic_result
);
4927 fs_visitor::nir_emit_shared_atomic(const fs_builder
&bld
,
4928 int op
, nir_intrinsic_instr
*instr
)
4931 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
4932 dest
= get_nir_dest(instr
->dest
);
4934 fs_reg surface
= brw_imm_ud(GEN7_BTI_SLM
);
4937 if (op
!= BRW_AOP_INC
&& op
!= BRW_AOP_DEC
&& op
!= BRW_AOP_PREDEC
)
4938 data1
= get_nir_src(instr
->src
[1]);
4940 if (op
== BRW_AOP_CMPWR
)
4941 data2
= get_nir_src(instr
->src
[2]);
4943 /* Get the offset */
4944 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[0]);
4946 offset
= brw_imm_ud(instr
->const_index
[0] + const_offset
->u32
[0]);
4948 offset
= vgrf(glsl_type::uint_type
);
4950 retype(get_nir_src(instr
->src
[0]), BRW_REGISTER_TYPE_UD
),
4951 brw_imm_ud(instr
->const_index
[0]));
4954 /* Emit the actual atomic operation operation */
4956 fs_reg atomic_result
= emit_untyped_atomic(bld
, surface
, offset
,
4958 1 /* dims */, 1 /* rsize */,
4960 BRW_PREDICATE_NONE
);
4961 dest
.type
= atomic_result
.type
;
4962 bld
.MOV(dest
, atomic_result
);
4966 fs_visitor::nir_emit_shared_atomic_float(const fs_builder
&bld
,
4967 int op
, nir_intrinsic_instr
*instr
)
4970 if (nir_intrinsic_infos
[instr
->intrinsic
].has_dest
)
4971 dest
= get_nir_dest(instr
->dest
);
4973 fs_reg surface
= brw_imm_ud(GEN7_BTI_SLM
);
4975 fs_reg data1
= get_nir_src(instr
->src
[1]);
4977 if (op
== BRW_AOP_FCMPWR
)
4978 data2
= get_nir_src(instr
->src
[2]);
4980 /* Get the offset */
4981 nir_const_value
*const_offset
= nir_src_as_const_value(instr
->src
[0]);
4983 offset
= brw_imm_ud(instr
->const_index
[0] + const_offset
->u32
[0]);
4985 offset
= vgrf(glsl_type::uint_type
);
4987 retype(get_nir_src(instr
->src
[0]), BRW_REGISTER_TYPE_UD
),
4988 brw_imm_ud(instr
->const_index
[0]));
4991 /* Emit the actual atomic operation operation */
4993 fs_reg atomic_result
= emit_untyped_atomic_float(bld
, surface
, offset
,
4995 1 /* dims */, 1 /* rsize */,
4997 BRW_PREDICATE_NONE
);
4998 dest
.type
= atomic_result
.type
;
4999 bld
.MOV(dest
, atomic_result
);
5003 fs_visitor::nir_emit_texture(const fs_builder
&bld
, nir_tex_instr
*instr
)
5005 unsigned texture
= instr
->texture_index
;
5006 unsigned sampler
= instr
->sampler_index
;
5008 fs_reg srcs
[TEX_LOGICAL_NUM_SRCS
];
5010 srcs
[TEX_LOGICAL_SRC_SURFACE
] = brw_imm_ud(texture
);
5011 srcs
[TEX_LOGICAL_SRC_SAMPLER
] = brw_imm_ud(sampler
);
5013 int lod_components
= 0;
5015 /* The hardware requires a LOD for buffer textures */
5016 if (instr
->sampler_dim
== GLSL_SAMPLER_DIM_BUF
)
5017 srcs
[TEX_LOGICAL_SRC_LOD
] = brw_imm_d(0);
5019 uint32_t header_bits
= 0;
5020 for (unsigned i
= 0; i
< instr
->num_srcs
; i
++) {
5021 fs_reg src
= get_nir_src(instr
->src
[i
].src
);
5022 switch (instr
->src
[i
].src_type
) {
5023 case nir_tex_src_bias
:
5024 srcs
[TEX_LOGICAL_SRC_LOD
] =
5025 retype(get_nir_src_imm(instr
->src
[i
].src
), BRW_REGISTER_TYPE_F
);
5027 case nir_tex_src_comparator
:
5028 srcs
[TEX_LOGICAL_SRC_SHADOW_C
] = retype(src
, BRW_REGISTER_TYPE_F
);
5030 case nir_tex_src_coord
:
5031 switch (instr
->op
) {
5033 case nir_texop_txf_ms
:
5034 case nir_texop_txf_ms_mcs
:
5035 case nir_texop_samples_identical
:
5036 srcs
[TEX_LOGICAL_SRC_COORDINATE
] = retype(src
, BRW_REGISTER_TYPE_D
);
5039 srcs
[TEX_LOGICAL_SRC_COORDINATE
] = retype(src
, BRW_REGISTER_TYPE_F
);
5043 case nir_tex_src_ddx
:
5044 srcs
[TEX_LOGICAL_SRC_LOD
] = retype(src
, BRW_REGISTER_TYPE_F
);
5045 lod_components
= nir_tex_instr_src_size(instr
, i
);
5047 case nir_tex_src_ddy
:
5048 srcs
[TEX_LOGICAL_SRC_LOD2
] = retype(src
, BRW_REGISTER_TYPE_F
);
5050 case nir_tex_src_lod
:
5051 switch (instr
->op
) {
5053 srcs
[TEX_LOGICAL_SRC_LOD
] =
5054 retype(get_nir_src_imm(instr
->src
[i
].src
), BRW_REGISTER_TYPE_UD
);
5057 srcs
[TEX_LOGICAL_SRC_LOD
] =
5058 retype(get_nir_src_imm(instr
->src
[i
].src
), BRW_REGISTER_TYPE_D
);
5061 srcs
[TEX_LOGICAL_SRC_LOD
] =
5062 retype(get_nir_src_imm(instr
->src
[i
].src
), BRW_REGISTER_TYPE_F
);
5066 case nir_tex_src_ms_index
:
5067 srcs
[TEX_LOGICAL_SRC_SAMPLE_INDEX
] = retype(src
, BRW_REGISTER_TYPE_UD
);
5070 case nir_tex_src_offset
: {
5071 nir_const_value
*const_offset
=
5072 nir_src_as_const_value(instr
->src
[i
].src
);
5073 unsigned offset_bits
= 0;
5075 brw_texture_offset(const_offset
->i32
,
5076 nir_tex_instr_src_size(instr
, i
),
5078 header_bits
|= offset_bits
;
5080 srcs
[TEX_LOGICAL_SRC_TG4_OFFSET
] =
5081 retype(src
, BRW_REGISTER_TYPE_D
);
5086 case nir_tex_src_projector
:
5087 unreachable("should be lowered");
5089 case nir_tex_src_texture_offset
: {
5090 /* Figure out the highest possible texture index and mark it as used */
5091 uint32_t max_used
= texture
+ instr
->texture_array_size
- 1;
5092 if (instr
->op
== nir_texop_tg4
&& devinfo
->gen
< 8) {
5093 max_used
+= stage_prog_data
->binding_table
.gather_texture_start
;
5095 max_used
+= stage_prog_data
->binding_table
.texture_start
;
5097 brw_mark_surface_used(prog_data
, max_used
);
5099 /* Emit code to evaluate the actual indexing expression */
5100 fs_reg tmp
= vgrf(glsl_type::uint_type
);
5101 bld
.ADD(tmp
, src
, brw_imm_ud(texture
));
5102 srcs
[TEX_LOGICAL_SRC_SURFACE
] = bld
.emit_uniformize(tmp
);
5106 case nir_tex_src_sampler_offset
: {
5107 /* Emit code to evaluate the actual indexing expression */
5108 fs_reg tmp
= vgrf(glsl_type::uint_type
);
5109 bld
.ADD(tmp
, src
, brw_imm_ud(sampler
));
5110 srcs
[TEX_LOGICAL_SRC_SAMPLER
] = bld
.emit_uniformize(tmp
);
5114 case nir_tex_src_ms_mcs
:
5115 assert(instr
->op
== nir_texop_txf_ms
);
5116 srcs
[TEX_LOGICAL_SRC_MCS
] = retype(src
, BRW_REGISTER_TYPE_D
);
5119 case nir_tex_src_plane
: {
5120 nir_const_value
*const_plane
=
5121 nir_src_as_const_value(instr
->src
[i
].src
);
5122 const uint32_t plane
= const_plane
->u32
[0];
5123 const uint32_t texture_index
=
5124 instr
->texture_index
+
5125 stage_prog_data
->binding_table
.plane_start
[plane
] -
5126 stage_prog_data
->binding_table
.texture_start
;
5128 srcs
[TEX_LOGICAL_SRC_SURFACE
] = brw_imm_ud(texture_index
);
5133 unreachable("unknown texture source");
5137 if (srcs
[TEX_LOGICAL_SRC_MCS
].file
== BAD_FILE
&&
5138 (instr
->op
== nir_texop_txf_ms
||
5139 instr
->op
== nir_texop_samples_identical
)) {
5140 if (devinfo
->gen
>= 7 &&
5141 key_tex
->compressed_multisample_layout_mask
& (1 << texture
)) {
5142 srcs
[TEX_LOGICAL_SRC_MCS
] =
5143 emit_mcs_fetch(srcs
[TEX_LOGICAL_SRC_COORDINATE
],
5144 instr
->coord_components
,
5145 srcs
[TEX_LOGICAL_SRC_SURFACE
]);
5147 srcs
[TEX_LOGICAL_SRC_MCS
] = brw_imm_ud(0u);
5151 srcs
[TEX_LOGICAL_SRC_COORD_COMPONENTS
] = brw_imm_d(instr
->coord_components
);
5152 srcs
[TEX_LOGICAL_SRC_GRAD_COMPONENTS
] = brw_imm_d(lod_components
);
5155 switch (instr
->op
) {
5157 opcode
= (stage
== MESA_SHADER_FRAGMENT
? SHADER_OPCODE_TEX_LOGICAL
:
5158 SHADER_OPCODE_TXL_LOGICAL
);
5161 opcode
= FS_OPCODE_TXB_LOGICAL
;
5164 opcode
= SHADER_OPCODE_TXL_LOGICAL
;
5167 opcode
= SHADER_OPCODE_TXD_LOGICAL
;
5170 opcode
= SHADER_OPCODE_TXF_LOGICAL
;
5172 case nir_texop_txf_ms
:
5173 if ((key_tex
->msaa_16
& (1 << sampler
)))
5174 opcode
= SHADER_OPCODE_TXF_CMS_W_LOGICAL
;
5176 opcode
= SHADER_OPCODE_TXF_CMS_LOGICAL
;
5178 case nir_texop_txf_ms_mcs
:
5179 opcode
= SHADER_OPCODE_TXF_MCS_LOGICAL
;
5181 case nir_texop_query_levels
:
5183 opcode
= SHADER_OPCODE_TXS_LOGICAL
;
5186 opcode
= SHADER_OPCODE_LOD_LOGICAL
;
5189 if (srcs
[TEX_LOGICAL_SRC_TG4_OFFSET
].file
!= BAD_FILE
)
5190 opcode
= SHADER_OPCODE_TG4_OFFSET_LOGICAL
;
5192 opcode
= SHADER_OPCODE_TG4_LOGICAL
;
5194 case nir_texop_texture_samples
:
5195 opcode
= SHADER_OPCODE_SAMPLEINFO_LOGICAL
;
5197 case nir_texop_samples_identical
: {
5198 fs_reg dst
= retype(get_nir_dest(instr
->dest
), BRW_REGISTER_TYPE_D
);
5200 /* If mcs is an immediate value, it means there is no MCS. In that case
5201 * just return false.
5203 if (srcs
[TEX_LOGICAL_SRC_MCS
].file
== BRW_IMMEDIATE_VALUE
) {
5204 bld
.MOV(dst
, brw_imm_ud(0u));
5205 } else if ((key_tex
->msaa_16
& (1 << sampler
))) {
5206 fs_reg tmp
= vgrf(glsl_type::uint_type
);
5207 bld
.OR(tmp
, srcs
[TEX_LOGICAL_SRC_MCS
],
5208 offset(srcs
[TEX_LOGICAL_SRC_MCS
], bld
, 1));
5209 bld
.CMP(dst
, tmp
, brw_imm_ud(0u), BRW_CONDITIONAL_EQ
);
5211 bld
.CMP(dst
, srcs
[TEX_LOGICAL_SRC_MCS
], brw_imm_ud(0u),
5212 BRW_CONDITIONAL_EQ
);
5217 unreachable("unknown texture opcode");
5220 if (instr
->op
== nir_texop_tg4
) {
5221 if (instr
->component
== 1 &&
5222 key_tex
->gather_channel_quirk_mask
& (1 << texture
)) {
5223 /* gather4 sampler is broken for green channel on RG32F --
5224 * we must ask for blue instead.
5226 header_bits
|= 2 << 16;
5228 header_bits
|= instr
->component
<< 16;
5232 fs_reg dst
= bld
.vgrf(brw_type_for_nir_type(devinfo
, instr
->dest_type
), 4);
5233 fs_inst
*inst
= bld
.emit(opcode
, dst
, srcs
, ARRAY_SIZE(srcs
));
5234 inst
->offset
= header_bits
;
5236 const unsigned dest_size
= nir_tex_instr_dest_size(instr
);
5237 if (devinfo
->gen
>= 9 &&
5238 instr
->op
!= nir_texop_tg4
&& instr
->op
!= nir_texop_query_levels
) {
5239 unsigned write_mask
= instr
->dest
.is_ssa
?
5240 nir_ssa_def_components_read(&instr
->dest
.ssa
):
5241 (1 << dest_size
) - 1;
5242 assert(write_mask
!= 0); /* dead code should have been eliminated */
5243 inst
->size_written
= util_last_bit(write_mask
) *
5244 inst
->dst
.component_size(inst
->exec_size
);
5246 inst
->size_written
= 4 * inst
->dst
.component_size(inst
->exec_size
);
5249 if (srcs
[TEX_LOGICAL_SRC_SHADOW_C
].file
!= BAD_FILE
)
5250 inst
->shadow_compare
= true;
5252 if (instr
->op
== nir_texop_tg4
&& devinfo
->gen
== 6)
5253 emit_gen6_gather_wa(key_tex
->gen6_gather_wa
[texture
], dst
);
5256 for (unsigned i
= 0; i
< dest_size
; i
++)
5257 nir_dest
[i
] = offset(dst
, bld
, i
);
5259 if (instr
->op
== nir_texop_query_levels
) {
5260 /* # levels is in .w */
5261 nir_dest
[0] = offset(dst
, bld
, 3);
5262 } else if (instr
->op
== nir_texop_txs
&&
5263 dest_size
>= 3 && devinfo
->gen
< 7) {
5264 /* Gen4-6 return 0 instead of 1 for single layer surfaces. */
5265 fs_reg depth
= offset(dst
, bld
, 2);
5266 nir_dest
[2] = vgrf(glsl_type::int_type
);
5267 bld
.emit_minmax(nir_dest
[2], depth
, brw_imm_d(1), BRW_CONDITIONAL_GE
);
5270 bld
.LOAD_PAYLOAD(get_nir_dest(instr
->dest
), nir_dest
, dest_size
, 0);
5274 fs_visitor::nir_emit_jump(const fs_builder
&bld
, nir_jump_instr
*instr
)
5276 switch (instr
->type
) {
5277 case nir_jump_break
:
5278 bld
.emit(BRW_OPCODE_BREAK
);
5280 case nir_jump_continue
:
5281 bld
.emit(BRW_OPCODE_CONTINUE
);
5283 case nir_jump_return
:
5285 unreachable("unknown jump");
5290 * This helper takes a source register and un/shuffles it into the destination
5293 * If source type size is smaller than destination type size the operation
5294 * needed is a component shuffle. The opposite case would be an unshuffle. If
5295 * source/destination type size is equal a shuffle is done that would be
5296 * equivalent to a simple MOV.
5298 * For example, if source is a 16-bit type and destination is 32-bit. A 3
5299 * components .xyz 16-bit vector on SIMD8 would be.
5301 * |x1|x2|x3|x4|x5|x6|x7|x8|y1|y2|y3|y4|y5|y6|y7|y8|
5302 * |z1|z2|z3|z4|z5|z6|z7|z8| | | | | | | | |
5304 * This helper will return the following 2 32-bit components with the 16-bit
5307 * |x1 y1|x2 y2|x3 y3|x4 y4|x5 y5|x6 y6|x7 y7|x8 y8|
5308 * |z1 |z2 |z3 |z4 |z5 |z6 |z7 |z8 |
5310 * For unshuffle, the example would be the opposite, a 64-bit type source
5311 * and a 32-bit destination. A 2 component .xy 64-bit vector on SIMD8
5314 * | x1l x1h | x2l x2h | x3l x3h | x4l x4h |
5315 * | x5l x5h | x6l x6h | x7l x7h | x8l x8h |
5316 * | y1l y1h | y2l y2h | y3l y3h | y4l y4h |
5317 * | y5l y5h | y6l y6h | y7l y7h | y8l y8h |
5319 * The returned result would be the following 4 32-bit components unshuffled:
5321 * | x1l | x2l | x3l | x4l | x5l | x6l | x7l | x8l |
5322 * | x1h | x2h | x3h | x4h | x5h | x6h | x7h | x8h |
5323 * | y1l | y2l | y3l | y4l | y5l | y6l | y7l | y8l |
5324 * | y1h | y2h | y3h | y4h | y5h | y6h | y7h | y8h |
5326 * - Source and destination register must not be overlapped.
5327 * - components units are measured in terms of the smaller type between
5328 * source and destination because we are un/shuffling the smaller
5329 * components from/into the bigger ones.
5330 * - first_component parameter allows skipping source components.
5333 shuffle_src_to_dst(const fs_builder
&bld
,
5336 uint32_t first_component
,
5337 uint32_t components
)
5339 if (type_sz(src
.type
) == type_sz(dst
.type
)) {
5340 assert(!regions_overlap(dst
,
5341 type_sz(dst
.type
) * bld
.dispatch_width() * components
,
5342 offset(src
, bld
, first_component
),
5343 type_sz(src
.type
) * bld
.dispatch_width() * components
));
5344 for (unsigned i
= 0; i
< components
; i
++) {
5345 bld
.MOV(retype(offset(dst
, bld
, i
), src
.type
),
5346 offset(src
, bld
, i
+ first_component
));
5348 } else if (type_sz(src
.type
) < type_sz(dst
.type
)) {
5349 /* Source is shuffled into destination */
5350 unsigned size_ratio
= type_sz(dst
.type
) / type_sz(src
.type
);
5351 assert(!regions_overlap(dst
,
5352 type_sz(dst
.type
) * bld
.dispatch_width() *
5353 DIV_ROUND_UP(components
, size_ratio
),
5354 offset(src
, bld
, first_component
),
5355 type_sz(src
.type
) * bld
.dispatch_width() * components
));
5357 brw_reg_type shuffle_type
=
5358 brw_reg_type_from_bit_size(8 * type_sz(src
.type
),
5359 BRW_REGISTER_TYPE_D
);
5360 for (unsigned i
= 0; i
< components
; i
++) {
5361 fs_reg shuffle_component_i
=
5362 subscript(offset(dst
, bld
, i
/ size_ratio
),
5363 shuffle_type
, i
% size_ratio
);
5364 bld
.MOV(shuffle_component_i
,
5365 retype(offset(src
, bld
, i
+ first_component
), shuffle_type
));
5368 /* Source is unshuffled into destination */
5369 unsigned size_ratio
= type_sz(src
.type
) / type_sz(dst
.type
);
5370 assert(!regions_overlap(dst
,
5371 type_sz(dst
.type
) * bld
.dispatch_width() * components
,
5372 offset(src
, bld
, first_component
/ size_ratio
),
5373 type_sz(src
.type
) * bld
.dispatch_width() *
5374 DIV_ROUND_UP(components
+ (first_component
% size_ratio
),
5377 brw_reg_type shuffle_type
=
5378 brw_reg_type_from_bit_size(8 * type_sz(dst
.type
),
5379 BRW_REGISTER_TYPE_D
);
5380 for (unsigned i
= 0; i
< components
; i
++) {
5381 fs_reg shuffle_component_i
=
5382 subscript(offset(src
, bld
, (first_component
+ i
) / size_ratio
),
5383 shuffle_type
, (first_component
+ i
) % size_ratio
);
5384 bld
.MOV(retype(offset(dst
, bld
, i
), shuffle_type
),
5385 shuffle_component_i
);
5391 shuffle_from_32bit_read(const fs_builder
&bld
,
5394 uint32_t first_component
,
5395 uint32_t components
)
5397 assert(type_sz(src
.type
) == 4);
5399 /* This function takes components in units of the destination type while
5400 * shuffle_src_to_dst takes components in units of the smallest type
5402 if (type_sz(dst
.type
) > 4) {
5403 assert(type_sz(dst
.type
) == 8);
5404 first_component
*= 2;
5408 shuffle_src_to_dst(bld
, dst
, src
, first_component
, components
);
5412 shuffle_for_32bit_write(const fs_builder
&bld
,
5414 uint32_t first_component
,
5415 uint32_t components
)
5417 fs_reg dst
= bld
.vgrf(BRW_REGISTER_TYPE_D
,
5418 DIV_ROUND_UP (components
* type_sz(src
.type
), 4));
5419 /* This function takes components in units of the source type while
5420 * shuffle_src_to_dst takes components in units of the smallest type
5422 if (type_sz(src
.type
) > 4) {
5423 assert(type_sz(src
.type
) == 8);
5424 first_component
*= 2;
5428 shuffle_src_to_dst(bld
, dst
, src
, first_component
, components
);
5434 setup_imm_df(const fs_builder
&bld
, double v
)
5436 const struct gen_device_info
*devinfo
= bld
.shader
->devinfo
;
5437 assert(devinfo
->gen
>= 7);
5439 if (devinfo
->gen
>= 8)
5440 return brw_imm_df(v
);
5442 /* gen7.5 does not support DF immediates straighforward but the DIM
5443 * instruction allows to set the 64-bit immediate value.
5445 if (devinfo
->is_haswell
) {
5446 const fs_builder ubld
= bld
.exec_all().group(1, 0);
5447 fs_reg dst
= ubld
.vgrf(BRW_REGISTER_TYPE_DF
, 1);
5448 ubld
.DIM(dst
, brw_imm_df(v
));
5449 return component(dst
, 0);
5452 /* gen7 does not support DF immediates, so we generate a 64-bit constant by
5453 * writing the low 32-bit of the constant to suboffset 0 of a VGRF and
5454 * the high 32-bit to suboffset 4 and then applying a stride of 0.
5456 * Alternatively, we could also produce a normal VGRF (without stride 0)
5457 * by writing to all the channels in the VGRF, however, that would hit the
5458 * gen7 bug where we have to split writes that span more than 1 register
5459 * into instructions with a width of 4 (otherwise the write to the second
5460 * register written runs into an execmask hardware bug) which isn't very
5473 const fs_builder ubld
= bld
.exec_all().group(1, 0);
5474 const fs_reg tmp
= ubld
.vgrf(BRW_REGISTER_TYPE_UD
, 2);
5475 ubld
.MOV(tmp
, brw_imm_ud(di
.i1
));
5476 ubld
.MOV(horiz_offset(tmp
, 1), brw_imm_ud(di
.i2
));
5478 return component(retype(tmp
, BRW_REGISTER_TYPE_DF
), 0);
5482 setup_imm_b(const fs_builder
&bld
, int8_t v
)
5484 const fs_reg tmp
= bld
.vgrf(BRW_REGISTER_TYPE_B
);
5485 bld
.MOV(tmp
, brw_imm_w(v
));
5490 setup_imm_ub(const fs_builder
&bld
, uint8_t v
)
5492 const fs_reg tmp
= bld
.vgrf(BRW_REGISTER_TYPE_UB
);
5493 bld
.MOV(tmp
, brw_imm_uw(v
));