intel/compiler: fix 16-bit int brw_negate_immediate and brw_abs_immediate
[mesa.git] / src / intel / compiler / brw_shader.cpp
1 /*
2 * Copyright © 2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #include "brw_cfg.h"
25 #include "brw_eu.h"
26 #include "brw_fs.h"
27 #include "brw_nir.h"
28 #include "brw_vec4_tes.h"
29 #include "common/gen_debug.h"
30 #include "main/uniforms.h"
31 #include "util/macros.h"
32
33 enum brw_reg_type
34 brw_type_for_base_type(const struct glsl_type *type)
35 {
36 switch (type->base_type) {
37 case GLSL_TYPE_FLOAT16:
38 return BRW_REGISTER_TYPE_HF;
39 case GLSL_TYPE_FLOAT:
40 return BRW_REGISTER_TYPE_F;
41 case GLSL_TYPE_INT:
42 case GLSL_TYPE_BOOL:
43 case GLSL_TYPE_SUBROUTINE:
44 return BRW_REGISTER_TYPE_D;
45 case GLSL_TYPE_INT16:
46 return BRW_REGISTER_TYPE_W;
47 case GLSL_TYPE_INT8:
48 return BRW_REGISTER_TYPE_B;
49 case GLSL_TYPE_UINT:
50 return BRW_REGISTER_TYPE_UD;
51 case GLSL_TYPE_UINT16:
52 return BRW_REGISTER_TYPE_UW;
53 case GLSL_TYPE_UINT8:
54 return BRW_REGISTER_TYPE_UB;
55 case GLSL_TYPE_ARRAY:
56 return brw_type_for_base_type(type->fields.array);
57 case GLSL_TYPE_STRUCT:
58 case GLSL_TYPE_SAMPLER:
59 case GLSL_TYPE_ATOMIC_UINT:
60 /* These should be overridden with the type of the member when
61 * dereferenced into. BRW_REGISTER_TYPE_UD seems like a likely
62 * way to trip up if we don't.
63 */
64 return BRW_REGISTER_TYPE_UD;
65 case GLSL_TYPE_IMAGE:
66 return BRW_REGISTER_TYPE_UD;
67 case GLSL_TYPE_DOUBLE:
68 return BRW_REGISTER_TYPE_DF;
69 case GLSL_TYPE_UINT64:
70 return BRW_REGISTER_TYPE_UQ;
71 case GLSL_TYPE_INT64:
72 return BRW_REGISTER_TYPE_Q;
73 case GLSL_TYPE_VOID:
74 case GLSL_TYPE_ERROR:
75 case GLSL_TYPE_INTERFACE:
76 case GLSL_TYPE_FUNCTION:
77 unreachable("not reached");
78 }
79
80 return BRW_REGISTER_TYPE_F;
81 }
82
83 enum brw_conditional_mod
84 brw_conditional_for_comparison(unsigned int op)
85 {
86 switch (op) {
87 case ir_binop_less:
88 return BRW_CONDITIONAL_L;
89 case ir_binop_gequal:
90 return BRW_CONDITIONAL_GE;
91 case ir_binop_equal:
92 case ir_binop_all_equal: /* same as equal for scalars */
93 return BRW_CONDITIONAL_Z;
94 case ir_binop_nequal:
95 case ir_binop_any_nequal: /* same as nequal for scalars */
96 return BRW_CONDITIONAL_NZ;
97 default:
98 unreachable("not reached: bad operation for comparison");
99 }
100 }
101
102 uint32_t
103 brw_math_function(enum opcode op)
104 {
105 switch (op) {
106 case SHADER_OPCODE_RCP:
107 return BRW_MATH_FUNCTION_INV;
108 case SHADER_OPCODE_RSQ:
109 return BRW_MATH_FUNCTION_RSQ;
110 case SHADER_OPCODE_SQRT:
111 return BRW_MATH_FUNCTION_SQRT;
112 case SHADER_OPCODE_EXP2:
113 return BRW_MATH_FUNCTION_EXP;
114 case SHADER_OPCODE_LOG2:
115 return BRW_MATH_FUNCTION_LOG;
116 case SHADER_OPCODE_POW:
117 return BRW_MATH_FUNCTION_POW;
118 case SHADER_OPCODE_SIN:
119 return BRW_MATH_FUNCTION_SIN;
120 case SHADER_OPCODE_COS:
121 return BRW_MATH_FUNCTION_COS;
122 case SHADER_OPCODE_INT_QUOTIENT:
123 return BRW_MATH_FUNCTION_INT_DIV_QUOTIENT;
124 case SHADER_OPCODE_INT_REMAINDER:
125 return BRW_MATH_FUNCTION_INT_DIV_REMAINDER;
126 default:
127 unreachable("not reached: unknown math function");
128 }
129 }
130
131 bool
132 brw_texture_offset(int *offsets, unsigned num_components, uint32_t *offset_bits)
133 {
134 if (!offsets) return false; /* nonconstant offset; caller will handle it. */
135
136 /* offset out of bounds; caller will handle it. */
137 for (unsigned i = 0; i < num_components; i++)
138 if (offsets[i] > 7 || offsets[i] < -8)
139 return false;
140
141 /* Combine all three offsets into a single unsigned dword:
142 *
143 * bits 11:8 - U Offset (X component)
144 * bits 7:4 - V Offset (Y component)
145 * bits 3:0 - R Offset (Z component)
146 */
147 *offset_bits = 0;
148 for (unsigned i = 0; i < num_components; i++) {
149 const unsigned shift = 4 * (2 - i);
150 *offset_bits |= (offsets[i] << shift) & (0xF << shift);
151 }
152 return true;
153 }
154
155 const char *
156 brw_instruction_name(const struct gen_device_info *devinfo, enum opcode op)
157 {
158 switch (op) {
159 case BRW_OPCODE_ILLEGAL ... BRW_OPCODE_NOP:
160 /* The DO instruction doesn't exist on Gen6+, but we use it to mark the
161 * start of a loop in the IR.
162 */
163 if (devinfo->gen >= 6 && op == BRW_OPCODE_DO)
164 return "do";
165
166 /* The following conversion opcodes doesn't exist on Gen8+, but we use
167 * then to mark that we want to do the conversion.
168 */
169 if (devinfo->gen > 7 && op == BRW_OPCODE_F32TO16)
170 return "f32to16";
171
172 if (devinfo->gen > 7 && op == BRW_OPCODE_F16TO32)
173 return "f16to32";
174
175 assert(brw_opcode_desc(devinfo, op)->name);
176 return brw_opcode_desc(devinfo, op)->name;
177 case FS_OPCODE_FB_WRITE:
178 return "fb_write";
179 case FS_OPCODE_FB_WRITE_LOGICAL:
180 return "fb_write_logical";
181 case FS_OPCODE_REP_FB_WRITE:
182 return "rep_fb_write";
183 case FS_OPCODE_FB_READ:
184 return "fb_read";
185 case FS_OPCODE_FB_READ_LOGICAL:
186 return "fb_read_logical";
187
188 case SHADER_OPCODE_RCP:
189 return "rcp";
190 case SHADER_OPCODE_RSQ:
191 return "rsq";
192 case SHADER_OPCODE_SQRT:
193 return "sqrt";
194 case SHADER_OPCODE_EXP2:
195 return "exp2";
196 case SHADER_OPCODE_LOG2:
197 return "log2";
198 case SHADER_OPCODE_POW:
199 return "pow";
200 case SHADER_OPCODE_INT_QUOTIENT:
201 return "int_quot";
202 case SHADER_OPCODE_INT_REMAINDER:
203 return "int_rem";
204 case SHADER_OPCODE_SIN:
205 return "sin";
206 case SHADER_OPCODE_COS:
207 return "cos";
208
209 case SHADER_OPCODE_TEX:
210 return "tex";
211 case SHADER_OPCODE_TEX_LOGICAL:
212 return "tex_logical";
213 case SHADER_OPCODE_TXD:
214 return "txd";
215 case SHADER_OPCODE_TXD_LOGICAL:
216 return "txd_logical";
217 case SHADER_OPCODE_TXF:
218 return "txf";
219 case SHADER_OPCODE_TXF_LOGICAL:
220 return "txf_logical";
221 case SHADER_OPCODE_TXF_LZ:
222 return "txf_lz";
223 case SHADER_OPCODE_TXL:
224 return "txl";
225 case SHADER_OPCODE_TXL_LOGICAL:
226 return "txl_logical";
227 case SHADER_OPCODE_TXL_LZ:
228 return "txl_lz";
229 case SHADER_OPCODE_TXS:
230 return "txs";
231 case SHADER_OPCODE_TXS_LOGICAL:
232 return "txs_logical";
233 case FS_OPCODE_TXB:
234 return "txb";
235 case FS_OPCODE_TXB_LOGICAL:
236 return "txb_logical";
237 case SHADER_OPCODE_TXF_CMS:
238 return "txf_cms";
239 case SHADER_OPCODE_TXF_CMS_LOGICAL:
240 return "txf_cms_logical";
241 case SHADER_OPCODE_TXF_CMS_W:
242 return "txf_cms_w";
243 case SHADER_OPCODE_TXF_CMS_W_LOGICAL:
244 return "txf_cms_w_logical";
245 case SHADER_OPCODE_TXF_UMS:
246 return "txf_ums";
247 case SHADER_OPCODE_TXF_UMS_LOGICAL:
248 return "txf_ums_logical";
249 case SHADER_OPCODE_TXF_MCS:
250 return "txf_mcs";
251 case SHADER_OPCODE_TXF_MCS_LOGICAL:
252 return "txf_mcs_logical";
253 case SHADER_OPCODE_LOD:
254 return "lod";
255 case SHADER_OPCODE_LOD_LOGICAL:
256 return "lod_logical";
257 case SHADER_OPCODE_TG4:
258 return "tg4";
259 case SHADER_OPCODE_TG4_LOGICAL:
260 return "tg4_logical";
261 case SHADER_OPCODE_TG4_OFFSET:
262 return "tg4_offset";
263 case SHADER_OPCODE_TG4_OFFSET_LOGICAL:
264 return "tg4_offset_logical";
265 case SHADER_OPCODE_SAMPLEINFO:
266 return "sampleinfo";
267 case SHADER_OPCODE_SAMPLEINFO_LOGICAL:
268 return "sampleinfo_logical";
269
270 case SHADER_OPCODE_SHADER_TIME_ADD:
271 return "shader_time_add";
272
273 case SHADER_OPCODE_UNTYPED_ATOMIC:
274 return "untyped_atomic";
275 case SHADER_OPCODE_UNTYPED_ATOMIC_LOGICAL:
276 return "untyped_atomic_logical";
277 case SHADER_OPCODE_UNTYPED_SURFACE_READ:
278 return "untyped_surface_read";
279 case SHADER_OPCODE_UNTYPED_SURFACE_READ_LOGICAL:
280 return "untyped_surface_read_logical";
281 case SHADER_OPCODE_UNTYPED_SURFACE_WRITE:
282 return "untyped_surface_write";
283 case SHADER_OPCODE_UNTYPED_SURFACE_WRITE_LOGICAL:
284 return "untyped_surface_write_logical";
285 case SHADER_OPCODE_TYPED_ATOMIC:
286 return "typed_atomic";
287 case SHADER_OPCODE_TYPED_ATOMIC_LOGICAL:
288 return "typed_atomic_logical";
289 case SHADER_OPCODE_TYPED_SURFACE_READ:
290 return "typed_surface_read";
291 case SHADER_OPCODE_TYPED_SURFACE_READ_LOGICAL:
292 return "typed_surface_read_logical";
293 case SHADER_OPCODE_TYPED_SURFACE_WRITE:
294 return "typed_surface_write";
295 case SHADER_OPCODE_TYPED_SURFACE_WRITE_LOGICAL:
296 return "typed_surface_write_logical";
297 case SHADER_OPCODE_MEMORY_FENCE:
298 return "memory_fence";
299
300 case SHADER_OPCODE_BYTE_SCATTERED_READ:
301 return "byte_scattered_read";
302 case SHADER_OPCODE_BYTE_SCATTERED_READ_LOGICAL:
303 return "byte_scattered_read_logical";
304 case SHADER_OPCODE_BYTE_SCATTERED_WRITE:
305 return "byte_scattered_write";
306 case SHADER_OPCODE_BYTE_SCATTERED_WRITE_LOGICAL:
307 return "byte_scattered_write_logical";
308
309 case SHADER_OPCODE_LOAD_PAYLOAD:
310 return "load_payload";
311 case FS_OPCODE_PACK:
312 return "pack";
313
314 case SHADER_OPCODE_GEN4_SCRATCH_READ:
315 return "gen4_scratch_read";
316 case SHADER_OPCODE_GEN4_SCRATCH_WRITE:
317 return "gen4_scratch_write";
318 case SHADER_OPCODE_GEN7_SCRATCH_READ:
319 return "gen7_scratch_read";
320 case SHADER_OPCODE_URB_WRITE_SIMD8:
321 return "gen8_urb_write_simd8";
322 case SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT:
323 return "gen8_urb_write_simd8_per_slot";
324 case SHADER_OPCODE_URB_WRITE_SIMD8_MASKED:
325 return "gen8_urb_write_simd8_masked";
326 case SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT:
327 return "gen8_urb_write_simd8_masked_per_slot";
328 case SHADER_OPCODE_URB_READ_SIMD8:
329 return "urb_read_simd8";
330 case SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT:
331 return "urb_read_simd8_per_slot";
332
333 case SHADER_OPCODE_FIND_LIVE_CHANNEL:
334 return "find_live_channel";
335 case SHADER_OPCODE_BROADCAST:
336 return "broadcast";
337 case SHADER_OPCODE_SHUFFLE:
338 return "shuffle";
339 case SHADER_OPCODE_SEL_EXEC:
340 return "sel_exec";
341 case SHADER_OPCODE_QUAD_SWIZZLE:
342 return "quad_swizzle";
343 case SHADER_OPCODE_CLUSTER_BROADCAST:
344 return "cluster_broadcast";
345
346 case SHADER_OPCODE_GET_BUFFER_SIZE:
347 return "get_buffer_size";
348
349 case VEC4_OPCODE_MOV_BYTES:
350 return "mov_bytes";
351 case VEC4_OPCODE_PACK_BYTES:
352 return "pack_bytes";
353 case VEC4_OPCODE_UNPACK_UNIFORM:
354 return "unpack_uniform";
355 case VEC4_OPCODE_DOUBLE_TO_F32:
356 return "double_to_f32";
357 case VEC4_OPCODE_DOUBLE_TO_D32:
358 return "double_to_d32";
359 case VEC4_OPCODE_DOUBLE_TO_U32:
360 return "double_to_u32";
361 case VEC4_OPCODE_TO_DOUBLE:
362 return "single_to_double";
363 case VEC4_OPCODE_PICK_LOW_32BIT:
364 return "pick_low_32bit";
365 case VEC4_OPCODE_PICK_HIGH_32BIT:
366 return "pick_high_32bit";
367 case VEC4_OPCODE_SET_LOW_32BIT:
368 return "set_low_32bit";
369 case VEC4_OPCODE_SET_HIGH_32BIT:
370 return "set_high_32bit";
371
372 case FS_OPCODE_DDX_COARSE:
373 return "ddx_coarse";
374 case FS_OPCODE_DDX_FINE:
375 return "ddx_fine";
376 case FS_OPCODE_DDY_COARSE:
377 return "ddy_coarse";
378 case FS_OPCODE_DDY_FINE:
379 return "ddy_fine";
380
381 case FS_OPCODE_CINTERP:
382 return "cinterp";
383 case FS_OPCODE_LINTERP:
384 return "linterp";
385
386 case FS_OPCODE_PIXEL_X:
387 return "pixel_x";
388 case FS_OPCODE_PIXEL_Y:
389 return "pixel_y";
390
391 case FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD:
392 return "uniform_pull_const";
393 case FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD_GEN7:
394 return "uniform_pull_const_gen7";
395 case FS_OPCODE_VARYING_PULL_CONSTANT_LOAD_GEN4:
396 return "varying_pull_const_gen4";
397 case FS_OPCODE_VARYING_PULL_CONSTANT_LOAD_GEN7:
398 return "varying_pull_const_gen7";
399 case FS_OPCODE_VARYING_PULL_CONSTANT_LOAD_LOGICAL:
400 return "varying_pull_const_logical";
401
402 case FS_OPCODE_MOV_DISPATCH_TO_FLAGS:
403 return "mov_dispatch_to_flags";
404 case FS_OPCODE_DISCARD_JUMP:
405 return "discard_jump";
406
407 case FS_OPCODE_SET_SAMPLE_ID:
408 return "set_sample_id";
409
410 case FS_OPCODE_PACK_HALF_2x16_SPLIT:
411 return "pack_half_2x16_split";
412 case FS_OPCODE_UNPACK_HALF_2x16_SPLIT_X:
413 return "unpack_half_2x16_split_x";
414 case FS_OPCODE_UNPACK_HALF_2x16_SPLIT_Y:
415 return "unpack_half_2x16_split_y";
416
417 case FS_OPCODE_PLACEHOLDER_HALT:
418 return "placeholder_halt";
419
420 case FS_OPCODE_INTERPOLATE_AT_SAMPLE:
421 return "interp_sample";
422 case FS_OPCODE_INTERPOLATE_AT_SHARED_OFFSET:
423 return "interp_shared_offset";
424 case FS_OPCODE_INTERPOLATE_AT_PER_SLOT_OFFSET:
425 return "interp_per_slot_offset";
426
427 case VS_OPCODE_URB_WRITE:
428 return "vs_urb_write";
429 case VS_OPCODE_PULL_CONSTANT_LOAD:
430 return "pull_constant_load";
431 case VS_OPCODE_PULL_CONSTANT_LOAD_GEN7:
432 return "pull_constant_load_gen7";
433
434 case VS_OPCODE_SET_SIMD4X2_HEADER_GEN9:
435 return "set_simd4x2_header_gen9";
436
437 case VS_OPCODE_UNPACK_FLAGS_SIMD4X2:
438 return "unpack_flags_simd4x2";
439
440 case GS_OPCODE_URB_WRITE:
441 return "gs_urb_write";
442 case GS_OPCODE_URB_WRITE_ALLOCATE:
443 return "gs_urb_write_allocate";
444 case GS_OPCODE_THREAD_END:
445 return "gs_thread_end";
446 case GS_OPCODE_SET_WRITE_OFFSET:
447 return "set_write_offset";
448 case GS_OPCODE_SET_VERTEX_COUNT:
449 return "set_vertex_count";
450 case GS_OPCODE_SET_DWORD_2:
451 return "set_dword_2";
452 case GS_OPCODE_PREPARE_CHANNEL_MASKS:
453 return "prepare_channel_masks";
454 case GS_OPCODE_SET_CHANNEL_MASKS:
455 return "set_channel_masks";
456 case GS_OPCODE_GET_INSTANCE_ID:
457 return "get_instance_id";
458 case GS_OPCODE_FF_SYNC:
459 return "ff_sync";
460 case GS_OPCODE_SET_PRIMITIVE_ID:
461 return "set_primitive_id";
462 case GS_OPCODE_SVB_WRITE:
463 return "gs_svb_write";
464 case GS_OPCODE_SVB_SET_DST_INDEX:
465 return "gs_svb_set_dst_index";
466 case GS_OPCODE_FF_SYNC_SET_PRIMITIVES:
467 return "gs_ff_sync_set_primitives";
468 case CS_OPCODE_CS_TERMINATE:
469 return "cs_terminate";
470 case SHADER_OPCODE_BARRIER:
471 return "barrier";
472 case SHADER_OPCODE_MULH:
473 return "mulh";
474 case SHADER_OPCODE_MOV_INDIRECT:
475 return "mov_indirect";
476
477 case VEC4_OPCODE_URB_READ:
478 return "urb_read";
479 case TCS_OPCODE_GET_INSTANCE_ID:
480 return "tcs_get_instance_id";
481 case TCS_OPCODE_URB_WRITE:
482 return "tcs_urb_write";
483 case TCS_OPCODE_SET_INPUT_URB_OFFSETS:
484 return "tcs_set_input_urb_offsets";
485 case TCS_OPCODE_SET_OUTPUT_URB_OFFSETS:
486 return "tcs_set_output_urb_offsets";
487 case TCS_OPCODE_GET_PRIMITIVE_ID:
488 return "tcs_get_primitive_id";
489 case TCS_OPCODE_CREATE_BARRIER_HEADER:
490 return "tcs_create_barrier_header";
491 case TCS_OPCODE_SRC0_010_IS_ZERO:
492 return "tcs_src0<0,1,0>_is_zero";
493 case TCS_OPCODE_RELEASE_INPUT:
494 return "tcs_release_input";
495 case TCS_OPCODE_THREAD_END:
496 return "tcs_thread_end";
497 case TES_OPCODE_CREATE_INPUT_READ_HEADER:
498 return "tes_create_input_read_header";
499 case TES_OPCODE_ADD_INDIRECT_URB_OFFSET:
500 return "tes_add_indirect_urb_offset";
501 case TES_OPCODE_GET_PRIMITIVE_ID:
502 return "tes_get_primitive_id";
503
504 case SHADER_OPCODE_RND_MODE:
505 return "rnd_mode";
506 }
507
508 unreachable("not reached");
509 }
510
511 bool
512 brw_saturate_immediate(enum brw_reg_type type, struct brw_reg *reg)
513 {
514 union {
515 unsigned ud;
516 int d;
517 float f;
518 double df;
519 } imm, sat_imm = { 0 };
520
521 const unsigned size = type_sz(type);
522
523 /* We want to either do a 32-bit or 64-bit data copy, the type is otherwise
524 * irrelevant, so just check the size of the type and copy from/to an
525 * appropriately sized field.
526 */
527 if (size < 8)
528 imm.ud = reg->ud;
529 else
530 imm.df = reg->df;
531
532 switch (type) {
533 case BRW_REGISTER_TYPE_UD:
534 case BRW_REGISTER_TYPE_D:
535 case BRW_REGISTER_TYPE_UW:
536 case BRW_REGISTER_TYPE_W:
537 case BRW_REGISTER_TYPE_UQ:
538 case BRW_REGISTER_TYPE_Q:
539 /* Nothing to do. */
540 return false;
541 case BRW_REGISTER_TYPE_F:
542 sat_imm.f = CLAMP(imm.f, 0.0f, 1.0f);
543 break;
544 case BRW_REGISTER_TYPE_DF:
545 sat_imm.df = CLAMP(imm.df, 0.0, 1.0);
546 break;
547 case BRW_REGISTER_TYPE_UB:
548 case BRW_REGISTER_TYPE_B:
549 unreachable("no UB/B immediates");
550 case BRW_REGISTER_TYPE_V:
551 case BRW_REGISTER_TYPE_UV:
552 case BRW_REGISTER_TYPE_VF:
553 unreachable("unimplemented: saturate vector immediate");
554 case BRW_REGISTER_TYPE_HF:
555 unreachable("unimplemented: saturate HF immediate");
556 case BRW_REGISTER_TYPE_NF:
557 unreachable("no NF immediates");
558 }
559
560 if (size < 8) {
561 if (imm.ud != sat_imm.ud) {
562 reg->ud = sat_imm.ud;
563 return true;
564 }
565 } else {
566 if (imm.df != sat_imm.df) {
567 reg->df = sat_imm.df;
568 return true;
569 }
570 }
571 return false;
572 }
573
574 bool
575 brw_negate_immediate(enum brw_reg_type type, struct brw_reg *reg)
576 {
577 switch (type) {
578 case BRW_REGISTER_TYPE_D:
579 case BRW_REGISTER_TYPE_UD:
580 reg->d = -reg->d;
581 return true;
582 case BRW_REGISTER_TYPE_W:
583 case BRW_REGISTER_TYPE_UW: {
584 uint16_t value = -(int16_t)reg->ud;
585 reg->ud = value | (uint32_t)value << 16;
586 return true;
587 }
588 case BRW_REGISTER_TYPE_F:
589 reg->f = -reg->f;
590 return true;
591 case BRW_REGISTER_TYPE_VF:
592 reg->ud ^= 0x80808080;
593 return true;
594 case BRW_REGISTER_TYPE_DF:
595 reg->df = -reg->df;
596 return true;
597 case BRW_REGISTER_TYPE_UQ:
598 case BRW_REGISTER_TYPE_Q:
599 reg->d64 = -reg->d64;
600 return true;
601 case BRW_REGISTER_TYPE_UB:
602 case BRW_REGISTER_TYPE_B:
603 unreachable("no UB/B immediates");
604 case BRW_REGISTER_TYPE_UV:
605 case BRW_REGISTER_TYPE_V:
606 assert(!"unimplemented: negate UV/V immediate");
607 case BRW_REGISTER_TYPE_HF:
608 assert(!"unimplemented: negate HF immediate");
609 case BRW_REGISTER_TYPE_NF:
610 unreachable("no NF immediates");
611 }
612
613 return false;
614 }
615
616 bool
617 brw_abs_immediate(enum brw_reg_type type, struct brw_reg *reg)
618 {
619 switch (type) {
620 case BRW_REGISTER_TYPE_D:
621 reg->d = abs(reg->d);
622 return true;
623 case BRW_REGISTER_TYPE_W: {
624 uint16_t value = abs((int16_t)reg->ud);
625 reg->ud = value | (uint32_t)value << 16;
626 return true;
627 }
628 case BRW_REGISTER_TYPE_F:
629 reg->f = fabsf(reg->f);
630 return true;
631 case BRW_REGISTER_TYPE_DF:
632 reg->df = fabs(reg->df);
633 return true;
634 case BRW_REGISTER_TYPE_VF:
635 reg->ud &= ~0x80808080;
636 return true;
637 case BRW_REGISTER_TYPE_Q:
638 reg->d64 = imaxabs(reg->d64);
639 return true;
640 case BRW_REGISTER_TYPE_UB:
641 case BRW_REGISTER_TYPE_B:
642 unreachable("no UB/B immediates");
643 case BRW_REGISTER_TYPE_UQ:
644 case BRW_REGISTER_TYPE_UD:
645 case BRW_REGISTER_TYPE_UW:
646 case BRW_REGISTER_TYPE_UV:
647 /* Presumably the absolute value modifier on an unsigned source is a
648 * nop, but it would be nice to confirm.
649 */
650 assert(!"unimplemented: abs unsigned immediate");
651 case BRW_REGISTER_TYPE_V:
652 assert(!"unimplemented: abs V immediate");
653 case BRW_REGISTER_TYPE_HF:
654 assert(!"unimplemented: abs HF immediate");
655 case BRW_REGISTER_TYPE_NF:
656 unreachable("no NF immediates");
657 }
658
659 return false;
660 }
661
662 backend_shader::backend_shader(const struct brw_compiler *compiler,
663 void *log_data,
664 void *mem_ctx,
665 const nir_shader *shader,
666 struct brw_stage_prog_data *stage_prog_data)
667 : compiler(compiler),
668 log_data(log_data),
669 devinfo(compiler->devinfo),
670 nir(shader),
671 stage_prog_data(stage_prog_data),
672 mem_ctx(mem_ctx),
673 cfg(NULL),
674 stage(shader->info.stage)
675 {
676 debug_enabled = INTEL_DEBUG & intel_debug_flag_for_shader_stage(stage);
677 stage_name = _mesa_shader_stage_to_string(stage);
678 stage_abbrev = _mesa_shader_stage_to_abbrev(stage);
679 }
680
681 backend_shader::~backend_shader()
682 {
683 }
684
685 bool
686 backend_reg::equals(const backend_reg &r) const
687 {
688 return brw_regs_equal(this, &r) && offset == r.offset;
689 }
690
691 bool
692 backend_reg::negative_equals(const backend_reg &r) const
693 {
694 return brw_regs_negative_equal(this, &r) && offset == r.offset;
695 }
696
697 bool
698 backend_reg::is_zero() const
699 {
700 if (file != IMM)
701 return false;
702
703 switch (type) {
704 case BRW_REGISTER_TYPE_F:
705 return f == 0;
706 case BRW_REGISTER_TYPE_DF:
707 return df == 0;
708 case BRW_REGISTER_TYPE_D:
709 case BRW_REGISTER_TYPE_UD:
710 return d == 0;
711 case BRW_REGISTER_TYPE_UQ:
712 case BRW_REGISTER_TYPE_Q:
713 return u64 == 0;
714 default:
715 return false;
716 }
717 }
718
719 bool
720 backend_reg::is_one() const
721 {
722 if (file != IMM)
723 return false;
724
725 switch (type) {
726 case BRW_REGISTER_TYPE_F:
727 return f == 1.0f;
728 case BRW_REGISTER_TYPE_DF:
729 return df == 1.0;
730 case BRW_REGISTER_TYPE_D:
731 case BRW_REGISTER_TYPE_UD:
732 return d == 1;
733 case BRW_REGISTER_TYPE_UQ:
734 case BRW_REGISTER_TYPE_Q:
735 return u64 == 1;
736 default:
737 return false;
738 }
739 }
740
741 bool
742 backend_reg::is_negative_one() const
743 {
744 if (file != IMM)
745 return false;
746
747 switch (type) {
748 case BRW_REGISTER_TYPE_F:
749 return f == -1.0;
750 case BRW_REGISTER_TYPE_DF:
751 return df == -1.0;
752 case BRW_REGISTER_TYPE_D:
753 return d == -1;
754 case BRW_REGISTER_TYPE_Q:
755 return d64 == -1;
756 default:
757 return false;
758 }
759 }
760
761 bool
762 backend_reg::is_null() const
763 {
764 return file == ARF && nr == BRW_ARF_NULL;
765 }
766
767
768 bool
769 backend_reg::is_accumulator() const
770 {
771 return file == ARF && nr == BRW_ARF_ACCUMULATOR;
772 }
773
774 bool
775 backend_instruction::is_commutative() const
776 {
777 switch (opcode) {
778 case BRW_OPCODE_AND:
779 case BRW_OPCODE_OR:
780 case BRW_OPCODE_XOR:
781 case BRW_OPCODE_ADD:
782 case BRW_OPCODE_MUL:
783 case SHADER_OPCODE_MULH:
784 return true;
785 case BRW_OPCODE_SEL:
786 /* MIN and MAX are commutative. */
787 if (conditional_mod == BRW_CONDITIONAL_GE ||
788 conditional_mod == BRW_CONDITIONAL_L) {
789 return true;
790 }
791 /* fallthrough */
792 default:
793 return false;
794 }
795 }
796
797 bool
798 backend_instruction::is_3src(const struct gen_device_info *devinfo) const
799 {
800 return ::is_3src(devinfo, opcode);
801 }
802
803 bool
804 backend_instruction::is_tex() const
805 {
806 return (opcode == SHADER_OPCODE_TEX ||
807 opcode == FS_OPCODE_TXB ||
808 opcode == SHADER_OPCODE_TXD ||
809 opcode == SHADER_OPCODE_TXF ||
810 opcode == SHADER_OPCODE_TXF_LZ ||
811 opcode == SHADER_OPCODE_TXF_CMS ||
812 opcode == SHADER_OPCODE_TXF_CMS_W ||
813 opcode == SHADER_OPCODE_TXF_UMS ||
814 opcode == SHADER_OPCODE_TXF_MCS ||
815 opcode == SHADER_OPCODE_TXL ||
816 opcode == SHADER_OPCODE_TXL_LZ ||
817 opcode == SHADER_OPCODE_TXS ||
818 opcode == SHADER_OPCODE_LOD ||
819 opcode == SHADER_OPCODE_TG4 ||
820 opcode == SHADER_OPCODE_TG4_OFFSET ||
821 opcode == SHADER_OPCODE_SAMPLEINFO);
822 }
823
824 bool
825 backend_instruction::is_math() const
826 {
827 return (opcode == SHADER_OPCODE_RCP ||
828 opcode == SHADER_OPCODE_RSQ ||
829 opcode == SHADER_OPCODE_SQRT ||
830 opcode == SHADER_OPCODE_EXP2 ||
831 opcode == SHADER_OPCODE_LOG2 ||
832 opcode == SHADER_OPCODE_SIN ||
833 opcode == SHADER_OPCODE_COS ||
834 opcode == SHADER_OPCODE_INT_QUOTIENT ||
835 opcode == SHADER_OPCODE_INT_REMAINDER ||
836 opcode == SHADER_OPCODE_POW);
837 }
838
839 bool
840 backend_instruction::is_control_flow() const
841 {
842 switch (opcode) {
843 case BRW_OPCODE_DO:
844 case BRW_OPCODE_WHILE:
845 case BRW_OPCODE_IF:
846 case BRW_OPCODE_ELSE:
847 case BRW_OPCODE_ENDIF:
848 case BRW_OPCODE_BREAK:
849 case BRW_OPCODE_CONTINUE:
850 return true;
851 default:
852 return false;
853 }
854 }
855
856 bool
857 backend_instruction::can_do_source_mods() const
858 {
859 switch (opcode) {
860 case BRW_OPCODE_ADDC:
861 case BRW_OPCODE_BFE:
862 case BRW_OPCODE_BFI1:
863 case BRW_OPCODE_BFI2:
864 case BRW_OPCODE_BFREV:
865 case BRW_OPCODE_CBIT:
866 case BRW_OPCODE_FBH:
867 case BRW_OPCODE_FBL:
868 case BRW_OPCODE_SUBB:
869 case SHADER_OPCODE_BROADCAST:
870 case SHADER_OPCODE_CLUSTER_BROADCAST:
871 case SHADER_OPCODE_MOV_INDIRECT:
872 return false;
873 default:
874 return true;
875 }
876 }
877
878 bool
879 backend_instruction::can_do_saturate() const
880 {
881 switch (opcode) {
882 case BRW_OPCODE_ADD:
883 case BRW_OPCODE_ASR:
884 case BRW_OPCODE_AVG:
885 case BRW_OPCODE_DP2:
886 case BRW_OPCODE_DP3:
887 case BRW_OPCODE_DP4:
888 case BRW_OPCODE_DPH:
889 case BRW_OPCODE_F16TO32:
890 case BRW_OPCODE_F32TO16:
891 case BRW_OPCODE_LINE:
892 case BRW_OPCODE_LRP:
893 case BRW_OPCODE_MAC:
894 case BRW_OPCODE_MAD:
895 case BRW_OPCODE_MATH:
896 case BRW_OPCODE_MOV:
897 case BRW_OPCODE_MUL:
898 case SHADER_OPCODE_MULH:
899 case BRW_OPCODE_PLN:
900 case BRW_OPCODE_RNDD:
901 case BRW_OPCODE_RNDE:
902 case BRW_OPCODE_RNDU:
903 case BRW_OPCODE_RNDZ:
904 case BRW_OPCODE_SEL:
905 case BRW_OPCODE_SHL:
906 case BRW_OPCODE_SHR:
907 case FS_OPCODE_LINTERP:
908 case SHADER_OPCODE_COS:
909 case SHADER_OPCODE_EXP2:
910 case SHADER_OPCODE_LOG2:
911 case SHADER_OPCODE_POW:
912 case SHADER_OPCODE_RCP:
913 case SHADER_OPCODE_RSQ:
914 case SHADER_OPCODE_SIN:
915 case SHADER_OPCODE_SQRT:
916 return true;
917 default:
918 return false;
919 }
920 }
921
922 bool
923 backend_instruction::can_do_cmod() const
924 {
925 switch (opcode) {
926 case BRW_OPCODE_ADD:
927 case BRW_OPCODE_ADDC:
928 case BRW_OPCODE_AND:
929 case BRW_OPCODE_ASR:
930 case BRW_OPCODE_AVG:
931 case BRW_OPCODE_CMP:
932 case BRW_OPCODE_CMPN:
933 case BRW_OPCODE_DP2:
934 case BRW_OPCODE_DP3:
935 case BRW_OPCODE_DP4:
936 case BRW_OPCODE_DPH:
937 case BRW_OPCODE_F16TO32:
938 case BRW_OPCODE_F32TO16:
939 case BRW_OPCODE_FRC:
940 case BRW_OPCODE_LINE:
941 case BRW_OPCODE_LRP:
942 case BRW_OPCODE_LZD:
943 case BRW_OPCODE_MAC:
944 case BRW_OPCODE_MACH:
945 case BRW_OPCODE_MAD:
946 case BRW_OPCODE_MOV:
947 case BRW_OPCODE_MUL:
948 case BRW_OPCODE_NOT:
949 case BRW_OPCODE_OR:
950 case BRW_OPCODE_PLN:
951 case BRW_OPCODE_RNDD:
952 case BRW_OPCODE_RNDE:
953 case BRW_OPCODE_RNDU:
954 case BRW_OPCODE_RNDZ:
955 case BRW_OPCODE_SAD2:
956 case BRW_OPCODE_SADA2:
957 case BRW_OPCODE_SHL:
958 case BRW_OPCODE_SHR:
959 case BRW_OPCODE_SUBB:
960 case BRW_OPCODE_XOR:
961 case FS_OPCODE_CINTERP:
962 case FS_OPCODE_LINTERP:
963 return true;
964 default:
965 return false;
966 }
967 }
968
969 bool
970 backend_instruction::reads_accumulator_implicitly() const
971 {
972 switch (opcode) {
973 case BRW_OPCODE_MAC:
974 case BRW_OPCODE_MACH:
975 case BRW_OPCODE_SADA2:
976 return true;
977 default:
978 return false;
979 }
980 }
981
982 bool
983 backend_instruction::writes_accumulator_implicitly(const struct gen_device_info *devinfo) const
984 {
985 return writes_accumulator ||
986 (devinfo->gen < 6 &&
987 ((opcode >= BRW_OPCODE_ADD && opcode < BRW_OPCODE_NOP) ||
988 (opcode >= FS_OPCODE_DDX_COARSE && opcode <= FS_OPCODE_LINTERP &&
989 opcode != FS_OPCODE_CINTERP)));
990 }
991
992 bool
993 backend_instruction::has_side_effects() const
994 {
995 switch (opcode) {
996 case SHADER_OPCODE_UNTYPED_ATOMIC:
997 case SHADER_OPCODE_UNTYPED_ATOMIC_LOGICAL:
998 case SHADER_OPCODE_GEN4_SCRATCH_WRITE:
999 case SHADER_OPCODE_UNTYPED_SURFACE_WRITE:
1000 case SHADER_OPCODE_UNTYPED_SURFACE_WRITE_LOGICAL:
1001 case SHADER_OPCODE_BYTE_SCATTERED_WRITE:
1002 case SHADER_OPCODE_BYTE_SCATTERED_WRITE_LOGICAL:
1003 case SHADER_OPCODE_TYPED_ATOMIC:
1004 case SHADER_OPCODE_TYPED_ATOMIC_LOGICAL:
1005 case SHADER_OPCODE_TYPED_SURFACE_WRITE:
1006 case SHADER_OPCODE_TYPED_SURFACE_WRITE_LOGICAL:
1007 case SHADER_OPCODE_MEMORY_FENCE:
1008 case SHADER_OPCODE_URB_WRITE_SIMD8:
1009 case SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT:
1010 case SHADER_OPCODE_URB_WRITE_SIMD8_MASKED:
1011 case SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT:
1012 case FS_OPCODE_FB_WRITE:
1013 case FS_OPCODE_FB_WRITE_LOGICAL:
1014 case SHADER_OPCODE_BARRIER:
1015 case TCS_OPCODE_URB_WRITE:
1016 case TCS_OPCODE_RELEASE_INPUT:
1017 case SHADER_OPCODE_RND_MODE:
1018 return true;
1019 default:
1020 return eot;
1021 }
1022 }
1023
1024 bool
1025 backend_instruction::is_volatile() const
1026 {
1027 switch (opcode) {
1028 case SHADER_OPCODE_UNTYPED_SURFACE_READ:
1029 case SHADER_OPCODE_UNTYPED_SURFACE_READ_LOGICAL:
1030 case SHADER_OPCODE_TYPED_SURFACE_READ:
1031 case SHADER_OPCODE_TYPED_SURFACE_READ_LOGICAL:
1032 case SHADER_OPCODE_BYTE_SCATTERED_READ:
1033 case SHADER_OPCODE_BYTE_SCATTERED_READ_LOGICAL:
1034 case SHADER_OPCODE_URB_READ_SIMD8:
1035 case SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT:
1036 case VEC4_OPCODE_URB_READ:
1037 return true;
1038 default:
1039 return false;
1040 }
1041 }
1042
1043 #ifndef NDEBUG
1044 static bool
1045 inst_is_in_block(const bblock_t *block, const backend_instruction *inst)
1046 {
1047 bool found = false;
1048 foreach_inst_in_block (backend_instruction, i, block) {
1049 if (inst == i) {
1050 found = true;
1051 }
1052 }
1053 return found;
1054 }
1055 #endif
1056
1057 static void
1058 adjust_later_block_ips(bblock_t *start_block, int ip_adjustment)
1059 {
1060 for (bblock_t *block_iter = start_block->next();
1061 block_iter;
1062 block_iter = block_iter->next()) {
1063 block_iter->start_ip += ip_adjustment;
1064 block_iter->end_ip += ip_adjustment;
1065 }
1066 }
1067
1068 void
1069 backend_instruction::insert_after(bblock_t *block, backend_instruction *inst)
1070 {
1071 assert(this != inst);
1072
1073 if (!this->is_head_sentinel())
1074 assert(inst_is_in_block(block, this) || !"Instruction not in block");
1075
1076 block->end_ip++;
1077
1078 adjust_later_block_ips(block, 1);
1079
1080 exec_node::insert_after(inst);
1081 }
1082
1083 void
1084 backend_instruction::insert_before(bblock_t *block, backend_instruction *inst)
1085 {
1086 assert(this != inst);
1087
1088 if (!this->is_tail_sentinel())
1089 assert(inst_is_in_block(block, this) || !"Instruction not in block");
1090
1091 block->end_ip++;
1092
1093 adjust_later_block_ips(block, 1);
1094
1095 exec_node::insert_before(inst);
1096 }
1097
1098 void
1099 backend_instruction::insert_before(bblock_t *block, exec_list *list)
1100 {
1101 assert(inst_is_in_block(block, this) || !"Instruction not in block");
1102
1103 unsigned num_inst = list->length();
1104
1105 block->end_ip += num_inst;
1106
1107 adjust_later_block_ips(block, num_inst);
1108
1109 exec_node::insert_before(list);
1110 }
1111
1112 void
1113 backend_instruction::remove(bblock_t *block)
1114 {
1115 assert(inst_is_in_block(block, this) || !"Instruction not in block");
1116
1117 adjust_later_block_ips(block, -1);
1118
1119 if (block->start_ip == block->end_ip) {
1120 block->cfg->remove_block(block);
1121 } else {
1122 block->end_ip--;
1123 }
1124
1125 exec_node::remove();
1126 }
1127
1128 void
1129 backend_shader::dump_instructions()
1130 {
1131 dump_instructions(NULL);
1132 }
1133
1134 void
1135 backend_shader::dump_instructions(const char *name)
1136 {
1137 FILE *file = stderr;
1138 if (name && geteuid() != 0) {
1139 file = fopen(name, "w");
1140 if (!file)
1141 file = stderr;
1142 }
1143
1144 if (cfg) {
1145 int ip = 0;
1146 foreach_block_and_inst(block, backend_instruction, inst, cfg) {
1147 if (!unlikely(INTEL_DEBUG & DEBUG_OPTIMIZER))
1148 fprintf(file, "%4d: ", ip++);
1149 dump_instruction(inst, file);
1150 }
1151 } else {
1152 int ip = 0;
1153 foreach_in_list(backend_instruction, inst, &instructions) {
1154 if (!unlikely(INTEL_DEBUG & DEBUG_OPTIMIZER))
1155 fprintf(file, "%4d: ", ip++);
1156 dump_instruction(inst, file);
1157 }
1158 }
1159
1160 if (file != stderr) {
1161 fclose(file);
1162 }
1163 }
1164
1165 void
1166 backend_shader::calculate_cfg()
1167 {
1168 if (this->cfg)
1169 return;
1170 cfg = new(mem_ctx) cfg_t(&this->instructions);
1171 }
1172
1173 extern "C" const unsigned *
1174 brw_compile_tes(const struct brw_compiler *compiler,
1175 void *log_data,
1176 void *mem_ctx,
1177 const struct brw_tes_prog_key *key,
1178 const struct brw_vue_map *input_vue_map,
1179 struct brw_tes_prog_data *prog_data,
1180 const nir_shader *src_shader,
1181 struct gl_program *prog,
1182 int shader_time_index,
1183 char **error_str)
1184 {
1185 const struct gen_device_info *devinfo = compiler->devinfo;
1186 const bool is_scalar = compiler->scalar_stage[MESA_SHADER_TESS_EVAL];
1187 const unsigned *assembly;
1188
1189 nir_shader *nir = nir_shader_clone(mem_ctx, src_shader);
1190 nir->info.inputs_read = key->inputs_read;
1191 nir->info.patch_inputs_read = key->patch_inputs_read;
1192
1193 nir = brw_nir_apply_sampler_key(nir, compiler, &key->tex, is_scalar);
1194 brw_nir_lower_tes_inputs(nir, input_vue_map);
1195 brw_nir_lower_vue_outputs(nir, is_scalar);
1196 nir = brw_postprocess_nir(nir, compiler, is_scalar);
1197
1198 brw_compute_vue_map(devinfo, &prog_data->base.vue_map,
1199 nir->info.outputs_written,
1200 nir->info.separate_shader);
1201
1202 unsigned output_size_bytes = prog_data->base.vue_map.num_slots * 4 * 4;
1203
1204 assert(output_size_bytes >= 1);
1205 if (output_size_bytes > GEN7_MAX_DS_URB_ENTRY_SIZE_BYTES) {
1206 if (error_str)
1207 *error_str = ralloc_strdup(mem_ctx, "DS outputs exceed maximum size");
1208 return NULL;
1209 }
1210
1211 prog_data->base.clip_distance_mask =
1212 ((1 << nir->info.clip_distance_array_size) - 1);
1213 prog_data->base.cull_distance_mask =
1214 ((1 << nir->info.cull_distance_array_size) - 1) <<
1215 nir->info.clip_distance_array_size;
1216
1217 /* URB entry sizes are stored as a multiple of 64 bytes. */
1218 prog_data->base.urb_entry_size = ALIGN(output_size_bytes, 64) / 64;
1219
1220 /* On Cannonlake software shall not program an allocation size that
1221 * specifies a size that is a multiple of 3 64B (512-bit) cachelines.
1222 */
1223 if (devinfo->gen == 10 &&
1224 prog_data->base.urb_entry_size % 3 == 0)
1225 prog_data->base.urb_entry_size++;
1226
1227 prog_data->base.urb_read_length = 0;
1228
1229 STATIC_ASSERT(BRW_TESS_PARTITIONING_INTEGER == TESS_SPACING_EQUAL - 1);
1230 STATIC_ASSERT(BRW_TESS_PARTITIONING_ODD_FRACTIONAL ==
1231 TESS_SPACING_FRACTIONAL_ODD - 1);
1232 STATIC_ASSERT(BRW_TESS_PARTITIONING_EVEN_FRACTIONAL ==
1233 TESS_SPACING_FRACTIONAL_EVEN - 1);
1234
1235 prog_data->partitioning =
1236 (enum brw_tess_partitioning) (nir->info.tess.spacing - 1);
1237
1238 switch (nir->info.tess.primitive_mode) {
1239 case GL_QUADS:
1240 prog_data->domain = BRW_TESS_DOMAIN_QUAD;
1241 break;
1242 case GL_TRIANGLES:
1243 prog_data->domain = BRW_TESS_DOMAIN_TRI;
1244 break;
1245 case GL_ISOLINES:
1246 prog_data->domain = BRW_TESS_DOMAIN_ISOLINE;
1247 break;
1248 default:
1249 unreachable("invalid domain shader primitive mode");
1250 }
1251
1252 if (nir->info.tess.point_mode) {
1253 prog_data->output_topology = BRW_TESS_OUTPUT_TOPOLOGY_POINT;
1254 } else if (nir->info.tess.primitive_mode == GL_ISOLINES) {
1255 prog_data->output_topology = BRW_TESS_OUTPUT_TOPOLOGY_LINE;
1256 } else {
1257 /* Hardware winding order is backwards from OpenGL */
1258 prog_data->output_topology =
1259 nir->info.tess.ccw ? BRW_TESS_OUTPUT_TOPOLOGY_TRI_CW
1260 : BRW_TESS_OUTPUT_TOPOLOGY_TRI_CCW;
1261 }
1262
1263 if (unlikely(INTEL_DEBUG & DEBUG_TES)) {
1264 fprintf(stderr, "TES Input ");
1265 brw_print_vue_map(stderr, input_vue_map);
1266 fprintf(stderr, "TES Output ");
1267 brw_print_vue_map(stderr, &prog_data->base.vue_map);
1268 }
1269
1270 if (is_scalar) {
1271 fs_visitor v(compiler, log_data, mem_ctx, (void *) key,
1272 &prog_data->base.base, NULL, nir, 8,
1273 shader_time_index, input_vue_map);
1274 if (!v.run_tes()) {
1275 if (error_str)
1276 *error_str = ralloc_strdup(mem_ctx, v.fail_msg);
1277 return NULL;
1278 }
1279
1280 prog_data->base.base.dispatch_grf_start_reg = v.payload.num_regs;
1281 prog_data->base.dispatch_mode = DISPATCH_MODE_SIMD8;
1282
1283 fs_generator g(compiler, log_data, mem_ctx, (void *) key,
1284 &prog_data->base.base, v.promoted_constants, false,
1285 MESA_SHADER_TESS_EVAL);
1286 if (unlikely(INTEL_DEBUG & DEBUG_TES)) {
1287 g.enable_debug(ralloc_asprintf(mem_ctx,
1288 "%s tessellation evaluation shader %s",
1289 nir->info.label ? nir->info.label
1290 : "unnamed",
1291 nir->info.name));
1292 }
1293
1294 g.generate_code(v.cfg, 8);
1295
1296 assembly = g.get_assembly();
1297 } else {
1298 brw::vec4_tes_visitor v(compiler, log_data, key, prog_data,
1299 nir, mem_ctx, shader_time_index);
1300 if (!v.run()) {
1301 if (error_str)
1302 *error_str = ralloc_strdup(mem_ctx, v.fail_msg);
1303 return NULL;
1304 }
1305
1306 if (unlikely(INTEL_DEBUG & DEBUG_TES))
1307 v.dump_instructions();
1308
1309 assembly = brw_vec4_generate_assembly(compiler, log_data, mem_ctx, nir,
1310 &prog_data->base, v.cfg);
1311 }
1312
1313 return assembly;
1314 }