2 * Copyright 2015 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
28 #include "genxml/genX_bits.h"
38 void PRINTFLIKE(3, 4) UNUSED
39 __isl_finishme(const char *file
, int line
, const char *fmt
, ...)
45 vsnprintf(buf
, sizeof(buf
), fmt
, ap
);
48 fprintf(stderr
, "%s:%d: FINISHME: %s\n", file
, line
, buf
);
52 isl_device_init(struct isl_device
*dev
,
53 const struct gen_device_info
*info
,
54 bool has_bit6_swizzling
)
57 dev
->use_separate_stencil
= ISL_DEV_GEN(dev
) >= 6;
58 dev
->has_bit6_swizzling
= has_bit6_swizzling
;
60 /* The ISL_DEV macros may be defined in the CFLAGS, thus hardcoding some
61 * device properties at buildtime. Verify that the macros with the device
62 * properties chosen during runtime.
64 ISL_DEV_GEN_SANITIZE(dev
);
65 ISL_DEV_USE_SEPARATE_STENCIL_SANITIZE(dev
);
67 /* Did we break hiz or stencil? */
68 if (ISL_DEV_USE_SEPARATE_STENCIL(dev
))
69 assert(info
->has_hiz_and_separate_stencil
);
70 if (info
->must_use_separate_stencil
)
71 assert(ISL_DEV_USE_SEPARATE_STENCIL(dev
));
73 dev
->ss
.size
= RENDER_SURFACE_STATE_length(info
) * 4;
74 dev
->ss
.align
= isl_align(dev
->ss
.size
, 32);
76 assert(RENDER_SURFACE_STATE_SurfaceBaseAddress_start(info
) % 8 == 0);
78 RENDER_SURFACE_STATE_SurfaceBaseAddress_start(info
) / 8;
80 /* The "Auxiliary Surface Base Address" field starts a bit higher up
81 * because the bottom 12 bits are used for other things. Round down to
82 * the nearest dword before.
84 dev
->ss
.aux_addr_offset
=
85 (RENDER_SURFACE_STATE_AuxiliarySurfaceBaseAddress_start(info
) & ~31) / 8;
87 dev
->ds
.size
= _3DSTATE_DEPTH_BUFFER_length(info
) * 4;
88 assert(_3DSTATE_DEPTH_BUFFER_SurfaceBaseAddress_start(info
) % 8 == 0);
89 dev
->ds
.depth_offset
=
90 _3DSTATE_DEPTH_BUFFER_SurfaceBaseAddress_start(info
) / 8;
92 if (dev
->use_separate_stencil
) {
93 dev
->ds
.size
+= _3DSTATE_STENCIL_BUFFER_length(info
) * 4 +
94 _3DSTATE_HIER_DEPTH_BUFFER_length(info
) * 4 +
95 _3DSTATE_CLEAR_PARAMS_length(info
) * 4;
97 assert(_3DSTATE_STENCIL_BUFFER_SurfaceBaseAddress_start(info
) % 8 == 0);
98 dev
->ds
.stencil_offset
=
99 _3DSTATE_DEPTH_BUFFER_length(info
) * 4 +
100 _3DSTATE_STENCIL_BUFFER_SurfaceBaseAddress_start(info
) / 8;
102 assert(_3DSTATE_HIER_DEPTH_BUFFER_SurfaceBaseAddress_start(info
) % 8 == 0);
104 _3DSTATE_DEPTH_BUFFER_length(info
) * 4 +
105 _3DSTATE_STENCIL_BUFFER_length(info
) * 4 +
106 _3DSTATE_HIER_DEPTH_BUFFER_SurfaceBaseAddress_start(info
) / 8;
108 dev
->ds
.stencil_offset
= 0;
109 dev
->ds
.hiz_offset
= 0;
114 * @brief Query the set of multisamples supported by the device.
116 * This function always returns non-zero, as ISL_SAMPLE_COUNT_1_BIT is always
119 isl_sample_count_mask_t ATTRIBUTE_CONST
120 isl_device_get_sample_counts(struct isl_device
*dev
)
122 if (ISL_DEV_GEN(dev
) >= 9) {
123 return ISL_SAMPLE_COUNT_1_BIT
|
124 ISL_SAMPLE_COUNT_2_BIT
|
125 ISL_SAMPLE_COUNT_4_BIT
|
126 ISL_SAMPLE_COUNT_8_BIT
|
127 ISL_SAMPLE_COUNT_16_BIT
;
128 } else if (ISL_DEV_GEN(dev
) >= 8) {
129 return ISL_SAMPLE_COUNT_1_BIT
|
130 ISL_SAMPLE_COUNT_2_BIT
|
131 ISL_SAMPLE_COUNT_4_BIT
|
132 ISL_SAMPLE_COUNT_8_BIT
;
133 } else if (ISL_DEV_GEN(dev
) >= 7) {
134 return ISL_SAMPLE_COUNT_1_BIT
|
135 ISL_SAMPLE_COUNT_4_BIT
|
136 ISL_SAMPLE_COUNT_8_BIT
;
137 } else if (ISL_DEV_GEN(dev
) >= 6) {
138 return ISL_SAMPLE_COUNT_1_BIT
|
139 ISL_SAMPLE_COUNT_4_BIT
;
141 return ISL_SAMPLE_COUNT_1_BIT
;
146 * @param[out] info is written only on success
149 isl_tiling_get_info(enum isl_tiling tiling
,
151 struct isl_tile_info
*tile_info
)
153 const uint32_t bs
= format_bpb
/ 8;
154 struct isl_extent2d logical_el
, phys_B
;
156 if (tiling
!= ISL_TILING_LINEAR
&& !isl_is_pow2(format_bpb
)) {
157 /* It is possible to have non-power-of-two formats in a tiled buffer.
158 * The easiest way to handle this is to treat the tile as if it is three
159 * times as wide. This way no pixel will ever cross a tile boundary.
160 * This really only works on legacy X and Y tiling formats.
162 assert(tiling
== ISL_TILING_X
|| tiling
== ISL_TILING_Y0
);
163 assert(bs
% 3 == 0 && isl_is_pow2(format_bpb
/ 3));
164 isl_tiling_get_info(tiling
, format_bpb
/ 3, tile_info
);
169 case ISL_TILING_LINEAR
:
171 logical_el
= isl_extent2d(1, 1);
172 phys_B
= isl_extent2d(bs
, 1);
177 logical_el
= isl_extent2d(512 / bs
, 8);
178 phys_B
= isl_extent2d(512, 8);
183 logical_el
= isl_extent2d(128 / bs
, 32);
184 phys_B
= isl_extent2d(128, 32);
189 logical_el
= isl_extent2d(64, 64);
190 /* From the Broadwell PRM Vol 2d, RENDER_SURFACE_STATE::SurfacePitch:
192 * "If the surface is a stencil buffer (and thus has Tile Mode set
193 * to TILEMODE_WMAJOR), the pitch must be set to 2x the value
194 * computed based on width, as the stencil buffer is stored with two
197 * This, together with the fact that stencil buffers are referred to as
198 * being Y-tiled in the PRMs for older hardware implies that the
199 * physical size of a W-tile is actually the same as for a Y-tile.
201 phys_B
= isl_extent2d(128, 32);
205 case ISL_TILING_Ys
: {
206 bool is_Ys
= tiling
== ISL_TILING_Ys
;
209 unsigned width
= 1 << (6 + (ffs(bs
) / 2) + (2 * is_Ys
));
210 unsigned height
= 1 << (6 - (ffs(bs
) / 2) + (2 * is_Ys
));
212 logical_el
= isl_extent2d(width
/ bs
, height
);
213 phys_B
= isl_extent2d(width
, height
);
218 /* HiZ buffers are required to have ISL_FORMAT_HIZ which is an 8x4
219 * 128bpb format. The tiling has the same physical dimensions as
220 * Y-tiling but actually has two HiZ columns per Y-tiled column.
223 logical_el
= isl_extent2d(16, 16);
224 phys_B
= isl_extent2d(128, 32);
228 /* CCS surfaces are required to have one of the GENX_CCS_* formats which
229 * have a block size of 1 or 2 bits per block and each CCS element
230 * corresponds to one cache-line pair in the main surface. From the Sky
231 * Lake PRM Vol. 12 in the section on planes:
233 * "The Color Control Surface (CCS) contains the compression status
234 * of the cache-line pairs. The compression state of the cache-line
235 * pair is specified by 2 bits in the CCS. Each CCS cache-line
236 * represents an area on the main surface of 16x16 sets of 128 byte
237 * Y-tiled cache-line-pairs. CCS is always Y tiled."
239 * The CCS being Y-tiled implies that it's an 8x8 grid of cache-lines.
240 * Since each cache line corresponds to a 16x16 set of cache-line pairs,
241 * that yields total tile area of 128x128 cache-line pairs or CCS
242 * elements. On older hardware, each CCS element is 1 bit and the tile
243 * is 128x256 elements.
245 assert(format_bpb
== 1 || format_bpb
== 2);
246 logical_el
= isl_extent2d(128, 256 / format_bpb
);
247 phys_B
= isl_extent2d(128, 32);
251 unreachable("not reached");
254 *tile_info
= (struct isl_tile_info
) {
256 .format_bpb
= format_bpb
,
257 .logical_extent_el
= logical_el
,
258 .phys_extent_B
= phys_B
,
263 * @param[out] tiling is set only on success
266 isl_surf_choose_tiling(const struct isl_device
*dev
,
267 const struct isl_surf_init_info
*restrict info
,
268 enum isl_tiling
*tiling
)
270 isl_tiling_flags_t tiling_flags
= info
->tiling_flags
;
272 /* HiZ surfaces always use the HiZ tiling */
273 if (info
->usage
& ISL_SURF_USAGE_HIZ_BIT
) {
274 assert(info
->format
== ISL_FORMAT_HIZ
);
275 assert(tiling_flags
== ISL_TILING_HIZ_BIT
);
276 *tiling
= ISL_TILING_HIZ
;
280 /* CCS surfaces always use the CCS tiling */
281 if (info
->usage
& ISL_SURF_USAGE_CCS_BIT
) {
282 assert(isl_format_get_layout(info
->format
)->txc
== ISL_TXC_CCS
);
283 assert(tiling_flags
== ISL_TILING_CCS_BIT
);
284 *tiling
= ISL_TILING_CCS
;
288 if (ISL_DEV_GEN(dev
) >= 6) {
289 isl_gen6_filter_tiling(dev
, info
, &tiling_flags
);
291 isl_gen4_filter_tiling(dev
, info
, &tiling_flags
);
294 #define CHOOSE(__tiling) \
296 if (tiling_flags & (1u << (__tiling))) { \
297 *tiling = (__tiling); \
302 /* Of the tiling modes remaining, choose the one that offers the best
306 if (info
->dim
== ISL_SURF_DIM_1D
) {
307 /* Prefer linear for 1D surfaces because they do not benefit from
308 * tiling. To the contrary, tiling leads to wasted memory and poor
309 * memory locality due to the swizzling and alignment restrictions
310 * required in tiled surfaces.
312 CHOOSE(ISL_TILING_LINEAR
);
315 CHOOSE(ISL_TILING_Ys
);
316 CHOOSE(ISL_TILING_Yf
);
317 CHOOSE(ISL_TILING_Y0
);
318 CHOOSE(ISL_TILING_X
);
319 CHOOSE(ISL_TILING_W
);
320 CHOOSE(ISL_TILING_LINEAR
);
324 /* No tiling mode accomodates the inputs. */
329 isl_choose_msaa_layout(const struct isl_device
*dev
,
330 const struct isl_surf_init_info
*info
,
331 enum isl_tiling tiling
,
332 enum isl_msaa_layout
*msaa_layout
)
334 if (ISL_DEV_GEN(dev
) >= 8) {
335 return isl_gen8_choose_msaa_layout(dev
, info
, tiling
, msaa_layout
);
336 } else if (ISL_DEV_GEN(dev
) >= 7) {
337 return isl_gen7_choose_msaa_layout(dev
, info
, tiling
, msaa_layout
);
338 } else if (ISL_DEV_GEN(dev
) >= 6) {
339 return isl_gen6_choose_msaa_layout(dev
, info
, tiling
, msaa_layout
);
341 return isl_gen4_choose_msaa_layout(dev
, info
, tiling
, msaa_layout
);
346 isl_get_interleaved_msaa_px_size_sa(uint32_t samples
)
348 assert(isl_is_pow2(samples
));
350 /* From the Broadwell PRM >> Volume 5: Memory Views >> Computing Mip Level
353 * If the surface is multisampled and it is a depth or stencil surface
354 * or Multisampled Surface StorageFormat in SURFACE_STATE is
355 * MSFMT_DEPTH_STENCIL, W_L and H_L must be adjusted as follows before
358 return (struct isl_extent2d
) {
359 .width
= 1 << ((ffs(samples
) - 0) / 2),
360 .height
= 1 << ((ffs(samples
) - 1) / 2),
365 isl_msaa_interleaved_scale_px_to_sa(uint32_t samples
,
366 uint32_t *width
, uint32_t *height
)
368 const struct isl_extent2d px_size_sa
=
369 isl_get_interleaved_msaa_px_size_sa(samples
);
372 *width
= isl_align(*width
, 2) * px_size_sa
.width
;
374 *height
= isl_align(*height
, 2) * px_size_sa
.height
;
377 static enum isl_array_pitch_span
378 isl_choose_array_pitch_span(const struct isl_device
*dev
,
379 const struct isl_surf_init_info
*restrict info
,
380 enum isl_dim_layout dim_layout
,
381 const struct isl_extent4d
*phys_level0_sa
)
383 switch (dim_layout
) {
384 case ISL_DIM_LAYOUT_GEN9_1D
:
385 case ISL_DIM_LAYOUT_GEN4_2D
:
386 if (ISL_DEV_GEN(dev
) >= 8) {
387 /* QPitch becomes programmable in Broadwell. So choose the
388 * most compact QPitch possible in order to conserve memory.
390 * From the Broadwell PRM >> Volume 2d: Command Reference: Structures
391 * >> RENDER_SURFACE_STATE Surface QPitch (p325):
393 * - Software must ensure that this field is set to a value
394 * sufficiently large such that the array slices in the surface
395 * do not overlap. Refer to the Memory Data Formats section for
396 * information on how surfaces are stored in memory.
398 * - This field specifies the distance in rows between array
399 * slices. It is used only in the following cases:
401 * - Surface Array is enabled OR
402 * - Number of Mulitsamples is not NUMSAMPLES_1 and
403 * Multisampled Surface Storage Format set to MSFMT_MSS OR
404 * - Surface Type is SURFTYPE_CUBE
406 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
407 } else if (ISL_DEV_GEN(dev
) >= 7) {
408 /* Note that Ivybridge introduces
409 * RENDER_SURFACE_STATE.SurfaceArraySpacing, which provides the
410 * driver more control over the QPitch.
413 if (phys_level0_sa
->array_len
== 1) {
414 /* The hardware will never use the QPitch. So choose the most
415 * compact QPitch possible in order to conserve memory.
417 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
420 if (isl_surf_usage_is_depth_or_stencil(info
->usage
) ||
421 (info
->usage
& ISL_SURF_USAGE_HIZ_BIT
)) {
422 /* From the Ivybridge PRM >> Volume 1 Part 1: Graphics Core >>
423 * Section 6.18.4.7: Surface Arrays (p112):
425 * If Surface Array Spacing is set to ARYSPC_FULL (note that
426 * the depth buffer and stencil buffer have an implied value of
429 return ISL_ARRAY_PITCH_SPAN_FULL
;
432 if (info
->levels
== 1) {
433 /* We are able to set RENDER_SURFACE_STATE.SurfaceArraySpacing
436 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
439 return ISL_ARRAY_PITCH_SPAN_FULL
;
440 } else if ((ISL_DEV_GEN(dev
) == 5 || ISL_DEV_GEN(dev
) == 6) &&
441 ISL_DEV_USE_SEPARATE_STENCIL(dev
) &&
442 isl_surf_usage_is_stencil(info
->usage
)) {
443 /* [ILK-SNB] Errata from the Sandy Bridge PRM >> Volume 4 Part 1:
444 * Graphics Core >> Section 7.18.3.7: Surface Arrays:
446 * The separate stencil buffer does not support mip mapping, thus
447 * the storage for LODs other than LOD 0 is not needed.
449 assert(info
->levels
== 1);
450 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
452 if ((ISL_DEV_GEN(dev
) == 5 || ISL_DEV_GEN(dev
) == 6) &&
453 ISL_DEV_USE_SEPARATE_STENCIL(dev
) &&
454 isl_surf_usage_is_stencil(info
->usage
)) {
455 /* [ILK-SNB] Errata from the Sandy Bridge PRM >> Volume 4 Part 1:
456 * Graphics Core >> Section 7.18.3.7: Surface Arrays:
458 * The separate stencil buffer does not support mip mapping,
459 * thus the storage for LODs other than LOD 0 is not needed.
461 assert(info
->levels
== 1);
462 assert(phys_level0_sa
->array_len
== 1);
463 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
466 if (phys_level0_sa
->array_len
== 1) {
467 /* The hardware will never use the QPitch. So choose the most
468 * compact QPitch possible in order to conserve memory.
470 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
473 return ISL_ARRAY_PITCH_SPAN_FULL
;
476 case ISL_DIM_LAYOUT_GEN4_3D
:
477 /* The hardware will never use the QPitch. So choose the most
478 * compact QPitch possible in order to conserve memory.
480 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
482 case ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ
:
483 /* Each array image in the gen6 stencil of HiZ surface is compact in the
484 * sense that every LOD is a compact array of the same size as LOD0.
486 return ISL_ARRAY_PITCH_SPAN_COMPACT
;
489 unreachable("bad isl_dim_layout");
490 return ISL_ARRAY_PITCH_SPAN_FULL
;
494 isl_choose_image_alignment_el(const struct isl_device
*dev
,
495 const struct isl_surf_init_info
*restrict info
,
496 enum isl_tiling tiling
,
497 enum isl_dim_layout dim_layout
,
498 enum isl_msaa_layout msaa_layout
,
499 struct isl_extent3d
*image_align_el
)
501 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
502 if (fmtl
->txc
== ISL_TXC_MCS
) {
503 assert(tiling
== ISL_TILING_Y0
);
506 * IvyBrigde PRM Vol 2, Part 1, "11.7 MCS Buffer for Render Target(s)":
508 * Height, width, and layout of MCS buffer in this case must match with
509 * Render Target height, width, and layout. MCS buffer is tiledY.
511 * To avoid wasting memory, choose the smallest alignment possible:
512 * HALIGN_4 and VALIGN_4.
514 *image_align_el
= isl_extent3d(4, 4, 1);
516 } else if (info
->format
== ISL_FORMAT_HIZ
) {
517 assert(ISL_DEV_GEN(dev
) >= 6);
518 if (ISL_DEV_GEN(dev
) == 6) {
519 /* HiZ surfaces on Sandy Bridge are packed tightly. */
520 *image_align_el
= isl_extent3d(1, 1, 1);
522 /* On gen7+, HiZ surfaces are always aligned to 16x8 pixels in the
523 * primary surface which works out to 2x2 HiZ elments.
525 *image_align_el
= isl_extent3d(2, 2, 1);
530 if (ISL_DEV_GEN(dev
) >= 9) {
531 isl_gen9_choose_image_alignment_el(dev
, info
, tiling
, dim_layout
,
532 msaa_layout
, image_align_el
);
533 } else if (ISL_DEV_GEN(dev
) >= 8) {
534 isl_gen8_choose_image_alignment_el(dev
, info
, tiling
, dim_layout
,
535 msaa_layout
, image_align_el
);
536 } else if (ISL_DEV_GEN(dev
) >= 7) {
537 isl_gen7_choose_image_alignment_el(dev
, info
, tiling
, dim_layout
,
538 msaa_layout
, image_align_el
);
539 } else if (ISL_DEV_GEN(dev
) >= 6) {
540 isl_gen6_choose_image_alignment_el(dev
, info
, tiling
, dim_layout
,
541 msaa_layout
, image_align_el
);
543 isl_gen4_choose_image_alignment_el(dev
, info
, tiling
, dim_layout
,
544 msaa_layout
, image_align_el
);
548 static enum isl_dim_layout
549 isl_surf_choose_dim_layout(const struct isl_device
*dev
,
550 enum isl_surf_dim logical_dim
,
551 enum isl_tiling tiling
)
553 /* Sandy bridge needs a special layout for HiZ and stencil. */
554 if (ISL_DEV_GEN(dev
) == 6 &&
555 (tiling
== ISL_TILING_W
|| tiling
== ISL_TILING_HIZ
))
556 return ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ
;
558 if (ISL_DEV_GEN(dev
) >= 9) {
559 switch (logical_dim
) {
560 case ISL_SURF_DIM_1D
:
561 /* From the Sky Lake PRM Vol. 5, "1D Surfaces":
563 * One-dimensional surfaces use a tiling mode of linear.
564 * Technically, they are not tiled resources, but the Tiled
565 * Resource Mode field in RENDER_SURFACE_STATE is still used to
566 * indicate the alignment requirements for this linear surface
567 * (See 1D Alignment requirements for how 4K and 64KB Tiled
568 * Resource Modes impact alignment). Alternatively, a 1D surface
569 * can be defined as a 2D tiled surface (e.g. TileY or TileX) with
572 * In other words, ISL_DIM_LAYOUT_GEN9_1D is only used for linear
573 * surfaces and, for tiled surfaces, ISL_DIM_LAYOUT_GEN4_2D is used.
575 if (tiling
== ISL_TILING_LINEAR
)
576 return ISL_DIM_LAYOUT_GEN9_1D
;
578 return ISL_DIM_LAYOUT_GEN4_2D
;
579 case ISL_SURF_DIM_2D
:
580 case ISL_SURF_DIM_3D
:
581 return ISL_DIM_LAYOUT_GEN4_2D
;
584 switch (logical_dim
) {
585 case ISL_SURF_DIM_1D
:
586 case ISL_SURF_DIM_2D
:
587 return ISL_DIM_LAYOUT_GEN4_2D
;
588 case ISL_SURF_DIM_3D
:
589 return ISL_DIM_LAYOUT_GEN4_3D
;
593 unreachable("bad isl_surf_dim");
594 return ISL_DIM_LAYOUT_GEN4_2D
;
598 * Calculate the physical extent of the surface's first level, in units of
599 * surface samples. The result is aligned to the format's compression block.
602 isl_calc_phys_level0_extent_sa(const struct isl_device
*dev
,
603 const struct isl_surf_init_info
*restrict info
,
604 enum isl_dim_layout dim_layout
,
605 enum isl_tiling tiling
,
606 enum isl_msaa_layout msaa_layout
,
607 struct isl_extent4d
*phys_level0_sa
)
609 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
611 if (isl_format_is_yuv(info
->format
))
612 isl_finishme("%s:%s: YUV format", __FILE__
, __func__
);
615 case ISL_SURF_DIM_1D
:
616 assert(info
->height
== 1);
617 assert(info
->depth
== 1);
618 assert(info
->samples
== 1);
620 switch (dim_layout
) {
621 case ISL_DIM_LAYOUT_GEN4_3D
:
622 unreachable("bad isl_dim_layout");
624 case ISL_DIM_LAYOUT_GEN9_1D
:
625 case ISL_DIM_LAYOUT_GEN4_2D
:
626 case ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ
:
627 *phys_level0_sa
= (struct isl_extent4d
) {
628 .w
= isl_align_npot(info
->width
, fmtl
->bw
),
631 .a
= info
->array_len
,
637 case ISL_SURF_DIM_2D
:
638 assert(dim_layout
== ISL_DIM_LAYOUT_GEN4_2D
||
639 dim_layout
== ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ
);
641 if (tiling
== ISL_TILING_Ys
&& info
->samples
> 1)
642 isl_finishme("%s:%s: multisample TileYs layout", __FILE__
, __func__
);
644 switch (msaa_layout
) {
645 case ISL_MSAA_LAYOUT_NONE
:
646 assert(info
->depth
== 1);
647 assert(info
->samples
== 1);
649 *phys_level0_sa
= (struct isl_extent4d
) {
650 .w
= isl_align_npot(info
->width
, fmtl
->bw
),
651 .h
= isl_align_npot(info
->height
, fmtl
->bh
),
653 .a
= info
->array_len
,
657 case ISL_MSAA_LAYOUT_ARRAY
:
658 assert(info
->depth
== 1);
659 assert(info
->levels
== 1);
660 assert(isl_format_supports_multisampling(dev
->info
, info
->format
));
661 assert(fmtl
->bw
== 1 && fmtl
->bh
== 1);
663 *phys_level0_sa
= (struct isl_extent4d
) {
667 .a
= info
->array_len
* info
->samples
,
671 case ISL_MSAA_LAYOUT_INTERLEAVED
:
672 assert(info
->depth
== 1);
673 assert(info
->levels
== 1);
674 assert(isl_format_supports_multisampling(dev
->info
, info
->format
));
676 *phys_level0_sa
= (struct isl_extent4d
) {
680 .a
= info
->array_len
,
683 isl_msaa_interleaved_scale_px_to_sa(info
->samples
,
687 phys_level0_sa
->w
= isl_align(phys_level0_sa
->w
, fmtl
->bw
);
688 phys_level0_sa
->h
= isl_align(phys_level0_sa
->h
, fmtl
->bh
);
693 case ISL_SURF_DIM_3D
:
694 assert(info
->array_len
== 1);
695 assert(info
->samples
== 1);
698 isl_finishme("%s:%s: compression block with depth > 1",
702 switch (dim_layout
) {
703 case ISL_DIM_LAYOUT_GEN9_1D
:
704 case ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ
:
705 unreachable("bad isl_dim_layout");
707 case ISL_DIM_LAYOUT_GEN4_2D
:
708 assert(ISL_DEV_GEN(dev
) >= 9);
710 *phys_level0_sa
= (struct isl_extent4d
) {
711 .w
= isl_align_npot(info
->width
, fmtl
->bw
),
712 .h
= isl_align_npot(info
->height
, fmtl
->bh
),
718 case ISL_DIM_LAYOUT_GEN4_3D
:
719 assert(ISL_DEV_GEN(dev
) < 9);
720 *phys_level0_sa
= (struct isl_extent4d
) {
721 .w
= isl_align(info
->width
, fmtl
->bw
),
722 .h
= isl_align(info
->height
, fmtl
->bh
),
733 * Calculate the pitch between physical array slices, in units of rows of
737 isl_calc_array_pitch_el_rows_gen4_2d(
738 const struct isl_device
*dev
,
739 const struct isl_surf_init_info
*restrict info
,
740 const struct isl_tile_info
*tile_info
,
741 const struct isl_extent3d
*image_align_sa
,
742 const struct isl_extent4d
*phys_level0_sa
,
743 enum isl_array_pitch_span array_pitch_span
,
744 const struct isl_extent2d
*phys_slice0_sa
)
746 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
747 uint32_t pitch_sa_rows
= 0;
749 switch (array_pitch_span
) {
750 case ISL_ARRAY_PITCH_SPAN_COMPACT
:
751 pitch_sa_rows
= isl_align_npot(phys_slice0_sa
->h
, image_align_sa
->h
);
753 case ISL_ARRAY_PITCH_SPAN_FULL
: {
754 /* The QPitch equation is found in the Broadwell PRM >> Volume 5:
755 * Memory Views >> Common Surface Formats >> Surface Layout >> 2D
756 * Surfaces >> Surface Arrays.
758 uint32_t H0_sa
= phys_level0_sa
->h
;
759 uint32_t H1_sa
= isl_minify(H0_sa
, 1);
761 uint32_t h0_sa
= isl_align_npot(H0_sa
, image_align_sa
->h
);
762 uint32_t h1_sa
= isl_align_npot(H1_sa
, image_align_sa
->h
);
765 if (ISL_DEV_GEN(dev
) >= 7) {
766 /* The QPitch equation changed slightly in Ivybridge. */
772 pitch_sa_rows
= h0_sa
+ h1_sa
+ (m
* image_align_sa
->h
);
774 if (ISL_DEV_GEN(dev
) == 6 && info
->samples
> 1 &&
775 (info
->height
% 4 == 1)) {
776 /* [SNB] Errata from the Sandy Bridge PRM >> Volume 4 Part 1:
777 * Graphics Core >> Section 7.18.3.7: Surface Arrays:
779 * [SNB] Errata: Sampler MSAA Qpitch will be 4 greater than
780 * the value calculated in the equation above , for every
781 * other odd Surface Height starting from 1 i.e. 1,5,9,13.
783 * XXX(chadv): Is the errata natural corollary of the physical
784 * layout of interleaved samples?
789 pitch_sa_rows
= isl_align_npot(pitch_sa_rows
, fmtl
->bh
);
794 assert(pitch_sa_rows
% fmtl
->bh
== 0);
795 uint32_t pitch_el_rows
= pitch_sa_rows
/ fmtl
->bh
;
797 if (ISL_DEV_GEN(dev
) >= 9 && fmtl
->txc
== ISL_TXC_CCS
) {
799 * From the Sky Lake PRM Vol 7, "MCS Buffer for Render Target(s)" (p. 632):
801 * "Mip-mapped and arrayed surfaces are supported with MCS buffer
802 * layout with these alignments in the RT space: Horizontal
803 * Alignment = 128 and Vertical Alignment = 64."
805 * From the Sky Lake PRM Vol. 2d, "RENDER_SURFACE_STATE" (p. 435):
807 * "For non-multisampled render target's CCS auxiliary surface,
808 * QPitch must be computed with Horizontal Alignment = 128 and
809 * Surface Vertical Alignment = 256. These alignments are only for
810 * CCS buffer and not for associated render target."
812 * The first restriction is already handled by isl_choose_image_alignment_el
813 * but the second restriction, which is an extension of the first, only
814 * applies to qpitch and must be applied here.
816 assert(fmtl
->bh
== 4);
817 pitch_el_rows
= isl_align(pitch_el_rows
, 256 / 4);
820 if (ISL_DEV_GEN(dev
) >= 9 &&
821 info
->dim
== ISL_SURF_DIM_3D
&&
822 tile_info
->tiling
!= ISL_TILING_LINEAR
) {
823 /* From the Skylake BSpec >> RENDER_SURFACE_STATE >> Surface QPitch:
825 * Tile Mode != Linear: This field must be set to an integer multiple
828 pitch_el_rows
= isl_align(pitch_el_rows
, tile_info
->logical_extent_el
.height
);
831 return pitch_el_rows
;
835 * A variant of isl_calc_phys_slice0_extent_sa() specific to
836 * ISL_DIM_LAYOUT_GEN4_2D.
839 isl_calc_phys_slice0_extent_sa_gen4_2d(
840 const struct isl_device
*dev
,
841 const struct isl_surf_init_info
*restrict info
,
842 enum isl_msaa_layout msaa_layout
,
843 const struct isl_extent3d
*image_align_sa
,
844 const struct isl_extent4d
*phys_level0_sa
,
845 struct isl_extent2d
*phys_slice0_sa
)
847 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
849 assert(phys_level0_sa
->depth
== 1);
851 if (info
->levels
== 1) {
852 /* Do not pad the surface to the image alignment. Instead, pad it only
853 * to the pixel format's block alignment.
855 * For tiled surfaces, using a reduced alignment here avoids wasting CPU
856 * cycles on the below mipmap layout caluclations. Reducing the
857 * alignment here is safe because we later align the row pitch and array
858 * pitch to the tile boundary. It is safe even for
859 * ISL_MSAA_LAYOUT_INTERLEAVED, because phys_level0_sa is already scaled
860 * to accomodate the interleaved samples.
862 * For linear surfaces, reducing the alignment here permits us to later
863 * choose an arbitrary, non-aligned row pitch. If the surface backs
864 * a VkBuffer, then an arbitrary pitch may be needed to accomodate
865 * VkBufferImageCopy::bufferRowLength.
867 *phys_slice0_sa
= (struct isl_extent2d
) {
868 .w
= isl_align_npot(phys_level0_sa
->w
, fmtl
->bw
),
869 .h
= isl_align_npot(phys_level0_sa
->h
, fmtl
->bh
),
874 uint32_t slice_top_w
= 0;
875 uint32_t slice_bottom_w
= 0;
876 uint32_t slice_left_h
= 0;
877 uint32_t slice_right_h
= 0;
879 uint32_t W0
= phys_level0_sa
->w
;
880 uint32_t H0
= phys_level0_sa
->h
;
882 for (uint32_t l
= 0; l
< info
->levels
; ++l
) {
883 uint32_t W
= isl_minify(W0
, l
);
884 uint32_t H
= isl_minify(H0
, l
);
886 uint32_t w
= isl_align_npot(W
, image_align_sa
->w
);
887 uint32_t h
= isl_align_npot(H
, image_align_sa
->h
);
904 *phys_slice0_sa
= (struct isl_extent2d
) {
905 .w
= MAX(slice_top_w
, slice_bottom_w
),
906 .h
= MAX(slice_left_h
, slice_right_h
),
911 isl_calc_phys_total_extent_el_gen4_2d(
912 const struct isl_device
*dev
,
913 const struct isl_surf_init_info
*restrict info
,
914 const struct isl_tile_info
*tile_info
,
915 enum isl_msaa_layout msaa_layout
,
916 const struct isl_extent3d
*image_align_sa
,
917 const struct isl_extent4d
*phys_level0_sa
,
918 enum isl_array_pitch_span array_pitch_span
,
919 uint32_t *array_pitch_el_rows
,
920 struct isl_extent2d
*total_extent_el
)
922 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
924 struct isl_extent2d phys_slice0_sa
;
925 isl_calc_phys_slice0_extent_sa_gen4_2d(dev
, info
, msaa_layout
,
926 image_align_sa
, phys_level0_sa
,
928 *array_pitch_el_rows
=
929 isl_calc_array_pitch_el_rows_gen4_2d(dev
, info
, tile_info
,
930 image_align_sa
, phys_level0_sa
,
933 *total_extent_el
= (struct isl_extent2d
) {
934 .w
= isl_assert_div(phys_slice0_sa
.w
, fmtl
->bw
),
935 .h
= *array_pitch_el_rows
* phys_level0_sa
->array_len
,
940 * A variant of isl_calc_phys_slice0_extent_sa() specific to
941 * ISL_DIM_LAYOUT_GEN4_3D.
944 isl_calc_phys_total_extent_el_gen4_3d(
945 const struct isl_device
*dev
,
946 const struct isl_surf_init_info
*restrict info
,
947 const struct isl_extent3d
*image_align_sa
,
948 const struct isl_extent4d
*phys_level0_sa
,
949 uint32_t *array_pitch_el_rows
,
950 struct isl_extent2d
*phys_total_el
)
952 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
954 assert(info
->samples
== 1);
955 assert(phys_level0_sa
->array_len
== 1);
957 uint32_t total_w
= 0;
958 uint32_t total_h
= 0;
960 uint32_t W0
= phys_level0_sa
->w
;
961 uint32_t H0
= phys_level0_sa
->h
;
962 uint32_t D0
= phys_level0_sa
->d
;
964 for (uint32_t l
= 0; l
< info
->levels
; ++l
) {
965 uint32_t level_w
= isl_align_npot(isl_minify(W0
, l
), image_align_sa
->w
);
966 uint32_t level_h
= isl_align_npot(isl_minify(H0
, l
), image_align_sa
->h
);
967 uint32_t level_d
= isl_align_npot(isl_minify(D0
, l
), image_align_sa
->d
);
969 uint32_t max_layers_horiz
= MIN(level_d
, 1u << l
);
970 uint32_t max_layers_vert
= isl_align(level_d
, 1u << l
) / (1u << l
);
972 total_w
= MAX(total_w
, level_w
* max_layers_horiz
);
973 total_h
+= level_h
* max_layers_vert
;
976 /* GEN4_3D layouts don't really have an array pitch since each LOD has a
977 * different number of horizontal and vertical layers. We have to set it
978 * to something, so at least make it true for LOD0.
980 *array_pitch_el_rows
=
981 isl_align_npot(phys_level0_sa
->h
, image_align_sa
->h
) / fmtl
->bw
;
982 *phys_total_el
= (struct isl_extent2d
) {
983 .w
= isl_assert_div(total_w
, fmtl
->bw
),
984 .h
= isl_assert_div(total_h
, fmtl
->bh
),
989 * A variant of isl_calc_phys_slice0_extent_sa() specific to
990 * ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ.
993 isl_calc_phys_total_extent_el_gen6_stencil_hiz(
994 const struct isl_device
*dev
,
995 const struct isl_surf_init_info
*restrict info
,
996 const struct isl_tile_info
*tile_info
,
997 const struct isl_extent3d
*image_align_sa
,
998 const struct isl_extent4d
*phys_level0_sa
,
999 uint32_t *array_pitch_el_rows
,
1000 struct isl_extent2d
*phys_total_el
)
1002 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
1004 const struct isl_extent2d tile_extent_sa
= {
1005 .w
= tile_info
->logical_extent_el
.w
* fmtl
->bw
,
1006 .h
= tile_info
->logical_extent_el
.h
* fmtl
->bh
,
1008 /* Tile size is a multiple of image alignment */
1009 assert(tile_extent_sa
.w
% image_align_sa
->w
== 0);
1010 assert(tile_extent_sa
.h
% image_align_sa
->h
== 0);
1012 const uint32_t W0
= phys_level0_sa
->w
;
1013 const uint32_t H0
= phys_level0_sa
->h
;
1015 /* Each image has the same height as LOD0 because the hardware thinks
1016 * everything is LOD0
1018 const uint32_t H
= isl_align(H0
, image_align_sa
->h
) * phys_level0_sa
->a
;
1020 uint32_t total_top_w
= 0;
1021 uint32_t total_bottom_w
= 0;
1022 uint32_t total_h
= 0;
1024 for (uint32_t l
= 0; l
< info
->levels
; ++l
) {
1025 const uint32_t W
= isl_minify(W0
, l
);
1027 const uint32_t w
= isl_align(W
, tile_extent_sa
.w
);
1028 const uint32_t h
= isl_align(H
, tile_extent_sa
.h
);
1033 } else if (l
== 1) {
1037 total_bottom_w
+= w
;
1041 *array_pitch_el_rows
=
1042 isl_assert_div(isl_align(H0
, image_align_sa
->h
), fmtl
->bh
);
1043 *phys_total_el
= (struct isl_extent2d
) {
1044 .w
= isl_assert_div(MAX(total_top_w
, total_bottom_w
), fmtl
->bw
),
1045 .h
= isl_assert_div(total_h
, fmtl
->bh
),
1050 * A variant of isl_calc_phys_slice0_extent_sa() specific to
1051 * ISL_DIM_LAYOUT_GEN9_1D.
1054 isl_calc_phys_total_extent_el_gen9_1d(
1055 const struct isl_device
*dev
,
1056 const struct isl_surf_init_info
*restrict info
,
1057 const struct isl_extent3d
*image_align_sa
,
1058 const struct isl_extent4d
*phys_level0_sa
,
1059 uint32_t *array_pitch_el_rows
,
1060 struct isl_extent2d
*phys_total_el
)
1062 MAYBE_UNUSED
const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
1064 assert(phys_level0_sa
->height
== 1);
1065 assert(phys_level0_sa
->depth
== 1);
1066 assert(info
->samples
== 1);
1067 assert(image_align_sa
->w
>= fmtl
->bw
);
1069 uint32_t slice_w
= 0;
1070 const uint32_t W0
= phys_level0_sa
->w
;
1072 for (uint32_t l
= 0; l
< info
->levels
; ++l
) {
1073 uint32_t W
= isl_minify(W0
, l
);
1074 uint32_t w
= isl_align_npot(W
, image_align_sa
->w
);
1079 *array_pitch_el_rows
= 1;
1080 *phys_total_el
= (struct isl_extent2d
) {
1081 .w
= isl_assert_div(slice_w
, fmtl
->bw
),
1082 .h
= phys_level0_sa
->array_len
,
1087 * Calculate the two-dimensional total physical extent of the surface, in
1088 * units of surface elements.
1091 isl_calc_phys_total_extent_el(const struct isl_device
*dev
,
1092 const struct isl_surf_init_info
*restrict info
,
1093 const struct isl_tile_info
*tile_info
,
1094 enum isl_dim_layout dim_layout
,
1095 enum isl_msaa_layout msaa_layout
,
1096 const struct isl_extent3d
*image_align_sa
,
1097 const struct isl_extent4d
*phys_level0_sa
,
1098 enum isl_array_pitch_span array_pitch_span
,
1099 uint32_t *array_pitch_el_rows
,
1100 struct isl_extent2d
*total_extent_el
)
1102 switch (dim_layout
) {
1103 case ISL_DIM_LAYOUT_GEN9_1D
:
1104 assert(array_pitch_span
== ISL_ARRAY_PITCH_SPAN_COMPACT
);
1105 isl_calc_phys_total_extent_el_gen9_1d(dev
, info
,
1106 image_align_sa
, phys_level0_sa
,
1107 array_pitch_el_rows
,
1110 case ISL_DIM_LAYOUT_GEN4_2D
:
1111 isl_calc_phys_total_extent_el_gen4_2d(dev
, info
, tile_info
, msaa_layout
,
1112 image_align_sa
, phys_level0_sa
,
1114 array_pitch_el_rows
,
1117 case ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ
:
1118 assert(array_pitch_span
== ISL_ARRAY_PITCH_SPAN_COMPACT
);
1119 isl_calc_phys_total_extent_el_gen6_stencil_hiz(dev
, info
, tile_info
,
1122 array_pitch_el_rows
,
1125 case ISL_DIM_LAYOUT_GEN4_3D
:
1126 assert(array_pitch_span
== ISL_ARRAY_PITCH_SPAN_COMPACT
);
1127 isl_calc_phys_total_extent_el_gen4_3d(dev
, info
,
1128 image_align_sa
, phys_level0_sa
,
1129 array_pitch_el_rows
,
1136 isl_calc_row_pitch_alignment(const struct isl_surf_init_info
*surf_info
,
1137 const struct isl_tile_info
*tile_info
)
1139 if (tile_info
->tiling
!= ISL_TILING_LINEAR
)
1140 return tile_info
->phys_extent_B
.width
;
1142 /* From the Broadwel PRM >> Volume 2d: Command Reference: Structures >>
1143 * RENDER_SURFACE_STATE Surface Pitch (p349):
1145 * - For linear render target surfaces and surfaces accessed with the
1146 * typed data port messages, the pitch must be a multiple of the
1147 * element size for non-YUV surface formats. Pitch must be
1148 * a multiple of 2 * element size for YUV surface formats.
1150 * - [Requirements for SURFTYPE_BUFFER and SURFTYPE_STRBUF, which we
1151 * ignore because isl doesn't do buffers.]
1153 * - For other linear surfaces, the pitch can be any multiple of
1156 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf_info
->format
);
1157 const uint32_t bs
= fmtl
->bpb
/ 8;
1159 if (surf_info
->usage
& ISL_SURF_USAGE_RENDER_TARGET_BIT
) {
1160 if (isl_format_is_yuv(surf_info
->format
)) {
1171 isl_calc_linear_min_row_pitch(const struct isl_device
*dev
,
1172 const struct isl_surf_init_info
*info
,
1173 const struct isl_extent2d
*phys_total_el
,
1176 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
1177 const uint32_t bs
= fmtl
->bpb
/ 8;
1179 return isl_align_npot(bs
* phys_total_el
->w
, alignment
);
1183 isl_calc_tiled_min_row_pitch(const struct isl_device
*dev
,
1184 const struct isl_surf_init_info
*surf_info
,
1185 const struct isl_tile_info
*tile_info
,
1186 const struct isl_extent2d
*phys_total_el
,
1189 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf_info
->format
);
1191 assert(fmtl
->bpb
% tile_info
->format_bpb
== 0);
1193 const uint32_t tile_el_scale
= fmtl
->bpb
/ tile_info
->format_bpb
;
1194 const uint32_t total_w_tl
=
1195 isl_align_div(phys_total_el
->w
* tile_el_scale
,
1196 tile_info
->logical_extent_el
.width
);
1198 assert(alignment
== tile_info
->phys_extent_B
.width
);
1199 return total_w_tl
* tile_info
->phys_extent_B
.width
;
1203 isl_calc_min_row_pitch(const struct isl_device
*dev
,
1204 const struct isl_surf_init_info
*surf_info
,
1205 const struct isl_tile_info
*tile_info
,
1206 const struct isl_extent2d
*phys_total_el
,
1209 if (tile_info
->tiling
== ISL_TILING_LINEAR
) {
1210 return isl_calc_linear_min_row_pitch(dev
, surf_info
, phys_total_el
,
1213 return isl_calc_tiled_min_row_pitch(dev
, surf_info
, tile_info
,
1214 phys_total_el
, alignment
);
1219 * Is `pitch` in the valid range for a hardware bitfield, if the bitfield's
1220 * size is `bits` bits?
1222 * Hardware pitch fields are offset by 1. For example, if the size of
1223 * RENDER_SURFACE_STATE::SurfacePitch is B bits, then the range of valid
1224 * pitches is [1, 2^b] inclusive. If the surface pitch is N, then
1225 * RENDER_SURFACE_STATE::SurfacePitch must be set to N-1.
1228 pitch_in_range(uint32_t n
, uint32_t bits
)
1231 return likely(bits
!= 0 && 1 <= n
&& n
<= (1 << bits
));
1235 isl_calc_row_pitch(const struct isl_device
*dev
,
1236 const struct isl_surf_init_info
*surf_info
,
1237 const struct isl_tile_info
*tile_info
,
1238 enum isl_dim_layout dim_layout
,
1239 const struct isl_extent2d
*phys_total_el
,
1240 uint32_t *out_row_pitch
)
1242 const uint32_t alignment
=
1243 isl_calc_row_pitch_alignment(surf_info
, tile_info
);
1245 const uint32_t min_row_pitch
=
1246 isl_calc_min_row_pitch(dev
, surf_info
, tile_info
, phys_total_el
,
1249 uint32_t row_pitch
= min_row_pitch
;
1251 if (surf_info
->row_pitch
!= 0) {
1252 row_pitch
= surf_info
->row_pitch
;
1254 if (row_pitch
< min_row_pitch
)
1257 if (row_pitch
% alignment
!= 0)
1261 const uint32_t row_pitch_tiles
= row_pitch
/ tile_info
->phys_extent_B
.width
;
1266 if (dim_layout
== ISL_DIM_LAYOUT_GEN9_1D
) {
1267 /* SurfacePitch is ignored for this layout. */
1271 if ((surf_info
->usage
& (ISL_SURF_USAGE_RENDER_TARGET_BIT
|
1272 ISL_SURF_USAGE_TEXTURE_BIT
|
1273 ISL_SURF_USAGE_STORAGE_BIT
)) &&
1274 !pitch_in_range(row_pitch
, RENDER_SURFACE_STATE_SurfacePitch_bits(dev
->info
)))
1277 if ((surf_info
->usage
& (ISL_SURF_USAGE_CCS_BIT
|
1278 ISL_SURF_USAGE_MCS_BIT
)) &&
1279 !pitch_in_range(row_pitch_tiles
, RENDER_SURFACE_STATE_AuxiliarySurfacePitch_bits(dev
->info
)))
1282 if ((surf_info
->usage
& ISL_SURF_USAGE_DEPTH_BIT
) &&
1283 !pitch_in_range(row_pitch
, _3DSTATE_DEPTH_BUFFER_SurfacePitch_bits(dev
->info
)))
1286 if ((surf_info
->usage
& ISL_SURF_USAGE_HIZ_BIT
) &&
1287 !pitch_in_range(row_pitch
, _3DSTATE_HIER_DEPTH_BUFFER_SurfacePitch_bits(dev
->info
)))
1290 if (surf_info
->usage
& ISL_SURF_USAGE_STENCIL_BIT
)
1291 isl_finishme("validate row pitch of stencil surfaces");
1294 *out_row_pitch
= row_pitch
;
1299 * Calculate and apply any padding required for the surface.
1301 * @param[inout] total_h_el is updated with the new height
1302 * @param[out] pad_bytes is overwritten with additional padding requirements.
1305 isl_apply_surface_padding(const struct isl_device
*dev
,
1306 const struct isl_surf_init_info
*restrict info
,
1307 const struct isl_tile_info
*tile_info
,
1308 uint32_t *total_h_el
,
1309 uint32_t *pad_bytes
)
1311 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
1315 /* From the Broadwell PRM >> Volume 5: Memory Views >> Common Surface
1316 * Formats >> Surface Padding Requirements >> Render Target and Media
1319 * The data port accesses data (pixels) outside of the surface if they
1320 * are contained in the same cache request as pixels that are within the
1321 * surface. These pixels will not be returned by the requesting message,
1322 * however if these pixels lie outside of defined pages in the GTT,
1323 * a GTT error will result when the cache request is processed. In
1324 * order to avoid these GTT errors, “padding” at the bottom of the
1325 * surface is sometimes necessary.
1327 * From the Broadwell PRM >> Volume 5: Memory Views >> Common Surface
1328 * Formats >> Surface Padding Requirements >> Sampling Engine Surfaces:
1330 * ... Lots of padding requirements, all listed separately below.
1333 /* We can safely ignore the first padding requirement, quoted below,
1334 * because isl doesn't do buffers.
1336 * - [pre-BDW] For buffers, which have no inherent “height,” padding
1337 * requirements are different. A buffer must be padded to the next
1338 * multiple of 256 array elements, with an additional 16 bytes added
1339 * beyond that to account for the L1 cache line.
1343 * - For compressed textures [...], padding at the bottom of the surface
1344 * is to an even compressed row.
1346 if (isl_format_is_compressed(info
->format
))
1347 *total_h_el
= isl_align(*total_h_el
, 2);
1350 * - For cube surfaces, an additional two rows of padding are required
1351 * at the bottom of the surface.
1353 if (info
->usage
& ISL_SURF_USAGE_CUBE_BIT
)
1357 * - For packed YUV, 96 bpt, 48 bpt, and 24 bpt surface formats,
1358 * additional padding is required. These surfaces require an extra row
1359 * plus 16 bytes of padding at the bottom in addition to the general
1360 * padding requirements.
1362 if (isl_format_is_yuv(info
->format
) &&
1363 (fmtl
->bpb
== 96 || fmtl
->bpb
== 48|| fmtl
->bpb
== 24)) {
1369 * - For linear surfaces, additional padding of 64 bytes is required at
1370 * the bottom of the surface. This is in addition to the padding
1373 if (tile_info
->tiling
== ISL_TILING_LINEAR
)
1376 /* The below text weakens, not strengthens, the padding requirements for
1377 * linear surfaces. Therefore we can safely ignore it.
1379 * - [BDW+] For SURFTYPE_BUFFER, SURFTYPE_1D, and SURFTYPE_2D non-array,
1380 * non-MSAA, non-mip-mapped surfaces in linear memory, the only
1381 * padding requirement is to the next aligned 64-byte boundary beyond
1382 * the end of the surface. The rest of the padding requirements
1383 * documented above do not apply to these surfaces.
1387 * - [SKL+] For SURFTYPE_2D and SURFTYPE_3D with linear mode and
1388 * height % 4 != 0, the surface must be padded with
1389 * 4-(height % 4)*Surface Pitch # of bytes.
1391 if (ISL_DEV_GEN(dev
) >= 9 &&
1392 tile_info
->tiling
== ISL_TILING_LINEAR
&&
1393 (info
->dim
== ISL_SURF_DIM_2D
|| info
->dim
== ISL_SURF_DIM_3D
)) {
1394 *total_h_el
= isl_align(*total_h_el
, 4);
1398 * - [SKL+] For SURFTYPE_1D with linear mode, the surface must be padded
1399 * to 4 times the Surface Pitch # of bytes
1401 if (ISL_DEV_GEN(dev
) >= 9 &&
1402 tile_info
->tiling
== ISL_TILING_LINEAR
&&
1403 info
->dim
== ISL_SURF_DIM_1D
) {
1409 isl_surf_init_s(const struct isl_device
*dev
,
1410 struct isl_surf
*surf
,
1411 const struct isl_surf_init_info
*restrict info
)
1413 const struct isl_format_layout
*fmtl
= isl_format_get_layout(info
->format
);
1415 const struct isl_extent4d logical_level0_px
= {
1419 .a
= info
->array_len
,
1422 enum isl_tiling tiling
;
1423 if (!isl_surf_choose_tiling(dev
, info
, &tiling
))
1426 struct isl_tile_info tile_info
;
1427 isl_tiling_get_info(tiling
, fmtl
->bpb
, &tile_info
);
1429 const enum isl_dim_layout dim_layout
=
1430 isl_surf_choose_dim_layout(dev
, info
->dim
, tiling
);
1432 enum isl_msaa_layout msaa_layout
;
1433 if (!isl_choose_msaa_layout(dev
, info
, tiling
, &msaa_layout
))
1436 struct isl_extent3d image_align_el
;
1437 isl_choose_image_alignment_el(dev
, info
, tiling
, dim_layout
, msaa_layout
,
1440 struct isl_extent3d image_align_sa
=
1441 isl_extent3d_el_to_sa(info
->format
, image_align_el
);
1443 struct isl_extent4d phys_level0_sa
;
1444 isl_calc_phys_level0_extent_sa(dev
, info
, dim_layout
, tiling
, msaa_layout
,
1446 assert(phys_level0_sa
.w
% fmtl
->bw
== 0);
1447 assert(phys_level0_sa
.h
% fmtl
->bh
== 0);
1449 enum isl_array_pitch_span array_pitch_span
=
1450 isl_choose_array_pitch_span(dev
, info
, dim_layout
, &phys_level0_sa
);
1452 uint32_t array_pitch_el_rows
;
1453 struct isl_extent2d phys_total_el
;
1454 isl_calc_phys_total_extent_el(dev
, info
, &tile_info
,
1455 dim_layout
, msaa_layout
,
1456 &image_align_sa
, &phys_level0_sa
,
1457 array_pitch_span
, &array_pitch_el_rows
,
1460 uint32_t padded_h_el
= phys_total_el
.h
;
1462 isl_apply_surface_padding(dev
, info
, &tile_info
, &padded_h_el
, &pad_bytes
);
1465 if (!isl_calc_row_pitch(dev
, info
, &tile_info
, dim_layout
,
1466 &phys_total_el
, &row_pitch
))
1469 uint32_t base_alignment
;
1471 if (tiling
== ISL_TILING_LINEAR
) {
1472 size
= row_pitch
* padded_h_el
+ pad_bytes
;
1474 /* From the Broadwell PRM Vol 2d, RENDER_SURFACE_STATE::SurfaceBaseAddress:
1476 * "The Base Address for linear render target surfaces and surfaces
1477 * accessed with the typed surface read/write data port messages must
1478 * be element-size aligned, for non-YUV surface formats, or a
1479 * multiple of 2 element-sizes for YUV surface formats. Other linear
1480 * surfaces have no alignment requirements (byte alignment is
1483 base_alignment
= MAX(1, info
->min_alignment
);
1484 if (info
->usage
& ISL_SURF_USAGE_RENDER_TARGET_BIT
) {
1485 if (isl_format_is_yuv(info
->format
)) {
1486 base_alignment
= MAX(base_alignment
, fmtl
->bpb
/ 4);
1488 base_alignment
= MAX(base_alignment
, fmtl
->bpb
/ 8);
1491 base_alignment
= isl_round_up_to_power_of_two(base_alignment
);
1493 padded_h_el
+= isl_align_div_npot(pad_bytes
, row_pitch
);
1494 const uint32_t total_h_tl
=
1495 isl_align_div(padded_h_el
, tile_info
.logical_extent_el
.height
);
1497 size
= total_h_tl
* tile_info
.phys_extent_B
.height
* row_pitch
;
1499 const uint32_t tile_size
= tile_info
.phys_extent_B
.width
*
1500 tile_info
.phys_extent_B
.height
;
1501 assert(isl_is_pow2(info
->min_alignment
) && isl_is_pow2(tile_size
));
1502 base_alignment
= MAX(info
->min_alignment
, tile_size
);
1505 if (ISL_DEV_GEN(dev
) < 9) {
1506 /* From the Broadwell PRM Vol 5, Surface Layout:
1508 * "In addition to restrictions on maximum height, width, and depth,
1509 * surfaces are also restricted to a maximum size in bytes. This
1510 * maximum is 2 GB for all products and all surface types."
1512 * This comment is applicable to all Pre-gen9 platforms.
1514 if (size
> (uint64_t) 1 << 31)
1517 /* From the Skylake PRM Vol 5, Maximum Surface Size in Bytes:
1518 * "In addition to restrictions on maximum height, width, and depth,
1519 * surfaces are also restricted to a maximum size of 2^38 bytes.
1520 * All pixels within the surface must be contained within 2^38 bytes
1521 * of the base address."
1523 if (size
> (uint64_t) 1 << 38)
1527 *surf
= (struct isl_surf
) {
1529 .dim_layout
= dim_layout
,
1530 .msaa_layout
= msaa_layout
,
1532 .format
= info
->format
,
1534 .levels
= info
->levels
,
1535 .samples
= info
->samples
,
1537 .image_alignment_el
= image_align_el
,
1538 .logical_level0_px
= logical_level0_px
,
1539 .phys_level0_sa
= phys_level0_sa
,
1542 .alignment
= base_alignment
,
1543 .row_pitch
= row_pitch
,
1544 .array_pitch_el_rows
= array_pitch_el_rows
,
1545 .array_pitch_span
= array_pitch_span
,
1547 .usage
= info
->usage
,
1554 isl_surf_get_tile_info(const struct isl_surf
*surf
,
1555 struct isl_tile_info
*tile_info
)
1557 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf
->format
);
1558 isl_tiling_get_info(surf
->tiling
, fmtl
->bpb
, tile_info
);
1562 isl_surf_get_hiz_surf(const struct isl_device
*dev
,
1563 const struct isl_surf
*surf
,
1564 struct isl_surf
*hiz_surf
)
1566 assert(ISL_DEV_GEN(dev
) >= 5 && ISL_DEV_USE_SEPARATE_STENCIL(dev
));
1568 /* Multisampled depth is always interleaved */
1569 assert(surf
->msaa_layout
== ISL_MSAA_LAYOUT_NONE
||
1570 surf
->msaa_layout
== ISL_MSAA_LAYOUT_INTERLEAVED
);
1572 /* From the Broadwell PRM Vol. 7, "Hierarchical Depth Buffer":
1574 * "The Surface Type, Height, Width, Depth, Minimum Array Element, Render
1575 * Target View Extent, and Depth Coordinate Offset X/Y of the
1576 * hierarchical depth buffer are inherited from the depth buffer. The
1577 * height and width of the hierarchical depth buffer that must be
1578 * allocated are computed by the following formulas, where HZ is the
1579 * hierarchical depth buffer and Z is the depth buffer. The Z_Height,
1580 * Z_Width, and Z_Depth values given in these formulas are those present
1581 * in 3DSTATE_DEPTH_BUFFER incremented by one.
1583 * "The value of Z_Height and Z_Width must each be multiplied by 2 before
1584 * being applied to the table below if Number of Multisamples is set to
1585 * NUMSAMPLES_4. The value of Z_Height must be multiplied by 2 and
1586 * Z_Width must be multiplied by 4 before being applied to the table
1587 * below if Number of Multisamples is set to NUMSAMPLES_8."
1589 * In the Sky Lake PRM, the second paragraph is replaced with this:
1591 * "The Z_Height and Z_Width values must equal those present in
1592 * 3DSTATE_DEPTH_BUFFER incremented by one."
1594 * In other words, on Sandy Bridge through Broadwell, each 128-bit HiZ
1595 * block corresponds to a region of 8x4 samples in the primary depth
1596 * surface. On Sky Lake, on the other hand, each HiZ block corresponds to
1597 * a region of 8x4 pixels in the primary depth surface regardless of the
1598 * number of samples. The dimensions of a HiZ block in both pixels and
1599 * samples are given in the table below:
1601 * | SNB - BDW | SKL+
1602 * ------+-----------+-------------
1603 * 1x | 8 x 4 sa | 8 x 4 sa
1604 * MSAA | 8 x 4 px | 8 x 4 px
1605 * ------+-----------+-------------
1606 * 2x | 8 x 4 sa | 16 x 4 sa
1607 * MSAA | 4 x 4 px | 8 x 4 px
1608 * ------+-----------+-------------
1609 * 4x | 8 x 4 sa | 16 x 8 sa
1610 * MSAA | 4 x 2 px | 8 x 4 px
1611 * ------+-----------+-------------
1612 * 8x | 8 x 4 sa | 32 x 8 sa
1613 * MSAA | 2 x 2 px | 8 x 4 px
1614 * ------+-----------+-------------
1615 * 16x | N/A | 32 x 16 sa
1616 * MSAA | N/A | 8 x 4 px
1617 * ------+-----------+-------------
1619 * There are a number of different ways that this discrepency could be
1620 * handled. The way we have chosen is to simply make MSAA HiZ have the
1621 * same number of samples as the parent surface pre-Sky Lake and always be
1622 * single-sampled on Sky Lake and above. Since the block sizes of
1623 * compressed formats are given in samples, this neatly handles everything
1624 * without the need for additional HiZ formats with different block sizes
1627 const unsigned samples
= ISL_DEV_GEN(dev
) >= 9 ? 1 : surf
->samples
;
1629 return isl_surf_init(dev
, hiz_surf
,
1631 .format
= ISL_FORMAT_HIZ
,
1632 .width
= surf
->logical_level0_px
.width
,
1633 .height
= surf
->logical_level0_px
.height
,
1634 .depth
= surf
->logical_level0_px
.depth
,
1635 .levels
= surf
->levels
,
1636 .array_len
= surf
->logical_level0_px
.array_len
,
1638 .usage
= ISL_SURF_USAGE_HIZ_BIT
,
1639 .tiling_flags
= ISL_TILING_HIZ_BIT
);
1643 isl_surf_get_mcs_surf(const struct isl_device
*dev
,
1644 const struct isl_surf
*surf
,
1645 struct isl_surf
*mcs_surf
)
1647 /* It must be multisampled with an array layout */
1648 assert(surf
->samples
> 1 && surf
->msaa_layout
== ISL_MSAA_LAYOUT_ARRAY
);
1650 /* The following are true of all multisampled surfaces */
1651 assert(surf
->dim
== ISL_SURF_DIM_2D
);
1652 assert(surf
->levels
== 1);
1653 assert(surf
->logical_level0_px
.depth
== 1);
1655 /* The "Auxiliary Surface Pitch" field in RENDER_SURFACE_STATE is only 9
1656 * bits which means the maximum pitch of a compression surface is 512
1657 * tiles or 64KB (since MCS is always Y-tiled). Since a 16x MCS buffer is
1658 * 64bpp, this gives us a maximum width of 8192 pixels. We can create
1659 * larger multisampled surfaces, we just can't compress them. For 2x, 4x,
1660 * and 8x, we have enough room for the full 16k supported by the hardware.
1662 if (surf
->samples
== 16 && surf
->logical_level0_px
.width
> 8192)
1665 enum isl_format mcs_format
;
1666 switch (surf
->samples
) {
1667 case 2: mcs_format
= ISL_FORMAT_MCS_2X
; break;
1668 case 4: mcs_format
= ISL_FORMAT_MCS_4X
; break;
1669 case 8: mcs_format
= ISL_FORMAT_MCS_8X
; break;
1670 case 16: mcs_format
= ISL_FORMAT_MCS_16X
; break;
1672 unreachable("Invalid sample count");
1675 return isl_surf_init(dev
, mcs_surf
,
1676 .dim
= ISL_SURF_DIM_2D
,
1677 .format
= mcs_format
,
1678 .width
= surf
->logical_level0_px
.width
,
1679 .height
= surf
->logical_level0_px
.height
,
1682 .array_len
= surf
->logical_level0_px
.array_len
,
1683 .samples
= 1, /* MCS surfaces are really single-sampled */
1684 .usage
= ISL_SURF_USAGE_MCS_BIT
,
1685 .tiling_flags
= ISL_TILING_Y0_BIT
);
1689 isl_surf_get_ccs_surf(const struct isl_device
*dev
,
1690 const struct isl_surf
*surf
,
1691 struct isl_surf
*ccs_surf
)
1693 assert(surf
->samples
== 1 && surf
->msaa_layout
== ISL_MSAA_LAYOUT_NONE
);
1694 assert(ISL_DEV_GEN(dev
) >= 7);
1696 if (surf
->usage
& ISL_SURF_USAGE_DISABLE_AUX_BIT
)
1699 if (ISL_DEV_GEN(dev
) <= 8 && surf
->dim
!= ISL_SURF_DIM_2D
)
1702 if (isl_format_is_compressed(surf
->format
))
1705 /* TODO: More conditions where it can fail. */
1707 enum isl_format ccs_format
;
1708 if (ISL_DEV_GEN(dev
) >= 9) {
1709 if (!isl_tiling_is_any_y(surf
->tiling
))
1712 switch (isl_format_get_layout(surf
->format
)->bpb
) {
1713 case 32: ccs_format
= ISL_FORMAT_GEN9_CCS_32BPP
; break;
1714 case 64: ccs_format
= ISL_FORMAT_GEN9_CCS_64BPP
; break;
1715 case 128: ccs_format
= ISL_FORMAT_GEN9_CCS_128BPP
; break;
1719 } else if (surf
->tiling
== ISL_TILING_Y0
) {
1720 switch (isl_format_get_layout(surf
->format
)->bpb
) {
1721 case 32: ccs_format
= ISL_FORMAT_GEN7_CCS_32BPP_Y
; break;
1722 case 64: ccs_format
= ISL_FORMAT_GEN7_CCS_64BPP_Y
; break;
1723 case 128: ccs_format
= ISL_FORMAT_GEN7_CCS_128BPP_Y
; break;
1727 } else if (surf
->tiling
== ISL_TILING_X
) {
1728 switch (isl_format_get_layout(surf
->format
)->bpb
) {
1729 case 32: ccs_format
= ISL_FORMAT_GEN7_CCS_32BPP_X
; break;
1730 case 64: ccs_format
= ISL_FORMAT_GEN7_CCS_64BPP_X
; break;
1731 case 128: ccs_format
= ISL_FORMAT_GEN7_CCS_128BPP_X
; break;
1739 return isl_surf_init(dev
, ccs_surf
,
1741 .format
= ccs_format
,
1742 .width
= surf
->logical_level0_px
.width
,
1743 .height
= surf
->logical_level0_px
.height
,
1744 .depth
= surf
->logical_level0_px
.depth
,
1745 .levels
= surf
->levels
,
1746 .array_len
= surf
->logical_level0_px
.array_len
,
1748 .usage
= ISL_SURF_USAGE_CCS_BIT
,
1749 .tiling_flags
= ISL_TILING_CCS_BIT
);
1753 isl_surf_fill_state_s(const struct isl_device
*dev
, void *state
,
1754 const struct isl_surf_fill_state_info
*restrict info
)
1757 isl_surf_usage_flags_t _base_usage
=
1758 info
->view
->usage
& (ISL_SURF_USAGE_RENDER_TARGET_BIT
|
1759 ISL_SURF_USAGE_TEXTURE_BIT
|
1760 ISL_SURF_USAGE_STORAGE_BIT
);
1761 /* They may only specify one of the above bits at a time */
1762 assert(__builtin_popcount(_base_usage
) == 1);
1763 /* The only other allowed bit is ISL_SURF_USAGE_CUBE_BIT */
1764 assert((info
->view
->usage
& ~ISL_SURF_USAGE_CUBE_BIT
) == _base_usage
);
1767 if (info
->surf
->dim
== ISL_SURF_DIM_3D
) {
1768 assert(info
->view
->base_array_layer
+ info
->view
->array_len
<=
1769 info
->surf
->logical_level0_px
.depth
);
1771 assert(info
->view
->base_array_layer
+ info
->view
->array_len
<=
1772 info
->surf
->logical_level0_px
.array_len
);
1775 switch (ISL_DEV_GEN(dev
)) {
1777 if (ISL_DEV_IS_G4X(dev
)) {
1778 /* G45 surface state is the same as gen5 */
1779 isl_gen5_surf_fill_state_s(dev
, state
, info
);
1781 isl_gen4_surf_fill_state_s(dev
, state
, info
);
1785 isl_gen5_surf_fill_state_s(dev
, state
, info
);
1788 isl_gen6_surf_fill_state_s(dev
, state
, info
);
1791 if (ISL_DEV_IS_HASWELL(dev
)) {
1792 isl_gen75_surf_fill_state_s(dev
, state
, info
);
1794 isl_gen7_surf_fill_state_s(dev
, state
, info
);
1798 isl_gen8_surf_fill_state_s(dev
, state
, info
);
1801 isl_gen9_surf_fill_state_s(dev
, state
, info
);
1804 isl_gen10_surf_fill_state_s(dev
, state
, info
);
1807 assert(!"Cannot fill surface state for this gen");
1812 isl_buffer_fill_state_s(const struct isl_device
*dev
, void *state
,
1813 const struct isl_buffer_fill_state_info
*restrict info
)
1815 switch (ISL_DEV_GEN(dev
)) {
1818 /* Gen 4-5 are all the same when it comes to buffer surfaces */
1819 isl_gen5_buffer_fill_state_s(state
, info
);
1822 isl_gen6_buffer_fill_state_s(state
, info
);
1825 if (ISL_DEV_IS_HASWELL(dev
)) {
1826 isl_gen75_buffer_fill_state_s(state
, info
);
1828 isl_gen7_buffer_fill_state_s(state
, info
);
1832 isl_gen8_buffer_fill_state_s(state
, info
);
1835 isl_gen9_buffer_fill_state_s(state
, info
);
1838 isl_gen10_buffer_fill_state_s(state
, info
);
1841 assert(!"Cannot fill surface state for this gen");
1846 isl_emit_depth_stencil_hiz_s(const struct isl_device
*dev
, void *batch
,
1847 const struct isl_depth_stencil_hiz_emit_info
*restrict info
)
1849 if (info
->depth_surf
&& info
->stencil_surf
) {
1850 if (!dev
->info
->has_hiz_and_separate_stencil
) {
1851 assert(info
->depth_surf
== info
->stencil_surf
);
1852 assert(info
->depth_address
== info
->stencil_address
);
1854 assert(info
->depth_surf
->dim
== info
->stencil_surf
->dim
);
1857 if (info
->depth_surf
) {
1858 assert((info
->depth_surf
->usage
& ISL_SURF_USAGE_DEPTH_BIT
));
1859 if (info
->depth_surf
->dim
== ISL_SURF_DIM_3D
) {
1860 assert(info
->view
->base_array_layer
+ info
->view
->array_len
<=
1861 info
->depth_surf
->logical_level0_px
.depth
);
1863 assert(info
->view
->base_array_layer
+ info
->view
->array_len
<=
1864 info
->depth_surf
->logical_level0_px
.array_len
);
1868 if (info
->stencil_surf
) {
1869 assert((info
->stencil_surf
->usage
& ISL_SURF_USAGE_STENCIL_BIT
));
1870 if (info
->stencil_surf
->dim
== ISL_SURF_DIM_3D
) {
1871 assert(info
->view
->base_array_layer
+ info
->view
->array_len
<=
1872 info
->stencil_surf
->logical_level0_px
.depth
);
1874 assert(info
->view
->base_array_layer
+ info
->view
->array_len
<=
1875 info
->stencil_surf
->logical_level0_px
.array_len
);
1879 switch (ISL_DEV_GEN(dev
)) {
1881 if (ISL_DEV_IS_G4X(dev
)) {
1882 /* G45 surface state is the same as gen5 */
1883 isl_gen5_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1885 isl_gen4_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1889 isl_gen5_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1892 isl_gen6_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1895 if (ISL_DEV_IS_HASWELL(dev
)) {
1896 isl_gen75_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1898 isl_gen7_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1902 isl_gen8_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1905 isl_gen9_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1908 isl_gen10_emit_depth_stencil_hiz_s(dev
, batch
, info
);
1911 assert(!"Cannot fill surface state for this gen");
1916 * A variant of isl_surf_get_image_offset_sa() specific to
1917 * ISL_DIM_LAYOUT_GEN4_2D.
1920 get_image_offset_sa_gen4_2d(const struct isl_surf
*surf
,
1921 uint32_t level
, uint32_t logical_array_layer
,
1922 uint32_t *x_offset_sa
,
1923 uint32_t *y_offset_sa
)
1925 assert(level
< surf
->levels
);
1926 if (surf
->dim
== ISL_SURF_DIM_3D
)
1927 assert(logical_array_layer
< surf
->logical_level0_px
.depth
);
1929 assert(logical_array_layer
< surf
->logical_level0_px
.array_len
);
1931 const struct isl_extent3d image_align_sa
=
1932 isl_surf_get_image_alignment_sa(surf
);
1934 const uint32_t W0
= surf
->phys_level0_sa
.width
;
1935 const uint32_t H0
= surf
->phys_level0_sa
.height
;
1937 const uint32_t phys_layer
= logical_array_layer
*
1938 (surf
->msaa_layout
== ISL_MSAA_LAYOUT_ARRAY
? surf
->samples
: 1);
1941 uint32_t y
= phys_layer
* isl_surf_get_array_pitch_sa_rows(surf
);
1943 for (uint32_t l
= 0; l
< level
; ++l
) {
1945 uint32_t W
= isl_minify(W0
, l
);
1946 x
+= isl_align_npot(W
, image_align_sa
.w
);
1948 uint32_t H
= isl_minify(H0
, l
);
1949 y
+= isl_align_npot(H
, image_align_sa
.h
);
1958 * A variant of isl_surf_get_image_offset_sa() specific to
1959 * ISL_DIM_LAYOUT_GEN4_3D.
1962 get_image_offset_sa_gen4_3d(const struct isl_surf
*surf
,
1963 uint32_t level
, uint32_t logical_z_offset_px
,
1964 uint32_t *x_offset_sa
,
1965 uint32_t *y_offset_sa
)
1967 assert(level
< surf
->levels
);
1968 if (surf
->dim
== ISL_SURF_DIM_3D
) {
1969 assert(surf
->phys_level0_sa
.array_len
== 1);
1970 assert(logical_z_offset_px
< isl_minify(surf
->phys_level0_sa
.depth
, level
));
1972 assert(surf
->dim
== ISL_SURF_DIM_2D
);
1973 assert(surf
->usage
& ISL_SURF_USAGE_CUBE_BIT
);
1974 assert(surf
->phys_level0_sa
.array_len
== 6);
1975 assert(logical_z_offset_px
< surf
->phys_level0_sa
.array_len
);
1978 const struct isl_extent3d image_align_sa
=
1979 isl_surf_get_image_alignment_sa(surf
);
1981 const uint32_t W0
= surf
->phys_level0_sa
.width
;
1982 const uint32_t H0
= surf
->phys_level0_sa
.height
;
1983 const uint32_t D0
= surf
->phys_level0_sa
.depth
;
1984 const uint32_t AL
= surf
->phys_level0_sa
.array_len
;
1989 for (uint32_t l
= 0; l
< level
; ++l
) {
1990 const uint32_t level_h
= isl_align_npot(isl_minify(H0
, l
), image_align_sa
.h
);
1991 const uint32_t level_d
=
1992 isl_align_npot(surf
->dim
== ISL_SURF_DIM_3D
? isl_minify(D0
, l
) : AL
,
1994 const uint32_t max_layers_vert
= isl_align(level_d
, 1u << l
) / (1u << l
);
1996 y
+= level_h
* max_layers_vert
;
1999 const uint32_t level_w
= isl_align_npot(isl_minify(W0
, level
), image_align_sa
.w
);
2000 const uint32_t level_h
= isl_align_npot(isl_minify(H0
, level
), image_align_sa
.h
);
2001 const uint32_t level_d
=
2002 isl_align_npot(surf
->dim
== ISL_SURF_DIM_3D
? isl_minify(D0
, level
) : AL
,
2005 const uint32_t max_layers_horiz
= MIN(level_d
, 1u << level
);
2007 x
+= level_w
* (logical_z_offset_px
% max_layers_horiz
);
2008 y
+= level_h
* (logical_z_offset_px
/ max_layers_horiz
);
2015 get_image_offset_sa_gen6_stencil_hiz(const struct isl_surf
*surf
,
2017 uint32_t logical_array_layer
,
2018 uint32_t *x_offset_sa
,
2019 uint32_t *y_offset_sa
)
2021 assert(level
< surf
->levels
);
2022 assert(surf
->logical_level0_px
.depth
== 1);
2023 assert(logical_array_layer
< surf
->logical_level0_px
.array_len
);
2025 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf
->format
);
2027 const struct isl_extent3d image_align_sa
=
2028 isl_surf_get_image_alignment_sa(surf
);
2030 struct isl_tile_info tile_info
;
2031 isl_tiling_get_info(surf
->tiling
, fmtl
->bpb
, &tile_info
);
2032 const struct isl_extent2d tile_extent_sa
= {
2033 .w
= tile_info
.logical_extent_el
.w
* fmtl
->bw
,
2034 .h
= tile_info
.logical_extent_el
.h
* fmtl
->bh
,
2036 /* Tile size is a multiple of image alignment */
2037 assert(tile_extent_sa
.w
% image_align_sa
.w
== 0);
2038 assert(tile_extent_sa
.h
% image_align_sa
.h
== 0);
2040 const uint32_t W0
= surf
->phys_level0_sa
.w
;
2041 const uint32_t H0
= surf
->phys_level0_sa
.h
;
2043 /* Each image has the same height as LOD0 because the hardware thinks
2044 * everything is LOD0
2046 const uint32_t H
= isl_align(H0
, image_align_sa
.h
);
2048 /* Quick sanity check for consistency */
2049 if (surf
->phys_level0_sa
.array_len
> 1)
2050 assert(surf
->array_pitch_el_rows
== isl_assert_div(H
, fmtl
->bh
));
2052 uint32_t x
= 0, y
= 0;
2053 for (uint32_t l
= 0; l
< level
; ++l
) {
2054 const uint32_t W
= isl_minify(W0
, l
);
2056 const uint32_t w
= isl_align(W
, tile_extent_sa
.w
);
2057 const uint32_t h
= isl_align(H
* surf
->phys_level0_sa
.a
,
2067 y
+= H
* logical_array_layer
;
2074 * A variant of isl_surf_get_image_offset_sa() specific to
2075 * ISL_DIM_LAYOUT_GEN9_1D.
2078 get_image_offset_sa_gen9_1d(const struct isl_surf
*surf
,
2079 uint32_t level
, uint32_t layer
,
2080 uint32_t *x_offset_sa
,
2081 uint32_t *y_offset_sa
)
2083 assert(level
< surf
->levels
);
2084 assert(layer
< surf
->phys_level0_sa
.array_len
);
2085 assert(surf
->phys_level0_sa
.height
== 1);
2086 assert(surf
->phys_level0_sa
.depth
== 1);
2087 assert(surf
->samples
== 1);
2089 const uint32_t W0
= surf
->phys_level0_sa
.width
;
2090 const struct isl_extent3d image_align_sa
=
2091 isl_surf_get_image_alignment_sa(surf
);
2095 for (uint32_t l
= 0; l
< level
; ++l
) {
2096 uint32_t W
= isl_minify(W0
, l
);
2097 uint32_t w
= isl_align_npot(W
, image_align_sa
.w
);
2103 *y_offset_sa
= layer
* isl_surf_get_array_pitch_sa_rows(surf
);
2107 * Calculate the offset, in units of surface samples, to a subimage in the
2110 * @invariant level < surface levels
2111 * @invariant logical_array_layer < logical array length of surface
2112 * @invariant logical_z_offset_px < logical depth of surface at level
2115 isl_surf_get_image_offset_sa(const struct isl_surf
*surf
,
2117 uint32_t logical_array_layer
,
2118 uint32_t logical_z_offset_px
,
2119 uint32_t *x_offset_sa
,
2120 uint32_t *y_offset_sa
)
2122 assert(level
< surf
->levels
);
2123 assert(logical_array_layer
< surf
->logical_level0_px
.array_len
);
2124 assert(logical_z_offset_px
2125 < isl_minify(surf
->logical_level0_px
.depth
, level
));
2127 switch (surf
->dim_layout
) {
2128 case ISL_DIM_LAYOUT_GEN9_1D
:
2129 get_image_offset_sa_gen9_1d(surf
, level
, logical_array_layer
,
2130 x_offset_sa
, y_offset_sa
);
2132 case ISL_DIM_LAYOUT_GEN4_2D
:
2133 get_image_offset_sa_gen4_2d(surf
, level
, logical_array_layer
2134 + logical_z_offset_px
,
2135 x_offset_sa
, y_offset_sa
);
2137 case ISL_DIM_LAYOUT_GEN4_3D
:
2138 get_image_offset_sa_gen4_3d(surf
, level
, logical_array_layer
+
2139 logical_z_offset_px
,
2140 x_offset_sa
, y_offset_sa
);
2142 case ISL_DIM_LAYOUT_GEN6_STENCIL_HIZ
:
2143 get_image_offset_sa_gen6_stencil_hiz(surf
, level
, logical_array_layer
+
2144 logical_z_offset_px
,
2145 x_offset_sa
, y_offset_sa
);
2149 unreachable("not reached");
2154 isl_surf_get_image_offset_el(const struct isl_surf
*surf
,
2156 uint32_t logical_array_layer
,
2157 uint32_t logical_z_offset_px
,
2158 uint32_t *x_offset_el
,
2159 uint32_t *y_offset_el
)
2161 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf
->format
);
2163 assert(level
< surf
->levels
);
2164 assert(logical_array_layer
< surf
->logical_level0_px
.array_len
);
2165 assert(logical_z_offset_px
2166 < isl_minify(surf
->logical_level0_px
.depth
, level
));
2168 uint32_t x_offset_sa
, y_offset_sa
;
2169 isl_surf_get_image_offset_sa(surf
, level
,
2170 logical_array_layer
,
2171 logical_z_offset_px
,
2175 *x_offset_el
= x_offset_sa
/ fmtl
->bw
;
2176 *y_offset_el
= y_offset_sa
/ fmtl
->bh
;
2180 isl_surf_get_image_offset_B_tile_sa(const struct isl_surf
*surf
,
2182 uint32_t logical_array_layer
,
2183 uint32_t logical_z_offset_px
,
2185 uint32_t *x_offset_sa
,
2186 uint32_t *y_offset_sa
)
2188 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf
->format
);
2190 uint32_t total_x_offset_el
, total_y_offset_el
;
2191 isl_surf_get_image_offset_el(surf
, level
, logical_array_layer
,
2192 logical_z_offset_px
,
2194 &total_y_offset_el
);
2196 uint32_t x_offset_el
, y_offset_el
;
2197 isl_tiling_get_intratile_offset_el(surf
->tiling
, fmtl
->bpb
,
2206 *x_offset_sa
= x_offset_el
* fmtl
->bw
;
2208 assert(x_offset_el
== 0);
2212 *y_offset_sa
= y_offset_el
* fmtl
->bh
;
2214 assert(y_offset_el
== 0);
2219 isl_tiling_get_intratile_offset_el(enum isl_tiling tiling
,
2222 uint32_t total_x_offset_el
,
2223 uint32_t total_y_offset_el
,
2224 uint32_t *base_address_offset
,
2225 uint32_t *x_offset_el
,
2226 uint32_t *y_offset_el
)
2228 if (tiling
== ISL_TILING_LINEAR
) {
2229 assert(bpb
% 8 == 0);
2230 *base_address_offset
= total_y_offset_el
* row_pitch
+
2231 total_x_offset_el
* (bpb
/ 8);
2237 struct isl_tile_info tile_info
;
2238 isl_tiling_get_info(tiling
, bpb
, &tile_info
);
2240 assert(row_pitch
% tile_info
.phys_extent_B
.width
== 0);
2242 /* For non-power-of-two formats, we need the address to be both tile and
2243 * element-aligned. The easiest way to achieve this is to work with a tile
2244 * that is three times as wide as the regular tile.
2246 * The tile info returned by get_tile_info has a logical size that is an
2247 * integer number of tile_info.format_bpb size elements. To scale the
2248 * tile, we scale up the physical width and then treat the logical tile
2249 * size as if it has bpb size elements.
2251 const uint32_t tile_el_scale
= bpb
/ tile_info
.format_bpb
;
2252 tile_info
.phys_extent_B
.width
*= tile_el_scale
;
2254 /* Compute the offset into the tile */
2255 *x_offset_el
= total_x_offset_el
% tile_info
.logical_extent_el
.w
;
2256 *y_offset_el
= total_y_offset_el
% tile_info
.logical_extent_el
.h
;
2258 /* Compute the offset of the tile in units of whole tiles */
2259 uint32_t x_offset_tl
= total_x_offset_el
/ tile_info
.logical_extent_el
.w
;
2260 uint32_t y_offset_tl
= total_y_offset_el
/ tile_info
.logical_extent_el
.h
;
2262 *base_address_offset
=
2263 y_offset_tl
* tile_info
.phys_extent_B
.h
* row_pitch
+
2264 x_offset_tl
* tile_info
.phys_extent_B
.h
* tile_info
.phys_extent_B
.w
;
2268 isl_surf_get_depth_format(const struct isl_device
*dev
,
2269 const struct isl_surf
*surf
)
2271 /* Support for separate stencil buffers began in gen5. Support for
2272 * interleaved depthstencil buffers ceased in gen7. The intermediate gens,
2273 * those that supported separate and interleaved stencil, were gen5 and
2276 * For a list of all available formats, see the Sandybridge PRM >> Volume
2277 * 2 Part 1: 3D/Media - 3D Pipeline >> 3DSTATE_DEPTH_BUFFER >> Surface
2281 bool has_stencil
= surf
->usage
& ISL_SURF_USAGE_STENCIL_BIT
;
2283 assert(surf
->usage
& ISL_SURF_USAGE_DEPTH_BIT
);
2286 assert(ISL_DEV_GEN(dev
) < 7);
2288 switch (surf
->format
) {
2290 unreachable("bad isl depth format");
2291 case ISL_FORMAT_R32_FLOAT_X8X24_TYPELESS
:
2292 assert(ISL_DEV_GEN(dev
) < 7);
2293 return 0; /* D32_FLOAT_S8X24_UINT */
2294 case ISL_FORMAT_R32_FLOAT
:
2295 assert(!has_stencil
);
2296 return 1; /* D32_FLOAT */
2297 case ISL_FORMAT_R24_UNORM_X8_TYPELESS
:
2299 assert(ISL_DEV_GEN(dev
) < 7);
2300 return 2; /* D24_UNORM_S8_UINT */
2302 assert(ISL_DEV_GEN(dev
) >= 5);
2303 return 3; /* D24_UNORM_X8_UINT */
2305 case ISL_FORMAT_R16_UNORM
:
2306 assert(!has_stencil
);
2307 return 5; /* D16_UNORM */