85cf7ea9b6ddda8f4a557d8949a63bb366babddd
[mesa.git] / src / intel / vulkan / anv_private.h
1 /*
2 * Copyright © 2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #ifndef ANV_PRIVATE_H
25 #define ANV_PRIVATE_H
26
27 #include <stdlib.h>
28 #include <stdio.h>
29 #include <stdbool.h>
30 #include <pthread.h>
31 #include <assert.h>
32 #include <stdint.h>
33 #include "drm-uapi/i915_drm.h"
34
35 #ifdef HAVE_VALGRIND
36 #include <valgrind.h>
37 #include <memcheck.h>
38 #define VG(x) x
39 #ifndef NDEBUG
40 #define __gen_validate_value(x) VALGRIND_CHECK_MEM_IS_DEFINED(&(x), sizeof(x))
41 #endif
42 #else
43 #define VG(x)
44 #endif
45
46 #include "common/gen_clflush.h"
47 #include "common/gen_decoder.h"
48 #include "common/gen_gem.h"
49 #include "dev/gen_device_info.h"
50 #include "blorp/blorp.h"
51 #include "compiler/brw_compiler.h"
52 #include "util/macros.h"
53 #include "util/hash_table.h"
54 #include "util/list.h"
55 #include "util/set.h"
56 #include "util/u_atomic.h"
57 #include "util/u_vector.h"
58 #include "util/u_math.h"
59 #include "util/vma.h"
60 #include "vk_alloc.h"
61 #include "vk_debug_report.h"
62
63 /* Pre-declarations needed for WSI entrypoints */
64 struct wl_surface;
65 struct wl_display;
66 typedef struct xcb_connection_t xcb_connection_t;
67 typedef uint32_t xcb_visualid_t;
68 typedef uint32_t xcb_window_t;
69
70 struct anv_buffer;
71 struct anv_buffer_view;
72 struct anv_image_view;
73 struct anv_instance;
74
75 struct gen_l3_config;
76
77 #include <vulkan/vulkan.h>
78 #include <vulkan/vulkan_intel.h>
79 #include <vulkan/vk_icd.h>
80
81 #include "anv_android.h"
82 #include "anv_entrypoints.h"
83 #include "anv_extensions.h"
84 #include "isl/isl.h"
85
86 #include "dev/gen_debug.h"
87 #include "common/intel_log.h"
88 #include "wsi_common.h"
89
90 /* anv Virtual Memory Layout
91 * =========================
92 *
93 * When the anv driver is determining the virtual graphics addresses of memory
94 * objects itself using the softpin mechanism, the following memory ranges
95 * will be used.
96 *
97 * Three special considerations to notice:
98 *
99 * (1) the dynamic state pool is located within the same 4 GiB as the low
100 * heap. This is to work around a VF cache issue described in a comment in
101 * anv_physical_device_init_heaps.
102 *
103 * (2) the binding table pool is located at lower addresses than the surface
104 * state pool, within a 4 GiB range. This allows surface state base addresses
105 * to cover both binding tables (16 bit offsets) and surface states (32 bit
106 * offsets).
107 *
108 * (3) the last 4 GiB of the address space is withheld from the high
109 * heap. Various hardware units will read past the end of an object for
110 * various reasons. This healthy margin prevents reads from wrapping around
111 * 48-bit addresses.
112 */
113 #define LOW_HEAP_MIN_ADDRESS 0x000000001000ULL /* 4 KiB */
114 #define LOW_HEAP_MAX_ADDRESS 0x0000bfffffffULL
115 #define DYNAMIC_STATE_POOL_MIN_ADDRESS 0x0000c0000000ULL /* 3 GiB */
116 #define DYNAMIC_STATE_POOL_MAX_ADDRESS 0x0000ffffffffULL
117 #define BINDING_TABLE_POOL_MIN_ADDRESS 0x000100000000ULL /* 4 GiB */
118 #define BINDING_TABLE_POOL_MAX_ADDRESS 0x00013fffffffULL
119 #define SURFACE_STATE_POOL_MIN_ADDRESS 0x000140000000ULL /* 5 GiB */
120 #define SURFACE_STATE_POOL_MAX_ADDRESS 0x00017fffffffULL
121 #define INSTRUCTION_STATE_POOL_MIN_ADDRESS 0x000180000000ULL /* 6 GiB */
122 #define INSTRUCTION_STATE_POOL_MAX_ADDRESS 0x0001bfffffffULL
123 #define HIGH_HEAP_MIN_ADDRESS 0x0001c0000000ULL /* 7 GiB */
124
125 #define LOW_HEAP_SIZE \
126 (LOW_HEAP_MAX_ADDRESS - LOW_HEAP_MIN_ADDRESS + 1)
127 #define DYNAMIC_STATE_POOL_SIZE \
128 (DYNAMIC_STATE_POOL_MAX_ADDRESS - DYNAMIC_STATE_POOL_MIN_ADDRESS + 1)
129 #define BINDING_TABLE_POOL_SIZE \
130 (BINDING_TABLE_POOL_MAX_ADDRESS - BINDING_TABLE_POOL_MIN_ADDRESS + 1)
131 #define SURFACE_STATE_POOL_SIZE \
132 (SURFACE_STATE_POOL_MAX_ADDRESS - SURFACE_STATE_POOL_MIN_ADDRESS + 1)
133 #define INSTRUCTION_STATE_POOL_SIZE \
134 (INSTRUCTION_STATE_POOL_MAX_ADDRESS - INSTRUCTION_STATE_POOL_MIN_ADDRESS + 1)
135
136 /* Allowing different clear colors requires us to perform a depth resolve at
137 * the end of certain render passes. This is because while slow clears store
138 * the clear color in the HiZ buffer, fast clears (without a resolve) don't.
139 * See the PRMs for examples describing when additional resolves would be
140 * necessary. To enable fast clears without requiring extra resolves, we set
141 * the clear value to a globally-defined one. We could allow different values
142 * if the user doesn't expect coherent data during or after a render passes
143 * (VK_ATTACHMENT_STORE_OP_DONT_CARE), but such users (aside from the CTS)
144 * don't seem to exist yet. In almost all Vulkan applications tested thus far,
145 * 1.0f seems to be the only value used. The only application that doesn't set
146 * this value does so through the usage of an seemingly uninitialized clear
147 * value.
148 */
149 #define ANV_HZ_FC_VAL 1.0f
150
151 #define MAX_VBS 28
152 #define MAX_XFB_BUFFERS 4
153 #define MAX_XFB_STREAMS 4
154 #define MAX_SETS 8
155 #define MAX_RTS 8
156 #define MAX_VIEWPORTS 16
157 #define MAX_SCISSORS 16
158 #define MAX_PUSH_CONSTANTS_SIZE 128
159 #define MAX_DYNAMIC_BUFFERS 16
160 #define MAX_IMAGES 64
161 #define MAX_PUSH_DESCRIPTORS 32 /* Minimum requirement */
162 #define MAX_INLINE_UNIFORM_BLOCK_SIZE 4096
163 #define MAX_INLINE_UNIFORM_BLOCK_DESCRIPTORS 32
164
165 /* From the Skylake PRM Vol. 7 "Binding Table Surface State Model":
166 *
167 * "The surface state model is used when a Binding Table Index (specified
168 * in the message descriptor) of less than 240 is specified. In this model,
169 * the Binding Table Index is used to index into the binding table, and the
170 * binding table entry contains a pointer to the SURFACE_STATE."
171 *
172 * Binding table values above 240 are used for various things in the hardware
173 * such as stateless, stateless with incoherent cache, SLM, and bindless.
174 */
175 #define MAX_BINDING_TABLE_SIZE 240
176
177 /* The kernel relocation API has a limitation of a 32-bit delta value
178 * applied to the address before it is written which, in spite of it being
179 * unsigned, is treated as signed . Because of the way that this maps to
180 * the Vulkan API, we cannot handle an offset into a buffer that does not
181 * fit into a signed 32 bits. The only mechanism we have for dealing with
182 * this at the moment is to limit all VkDeviceMemory objects to a maximum
183 * of 2GB each. The Vulkan spec allows us to do this:
184 *
185 * "Some platforms may have a limit on the maximum size of a single
186 * allocation. For example, certain systems may fail to create
187 * allocations with a size greater than or equal to 4GB. Such a limit is
188 * implementation-dependent, and if such a failure occurs then the error
189 * VK_ERROR_OUT_OF_DEVICE_MEMORY should be returned."
190 *
191 * We don't use vk_error here because it's not an error so much as an
192 * indication to the application that the allocation is too large.
193 */
194 #define MAX_MEMORY_ALLOCATION_SIZE (1ull << 31)
195
196 #define ANV_SVGS_VB_INDEX MAX_VBS
197 #define ANV_DRAWID_VB_INDEX (MAX_VBS + 1)
198
199 /* We reserve this MI ALU register for the purpose of handling predication.
200 * Other code which uses the MI ALU should leave it alone.
201 */
202 #define ANV_PREDICATE_RESULT_REG 0x2678 /* MI_ALU_REG15 */
203
204 #define anv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
205
206 static inline uint32_t
207 align_down_npot_u32(uint32_t v, uint32_t a)
208 {
209 return v - (v % a);
210 }
211
212 static inline uint32_t
213 align_u32(uint32_t v, uint32_t a)
214 {
215 assert(a != 0 && a == (a & -a));
216 return (v + a - 1) & ~(a - 1);
217 }
218
219 static inline uint64_t
220 align_u64(uint64_t v, uint64_t a)
221 {
222 assert(a != 0 && a == (a & -a));
223 return (v + a - 1) & ~(a - 1);
224 }
225
226 static inline int32_t
227 align_i32(int32_t v, int32_t a)
228 {
229 assert(a != 0 && a == (a & -a));
230 return (v + a - 1) & ~(a - 1);
231 }
232
233 /** Alignment must be a power of 2. */
234 static inline bool
235 anv_is_aligned(uintmax_t n, uintmax_t a)
236 {
237 assert(a == (a & -a));
238 return (n & (a - 1)) == 0;
239 }
240
241 static inline uint32_t
242 anv_minify(uint32_t n, uint32_t levels)
243 {
244 if (unlikely(n == 0))
245 return 0;
246 else
247 return MAX2(n >> levels, 1);
248 }
249
250 static inline float
251 anv_clamp_f(float f, float min, float max)
252 {
253 assert(min < max);
254
255 if (f > max)
256 return max;
257 else if (f < min)
258 return min;
259 else
260 return f;
261 }
262
263 static inline bool
264 anv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
265 {
266 if (*inout_mask & clear_mask) {
267 *inout_mask &= ~clear_mask;
268 return true;
269 } else {
270 return false;
271 }
272 }
273
274 static inline union isl_color_value
275 vk_to_isl_color(VkClearColorValue color)
276 {
277 return (union isl_color_value) {
278 .u32 = {
279 color.uint32[0],
280 color.uint32[1],
281 color.uint32[2],
282 color.uint32[3],
283 },
284 };
285 }
286
287 #define for_each_bit(b, dword) \
288 for (uint32_t __dword = (dword); \
289 (b) = __builtin_ffs(__dword) - 1, __dword; \
290 __dword &= ~(1 << (b)))
291
292 #define typed_memcpy(dest, src, count) ({ \
293 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
294 memcpy((dest), (src), (count) * sizeof(*(src))); \
295 })
296
297 /* Mapping from anv object to VkDebugReportObjectTypeEXT. New types need
298 * to be added here in order to utilize mapping in debug/error/perf macros.
299 */
300 #define REPORT_OBJECT_TYPE(o) \
301 __builtin_choose_expr ( \
302 __builtin_types_compatible_p (__typeof (o), struct anv_instance*), \
303 VK_DEBUG_REPORT_OBJECT_TYPE_INSTANCE_EXT, \
304 __builtin_choose_expr ( \
305 __builtin_types_compatible_p (__typeof (o), struct anv_physical_device*), \
306 VK_DEBUG_REPORT_OBJECT_TYPE_PHYSICAL_DEVICE_EXT, \
307 __builtin_choose_expr ( \
308 __builtin_types_compatible_p (__typeof (o), struct anv_device*), \
309 VK_DEBUG_REPORT_OBJECT_TYPE_DEVICE_EXT, \
310 __builtin_choose_expr ( \
311 __builtin_types_compatible_p (__typeof (o), const struct anv_device*), \
312 VK_DEBUG_REPORT_OBJECT_TYPE_DEVICE_EXT, \
313 __builtin_choose_expr ( \
314 __builtin_types_compatible_p (__typeof (o), struct anv_queue*), \
315 VK_DEBUG_REPORT_OBJECT_TYPE_QUEUE_EXT, \
316 __builtin_choose_expr ( \
317 __builtin_types_compatible_p (__typeof (o), struct anv_semaphore*), \
318 VK_DEBUG_REPORT_OBJECT_TYPE_SEMAPHORE_EXT, \
319 __builtin_choose_expr ( \
320 __builtin_types_compatible_p (__typeof (o), struct anv_cmd_buffer*), \
321 VK_DEBUG_REPORT_OBJECT_TYPE_COMMAND_BUFFER_EXT, \
322 __builtin_choose_expr ( \
323 __builtin_types_compatible_p (__typeof (o), struct anv_fence*), \
324 VK_DEBUG_REPORT_OBJECT_TYPE_FENCE_EXT, \
325 __builtin_choose_expr ( \
326 __builtin_types_compatible_p (__typeof (o), struct anv_device_memory*), \
327 VK_DEBUG_REPORT_OBJECT_TYPE_DEVICE_MEMORY_EXT, \
328 __builtin_choose_expr ( \
329 __builtin_types_compatible_p (__typeof (o), struct anv_buffer*), \
330 VK_DEBUG_REPORT_OBJECT_TYPE_BUFFER_EXT, \
331 __builtin_choose_expr ( \
332 __builtin_types_compatible_p (__typeof (o), struct anv_image*), \
333 VK_DEBUG_REPORT_OBJECT_TYPE_IMAGE_EXT, \
334 __builtin_choose_expr ( \
335 __builtin_types_compatible_p (__typeof (o), const struct anv_image*), \
336 VK_DEBUG_REPORT_OBJECT_TYPE_IMAGE_EXT, \
337 __builtin_choose_expr ( \
338 __builtin_types_compatible_p (__typeof (o), struct anv_event*), \
339 VK_DEBUG_REPORT_OBJECT_TYPE_EVENT_EXT, \
340 __builtin_choose_expr ( \
341 __builtin_types_compatible_p (__typeof (o), struct anv_query_pool*), \
342 VK_DEBUG_REPORT_OBJECT_TYPE_QUERY_POOL_EXT, \
343 __builtin_choose_expr ( \
344 __builtin_types_compatible_p (__typeof (o), struct anv_buffer_view*), \
345 VK_DEBUG_REPORT_OBJECT_TYPE_BUFFER_VIEW_EXT, \
346 __builtin_choose_expr ( \
347 __builtin_types_compatible_p (__typeof (o), struct anv_image_view*), \
348 VK_DEBUG_REPORT_OBJECT_TYPE_IMAGE_VIEW_EXT, \
349 __builtin_choose_expr ( \
350 __builtin_types_compatible_p (__typeof (o), struct anv_shader_module*), \
351 VK_DEBUG_REPORT_OBJECT_TYPE_SHADER_MODULE_EXT, \
352 __builtin_choose_expr ( \
353 __builtin_types_compatible_p (__typeof (o), struct anv_pipeline_cache*), \
354 VK_DEBUG_REPORT_OBJECT_TYPE_PIPELINE_CACHE_EXT, \
355 __builtin_choose_expr ( \
356 __builtin_types_compatible_p (__typeof (o), struct anv_pipeline_layout*), \
357 VK_DEBUG_REPORT_OBJECT_TYPE_PIPELINE_LAYOUT_EXT, \
358 __builtin_choose_expr ( \
359 __builtin_types_compatible_p (__typeof (o), struct anv_render_pass*), \
360 VK_DEBUG_REPORT_OBJECT_TYPE_RENDER_PASS_EXT, \
361 __builtin_choose_expr ( \
362 __builtin_types_compatible_p (__typeof (o), struct anv_pipeline*), \
363 VK_DEBUG_REPORT_OBJECT_TYPE_PIPELINE_EXT, \
364 __builtin_choose_expr ( \
365 __builtin_types_compatible_p (__typeof (o), struct anv_descriptor_set_layout*), \
366 VK_DEBUG_REPORT_OBJECT_TYPE_DESCRIPTOR_SET_LAYOUT_EXT, \
367 __builtin_choose_expr ( \
368 __builtin_types_compatible_p (__typeof (o), struct anv_sampler*), \
369 VK_DEBUG_REPORT_OBJECT_TYPE_SAMPLER_EXT, \
370 __builtin_choose_expr ( \
371 __builtin_types_compatible_p (__typeof (o), struct anv_descriptor_pool*), \
372 VK_DEBUG_REPORT_OBJECT_TYPE_DESCRIPTOR_POOL_EXT, \
373 __builtin_choose_expr ( \
374 __builtin_types_compatible_p (__typeof (o), struct anv_descriptor_set*), \
375 VK_DEBUG_REPORT_OBJECT_TYPE_DESCRIPTOR_SET_EXT, \
376 __builtin_choose_expr ( \
377 __builtin_types_compatible_p (__typeof (o), struct anv_framebuffer*), \
378 VK_DEBUG_REPORT_OBJECT_TYPE_FRAMEBUFFER_EXT, \
379 __builtin_choose_expr ( \
380 __builtin_types_compatible_p (__typeof (o), struct anv_cmd_pool*), \
381 VK_DEBUG_REPORT_OBJECT_TYPE_COMMAND_POOL_EXT, \
382 __builtin_choose_expr ( \
383 __builtin_types_compatible_p (__typeof (o), struct anv_surface*), \
384 VK_DEBUG_REPORT_OBJECT_TYPE_SURFACE_KHR_EXT, \
385 __builtin_choose_expr ( \
386 __builtin_types_compatible_p (__typeof (o), struct wsi_swapchain*), \
387 VK_DEBUG_REPORT_OBJECT_TYPE_SWAPCHAIN_KHR_EXT, \
388 __builtin_choose_expr ( \
389 __builtin_types_compatible_p (__typeof (o), struct vk_debug_callback*), \
390 VK_DEBUG_REPORT_OBJECT_TYPE_DEBUG_REPORT_CALLBACK_EXT_EXT, \
391 __builtin_choose_expr ( \
392 __builtin_types_compatible_p (__typeof (o), void*), \
393 VK_DEBUG_REPORT_OBJECT_TYPE_UNKNOWN_EXT, \
394 /* The void expression results in a compile-time error \
395 when assigning the result to something. */ \
396 (void)0)))))))))))))))))))))))))))))))
397
398 /* Whenever we generate an error, pass it through this function. Useful for
399 * debugging, where we can break on it. Only call at error site, not when
400 * propagating errors. Might be useful to plug in a stack trace here.
401 */
402
403 VkResult __vk_errorv(struct anv_instance *instance, const void *object,
404 VkDebugReportObjectTypeEXT type, VkResult error,
405 const char *file, int line, const char *format,
406 va_list args);
407
408 VkResult __vk_errorf(struct anv_instance *instance, const void *object,
409 VkDebugReportObjectTypeEXT type, VkResult error,
410 const char *file, int line, const char *format, ...);
411
412 #ifdef DEBUG
413 #define vk_error(error) __vk_errorf(NULL, NULL,\
414 VK_DEBUG_REPORT_OBJECT_TYPE_UNKNOWN_EXT,\
415 error, __FILE__, __LINE__, NULL)
416 #define vk_errorv(instance, obj, error, format, args)\
417 __vk_errorv(instance, obj, REPORT_OBJECT_TYPE(obj), error,\
418 __FILE__, __LINE__, format, args)
419 #define vk_errorf(instance, obj, error, format, ...)\
420 __vk_errorf(instance, obj, REPORT_OBJECT_TYPE(obj), error,\
421 __FILE__, __LINE__, format, ## __VA_ARGS__)
422 #else
423 #define vk_error(error) error
424 #define vk_errorf(instance, obj, error, format, ...) error
425 #endif
426
427 /**
428 * Warn on ignored extension structs.
429 *
430 * The Vulkan spec requires us to ignore unsupported or unknown structs in
431 * a pNext chain. In debug mode, emitting warnings for ignored structs may
432 * help us discover structs that we should not have ignored.
433 *
434 *
435 * From the Vulkan 1.0.38 spec:
436 *
437 * Any component of the implementation (the loader, any enabled layers,
438 * and drivers) must skip over, without processing (other than reading the
439 * sType and pNext members) any chained structures with sType values not
440 * defined by extensions supported by that component.
441 */
442 #define anv_debug_ignored_stype(sType) \
443 intel_logd("%s: ignored VkStructureType %u\n", __func__, (sType))
444
445 void __anv_perf_warn(struct anv_instance *instance, const void *object,
446 VkDebugReportObjectTypeEXT type, const char *file,
447 int line, const char *format, ...)
448 anv_printflike(6, 7);
449 void anv_loge(const char *format, ...) anv_printflike(1, 2);
450 void anv_loge_v(const char *format, va_list va);
451
452 /**
453 * Print a FINISHME message, including its source location.
454 */
455 #define anv_finishme(format, ...) \
456 do { \
457 static bool reported = false; \
458 if (!reported) { \
459 intel_logw("%s:%d: FINISHME: " format, __FILE__, __LINE__, \
460 ##__VA_ARGS__); \
461 reported = true; \
462 } \
463 } while (0)
464
465 /**
466 * Print a perf warning message. Set INTEL_DEBUG=perf to see these.
467 */
468 #define anv_perf_warn(instance, obj, format, ...) \
469 do { \
470 static bool reported = false; \
471 if (!reported && unlikely(INTEL_DEBUG & DEBUG_PERF)) { \
472 __anv_perf_warn(instance, obj, REPORT_OBJECT_TYPE(obj), __FILE__, __LINE__,\
473 format, ##__VA_ARGS__); \
474 reported = true; \
475 } \
476 } while (0)
477
478 /* A non-fatal assert. Useful for debugging. */
479 #ifdef DEBUG
480 #define anv_assert(x) ({ \
481 if (unlikely(!(x))) \
482 intel_loge("%s:%d ASSERT: %s", __FILE__, __LINE__, #x); \
483 })
484 #else
485 #define anv_assert(x)
486 #endif
487
488 /* A multi-pointer allocator
489 *
490 * When copying data structures from the user (such as a render pass), it's
491 * common to need to allocate data for a bunch of different things. Instead
492 * of doing several allocations and having to handle all of the error checking
493 * that entails, it can be easier to do a single allocation. This struct
494 * helps facilitate that. The intended usage looks like this:
495 *
496 * ANV_MULTIALLOC(ma)
497 * anv_multialloc_add(&ma, &main_ptr, 1);
498 * anv_multialloc_add(&ma, &substruct1, substruct1Count);
499 * anv_multialloc_add(&ma, &substruct2, substruct2Count);
500 *
501 * if (!anv_multialloc_alloc(&ma, pAllocator, VK_ALLOCATION_SCOPE_FOO))
502 * return vk_error(VK_ERROR_OUT_OF_HOST_MEORY);
503 */
504 struct anv_multialloc {
505 size_t size;
506 size_t align;
507
508 uint32_t ptr_count;
509 void **ptrs[8];
510 };
511
512 #define ANV_MULTIALLOC_INIT \
513 ((struct anv_multialloc) { 0, })
514
515 #define ANV_MULTIALLOC(_name) \
516 struct anv_multialloc _name = ANV_MULTIALLOC_INIT
517
518 __attribute__((always_inline))
519 static inline void
520 _anv_multialloc_add(struct anv_multialloc *ma,
521 void **ptr, size_t size, size_t align)
522 {
523 size_t offset = align_u64(ma->size, align);
524 ma->size = offset + size;
525 ma->align = MAX2(ma->align, align);
526
527 /* Store the offset in the pointer. */
528 *ptr = (void *)(uintptr_t)offset;
529
530 assert(ma->ptr_count < ARRAY_SIZE(ma->ptrs));
531 ma->ptrs[ma->ptr_count++] = ptr;
532 }
533
534 #define anv_multialloc_add_size(_ma, _ptr, _size) \
535 _anv_multialloc_add((_ma), (void **)(_ptr), (_size), __alignof__(**(_ptr)))
536
537 #define anv_multialloc_add(_ma, _ptr, _count) \
538 anv_multialloc_add_size(_ma, _ptr, (_count) * sizeof(**(_ptr)));
539
540 __attribute__((always_inline))
541 static inline void *
542 anv_multialloc_alloc(struct anv_multialloc *ma,
543 const VkAllocationCallbacks *alloc,
544 VkSystemAllocationScope scope)
545 {
546 void *ptr = vk_alloc(alloc, ma->size, ma->align, scope);
547 if (!ptr)
548 return NULL;
549
550 /* Fill out each of the pointers with their final value.
551 *
552 * for (uint32_t i = 0; i < ma->ptr_count; i++)
553 * *ma->ptrs[i] = ptr + (uintptr_t)*ma->ptrs[i];
554 *
555 * Unfortunately, even though ma->ptr_count is basically guaranteed to be a
556 * constant, GCC is incapable of figuring this out and unrolling the loop
557 * so we have to give it a little help.
558 */
559 STATIC_ASSERT(ARRAY_SIZE(ma->ptrs) == 8);
560 #define _ANV_MULTIALLOC_UPDATE_POINTER(_i) \
561 if ((_i) < ma->ptr_count) \
562 *ma->ptrs[_i] = ptr + (uintptr_t)*ma->ptrs[_i]
563 _ANV_MULTIALLOC_UPDATE_POINTER(0);
564 _ANV_MULTIALLOC_UPDATE_POINTER(1);
565 _ANV_MULTIALLOC_UPDATE_POINTER(2);
566 _ANV_MULTIALLOC_UPDATE_POINTER(3);
567 _ANV_MULTIALLOC_UPDATE_POINTER(4);
568 _ANV_MULTIALLOC_UPDATE_POINTER(5);
569 _ANV_MULTIALLOC_UPDATE_POINTER(6);
570 _ANV_MULTIALLOC_UPDATE_POINTER(7);
571 #undef _ANV_MULTIALLOC_UPDATE_POINTER
572
573 return ptr;
574 }
575
576 __attribute__((always_inline))
577 static inline void *
578 anv_multialloc_alloc2(struct anv_multialloc *ma,
579 const VkAllocationCallbacks *parent_alloc,
580 const VkAllocationCallbacks *alloc,
581 VkSystemAllocationScope scope)
582 {
583 return anv_multialloc_alloc(ma, alloc ? alloc : parent_alloc, scope);
584 }
585
586 /* Extra ANV-defined BO flags which won't be passed to the kernel */
587 #define ANV_BO_EXTERNAL (1ull << 31)
588 #define ANV_BO_FLAG_MASK (1ull << 31)
589
590 struct anv_bo {
591 uint32_t gem_handle;
592
593 /* Index into the current validation list. This is used by the
594 * validation list building alrogithm to track which buffers are already
595 * in the validation list so that we can ensure uniqueness.
596 */
597 uint32_t index;
598
599 /* Last known offset. This value is provided by the kernel when we
600 * execbuf and is used as the presumed offset for the next bunch of
601 * relocations.
602 */
603 uint64_t offset;
604
605 uint64_t size;
606 void *map;
607
608 /** Flags to pass to the kernel through drm_i915_exec_object2::flags */
609 uint32_t flags;
610 };
611
612 static inline void
613 anv_bo_init(struct anv_bo *bo, uint32_t gem_handle, uint64_t size)
614 {
615 bo->gem_handle = gem_handle;
616 bo->index = 0;
617 bo->offset = -1;
618 bo->size = size;
619 bo->map = NULL;
620 bo->flags = 0;
621 }
622
623 /* Represents a lock-free linked list of "free" things. This is used by
624 * both the block pool and the state pools. Unfortunately, in order to
625 * solve the ABA problem, we can't use a single uint32_t head.
626 */
627 union anv_free_list {
628 struct {
629 uint32_t offset;
630
631 /* A simple count that is incremented every time the head changes. */
632 uint32_t count;
633 };
634 uint64_t u64;
635 };
636
637 #define ANV_FREE_LIST_EMPTY ((union anv_free_list) { { UINT32_MAX, 0 } })
638
639 struct anv_block_state {
640 union {
641 struct {
642 uint32_t next;
643 uint32_t end;
644 };
645 uint64_t u64;
646 };
647 };
648
649 #define anv_block_pool_foreach_bo(bo, pool) \
650 for (bo = (pool)->bos; bo != &(pool)->bos[(pool)->nbos]; bo++)
651
652 #define ANV_MAX_BLOCK_POOL_BOS 20
653
654 struct anv_block_pool {
655 struct anv_device *device;
656
657 uint64_t bo_flags;
658
659 struct anv_bo bos[ANV_MAX_BLOCK_POOL_BOS];
660 struct anv_bo *bo;
661 uint32_t nbos;
662
663 uint64_t size;
664
665 /* The address where the start of the pool is pinned. The various bos that
666 * are created as the pool grows will have addresses in the range
667 * [start_address, start_address + BLOCK_POOL_MEMFD_SIZE).
668 */
669 uint64_t start_address;
670
671 /* The offset from the start of the bo to the "center" of the block
672 * pool. Pointers to allocated blocks are given by
673 * bo.map + center_bo_offset + offsets.
674 */
675 uint32_t center_bo_offset;
676
677 /* Current memory map of the block pool. This pointer may or may not
678 * point to the actual beginning of the block pool memory. If
679 * anv_block_pool_alloc_back has ever been called, then this pointer
680 * will point to the "center" position of the buffer and all offsets
681 * (negative or positive) given out by the block pool alloc functions
682 * will be valid relative to this pointer.
683 *
684 * In particular, map == bo.map + center_offset
685 *
686 * DO NOT access this pointer directly. Use anv_block_pool_map() instead,
687 * since it will handle the softpin case as well, where this points to NULL.
688 */
689 void *map;
690 int fd;
691
692 /**
693 * Array of mmaps and gem handles owned by the block pool, reclaimed when
694 * the block pool is destroyed.
695 */
696 struct u_vector mmap_cleanups;
697
698 struct anv_block_state state;
699
700 struct anv_block_state back_state;
701 };
702
703 /* Block pools are backed by a fixed-size 1GB memfd */
704 #define BLOCK_POOL_MEMFD_SIZE (1ul << 30)
705
706 /* The center of the block pool is also the middle of the memfd. This may
707 * change in the future if we decide differently for some reason.
708 */
709 #define BLOCK_POOL_MEMFD_CENTER (BLOCK_POOL_MEMFD_SIZE / 2)
710
711 static inline uint32_t
712 anv_block_pool_size(struct anv_block_pool *pool)
713 {
714 return pool->state.end + pool->back_state.end;
715 }
716
717 struct anv_state {
718 int32_t offset;
719 uint32_t alloc_size;
720 void *map;
721 uint32_t idx;
722 };
723
724 #define ANV_STATE_NULL ((struct anv_state) { .alloc_size = 0 })
725
726 struct anv_fixed_size_state_pool {
727 union anv_free_list free_list;
728 struct anv_block_state block;
729 };
730
731 #define ANV_MIN_STATE_SIZE_LOG2 6
732 #define ANV_MAX_STATE_SIZE_LOG2 21
733
734 #define ANV_STATE_BUCKETS (ANV_MAX_STATE_SIZE_LOG2 - ANV_MIN_STATE_SIZE_LOG2 + 1)
735
736 struct anv_free_entry {
737 uint32_t next;
738 struct anv_state state;
739 };
740
741 struct anv_state_table {
742 struct anv_device *device;
743 int fd;
744 struct anv_free_entry *map;
745 uint32_t size;
746 struct anv_block_state state;
747 struct u_vector cleanups;
748 };
749
750 struct anv_state_pool {
751 struct anv_block_pool block_pool;
752
753 struct anv_state_table table;
754
755 /* The size of blocks which will be allocated from the block pool */
756 uint32_t block_size;
757
758 /** Free list for "back" allocations */
759 union anv_free_list back_alloc_free_list;
760
761 struct anv_fixed_size_state_pool buckets[ANV_STATE_BUCKETS];
762 };
763
764 struct anv_state_stream_block;
765
766 struct anv_state_stream {
767 struct anv_state_pool *state_pool;
768
769 /* The size of blocks to allocate from the state pool */
770 uint32_t block_size;
771
772 /* Current block we're allocating from */
773 struct anv_state block;
774
775 /* Offset into the current block at which to allocate the next state */
776 uint32_t next;
777
778 /* List of all blocks allocated from this pool */
779 struct anv_state_stream_block *block_list;
780 };
781
782 /* The block_pool functions exported for testing only. The block pool should
783 * only be used via a state pool (see below).
784 */
785 VkResult anv_block_pool_init(struct anv_block_pool *pool,
786 struct anv_device *device,
787 uint64_t start_address,
788 uint32_t initial_size,
789 uint64_t bo_flags);
790 void anv_block_pool_finish(struct anv_block_pool *pool);
791 int32_t anv_block_pool_alloc(struct anv_block_pool *pool,
792 uint32_t block_size, uint32_t *padding);
793 int32_t anv_block_pool_alloc_back(struct anv_block_pool *pool,
794 uint32_t block_size);
795 void* anv_block_pool_map(struct anv_block_pool *pool, int32_t offset);
796
797 VkResult anv_state_pool_init(struct anv_state_pool *pool,
798 struct anv_device *device,
799 uint64_t start_address,
800 uint32_t block_size,
801 uint64_t bo_flags);
802 void anv_state_pool_finish(struct anv_state_pool *pool);
803 struct anv_state anv_state_pool_alloc(struct anv_state_pool *pool,
804 uint32_t state_size, uint32_t alignment);
805 struct anv_state anv_state_pool_alloc_back(struct anv_state_pool *pool);
806 void anv_state_pool_free(struct anv_state_pool *pool, struct anv_state state);
807 void anv_state_stream_init(struct anv_state_stream *stream,
808 struct anv_state_pool *state_pool,
809 uint32_t block_size);
810 void anv_state_stream_finish(struct anv_state_stream *stream);
811 struct anv_state anv_state_stream_alloc(struct anv_state_stream *stream,
812 uint32_t size, uint32_t alignment);
813
814 VkResult anv_state_table_init(struct anv_state_table *table,
815 struct anv_device *device,
816 uint32_t initial_entries);
817 void anv_state_table_finish(struct anv_state_table *table);
818 VkResult anv_state_table_add(struct anv_state_table *table, uint32_t *idx,
819 uint32_t count);
820 void anv_free_list_push(union anv_free_list *list,
821 struct anv_state_table *table,
822 uint32_t idx, uint32_t count);
823 struct anv_state* anv_free_list_pop(union anv_free_list *list,
824 struct anv_state_table *table);
825
826
827 static inline struct anv_state *
828 anv_state_table_get(struct anv_state_table *table, uint32_t idx)
829 {
830 return &table->map[idx].state;
831 }
832 /**
833 * Implements a pool of re-usable BOs. The interface is identical to that
834 * of block_pool except that each block is its own BO.
835 */
836 struct anv_bo_pool {
837 struct anv_device *device;
838
839 uint64_t bo_flags;
840
841 void *free_list[16];
842 };
843
844 void anv_bo_pool_init(struct anv_bo_pool *pool, struct anv_device *device,
845 uint64_t bo_flags);
846 void anv_bo_pool_finish(struct anv_bo_pool *pool);
847 VkResult anv_bo_pool_alloc(struct anv_bo_pool *pool, struct anv_bo *bo,
848 uint32_t size);
849 void anv_bo_pool_free(struct anv_bo_pool *pool, const struct anv_bo *bo);
850
851 struct anv_scratch_bo {
852 bool exists;
853 struct anv_bo bo;
854 };
855
856 struct anv_scratch_pool {
857 /* Indexed by Per-Thread Scratch Space number (the hardware value) and stage */
858 struct anv_scratch_bo bos[16][MESA_SHADER_STAGES];
859 };
860
861 void anv_scratch_pool_init(struct anv_device *device,
862 struct anv_scratch_pool *pool);
863 void anv_scratch_pool_finish(struct anv_device *device,
864 struct anv_scratch_pool *pool);
865 struct anv_bo *anv_scratch_pool_alloc(struct anv_device *device,
866 struct anv_scratch_pool *pool,
867 gl_shader_stage stage,
868 unsigned per_thread_scratch);
869
870 /** Implements a BO cache that ensures a 1-1 mapping of GEM BOs to anv_bos */
871 struct anv_bo_cache {
872 struct hash_table *bo_map;
873 pthread_mutex_t mutex;
874 };
875
876 VkResult anv_bo_cache_init(struct anv_bo_cache *cache);
877 void anv_bo_cache_finish(struct anv_bo_cache *cache);
878 VkResult anv_bo_cache_alloc(struct anv_device *device,
879 struct anv_bo_cache *cache,
880 uint64_t size, uint64_t bo_flags,
881 struct anv_bo **bo);
882 VkResult anv_bo_cache_import_host_ptr(struct anv_device *device,
883 struct anv_bo_cache *cache,
884 void *host_ptr, uint32_t size,
885 uint64_t bo_flags, struct anv_bo **bo_out);
886 VkResult anv_bo_cache_import(struct anv_device *device,
887 struct anv_bo_cache *cache,
888 int fd, uint64_t bo_flags,
889 struct anv_bo **bo);
890 VkResult anv_bo_cache_export(struct anv_device *device,
891 struct anv_bo_cache *cache,
892 struct anv_bo *bo_in, int *fd_out);
893 void anv_bo_cache_release(struct anv_device *device,
894 struct anv_bo_cache *cache,
895 struct anv_bo *bo);
896
897 struct anv_memory_type {
898 /* Standard bits passed on to the client */
899 VkMemoryPropertyFlags propertyFlags;
900 uint32_t heapIndex;
901
902 /* Driver-internal book-keeping */
903 VkBufferUsageFlags valid_buffer_usage;
904 };
905
906 struct anv_memory_heap {
907 /* Standard bits passed on to the client */
908 VkDeviceSize size;
909 VkMemoryHeapFlags flags;
910
911 /* Driver-internal book-keeping */
912 uint64_t vma_start;
913 uint64_t vma_size;
914 bool supports_48bit_addresses;
915 VkDeviceSize used;
916 };
917
918 struct anv_physical_device {
919 VK_LOADER_DATA _loader_data;
920
921 struct anv_instance * instance;
922 uint32_t chipset_id;
923 bool no_hw;
924 char path[20];
925 const char * name;
926 struct {
927 uint16_t domain;
928 uint8_t bus;
929 uint8_t device;
930 uint8_t function;
931 } pci_info;
932 struct gen_device_info info;
933 /** Amount of "GPU memory" we want to advertise
934 *
935 * Clearly, this value is bogus since Intel is a UMA architecture. On
936 * gen7 platforms, we are limited by GTT size unless we want to implement
937 * fine-grained tracking and GTT splitting. On Broadwell and above we are
938 * practically unlimited. However, we will never report more than 3/4 of
939 * the total system ram to try and avoid running out of RAM.
940 */
941 bool supports_48bit_addresses;
942 struct brw_compiler * compiler;
943 struct isl_device isl_dev;
944 int cmd_parser_version;
945 bool has_exec_async;
946 bool has_exec_capture;
947 bool has_exec_fence;
948 bool has_syncobj;
949 bool has_syncobj_wait;
950 bool has_context_priority;
951 bool use_softpin;
952 bool has_context_isolation;
953 bool has_mem_available;
954 bool always_use_bindless;
955
956 /** True if we can access buffers using A64 messages */
957 bool has_a64_buffer_access;
958 /** True if we can use bindless access for images */
959 bool has_bindless_images;
960 /** True if we can use bindless access for samplers */
961 bool has_bindless_samplers;
962
963 struct anv_device_extension_table supported_extensions;
964
965 uint32_t eu_total;
966 uint32_t subslice_total;
967
968 struct {
969 uint32_t type_count;
970 struct anv_memory_type types[VK_MAX_MEMORY_TYPES];
971 uint32_t heap_count;
972 struct anv_memory_heap heaps[VK_MAX_MEMORY_HEAPS];
973 } memory;
974
975 uint8_t driver_build_sha1[20];
976 uint8_t pipeline_cache_uuid[VK_UUID_SIZE];
977 uint8_t driver_uuid[VK_UUID_SIZE];
978 uint8_t device_uuid[VK_UUID_SIZE];
979
980 struct disk_cache * disk_cache;
981
982 struct wsi_device wsi_device;
983 int local_fd;
984 int master_fd;
985 };
986
987 struct anv_app_info {
988 const char* app_name;
989 uint32_t app_version;
990 const char* engine_name;
991 uint32_t engine_version;
992 uint32_t api_version;
993 };
994
995 struct anv_instance {
996 VK_LOADER_DATA _loader_data;
997
998 VkAllocationCallbacks alloc;
999
1000 struct anv_app_info app_info;
1001
1002 struct anv_instance_extension_table enabled_extensions;
1003 struct anv_instance_dispatch_table dispatch;
1004 struct anv_device_dispatch_table device_dispatch;
1005
1006 int physicalDeviceCount;
1007 struct anv_physical_device physicalDevice;
1008
1009 bool pipeline_cache_enabled;
1010
1011 struct vk_debug_report_instance debug_report_callbacks;
1012 };
1013
1014 VkResult anv_init_wsi(struct anv_physical_device *physical_device);
1015 void anv_finish_wsi(struct anv_physical_device *physical_device);
1016
1017 uint32_t anv_physical_device_api_version(struct anv_physical_device *dev);
1018 bool anv_physical_device_extension_supported(struct anv_physical_device *dev,
1019 const char *name);
1020
1021 struct anv_queue {
1022 VK_LOADER_DATA _loader_data;
1023
1024 struct anv_device * device;
1025
1026 VkDeviceQueueCreateFlags flags;
1027 };
1028
1029 struct anv_pipeline_cache {
1030 struct anv_device * device;
1031 pthread_mutex_t mutex;
1032
1033 struct hash_table * nir_cache;
1034
1035 struct hash_table * cache;
1036 };
1037
1038 struct nir_xfb_info;
1039 struct anv_pipeline_bind_map;
1040
1041 void anv_pipeline_cache_init(struct anv_pipeline_cache *cache,
1042 struct anv_device *device,
1043 bool cache_enabled);
1044 void anv_pipeline_cache_finish(struct anv_pipeline_cache *cache);
1045
1046 struct anv_shader_bin *
1047 anv_pipeline_cache_search(struct anv_pipeline_cache *cache,
1048 const void *key, uint32_t key_size);
1049 struct anv_shader_bin *
1050 anv_pipeline_cache_upload_kernel(struct anv_pipeline_cache *cache,
1051 const void *key_data, uint32_t key_size,
1052 const void *kernel_data, uint32_t kernel_size,
1053 const void *constant_data,
1054 uint32_t constant_data_size,
1055 const struct brw_stage_prog_data *prog_data,
1056 uint32_t prog_data_size,
1057 const struct brw_compile_stats *stats,
1058 uint32_t num_stats,
1059 const struct nir_xfb_info *xfb_info,
1060 const struct anv_pipeline_bind_map *bind_map);
1061
1062 struct anv_shader_bin *
1063 anv_device_search_for_kernel(struct anv_device *device,
1064 struct anv_pipeline_cache *cache,
1065 const void *key_data, uint32_t key_size,
1066 bool *user_cache_bit);
1067
1068 struct anv_shader_bin *
1069 anv_device_upload_kernel(struct anv_device *device,
1070 struct anv_pipeline_cache *cache,
1071 const void *key_data, uint32_t key_size,
1072 const void *kernel_data, uint32_t kernel_size,
1073 const void *constant_data,
1074 uint32_t constant_data_size,
1075 const struct brw_stage_prog_data *prog_data,
1076 uint32_t prog_data_size,
1077 const struct brw_compile_stats *stats,
1078 uint32_t num_stats,
1079 const struct nir_xfb_info *xfb_info,
1080 const struct anv_pipeline_bind_map *bind_map);
1081
1082 struct nir_shader;
1083 struct nir_shader_compiler_options;
1084
1085 struct nir_shader *
1086 anv_device_search_for_nir(struct anv_device *device,
1087 struct anv_pipeline_cache *cache,
1088 const struct nir_shader_compiler_options *nir_options,
1089 unsigned char sha1_key[20],
1090 void *mem_ctx);
1091
1092 void
1093 anv_device_upload_nir(struct anv_device *device,
1094 struct anv_pipeline_cache *cache,
1095 const struct nir_shader *nir,
1096 unsigned char sha1_key[20]);
1097
1098 struct anv_device {
1099 VK_LOADER_DATA _loader_data;
1100
1101 VkAllocationCallbacks alloc;
1102
1103 struct anv_instance * instance;
1104 uint32_t chipset_id;
1105 bool no_hw;
1106 struct gen_device_info info;
1107 struct isl_device isl_dev;
1108 int context_id;
1109 int fd;
1110 bool can_chain_batches;
1111 bool robust_buffer_access;
1112 struct anv_device_extension_table enabled_extensions;
1113 struct anv_device_dispatch_table dispatch;
1114
1115 pthread_mutex_t vma_mutex;
1116 struct util_vma_heap vma_lo;
1117 struct util_vma_heap vma_hi;
1118 uint64_t vma_lo_available;
1119 uint64_t vma_hi_available;
1120
1121 /** List of all anv_device_memory objects */
1122 struct list_head memory_objects;
1123
1124 struct anv_bo_pool batch_bo_pool;
1125
1126 struct anv_bo_cache bo_cache;
1127
1128 struct anv_state_pool dynamic_state_pool;
1129 struct anv_state_pool instruction_state_pool;
1130 struct anv_state_pool binding_table_pool;
1131 struct anv_state_pool surface_state_pool;
1132
1133 struct anv_bo workaround_bo;
1134 struct anv_bo trivial_batch_bo;
1135 struct anv_bo hiz_clear_bo;
1136
1137 struct anv_pipeline_cache default_pipeline_cache;
1138 struct blorp_context blorp;
1139
1140 struct anv_state border_colors;
1141
1142 struct anv_queue queue;
1143
1144 struct anv_scratch_pool scratch_pool;
1145
1146 uint32_t default_mocs;
1147 uint32_t external_mocs;
1148
1149 pthread_mutex_t mutex;
1150 pthread_cond_t queue_submit;
1151 bool _lost;
1152
1153 struct gen_batch_decode_ctx decoder_ctx;
1154 /*
1155 * When decoding a anv_cmd_buffer, we might need to search for BOs through
1156 * the cmd_buffer's list.
1157 */
1158 struct anv_cmd_buffer *cmd_buffer_being_decoded;
1159 };
1160
1161 static inline struct anv_state_pool *
1162 anv_binding_table_pool(struct anv_device *device)
1163 {
1164 if (device->instance->physicalDevice.use_softpin)
1165 return &device->binding_table_pool;
1166 else
1167 return &device->surface_state_pool;
1168 }
1169
1170 static inline struct anv_state
1171 anv_binding_table_pool_alloc(struct anv_device *device) {
1172 if (device->instance->physicalDevice.use_softpin)
1173 return anv_state_pool_alloc(&device->binding_table_pool,
1174 device->binding_table_pool.block_size, 0);
1175 else
1176 return anv_state_pool_alloc_back(&device->surface_state_pool);
1177 }
1178
1179 static inline void
1180 anv_binding_table_pool_free(struct anv_device *device, struct anv_state state) {
1181 anv_state_pool_free(anv_binding_table_pool(device), state);
1182 }
1183
1184 static inline uint32_t
1185 anv_mocs_for_bo(const struct anv_device *device, const struct anv_bo *bo)
1186 {
1187 if (bo->flags & ANV_BO_EXTERNAL)
1188 return device->external_mocs;
1189 else
1190 return device->default_mocs;
1191 }
1192
1193 void anv_device_init_blorp(struct anv_device *device);
1194 void anv_device_finish_blorp(struct anv_device *device);
1195
1196 VkResult _anv_device_set_lost(struct anv_device *device,
1197 const char *file, int line,
1198 const char *msg, ...);
1199 #define anv_device_set_lost(dev, ...) \
1200 _anv_device_set_lost(dev, __FILE__, __LINE__, __VA_ARGS__)
1201
1202 static inline bool
1203 anv_device_is_lost(struct anv_device *device)
1204 {
1205 return unlikely(device->_lost);
1206 }
1207
1208 VkResult anv_device_execbuf(struct anv_device *device,
1209 struct drm_i915_gem_execbuffer2 *execbuf,
1210 struct anv_bo **execbuf_bos);
1211 VkResult anv_device_query_status(struct anv_device *device);
1212 VkResult anv_device_bo_busy(struct anv_device *device, struct anv_bo *bo);
1213 VkResult anv_device_wait(struct anv_device *device, struct anv_bo *bo,
1214 int64_t timeout);
1215
1216 void* anv_gem_mmap(struct anv_device *device,
1217 uint32_t gem_handle, uint64_t offset, uint64_t size, uint32_t flags);
1218 void anv_gem_munmap(void *p, uint64_t size);
1219 uint32_t anv_gem_create(struct anv_device *device, uint64_t size);
1220 void anv_gem_close(struct anv_device *device, uint32_t gem_handle);
1221 uint32_t anv_gem_userptr(struct anv_device *device, void *mem, size_t size);
1222 int anv_gem_busy(struct anv_device *device, uint32_t gem_handle);
1223 int anv_gem_wait(struct anv_device *device, uint32_t gem_handle, int64_t *timeout_ns);
1224 int anv_gem_execbuffer(struct anv_device *device,
1225 struct drm_i915_gem_execbuffer2 *execbuf);
1226 int anv_gem_set_tiling(struct anv_device *device, uint32_t gem_handle,
1227 uint32_t stride, uint32_t tiling);
1228 int anv_gem_create_context(struct anv_device *device);
1229 bool anv_gem_has_context_priority(int fd);
1230 int anv_gem_destroy_context(struct anv_device *device, int context);
1231 int anv_gem_set_context_param(int fd, int context, uint32_t param,
1232 uint64_t value);
1233 int anv_gem_get_context_param(int fd, int context, uint32_t param,
1234 uint64_t *value);
1235 int anv_gem_get_param(int fd, uint32_t param);
1236 int anv_gem_get_tiling(struct anv_device *device, uint32_t gem_handle);
1237 bool anv_gem_get_bit6_swizzle(int fd, uint32_t tiling);
1238 int anv_gem_get_aperture(int fd, uint64_t *size);
1239 int anv_gem_gpu_get_reset_stats(struct anv_device *device,
1240 uint32_t *active, uint32_t *pending);
1241 int anv_gem_handle_to_fd(struct anv_device *device, uint32_t gem_handle);
1242 int anv_gem_reg_read(struct anv_device *device,
1243 uint32_t offset, uint64_t *result);
1244 uint32_t anv_gem_fd_to_handle(struct anv_device *device, int fd);
1245 int anv_gem_set_caching(struct anv_device *device, uint32_t gem_handle, uint32_t caching);
1246 int anv_gem_set_domain(struct anv_device *device, uint32_t gem_handle,
1247 uint32_t read_domains, uint32_t write_domain);
1248 int anv_gem_sync_file_merge(struct anv_device *device, int fd1, int fd2);
1249 uint32_t anv_gem_syncobj_create(struct anv_device *device, uint32_t flags);
1250 void anv_gem_syncobj_destroy(struct anv_device *device, uint32_t handle);
1251 int anv_gem_syncobj_handle_to_fd(struct anv_device *device, uint32_t handle);
1252 uint32_t anv_gem_syncobj_fd_to_handle(struct anv_device *device, int fd);
1253 int anv_gem_syncobj_export_sync_file(struct anv_device *device,
1254 uint32_t handle);
1255 int anv_gem_syncobj_import_sync_file(struct anv_device *device,
1256 uint32_t handle, int fd);
1257 void anv_gem_syncobj_reset(struct anv_device *device, uint32_t handle);
1258 bool anv_gem_supports_syncobj_wait(int fd);
1259 int anv_gem_syncobj_wait(struct anv_device *device,
1260 uint32_t *handles, uint32_t num_handles,
1261 int64_t abs_timeout_ns, bool wait_all);
1262
1263 bool anv_vma_alloc(struct anv_device *device, struct anv_bo *bo);
1264 void anv_vma_free(struct anv_device *device, struct anv_bo *bo);
1265
1266 VkResult anv_bo_init_new(struct anv_bo *bo, struct anv_device *device, uint64_t size);
1267
1268 struct anv_reloc_list {
1269 uint32_t num_relocs;
1270 uint32_t array_length;
1271 struct drm_i915_gem_relocation_entry * relocs;
1272 struct anv_bo ** reloc_bos;
1273 struct set * deps;
1274 };
1275
1276 VkResult anv_reloc_list_init(struct anv_reloc_list *list,
1277 const VkAllocationCallbacks *alloc);
1278 void anv_reloc_list_finish(struct anv_reloc_list *list,
1279 const VkAllocationCallbacks *alloc);
1280
1281 VkResult anv_reloc_list_add(struct anv_reloc_list *list,
1282 const VkAllocationCallbacks *alloc,
1283 uint32_t offset, struct anv_bo *target_bo,
1284 uint32_t delta);
1285
1286 struct anv_batch_bo {
1287 /* Link in the anv_cmd_buffer.owned_batch_bos list */
1288 struct list_head link;
1289
1290 struct anv_bo bo;
1291
1292 /* Bytes actually consumed in this batch BO */
1293 uint32_t length;
1294
1295 struct anv_reloc_list relocs;
1296 };
1297
1298 struct anv_batch {
1299 const VkAllocationCallbacks * alloc;
1300
1301 void * start;
1302 void * end;
1303 void * next;
1304
1305 struct anv_reloc_list * relocs;
1306
1307 /* This callback is called (with the associated user data) in the event
1308 * that the batch runs out of space.
1309 */
1310 VkResult (*extend_cb)(struct anv_batch *, void *);
1311 void * user_data;
1312
1313 /**
1314 * Current error status of the command buffer. Used to track inconsistent
1315 * or incomplete command buffer states that are the consequence of run-time
1316 * errors such as out of memory scenarios. We want to track this in the
1317 * batch because the command buffer object is not visible to some parts
1318 * of the driver.
1319 */
1320 VkResult status;
1321 };
1322
1323 void *anv_batch_emit_dwords(struct anv_batch *batch, int num_dwords);
1324 void anv_batch_emit_batch(struct anv_batch *batch, struct anv_batch *other);
1325 uint64_t anv_batch_emit_reloc(struct anv_batch *batch,
1326 void *location, struct anv_bo *bo, uint32_t offset);
1327 VkResult anv_device_submit_simple_batch(struct anv_device *device,
1328 struct anv_batch *batch);
1329
1330 static inline VkResult
1331 anv_batch_set_error(struct anv_batch *batch, VkResult error)
1332 {
1333 assert(error != VK_SUCCESS);
1334 if (batch->status == VK_SUCCESS)
1335 batch->status = error;
1336 return batch->status;
1337 }
1338
1339 static inline bool
1340 anv_batch_has_error(struct anv_batch *batch)
1341 {
1342 return batch->status != VK_SUCCESS;
1343 }
1344
1345 struct anv_address {
1346 struct anv_bo *bo;
1347 uint32_t offset;
1348 };
1349
1350 #define ANV_NULL_ADDRESS ((struct anv_address) { NULL, 0 })
1351
1352 static inline bool
1353 anv_address_is_null(struct anv_address addr)
1354 {
1355 return addr.bo == NULL && addr.offset == 0;
1356 }
1357
1358 static inline uint64_t
1359 anv_address_physical(struct anv_address addr)
1360 {
1361 if (addr.bo && (addr.bo->flags & EXEC_OBJECT_PINNED))
1362 return gen_canonical_address(addr.bo->offset + addr.offset);
1363 else
1364 return gen_canonical_address(addr.offset);
1365 }
1366
1367 static inline struct anv_address
1368 anv_address_add(struct anv_address addr, uint64_t offset)
1369 {
1370 addr.offset += offset;
1371 return addr;
1372 }
1373
1374 static inline void
1375 write_reloc(const struct anv_device *device, void *p, uint64_t v, bool flush)
1376 {
1377 unsigned reloc_size = 0;
1378 if (device->info.gen >= 8) {
1379 reloc_size = sizeof(uint64_t);
1380 *(uint64_t *)p = gen_canonical_address(v);
1381 } else {
1382 reloc_size = sizeof(uint32_t);
1383 *(uint32_t *)p = v;
1384 }
1385
1386 if (flush && !device->info.has_llc)
1387 gen_flush_range(p, reloc_size);
1388 }
1389
1390 static inline uint64_t
1391 _anv_combine_address(struct anv_batch *batch, void *location,
1392 const struct anv_address address, uint32_t delta)
1393 {
1394 if (address.bo == NULL) {
1395 return address.offset + delta;
1396 } else {
1397 assert(batch->start <= location && location < batch->end);
1398
1399 return anv_batch_emit_reloc(batch, location, address.bo, address.offset + delta);
1400 }
1401 }
1402
1403 #define __gen_address_type struct anv_address
1404 #define __gen_user_data struct anv_batch
1405 #define __gen_combine_address _anv_combine_address
1406
1407 /* Wrapper macros needed to work around preprocessor argument issues. In
1408 * particular, arguments don't get pre-evaluated if they are concatenated.
1409 * This means that, if you pass GENX(3DSTATE_PS) into the emit macro, the
1410 * GENX macro won't get evaluated if the emit macro contains "cmd ## foo".
1411 * We can work around this easily enough with these helpers.
1412 */
1413 #define __anv_cmd_length(cmd) cmd ## _length
1414 #define __anv_cmd_length_bias(cmd) cmd ## _length_bias
1415 #define __anv_cmd_header(cmd) cmd ## _header
1416 #define __anv_cmd_pack(cmd) cmd ## _pack
1417 #define __anv_reg_num(reg) reg ## _num
1418
1419 #define anv_pack_struct(dst, struc, ...) do { \
1420 struct struc __template = { \
1421 __VA_ARGS__ \
1422 }; \
1423 __anv_cmd_pack(struc)(NULL, dst, &__template); \
1424 VG(VALGRIND_CHECK_MEM_IS_DEFINED(dst, __anv_cmd_length(struc) * 4)); \
1425 } while (0)
1426
1427 #define anv_batch_emitn(batch, n, cmd, ...) ({ \
1428 void *__dst = anv_batch_emit_dwords(batch, n); \
1429 if (__dst) { \
1430 struct cmd __template = { \
1431 __anv_cmd_header(cmd), \
1432 .DWordLength = n - __anv_cmd_length_bias(cmd), \
1433 __VA_ARGS__ \
1434 }; \
1435 __anv_cmd_pack(cmd)(batch, __dst, &__template); \
1436 } \
1437 __dst; \
1438 })
1439
1440 #define anv_batch_emit_merge(batch, dwords0, dwords1) \
1441 do { \
1442 uint32_t *dw; \
1443 \
1444 STATIC_ASSERT(ARRAY_SIZE(dwords0) == ARRAY_SIZE(dwords1)); \
1445 dw = anv_batch_emit_dwords((batch), ARRAY_SIZE(dwords0)); \
1446 if (!dw) \
1447 break; \
1448 for (uint32_t i = 0; i < ARRAY_SIZE(dwords0); i++) \
1449 dw[i] = (dwords0)[i] | (dwords1)[i]; \
1450 VG(VALGRIND_CHECK_MEM_IS_DEFINED(dw, ARRAY_SIZE(dwords0) * 4));\
1451 } while (0)
1452
1453 #define anv_batch_emit(batch, cmd, name) \
1454 for (struct cmd name = { __anv_cmd_header(cmd) }, \
1455 *_dst = anv_batch_emit_dwords(batch, __anv_cmd_length(cmd)); \
1456 __builtin_expect(_dst != NULL, 1); \
1457 ({ __anv_cmd_pack(cmd)(batch, _dst, &name); \
1458 VG(VALGRIND_CHECK_MEM_IS_DEFINED(_dst, __anv_cmd_length(cmd) * 4)); \
1459 _dst = NULL; \
1460 }))
1461
1462 /* MEMORY_OBJECT_CONTROL_STATE:
1463 * .GraphicsDataTypeGFDT = 0,
1464 * .LLCCacheabilityControlLLCCC = 0,
1465 * .L3CacheabilityControlL3CC = 1,
1466 */
1467 #define GEN7_MOCS 1
1468
1469 /* MEMORY_OBJECT_CONTROL_STATE:
1470 * .LLCeLLCCacheabilityControlLLCCC = 0,
1471 * .L3CacheabilityControlL3CC = 1,
1472 */
1473 #define GEN75_MOCS 1
1474
1475 /* MEMORY_OBJECT_CONTROL_STATE:
1476 * .MemoryTypeLLCeLLCCacheabilityControl = WB,
1477 * .TargetCache = L3DefertoPATforLLCeLLCselection,
1478 * .AgeforQUADLRU = 0
1479 */
1480 #define GEN8_MOCS 0x78
1481
1482 /* MEMORY_OBJECT_CONTROL_STATE:
1483 * .MemoryTypeLLCeLLCCacheabilityControl = UCwithFenceifcoherentcycle,
1484 * .TargetCache = L3DefertoPATforLLCeLLCselection,
1485 * .AgeforQUADLRU = 0
1486 */
1487 #define GEN8_EXTERNAL_MOCS 0x18
1488
1489 /* Skylake: MOCS is now an index into an array of 62 different caching
1490 * configurations programmed by the kernel.
1491 */
1492
1493 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
1494 #define GEN9_MOCS (2 << 1)
1495
1496 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
1497 #define GEN9_EXTERNAL_MOCS (1 << 1)
1498
1499 /* Cannonlake MOCS defines are duplicates of Skylake MOCS defines. */
1500 #define GEN10_MOCS GEN9_MOCS
1501 #define GEN10_EXTERNAL_MOCS GEN9_EXTERNAL_MOCS
1502
1503 /* Ice Lake MOCS defines are duplicates of Skylake MOCS defines. */
1504 #define GEN11_MOCS GEN9_MOCS
1505 #define GEN11_EXTERNAL_MOCS GEN9_EXTERNAL_MOCS
1506
1507 struct anv_device_memory {
1508 struct list_head link;
1509
1510 struct anv_bo * bo;
1511 struct anv_memory_type * type;
1512 VkDeviceSize map_size;
1513 void * map;
1514
1515 /* If set, we are holding reference to AHardwareBuffer
1516 * which we must release when memory is freed.
1517 */
1518 struct AHardwareBuffer * ahw;
1519
1520 /* If set, this memory comes from a host pointer. */
1521 void * host_ptr;
1522 };
1523
1524 /**
1525 * Header for Vertex URB Entry (VUE)
1526 */
1527 struct anv_vue_header {
1528 uint32_t Reserved;
1529 uint32_t RTAIndex; /* RenderTargetArrayIndex */
1530 uint32_t ViewportIndex;
1531 float PointWidth;
1532 };
1533
1534 /** Struct representing a sampled image descriptor
1535 *
1536 * This descriptor layout is used for sampled images, bare sampler, and
1537 * combined image/sampler descriptors.
1538 */
1539 struct anv_sampled_image_descriptor {
1540 /** Bindless image handle
1541 *
1542 * This is expected to already be shifted such that the 20-bit
1543 * SURFACE_STATE table index is in the top 20 bits.
1544 */
1545 uint32_t image;
1546
1547 /** Bindless sampler handle
1548 *
1549 * This is assumed to be a 32B-aligned SAMPLER_STATE pointer relative
1550 * to the dynamic state base address.
1551 */
1552 uint32_t sampler;
1553 };
1554
1555 struct anv_texture_swizzle_descriptor {
1556 /** Texture swizzle
1557 *
1558 * See also nir_intrinsic_channel_select_intel
1559 */
1560 uint8_t swizzle[4];
1561
1562 /** Unused padding to ensure the struct is a multiple of 64 bits */
1563 uint32_t _pad;
1564 };
1565
1566 /** Struct representing a storage image descriptor */
1567 struct anv_storage_image_descriptor {
1568 /** Bindless image handles
1569 *
1570 * These are expected to already be shifted such that the 20-bit
1571 * SURFACE_STATE table index is in the top 20 bits.
1572 */
1573 uint32_t read_write;
1574 uint32_t write_only;
1575 };
1576
1577 /** Struct representing a address/range descriptor
1578 *
1579 * The fields of this struct correspond directly to the data layout of
1580 * nir_address_format_64bit_bounded_global addresses. The last field is the
1581 * offset in the NIR address so it must be zero so that when you load the
1582 * descriptor you get a pointer to the start of the range.
1583 */
1584 struct anv_address_range_descriptor {
1585 uint64_t address;
1586 uint32_t range;
1587 uint32_t zero;
1588 };
1589
1590 enum anv_descriptor_data {
1591 /** The descriptor contains a BTI reference to a surface state */
1592 ANV_DESCRIPTOR_SURFACE_STATE = (1 << 0),
1593 /** The descriptor contains a BTI reference to a sampler state */
1594 ANV_DESCRIPTOR_SAMPLER_STATE = (1 << 1),
1595 /** The descriptor contains an actual buffer view */
1596 ANV_DESCRIPTOR_BUFFER_VIEW = (1 << 2),
1597 /** The descriptor contains auxiliary image layout data */
1598 ANV_DESCRIPTOR_IMAGE_PARAM = (1 << 3),
1599 /** The descriptor contains auxiliary image layout data */
1600 ANV_DESCRIPTOR_INLINE_UNIFORM = (1 << 4),
1601 /** anv_address_range_descriptor with a buffer address and range */
1602 ANV_DESCRIPTOR_ADDRESS_RANGE = (1 << 5),
1603 /** Bindless surface handle */
1604 ANV_DESCRIPTOR_SAMPLED_IMAGE = (1 << 6),
1605 /** Storage image handles */
1606 ANV_DESCRIPTOR_STORAGE_IMAGE = (1 << 7),
1607 /** Storage image handles */
1608 ANV_DESCRIPTOR_TEXTURE_SWIZZLE = (1 << 8),
1609 };
1610
1611 struct anv_descriptor_set_binding_layout {
1612 #ifndef NDEBUG
1613 /* The type of the descriptors in this binding */
1614 VkDescriptorType type;
1615 #endif
1616
1617 /* Flags provided when this binding was created */
1618 VkDescriptorBindingFlagsEXT flags;
1619
1620 /* Bitfield representing the type of data this descriptor contains */
1621 enum anv_descriptor_data data;
1622
1623 /* Maximum number of YCbCr texture/sampler planes */
1624 uint8_t max_plane_count;
1625
1626 /* Number of array elements in this binding (or size in bytes for inline
1627 * uniform data)
1628 */
1629 uint16_t array_size;
1630
1631 /* Index into the flattend descriptor set */
1632 uint16_t descriptor_index;
1633
1634 /* Index into the dynamic state array for a dynamic buffer */
1635 int16_t dynamic_offset_index;
1636
1637 /* Index into the descriptor set buffer views */
1638 int16_t buffer_view_index;
1639
1640 /* Offset into the descriptor buffer where this descriptor lives */
1641 uint32_t descriptor_offset;
1642
1643 /* Immutable samplers (or NULL if no immutable samplers) */
1644 struct anv_sampler **immutable_samplers;
1645 };
1646
1647 unsigned anv_descriptor_size(const struct anv_descriptor_set_binding_layout *layout);
1648
1649 unsigned anv_descriptor_type_size(const struct anv_physical_device *pdevice,
1650 VkDescriptorType type);
1651
1652 bool anv_descriptor_supports_bindless(const struct anv_physical_device *pdevice,
1653 const struct anv_descriptor_set_binding_layout *binding,
1654 bool sampler);
1655
1656 bool anv_descriptor_requires_bindless(const struct anv_physical_device *pdevice,
1657 const struct anv_descriptor_set_binding_layout *binding,
1658 bool sampler);
1659
1660 struct anv_descriptor_set_layout {
1661 /* Descriptor set layouts can be destroyed at almost any time */
1662 uint32_t ref_cnt;
1663
1664 /* Number of bindings in this descriptor set */
1665 uint16_t binding_count;
1666
1667 /* Total size of the descriptor set with room for all array entries */
1668 uint16_t size;
1669
1670 /* Shader stages affected by this descriptor set */
1671 uint16_t shader_stages;
1672
1673 /* Number of buffer views in this descriptor set */
1674 uint16_t buffer_view_count;
1675
1676 /* Number of dynamic offsets used by this descriptor set */
1677 uint16_t dynamic_offset_count;
1678
1679 /* Size of the descriptor buffer for this descriptor set */
1680 uint32_t descriptor_buffer_size;
1681
1682 /* Bindings in this descriptor set */
1683 struct anv_descriptor_set_binding_layout binding[0];
1684 };
1685
1686 static inline void
1687 anv_descriptor_set_layout_ref(struct anv_descriptor_set_layout *layout)
1688 {
1689 assert(layout && layout->ref_cnt >= 1);
1690 p_atomic_inc(&layout->ref_cnt);
1691 }
1692
1693 static inline void
1694 anv_descriptor_set_layout_unref(struct anv_device *device,
1695 struct anv_descriptor_set_layout *layout)
1696 {
1697 assert(layout && layout->ref_cnt >= 1);
1698 if (p_atomic_dec_zero(&layout->ref_cnt))
1699 vk_free(&device->alloc, layout);
1700 }
1701
1702 struct anv_descriptor {
1703 VkDescriptorType type;
1704
1705 union {
1706 struct {
1707 VkImageLayout layout;
1708 struct anv_image_view *image_view;
1709 struct anv_sampler *sampler;
1710 };
1711
1712 struct {
1713 struct anv_buffer *buffer;
1714 uint64_t offset;
1715 uint64_t range;
1716 };
1717
1718 struct anv_buffer_view *buffer_view;
1719 };
1720 };
1721
1722 struct anv_descriptor_set {
1723 struct anv_descriptor_pool *pool;
1724 struct anv_descriptor_set_layout *layout;
1725 uint32_t size;
1726
1727 /* State relative to anv_descriptor_pool::bo */
1728 struct anv_state desc_mem;
1729 /* Surface state for the descriptor buffer */
1730 struct anv_state desc_surface_state;
1731
1732 uint32_t buffer_view_count;
1733 struct anv_buffer_view *buffer_views;
1734
1735 /* Link to descriptor pool's desc_sets list . */
1736 struct list_head pool_link;
1737
1738 struct anv_descriptor descriptors[0];
1739 };
1740
1741 struct anv_buffer_view {
1742 enum isl_format format; /**< VkBufferViewCreateInfo::format */
1743 uint64_t range; /**< VkBufferViewCreateInfo::range */
1744
1745 struct anv_address address;
1746
1747 struct anv_state surface_state;
1748 struct anv_state storage_surface_state;
1749 struct anv_state writeonly_storage_surface_state;
1750
1751 struct brw_image_param storage_image_param;
1752 };
1753
1754 struct anv_push_descriptor_set {
1755 struct anv_descriptor_set set;
1756
1757 /* Put this field right behind anv_descriptor_set so it fills up the
1758 * descriptors[0] field. */
1759 struct anv_descriptor descriptors[MAX_PUSH_DESCRIPTORS];
1760
1761 /** True if the descriptor set buffer has been referenced by a draw or
1762 * dispatch command.
1763 */
1764 bool set_used_on_gpu;
1765
1766 struct anv_buffer_view buffer_views[MAX_PUSH_DESCRIPTORS];
1767 };
1768
1769 struct anv_descriptor_pool {
1770 uint32_t size;
1771 uint32_t next;
1772 uint32_t free_list;
1773
1774 struct anv_bo bo;
1775 struct util_vma_heap bo_heap;
1776
1777 struct anv_state_stream surface_state_stream;
1778 void *surface_state_free_list;
1779
1780 struct list_head desc_sets;
1781
1782 char data[0];
1783 };
1784
1785 enum anv_descriptor_template_entry_type {
1786 ANV_DESCRIPTOR_TEMPLATE_ENTRY_TYPE_IMAGE,
1787 ANV_DESCRIPTOR_TEMPLATE_ENTRY_TYPE_BUFFER,
1788 ANV_DESCRIPTOR_TEMPLATE_ENTRY_TYPE_BUFFER_VIEW
1789 };
1790
1791 struct anv_descriptor_template_entry {
1792 /* The type of descriptor in this entry */
1793 VkDescriptorType type;
1794
1795 /* Binding in the descriptor set */
1796 uint32_t binding;
1797
1798 /* Offset at which to write into the descriptor set binding */
1799 uint32_t array_element;
1800
1801 /* Number of elements to write into the descriptor set binding */
1802 uint32_t array_count;
1803
1804 /* Offset into the user provided data */
1805 size_t offset;
1806
1807 /* Stride between elements into the user provided data */
1808 size_t stride;
1809 };
1810
1811 struct anv_descriptor_update_template {
1812 VkPipelineBindPoint bind_point;
1813
1814 /* The descriptor set this template corresponds to. This value is only
1815 * valid if the template was created with the templateType
1816 * VK_DESCRIPTOR_UPDATE_TEMPLATE_TYPE_DESCRIPTOR_SET.
1817 */
1818 uint8_t set;
1819
1820 /* Number of entries in this template */
1821 uint32_t entry_count;
1822
1823 /* Entries of the template */
1824 struct anv_descriptor_template_entry entries[0];
1825 };
1826
1827 size_t
1828 anv_descriptor_set_layout_size(const struct anv_descriptor_set_layout *layout);
1829
1830 void
1831 anv_descriptor_set_write_image_view(struct anv_device *device,
1832 struct anv_descriptor_set *set,
1833 const VkDescriptorImageInfo * const info,
1834 VkDescriptorType type,
1835 uint32_t binding,
1836 uint32_t element);
1837
1838 void
1839 anv_descriptor_set_write_buffer_view(struct anv_device *device,
1840 struct anv_descriptor_set *set,
1841 VkDescriptorType type,
1842 struct anv_buffer_view *buffer_view,
1843 uint32_t binding,
1844 uint32_t element);
1845
1846 void
1847 anv_descriptor_set_write_buffer(struct anv_device *device,
1848 struct anv_descriptor_set *set,
1849 struct anv_state_stream *alloc_stream,
1850 VkDescriptorType type,
1851 struct anv_buffer *buffer,
1852 uint32_t binding,
1853 uint32_t element,
1854 VkDeviceSize offset,
1855 VkDeviceSize range);
1856 void
1857 anv_descriptor_set_write_inline_uniform_data(struct anv_device *device,
1858 struct anv_descriptor_set *set,
1859 uint32_t binding,
1860 const void *data,
1861 size_t offset,
1862 size_t size);
1863
1864 void
1865 anv_descriptor_set_write_template(struct anv_device *device,
1866 struct anv_descriptor_set *set,
1867 struct anv_state_stream *alloc_stream,
1868 const struct anv_descriptor_update_template *template,
1869 const void *data);
1870
1871 VkResult
1872 anv_descriptor_set_create(struct anv_device *device,
1873 struct anv_descriptor_pool *pool,
1874 struct anv_descriptor_set_layout *layout,
1875 struct anv_descriptor_set **out_set);
1876
1877 void
1878 anv_descriptor_set_destroy(struct anv_device *device,
1879 struct anv_descriptor_pool *pool,
1880 struct anv_descriptor_set *set);
1881
1882 #define ANV_DESCRIPTOR_SET_DESCRIPTORS (UINT8_MAX - 3)
1883 #define ANV_DESCRIPTOR_SET_NUM_WORK_GROUPS (UINT8_MAX - 2)
1884 #define ANV_DESCRIPTOR_SET_SHADER_CONSTANTS (UINT8_MAX - 1)
1885 #define ANV_DESCRIPTOR_SET_COLOR_ATTACHMENTS UINT8_MAX
1886
1887 struct anv_pipeline_binding {
1888 /* The descriptor set this surface corresponds to. The special value of
1889 * ANV_DESCRIPTOR_SET_COLOR_ATTACHMENTS indicates that the offset refers
1890 * to a color attachment and not a regular descriptor.
1891 */
1892 uint8_t set;
1893
1894 /* Binding in the descriptor set */
1895 uint32_t binding;
1896
1897 /* Index in the binding */
1898 uint32_t index;
1899
1900 /* Plane in the binding index */
1901 uint8_t plane;
1902
1903 /* Input attachment index (relative to the subpass) */
1904 uint8_t input_attachment_index;
1905
1906 /* For a storage image, whether it is write-only */
1907 bool write_only;
1908 };
1909
1910 struct anv_pipeline_layout {
1911 struct {
1912 struct anv_descriptor_set_layout *layout;
1913 uint32_t dynamic_offset_start;
1914 } set[MAX_SETS];
1915
1916 uint32_t num_sets;
1917
1918 unsigned char sha1[20];
1919 };
1920
1921 struct anv_buffer {
1922 struct anv_device * device;
1923 VkDeviceSize size;
1924
1925 VkBufferUsageFlags usage;
1926
1927 /* Set when bound */
1928 struct anv_address address;
1929 };
1930
1931 static inline uint64_t
1932 anv_buffer_get_range(struct anv_buffer *buffer, uint64_t offset, uint64_t range)
1933 {
1934 assert(offset <= buffer->size);
1935 if (range == VK_WHOLE_SIZE) {
1936 return buffer->size - offset;
1937 } else {
1938 assert(range + offset >= range);
1939 assert(range + offset <= buffer->size);
1940 return range;
1941 }
1942 }
1943
1944 enum anv_cmd_dirty_bits {
1945 ANV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
1946 ANV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
1947 ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
1948 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
1949 ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
1950 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
1951 ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
1952 ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
1953 ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
1954 ANV_CMD_DIRTY_PIPELINE = 1 << 9,
1955 ANV_CMD_DIRTY_INDEX_BUFFER = 1 << 10,
1956 ANV_CMD_DIRTY_RENDER_TARGETS = 1 << 11,
1957 ANV_CMD_DIRTY_XFB_ENABLE = 1 << 12,
1958 ANV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE = 1 << 13, /* VK_DYNAMIC_STATE_LINE_STIPPLE_EXT */
1959 };
1960 typedef uint32_t anv_cmd_dirty_mask_t;
1961
1962 #define ANV_CMD_DIRTY_DYNAMIC_ALL \
1963 (ANV_CMD_DIRTY_DYNAMIC_VIEWPORT | \
1964 ANV_CMD_DIRTY_DYNAMIC_SCISSOR | \
1965 ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH | \
1966 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS | \
1967 ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS | \
1968 ANV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS | \
1969 ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK | \
1970 ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK | \
1971 ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE | \
1972 ANV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE)
1973
1974 static inline enum anv_cmd_dirty_bits
1975 anv_cmd_dirty_bit_for_vk_dynamic_state(VkDynamicState vk_state)
1976 {
1977 switch (vk_state) {
1978 case VK_DYNAMIC_STATE_VIEWPORT:
1979 return ANV_CMD_DIRTY_DYNAMIC_VIEWPORT;
1980 case VK_DYNAMIC_STATE_SCISSOR:
1981 return ANV_CMD_DIRTY_DYNAMIC_SCISSOR;
1982 case VK_DYNAMIC_STATE_LINE_WIDTH:
1983 return ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH;
1984 case VK_DYNAMIC_STATE_DEPTH_BIAS:
1985 return ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS;
1986 case VK_DYNAMIC_STATE_BLEND_CONSTANTS:
1987 return ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS;
1988 case VK_DYNAMIC_STATE_DEPTH_BOUNDS:
1989 return ANV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS;
1990 case VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK:
1991 return ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK;
1992 case VK_DYNAMIC_STATE_STENCIL_WRITE_MASK:
1993 return ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK;
1994 case VK_DYNAMIC_STATE_STENCIL_REFERENCE:
1995 return ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE;
1996 case VK_DYNAMIC_STATE_LINE_STIPPLE_EXT:
1997 return ANV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE;
1998 default:
1999 assert(!"Unsupported dynamic state");
2000 return 0;
2001 }
2002 }
2003
2004
2005 enum anv_pipe_bits {
2006 ANV_PIPE_DEPTH_CACHE_FLUSH_BIT = (1 << 0),
2007 ANV_PIPE_STALL_AT_SCOREBOARD_BIT = (1 << 1),
2008 ANV_PIPE_STATE_CACHE_INVALIDATE_BIT = (1 << 2),
2009 ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT = (1 << 3),
2010 ANV_PIPE_VF_CACHE_INVALIDATE_BIT = (1 << 4),
2011 ANV_PIPE_DATA_CACHE_FLUSH_BIT = (1 << 5),
2012 ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT = (1 << 10),
2013 ANV_PIPE_INSTRUCTION_CACHE_INVALIDATE_BIT = (1 << 11),
2014 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT = (1 << 12),
2015 ANV_PIPE_DEPTH_STALL_BIT = (1 << 13),
2016 ANV_PIPE_CS_STALL_BIT = (1 << 20),
2017
2018 /* This bit does not exist directly in PIPE_CONTROL. Instead it means that
2019 * a flush has happened but not a CS stall. The next time we do any sort
2020 * of invalidation we need to insert a CS stall at that time. Otherwise,
2021 * we would have to CS stall on every flush which could be bad.
2022 */
2023 ANV_PIPE_NEEDS_CS_STALL_BIT = (1 << 21),
2024
2025 /* This bit does not exist directly in PIPE_CONTROL. It means that render
2026 * target operations related to transfer commands with VkBuffer as
2027 * destination are ongoing. Some operations like copies on the command
2028 * streamer might need to be aware of this to trigger the appropriate stall
2029 * before they can proceed with the copy.
2030 */
2031 ANV_PIPE_RENDER_TARGET_BUFFER_WRITES = (1 << 22),
2032 };
2033
2034 #define ANV_PIPE_FLUSH_BITS ( \
2035 ANV_PIPE_DEPTH_CACHE_FLUSH_BIT | \
2036 ANV_PIPE_DATA_CACHE_FLUSH_BIT | \
2037 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT)
2038
2039 #define ANV_PIPE_STALL_BITS ( \
2040 ANV_PIPE_STALL_AT_SCOREBOARD_BIT | \
2041 ANV_PIPE_DEPTH_STALL_BIT | \
2042 ANV_PIPE_CS_STALL_BIT)
2043
2044 #define ANV_PIPE_INVALIDATE_BITS ( \
2045 ANV_PIPE_STATE_CACHE_INVALIDATE_BIT | \
2046 ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT | \
2047 ANV_PIPE_VF_CACHE_INVALIDATE_BIT | \
2048 ANV_PIPE_DATA_CACHE_FLUSH_BIT | \
2049 ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT | \
2050 ANV_PIPE_INSTRUCTION_CACHE_INVALIDATE_BIT)
2051
2052 static inline enum anv_pipe_bits
2053 anv_pipe_flush_bits_for_access_flags(VkAccessFlags flags)
2054 {
2055 enum anv_pipe_bits pipe_bits = 0;
2056
2057 unsigned b;
2058 for_each_bit(b, flags) {
2059 switch ((VkAccessFlagBits)(1 << b)) {
2060 case VK_ACCESS_SHADER_WRITE_BIT:
2061 /* We're transitioning a buffer that was previously used as write
2062 * destination through the data port. To make its content available
2063 * to future operations, flush the data cache.
2064 */
2065 pipe_bits |= ANV_PIPE_DATA_CACHE_FLUSH_BIT;
2066 break;
2067 case VK_ACCESS_COLOR_ATTACHMENT_WRITE_BIT:
2068 /* We're transitioning a buffer that was previously used as render
2069 * target. To make its content available to future operations, flush
2070 * the render target cache.
2071 */
2072 pipe_bits |= ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT;
2073 break;
2074 case VK_ACCESS_DEPTH_STENCIL_ATTACHMENT_WRITE_BIT:
2075 /* We're transitioning a buffer that was previously used as depth
2076 * buffer. To make its content available to future operations, flush
2077 * the depth cache.
2078 */
2079 pipe_bits |= ANV_PIPE_DEPTH_CACHE_FLUSH_BIT;
2080 break;
2081 case VK_ACCESS_TRANSFER_WRITE_BIT:
2082 /* We're transitioning a buffer that was previously used as a
2083 * transfer write destination. Generic write operations include color
2084 * & depth operations as well as buffer operations like :
2085 * - vkCmdClearColorImage()
2086 * - vkCmdClearDepthStencilImage()
2087 * - vkCmdBlitImage()
2088 * - vkCmdCopy*(), vkCmdUpdate*(), vkCmdFill*()
2089 *
2090 * Most of these operations are implemented using Blorp which writes
2091 * through the render target, so flush that cache to make it visible
2092 * to future operations. And for depth related operations we also
2093 * need to flush the depth cache.
2094 */
2095 pipe_bits |= ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT;
2096 pipe_bits |= ANV_PIPE_DEPTH_CACHE_FLUSH_BIT;
2097 break;
2098 case VK_ACCESS_MEMORY_WRITE_BIT:
2099 /* We're transitioning a buffer for generic write operations. Flush
2100 * all the caches.
2101 */
2102 pipe_bits |= ANV_PIPE_FLUSH_BITS;
2103 break;
2104 default:
2105 break; /* Nothing to do */
2106 }
2107 }
2108
2109 return pipe_bits;
2110 }
2111
2112 static inline enum anv_pipe_bits
2113 anv_pipe_invalidate_bits_for_access_flags(VkAccessFlags flags)
2114 {
2115 enum anv_pipe_bits pipe_bits = 0;
2116
2117 unsigned b;
2118 for_each_bit(b, flags) {
2119 switch ((VkAccessFlagBits)(1 << b)) {
2120 case VK_ACCESS_INDIRECT_COMMAND_READ_BIT:
2121 /* Indirect draw commands take a buffer as input that we're going to
2122 * read from the command streamer to load some of the HW registers
2123 * (see genX_cmd_buffer.c:load_indirect_parameters). This requires a
2124 * command streamer stall so that all the cache flushes have
2125 * completed before the command streamer loads from memory.
2126 */
2127 pipe_bits |= ANV_PIPE_CS_STALL_BIT;
2128 /* Indirect draw commands also set gl_BaseVertex & gl_BaseIndex
2129 * through a vertex buffer, so invalidate that cache.
2130 */
2131 pipe_bits |= ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
2132 /* For CmdDipatchIndirect, we also load gl_NumWorkGroups through a
2133 * UBO from the buffer, so we need to invalidate constant cache.
2134 */
2135 pipe_bits |= ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT;
2136 break;
2137 case VK_ACCESS_INDEX_READ_BIT:
2138 case VK_ACCESS_VERTEX_ATTRIBUTE_READ_BIT:
2139 /* We transitioning a buffer to be used for as input for vkCmdDraw*
2140 * commands, so we invalidate the VF cache to make sure there is no
2141 * stale data when we start rendering.
2142 */
2143 pipe_bits |= ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
2144 break;
2145 case VK_ACCESS_UNIFORM_READ_BIT:
2146 /* We transitioning a buffer to be used as uniform data. Because
2147 * uniform is accessed through the data port & sampler, we need to
2148 * invalidate the texture cache (sampler) & constant cache (data
2149 * port) to avoid stale data.
2150 */
2151 pipe_bits |= ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT;
2152 pipe_bits |= ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT;
2153 break;
2154 case VK_ACCESS_SHADER_READ_BIT:
2155 case VK_ACCESS_INPUT_ATTACHMENT_READ_BIT:
2156 case VK_ACCESS_TRANSFER_READ_BIT:
2157 /* Transitioning a buffer to be read through the sampler, so
2158 * invalidate the texture cache, we don't want any stale data.
2159 */
2160 pipe_bits |= ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT;
2161 break;
2162 case VK_ACCESS_MEMORY_READ_BIT:
2163 /* Transitioning a buffer for generic read, invalidate all the
2164 * caches.
2165 */
2166 pipe_bits |= ANV_PIPE_INVALIDATE_BITS;
2167 break;
2168 case VK_ACCESS_MEMORY_WRITE_BIT:
2169 /* Generic write, make sure all previously written things land in
2170 * memory.
2171 */
2172 pipe_bits |= ANV_PIPE_FLUSH_BITS;
2173 break;
2174 case VK_ACCESS_CONDITIONAL_RENDERING_READ_BIT_EXT:
2175 /* Transitioning a buffer for conditional rendering. We'll load the
2176 * content of this buffer into HW registers using the command
2177 * streamer, so we need to stall the command streamer to make sure
2178 * any in-flight flush operations have completed.
2179 */
2180 pipe_bits |= ANV_PIPE_CS_STALL_BIT;
2181 break;
2182 default:
2183 break; /* Nothing to do */
2184 }
2185 }
2186
2187 return pipe_bits;
2188 }
2189
2190 #define VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV ( \
2191 VK_IMAGE_ASPECT_COLOR_BIT | \
2192 VK_IMAGE_ASPECT_PLANE_0_BIT | \
2193 VK_IMAGE_ASPECT_PLANE_1_BIT | \
2194 VK_IMAGE_ASPECT_PLANE_2_BIT)
2195 #define VK_IMAGE_ASPECT_PLANES_BITS_ANV ( \
2196 VK_IMAGE_ASPECT_PLANE_0_BIT | \
2197 VK_IMAGE_ASPECT_PLANE_1_BIT | \
2198 VK_IMAGE_ASPECT_PLANE_2_BIT)
2199
2200 struct anv_vertex_binding {
2201 struct anv_buffer * buffer;
2202 VkDeviceSize offset;
2203 };
2204
2205 struct anv_xfb_binding {
2206 struct anv_buffer * buffer;
2207 VkDeviceSize offset;
2208 VkDeviceSize size;
2209 };
2210
2211 #define ANV_PARAM_PUSH(offset) ((1 << 16) | (uint32_t)(offset))
2212 #define ANV_PARAM_IS_PUSH(param) ((uint32_t)(param) >> 16 == 1)
2213 #define ANV_PARAM_PUSH_OFFSET(param) ((param) & 0xffff)
2214
2215 #define ANV_PARAM_DYN_OFFSET(offset) ((2 << 16) | (uint32_t)(offset))
2216 #define ANV_PARAM_IS_DYN_OFFSET(param) ((uint32_t)(param) >> 16 == 2)
2217 #define ANV_PARAM_DYN_OFFSET_IDX(param) ((param) & 0xffff)
2218
2219 struct anv_push_constants {
2220 /* Push constant data provided by the client through vkPushConstants */
2221 uint8_t client_data[MAX_PUSH_CONSTANTS_SIZE];
2222
2223 /* Used for vkCmdDispatchBase */
2224 uint32_t base_work_group_id[3];
2225 };
2226
2227 struct anv_dynamic_state {
2228 struct {
2229 uint32_t count;
2230 VkViewport viewports[MAX_VIEWPORTS];
2231 } viewport;
2232
2233 struct {
2234 uint32_t count;
2235 VkRect2D scissors[MAX_SCISSORS];
2236 } scissor;
2237
2238 float line_width;
2239
2240 struct {
2241 float bias;
2242 float clamp;
2243 float slope;
2244 } depth_bias;
2245
2246 float blend_constants[4];
2247
2248 struct {
2249 float min;
2250 float max;
2251 } depth_bounds;
2252
2253 struct {
2254 uint32_t front;
2255 uint32_t back;
2256 } stencil_compare_mask;
2257
2258 struct {
2259 uint32_t front;
2260 uint32_t back;
2261 } stencil_write_mask;
2262
2263 struct {
2264 uint32_t front;
2265 uint32_t back;
2266 } stencil_reference;
2267
2268 struct {
2269 uint32_t factor;
2270 uint16_t pattern;
2271 } line_stipple;
2272 };
2273
2274 extern const struct anv_dynamic_state default_dynamic_state;
2275
2276 void anv_dynamic_state_copy(struct anv_dynamic_state *dest,
2277 const struct anv_dynamic_state *src,
2278 uint32_t copy_mask);
2279
2280 struct anv_surface_state {
2281 struct anv_state state;
2282 /** Address of the surface referred to by this state
2283 *
2284 * This address is relative to the start of the BO.
2285 */
2286 struct anv_address address;
2287 /* Address of the aux surface, if any
2288 *
2289 * This field is ANV_NULL_ADDRESS if and only if no aux surface exists.
2290 *
2291 * With the exception of gen8, the bottom 12 bits of this address' offset
2292 * include extra aux information.
2293 */
2294 struct anv_address aux_address;
2295 /* Address of the clear color, if any
2296 *
2297 * This address is relative to the start of the BO.
2298 */
2299 struct anv_address clear_address;
2300 };
2301
2302 /**
2303 * Attachment state when recording a renderpass instance.
2304 *
2305 * The clear value is valid only if there exists a pending clear.
2306 */
2307 struct anv_attachment_state {
2308 enum isl_aux_usage aux_usage;
2309 enum isl_aux_usage input_aux_usage;
2310 struct anv_surface_state color;
2311 struct anv_surface_state input;
2312
2313 VkImageLayout current_layout;
2314 VkImageAspectFlags pending_clear_aspects;
2315 VkImageAspectFlags pending_load_aspects;
2316 bool fast_clear;
2317 VkClearValue clear_value;
2318 bool clear_color_is_zero_one;
2319 bool clear_color_is_zero;
2320
2321 /* When multiview is active, attachments with a renderpass clear
2322 * operation have their respective layers cleared on the first
2323 * subpass that uses them, and only in that subpass. We keep track
2324 * of this using a bitfield to indicate which layers of an attachment
2325 * have not been cleared yet when multiview is active.
2326 */
2327 uint32_t pending_clear_views;
2328 struct anv_image_view * image_view;
2329 };
2330
2331 /** State tracking for particular pipeline bind point
2332 *
2333 * This struct is the base struct for anv_cmd_graphics_state and
2334 * anv_cmd_compute_state. These are used to track state which is bound to a
2335 * particular type of pipeline. Generic state that applies per-stage such as
2336 * binding table offsets and push constants is tracked generically with a
2337 * per-stage array in anv_cmd_state.
2338 */
2339 struct anv_cmd_pipeline_state {
2340 struct anv_pipeline *pipeline;
2341 struct anv_pipeline_layout *layout;
2342
2343 struct anv_descriptor_set *descriptors[MAX_SETS];
2344 uint32_t dynamic_offsets[MAX_DYNAMIC_BUFFERS];
2345
2346 struct anv_push_descriptor_set *push_descriptors[MAX_SETS];
2347 };
2348
2349 /** State tracking for graphics pipeline
2350 *
2351 * This has anv_cmd_pipeline_state as a base struct to track things which get
2352 * bound to a graphics pipeline. Along with general pipeline bind point state
2353 * which is in the anv_cmd_pipeline_state base struct, it also contains other
2354 * state which is graphics-specific.
2355 */
2356 struct anv_cmd_graphics_state {
2357 struct anv_cmd_pipeline_state base;
2358
2359 anv_cmd_dirty_mask_t dirty;
2360 uint32_t vb_dirty;
2361
2362 struct anv_dynamic_state dynamic;
2363
2364 struct {
2365 struct anv_buffer *index_buffer;
2366 uint32_t index_type; /**< 3DSTATE_INDEX_BUFFER.IndexFormat */
2367 uint32_t index_offset;
2368 } gen7;
2369 };
2370
2371 /** State tracking for compute pipeline
2372 *
2373 * This has anv_cmd_pipeline_state as a base struct to track things which get
2374 * bound to a compute pipeline. Along with general pipeline bind point state
2375 * which is in the anv_cmd_pipeline_state base struct, it also contains other
2376 * state which is compute-specific.
2377 */
2378 struct anv_cmd_compute_state {
2379 struct anv_cmd_pipeline_state base;
2380
2381 bool pipeline_dirty;
2382
2383 struct anv_address num_workgroups;
2384 };
2385
2386 /** State required while building cmd buffer */
2387 struct anv_cmd_state {
2388 /* PIPELINE_SELECT.PipelineSelection */
2389 uint32_t current_pipeline;
2390 const struct gen_l3_config * current_l3_config;
2391
2392 struct anv_cmd_graphics_state gfx;
2393 struct anv_cmd_compute_state compute;
2394
2395 enum anv_pipe_bits pending_pipe_bits;
2396 VkShaderStageFlags descriptors_dirty;
2397 VkShaderStageFlags push_constants_dirty;
2398
2399 struct anv_framebuffer * framebuffer;
2400 struct anv_render_pass * pass;
2401 struct anv_subpass * subpass;
2402 VkRect2D render_area;
2403 uint32_t restart_index;
2404 struct anv_vertex_binding vertex_bindings[MAX_VBS];
2405 bool xfb_enabled;
2406 struct anv_xfb_binding xfb_bindings[MAX_XFB_BUFFERS];
2407 VkShaderStageFlags push_constant_stages;
2408 struct anv_push_constants push_constants[MESA_SHADER_STAGES];
2409 struct anv_state binding_tables[MESA_SHADER_STAGES];
2410 struct anv_state samplers[MESA_SHADER_STAGES];
2411
2412 /**
2413 * Whether or not the gen8 PMA fix is enabled. We ensure that, at the top
2414 * of any command buffer it is disabled by disabling it in EndCommandBuffer
2415 * and before invoking the secondary in ExecuteCommands.
2416 */
2417 bool pma_fix_enabled;
2418
2419 /**
2420 * Whether or not we know for certain that HiZ is enabled for the current
2421 * subpass. If, for whatever reason, we are unsure as to whether HiZ is
2422 * enabled or not, this will be false.
2423 */
2424 bool hiz_enabled;
2425
2426 bool conditional_render_enabled;
2427
2428 /**
2429 * Last rendering scale argument provided to
2430 * genX(cmd_buffer_emit_hashing_mode)().
2431 */
2432 unsigned current_hash_scale;
2433
2434 /**
2435 * Array length is anv_cmd_state::pass::attachment_count. Array content is
2436 * valid only when recording a render pass instance.
2437 */
2438 struct anv_attachment_state * attachments;
2439
2440 /**
2441 * Surface states for color render targets. These are stored in a single
2442 * flat array. For depth-stencil attachments, the surface state is simply
2443 * left blank.
2444 */
2445 struct anv_state render_pass_states;
2446
2447 /**
2448 * A null surface state of the right size to match the framebuffer. This
2449 * is one of the states in render_pass_states.
2450 */
2451 struct anv_state null_surface_state;
2452 };
2453
2454 struct anv_cmd_pool {
2455 VkAllocationCallbacks alloc;
2456 struct list_head cmd_buffers;
2457 };
2458
2459 #define ANV_CMD_BUFFER_BATCH_SIZE 8192
2460
2461 enum anv_cmd_buffer_exec_mode {
2462 ANV_CMD_BUFFER_EXEC_MODE_PRIMARY,
2463 ANV_CMD_BUFFER_EXEC_MODE_EMIT,
2464 ANV_CMD_BUFFER_EXEC_MODE_GROW_AND_EMIT,
2465 ANV_CMD_BUFFER_EXEC_MODE_CHAIN,
2466 ANV_CMD_BUFFER_EXEC_MODE_COPY_AND_CHAIN,
2467 };
2468
2469 struct anv_cmd_buffer {
2470 VK_LOADER_DATA _loader_data;
2471
2472 struct anv_device * device;
2473
2474 struct anv_cmd_pool * pool;
2475 struct list_head pool_link;
2476
2477 struct anv_batch batch;
2478
2479 /* Fields required for the actual chain of anv_batch_bo's.
2480 *
2481 * These fields are initialized by anv_cmd_buffer_init_batch_bo_chain().
2482 */
2483 struct list_head batch_bos;
2484 enum anv_cmd_buffer_exec_mode exec_mode;
2485
2486 /* A vector of anv_batch_bo pointers for every batch or surface buffer
2487 * referenced by this command buffer
2488 *
2489 * initialized by anv_cmd_buffer_init_batch_bo_chain()
2490 */
2491 struct u_vector seen_bbos;
2492
2493 /* A vector of int32_t's for every block of binding tables.
2494 *
2495 * initialized by anv_cmd_buffer_init_batch_bo_chain()
2496 */
2497 struct u_vector bt_block_states;
2498 uint32_t bt_next;
2499
2500 struct anv_reloc_list surface_relocs;
2501 /** Last seen surface state block pool center bo offset */
2502 uint32_t last_ss_pool_center;
2503
2504 /* Serial for tracking buffer completion */
2505 uint32_t serial;
2506
2507 /* Stream objects for storing temporary data */
2508 struct anv_state_stream surface_state_stream;
2509 struct anv_state_stream dynamic_state_stream;
2510
2511 VkCommandBufferUsageFlags usage_flags;
2512 VkCommandBufferLevel level;
2513
2514 struct anv_cmd_state state;
2515 };
2516
2517 VkResult anv_cmd_buffer_init_batch_bo_chain(struct anv_cmd_buffer *cmd_buffer);
2518 void anv_cmd_buffer_fini_batch_bo_chain(struct anv_cmd_buffer *cmd_buffer);
2519 void anv_cmd_buffer_reset_batch_bo_chain(struct anv_cmd_buffer *cmd_buffer);
2520 void anv_cmd_buffer_end_batch_buffer(struct anv_cmd_buffer *cmd_buffer);
2521 void anv_cmd_buffer_add_secondary(struct anv_cmd_buffer *primary,
2522 struct anv_cmd_buffer *secondary);
2523 void anv_cmd_buffer_prepare_execbuf(struct anv_cmd_buffer *cmd_buffer);
2524 VkResult anv_cmd_buffer_execbuf(struct anv_device *device,
2525 struct anv_cmd_buffer *cmd_buffer,
2526 const VkSemaphore *in_semaphores,
2527 uint32_t num_in_semaphores,
2528 const VkSemaphore *out_semaphores,
2529 uint32_t num_out_semaphores,
2530 VkFence fence);
2531
2532 VkResult anv_cmd_buffer_reset(struct anv_cmd_buffer *cmd_buffer);
2533
2534 struct anv_state anv_cmd_buffer_emit_dynamic(struct anv_cmd_buffer *cmd_buffer,
2535 const void *data, uint32_t size, uint32_t alignment);
2536 struct anv_state anv_cmd_buffer_merge_dynamic(struct anv_cmd_buffer *cmd_buffer,
2537 uint32_t *a, uint32_t *b,
2538 uint32_t dwords, uint32_t alignment);
2539
2540 struct anv_address
2541 anv_cmd_buffer_surface_base_address(struct anv_cmd_buffer *cmd_buffer);
2542 struct anv_state
2543 anv_cmd_buffer_alloc_binding_table(struct anv_cmd_buffer *cmd_buffer,
2544 uint32_t entries, uint32_t *state_offset);
2545 struct anv_state
2546 anv_cmd_buffer_alloc_surface_state(struct anv_cmd_buffer *cmd_buffer);
2547 struct anv_state
2548 anv_cmd_buffer_alloc_dynamic_state(struct anv_cmd_buffer *cmd_buffer,
2549 uint32_t size, uint32_t alignment);
2550
2551 VkResult
2552 anv_cmd_buffer_new_binding_table_block(struct anv_cmd_buffer *cmd_buffer);
2553
2554 void gen8_cmd_buffer_emit_viewport(struct anv_cmd_buffer *cmd_buffer);
2555 void gen8_cmd_buffer_emit_depth_viewport(struct anv_cmd_buffer *cmd_buffer,
2556 bool depth_clamp_enable);
2557 void gen7_cmd_buffer_emit_scissor(struct anv_cmd_buffer *cmd_buffer);
2558
2559 void anv_cmd_buffer_setup_attachments(struct anv_cmd_buffer *cmd_buffer,
2560 struct anv_render_pass *pass,
2561 struct anv_framebuffer *framebuffer,
2562 const VkClearValue *clear_values);
2563
2564 void anv_cmd_buffer_emit_state_base_address(struct anv_cmd_buffer *cmd_buffer);
2565
2566 struct anv_state
2567 anv_cmd_buffer_push_constants(struct anv_cmd_buffer *cmd_buffer,
2568 gl_shader_stage stage);
2569 struct anv_state
2570 anv_cmd_buffer_cs_push_constants(struct anv_cmd_buffer *cmd_buffer);
2571
2572 const struct anv_image_view *
2573 anv_cmd_buffer_get_depth_stencil_view(const struct anv_cmd_buffer *cmd_buffer);
2574
2575 VkResult
2576 anv_cmd_buffer_alloc_blorp_binding_table(struct anv_cmd_buffer *cmd_buffer,
2577 uint32_t num_entries,
2578 uint32_t *state_offset,
2579 struct anv_state *bt_state);
2580
2581 void anv_cmd_buffer_dump(struct anv_cmd_buffer *cmd_buffer);
2582
2583 void anv_cmd_emit_conditional_render_predicate(struct anv_cmd_buffer *cmd_buffer);
2584
2585 enum anv_fence_type {
2586 ANV_FENCE_TYPE_NONE = 0,
2587 ANV_FENCE_TYPE_BO,
2588 ANV_FENCE_TYPE_SYNCOBJ,
2589 ANV_FENCE_TYPE_WSI,
2590 };
2591
2592 enum anv_bo_fence_state {
2593 /** Indicates that this is a new (or newly reset fence) */
2594 ANV_BO_FENCE_STATE_RESET,
2595
2596 /** Indicates that this fence has been submitted to the GPU but is still
2597 * (as far as we know) in use by the GPU.
2598 */
2599 ANV_BO_FENCE_STATE_SUBMITTED,
2600
2601 ANV_BO_FENCE_STATE_SIGNALED,
2602 };
2603
2604 struct anv_fence_impl {
2605 enum anv_fence_type type;
2606
2607 union {
2608 /** Fence implementation for BO fences
2609 *
2610 * These fences use a BO and a set of CPU-tracked state flags. The BO
2611 * is added to the object list of the last execbuf call in a QueueSubmit
2612 * and is marked EXEC_WRITE. The state flags track when the BO has been
2613 * submitted to the kernel. We need to do this because Vulkan lets you
2614 * wait on a fence that has not yet been submitted and I915_GEM_BUSY
2615 * will say it's idle in this case.
2616 */
2617 struct {
2618 struct anv_bo bo;
2619 enum anv_bo_fence_state state;
2620 } bo;
2621
2622 /** DRM syncobj handle for syncobj-based fences */
2623 uint32_t syncobj;
2624
2625 /** WSI fence */
2626 struct wsi_fence *fence_wsi;
2627 };
2628 };
2629
2630 struct anv_fence {
2631 /* Permanent fence state. Every fence has some form of permanent state
2632 * (type != ANV_SEMAPHORE_TYPE_NONE). This may be a BO to fence on (for
2633 * cross-process fences) or it could just be a dummy for use internally.
2634 */
2635 struct anv_fence_impl permanent;
2636
2637 /* Temporary fence state. A fence *may* have temporary state. That state
2638 * is added to the fence by an import operation and is reset back to
2639 * ANV_SEMAPHORE_TYPE_NONE when the fence is reset. A fence with temporary
2640 * state cannot be signaled because the fence must already be signaled
2641 * before the temporary state can be exported from the fence in the other
2642 * process and imported here.
2643 */
2644 struct anv_fence_impl temporary;
2645 };
2646
2647 struct anv_event {
2648 uint64_t semaphore;
2649 struct anv_state state;
2650 };
2651
2652 enum anv_semaphore_type {
2653 ANV_SEMAPHORE_TYPE_NONE = 0,
2654 ANV_SEMAPHORE_TYPE_DUMMY,
2655 ANV_SEMAPHORE_TYPE_BO,
2656 ANV_SEMAPHORE_TYPE_SYNC_FILE,
2657 ANV_SEMAPHORE_TYPE_DRM_SYNCOBJ,
2658 };
2659
2660 struct anv_semaphore_impl {
2661 enum anv_semaphore_type type;
2662
2663 union {
2664 /* A BO representing this semaphore when type == ANV_SEMAPHORE_TYPE_BO.
2665 * This BO will be added to the object list on any execbuf2 calls for
2666 * which this semaphore is used as a wait or signal fence. When used as
2667 * a signal fence, the EXEC_OBJECT_WRITE flag will be set.
2668 */
2669 struct anv_bo *bo;
2670
2671 /* The sync file descriptor when type == ANV_SEMAPHORE_TYPE_SYNC_FILE.
2672 * If the semaphore is in the unsignaled state due to either just being
2673 * created or because it has been used for a wait, fd will be -1.
2674 */
2675 int fd;
2676
2677 /* Sync object handle when type == ANV_SEMAPHORE_TYPE_DRM_SYNCOBJ.
2678 * Unlike GEM BOs, DRM sync objects aren't deduplicated by the kernel on
2679 * import so we don't need to bother with a userspace cache.
2680 */
2681 uint32_t syncobj;
2682 };
2683 };
2684
2685 struct anv_semaphore {
2686 /* Permanent semaphore state. Every semaphore has some form of permanent
2687 * state (type != ANV_SEMAPHORE_TYPE_NONE). This may be a BO to fence on
2688 * (for cross-process semaphores0 or it could just be a dummy for use
2689 * internally.
2690 */
2691 struct anv_semaphore_impl permanent;
2692
2693 /* Temporary semaphore state. A semaphore *may* have temporary state.
2694 * That state is added to the semaphore by an import operation and is reset
2695 * back to ANV_SEMAPHORE_TYPE_NONE when the semaphore is waited on. A
2696 * semaphore with temporary state cannot be signaled because the semaphore
2697 * must already be signaled before the temporary state can be exported from
2698 * the semaphore in the other process and imported here.
2699 */
2700 struct anv_semaphore_impl temporary;
2701 };
2702
2703 void anv_semaphore_reset_temporary(struct anv_device *device,
2704 struct anv_semaphore *semaphore);
2705
2706 struct anv_shader_module {
2707 unsigned char sha1[20];
2708 uint32_t size;
2709 char data[0];
2710 };
2711
2712 static inline gl_shader_stage
2713 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
2714 {
2715 assert(__builtin_popcount(vk_stage) == 1);
2716 return ffs(vk_stage) - 1;
2717 }
2718
2719 static inline VkShaderStageFlagBits
2720 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
2721 {
2722 return (1 << mesa_stage);
2723 }
2724
2725 #define ANV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
2726
2727 #define anv_foreach_stage(stage, stage_bits) \
2728 for (gl_shader_stage stage, \
2729 __tmp = (gl_shader_stage)((stage_bits) & ANV_STAGE_MASK); \
2730 stage = __builtin_ffs(__tmp) - 1, __tmp; \
2731 __tmp &= ~(1 << (stage)))
2732
2733 struct anv_pipeline_bind_map {
2734 uint32_t surface_count;
2735 uint32_t sampler_count;
2736
2737 struct anv_pipeline_binding * surface_to_descriptor;
2738 struct anv_pipeline_binding * sampler_to_descriptor;
2739 };
2740
2741 struct anv_shader_bin_key {
2742 uint32_t size;
2743 uint8_t data[0];
2744 };
2745
2746 struct anv_shader_bin {
2747 uint32_t ref_cnt;
2748
2749 const struct anv_shader_bin_key *key;
2750
2751 struct anv_state kernel;
2752 uint32_t kernel_size;
2753
2754 struct anv_state constant_data;
2755 uint32_t constant_data_size;
2756
2757 const struct brw_stage_prog_data *prog_data;
2758 uint32_t prog_data_size;
2759
2760 struct brw_compile_stats stats[3];
2761 uint32_t num_stats;
2762
2763 struct nir_xfb_info *xfb_info;
2764
2765 struct anv_pipeline_bind_map bind_map;
2766 };
2767
2768 struct anv_shader_bin *
2769 anv_shader_bin_create(struct anv_device *device,
2770 const void *key, uint32_t key_size,
2771 const void *kernel, uint32_t kernel_size,
2772 const void *constant_data, uint32_t constant_data_size,
2773 const struct brw_stage_prog_data *prog_data,
2774 uint32_t prog_data_size, const void *prog_data_param,
2775 const struct brw_compile_stats *stats, uint32_t num_stats,
2776 const struct nir_xfb_info *xfb_info,
2777 const struct anv_pipeline_bind_map *bind_map);
2778
2779 void
2780 anv_shader_bin_destroy(struct anv_device *device, struct anv_shader_bin *shader);
2781
2782 static inline void
2783 anv_shader_bin_ref(struct anv_shader_bin *shader)
2784 {
2785 assert(shader && shader->ref_cnt >= 1);
2786 p_atomic_inc(&shader->ref_cnt);
2787 }
2788
2789 static inline void
2790 anv_shader_bin_unref(struct anv_device *device, struct anv_shader_bin *shader)
2791 {
2792 assert(shader && shader->ref_cnt >= 1);
2793 if (p_atomic_dec_zero(&shader->ref_cnt))
2794 anv_shader_bin_destroy(device, shader);
2795 }
2796
2797 /* 5 possible simultaneous shader stages and FS may have up to 3 binaries */
2798 #define MAX_PIPELINE_EXECUTABLES 7
2799
2800 struct anv_pipeline_executable {
2801 gl_shader_stage stage;
2802
2803 struct brw_compile_stats stats;
2804
2805 char *disasm;
2806 };
2807
2808 struct anv_pipeline {
2809 struct anv_device * device;
2810 struct anv_batch batch;
2811 uint32_t batch_data[512];
2812 struct anv_reloc_list batch_relocs;
2813 anv_cmd_dirty_mask_t dynamic_state_mask;
2814 struct anv_dynamic_state dynamic_state;
2815
2816 void * mem_ctx;
2817
2818 VkPipelineCreateFlags flags;
2819 struct anv_subpass * subpass;
2820
2821 bool needs_data_cache;
2822
2823 struct anv_shader_bin * shaders[MESA_SHADER_STAGES];
2824
2825 uint32_t num_executables;
2826 struct anv_pipeline_executable executables[MAX_PIPELINE_EXECUTABLES];
2827
2828 struct {
2829 const struct gen_l3_config * l3_config;
2830 uint32_t total_size;
2831 } urb;
2832
2833 VkShaderStageFlags active_stages;
2834 struct anv_state blend_state;
2835
2836 uint32_t vb_used;
2837 struct anv_pipeline_vertex_binding {
2838 uint32_t stride;
2839 bool instanced;
2840 uint32_t instance_divisor;
2841 } vb[MAX_VBS];
2842
2843 uint8_t xfb_used;
2844
2845 bool primitive_restart;
2846 uint32_t topology;
2847
2848 uint32_t cs_right_mask;
2849
2850 bool writes_depth;
2851 bool depth_test_enable;
2852 bool writes_stencil;
2853 bool stencil_test_enable;
2854 bool depth_clamp_enable;
2855 bool depth_clip_enable;
2856 bool sample_shading_enable;
2857 bool kill_pixel;
2858
2859 struct {
2860 uint32_t sf[7];
2861 uint32_t depth_stencil_state[3];
2862 } gen7;
2863
2864 struct {
2865 uint32_t sf[4];
2866 uint32_t raster[5];
2867 uint32_t wm_depth_stencil[3];
2868 } gen8;
2869
2870 struct {
2871 uint32_t wm_depth_stencil[4];
2872 } gen9;
2873
2874 uint32_t interface_descriptor_data[8];
2875 };
2876
2877 static inline bool
2878 anv_pipeline_has_stage(const struct anv_pipeline *pipeline,
2879 gl_shader_stage stage)
2880 {
2881 return (pipeline->active_stages & mesa_to_vk_shader_stage(stage)) != 0;
2882 }
2883
2884 #define ANV_DECL_GET_PROG_DATA_FUNC(prefix, stage) \
2885 static inline const struct brw_##prefix##_prog_data * \
2886 get_##prefix##_prog_data(const struct anv_pipeline *pipeline) \
2887 { \
2888 if (anv_pipeline_has_stage(pipeline, stage)) { \
2889 return (const struct brw_##prefix##_prog_data *) \
2890 pipeline->shaders[stage]->prog_data; \
2891 } else { \
2892 return NULL; \
2893 } \
2894 }
2895
2896 ANV_DECL_GET_PROG_DATA_FUNC(vs, MESA_SHADER_VERTEX)
2897 ANV_DECL_GET_PROG_DATA_FUNC(tcs, MESA_SHADER_TESS_CTRL)
2898 ANV_DECL_GET_PROG_DATA_FUNC(tes, MESA_SHADER_TESS_EVAL)
2899 ANV_DECL_GET_PROG_DATA_FUNC(gs, MESA_SHADER_GEOMETRY)
2900 ANV_DECL_GET_PROG_DATA_FUNC(wm, MESA_SHADER_FRAGMENT)
2901 ANV_DECL_GET_PROG_DATA_FUNC(cs, MESA_SHADER_COMPUTE)
2902
2903 static inline const struct brw_vue_prog_data *
2904 anv_pipeline_get_last_vue_prog_data(const struct anv_pipeline *pipeline)
2905 {
2906 if (anv_pipeline_has_stage(pipeline, MESA_SHADER_GEOMETRY))
2907 return &get_gs_prog_data(pipeline)->base;
2908 else if (anv_pipeline_has_stage(pipeline, MESA_SHADER_TESS_EVAL))
2909 return &get_tes_prog_data(pipeline)->base;
2910 else
2911 return &get_vs_prog_data(pipeline)->base;
2912 }
2913
2914 VkResult
2915 anv_pipeline_init(struct anv_pipeline *pipeline, struct anv_device *device,
2916 struct anv_pipeline_cache *cache,
2917 const VkGraphicsPipelineCreateInfo *pCreateInfo,
2918 const VkAllocationCallbacks *alloc);
2919
2920 VkResult
2921 anv_pipeline_compile_cs(struct anv_pipeline *pipeline,
2922 struct anv_pipeline_cache *cache,
2923 const VkComputePipelineCreateInfo *info,
2924 const struct anv_shader_module *module,
2925 const char *entrypoint,
2926 const VkSpecializationInfo *spec_info);
2927
2928 struct anv_format_plane {
2929 enum isl_format isl_format:16;
2930 struct isl_swizzle swizzle;
2931
2932 /* Whether this plane contains chroma channels */
2933 bool has_chroma;
2934
2935 /* For downscaling of YUV planes */
2936 uint8_t denominator_scales[2];
2937
2938 /* How to map sampled ycbcr planes to a single 4 component element. */
2939 struct isl_swizzle ycbcr_swizzle;
2940
2941 /* What aspect is associated to this plane */
2942 VkImageAspectFlags aspect;
2943 };
2944
2945
2946 struct anv_format {
2947 struct anv_format_plane planes[3];
2948 VkFormat vk_format;
2949 uint8_t n_planes;
2950 bool can_ycbcr;
2951 };
2952
2953 static inline uint32_t
2954 anv_image_aspect_to_plane(VkImageAspectFlags image_aspects,
2955 VkImageAspectFlags aspect_mask)
2956 {
2957 switch (aspect_mask) {
2958 case VK_IMAGE_ASPECT_COLOR_BIT:
2959 case VK_IMAGE_ASPECT_DEPTH_BIT:
2960 case VK_IMAGE_ASPECT_PLANE_0_BIT:
2961 return 0;
2962 case VK_IMAGE_ASPECT_STENCIL_BIT:
2963 if ((image_aspects & VK_IMAGE_ASPECT_DEPTH_BIT) == 0)
2964 return 0;
2965 /* Fall-through */
2966 case VK_IMAGE_ASPECT_PLANE_1_BIT:
2967 return 1;
2968 case VK_IMAGE_ASPECT_PLANE_2_BIT:
2969 return 2;
2970 default:
2971 /* Purposefully assert with depth/stencil aspects. */
2972 unreachable("invalid image aspect");
2973 }
2974 }
2975
2976 static inline VkImageAspectFlags
2977 anv_plane_to_aspect(VkImageAspectFlags image_aspects,
2978 uint32_t plane)
2979 {
2980 if (image_aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) {
2981 if (util_bitcount(image_aspects) > 1)
2982 return VK_IMAGE_ASPECT_PLANE_0_BIT << plane;
2983 return VK_IMAGE_ASPECT_COLOR_BIT;
2984 }
2985 if (image_aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
2986 return VK_IMAGE_ASPECT_DEPTH_BIT << plane;
2987 assert(image_aspects == VK_IMAGE_ASPECT_STENCIL_BIT);
2988 return VK_IMAGE_ASPECT_STENCIL_BIT;
2989 }
2990
2991 #define anv_foreach_image_aspect_bit(b, image, aspects) \
2992 for_each_bit(b, anv_image_expand_aspects(image, aspects))
2993
2994 const struct anv_format *
2995 anv_get_format(VkFormat format);
2996
2997 static inline uint32_t
2998 anv_get_format_planes(VkFormat vk_format)
2999 {
3000 const struct anv_format *format = anv_get_format(vk_format);
3001
3002 return format != NULL ? format->n_planes : 0;
3003 }
3004
3005 struct anv_format_plane
3006 anv_get_format_plane(const struct gen_device_info *devinfo, VkFormat vk_format,
3007 VkImageAspectFlagBits aspect, VkImageTiling tiling);
3008
3009 static inline enum isl_format
3010 anv_get_isl_format(const struct gen_device_info *devinfo, VkFormat vk_format,
3011 VkImageAspectFlags aspect, VkImageTiling tiling)
3012 {
3013 return anv_get_format_plane(devinfo, vk_format, aspect, tiling).isl_format;
3014 }
3015
3016 static inline struct isl_swizzle
3017 anv_swizzle_for_render(struct isl_swizzle swizzle)
3018 {
3019 /* Sometimes the swizzle will have alpha map to one. We do this to fake
3020 * RGB as RGBA for texturing
3021 */
3022 assert(swizzle.a == ISL_CHANNEL_SELECT_ONE ||
3023 swizzle.a == ISL_CHANNEL_SELECT_ALPHA);
3024
3025 /* But it doesn't matter what we render to that channel */
3026 swizzle.a = ISL_CHANNEL_SELECT_ALPHA;
3027
3028 return swizzle;
3029 }
3030
3031 void
3032 anv_pipeline_setup_l3_config(struct anv_pipeline *pipeline, bool needs_slm);
3033
3034 /**
3035 * Subsurface of an anv_image.
3036 */
3037 struct anv_surface {
3038 /** Valid only if isl_surf::size_B > 0. */
3039 struct isl_surf isl;
3040
3041 /**
3042 * Offset from VkImage's base address, as bound by vkBindImageMemory().
3043 */
3044 uint32_t offset;
3045 };
3046
3047 struct anv_image {
3048 VkImageType type; /**< VkImageCreateInfo::imageType */
3049 /* The original VkFormat provided by the client. This may not match any
3050 * of the actual surface formats.
3051 */
3052 VkFormat vk_format;
3053 const struct anv_format *format;
3054
3055 VkImageAspectFlags aspects;
3056 VkExtent3D extent;
3057 uint32_t levels;
3058 uint32_t array_size;
3059 uint32_t samples; /**< VkImageCreateInfo::samples */
3060 uint32_t n_planes;
3061 VkImageUsageFlags usage; /**< VkImageCreateInfo::usage. */
3062 VkImageUsageFlags stencil_usage;
3063 VkImageCreateFlags create_flags; /* Flags used when creating image. */
3064 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
3065
3066 /** True if this is needs to be bound to an appropriately tiled BO.
3067 *
3068 * When not using modifiers, consumers such as X11, Wayland, and KMS need
3069 * the tiling passed via I915_GEM_SET_TILING. When exporting these buffers
3070 * we require a dedicated allocation so that we can know to allocate a
3071 * tiled buffer.
3072 */
3073 bool needs_set_tiling;
3074
3075 /**
3076 * Must be DRM_FORMAT_MOD_INVALID unless tiling is
3077 * VK_IMAGE_TILING_DRM_FORMAT_MODIFIER_EXT.
3078 */
3079 uint64_t drm_format_mod;
3080
3081 VkDeviceSize size;
3082 uint32_t alignment;
3083
3084 /* Whether the image is made of several underlying buffer objects rather a
3085 * single one with different offsets.
3086 */
3087 bool disjoint;
3088
3089 /* All the formats that can be used when creating views of this image
3090 * are CCS_E compatible.
3091 */
3092 bool ccs_e_compatible;
3093
3094 /* Image was created with external format. */
3095 bool external_format;
3096
3097 /**
3098 * Image subsurfaces
3099 *
3100 * For each foo, anv_image::planes[x].surface is valid if and only if
3101 * anv_image::aspects has a x aspect. Refer to anv_image_aspect_to_plane()
3102 * to figure the number associated with a given aspect.
3103 *
3104 * The hardware requires that the depth buffer and stencil buffer be
3105 * separate surfaces. From Vulkan's perspective, though, depth and stencil
3106 * reside in the same VkImage. To satisfy both the hardware and Vulkan, we
3107 * allocate the depth and stencil buffers as separate surfaces in the same
3108 * bo.
3109 *
3110 * Memory layout :
3111 *
3112 * -----------------------
3113 * | surface0 | /|\
3114 * ----------------------- |
3115 * | shadow surface0 | |
3116 * ----------------------- | Plane 0
3117 * | aux surface0 | |
3118 * ----------------------- |
3119 * | fast clear colors0 | \|/
3120 * -----------------------
3121 * | surface1 | /|\
3122 * ----------------------- |
3123 * | shadow surface1 | |
3124 * ----------------------- | Plane 1
3125 * | aux surface1 | |
3126 * ----------------------- |
3127 * | fast clear colors1 | \|/
3128 * -----------------------
3129 * | ... |
3130 * | |
3131 * -----------------------
3132 */
3133 struct {
3134 /**
3135 * Offset of the entire plane (whenever the image is disjoint this is
3136 * set to 0).
3137 */
3138 uint32_t offset;
3139
3140 VkDeviceSize size;
3141 uint32_t alignment;
3142
3143 struct anv_surface surface;
3144
3145 /**
3146 * A surface which shadows the main surface and may have different
3147 * tiling. This is used for sampling using a tiling that isn't supported
3148 * for other operations.
3149 */
3150 struct anv_surface shadow_surface;
3151
3152 /**
3153 * For color images, this is the aux usage for this image when not used
3154 * as a color attachment.
3155 *
3156 * For depth/stencil images, this is set to ISL_AUX_USAGE_HIZ if the
3157 * image has a HiZ buffer.
3158 */
3159 enum isl_aux_usage aux_usage;
3160
3161 struct anv_surface aux_surface;
3162
3163 /**
3164 * Offset of the fast clear state (used to compute the
3165 * fast_clear_state_offset of the following planes).
3166 */
3167 uint32_t fast_clear_state_offset;
3168
3169 /**
3170 * BO associated with this plane, set when bound.
3171 */
3172 struct anv_address address;
3173
3174 /**
3175 * When destroying the image, also free the bo.
3176 * */
3177 bool bo_is_owned;
3178 } planes[3];
3179 };
3180
3181 /* The ordering of this enum is important */
3182 enum anv_fast_clear_type {
3183 /** Image does not have/support any fast-clear blocks */
3184 ANV_FAST_CLEAR_NONE = 0,
3185 /** Image has/supports fast-clear but only to the default value */
3186 ANV_FAST_CLEAR_DEFAULT_VALUE = 1,
3187 /** Image has/supports fast-clear with an arbitrary fast-clear value */
3188 ANV_FAST_CLEAR_ANY = 2,
3189 };
3190
3191 /* Returns the number of auxiliary buffer levels attached to an image. */
3192 static inline uint8_t
3193 anv_image_aux_levels(const struct anv_image * const image,
3194 VkImageAspectFlagBits aspect)
3195 {
3196 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3197 return image->planes[plane].aux_surface.isl.size_B > 0 ?
3198 image->planes[plane].aux_surface.isl.levels : 0;
3199 }
3200
3201 /* Returns the number of auxiliary buffer layers attached to an image. */
3202 static inline uint32_t
3203 anv_image_aux_layers(const struct anv_image * const image,
3204 VkImageAspectFlagBits aspect,
3205 const uint8_t miplevel)
3206 {
3207 assert(image);
3208
3209 /* The miplevel must exist in the main buffer. */
3210 assert(miplevel < image->levels);
3211
3212 if (miplevel >= anv_image_aux_levels(image, aspect)) {
3213 /* There are no layers with auxiliary data because the miplevel has no
3214 * auxiliary data.
3215 */
3216 return 0;
3217 } else {
3218 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3219 return MAX2(image->planes[plane].aux_surface.isl.logical_level0_px.array_len,
3220 image->planes[plane].aux_surface.isl.logical_level0_px.depth >> miplevel);
3221 }
3222 }
3223
3224 static inline struct anv_address
3225 anv_image_get_clear_color_addr(const struct anv_device *device,
3226 const struct anv_image *image,
3227 VkImageAspectFlagBits aspect)
3228 {
3229 assert(image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV);
3230
3231 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3232 return anv_address_add(image->planes[plane].address,
3233 image->planes[plane].fast_clear_state_offset);
3234 }
3235
3236 static inline struct anv_address
3237 anv_image_get_fast_clear_type_addr(const struct anv_device *device,
3238 const struct anv_image *image,
3239 VkImageAspectFlagBits aspect)
3240 {
3241 struct anv_address addr =
3242 anv_image_get_clear_color_addr(device, image, aspect);
3243
3244 const unsigned clear_color_state_size = device->info.gen >= 10 ?
3245 device->isl_dev.ss.clear_color_state_size :
3246 device->isl_dev.ss.clear_value_size;
3247 return anv_address_add(addr, clear_color_state_size);
3248 }
3249
3250 static inline struct anv_address
3251 anv_image_get_compression_state_addr(const struct anv_device *device,
3252 const struct anv_image *image,
3253 VkImageAspectFlagBits aspect,
3254 uint32_t level, uint32_t array_layer)
3255 {
3256 assert(level < anv_image_aux_levels(image, aspect));
3257 assert(array_layer < anv_image_aux_layers(image, aspect, level));
3258 UNUSED uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
3259 assert(image->planes[plane].aux_usage == ISL_AUX_USAGE_CCS_E);
3260
3261 struct anv_address addr =
3262 anv_image_get_fast_clear_type_addr(device, image, aspect);
3263 addr.offset += 4; /* Go past the fast clear type */
3264
3265 if (image->type == VK_IMAGE_TYPE_3D) {
3266 for (uint32_t l = 0; l < level; l++)
3267 addr.offset += anv_minify(image->extent.depth, l) * 4;
3268 } else {
3269 addr.offset += level * image->array_size * 4;
3270 }
3271 addr.offset += array_layer * 4;
3272
3273 return addr;
3274 }
3275
3276 /* Returns true if a HiZ-enabled depth buffer can be sampled from. */
3277 static inline bool
3278 anv_can_sample_with_hiz(const struct gen_device_info * const devinfo,
3279 const struct anv_image *image)
3280 {
3281 if (!(image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT))
3282 return false;
3283
3284 /* Allow this feature on BDW even though it is disabled in the BDW devinfo
3285 * struct. There's documentation which suggests that this feature actually
3286 * reduces performance on BDW, but it has only been observed to help so
3287 * far. Sampling fast-cleared blocks on BDW must also be handled with care
3288 * (see depth_stencil_attachment_compute_aux_usage() for more info).
3289 */
3290 if (devinfo->gen != 8 && !devinfo->has_sample_with_hiz)
3291 return false;
3292
3293 return image->samples == 1;
3294 }
3295
3296 void
3297 anv_cmd_buffer_mark_image_written(struct anv_cmd_buffer *cmd_buffer,
3298 const struct anv_image *image,
3299 VkImageAspectFlagBits aspect,
3300 enum isl_aux_usage aux_usage,
3301 uint32_t level,
3302 uint32_t base_layer,
3303 uint32_t layer_count);
3304
3305 void
3306 anv_image_clear_color(struct anv_cmd_buffer *cmd_buffer,
3307 const struct anv_image *image,
3308 VkImageAspectFlagBits aspect,
3309 enum isl_aux_usage aux_usage,
3310 enum isl_format format, struct isl_swizzle swizzle,
3311 uint32_t level, uint32_t base_layer, uint32_t layer_count,
3312 VkRect2D area, union isl_color_value clear_color);
3313 void
3314 anv_image_clear_depth_stencil(struct anv_cmd_buffer *cmd_buffer,
3315 const struct anv_image *image,
3316 VkImageAspectFlags aspects,
3317 enum isl_aux_usage depth_aux_usage,
3318 uint32_t level,
3319 uint32_t base_layer, uint32_t layer_count,
3320 VkRect2D area,
3321 float depth_value, uint8_t stencil_value);
3322 void
3323 anv_image_msaa_resolve(struct anv_cmd_buffer *cmd_buffer,
3324 const struct anv_image *src_image,
3325 enum isl_aux_usage src_aux_usage,
3326 uint32_t src_level, uint32_t src_base_layer,
3327 const struct anv_image *dst_image,
3328 enum isl_aux_usage dst_aux_usage,
3329 uint32_t dst_level, uint32_t dst_base_layer,
3330 VkImageAspectFlagBits aspect,
3331 uint32_t src_x, uint32_t src_y,
3332 uint32_t dst_x, uint32_t dst_y,
3333 uint32_t width, uint32_t height,
3334 uint32_t layer_count,
3335 enum blorp_filter filter);
3336 void
3337 anv_image_hiz_op(struct anv_cmd_buffer *cmd_buffer,
3338 const struct anv_image *image,
3339 VkImageAspectFlagBits aspect, uint32_t level,
3340 uint32_t base_layer, uint32_t layer_count,
3341 enum isl_aux_op hiz_op);
3342 void
3343 anv_image_hiz_clear(struct anv_cmd_buffer *cmd_buffer,
3344 const struct anv_image *image,
3345 VkImageAspectFlags aspects,
3346 uint32_t level,
3347 uint32_t base_layer, uint32_t layer_count,
3348 VkRect2D area, uint8_t stencil_value);
3349 void
3350 anv_image_mcs_op(struct anv_cmd_buffer *cmd_buffer,
3351 const struct anv_image *image,
3352 enum isl_format format,
3353 VkImageAspectFlagBits aspect,
3354 uint32_t base_layer, uint32_t layer_count,
3355 enum isl_aux_op mcs_op, union isl_color_value *clear_value,
3356 bool predicate);
3357 void
3358 anv_image_ccs_op(struct anv_cmd_buffer *cmd_buffer,
3359 const struct anv_image *image,
3360 enum isl_format format,
3361 VkImageAspectFlagBits aspect, uint32_t level,
3362 uint32_t base_layer, uint32_t layer_count,
3363 enum isl_aux_op ccs_op, union isl_color_value *clear_value,
3364 bool predicate);
3365
3366 void
3367 anv_image_copy_to_shadow(struct anv_cmd_buffer *cmd_buffer,
3368 const struct anv_image *image,
3369 VkImageAspectFlagBits aspect,
3370 uint32_t base_level, uint32_t level_count,
3371 uint32_t base_layer, uint32_t layer_count);
3372
3373 enum isl_aux_usage
3374 anv_layout_to_aux_usage(const struct gen_device_info * const devinfo,
3375 const struct anv_image *image,
3376 const VkImageAspectFlagBits aspect,
3377 const VkImageLayout layout);
3378
3379 enum anv_fast_clear_type
3380 anv_layout_to_fast_clear_type(const struct gen_device_info * const devinfo,
3381 const struct anv_image * const image,
3382 const VkImageAspectFlagBits aspect,
3383 const VkImageLayout layout);
3384
3385 /* This is defined as a macro so that it works for both
3386 * VkImageSubresourceRange and VkImageSubresourceLayers
3387 */
3388 #define anv_get_layerCount(_image, _range) \
3389 ((_range)->layerCount == VK_REMAINING_ARRAY_LAYERS ? \
3390 (_image)->array_size - (_range)->baseArrayLayer : (_range)->layerCount)
3391
3392 static inline uint32_t
3393 anv_get_levelCount(const struct anv_image *image,
3394 const VkImageSubresourceRange *range)
3395 {
3396 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
3397 image->levels - range->baseMipLevel : range->levelCount;
3398 }
3399
3400 static inline VkImageAspectFlags
3401 anv_image_expand_aspects(const struct anv_image *image,
3402 VkImageAspectFlags aspects)
3403 {
3404 /* If the underlying image has color plane aspects and
3405 * VK_IMAGE_ASPECT_COLOR_BIT has been requested, then return the aspects of
3406 * the underlying image. */
3407 if ((image->aspects & VK_IMAGE_ASPECT_PLANES_BITS_ANV) != 0 &&
3408 aspects == VK_IMAGE_ASPECT_COLOR_BIT)
3409 return image->aspects;
3410
3411 return aspects;
3412 }
3413
3414 static inline bool
3415 anv_image_aspects_compatible(VkImageAspectFlags aspects1,
3416 VkImageAspectFlags aspects2)
3417 {
3418 if (aspects1 == aspects2)
3419 return true;
3420
3421 /* Only 1 color aspects are compatibles. */
3422 if ((aspects1 & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) != 0 &&
3423 (aspects2 & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) != 0 &&
3424 util_bitcount(aspects1) == util_bitcount(aspects2))
3425 return true;
3426
3427 return false;
3428 }
3429
3430 struct anv_image_view {
3431 const struct anv_image *image; /**< VkImageViewCreateInfo::image */
3432
3433 VkImageAspectFlags aspect_mask;
3434 VkFormat vk_format;
3435 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
3436
3437 unsigned n_planes;
3438 struct {
3439 uint32_t image_plane;
3440
3441 struct isl_view isl;
3442
3443 /**
3444 * RENDER_SURFACE_STATE when using image as a sampler surface with an
3445 * image layout of SHADER_READ_ONLY_OPTIMAL or
3446 * DEPTH_STENCIL_READ_ONLY_OPTIMAL.
3447 */
3448 struct anv_surface_state optimal_sampler_surface_state;
3449
3450 /**
3451 * RENDER_SURFACE_STATE when using image as a sampler surface with an
3452 * image layout of GENERAL.
3453 */
3454 struct anv_surface_state general_sampler_surface_state;
3455
3456 /**
3457 * RENDER_SURFACE_STATE when using image as a storage image. Separate
3458 * states for write-only and readable, using the real format for
3459 * write-only and the lowered format for readable.
3460 */
3461 struct anv_surface_state storage_surface_state;
3462 struct anv_surface_state writeonly_storage_surface_state;
3463
3464 struct brw_image_param storage_image_param;
3465 } planes[3];
3466 };
3467
3468 enum anv_image_view_state_flags {
3469 ANV_IMAGE_VIEW_STATE_STORAGE_WRITE_ONLY = (1 << 0),
3470 ANV_IMAGE_VIEW_STATE_TEXTURE_OPTIMAL = (1 << 1),
3471 };
3472
3473 void anv_image_fill_surface_state(struct anv_device *device,
3474 const struct anv_image *image,
3475 VkImageAspectFlagBits aspect,
3476 const struct isl_view *view,
3477 isl_surf_usage_flags_t view_usage,
3478 enum isl_aux_usage aux_usage,
3479 const union isl_color_value *clear_color,
3480 enum anv_image_view_state_flags flags,
3481 struct anv_surface_state *state_inout,
3482 struct brw_image_param *image_param_out);
3483
3484 struct anv_image_create_info {
3485 const VkImageCreateInfo *vk_info;
3486
3487 /** An opt-in bitmask which filters an ISL-mapping of the Vulkan tiling. */
3488 isl_tiling_flags_t isl_tiling_flags;
3489
3490 /** These flags will be added to any derived from VkImageCreateInfo. */
3491 isl_surf_usage_flags_t isl_extra_usage_flags;
3492
3493 uint32_t stride;
3494 bool external_format;
3495 };
3496
3497 VkResult anv_image_create(VkDevice _device,
3498 const struct anv_image_create_info *info,
3499 const VkAllocationCallbacks* alloc,
3500 VkImage *pImage);
3501
3502 const struct anv_surface *
3503 anv_image_get_surface_for_aspect_mask(const struct anv_image *image,
3504 VkImageAspectFlags aspect_mask);
3505
3506 enum isl_format
3507 anv_isl_format_for_descriptor_type(VkDescriptorType type);
3508
3509 static inline struct VkExtent3D
3510 anv_sanitize_image_extent(const VkImageType imageType,
3511 const struct VkExtent3D imageExtent)
3512 {
3513 switch (imageType) {
3514 case VK_IMAGE_TYPE_1D:
3515 return (VkExtent3D) { imageExtent.width, 1, 1 };
3516 case VK_IMAGE_TYPE_2D:
3517 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
3518 case VK_IMAGE_TYPE_3D:
3519 return imageExtent;
3520 default:
3521 unreachable("invalid image type");
3522 }
3523 }
3524
3525 static inline struct VkOffset3D
3526 anv_sanitize_image_offset(const VkImageType imageType,
3527 const struct VkOffset3D imageOffset)
3528 {
3529 switch (imageType) {
3530 case VK_IMAGE_TYPE_1D:
3531 return (VkOffset3D) { imageOffset.x, 0, 0 };
3532 case VK_IMAGE_TYPE_2D:
3533 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
3534 case VK_IMAGE_TYPE_3D:
3535 return imageOffset;
3536 default:
3537 unreachable("invalid image type");
3538 }
3539 }
3540
3541 VkFormatFeatureFlags
3542 anv_get_image_format_features(const struct gen_device_info *devinfo,
3543 VkFormat vk_format,
3544 const struct anv_format *anv_format,
3545 VkImageTiling vk_tiling);
3546
3547 void anv_fill_buffer_surface_state(struct anv_device *device,
3548 struct anv_state state,
3549 enum isl_format format,
3550 struct anv_address address,
3551 uint32_t range, uint32_t stride);
3552
3553 static inline void
3554 anv_clear_color_from_att_state(union isl_color_value *clear_color,
3555 const struct anv_attachment_state *att_state,
3556 const struct anv_image_view *iview)
3557 {
3558 const struct isl_format_layout *view_fmtl =
3559 isl_format_get_layout(iview->planes[0].isl.format);
3560
3561 #define COPY_CLEAR_COLOR_CHANNEL(c, i) \
3562 if (view_fmtl->channels.c.bits) \
3563 clear_color->u32[i] = att_state->clear_value.color.uint32[i]
3564
3565 COPY_CLEAR_COLOR_CHANNEL(r, 0);
3566 COPY_CLEAR_COLOR_CHANNEL(g, 1);
3567 COPY_CLEAR_COLOR_CHANNEL(b, 2);
3568 COPY_CLEAR_COLOR_CHANNEL(a, 3);
3569
3570 #undef COPY_CLEAR_COLOR_CHANNEL
3571 }
3572
3573
3574 struct anv_ycbcr_conversion {
3575 const struct anv_format * format;
3576 VkSamplerYcbcrModelConversion ycbcr_model;
3577 VkSamplerYcbcrRange ycbcr_range;
3578 VkComponentSwizzle mapping[4];
3579 VkChromaLocation chroma_offsets[2];
3580 VkFilter chroma_filter;
3581 bool chroma_reconstruction;
3582 };
3583
3584 struct anv_sampler {
3585 uint32_t state[3][4];
3586 uint32_t n_planes;
3587 struct anv_ycbcr_conversion *conversion;
3588
3589 /* Blob of sampler state data which is guaranteed to be 32-byte aligned
3590 * and with a 32-byte stride for use as bindless samplers.
3591 */
3592 struct anv_state bindless_state;
3593 };
3594
3595 struct anv_framebuffer {
3596 uint32_t width;
3597 uint32_t height;
3598 uint32_t layers;
3599
3600 uint32_t attachment_count;
3601 struct anv_image_view * attachments[0];
3602 };
3603
3604 struct anv_subpass_attachment {
3605 VkImageUsageFlagBits usage;
3606 uint32_t attachment;
3607 VkImageLayout layout;
3608 };
3609
3610 struct anv_subpass {
3611 uint32_t attachment_count;
3612
3613 /**
3614 * A pointer to all attachment references used in this subpass.
3615 * Only valid if ::attachment_count > 0.
3616 */
3617 struct anv_subpass_attachment * attachments;
3618 uint32_t input_count;
3619 struct anv_subpass_attachment * input_attachments;
3620 uint32_t color_count;
3621 struct anv_subpass_attachment * color_attachments;
3622 struct anv_subpass_attachment * resolve_attachments;
3623
3624 struct anv_subpass_attachment * depth_stencil_attachment;
3625 struct anv_subpass_attachment * ds_resolve_attachment;
3626 VkResolveModeFlagBitsKHR depth_resolve_mode;
3627 VkResolveModeFlagBitsKHR stencil_resolve_mode;
3628
3629 uint32_t view_mask;
3630
3631 /** Subpass has a depth/stencil self-dependency */
3632 bool has_ds_self_dep;
3633
3634 /** Subpass has at least one color resolve attachment */
3635 bool has_color_resolve;
3636 };
3637
3638 static inline unsigned
3639 anv_subpass_view_count(const struct anv_subpass *subpass)
3640 {
3641 return MAX2(1, util_bitcount(subpass->view_mask));
3642 }
3643
3644 struct anv_render_pass_attachment {
3645 /* TODO: Consider using VkAttachmentDescription instead of storing each of
3646 * its members individually.
3647 */
3648 VkFormat format;
3649 uint32_t samples;
3650 VkImageUsageFlags usage;
3651 VkAttachmentLoadOp load_op;
3652 VkAttachmentStoreOp store_op;
3653 VkAttachmentLoadOp stencil_load_op;
3654 VkImageLayout initial_layout;
3655 VkImageLayout final_layout;
3656 VkImageLayout first_subpass_layout;
3657
3658 /* The subpass id in which the attachment will be used last. */
3659 uint32_t last_subpass_idx;
3660 };
3661
3662 struct anv_render_pass {
3663 uint32_t attachment_count;
3664 uint32_t subpass_count;
3665 /* An array of subpass_count+1 flushes, one per subpass boundary */
3666 enum anv_pipe_bits * subpass_flushes;
3667 struct anv_render_pass_attachment * attachments;
3668 struct anv_subpass subpasses[0];
3669 };
3670
3671 #define ANV_PIPELINE_STATISTICS_MASK 0x000007ff
3672
3673 struct anv_query_pool {
3674 VkQueryType type;
3675 VkQueryPipelineStatisticFlags pipeline_statistics;
3676 /** Stride between slots, in bytes */
3677 uint32_t stride;
3678 /** Number of slots in this query pool */
3679 uint32_t slots;
3680 struct anv_bo bo;
3681 };
3682
3683 int anv_get_instance_entrypoint_index(const char *name);
3684 int anv_get_device_entrypoint_index(const char *name);
3685
3686 bool
3687 anv_instance_entrypoint_is_enabled(int index, uint32_t core_version,
3688 const struct anv_instance_extension_table *instance);
3689
3690 bool
3691 anv_device_entrypoint_is_enabled(int index, uint32_t core_version,
3692 const struct anv_instance_extension_table *instance,
3693 const struct anv_device_extension_table *device);
3694
3695 void *anv_lookup_entrypoint(const struct gen_device_info *devinfo,
3696 const char *name);
3697
3698 void anv_dump_image_to_ppm(struct anv_device *device,
3699 struct anv_image *image, unsigned miplevel,
3700 unsigned array_layer, VkImageAspectFlagBits aspect,
3701 const char *filename);
3702
3703 enum anv_dump_action {
3704 ANV_DUMP_FRAMEBUFFERS_BIT = 0x1,
3705 };
3706
3707 void anv_dump_start(struct anv_device *device, enum anv_dump_action actions);
3708 void anv_dump_finish(void);
3709
3710 void anv_dump_add_attachments(struct anv_cmd_buffer *cmd_buffer);
3711
3712 static inline uint32_t
3713 anv_get_subpass_id(const struct anv_cmd_state * const cmd_state)
3714 {
3715 /* This function must be called from within a subpass. */
3716 assert(cmd_state->pass && cmd_state->subpass);
3717
3718 const uint32_t subpass_id = cmd_state->subpass - cmd_state->pass->subpasses;
3719
3720 /* The id of this subpass shouldn't exceed the number of subpasses in this
3721 * render pass minus 1.
3722 */
3723 assert(subpass_id < cmd_state->pass->subpass_count);
3724 return subpass_id;
3725 }
3726
3727 #define ANV_DEFINE_HANDLE_CASTS(__anv_type, __VkType) \
3728 \
3729 static inline struct __anv_type * \
3730 __anv_type ## _from_handle(__VkType _handle) \
3731 { \
3732 return (struct __anv_type *) _handle; \
3733 } \
3734 \
3735 static inline __VkType \
3736 __anv_type ## _to_handle(struct __anv_type *_obj) \
3737 { \
3738 return (__VkType) _obj; \
3739 }
3740
3741 #define ANV_DEFINE_NONDISP_HANDLE_CASTS(__anv_type, __VkType) \
3742 \
3743 static inline struct __anv_type * \
3744 __anv_type ## _from_handle(__VkType _handle) \
3745 { \
3746 return (struct __anv_type *)(uintptr_t) _handle; \
3747 } \
3748 \
3749 static inline __VkType \
3750 __anv_type ## _to_handle(struct __anv_type *_obj) \
3751 { \
3752 return (__VkType)(uintptr_t) _obj; \
3753 }
3754
3755 #define ANV_FROM_HANDLE(__anv_type, __name, __handle) \
3756 struct __anv_type *__name = __anv_type ## _from_handle(__handle)
3757
3758 ANV_DEFINE_HANDLE_CASTS(anv_cmd_buffer, VkCommandBuffer)
3759 ANV_DEFINE_HANDLE_CASTS(anv_device, VkDevice)
3760 ANV_DEFINE_HANDLE_CASTS(anv_instance, VkInstance)
3761 ANV_DEFINE_HANDLE_CASTS(anv_physical_device, VkPhysicalDevice)
3762 ANV_DEFINE_HANDLE_CASTS(anv_queue, VkQueue)
3763
3764 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_cmd_pool, VkCommandPool)
3765 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_buffer, VkBuffer)
3766 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_buffer_view, VkBufferView)
3767 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_pool, VkDescriptorPool)
3768 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_set, VkDescriptorSet)
3769 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_set_layout, VkDescriptorSetLayout)
3770 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_descriptor_update_template, VkDescriptorUpdateTemplate)
3771 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_device_memory, VkDeviceMemory)
3772 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_fence, VkFence)
3773 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_event, VkEvent)
3774 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_framebuffer, VkFramebuffer)
3775 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_image, VkImage)
3776 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_image_view, VkImageView);
3777 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_pipeline_cache, VkPipelineCache)
3778 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_pipeline, VkPipeline)
3779 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_pipeline_layout, VkPipelineLayout)
3780 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_query_pool, VkQueryPool)
3781 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_render_pass, VkRenderPass)
3782 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_sampler, VkSampler)
3783 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_semaphore, VkSemaphore)
3784 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_shader_module, VkShaderModule)
3785 ANV_DEFINE_NONDISP_HANDLE_CASTS(vk_debug_report_callback, VkDebugReportCallbackEXT)
3786 ANV_DEFINE_NONDISP_HANDLE_CASTS(anv_ycbcr_conversion, VkSamplerYcbcrConversion)
3787
3788 /* Gen-specific function declarations */
3789 #ifdef genX
3790 # include "anv_genX.h"
3791 #else
3792 # define genX(x) gen7_##x
3793 # include "anv_genX.h"
3794 # undef genX
3795 # define genX(x) gen75_##x
3796 # include "anv_genX.h"
3797 # undef genX
3798 # define genX(x) gen8_##x
3799 # include "anv_genX.h"
3800 # undef genX
3801 # define genX(x) gen9_##x
3802 # include "anv_genX.h"
3803 # undef genX
3804 # define genX(x) gen10_##x
3805 # include "anv_genX.h"
3806 # undef genX
3807 # define genX(x) gen11_##x
3808 # include "anv_genX.h"
3809 # undef genX
3810 #endif
3811
3812 #endif /* ANV_PRIVATE_H */