i965/bufmgr: Add a new, simpler, bo_alloc_tiled
[mesa.git] / src / mesa / drivers / dri / i965 / brw_bufmgr.c
1 /**************************************************************************
2 *
3 * Copyright © 2007 Red Hat Inc.
4 * Copyright © 2007-2012 Intel Corporation
5 * Copyright 2006 Tungsten Graphics, Inc., Bismarck, ND., USA
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * The above copyright notice and this permission notice (including the
25 * next paragraph) shall be included in all copies or substantial portions
26 * of the Software.
27 *
28 *
29 **************************************************************************/
30 /*
31 * Authors: Thomas Hellström <thomas-at-tungstengraphics-dot-com>
32 * Keith Whitwell <keithw-at-tungstengraphics-dot-com>
33 * Eric Anholt <eric@anholt.net>
34 * Dave Airlie <airlied@linux.ie>
35 */
36
37 #ifdef HAVE_CONFIG_H
38 #include "config.h"
39 #endif
40
41 #include <xf86drm.h>
42 #include <util/u_atomic.h>
43 #include <fcntl.h>
44 #include <stdio.h>
45 #include <stdlib.h>
46 #include <string.h>
47 #include <unistd.h>
48 #include <assert.h>
49 #include <pthread.h>
50 #include <sys/ioctl.h>
51 #include <sys/stat.h>
52 #include <sys/types.h>
53 #include <stdbool.h>
54
55 #include "errno.h"
56 #ifndef ETIME
57 #define ETIME ETIMEDOUT
58 #endif
59 #include "common/gen_debug.h"
60 #include "common/gen_device_info.h"
61 #include "libdrm_macros.h"
62 #include "main/macros.h"
63 #include "util/macros.h"
64 #include "util/hash_table.h"
65 #include "util/list.h"
66 #include "brw_bufmgr.h"
67 #include "brw_context.h"
68 #include "string.h"
69
70 #include "i915_drm.h"
71
72 #ifdef HAVE_VALGRIND
73 #include <valgrind.h>
74 #include <memcheck.h>
75 #define VG(x) x
76 #else
77 #define VG(x)
78 #endif
79
80 #define memclear(s) memset(&s, 0, sizeof(s))
81
82 #define FILE_DEBUG_FLAG DEBUG_BUFMGR
83
84 static inline int
85 atomic_add_unless(int *v, int add, int unless)
86 {
87 int c, old;
88 c = p_atomic_read(v);
89 while (c != unless && (old = p_atomic_cmpxchg(v, c, c + add)) != c)
90 c = old;
91 return c == unless;
92 }
93
94 struct bo_cache_bucket {
95 struct list_head head;
96 uint64_t size;
97 };
98
99 struct brw_bufmgr {
100 int fd;
101
102 pthread_mutex_t lock;
103
104 /** Array of lists of cached gem objects of power-of-two sizes */
105 struct bo_cache_bucket cache_bucket[14 * 4];
106 int num_buckets;
107 time_t time;
108
109 struct hash_table *name_table;
110 struct hash_table *handle_table;
111
112 bool has_llc:1;
113 bool bo_reuse:1;
114 };
115
116 static int bo_set_tiling_internal(struct brw_bo *bo, uint32_t tiling_mode,
117 uint32_t stride);
118
119 static void bo_free(struct brw_bo *bo);
120
121 static uint32_t
122 key_hash_uint(const void *key)
123 {
124 return _mesa_hash_data(key, 4);
125 }
126
127 static bool
128 key_uint_equal(const void *a, const void *b)
129 {
130 return *((unsigned *) a) == *((unsigned *) b);
131 }
132
133 static struct brw_bo *
134 hash_find_bo(struct hash_table *ht, unsigned int key)
135 {
136 struct hash_entry *entry = _mesa_hash_table_search(ht, &key);
137 return entry ? (struct brw_bo *) entry->data : NULL;
138 }
139
140 static uint64_t
141 bo_tile_size(struct brw_bufmgr *bufmgr, uint64_t size, uint32_t tiling)
142 {
143 if (tiling == I915_TILING_NONE)
144 return size;
145
146 /* 965+ just need multiples of page size for tiling */
147 return ALIGN(size, 4096);
148 }
149
150 /*
151 * Round a given pitch up to the minimum required for X tiling on a
152 * given chip. We use 512 as the minimum to allow for a later tiling
153 * change.
154 */
155 static uint32_t
156 bo_tile_pitch(struct brw_bufmgr *bufmgr, uint32_t pitch, uint32_t tiling)
157 {
158 unsigned long tile_width;
159
160 /* If untiled, then just align it so that we can do rendering
161 * to it with the 3D engine.
162 */
163 if (tiling == I915_TILING_NONE)
164 return ALIGN(pitch, 64);
165
166 if (tiling == I915_TILING_X)
167 tile_width = 512;
168 else
169 tile_width = 128;
170
171 /* 965 is flexible */
172 return ALIGN(pitch, tile_width);
173 }
174
175 static struct bo_cache_bucket *
176 bucket_for_size(struct brw_bufmgr *bufmgr, uint64_t size)
177 {
178 int i;
179
180 for (i = 0; i < bufmgr->num_buckets; i++) {
181 struct bo_cache_bucket *bucket = &bufmgr->cache_bucket[i];
182 if (bucket->size >= size) {
183 return bucket;
184 }
185 }
186
187 return NULL;
188 }
189
190 inline void
191 brw_bo_reference(struct brw_bo *bo)
192 {
193 p_atomic_inc(&bo->refcount);
194 }
195
196 int
197 brw_bo_busy(struct brw_bo *bo)
198 {
199 struct brw_bufmgr *bufmgr = bo->bufmgr;
200 struct drm_i915_gem_busy busy;
201 int ret;
202
203 memclear(busy);
204 busy.handle = bo->gem_handle;
205
206 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_BUSY, &busy);
207 if (ret == 0) {
208 bo->idle = !busy.busy;
209 return busy.busy;
210 }
211 return false;
212 }
213
214 int
215 brw_bo_madvise(struct brw_bo *bo, int state)
216 {
217 struct drm_i915_gem_madvise madv;
218
219 memclear(madv);
220 madv.handle = bo->gem_handle;
221 madv.madv = state;
222 madv.retained = 1;
223 drmIoctl(bo->bufmgr->fd, DRM_IOCTL_I915_GEM_MADVISE, &madv);
224
225 return madv.retained;
226 }
227
228 /* drop the oldest entries that have been purged by the kernel */
229 static void
230 brw_bo_cache_purge_bucket(struct brw_bufmgr *bufmgr,
231 struct bo_cache_bucket *bucket)
232 {
233 list_for_each_entry_safe(struct brw_bo, bo, &bucket->head, head) {
234 if (brw_bo_madvise(bo, I915_MADV_DONTNEED))
235 break;
236
237 list_del(&bo->head);
238 bo_free(bo);
239 }
240 }
241
242 static struct brw_bo *
243 bo_alloc_internal(struct brw_bufmgr *bufmgr,
244 const char *name,
245 uint64_t size,
246 unsigned flags,
247 uint32_t tiling_mode,
248 uint32_t stride, uint64_t alignment)
249 {
250 struct brw_bo *bo;
251 unsigned int page_size = getpagesize();
252 int ret;
253 struct bo_cache_bucket *bucket;
254 bool alloc_from_cache;
255 uint64_t bo_size;
256 bool for_render = false;
257
258 if (flags & BO_ALLOC_FOR_RENDER)
259 for_render = true;
260
261 /* Round the allocated size up to a power of two number of pages. */
262 bucket = bucket_for_size(bufmgr, size);
263
264 /* If we don't have caching at this size, don't actually round the
265 * allocation up.
266 */
267 if (bucket == NULL) {
268 bo_size = size;
269 if (bo_size < page_size)
270 bo_size = page_size;
271 } else {
272 bo_size = bucket->size;
273 }
274
275 pthread_mutex_lock(&bufmgr->lock);
276 /* Get a buffer out of the cache if available */
277 retry:
278 alloc_from_cache = false;
279 if (bucket != NULL && !list_empty(&bucket->head)) {
280 if (for_render) {
281 /* Allocate new render-target BOs from the tail (MRU)
282 * of the list, as it will likely be hot in the GPU
283 * cache and in the aperture for us.
284 */
285 bo = LIST_ENTRY(struct brw_bo, bucket->head.prev, head);
286 list_del(&bo->head);
287 alloc_from_cache = true;
288 bo->align = alignment;
289 } else {
290 assert(alignment == 0);
291 /* For non-render-target BOs (where we're probably
292 * going to map it first thing in order to fill it
293 * with data), check if the last BO in the cache is
294 * unbusy, and only reuse in that case. Otherwise,
295 * allocating a new buffer is probably faster than
296 * waiting for the GPU to finish.
297 */
298 bo = LIST_ENTRY(struct brw_bo, bucket->head.next, head);
299 if (!brw_bo_busy(bo)) {
300 alloc_from_cache = true;
301 list_del(&bo->head);
302 }
303 }
304
305 if (alloc_from_cache) {
306 if (!brw_bo_madvise(bo, I915_MADV_WILLNEED)) {
307 bo_free(bo);
308 brw_bo_cache_purge_bucket(bufmgr, bucket);
309 goto retry;
310 }
311
312 if (bo_set_tiling_internal(bo, tiling_mode, stride)) {
313 bo_free(bo);
314 goto retry;
315 }
316 }
317 }
318
319 if (!alloc_from_cache) {
320 struct drm_i915_gem_create create;
321
322 bo = calloc(1, sizeof(*bo));
323 if (!bo)
324 goto err;
325
326 bo->size = bo_size;
327
328 memclear(create);
329 create.size = bo_size;
330
331 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_CREATE, &create);
332 if (ret != 0) {
333 free(bo);
334 goto err;
335 }
336
337 bo->gem_handle = create.handle;
338 _mesa_hash_table_insert(bufmgr->handle_table, &bo->gem_handle, bo);
339
340 bo->bufmgr = bufmgr;
341 bo->align = alignment;
342
343 bo->tiling_mode = I915_TILING_NONE;
344 bo->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
345 bo->stride = 0;
346
347 if (bo_set_tiling_internal(bo, tiling_mode, stride))
348 goto err_free;
349 }
350
351 bo->name = name;
352 p_atomic_set(&bo->refcount, 1);
353 bo->reusable = true;
354 bo->cache_coherent = bufmgr->has_llc;
355
356 pthread_mutex_unlock(&bufmgr->lock);
357
358 DBG("bo_create: buf %d (%s) %ldb\n", bo->gem_handle, bo->name, size);
359
360 return bo;
361
362 err_free:
363 bo_free(bo);
364 err:
365 pthread_mutex_unlock(&bufmgr->lock);
366 return NULL;
367 }
368
369 struct brw_bo *
370 brw_bo_alloc(struct brw_bufmgr *bufmgr,
371 const char *name, uint64_t size, uint64_t alignment)
372 {
373 return bo_alloc_internal(bufmgr, name, size, 0, I915_TILING_NONE, 0, 0);
374 }
375
376 struct brw_bo *
377 brw_bo_alloc_tiled(struct brw_bufmgr *bufmgr, const char *name,
378 uint64_t size, uint32_t tiling_mode, uint32_t pitch,
379 unsigned flags)
380 {
381 return bo_alloc_internal(bufmgr, name, size, flags, tiling_mode, pitch, 0);
382 }
383
384 struct brw_bo *
385 brw_bo_alloc_tiled_2d(struct brw_bufmgr *bufmgr, const char *name,
386 int x, int y, int cpp, uint32_t tiling,
387 uint32_t *pitch, unsigned flags)
388 {
389 uint64_t size;
390 uint32_t stride;
391 unsigned long aligned_y, height_alignment;
392
393 /* If we're tiled, our allocations are in 8 or 32-row blocks,
394 * so failure to align our height means that we won't allocate
395 * enough pages.
396 *
397 * If we're untiled, we still have to align to 2 rows high
398 * because the data port accesses 2x2 blocks even if the
399 * bottom row isn't to be rendered, so failure to align means
400 * we could walk off the end of the GTT and fault. This is
401 * documented on 965, and may be the case on older chipsets
402 * too so we try to be careful.
403 */
404 aligned_y = y;
405 height_alignment = 2;
406
407 if (tiling == I915_TILING_X)
408 height_alignment = 8;
409 else if (tiling == I915_TILING_Y)
410 height_alignment = 32;
411 aligned_y = ALIGN(y, height_alignment);
412
413 stride = x * cpp;
414 stride = bo_tile_pitch(bufmgr, stride, tiling);
415 size = stride * aligned_y;
416 size = bo_tile_size(bufmgr, size, tiling);
417 *pitch = stride;
418
419 if (tiling == I915_TILING_NONE)
420 stride = 0;
421
422 return bo_alloc_internal(bufmgr, name, size, flags, tiling, stride, 0);
423 }
424
425 /**
426 * Returns a brw_bo wrapping the given buffer object handle.
427 *
428 * This can be used when one application needs to pass a buffer object
429 * to another.
430 */
431 struct brw_bo *
432 brw_bo_gem_create_from_name(struct brw_bufmgr *bufmgr,
433 const char *name, unsigned int handle)
434 {
435 struct brw_bo *bo;
436 int ret;
437 struct drm_gem_open open_arg;
438 struct drm_i915_gem_get_tiling get_tiling;
439
440 /* At the moment most applications only have a few named bo.
441 * For instance, in a DRI client only the render buffers passed
442 * between X and the client are named. And since X returns the
443 * alternating names for the front/back buffer a linear search
444 * provides a sufficiently fast match.
445 */
446 pthread_mutex_lock(&bufmgr->lock);
447 bo = hash_find_bo(bufmgr->name_table, handle);
448 if (bo) {
449 brw_bo_reference(bo);
450 goto out;
451 }
452
453 memclear(open_arg);
454 open_arg.name = handle;
455 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_GEM_OPEN, &open_arg);
456 if (ret != 0) {
457 DBG("Couldn't reference %s handle 0x%08x: %s\n",
458 name, handle, strerror(errno));
459 bo = NULL;
460 goto out;
461 }
462 /* Now see if someone has used a prime handle to get this
463 * object from the kernel before by looking through the list
464 * again for a matching gem_handle
465 */
466 bo = hash_find_bo(bufmgr->handle_table, open_arg.handle);
467 if (bo) {
468 brw_bo_reference(bo);
469 goto out;
470 }
471
472 bo = calloc(1, sizeof(*bo));
473 if (!bo)
474 goto out;
475
476 p_atomic_set(&bo->refcount, 1);
477
478 bo->size = open_arg.size;
479 bo->offset64 = 0;
480 bo->bufmgr = bufmgr;
481 bo->gem_handle = open_arg.handle;
482 bo->name = name;
483 bo->global_name = handle;
484 bo->reusable = false;
485
486 _mesa_hash_table_insert(bufmgr->handle_table, &bo->gem_handle, bo);
487 _mesa_hash_table_insert(bufmgr->name_table, &bo->global_name, bo);
488
489 memclear(get_tiling);
490 get_tiling.handle = bo->gem_handle;
491 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_GET_TILING, &get_tiling);
492 if (ret != 0)
493 goto err_unref;
494
495 bo->tiling_mode = get_tiling.tiling_mode;
496 bo->swizzle_mode = get_tiling.swizzle_mode;
497 /* XXX stride is unknown */
498 DBG("bo_create_from_handle: %d (%s)\n", handle, bo->name);
499
500 out:
501 pthread_mutex_unlock(&bufmgr->lock);
502 return bo;
503
504 err_unref:
505 bo_free(bo);
506 pthread_mutex_unlock(&bufmgr->lock);
507 return NULL;
508 }
509
510 static void
511 bo_free(struct brw_bo *bo)
512 {
513 struct brw_bufmgr *bufmgr = bo->bufmgr;
514 struct drm_gem_close close;
515 struct hash_entry *entry;
516 int ret;
517
518 if (bo->map_cpu) {
519 VG(VALGRIND_FREELIKE_BLOCK(bo->map_cpu, 0));
520 drm_munmap(bo->map_cpu, bo->size);
521 }
522 if (bo->map_wc) {
523 VG(VALGRIND_FREELIKE_BLOCK(bo->map_wc, 0));
524 drm_munmap(bo->map_wc, bo->size);
525 }
526 if (bo->map_gtt) {
527 drm_munmap(bo->map_gtt, bo->size);
528 }
529
530 if (bo->global_name) {
531 entry = _mesa_hash_table_search(bufmgr->name_table, &bo->global_name);
532 _mesa_hash_table_remove(bufmgr->name_table, entry);
533 }
534 entry = _mesa_hash_table_search(bufmgr->handle_table, &bo->gem_handle);
535 _mesa_hash_table_remove(bufmgr->handle_table, entry);
536
537 /* Close this object */
538 memclear(close);
539 close.handle = bo->gem_handle;
540 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_GEM_CLOSE, &close);
541 if (ret != 0) {
542 DBG("DRM_IOCTL_GEM_CLOSE %d failed (%s): %s\n",
543 bo->gem_handle, bo->name, strerror(errno));
544 }
545 free(bo);
546 }
547
548 static void
549 bo_mark_mmaps_incoherent(struct brw_bo *bo)
550 {
551 #if HAVE_VALGRIND
552 if (bo->map_cpu)
553 VALGRIND_MAKE_MEM_NOACCESS(bo->map_cpu, bo->size);
554
555 if (bo->map_wc)
556 VALGRIND_MAKE_MEM_NOACCESS(bo->map_wc, bo->size);
557
558 if (bo->map_gtt)
559 VALGRIND_MAKE_MEM_NOACCESS(bo->map_gtt, bo->size);
560 #endif
561 }
562
563 /** Frees all cached buffers significantly older than @time. */
564 static void
565 cleanup_bo_cache(struct brw_bufmgr *bufmgr, time_t time)
566 {
567 int i;
568
569 if (bufmgr->time == time)
570 return;
571
572 for (i = 0; i < bufmgr->num_buckets; i++) {
573 struct bo_cache_bucket *bucket = &bufmgr->cache_bucket[i];
574
575 list_for_each_entry_safe(struct brw_bo, bo, &bucket->head, head) {
576 if (time - bo->free_time <= 1)
577 break;
578
579 list_del(&bo->head);
580
581 bo_free(bo);
582 }
583 }
584
585 bufmgr->time = time;
586 }
587
588 static void
589 bo_unreference_final(struct brw_bo *bo, time_t time)
590 {
591 struct brw_bufmgr *bufmgr = bo->bufmgr;
592 struct bo_cache_bucket *bucket;
593
594 DBG("bo_unreference final: %d (%s)\n", bo->gem_handle, bo->name);
595
596 /* Clear any left-over mappings */
597 if (bo->map_count) {
598 DBG("bo freed with non-zero map-count %d\n", bo->map_count);
599 bo->map_count = 0;
600 bo_mark_mmaps_incoherent(bo);
601 }
602
603 bucket = bucket_for_size(bufmgr, bo->size);
604 /* Put the buffer into our internal cache for reuse if we can. */
605 if (bufmgr->bo_reuse && bo->reusable && bucket != NULL &&
606 brw_bo_madvise(bo, I915_MADV_DONTNEED)) {
607 bo->free_time = time;
608
609 bo->name = NULL;
610 bo->kflags = 0;
611
612 list_addtail(&bo->head, &bucket->head);
613 } else {
614 bo_free(bo);
615 }
616 }
617
618 void
619 brw_bo_unreference(struct brw_bo *bo)
620 {
621 if (bo == NULL)
622 return;
623
624 assert(p_atomic_read(&bo->refcount) > 0);
625
626 if (atomic_add_unless(&bo->refcount, -1, 1)) {
627 struct brw_bufmgr *bufmgr = bo->bufmgr;
628 struct timespec time;
629
630 clock_gettime(CLOCK_MONOTONIC, &time);
631
632 pthread_mutex_lock(&bufmgr->lock);
633
634 if (p_atomic_dec_zero(&bo->refcount)) {
635 bo_unreference_final(bo, time.tv_sec);
636 cleanup_bo_cache(bufmgr, time.tv_sec);
637 }
638
639 pthread_mutex_unlock(&bufmgr->lock);
640 }
641 }
642
643 static void
644 set_domain(struct brw_context *brw, const char *action,
645 struct brw_bo *bo, uint32_t read_domains, uint32_t write_domain)
646 {
647 struct drm_i915_gem_set_domain sd = {
648 .handle = bo->gem_handle,
649 .read_domains = read_domains,
650 .write_domain = write_domain,
651 };
652
653 double elapsed = unlikely(brw && brw->perf_debug) ? -get_time() : 0.0;
654
655 if (drmIoctl(bo->bufmgr->fd, DRM_IOCTL_I915_GEM_SET_DOMAIN, &sd) != 0) {
656 DBG("%s:%d: Error setting memory domains %d (%08x %08x): %s.\n",
657 __FILE__, __LINE__, bo->gem_handle, read_domains, write_domain,
658 strerror(errno));
659 }
660
661 if (unlikely(brw && brw->perf_debug)) {
662 elapsed += get_time();
663 if (elapsed > 1e-5) /* 0.01ms */
664 perf_debug("%s a busy \"%s\" BO stalled and took %.03f ms.\n",
665 action, bo->name, elapsed * 1000);
666 }
667 }
668
669 static void *
670 brw_bo_map_cpu(struct brw_context *brw, struct brw_bo *bo, unsigned flags)
671 {
672 struct brw_bufmgr *bufmgr = bo->bufmgr;
673
674 pthread_mutex_lock(&bufmgr->lock);
675
676 if (!bo->map_cpu) {
677 struct drm_i915_gem_mmap mmap_arg;
678
679 DBG("brw_bo_map_cpu: %d (%s), map_count=%d\n",
680 bo->gem_handle, bo->name, bo->map_count);
681
682 memclear(mmap_arg);
683 mmap_arg.handle = bo->gem_handle;
684 mmap_arg.size = bo->size;
685 int ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_MMAP, &mmap_arg);
686 if (ret != 0) {
687 ret = -errno;
688 DBG("%s:%d: Error mapping buffer %d (%s): %s .\n",
689 __FILE__, __LINE__, bo->gem_handle, bo->name, strerror(errno));
690 pthread_mutex_unlock(&bufmgr->lock);
691 return NULL;
692 }
693 bo->map_count++;
694 VG(VALGRIND_MALLOCLIKE_BLOCK(mmap_arg.addr_ptr, mmap_arg.size, 0, 1));
695 bo->map_cpu = (void *) (uintptr_t) mmap_arg.addr_ptr;
696 }
697 DBG("brw_bo_map_cpu: %d (%s) -> %p\n", bo->gem_handle, bo->name,
698 bo->map_cpu);
699
700 if (!(flags & MAP_ASYNC) || !bufmgr->has_llc) {
701 set_domain(brw, "CPU mapping", bo, I915_GEM_DOMAIN_CPU,
702 flags & MAP_WRITE ? I915_GEM_DOMAIN_CPU : 0);
703 }
704
705 bo_mark_mmaps_incoherent(bo);
706 VG(VALGRIND_MAKE_MEM_DEFINED(bo->map_cpu, bo->size));
707 pthread_mutex_unlock(&bufmgr->lock);
708
709 return bo->map_cpu;
710 }
711
712 static void *
713 brw_bo_map_gtt(struct brw_context *brw, struct brw_bo *bo, unsigned flags)
714 {
715 struct brw_bufmgr *bufmgr = bo->bufmgr;
716
717 pthread_mutex_lock(&bufmgr->lock);
718
719 /* Get a mapping of the buffer if we haven't before. */
720 if (bo->map_gtt == NULL) {
721 struct drm_i915_gem_mmap_gtt mmap_arg;
722
723 DBG("bo_map_gtt: mmap %d (%s), map_count=%d\n",
724 bo->gem_handle, bo->name, bo->map_count);
725
726 memclear(mmap_arg);
727 mmap_arg.handle = bo->gem_handle;
728
729 /* Get the fake offset back... */
730 int ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_MMAP_GTT, &mmap_arg);
731 if (ret != 0) {
732 DBG("%s:%d: Error preparing buffer map %d (%s): %s .\n",
733 __FILE__, __LINE__, bo->gem_handle, bo->name, strerror(errno));
734 pthread_mutex_unlock(&bufmgr->lock);
735 return NULL;
736 }
737
738 /* and mmap it */
739 bo->map_gtt = drm_mmap(0, bo->size, PROT_READ | PROT_WRITE,
740 MAP_SHARED, bufmgr->fd, mmap_arg.offset);
741 if (bo->map_gtt == MAP_FAILED) {
742 bo->map_gtt = NULL;
743 DBG("%s:%d: Error mapping buffer %d (%s): %s .\n",
744 __FILE__, __LINE__, bo->gem_handle, bo->name, strerror(errno));
745 pthread_mutex_unlock(&bufmgr->lock);
746 return NULL;
747 }
748 bo->map_count++;
749 }
750
751 DBG("bo_map_gtt: %d (%s) -> %p\n", bo->gem_handle, bo->name,
752 bo->map_gtt);
753
754 if (!(flags & MAP_ASYNC) || !bufmgr->has_llc) {
755 set_domain(brw, "GTT mapping", bo,
756 I915_GEM_DOMAIN_GTT, I915_GEM_DOMAIN_GTT);
757 }
758
759 bo_mark_mmaps_incoherent(bo);
760 VG(VALGRIND_MAKE_MEM_DEFINED(bo->map_gtt, bo->size));
761 pthread_mutex_unlock(&bufmgr->lock);
762
763 return bo->map_gtt;
764 }
765
766 static bool
767 can_map_cpu(struct brw_bo *bo, unsigned flags)
768 {
769 if (bo->cache_coherent)
770 return true;
771
772 if (flags & MAP_PERSISTENT)
773 return false;
774
775 if (flags & MAP_COHERENT)
776 return false;
777
778 return !(flags & MAP_WRITE);
779 }
780
781 void *
782 brw_bo_map(struct brw_context *brw, struct brw_bo *bo, unsigned flags)
783 {
784 if (bo->tiling_mode != I915_TILING_NONE && !(flags & MAP_RAW))
785 return brw_bo_map_gtt(brw, bo, flags);
786 else if (can_map_cpu(bo, flags))
787 return brw_bo_map_cpu(brw, bo, flags);
788 else
789 return brw_bo_map_gtt(brw, bo, flags);
790 }
791
792 int
793 brw_bo_unmap(struct brw_bo *bo)
794 {
795 struct brw_bufmgr *bufmgr = bo->bufmgr;
796 int ret = 0;
797
798 pthread_mutex_lock(&bufmgr->lock);
799
800 if (bo->map_count <= 0) {
801 DBG("attempted to unmap an unmapped bo\n");
802 pthread_mutex_unlock(&bufmgr->lock);
803 /* Preserve the old behaviour of just treating this as a
804 * no-op rather than reporting the error.
805 */
806 return 0;
807 }
808
809 if (--bo->map_count == 0) {
810 bo_mark_mmaps_incoherent(bo);
811 }
812 pthread_mutex_unlock(&bufmgr->lock);
813
814 return ret;
815 }
816
817 int
818 brw_bo_subdata(struct brw_bo *bo, uint64_t offset,
819 uint64_t size, const void *data)
820 {
821 struct brw_bufmgr *bufmgr = bo->bufmgr;
822 struct drm_i915_gem_pwrite pwrite;
823 int ret;
824
825 memclear(pwrite);
826 pwrite.handle = bo->gem_handle;
827 pwrite.offset = offset;
828 pwrite.size = size;
829 pwrite.data_ptr = (uint64_t) (uintptr_t) data;
830 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_PWRITE, &pwrite);
831 if (ret != 0) {
832 ret = -errno;
833 DBG("%s:%d: Error writing data to buffer %d: "
834 "(%"PRIu64" %"PRIu64") %s .\n",
835 __FILE__, __LINE__, bo->gem_handle, offset, size, strerror(errno));
836 }
837
838 return ret;
839 }
840
841 int
842 brw_bo_get_subdata(struct brw_bo *bo, uint64_t offset,
843 uint64_t size, void *data)
844 {
845 struct brw_bufmgr *bufmgr = bo->bufmgr;
846 struct drm_i915_gem_pread pread;
847 int ret;
848
849 memclear(pread);
850 pread.handle = bo->gem_handle;
851 pread.offset = offset;
852 pread.size = size;
853 pread.data_ptr = (uint64_t) (uintptr_t) data;
854 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_PREAD, &pread);
855 if (ret != 0) {
856 ret = -errno;
857 DBG("%s:%d: Error reading data from buffer %d: "
858 "(%"PRIu64" %"PRIu64") %s .\n",
859 __FILE__, __LINE__, bo->gem_handle, offset, size, strerror(errno));
860 }
861
862 return ret;
863 }
864
865 /** Waits for all GPU rendering with the object to have completed. */
866 void
867 brw_bo_wait_rendering(struct brw_context *brw, struct brw_bo *bo)
868 {
869 set_domain(brw, "waiting for",
870 bo, I915_GEM_DOMAIN_GTT, I915_GEM_DOMAIN_GTT);
871 }
872
873 /**
874 * Waits on a BO for the given amount of time.
875 *
876 * @bo: buffer object to wait for
877 * @timeout_ns: amount of time to wait in nanoseconds.
878 * If value is less than 0, an infinite wait will occur.
879 *
880 * Returns 0 if the wait was successful ie. the last batch referencing the
881 * object has completed within the allotted time. Otherwise some negative return
882 * value describes the error. Of particular interest is -ETIME when the wait has
883 * failed to yield the desired result.
884 *
885 * Similar to brw_bo_wait_rendering except a timeout parameter allows
886 * the operation to give up after a certain amount of time. Another subtle
887 * difference is the internal locking semantics are different (this variant does
888 * not hold the lock for the duration of the wait). This makes the wait subject
889 * to a larger userspace race window.
890 *
891 * The implementation shall wait until the object is no longer actively
892 * referenced within a batch buffer at the time of the call. The wait will
893 * not guarantee that the buffer is re-issued via another thread, or an flinked
894 * handle. Userspace must make sure this race does not occur if such precision
895 * is important.
896 *
897 * Note that some kernels have broken the inifite wait for negative values
898 * promise, upgrade to latest stable kernels if this is the case.
899 */
900 int
901 brw_bo_wait(struct brw_bo *bo, int64_t timeout_ns)
902 {
903 struct brw_bufmgr *bufmgr = bo->bufmgr;
904 struct drm_i915_gem_wait wait;
905 int ret;
906
907 memclear(wait);
908 wait.bo_handle = bo->gem_handle;
909 wait.timeout_ns = timeout_ns;
910 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_WAIT, &wait);
911 if (ret == -1)
912 return -errno;
913
914 return ret;
915 }
916
917 void
918 brw_bufmgr_destroy(struct brw_bufmgr *bufmgr)
919 {
920 pthread_mutex_destroy(&bufmgr->lock);
921
922 /* Free any cached buffer objects we were going to reuse */
923 for (int i = 0; i < bufmgr->num_buckets; i++) {
924 struct bo_cache_bucket *bucket = &bufmgr->cache_bucket[i];
925
926 list_for_each_entry_safe(struct brw_bo, bo, &bucket->head, head) {
927 list_del(&bo->head);
928
929 bo_free(bo);
930 }
931 }
932
933 _mesa_hash_table_destroy(bufmgr->name_table, NULL);
934 _mesa_hash_table_destroy(bufmgr->handle_table, NULL);
935
936 free(bufmgr);
937 }
938
939 static int
940 bo_set_tiling_internal(struct brw_bo *bo, uint32_t tiling_mode,
941 uint32_t stride)
942 {
943 struct brw_bufmgr *bufmgr = bo->bufmgr;
944 struct drm_i915_gem_set_tiling set_tiling;
945 int ret;
946
947 if (bo->global_name == 0 &&
948 tiling_mode == bo->tiling_mode && stride == bo->stride)
949 return 0;
950
951 memset(&set_tiling, 0, sizeof(set_tiling));
952 do {
953 /* set_tiling is slightly broken and overwrites the
954 * input on the error path, so we have to open code
955 * rmIoctl.
956 */
957 set_tiling.handle = bo->gem_handle;
958 set_tiling.tiling_mode = tiling_mode;
959 set_tiling.stride = stride;
960
961 ret = ioctl(bufmgr->fd, DRM_IOCTL_I915_GEM_SET_TILING, &set_tiling);
962 } while (ret == -1 && (errno == EINTR || errno == EAGAIN));
963 if (ret == -1)
964 return -errno;
965
966 bo->tiling_mode = set_tiling.tiling_mode;
967 bo->swizzle_mode = set_tiling.swizzle_mode;
968 bo->stride = set_tiling.stride;
969 return 0;
970 }
971
972 int
973 brw_bo_get_tiling(struct brw_bo *bo, uint32_t *tiling_mode,
974 uint32_t *swizzle_mode)
975 {
976 *tiling_mode = bo->tiling_mode;
977 *swizzle_mode = bo->swizzle_mode;
978 return 0;
979 }
980
981 struct brw_bo *
982 brw_bo_gem_create_from_prime(struct brw_bufmgr *bufmgr, int prime_fd)
983 {
984 int ret;
985 uint32_t handle;
986 struct brw_bo *bo;
987 struct drm_i915_gem_get_tiling get_tiling;
988
989 pthread_mutex_lock(&bufmgr->lock);
990 ret = drmPrimeFDToHandle(bufmgr->fd, prime_fd, &handle);
991 if (ret) {
992 DBG("create_from_prime: failed to obtain handle from fd: %s\n",
993 strerror(errno));
994 pthread_mutex_unlock(&bufmgr->lock);
995 return NULL;
996 }
997
998 /*
999 * See if the kernel has already returned this buffer to us. Just as
1000 * for named buffers, we must not create two bo's pointing at the same
1001 * kernel object
1002 */
1003 bo = hash_find_bo(bufmgr->handle_table, handle);
1004 if (bo) {
1005 brw_bo_reference(bo);
1006 goto out;
1007 }
1008
1009 bo = calloc(1, sizeof(*bo));
1010 if (!bo)
1011 goto out;
1012
1013 p_atomic_set(&bo->refcount, 1);
1014
1015 /* Determine size of bo. The fd-to-handle ioctl really should
1016 * return the size, but it doesn't. If we have kernel 3.12 or
1017 * later, we can lseek on the prime fd to get the size. Older
1018 * kernels will just fail, in which case we fall back to the
1019 * provided (estimated or guess size). */
1020 ret = lseek(prime_fd, 0, SEEK_END);
1021 if (ret != -1)
1022 bo->size = ret;
1023
1024 bo->bufmgr = bufmgr;
1025
1026 bo->gem_handle = handle;
1027 _mesa_hash_table_insert(bufmgr->handle_table, &bo->gem_handle, bo);
1028
1029 bo->name = "prime";
1030 bo->reusable = false;
1031
1032 memclear(get_tiling);
1033 get_tiling.handle = bo->gem_handle;
1034 if (drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_GET_TILING, &get_tiling))
1035 goto err;
1036
1037 bo->tiling_mode = get_tiling.tiling_mode;
1038 bo->swizzle_mode = get_tiling.swizzle_mode;
1039 /* XXX stride is unknown */
1040
1041 out:
1042 pthread_mutex_unlock(&bufmgr->lock);
1043 return bo;
1044
1045 err:
1046 bo_free(bo);
1047 pthread_mutex_unlock(&bufmgr->lock);
1048 return NULL;
1049 }
1050
1051 int
1052 brw_bo_gem_export_to_prime(struct brw_bo *bo, int *prime_fd)
1053 {
1054 struct brw_bufmgr *bufmgr = bo->bufmgr;
1055
1056 if (drmPrimeHandleToFD(bufmgr->fd, bo->gem_handle,
1057 DRM_CLOEXEC, prime_fd) != 0)
1058 return -errno;
1059
1060 bo->reusable = false;
1061
1062 return 0;
1063 }
1064
1065 int
1066 brw_bo_flink(struct brw_bo *bo, uint32_t *name)
1067 {
1068 struct brw_bufmgr *bufmgr = bo->bufmgr;
1069
1070 if (!bo->global_name) {
1071 struct drm_gem_flink flink;
1072
1073 memclear(flink);
1074 flink.handle = bo->gem_handle;
1075 if (drmIoctl(bufmgr->fd, DRM_IOCTL_GEM_FLINK, &flink))
1076 return -errno;
1077
1078 pthread_mutex_lock(&bufmgr->lock);
1079 if (!bo->global_name) {
1080 bo->global_name = flink.name;
1081 bo->reusable = false;
1082
1083 _mesa_hash_table_insert(bufmgr->name_table, &bo->global_name, bo);
1084 }
1085 pthread_mutex_unlock(&bufmgr->lock);
1086 }
1087
1088 *name = bo->global_name;
1089 return 0;
1090 }
1091
1092 /**
1093 * Enables unlimited caching of buffer objects for reuse.
1094 *
1095 * This is potentially very memory expensive, as the cache at each bucket
1096 * size is only bounded by how many buffers of that size we've managed to have
1097 * in flight at once.
1098 */
1099 void
1100 brw_bufmgr_enable_reuse(struct brw_bufmgr *bufmgr)
1101 {
1102 bufmgr->bo_reuse = true;
1103 }
1104
1105 static void
1106 add_bucket(struct brw_bufmgr *bufmgr, int size)
1107 {
1108 unsigned int i = bufmgr->num_buckets;
1109
1110 assert(i < ARRAY_SIZE(bufmgr->cache_bucket));
1111
1112 list_inithead(&bufmgr->cache_bucket[i].head);
1113 bufmgr->cache_bucket[i].size = size;
1114 bufmgr->num_buckets++;
1115 }
1116
1117 static void
1118 init_cache_buckets(struct brw_bufmgr *bufmgr)
1119 {
1120 uint64_t size, cache_max_size = 64 * 1024 * 1024;
1121
1122 /* OK, so power of two buckets was too wasteful of memory.
1123 * Give 3 other sizes between each power of two, to hopefully
1124 * cover things accurately enough. (The alternative is
1125 * probably to just go for exact matching of sizes, and assume
1126 * that for things like composited window resize the tiled
1127 * width/height alignment and rounding of sizes to pages will
1128 * get us useful cache hit rates anyway)
1129 */
1130 add_bucket(bufmgr, 4096);
1131 add_bucket(bufmgr, 4096 * 2);
1132 add_bucket(bufmgr, 4096 * 3);
1133
1134 /* Initialize the linked lists for BO reuse cache. */
1135 for (size = 4 * 4096; size <= cache_max_size; size *= 2) {
1136 add_bucket(bufmgr, size);
1137
1138 add_bucket(bufmgr, size + size * 1 / 4);
1139 add_bucket(bufmgr, size + size * 2 / 4);
1140 add_bucket(bufmgr, size + size * 3 / 4);
1141 }
1142 }
1143
1144 uint32_t
1145 brw_create_hw_context(struct brw_bufmgr *bufmgr)
1146 {
1147 struct drm_i915_gem_context_create create;
1148 int ret;
1149
1150 memclear(create);
1151 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_CONTEXT_CREATE, &create);
1152 if (ret != 0) {
1153 DBG("DRM_IOCTL_I915_GEM_CONTEXT_CREATE failed: %s\n", strerror(errno));
1154 return 0;
1155 }
1156
1157 return create.ctx_id;
1158 }
1159
1160 void
1161 brw_destroy_hw_context(struct brw_bufmgr *bufmgr, uint32_t ctx_id)
1162 {
1163 struct drm_i915_gem_context_destroy d = {.ctx_id = ctx_id };
1164
1165 if (ctx_id != 0 &&
1166 drmIoctl(bufmgr->fd, DRM_IOCTL_I915_GEM_CONTEXT_DESTROY, &d) != 0) {
1167 fprintf(stderr, "DRM_IOCTL_I915_GEM_CONTEXT_DESTROY failed: %s\n",
1168 strerror(errno));
1169 }
1170 }
1171
1172 int
1173 brw_reg_read(struct brw_bufmgr *bufmgr, uint32_t offset, uint64_t *result)
1174 {
1175 struct drm_i915_reg_read reg_read;
1176 int ret;
1177
1178 memclear(reg_read);
1179 reg_read.offset = offset;
1180
1181 ret = drmIoctl(bufmgr->fd, DRM_IOCTL_I915_REG_READ, &reg_read);
1182
1183 *result = reg_read.val;
1184 return ret;
1185 }
1186
1187 /**
1188 * Initializes the GEM buffer manager, which uses the kernel to allocate, map,
1189 * and manage map buffer objections.
1190 *
1191 * \param fd File descriptor of the opened DRM device.
1192 */
1193 struct brw_bufmgr *
1194 brw_bufmgr_init(struct gen_device_info *devinfo, int fd, int batch_size)
1195 {
1196 struct brw_bufmgr *bufmgr;
1197
1198 bufmgr = calloc(1, sizeof(*bufmgr));
1199 if (bufmgr == NULL)
1200 return NULL;
1201
1202 /* Handles to buffer objects belong to the device fd and are not
1203 * reference counted by the kernel. If the same fd is used by
1204 * multiple parties (threads sharing the same screen bufmgr, or
1205 * even worse the same device fd passed to multiple libraries)
1206 * ownership of those handles is shared by those independent parties.
1207 *
1208 * Don't do this! Ensure that each library/bufmgr has its own device
1209 * fd so that its namespace does not clash with another.
1210 */
1211 bufmgr->fd = fd;
1212
1213 if (pthread_mutex_init(&bufmgr->lock, NULL) != 0) {
1214 free(bufmgr);
1215 return NULL;
1216 }
1217
1218 bufmgr->has_llc = devinfo->has_llc;
1219
1220 init_cache_buckets(bufmgr);
1221
1222 bufmgr->name_table =
1223 _mesa_hash_table_create(NULL, key_hash_uint, key_uint_equal);
1224 bufmgr->handle_table =
1225 _mesa_hash_table_create(NULL, key_hash_uint, key_uint_equal);
1226
1227 return bufmgr;
1228 }