i965/gen7.5: Fix lower bound on number of VS URB entries.
[mesa.git] / src / mesa / drivers / dri / i965 / brw_context.h
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics (http://www.tungstengraphics.com) to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keith@tungstengraphics.com>
30 */
31
32
33 #ifndef BRWCONTEXT_INC
34 #define BRWCONTEXT_INC
35
36 #include "intel_context.h"
37 #include "brw_structs.h"
38 #include "main/imports.h"
39 #include "main/macros.h"
40
41 #ifdef __cplusplus
42 extern "C" {
43 #endif
44
45 /* Glossary:
46 *
47 * URB - uniform resource buffer. A mid-sized buffer which is
48 * partitioned between the fixed function units and used for passing
49 * values (vertices, primitives, constants) between them.
50 *
51 * CURBE - constant URB entry. An urb region (entry) used to hold
52 * constant values which the fixed function units can be instructed to
53 * preload into the GRF when spawning a thread.
54 *
55 * VUE - vertex URB entry. An urb entry holding a vertex and usually
56 * a vertex header. The header contains control information and
57 * things like primitive type, Begin/end flags and clip codes.
58 *
59 * PUE - primitive URB entry. An urb entry produced by the setup (SF)
60 * unit holding rasterization and interpolation parameters.
61 *
62 * GRF - general register file. One of several register files
63 * addressable by programmed threads. The inputs (r0, payload, curbe,
64 * urb) of the thread are preloaded to this area before the thread is
65 * spawned. The registers are individually 8 dwords wide and suitable
66 * for general usage. Registers holding thread input values are not
67 * special and may be overwritten.
68 *
69 * MRF - message register file. Threads communicate (and terminate)
70 * by sending messages. Message parameters are placed in contiguous
71 * MRF registers. All program output is via these messages. URB
72 * entries are populated by sending a message to the shared URB
73 * function containing the new data, together with a control word,
74 * often an unmodified copy of R0.
75 *
76 * R0 - GRF register 0. Typically holds control information used when
77 * sending messages to other threads.
78 *
79 * EU or GEN4 EU: The name of the programmable subsystem of the
80 * i965 hardware. Threads are executed by the EU, the registers
81 * described above are part of the EU architecture.
82 *
83 * Fixed function units:
84 *
85 * CS - Command streamer. Notional first unit, little software
86 * interaction. Holds the URB entries used for constant data, ie the
87 * CURBEs.
88 *
89 * VF/VS - Vertex Fetch / Vertex Shader. The fixed function part of
90 * this unit is responsible for pulling vertices out of vertex buffers
91 * in vram and injecting them into the processing pipe as VUEs. If
92 * enabled, it first passes them to a VS thread which is a good place
93 * for the driver to implement any active vertex shader.
94 *
95 * GS - Geometry Shader. This corresponds to a new DX10 concept. If
96 * enabled, incoming strips etc are passed to GS threads in individual
97 * line/triangle/point units. The GS thread may perform arbitary
98 * computation and emit whatever primtives with whatever vertices it
99 * chooses. This makes GS an excellent place to implement GL's
100 * unfilled polygon modes, though of course it is capable of much
101 * more. Additionally, GS is used to translate away primitives not
102 * handled by latter units, including Quads and Lineloops.
103 *
104 * CS - Clipper. Mesa's clipping algorithms are imported to run on
105 * this unit. The fixed function part performs cliptesting against
106 * the 6 fixed clipplanes and makes descisions on whether or not the
107 * incoming primitive needs to be passed to a thread for clipping.
108 * User clip planes are handled via cooperation with the VS thread.
109 *
110 * SF - Strips Fans or Setup: Triangles are prepared for
111 * rasterization. Interpolation coefficients are calculated.
112 * Flatshading and two-side lighting usually performed here.
113 *
114 * WM - Windower. Interpolation of vertex attributes performed here.
115 * Fragment shader implemented here. SIMD aspects of EU taken full
116 * advantage of, as pixels are processed in blocks of 16.
117 *
118 * CC - Color Calculator. No EU threads associated with this unit.
119 * Handles blending and (presumably) depth and stencil testing.
120 */
121
122
123 #define BRW_MAX_CURBE (32*16)
124
125 struct brw_context;
126 struct brw_instruction;
127 struct brw_vs_prog_key;
128 struct brw_vec4_prog_key;
129 struct brw_wm_prog_key;
130 struct brw_wm_prog_data;
131
132 enum brw_state_id {
133 BRW_STATE_URB_FENCE,
134 BRW_STATE_FRAGMENT_PROGRAM,
135 BRW_STATE_GEOMETRY_PROGRAM,
136 BRW_STATE_VERTEX_PROGRAM,
137 BRW_STATE_CURBE_OFFSETS,
138 BRW_STATE_REDUCED_PRIMITIVE,
139 BRW_STATE_PRIMITIVE,
140 BRW_STATE_CONTEXT,
141 BRW_STATE_PSP,
142 BRW_STATE_SURFACES,
143 BRW_STATE_VS_BINDING_TABLE,
144 BRW_STATE_GS_BINDING_TABLE,
145 BRW_STATE_PS_BINDING_TABLE,
146 BRW_STATE_INDICES,
147 BRW_STATE_VERTICES,
148 BRW_STATE_BATCH,
149 BRW_STATE_INDEX_BUFFER,
150 BRW_STATE_VS_CONSTBUF,
151 BRW_STATE_GS_CONSTBUF,
152 BRW_STATE_PROGRAM_CACHE,
153 BRW_STATE_STATE_BASE_ADDRESS,
154 BRW_STATE_VUE_MAP_VS,
155 BRW_STATE_VUE_MAP_GEOM_OUT,
156 BRW_STATE_TRANSFORM_FEEDBACK,
157 BRW_STATE_RASTERIZER_DISCARD,
158 BRW_STATE_STATS_WM,
159 BRW_STATE_UNIFORM_BUFFER,
160 BRW_STATE_META_IN_PROGRESS,
161 BRW_STATE_INTERPOLATION_MAP,
162 BRW_STATE_PUSH_CONSTANT_ALLOCATION,
163 BRW_NUM_STATE_BITS
164 };
165
166 #define BRW_NEW_URB_FENCE (1 << BRW_STATE_URB_FENCE)
167 #define BRW_NEW_FRAGMENT_PROGRAM (1 << BRW_STATE_FRAGMENT_PROGRAM)
168 #define BRW_NEW_GEOMETRY_PROGRAM (1 << BRW_STATE_GEOMETRY_PROGRAM)
169 #define BRW_NEW_VERTEX_PROGRAM (1 << BRW_STATE_VERTEX_PROGRAM)
170 #define BRW_NEW_CURBE_OFFSETS (1 << BRW_STATE_CURBE_OFFSETS)
171 #define BRW_NEW_REDUCED_PRIMITIVE (1 << BRW_STATE_REDUCED_PRIMITIVE)
172 #define BRW_NEW_PRIMITIVE (1 << BRW_STATE_PRIMITIVE)
173 #define BRW_NEW_CONTEXT (1 << BRW_STATE_CONTEXT)
174 #define BRW_NEW_PSP (1 << BRW_STATE_PSP)
175 #define BRW_NEW_SURFACES (1 << BRW_STATE_SURFACES)
176 #define BRW_NEW_VS_BINDING_TABLE (1 << BRW_STATE_VS_BINDING_TABLE)
177 #define BRW_NEW_GS_BINDING_TABLE (1 << BRW_STATE_GS_BINDING_TABLE)
178 #define BRW_NEW_PS_BINDING_TABLE (1 << BRW_STATE_PS_BINDING_TABLE)
179 #define BRW_NEW_INDICES (1 << BRW_STATE_INDICES)
180 #define BRW_NEW_VERTICES (1 << BRW_STATE_VERTICES)
181 /**
182 * Used for any batch entry with a relocated pointer that will be used
183 * by any 3D rendering.
184 */
185 #define BRW_NEW_BATCH (1 << BRW_STATE_BATCH)
186 /** \see brw.state.depth_region */
187 #define BRW_NEW_INDEX_BUFFER (1 << BRW_STATE_INDEX_BUFFER)
188 #define BRW_NEW_VS_CONSTBUF (1 << BRW_STATE_VS_CONSTBUF)
189 #define BRW_NEW_GS_CONSTBUF (1 << BRW_STATE_GS_CONSTBUF)
190 #define BRW_NEW_PROGRAM_CACHE (1 << BRW_STATE_PROGRAM_CACHE)
191 #define BRW_NEW_STATE_BASE_ADDRESS (1 << BRW_STATE_STATE_BASE_ADDRESS)
192 #define BRW_NEW_VUE_MAP_VS (1 << BRW_STATE_VUE_MAP_VS)
193 #define BRW_NEW_VUE_MAP_GEOM_OUT (1 << BRW_STATE_VUE_MAP_GEOM_OUT)
194 #define BRW_NEW_TRANSFORM_FEEDBACK (1 << BRW_STATE_TRANSFORM_FEEDBACK)
195 #define BRW_NEW_RASTERIZER_DISCARD (1 << BRW_STATE_RASTERIZER_DISCARD)
196 #define BRW_NEW_STATS_WM (1 << BRW_STATE_STATS_WM)
197 #define BRW_NEW_UNIFORM_BUFFER (1 << BRW_STATE_UNIFORM_BUFFER)
198 #define BRW_NEW_META_IN_PROGRESS (1 << BRW_STATE_META_IN_PROGRESS)
199 #define BRW_NEW_INTERPOLATION_MAP (1 << BRW_STATE_INTERPOLATION_MAP)
200 #define BRW_NEW_PUSH_CONSTANT_ALLOCATION (1 << BRW_STATE_PUSH_CONSTANT_ALLOCATION)
201
202 struct brw_state_flags {
203 /** State update flags signalled by mesa internals */
204 GLuint mesa;
205 /**
206 * State update flags signalled as the result of brw_tracked_state updates
207 */
208 GLuint brw;
209 /** State update flags signalled by brw_state_cache.c searches */
210 GLuint cache;
211 };
212
213 #define AUB_TRACE_TYPE_MASK 0x0000ff00
214 #define AUB_TRACE_TYPE_NOTYPE (0 << 8)
215 #define AUB_TRACE_TYPE_BATCH (1 << 8)
216 #define AUB_TRACE_TYPE_VERTEX_BUFFER (5 << 8)
217 #define AUB_TRACE_TYPE_2D_MAP (6 << 8)
218 #define AUB_TRACE_TYPE_CUBE_MAP (7 << 8)
219 #define AUB_TRACE_TYPE_VOLUME_MAP (9 << 8)
220 #define AUB_TRACE_TYPE_1D_MAP (10 << 8)
221 #define AUB_TRACE_TYPE_CONSTANT_BUFFER (11 << 8)
222 #define AUB_TRACE_TYPE_CONSTANT_URB (12 << 8)
223 #define AUB_TRACE_TYPE_INDEX_BUFFER (13 << 8)
224 #define AUB_TRACE_TYPE_GENERAL (14 << 8)
225 #define AUB_TRACE_TYPE_SURFACE (15 << 8)
226
227 /**
228 * state_struct_type enum values are encoded with the top 16 bits representing
229 * the type to be delivered to the .aub file, and the bottom 16 bits
230 * representing the subtype. This macro performs the encoding.
231 */
232 #define ENCODE_SS_TYPE(type, subtype) (((type) << 16) | (subtype))
233
234 enum state_struct_type {
235 AUB_TRACE_VS_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 1),
236 AUB_TRACE_GS_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 2),
237 AUB_TRACE_CLIP_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 3),
238 AUB_TRACE_SF_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 4),
239 AUB_TRACE_WM_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 5),
240 AUB_TRACE_CC_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 6),
241 AUB_TRACE_CLIP_VP_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 7),
242 AUB_TRACE_SF_VP_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 8),
243 AUB_TRACE_CC_VP_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0x9),
244 AUB_TRACE_SAMPLER_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0xa),
245 AUB_TRACE_KERNEL_INSTRUCTIONS = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0xb),
246 AUB_TRACE_SCRATCH_SPACE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0xc),
247 AUB_TRACE_SAMPLER_DEFAULT_COLOR = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0xd),
248
249 AUB_TRACE_SCISSOR_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0x15),
250 AUB_TRACE_BLEND_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0x16),
251 AUB_TRACE_DEPTH_STENCIL_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_GENERAL, 0x17),
252
253 AUB_TRACE_VERTEX_BUFFER = ENCODE_SS_TYPE(AUB_TRACE_TYPE_VERTEX_BUFFER, 0),
254 AUB_TRACE_BINDING_TABLE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_SURFACE, 0x100),
255 AUB_TRACE_SURFACE_STATE = ENCODE_SS_TYPE(AUB_TRACE_TYPE_SURFACE, 0x200),
256 AUB_TRACE_VS_CONSTANTS = ENCODE_SS_TYPE(AUB_TRACE_TYPE_CONSTANT_BUFFER, 0),
257 AUB_TRACE_WM_CONSTANTS = ENCODE_SS_TYPE(AUB_TRACE_TYPE_CONSTANT_BUFFER, 1),
258 };
259
260 /**
261 * Decode a state_struct_type value to determine the type that should be
262 * stored in the .aub file.
263 */
264 static inline uint32_t AUB_TRACE_TYPE(enum state_struct_type ss_type)
265 {
266 return (ss_type & 0xFFFF0000) >> 16;
267 }
268
269 /**
270 * Decode a state_struct_type value to determine the subtype that should be
271 * stored in the .aub file.
272 */
273 static inline uint32_t AUB_TRACE_SUBTYPE(enum state_struct_type ss_type)
274 {
275 return ss_type & 0xFFFF;
276 }
277
278 /** Subclass of Mesa vertex program */
279 struct brw_vertex_program {
280 struct gl_vertex_program program;
281 GLuint id;
282 };
283
284
285 /** Subclass of Mesa geometry program */
286 struct brw_geometry_program {
287 struct gl_geometry_program program;
288 unsigned id; /**< serial no. to identify geom progs, never re-used */
289 };
290
291
292 /** Subclass of Mesa fragment program */
293 struct brw_fragment_program {
294 struct gl_fragment_program program;
295 GLuint id; /**< serial no. to identify frag progs, never re-used */
296 };
297
298 struct brw_shader {
299 struct gl_shader base;
300
301 bool compiled_once;
302
303 /** Shader IR transformed for native compile, at link time. */
304 struct exec_list *ir;
305 };
306
307 /* Data about a particular attempt to compile a program. Note that
308 * there can be many of these, each in a different GL state
309 * corresponding to a different brw_wm_prog_key struct, with different
310 * compiled programs.
311 *
312 * Note: brw_wm_prog_data_compare() must be updated when adding fields to this
313 * struct!
314 */
315 struct brw_wm_prog_data {
316 GLuint curb_read_length;
317 GLuint urb_read_length;
318
319 GLuint first_curbe_grf;
320 GLuint first_curbe_grf_16;
321 GLuint reg_blocks;
322 GLuint reg_blocks_16;
323 GLuint total_scratch;
324
325 unsigned binding_table_size;
326
327 GLuint nr_params; /**< number of float params/constants */
328 GLuint nr_pull_params;
329 bool dual_src_blend;
330 int dispatch_width;
331 uint32_t prog_offset_16;
332
333 /**
334 * Mask of which interpolation modes are required by the fragment shader.
335 * Used in hardware setup on gen6+.
336 */
337 uint32_t barycentric_interp_modes;
338
339 /* Pointers to tracked values (only valid once
340 * _mesa_load_state_parameters has been called at runtime).
341 *
342 * These must be the last fields of the struct (see
343 * brw_wm_prog_data_compare()).
344 */
345 const float **param;
346 const float **pull_param;
347 };
348
349 /**
350 * Enum representing the i965-specific vertex results that don't correspond
351 * exactly to any element of gl_varying_slot. The values of this enum are
352 * assigned such that they don't conflict with gl_varying_slot.
353 */
354 typedef enum
355 {
356 BRW_VARYING_SLOT_NDC = VARYING_SLOT_MAX,
357 BRW_VARYING_SLOT_PAD,
358 /**
359 * Technically this is not a varying but just a placeholder that
360 * compile_sf_prog() inserts into its VUE map to cause the gl_PointCoord
361 * builtin variable to be compiled correctly. see compile_sf_prog() for
362 * more info.
363 */
364 BRW_VARYING_SLOT_PNTC,
365 BRW_VARYING_SLOT_COUNT
366 } brw_varying_slot;
367
368
369 /**
370 * Data structure recording the relationship between the gl_varying_slot enum
371 * and "slots" within the vertex URB entry (VUE). A "slot" is defined as a
372 * single octaword within the VUE (128 bits).
373 *
374 * Note that each BRW register contains 256 bits (2 octawords), so when
375 * accessing the VUE in URB_NOSWIZZLE mode, each register corresponds to two
376 * consecutive VUE slots. When accessing the VUE in URB_INTERLEAVED mode (as
377 * in a vertex shader), each register corresponds to a single VUE slot, since
378 * it contains data for two separate vertices.
379 */
380 struct brw_vue_map {
381 /**
382 * Bitfield representing all varying slots that are (a) stored in this VUE
383 * map, and (b) actually written by the shader. Does not include any of
384 * the additional varying slots defined in brw_varying_slot.
385 */
386 GLbitfield64 slots_valid;
387
388 /**
389 * Map from gl_varying_slot value to VUE slot. For gl_varying_slots that are
390 * not stored in a slot (because they are not written, or because
391 * additional processing is applied before storing them in the VUE), the
392 * value is -1.
393 */
394 signed char varying_to_slot[BRW_VARYING_SLOT_COUNT];
395
396 /**
397 * Map from VUE slot to gl_varying_slot value. For slots that do not
398 * directly correspond to a gl_varying_slot, the value comes from
399 * brw_varying_slot.
400 *
401 * For slots that are not in use, the value is BRW_VARYING_SLOT_COUNT (this
402 * simplifies code that uses the value stored in slot_to_varying to
403 * create a bit mask).
404 */
405 signed char slot_to_varying[BRW_VARYING_SLOT_COUNT];
406
407 /**
408 * Total number of VUE slots in use
409 */
410 int num_slots;
411 };
412
413 /**
414 * Convert a VUE slot number into a byte offset within the VUE.
415 */
416 static inline GLuint brw_vue_slot_to_offset(GLuint slot)
417 {
418 return 16*slot;
419 }
420
421 /**
422 * Convert a vertex output (brw_varying_slot) into a byte offset within the
423 * VUE.
424 */
425 static inline GLuint brw_varying_to_offset(struct brw_vue_map *vue_map,
426 GLuint varying)
427 {
428 return brw_vue_slot_to_offset(vue_map->varying_to_slot[varying]);
429 }
430
431 void brw_compute_vue_map(struct brw_context *brw, struct brw_vue_map *vue_map,
432 GLbitfield64 slots_valid, bool userclip_active);
433
434
435 /*
436 * Mapping of VUE map slots to interpolation modes.
437 */
438 struct interpolation_mode_map {
439 unsigned char mode[BRW_VARYING_SLOT_COUNT];
440 };
441
442 static inline bool brw_any_flat_varyings(struct interpolation_mode_map *map)
443 {
444 for (int i = 0; i < BRW_VARYING_SLOT_COUNT; i++)
445 if (map->mode[i] == INTERP_QUALIFIER_FLAT)
446 return true;
447
448 return false;
449 }
450
451 static inline bool brw_any_noperspective_varyings(struct interpolation_mode_map *map)
452 {
453 for (int i = 0; i < BRW_VARYING_SLOT_COUNT; i++)
454 if (map->mode[i] == INTERP_QUALIFIER_NOPERSPECTIVE)
455 return true;
456
457 return false;
458 }
459
460
461 struct brw_sf_prog_data {
462 GLuint urb_read_length;
463 GLuint total_grf;
464
465 /* Each vertex may have upto 12 attributes, 4 components each,
466 * except WPOS which requires only 2. (11*4 + 2) == 44 ==> 11
467 * rows.
468 *
469 * Actually we use 4 for each, so call it 12 rows.
470 */
471 GLuint urb_entry_size;
472 };
473
474 struct brw_clip_prog_data {
475 GLuint curb_read_length; /* user planes? */
476 GLuint clip_mode;
477 GLuint urb_read_length;
478 GLuint total_grf;
479 };
480
481 struct brw_ff_gs_prog_data {
482 GLuint urb_read_length;
483 GLuint total_grf;
484
485 /**
486 * Gen6 transform feedback: Amount by which the streaming vertex buffer
487 * indices should be incremented each time the GS is invoked.
488 */
489 unsigned svbi_postincrement_value;
490 };
491
492
493 /* Note: brw_vec4_prog_data_compare() must be updated when adding fields to
494 * this struct!
495 */
496 struct brw_vec4_prog_data {
497 struct brw_vue_map vue_map;
498
499 /**
500 * Register where the thread expects to find input data from the URB
501 * (typically uniforms, followed by per-vertex inputs).
502 */
503 unsigned dispatch_grf_start_reg;
504
505 GLuint curb_read_length;
506 GLuint urb_read_length;
507 GLuint total_grf;
508 GLuint nr_params; /**< number of float params/constants */
509 GLuint nr_pull_params; /**< number of dwords referenced by pull_param[] */
510 GLuint total_scratch;
511
512 /* Used for calculating urb partitions. In the VS, this is the size of the
513 * URB entry used for both input and output to the thread. In the GS, this
514 * is the size of the URB entry used for output.
515 */
516 GLuint urb_entry_size;
517
518 unsigned binding_table_size;
519
520 /* These pointers must appear last. See brw_vec4_prog_data_compare(). */
521 const float **param;
522 const float **pull_param;
523 };
524
525
526 /* Note: brw_vs_prog_data_compare() must be updated when adding fields to this
527 * struct!
528 */
529 struct brw_vs_prog_data {
530 struct brw_vec4_prog_data base;
531
532 GLbitfield64 inputs_read;
533
534 bool uses_vertexid;
535 };
536
537
538 /* Note: brw_gs_prog_data_compare() must be updated when adding fields to
539 * this struct!
540 */
541 struct brw_gs_prog_data
542 {
543 struct brw_vec4_prog_data base;
544
545 /**
546 * Size of an output vertex, measured in HWORDS (32 bytes).
547 */
548 unsigned output_vertex_size_hwords;
549
550 unsigned output_topology;
551 };
552
553 /** Number of texture sampler units */
554 #define BRW_MAX_TEX_UNIT 16
555
556 /** Max number of render targets in a shader */
557 #define BRW_MAX_DRAW_BUFFERS 8
558
559 /**
560 * Max number of binding table entries used for stream output.
561 *
562 * From the OpenGL 3.0 spec, table 6.44 (Transform Feedback State), the
563 * minimum value of MAX_TRANSFORM_FEEDBACK_INTERLEAVED_COMPONENTS is 64.
564 *
565 * On Gen6, the size of transform feedback data is limited not by the number
566 * of components but by the number of binding table entries we set aside. We
567 * use one binding table entry for a float, one entry for a vector, and one
568 * entry per matrix column. Since the only way we can communicate our
569 * transform feedback capabilities to the client is via
570 * MAX_TRANSFORM_FEEDBACK_INTERLEAVED_COMPONENTS, we need to plan for the
571 * worst case, in which all the varyings are floats, so we use up one binding
572 * table entry per component. Therefore we need to set aside at least 64
573 * binding table entries for use by transform feedback.
574 *
575 * Note: since we don't currently pack varyings, it is currently impossible
576 * for the client to actually use up all of these binding table entries--if
577 * all of their varyings were floats, they would run out of varying slots and
578 * fail to link. But that's a bug, so it seems prudent to go ahead and
579 * allocate the number of binding table entries we will need once the bug is
580 * fixed.
581 */
582 #define BRW_MAX_SOL_BINDINGS 64
583
584 /** Maximum number of actual buffers used for stream output */
585 #define BRW_MAX_SOL_BUFFERS 4
586
587 #define BRW_MAX_WM_UBOS 12
588 #define BRW_MAX_VS_UBOS 12
589
590 /**
591 * Helpers to create Surface Binding Table indexes for draw buffers,
592 * textures, and constant buffers.
593 *
594 * Shader threads access surfaces via numeric handles, rather than directly
595 * using pointers. The binding table maps these numeric handles to the
596 * address of the actual buffer.
597 *
598 * For example, a shader might ask to sample from "surface 7." In this case,
599 * bind[7] would contain a pointer to a texture.
600 *
601 * Currently, our WM binding tables are (arbitrarily) programmed as follows:
602 *
603 * +-------------------------------+
604 * | 0 | Draw buffer 0 |
605 * | . | . |
606 * | : | : |
607 * | 7 | Draw buffer 7 |
608 * |-----|-------------------------|
609 * | 8 | WM Pull Constant Buffer |
610 * |-----|-------------------------|
611 * | 9 | Texture 0 |
612 * | . | . |
613 * | : | : |
614 * | 24 | Texture 15 |
615 * |-----|-------------------------|
616 * | 25 | UBO 0 |
617 * | . | . |
618 * | : | : |
619 * | 36 | UBO 11 |
620 * +-------------------------------+
621 *
622 * Our VS (and Gen7 GS) binding tables are programmed as follows:
623 *
624 * +-----+-------------------------+
625 * | 0 | Pull Constant Buffer |
626 * +-----+-------------------------+
627 * | 1 | Texture 0 |
628 * | . | . |
629 * | : | : |
630 * | 16 | Texture 15 |
631 * +-----+-------------------------+
632 * | 17 | UBO 0 |
633 * | . | . |
634 * | : | : |
635 * | 28 | UBO 11 |
636 * +-------------------------------+
637 *
638 * Our (gen6) GS binding tables are programmed as follows:
639 *
640 * +-----+-------------------------+
641 * | 0 | SOL Binding 0 |
642 * | . | . |
643 * | : | : |
644 * | 63 | SOL Binding 63 |
645 * +-----+-------------------------+
646 */
647 #define SURF_INDEX_DRAW(d) (d)
648 #define SURF_INDEX_FRAG_CONST_BUFFER (BRW_MAX_DRAW_BUFFERS + 1)
649 #define SURF_INDEX_TEXTURE(t) (BRW_MAX_DRAW_BUFFERS + 2 + (t))
650 #define SURF_INDEX_WM_UBO(u) (SURF_INDEX_TEXTURE(BRW_MAX_TEX_UNIT) + u)
651 #define SURF_INDEX_WM_SHADER_TIME (SURF_INDEX_WM_UBO(12))
652 /** Maximum size of the binding table. */
653 #define BRW_MAX_WM_SURFACES (SURF_INDEX_WM_SHADER_TIME + 1)
654
655 #define SURF_INDEX_VEC4_CONST_BUFFER (0)
656 #define SURF_INDEX_VEC4_TEXTURE(t) (SURF_INDEX_VEC4_CONST_BUFFER + 1 + (t))
657 #define SURF_INDEX_VEC4_UBO(u) (SURF_INDEX_VEC4_TEXTURE(BRW_MAX_TEX_UNIT) + u)
658 #define SURF_INDEX_VEC4_SHADER_TIME (SURF_INDEX_VEC4_UBO(12))
659 #define BRW_MAX_VEC4_SURFACES (SURF_INDEX_VEC4_SHADER_TIME + 1)
660
661 #define SURF_INDEX_GEN6_SOL_BINDING(t) (t)
662 #define BRW_MAX_GEN6_GS_SURFACES SURF_INDEX_GEN6_SOL_BINDING(BRW_MAX_SOL_BINDINGS)
663
664 /**
665 * Stride in bytes between shader_time entries.
666 *
667 * We separate entries by a cacheline to reduce traffic between EUs writing to
668 * different entries.
669 */
670 #define SHADER_TIME_STRIDE 64
671
672 enum brw_cache_id {
673 BRW_CC_VP,
674 BRW_CC_UNIT,
675 BRW_WM_PROG,
676 BRW_BLORP_BLIT_PROG,
677 BRW_BLORP_CONST_COLOR_PROG,
678 BRW_SAMPLER,
679 BRW_WM_UNIT,
680 BRW_SF_PROG,
681 BRW_SF_VP,
682 BRW_SF_UNIT, /* scissor state on gen6 */
683 BRW_VS_UNIT,
684 BRW_VS_PROG,
685 BRW_FF_GS_UNIT,
686 BRW_FF_GS_PROG,
687 BRW_GS_PROG,
688 BRW_CLIP_VP,
689 BRW_CLIP_UNIT,
690 BRW_CLIP_PROG,
691
692 BRW_MAX_CACHE
693 };
694
695 struct brw_cache_item {
696 /**
697 * Effectively part of the key, cache_id identifies what kind of state
698 * buffer is involved, and also which brw->state.dirty.cache flag should
699 * be set when this cache item is chosen.
700 */
701 enum brw_cache_id cache_id;
702 /** 32-bit hash of the key data */
703 GLuint hash;
704 GLuint key_size; /* for variable-sized keys */
705 GLuint aux_size;
706 const void *key;
707
708 uint32_t offset;
709 uint32_t size;
710
711 struct brw_cache_item *next;
712 };
713
714
715 typedef bool (*cache_aux_compare_func)(const void *a, const void *b,
716 int aux_size, const void *key);
717 typedef void (*cache_aux_free_func)(const void *aux);
718
719 struct brw_cache {
720 struct brw_context *brw;
721
722 struct brw_cache_item **items;
723 drm_intel_bo *bo;
724 GLuint size, n_items;
725
726 uint32_t next_offset;
727 bool bo_used_by_gpu;
728
729 /**
730 * Optional functions used in determining whether the prog_data for a new
731 * cache item matches an existing cache item (in case there's relevant data
732 * outside of the prog_data). If NULL, a plain memcmp is done.
733 */
734 cache_aux_compare_func aux_compare[BRW_MAX_CACHE];
735 /** Optional functions for freeing other pointers attached to a prog_data. */
736 cache_aux_free_func aux_free[BRW_MAX_CACHE];
737 };
738
739
740 /* Considered adding a member to this struct to document which flags
741 * an update might raise so that ordering of the state atoms can be
742 * checked or derived at runtime. Dropped the idea in favor of having
743 * a debug mode where the state is monitored for flags which are
744 * raised that have already been tested against.
745 */
746 struct brw_tracked_state {
747 struct brw_state_flags dirty;
748 void (*emit)( struct brw_context *brw );
749 };
750
751 enum shader_time_shader_type {
752 ST_NONE,
753 ST_VS,
754 ST_VS_WRITTEN,
755 ST_VS_RESET,
756 ST_FS8,
757 ST_FS8_WRITTEN,
758 ST_FS8_RESET,
759 ST_FS16,
760 ST_FS16_WRITTEN,
761 ST_FS16_RESET,
762 };
763
764 /* Flags for brw->state.cache.
765 */
766 #define CACHE_NEW_CC_VP (1<<BRW_CC_VP)
767 #define CACHE_NEW_CC_UNIT (1<<BRW_CC_UNIT)
768 #define CACHE_NEW_WM_PROG (1<<BRW_WM_PROG)
769 #define CACHE_NEW_SAMPLER (1<<BRW_SAMPLER)
770 #define CACHE_NEW_WM_UNIT (1<<BRW_WM_UNIT)
771 #define CACHE_NEW_SF_PROG (1<<BRW_SF_PROG)
772 #define CACHE_NEW_SF_VP (1<<BRW_SF_VP)
773 #define CACHE_NEW_SF_UNIT (1<<BRW_SF_UNIT)
774 #define CACHE_NEW_VS_UNIT (1<<BRW_VS_UNIT)
775 #define CACHE_NEW_VS_PROG (1<<BRW_VS_PROG)
776 #define CACHE_NEW_FF_GS_UNIT (1<<BRW_FF_GS_UNIT)
777 #define CACHE_NEW_FF_GS_PROG (1<<BRW_FF_GS_PROG)
778 #define CACHE_NEW_GS_PROG (1<<BRW_GS_PROG)
779 #define CACHE_NEW_CLIP_VP (1<<BRW_CLIP_VP)
780 #define CACHE_NEW_CLIP_UNIT (1<<BRW_CLIP_UNIT)
781 #define CACHE_NEW_CLIP_PROG (1<<BRW_CLIP_PROG)
782
783 struct brw_cached_batch_item {
784 struct header *header;
785 GLuint sz;
786 struct brw_cached_batch_item *next;
787 };
788
789 struct brw_vertex_buffer {
790 /** Buffer object containing the uploaded vertex data */
791 drm_intel_bo *bo;
792 uint32_t offset;
793 /** Byte stride between elements in the uploaded array */
794 GLuint stride;
795 GLuint step_rate;
796 };
797 struct brw_vertex_element {
798 const struct gl_client_array *glarray;
799
800 int buffer;
801
802 /** The corresponding Mesa vertex attribute */
803 gl_vert_attrib attrib;
804 /** Offset of the first element within the buffer object */
805 unsigned int offset;
806 };
807
808 struct brw_query_object {
809 struct gl_query_object Base;
810
811 /** Last query BO associated with this query. */
812 drm_intel_bo *bo;
813
814 /** Last index in bo with query data for this object. */
815 int last_index;
816 };
817
818
819 /**
820 * Data shared between brw_context::vs and brw_context::gs
821 */
822 struct brw_stage_state
823 {
824 drm_intel_bo *scratch_bo;
825 drm_intel_bo *const_bo;
826 /** Offset in the program cache to the program */
827 uint32_t prog_offset;
828 uint32_t state_offset;
829
830 uint32_t push_const_offset; /* Offset in the batchbuffer */
831 int push_const_size; /* in 256-bit register increments */
832
833 uint32_t bind_bo_offset;
834 uint32_t surf_offset[BRW_MAX_VEC4_SURFACES];
835
836 /** SAMPLER_STATE count and table offset */
837 uint32_t sampler_count;
838 uint32_t sampler_offset;
839
840 /** Offsets in the batch to sampler default colors (texture border color) */
841 uint32_t sdc_offset[BRW_MAX_TEX_UNIT];
842 };
843
844
845 /**
846 * brw_context is derived from gl_context.
847 */
848 struct brw_context
849 {
850 struct gl_context ctx; /**< base class, must be first field */
851
852 struct
853 {
854 void (*destroy) (struct brw_context * brw);
855 void (*finish_batch) (struct brw_context * brw);
856 void (*new_batch) (struct brw_context * brw);
857
858 void (*update_texture_surface)(struct gl_context *ctx,
859 unsigned unit,
860 uint32_t *surf_offset);
861 void (*update_renderbuffer_surface)(struct brw_context *brw,
862 struct gl_renderbuffer *rb,
863 bool layered,
864 unsigned unit);
865 void (*update_null_renderbuffer_surface)(struct brw_context *brw,
866 unsigned unit);
867 void (*create_constant_surface)(struct brw_context *brw,
868 drm_intel_bo *bo,
869 uint32_t offset,
870 uint32_t size,
871 uint32_t *out_offset,
872 bool dword_pitch);
873
874 /** Upload a SAMPLER_STATE table. */
875 void (*upload_sampler_state_table)(struct brw_context *brw,
876 struct gl_program *prog,
877 uint32_t sampler_count,
878 uint32_t *sst_offset,
879 uint32_t *sdc_offset);
880
881 /**
882 * Send the appropriate state packets to configure depth, stencil, and
883 * HiZ buffers (i965+ only)
884 */
885 void (*emit_depth_stencil_hiz)(struct brw_context *brw,
886 struct intel_mipmap_tree *depth_mt,
887 uint32_t depth_offset,
888 uint32_t depthbuffer_format,
889 uint32_t depth_surface_type,
890 struct intel_mipmap_tree *stencil_mt,
891 bool hiz, bool separate_stencil,
892 uint32_t width, uint32_t height,
893 uint32_t tile_x, uint32_t tile_y);
894
895 } vtbl;
896
897 dri_bufmgr *bufmgr;
898
899 drm_intel_context *hw_ctx;
900
901 struct intel_batchbuffer batch;
902 bool no_batch_wrap;
903
904 struct {
905 drm_intel_bo *bo;
906 GLuint offset;
907 uint32_t buffer_len;
908 uint32_t buffer_offset;
909 char buffer[4096];
910 } upload;
911
912 /**
913 * Set if rendering has occured to the drawable's front buffer.
914 *
915 * This is used in the DRI2 case to detect that glFlush should also copy
916 * the contents of the fake front buffer to the real front buffer.
917 */
918 bool front_buffer_dirty;
919
920 /**
921 * Track whether front-buffer rendering is currently enabled
922 *
923 * A separate flag is used to track this in order to support MRT more
924 * easily.
925 */
926 bool is_front_buffer_rendering;
927
928 /**
929 * Track whether front-buffer is the current read target.
930 *
931 * This is closely associated with is_front_buffer_rendering, but may
932 * be set separately. The DRI2 fake front buffer must be referenced
933 * either way.
934 */
935 bool is_front_buffer_reading;
936
937 /** Framerate throttling: @{ */
938 drm_intel_bo *first_post_swapbuffers_batch;
939 bool need_throttle;
940 /** @} */
941
942 GLuint stats_wm;
943
944 /**
945 * drirc options:
946 * @{
947 */
948 bool no_rast;
949 bool always_flush_batch;
950 bool always_flush_cache;
951 bool disable_throttling;
952 bool precompile;
953
954 driOptionCache optionCache;
955 /** @} */
956
957 GLuint primitive; /**< Hardware primitive, such as _3DPRIM_TRILIST. */
958
959 GLenum reduced_primitive;
960
961 /**
962 * Set if we're either a debug context or the INTEL_DEBUG=perf environment
963 * variable is set, this is the flag indicating to do expensive work that
964 * might lead to a perf_debug() call.
965 */
966 bool perf_debug;
967
968 uint32_t max_gtt_map_object_size;
969
970 bool emit_state_always;
971
972 int gen;
973 int gt;
974
975 bool is_g4x;
976 bool is_baytrail;
977 bool is_haswell;
978
979 bool has_hiz;
980 bool has_separate_stencil;
981 bool must_use_separate_stencil;
982 bool has_llc;
983 bool has_swizzling;
984 bool has_surface_tile_offset;
985 bool has_compr4;
986 bool has_negative_rhw_bug;
987 bool has_aa_line_parameters;
988 bool has_pln;
989
990 /**
991 * Some versions of Gen hardware don't do centroid interpolation correctly
992 * on unlit pixels, causing incorrect values for derivatives near triangle
993 * edges. Enabling this flag causes the fragment shader to use
994 * non-centroid interpolation for unlit pixels, at the expense of two extra
995 * fragment shader instructions.
996 */
997 bool needs_unlit_centroid_workaround;
998
999 GLuint NewGLState;
1000 struct {
1001 struct brw_state_flags dirty;
1002 } state;
1003
1004 struct brw_cache cache;
1005 struct brw_cached_batch_item *cached_batch_items;
1006
1007 /* Whether a meta-operation is in progress. */
1008 bool meta_in_progress;
1009
1010 struct {
1011 struct brw_vertex_element inputs[VERT_ATTRIB_MAX];
1012 struct brw_vertex_buffer buffers[VERT_ATTRIB_MAX];
1013
1014 struct brw_vertex_element *enabled[VERT_ATTRIB_MAX];
1015 GLuint nr_enabled;
1016 GLuint nr_buffers;
1017
1018 /* Summary of size and varying of active arrays, so we can check
1019 * for changes to this state:
1020 */
1021 unsigned int min_index, max_index;
1022
1023 /* Offset from start of vertex buffer so we can avoid redefining
1024 * the same VB packed over and over again.
1025 */
1026 unsigned int start_vertex_bias;
1027 } vb;
1028
1029 struct {
1030 /**
1031 * Index buffer for this draw_prims call.
1032 *
1033 * Updates are signaled by BRW_NEW_INDICES.
1034 */
1035 const struct _mesa_index_buffer *ib;
1036
1037 /* Updates are signaled by BRW_NEW_INDEX_BUFFER. */
1038 drm_intel_bo *bo;
1039 GLuint type;
1040
1041 /* Offset to index buffer index to use in CMD_3D_PRIM so that we can
1042 * avoid re-uploading the IB packet over and over if we're actually
1043 * referencing the same index buffer.
1044 */
1045 unsigned int start_vertex_offset;
1046 } ib;
1047
1048 /* Active vertex program:
1049 */
1050 const struct gl_vertex_program *vertex_program;
1051 const struct gl_geometry_program *geometry_program;
1052 const struct gl_fragment_program *fragment_program;
1053
1054 /* hw-dependent 3DSTATE_VF_STATISTICS opcode */
1055 uint32_t CMD_VF_STATISTICS;
1056 /* hw-dependent 3DSTATE_PIPELINE_SELECT opcode */
1057 uint32_t CMD_PIPELINE_SELECT;
1058
1059 /**
1060 * Platform specific constants containing the maximum number of threads
1061 * for each pipeline stage.
1062 */
1063 int max_vs_threads;
1064 int max_gs_threads;
1065 int max_wm_threads;
1066
1067 /* BRW_NEW_URB_ALLOCATIONS:
1068 */
1069 struct {
1070 GLuint vsize; /* vertex size plus header in urb registers */
1071 GLuint csize; /* constant buffer size in urb registers */
1072 GLuint sfsize; /* setup data size in urb registers */
1073
1074 bool constrained;
1075
1076 GLuint min_vs_entries; /* Minimum number of VS entries */
1077 GLuint max_vs_entries; /* Maximum number of VS entries */
1078 GLuint max_gs_entries; /* Maximum number of GS entries */
1079
1080 GLuint nr_vs_entries;
1081 GLuint nr_gs_entries;
1082 GLuint nr_clip_entries;
1083 GLuint nr_sf_entries;
1084 GLuint nr_cs_entries;
1085
1086 GLuint vs_start;
1087 GLuint gs_start;
1088 GLuint clip_start;
1089 GLuint sf_start;
1090 GLuint cs_start;
1091 GLuint size; /* Hardware URB size, in KB. */
1092
1093 /* gen6: True if the most recently sent _3DSTATE_URB message allocated
1094 * URB space for the GS.
1095 */
1096 bool gen6_gs_previously_active;
1097 } urb;
1098
1099
1100 /* BRW_NEW_CURBE_OFFSETS:
1101 */
1102 struct {
1103 GLuint wm_start; /**< pos of first wm const in CURBE buffer */
1104 GLuint wm_size; /**< number of float[4] consts, multiple of 16 */
1105 GLuint clip_start;
1106 GLuint clip_size;
1107 GLuint vs_start;
1108 GLuint vs_size;
1109 GLuint total_size;
1110
1111 drm_intel_bo *curbe_bo;
1112 /** Offset within curbe_bo of space for current curbe entry */
1113 GLuint curbe_offset;
1114 /** Offset within curbe_bo of space for next curbe entry */
1115 GLuint curbe_next_offset;
1116
1117 /**
1118 * Copy of the last set of CURBEs uploaded. Frequently we'll end up
1119 * in brw_curbe.c with the same set of constant data to be uploaded,
1120 * so we'd rather not upload new constants in that case (it can cause
1121 * a pipeline bubble since only up to 4 can be pipelined at a time).
1122 */
1123 GLfloat *last_buf;
1124 /**
1125 * Allocation for where to calculate the next set of CURBEs.
1126 * It's a hot enough path that malloc/free of that data matters.
1127 */
1128 GLfloat *next_buf;
1129 GLuint last_bufsz;
1130 } curbe;
1131
1132 /**
1133 * Layout of vertex data exiting the vertex shader.
1134 *
1135 * BRW_NEW_VUE_MAP_VS is flagged when this VUE map changes.
1136 */
1137 struct brw_vue_map vue_map_vs;
1138
1139 /**
1140 * Layout of vertex data exiting the geometry portion of the pipleine.
1141 * This comes from the geometry shader if one exists, otherwise from the
1142 * vertex shader.
1143 *
1144 * BRW_NEW_VUE_MAP_GEOM_OUT is flagged when the VUE map changes.
1145 */
1146 struct brw_vue_map vue_map_geom_out;
1147
1148 /**
1149 * Data structures used by all vec4 program compiles (not specific to any
1150 * particular program).
1151 */
1152 struct {
1153 struct ra_regs *regs;
1154
1155 /**
1156 * Array of the ra classes for the unaligned contiguous register
1157 * block sizes used.
1158 */
1159 int *classes;
1160
1161 /**
1162 * Mapping for register-allocated objects in *regs to the first
1163 * GRF for that object.
1164 */
1165 uint8_t *ra_reg_to_grf;
1166 } vec4;
1167
1168 struct {
1169 struct brw_stage_state base;
1170 struct brw_vs_prog_data *prog_data;
1171 } vs;
1172
1173 struct {
1174 struct brw_stage_state base;
1175 struct brw_gs_prog_data *prog_data;
1176 } gs;
1177
1178 struct {
1179 struct brw_ff_gs_prog_data *prog_data;
1180
1181 bool prog_active;
1182 /** Offset in the program cache to the CLIP program pre-gen6 */
1183 uint32_t prog_offset;
1184 uint32_t state_offset;
1185
1186 uint32_t bind_bo_offset;
1187 uint32_t surf_offset[BRW_MAX_GEN6_GS_SURFACES];
1188 } ff_gs;
1189
1190 struct {
1191 struct brw_clip_prog_data *prog_data;
1192
1193 /** Offset in the program cache to the CLIP program pre-gen6 */
1194 uint32_t prog_offset;
1195
1196 /* Offset in the batch to the CLIP state on pre-gen6. */
1197 uint32_t state_offset;
1198
1199 /* As of gen6, this is the offset in the batch to the CLIP VP,
1200 * instead of vp_bo.
1201 */
1202 uint32_t vp_offset;
1203 } clip;
1204
1205
1206 struct {
1207 struct brw_sf_prog_data *prog_data;
1208
1209 /** Offset in the program cache to the CLIP program pre-gen6 */
1210 uint32_t prog_offset;
1211 uint32_t state_offset;
1212 uint32_t vp_offset;
1213 } sf;
1214
1215 struct {
1216 struct brw_wm_prog_data *prog_data;
1217
1218 GLuint render_surf;
1219
1220 drm_intel_bo *scratch_bo;
1221
1222 /**
1223 * Buffer object used in place of multisampled null render targets on
1224 * Gen6. See brw_update_null_renderbuffer_surface().
1225 */
1226 drm_intel_bo *multisampled_null_render_target_bo;
1227
1228 /** Offset in the program cache to the WM program */
1229 uint32_t prog_offset;
1230
1231 uint32_t state_offset; /* offset in batchbuffer to pre-gen6 WM state */
1232
1233 drm_intel_bo *const_bo; /* pull constant buffer. */
1234 /**
1235 * This is offset in the batch to the push constants on gen6.
1236 *
1237 * Pre-gen6, push constants live in the CURBE.
1238 */
1239 uint32_t push_const_offset;
1240
1241 /** Binding table of pointers to surf_bo entries */
1242 uint32_t bind_bo_offset;
1243 uint32_t surf_offset[BRW_MAX_WM_SURFACES];
1244
1245 /** SAMPLER_STATE count and table offset */
1246 uint32_t sampler_count;
1247 uint32_t sampler_offset;
1248
1249 /** Offsets in the batch to sampler default colors (texture border color)
1250 */
1251 uint32_t sdc_offset[BRW_MAX_TEX_UNIT];
1252
1253 struct {
1254 struct ra_regs *regs;
1255
1256 /** Array of the ra classes for the unaligned contiguous
1257 * register block sizes used.
1258 */
1259 int *classes;
1260
1261 /**
1262 * Mapping for register-allocated objects in *regs to the first
1263 * GRF for that object.
1264 */
1265 uint8_t *ra_reg_to_grf;
1266
1267 /**
1268 * ra class for the aligned pairs we use for PLN, which doesn't
1269 * appear in *classes.
1270 */
1271 int aligned_pairs_class;
1272 } reg_sets[2];
1273 } wm;
1274
1275
1276 struct {
1277 uint32_t state_offset;
1278 uint32_t blend_state_offset;
1279 uint32_t depth_stencil_state_offset;
1280 uint32_t vp_offset;
1281 } cc;
1282
1283 struct {
1284 struct brw_query_object *obj;
1285 bool begin_emitted;
1286 } query;
1287
1288 int num_atoms;
1289 const struct brw_tracked_state **atoms;
1290
1291 /* If (INTEL_DEBUG & DEBUG_BATCH) */
1292 struct {
1293 uint32_t offset;
1294 uint32_t size;
1295 enum state_struct_type type;
1296 } *state_batch_list;
1297 int state_batch_count;
1298
1299 uint32_t render_target_format[MESA_FORMAT_COUNT];
1300 bool format_supported_as_render_target[MESA_FORMAT_COUNT];
1301
1302 /* Interpolation modes, one byte per vue slot.
1303 * Used Gen4/5 by the clip|sf|wm stages. Ignored on Gen6+.
1304 */
1305 struct interpolation_mode_map interpolation_mode;
1306
1307 /* PrimitiveRestart */
1308 struct {
1309 bool in_progress;
1310 bool enable_cut_index;
1311 } prim_restart;
1312
1313 /** Computed depth/stencil/hiz state from the current attached
1314 * renderbuffers, valid only during the drawing state upload loop after
1315 * brw_workaround_depthstencil_alignment().
1316 */
1317 struct {
1318 struct intel_mipmap_tree *depth_mt;
1319 struct intel_mipmap_tree *stencil_mt;
1320
1321 /* Inter-tile (page-aligned) byte offsets. */
1322 uint32_t depth_offset, hiz_offset, stencil_offset;
1323 /* Intra-tile x,y offsets for drawing to depth/stencil/hiz */
1324 uint32_t tile_x, tile_y;
1325 } depthstencil;
1326
1327 uint32_t num_instances;
1328 int basevertex;
1329
1330 struct {
1331 drm_intel_bo *bo;
1332 struct gl_shader_program **shader_programs;
1333 struct gl_program **programs;
1334 enum shader_time_shader_type *types;
1335 uint64_t *cumulative;
1336 int num_entries;
1337 int max_entries;
1338 double report_time;
1339 } shader_time;
1340
1341 __DRIcontext *driContext;
1342 struct intel_screen *intelScreen;
1343 void (*saved_viewport)(struct gl_context *ctx,
1344 GLint x, GLint y, GLsizei width, GLsizei height);
1345 };
1346
1347 /*======================================================================
1348 * brw_vtbl.c
1349 */
1350 void brwInitVtbl( struct brw_context *brw );
1351
1352 /*======================================================================
1353 * brw_context.c
1354 */
1355 bool brwCreateContext(int api,
1356 const struct gl_config *mesaVis,
1357 __DRIcontext *driContextPriv,
1358 unsigned major_version,
1359 unsigned minor_version,
1360 uint32_t flags,
1361 unsigned *error,
1362 void *sharedContextPrivate);
1363
1364 /*======================================================================
1365 * brw_misc_state.c
1366 */
1367 void brw_get_depthstencil_tile_masks(struct intel_mipmap_tree *depth_mt,
1368 uint32_t depth_level,
1369 uint32_t depth_layer,
1370 struct intel_mipmap_tree *stencil_mt,
1371 uint32_t *out_tile_mask_x,
1372 uint32_t *out_tile_mask_y);
1373 void brw_workaround_depthstencil_alignment(struct brw_context *brw,
1374 GLbitfield clear_mask);
1375
1376 /* brw_object_purgeable.c */
1377 void brw_init_object_purgeable_functions(struct dd_function_table *functions);
1378
1379 /*======================================================================
1380 * brw_queryobj.c
1381 */
1382 void brw_init_common_queryobj_functions(struct dd_function_table *functions);
1383 void gen4_init_queryobj_functions(struct dd_function_table *functions);
1384 void brw_emit_query_begin(struct brw_context *brw);
1385 void brw_emit_query_end(struct brw_context *brw);
1386
1387 /** gen6_queryobj.c */
1388 void gen6_init_queryobj_functions(struct dd_function_table *functions);
1389
1390 /*======================================================================
1391 * brw_state_dump.c
1392 */
1393 void brw_debug_batch(struct brw_context *brw);
1394 void brw_annotate_aub(struct brw_context *brw);
1395
1396 /*======================================================================
1397 * brw_tex.c
1398 */
1399 void brw_validate_textures( struct brw_context *brw );
1400
1401
1402 /*======================================================================
1403 * brw_program.c
1404 */
1405 void brwInitFragProgFuncs( struct dd_function_table *functions );
1406
1407 int brw_get_scratch_size(int size);
1408 void brw_get_scratch_bo(struct brw_context *brw,
1409 drm_intel_bo **scratch_bo, int size);
1410 void brw_init_shader_time(struct brw_context *brw);
1411 int brw_get_shader_time_index(struct brw_context *brw,
1412 struct gl_shader_program *shader_prog,
1413 struct gl_program *prog,
1414 enum shader_time_shader_type type);
1415 void brw_collect_and_report_shader_time(struct brw_context *brw);
1416 void brw_destroy_shader_time(struct brw_context *brw);
1417
1418 /* brw_urb.c
1419 */
1420 void brw_upload_urb_fence(struct brw_context *brw);
1421
1422 /* brw_curbe.c
1423 */
1424 void brw_upload_cs_urb_state(struct brw_context *brw);
1425
1426 /* brw_fs_reg_allocate.cpp
1427 */
1428 void brw_fs_alloc_reg_sets(struct brw_context *brw);
1429
1430 /* brw_vec4_reg_allocate.cpp */
1431 void brw_vec4_alloc_reg_set(struct brw_context *brw);
1432
1433 /* brw_disasm.c */
1434 int brw_disasm (FILE *file, struct brw_instruction *inst, int gen);
1435
1436 /* brw_vs.c */
1437 gl_clip_plane *brw_select_clip_planes(struct gl_context *ctx);
1438
1439 /* brw_draw_upload.c */
1440 unsigned brw_get_vertex_surface_type(struct brw_context *brw,
1441 const struct gl_client_array *glarray);
1442 unsigned brw_get_index_type(GLenum type);
1443
1444 /* brw_wm_surface_state.c */
1445 void brw_init_surface_formats(struct brw_context *brw);
1446 void
1447 brw_update_sol_surface(struct brw_context *brw,
1448 struct gl_buffer_object *buffer_obj,
1449 uint32_t *out_offset, unsigned num_vector_components,
1450 unsigned stride_dwords, unsigned offset_dwords);
1451 void brw_upload_ubo_surfaces(struct brw_context *brw,
1452 struct gl_shader *shader,
1453 uint32_t *surf_offsets);
1454
1455 /* brw_surface_formats.c */
1456 bool brw_is_hiz_depth_format(struct brw_context *ctx, gl_format format);
1457 bool brw_render_target_supported(struct brw_context *brw,
1458 struct gl_renderbuffer *rb);
1459
1460 /* gen6_sol.c */
1461 void
1462 brw_begin_transform_feedback(struct gl_context *ctx, GLenum mode,
1463 struct gl_transform_feedback_object *obj);
1464 void
1465 brw_end_transform_feedback(struct gl_context *ctx,
1466 struct gl_transform_feedback_object *obj);
1467
1468 /* gen7_sol_state.c */
1469 void
1470 gen7_begin_transform_feedback(struct gl_context *ctx, GLenum mode,
1471 struct gl_transform_feedback_object *obj);
1472 void
1473 gen7_end_transform_feedback(struct gl_context *ctx,
1474 struct gl_transform_feedback_object *obj);
1475
1476 /* brw_blorp_blit.cpp */
1477 GLbitfield
1478 brw_blorp_framebuffer(struct brw_context *brw,
1479 GLint srcX0, GLint srcY0, GLint srcX1, GLint srcY1,
1480 GLint dstX0, GLint dstY0, GLint dstX1, GLint dstY1,
1481 GLbitfield mask, GLenum filter);
1482
1483 bool
1484 brw_blorp_copytexsubimage(struct brw_context *brw,
1485 struct gl_renderbuffer *src_rb,
1486 struct gl_texture_image *dst_image,
1487 int slice,
1488 int srcX0, int srcY0,
1489 int dstX0, int dstY0,
1490 int width, int height);
1491
1492 /* gen6_multisample_state.c */
1493 void
1494 gen6_emit_3dstate_multisample(struct brw_context *brw,
1495 unsigned num_samples);
1496 void
1497 gen6_emit_3dstate_sample_mask(struct brw_context *brw,
1498 unsigned num_samples, float coverage,
1499 bool coverage_invert, unsigned sample_mask);
1500 void
1501 gen6_get_sample_position(struct gl_context *ctx,
1502 struct gl_framebuffer *fb,
1503 GLuint index,
1504 GLfloat *result);
1505
1506 /* gen7_urb.c */
1507 void
1508 gen7_emit_push_constant_state(struct brw_context *brw, unsigned vs_size,
1509 unsigned gs_size, unsigned fs_size);
1510
1511 void
1512 gen7_emit_urb_state(struct brw_context *brw,
1513 unsigned nr_vs_entries, unsigned vs_size,
1514 unsigned vs_start, unsigned nr_gs_entries,
1515 unsigned gs_size, unsigned gs_start);
1516
1517
1518
1519 /*======================================================================
1520 * Inline conversion functions. These are better-typed than the
1521 * macros used previously:
1522 */
1523 static INLINE struct brw_context *
1524 brw_context( struct gl_context *ctx )
1525 {
1526 return (struct brw_context *)ctx;
1527 }
1528
1529 static INLINE struct brw_vertex_program *
1530 brw_vertex_program(struct gl_vertex_program *p)
1531 {
1532 return (struct brw_vertex_program *) p;
1533 }
1534
1535 static INLINE const struct brw_vertex_program *
1536 brw_vertex_program_const(const struct gl_vertex_program *p)
1537 {
1538 return (const struct brw_vertex_program *) p;
1539 }
1540
1541 static INLINE struct brw_fragment_program *
1542 brw_fragment_program(struct gl_fragment_program *p)
1543 {
1544 return (struct brw_fragment_program *) p;
1545 }
1546
1547 static INLINE const struct brw_fragment_program *
1548 brw_fragment_program_const(const struct gl_fragment_program *p)
1549 {
1550 return (const struct brw_fragment_program *) p;
1551 }
1552
1553 /**
1554 * Pre-gen6, the register file of the EUs was shared between threads,
1555 * and each thread used some subset allocated on a 16-register block
1556 * granularity. The unit states wanted these block counts.
1557 */
1558 static inline int
1559 brw_register_blocks(int reg_count)
1560 {
1561 return ALIGN(reg_count, 16) / 16 - 1;
1562 }
1563
1564 static inline uint32_t
1565 brw_program_reloc(struct brw_context *brw, uint32_t state_offset,
1566 uint32_t prog_offset)
1567 {
1568 if (brw->gen >= 5) {
1569 /* Using state base address. */
1570 return prog_offset;
1571 }
1572
1573 drm_intel_bo_emit_reloc(brw->batch.bo,
1574 state_offset,
1575 brw->cache.bo,
1576 prog_offset,
1577 I915_GEM_DOMAIN_INSTRUCTION, 0);
1578
1579 return brw->cache.bo->offset + prog_offset;
1580 }
1581
1582 bool brw_do_cubemap_normalize(struct exec_list *instructions);
1583 bool brw_lower_texture_gradients(struct brw_context *brw,
1584 struct exec_list *instructions);
1585
1586 struct opcode_desc {
1587 char *name;
1588 int nsrc;
1589 int ndst;
1590 };
1591
1592 extern const struct opcode_desc opcode_descs[128];
1593
1594 void
1595 brw_emit_depthbuffer(struct brw_context *brw);
1596
1597 void
1598 brw_emit_depth_stencil_hiz(struct brw_context *brw,
1599 struct intel_mipmap_tree *depth_mt,
1600 uint32_t depth_offset, uint32_t depthbuffer_format,
1601 uint32_t depth_surface_type,
1602 struct intel_mipmap_tree *stencil_mt,
1603 bool hiz, bool separate_stencil,
1604 uint32_t width, uint32_t height,
1605 uint32_t tile_x, uint32_t tile_y);
1606
1607 void
1608 gen7_emit_depth_stencil_hiz(struct brw_context *brw,
1609 struct intel_mipmap_tree *depth_mt,
1610 uint32_t depth_offset, uint32_t depthbuffer_format,
1611 uint32_t depth_surface_type,
1612 struct intel_mipmap_tree *stencil_mt,
1613 bool hiz, bool separate_stencil,
1614 uint32_t width, uint32_t height,
1615 uint32_t tile_x, uint32_t tile_y);
1616
1617 extern const GLuint prim_to_hw_prim[GL_POLYGON+1];
1618
1619 void
1620 brw_setup_vec4_key_clip_info(struct brw_context *brw,
1621 struct brw_vec4_prog_key *key,
1622 bool program_uses_clip_distance);
1623
1624 void
1625 gen6_upload_vec4_push_constants(struct brw_context *brw,
1626 const struct gl_program *prog,
1627 const struct brw_vec4_prog_data *prog_data,
1628 struct brw_stage_state *stage_state,
1629 enum state_struct_type type);
1630
1631 #ifdef __cplusplus
1632 }
1633 #endif
1634
1635 #endif