st/mesa/glsl/i965: move ImageUnits and ImageAccess fields to gl_program
[mesa.git] / src / mesa / drivers / dri / i965 / brw_context.h
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keithw@vmware.com>
30 */
31
32
33 #ifndef BRWCONTEXT_INC
34 #define BRWCONTEXT_INC
35
36 #include <stdbool.h>
37 #include "main/macros.h"
38 #include "main/mtypes.h"
39 #include "brw_structs.h"
40 #include "brw_compiler.h"
41 #include "intel_aub.h"
42
43 #include "isl/isl.h"
44 #include "blorp/blorp.h"
45
46 #ifdef __cplusplus
47 extern "C" {
48 /* Evil hack for using libdrm in a c++ compiler. */
49 #define virtual virt
50 #endif
51
52 #include <intel_bufmgr.h>
53 #ifdef __cplusplus
54 #undef virtual
55 }
56 #endif
57
58 #ifdef __cplusplus
59 extern "C" {
60 #endif
61 #include "intel_debug.h"
62 #include "intel_screen.h"
63 #include "intel_tex_obj.h"
64 #include "intel_resolve_map.h"
65
66 /* Glossary:
67 *
68 * URB - uniform resource buffer. A mid-sized buffer which is
69 * partitioned between the fixed function units and used for passing
70 * values (vertices, primitives, constants) between them.
71 *
72 * CURBE - constant URB entry. An urb region (entry) used to hold
73 * constant values which the fixed function units can be instructed to
74 * preload into the GRF when spawning a thread.
75 *
76 * VUE - vertex URB entry. An urb entry holding a vertex and usually
77 * a vertex header. The header contains control information and
78 * things like primitive type, Begin/end flags and clip codes.
79 *
80 * PUE - primitive URB entry. An urb entry produced by the setup (SF)
81 * unit holding rasterization and interpolation parameters.
82 *
83 * GRF - general register file. One of several register files
84 * addressable by programmed threads. The inputs (r0, payload, curbe,
85 * urb) of the thread are preloaded to this area before the thread is
86 * spawned. The registers are individually 8 dwords wide and suitable
87 * for general usage. Registers holding thread input values are not
88 * special and may be overwritten.
89 *
90 * MRF - message register file. Threads communicate (and terminate)
91 * by sending messages. Message parameters are placed in contiguous
92 * MRF registers. All program output is via these messages. URB
93 * entries are populated by sending a message to the shared URB
94 * function containing the new data, together with a control word,
95 * often an unmodified copy of R0.
96 *
97 * R0 - GRF register 0. Typically holds control information used when
98 * sending messages to other threads.
99 *
100 * EU or GEN4 EU: The name of the programmable subsystem of the
101 * i965 hardware. Threads are executed by the EU, the registers
102 * described above are part of the EU architecture.
103 *
104 * Fixed function units:
105 *
106 * CS - Command streamer. Notional first unit, little software
107 * interaction. Holds the URB entries used for constant data, ie the
108 * CURBEs.
109 *
110 * VF/VS - Vertex Fetch / Vertex Shader. The fixed function part of
111 * this unit is responsible for pulling vertices out of vertex buffers
112 * in vram and injecting them into the processing pipe as VUEs. If
113 * enabled, it first passes them to a VS thread which is a good place
114 * for the driver to implement any active vertex shader.
115 *
116 * HS - Hull Shader (Tessellation Control Shader)
117 *
118 * TE - Tessellation Engine (Tessellation Primitive Generation)
119 *
120 * DS - Domain Shader (Tessellation Evaluation Shader)
121 *
122 * GS - Geometry Shader. This corresponds to a new DX10 concept. If
123 * enabled, incoming strips etc are passed to GS threads in individual
124 * line/triangle/point units. The GS thread may perform arbitary
125 * computation and emit whatever primtives with whatever vertices it
126 * chooses. This makes GS an excellent place to implement GL's
127 * unfilled polygon modes, though of course it is capable of much
128 * more. Additionally, GS is used to translate away primitives not
129 * handled by latter units, including Quads and Lineloops.
130 *
131 * CS - Clipper. Mesa's clipping algorithms are imported to run on
132 * this unit. The fixed function part performs cliptesting against
133 * the 6 fixed clipplanes and makes descisions on whether or not the
134 * incoming primitive needs to be passed to a thread for clipping.
135 * User clip planes are handled via cooperation with the VS thread.
136 *
137 * SF - Strips Fans or Setup: Triangles are prepared for
138 * rasterization. Interpolation coefficients are calculated.
139 * Flatshading and two-side lighting usually performed here.
140 *
141 * WM - Windower. Interpolation of vertex attributes performed here.
142 * Fragment shader implemented here. SIMD aspects of EU taken full
143 * advantage of, as pixels are processed in blocks of 16.
144 *
145 * CC - Color Calculator. No EU threads associated with this unit.
146 * Handles blending and (presumably) depth and stencil testing.
147 */
148
149 struct brw_context;
150 struct brw_inst;
151 struct brw_vs_prog_key;
152 struct brw_vue_prog_key;
153 struct brw_wm_prog_key;
154 struct brw_wm_prog_data;
155 struct brw_cs_prog_key;
156 struct brw_cs_prog_data;
157
158 enum brw_pipeline {
159 BRW_RENDER_PIPELINE,
160 BRW_COMPUTE_PIPELINE,
161
162 BRW_NUM_PIPELINES
163 };
164
165 enum brw_cache_id {
166 BRW_CACHE_FS_PROG,
167 BRW_CACHE_BLORP_PROG,
168 BRW_CACHE_SF_PROG,
169 BRW_CACHE_VS_PROG,
170 BRW_CACHE_FF_GS_PROG,
171 BRW_CACHE_GS_PROG,
172 BRW_CACHE_TCS_PROG,
173 BRW_CACHE_TES_PROG,
174 BRW_CACHE_CLIP_PROG,
175 BRW_CACHE_CS_PROG,
176
177 BRW_MAX_CACHE
178 };
179
180 enum brw_state_id {
181 /* brw_cache_ids must come first - see brw_program_cache.c */
182 BRW_STATE_URB_FENCE = BRW_MAX_CACHE,
183 BRW_STATE_FRAGMENT_PROGRAM,
184 BRW_STATE_GEOMETRY_PROGRAM,
185 BRW_STATE_TESS_PROGRAMS,
186 BRW_STATE_VERTEX_PROGRAM,
187 BRW_STATE_CURBE_OFFSETS,
188 BRW_STATE_REDUCED_PRIMITIVE,
189 BRW_STATE_PATCH_PRIMITIVE,
190 BRW_STATE_PRIMITIVE,
191 BRW_STATE_CONTEXT,
192 BRW_STATE_PSP,
193 BRW_STATE_SURFACES,
194 BRW_STATE_BINDING_TABLE_POINTERS,
195 BRW_STATE_INDICES,
196 BRW_STATE_VERTICES,
197 BRW_STATE_DEFAULT_TESS_LEVELS,
198 BRW_STATE_BATCH,
199 BRW_STATE_INDEX_BUFFER,
200 BRW_STATE_VS_CONSTBUF,
201 BRW_STATE_TCS_CONSTBUF,
202 BRW_STATE_TES_CONSTBUF,
203 BRW_STATE_GS_CONSTBUF,
204 BRW_STATE_PROGRAM_CACHE,
205 BRW_STATE_STATE_BASE_ADDRESS,
206 BRW_STATE_VUE_MAP_GEOM_OUT,
207 BRW_STATE_TRANSFORM_FEEDBACK,
208 BRW_STATE_RASTERIZER_DISCARD,
209 BRW_STATE_STATS_WM,
210 BRW_STATE_UNIFORM_BUFFER,
211 BRW_STATE_ATOMIC_BUFFER,
212 BRW_STATE_IMAGE_UNITS,
213 BRW_STATE_META_IN_PROGRESS,
214 BRW_STATE_PUSH_CONSTANT_ALLOCATION,
215 BRW_STATE_NUM_SAMPLES,
216 BRW_STATE_TEXTURE_BUFFER,
217 BRW_STATE_GEN4_UNIT_STATE,
218 BRW_STATE_CC_VP,
219 BRW_STATE_SF_VP,
220 BRW_STATE_CLIP_VP,
221 BRW_STATE_SAMPLER_STATE_TABLE,
222 BRW_STATE_VS_ATTRIB_WORKAROUNDS,
223 BRW_STATE_COMPUTE_PROGRAM,
224 BRW_STATE_CS_WORK_GROUPS,
225 BRW_STATE_URB_SIZE,
226 BRW_STATE_CC_STATE,
227 BRW_STATE_BLORP,
228 BRW_STATE_VIEWPORT_COUNT,
229 BRW_STATE_CONSERVATIVE_RASTERIZATION,
230 BRW_NUM_STATE_BITS
231 };
232
233 /**
234 * BRW_NEW_*_PROG_DATA and BRW_NEW_*_PROGRAM are similar, but distinct.
235 *
236 * BRW_NEW_*_PROGRAM relates to the gl_shader_program/gl_program structures.
237 * When the currently bound shader program differs from the previous draw
238 * call, these will be flagged. They cover brw->{stage}_program and
239 * ctx->{Stage}Program->_Current.
240 *
241 * BRW_NEW_*_PROG_DATA is flagged when the effective shaders change, from a
242 * driver perspective. Even if the same shader is bound at the API level,
243 * we may need to switch between multiple versions of that shader to handle
244 * changes in non-orthagonal state.
245 *
246 * Additionally, multiple shader programs may have identical vertex shaders
247 * (for example), or compile down to the same code in the backend. We combine
248 * those into a single program cache entry.
249 *
250 * BRW_NEW_*_PROG_DATA occurs when switching program cache entries, which
251 * covers the brw_*_prog_data structures, and brw->*.prog_offset.
252 */
253 #define BRW_NEW_FS_PROG_DATA (1ull << BRW_CACHE_FS_PROG)
254 /* XXX: The BRW_NEW_BLORP_BLIT_PROG_DATA dirty bit is unused (as BLORP doesn't
255 * use the normal state upload paths), but the cache is still used. To avoid
256 * polluting the brw_program_cache code with special cases, we retain the
257 * dirty bit for now. It should eventually be removed.
258 */
259 #define BRW_NEW_BLORP_BLIT_PROG_DATA (1ull << BRW_CACHE_BLORP_PROG)
260 #define BRW_NEW_SF_PROG_DATA (1ull << BRW_CACHE_SF_PROG)
261 #define BRW_NEW_VS_PROG_DATA (1ull << BRW_CACHE_VS_PROG)
262 #define BRW_NEW_FF_GS_PROG_DATA (1ull << BRW_CACHE_FF_GS_PROG)
263 #define BRW_NEW_GS_PROG_DATA (1ull << BRW_CACHE_GS_PROG)
264 #define BRW_NEW_TCS_PROG_DATA (1ull << BRW_CACHE_TCS_PROG)
265 #define BRW_NEW_TES_PROG_DATA (1ull << BRW_CACHE_TES_PROG)
266 #define BRW_NEW_CLIP_PROG_DATA (1ull << BRW_CACHE_CLIP_PROG)
267 #define BRW_NEW_CS_PROG_DATA (1ull << BRW_CACHE_CS_PROG)
268 #define BRW_NEW_URB_FENCE (1ull << BRW_STATE_URB_FENCE)
269 #define BRW_NEW_FRAGMENT_PROGRAM (1ull << BRW_STATE_FRAGMENT_PROGRAM)
270 #define BRW_NEW_GEOMETRY_PROGRAM (1ull << BRW_STATE_GEOMETRY_PROGRAM)
271 #define BRW_NEW_TESS_PROGRAMS (1ull << BRW_STATE_TESS_PROGRAMS)
272 #define BRW_NEW_VERTEX_PROGRAM (1ull << BRW_STATE_VERTEX_PROGRAM)
273 #define BRW_NEW_CURBE_OFFSETS (1ull << BRW_STATE_CURBE_OFFSETS)
274 #define BRW_NEW_REDUCED_PRIMITIVE (1ull << BRW_STATE_REDUCED_PRIMITIVE)
275 #define BRW_NEW_PATCH_PRIMITIVE (1ull << BRW_STATE_PATCH_PRIMITIVE)
276 #define BRW_NEW_PRIMITIVE (1ull << BRW_STATE_PRIMITIVE)
277 #define BRW_NEW_CONTEXT (1ull << BRW_STATE_CONTEXT)
278 #define BRW_NEW_PSP (1ull << BRW_STATE_PSP)
279 #define BRW_NEW_SURFACES (1ull << BRW_STATE_SURFACES)
280 #define BRW_NEW_BINDING_TABLE_POINTERS (1ull << BRW_STATE_BINDING_TABLE_POINTERS)
281 #define BRW_NEW_INDICES (1ull << BRW_STATE_INDICES)
282 #define BRW_NEW_VERTICES (1ull << BRW_STATE_VERTICES)
283 #define BRW_NEW_DEFAULT_TESS_LEVELS (1ull << BRW_STATE_DEFAULT_TESS_LEVELS)
284 /**
285 * Used for any batch entry with a relocated pointer that will be used
286 * by any 3D rendering.
287 */
288 #define BRW_NEW_BATCH (1ull << BRW_STATE_BATCH)
289 /** \see brw.state.depth_region */
290 #define BRW_NEW_INDEX_BUFFER (1ull << BRW_STATE_INDEX_BUFFER)
291 #define BRW_NEW_VS_CONSTBUF (1ull << BRW_STATE_VS_CONSTBUF)
292 #define BRW_NEW_TCS_CONSTBUF (1ull << BRW_STATE_TCS_CONSTBUF)
293 #define BRW_NEW_TES_CONSTBUF (1ull << BRW_STATE_TES_CONSTBUF)
294 #define BRW_NEW_GS_CONSTBUF (1ull << BRW_STATE_GS_CONSTBUF)
295 #define BRW_NEW_PROGRAM_CACHE (1ull << BRW_STATE_PROGRAM_CACHE)
296 #define BRW_NEW_STATE_BASE_ADDRESS (1ull << BRW_STATE_STATE_BASE_ADDRESS)
297 #define BRW_NEW_VUE_MAP_GEOM_OUT (1ull << BRW_STATE_VUE_MAP_GEOM_OUT)
298 #define BRW_NEW_VIEWPORT_COUNT (1ull << BRW_STATE_VIEWPORT_COUNT)
299 #define BRW_NEW_TRANSFORM_FEEDBACK (1ull << BRW_STATE_TRANSFORM_FEEDBACK)
300 #define BRW_NEW_RASTERIZER_DISCARD (1ull << BRW_STATE_RASTERIZER_DISCARD)
301 #define BRW_NEW_STATS_WM (1ull << BRW_STATE_STATS_WM)
302 #define BRW_NEW_UNIFORM_BUFFER (1ull << BRW_STATE_UNIFORM_BUFFER)
303 #define BRW_NEW_ATOMIC_BUFFER (1ull << BRW_STATE_ATOMIC_BUFFER)
304 #define BRW_NEW_IMAGE_UNITS (1ull << BRW_STATE_IMAGE_UNITS)
305 #define BRW_NEW_META_IN_PROGRESS (1ull << BRW_STATE_META_IN_PROGRESS)
306 #define BRW_NEW_PUSH_CONSTANT_ALLOCATION (1ull << BRW_STATE_PUSH_CONSTANT_ALLOCATION)
307 #define BRW_NEW_NUM_SAMPLES (1ull << BRW_STATE_NUM_SAMPLES)
308 #define BRW_NEW_TEXTURE_BUFFER (1ull << BRW_STATE_TEXTURE_BUFFER)
309 #define BRW_NEW_GEN4_UNIT_STATE (1ull << BRW_STATE_GEN4_UNIT_STATE)
310 #define BRW_NEW_CC_VP (1ull << BRW_STATE_CC_VP)
311 #define BRW_NEW_SF_VP (1ull << BRW_STATE_SF_VP)
312 #define BRW_NEW_CLIP_VP (1ull << BRW_STATE_CLIP_VP)
313 #define BRW_NEW_SAMPLER_STATE_TABLE (1ull << BRW_STATE_SAMPLER_STATE_TABLE)
314 #define BRW_NEW_VS_ATTRIB_WORKAROUNDS (1ull << BRW_STATE_VS_ATTRIB_WORKAROUNDS)
315 #define BRW_NEW_COMPUTE_PROGRAM (1ull << BRW_STATE_COMPUTE_PROGRAM)
316 #define BRW_NEW_CS_WORK_GROUPS (1ull << BRW_STATE_CS_WORK_GROUPS)
317 #define BRW_NEW_URB_SIZE (1ull << BRW_STATE_URB_SIZE)
318 #define BRW_NEW_CC_STATE (1ull << BRW_STATE_CC_STATE)
319 #define BRW_NEW_BLORP (1ull << BRW_STATE_BLORP)
320 #define BRW_NEW_CONSERVATIVE_RASTERIZATION (1ull << BRW_STATE_CONSERVATIVE_RASTERIZATION)
321
322 struct brw_state_flags {
323 /** State update flags signalled by mesa internals */
324 GLuint mesa;
325 /**
326 * State update flags signalled as the result of brw_tracked_state updates
327 */
328 uint64_t brw;
329 };
330
331
332 /** Subclass of Mesa program */
333 struct brw_program {
334 struct gl_program program;
335 GLuint id;
336
337 bool compiled_once;
338 };
339
340
341 struct gen4_fragment_program {
342 struct brw_program base;
343
344 bool contains_flat_varying;
345 bool contains_noperspective_varying;
346
347 /*
348 * Mapping of varying slots to interpolation modes.
349 * Used Gen4/5 by the clip|sf|wm stages.
350 */
351 unsigned char interp_mode[BRW_VARYING_SLOT_COUNT];
352 };
353
354
355 /**
356 * Bitmask indicating which fragment shader inputs represent varyings (and
357 * hence have to be delivered to the fragment shader by the SF/SBE stage).
358 */
359 #define BRW_FS_VARYING_INPUT_MASK \
360 (BITFIELD64_RANGE(0, VARYING_SLOT_MAX) & \
361 ~VARYING_BIT_POS & ~VARYING_BIT_FACE)
362
363
364 struct brw_sf_prog_data {
365 GLuint urb_read_length;
366 GLuint total_grf;
367
368 /* Each vertex may have upto 12 attributes, 4 components each,
369 * except WPOS which requires only 2. (11*4 + 2) == 44 ==> 11
370 * rows.
371 *
372 * Actually we use 4 for each, so call it 12 rows.
373 */
374 GLuint urb_entry_size;
375 };
376
377
378 /**
379 * We always program SF to start reading at an offset of 1 (2 varying slots)
380 * from the start of the vertex URB entry. This causes it to skip:
381 * - VARYING_SLOT_PSIZ and BRW_VARYING_SLOT_NDC on gen4-5
382 * - VARYING_SLOT_PSIZ and VARYING_SLOT_POS on gen6+
383 */
384 #define BRW_SF_URB_ENTRY_READ_OFFSET 1
385
386
387 struct brw_clip_prog_data {
388 GLuint curb_read_length; /* user planes? */
389 GLuint clip_mode;
390 GLuint urb_read_length;
391 GLuint total_grf;
392 };
393
394 struct brw_ff_gs_prog_data {
395 GLuint urb_read_length;
396 GLuint total_grf;
397
398 /**
399 * Gen6 transform feedback: Amount by which the streaming vertex buffer
400 * indices should be incremented each time the GS is invoked.
401 */
402 unsigned svbi_postincrement_value;
403 };
404
405 /** Number of texture sampler units */
406 #define BRW_MAX_TEX_UNIT 32
407
408 /** Max number of render targets in a shader */
409 #define BRW_MAX_DRAW_BUFFERS 8
410
411 /** Max number of UBOs in a shader */
412 #define BRW_MAX_UBO 14
413
414 /** Max number of SSBOs in a shader */
415 #define BRW_MAX_SSBO 12
416
417 /** Max number of atomic counter buffer objects in a shader */
418 #define BRW_MAX_ABO 16
419
420 /** Max number of image uniforms in a shader */
421 #define BRW_MAX_IMAGES 32
422
423 /**
424 * Max number of binding table entries used for stream output.
425 *
426 * From the OpenGL 3.0 spec, table 6.44 (Transform Feedback State), the
427 * minimum value of MAX_TRANSFORM_FEEDBACK_INTERLEAVED_COMPONENTS is 64.
428 *
429 * On Gen6, the size of transform feedback data is limited not by the number
430 * of components but by the number of binding table entries we set aside. We
431 * use one binding table entry for a float, one entry for a vector, and one
432 * entry per matrix column. Since the only way we can communicate our
433 * transform feedback capabilities to the client is via
434 * MAX_TRANSFORM_FEEDBACK_INTERLEAVED_COMPONENTS, we need to plan for the
435 * worst case, in which all the varyings are floats, so we use up one binding
436 * table entry per component. Therefore we need to set aside at least 64
437 * binding table entries for use by transform feedback.
438 *
439 * Note: since we don't currently pack varyings, it is currently impossible
440 * for the client to actually use up all of these binding table entries--if
441 * all of their varyings were floats, they would run out of varying slots and
442 * fail to link. But that's a bug, so it seems prudent to go ahead and
443 * allocate the number of binding table entries we will need once the bug is
444 * fixed.
445 */
446 #define BRW_MAX_SOL_BINDINGS 64
447
448 /** Maximum number of actual buffers used for stream output */
449 #define BRW_MAX_SOL_BUFFERS 4
450
451 #define BRW_MAX_SURFACES (BRW_MAX_DRAW_BUFFERS + \
452 BRW_MAX_TEX_UNIT * 2 + /* normal, gather */ \
453 BRW_MAX_UBO + \
454 BRW_MAX_SSBO + \
455 BRW_MAX_ABO + \
456 BRW_MAX_IMAGES + \
457 2 + /* shader time, pull constants */ \
458 1 /* cs num work groups */)
459
460 #define SURF_INDEX_GEN6_SOL_BINDING(t) (t)
461
462 /**
463 * Stride in bytes between shader_time entries.
464 *
465 * We separate entries by a cacheline to reduce traffic between EUs writing to
466 * different entries.
467 */
468 #define SHADER_TIME_STRIDE 64
469
470 struct brw_cache_item {
471 /**
472 * Effectively part of the key, cache_id identifies what kind of state
473 * buffer is involved, and also which dirty flag should set.
474 */
475 enum brw_cache_id cache_id;
476 /** 32-bit hash of the key data */
477 GLuint hash;
478 GLuint key_size; /* for variable-sized keys */
479 GLuint aux_size;
480 const void *key;
481
482 uint32_t offset;
483 uint32_t size;
484
485 struct brw_cache_item *next;
486 };
487
488
489 struct brw_cache {
490 struct brw_context *brw;
491
492 struct brw_cache_item **items;
493 drm_intel_bo *bo;
494 GLuint size, n_items;
495
496 uint32_t next_offset;
497 bool bo_used_by_gpu;
498 };
499
500
501 /* Considered adding a member to this struct to document which flags
502 * an update might raise so that ordering of the state atoms can be
503 * checked or derived at runtime. Dropped the idea in favor of having
504 * a debug mode where the state is monitored for flags which are
505 * raised that have already been tested against.
506 */
507 struct brw_tracked_state {
508 struct brw_state_flags dirty;
509 void (*emit)( struct brw_context *brw );
510 };
511
512 enum shader_time_shader_type {
513 ST_NONE,
514 ST_VS,
515 ST_TCS,
516 ST_TES,
517 ST_GS,
518 ST_FS8,
519 ST_FS16,
520 ST_CS,
521 };
522
523 struct brw_vertex_buffer {
524 /** Buffer object containing the uploaded vertex data */
525 drm_intel_bo *bo;
526 uint32_t offset;
527 uint32_t size;
528 /** Byte stride between elements in the uploaded array */
529 GLuint stride;
530 GLuint step_rate;
531 };
532 struct brw_vertex_element {
533 const struct gl_vertex_array *glarray;
534
535 int buffer;
536 bool is_dual_slot;
537 /** Offset of the first element within the buffer object */
538 unsigned int offset;
539 };
540
541 struct brw_query_object {
542 struct gl_query_object Base;
543
544 /** Last query BO associated with this query. */
545 drm_intel_bo *bo;
546
547 /** Last index in bo with query data for this object. */
548 int last_index;
549
550 /** True if we know the batch has been flushed since we ended the query. */
551 bool flushed;
552 };
553
554 enum brw_gpu_ring {
555 UNKNOWN_RING,
556 RENDER_RING,
557 BLT_RING,
558 };
559
560 struct intel_batchbuffer {
561 /** Current batchbuffer being queued up. */
562 drm_intel_bo *bo;
563 /** Last BO submitted to the hardware. Used for glFinish(). */
564 drm_intel_bo *last_bo;
565
566 #ifdef DEBUG
567 uint16_t emit, total;
568 #endif
569 uint16_t reserved_space;
570 uint32_t *map_next;
571 uint32_t *map;
572 uint32_t *cpu_map;
573 #define BATCH_SZ (8192*sizeof(uint32_t))
574
575 uint32_t state_batch_offset;
576 enum brw_gpu_ring ring;
577 bool needs_sol_reset;
578 bool state_base_address_emitted;
579
580 struct {
581 uint32_t *map_next;
582 int reloc_count;
583 } saved;
584 };
585
586 #define MAX_GS_INPUT_VERTICES 6
587
588 #define BRW_MAX_XFB_STREAMS 4
589
590 struct brw_transform_feedback_object {
591 struct gl_transform_feedback_object base;
592
593 /** A buffer to hold SO_WRITE_OFFSET(n) values while paused. */
594 drm_intel_bo *offset_bo;
595
596 /** If true, SO_WRITE_OFFSET(n) should be reset to zero at next use. */
597 bool zero_offsets;
598
599 /** The most recent primitive mode (GL_TRIANGLES/GL_POINTS/GL_LINES). */
600 GLenum primitive_mode;
601
602 /**
603 * Count of primitives generated during this transform feedback operation.
604 * @{
605 */
606 uint64_t prims_generated[BRW_MAX_XFB_STREAMS];
607 drm_intel_bo *prim_count_bo;
608 unsigned prim_count_buffer_index; /**< in number of uint64_t units */
609 /** @} */
610
611 /**
612 * Number of vertices written between last Begin/EndTransformFeedback().
613 *
614 * Used to implement DrawTransformFeedback().
615 */
616 uint64_t vertices_written[BRW_MAX_XFB_STREAMS];
617 bool vertices_written_valid;
618 };
619
620 /**
621 * Data shared between each programmable stage in the pipeline (vs, gs, and
622 * wm).
623 */
624 struct brw_stage_state
625 {
626 gl_shader_stage stage;
627 struct brw_stage_prog_data *prog_data;
628
629 /**
630 * Optional scratch buffer used to store spilled register values and
631 * variably-indexed GRF arrays.
632 *
633 * The contents of this buffer are short-lived so the same memory can be
634 * re-used at will for multiple shader programs (executed by the same fixed
635 * function). However reusing a scratch BO for which shader invocations
636 * are still in flight with a per-thread scratch slot size other than the
637 * original can cause threads with different scratch slot size and FFTID
638 * (which may be executed in parallel depending on the shader stage and
639 * hardware generation) to map to an overlapping region of the scratch
640 * space, which can potentially lead to mutual scratch space corruption.
641 * For that reason if you borrow this scratch buffer you should only be
642 * using the slot size given by the \c per_thread_scratch member below,
643 * unless you're taking additional measures to synchronize thread execution
644 * across slot size changes.
645 */
646 drm_intel_bo *scratch_bo;
647
648 /**
649 * Scratch slot size allocated for each thread in the buffer object given
650 * by \c scratch_bo.
651 */
652 uint32_t per_thread_scratch;
653
654 /** Offset in the program cache to the program */
655 uint32_t prog_offset;
656
657 /** Offset in the batchbuffer to Gen4-5 pipelined state (VS/WM/GS_STATE). */
658 uint32_t state_offset;
659
660 uint32_t push_const_offset; /* Offset in the batchbuffer */
661 int push_const_size; /* in 256-bit register increments */
662
663 /* Binding table: pointers to SURFACE_STATE entries. */
664 uint32_t bind_bo_offset;
665 uint32_t surf_offset[BRW_MAX_SURFACES];
666
667 /** SAMPLER_STATE count and table offset */
668 uint32_t sampler_count;
669 uint32_t sampler_offset;
670 };
671
672 enum brw_predicate_state {
673 /* The first two states are used if we can determine whether to draw
674 * without having to look at the values in the query object buffer. This
675 * will happen if there is no conditional render in progress, if the query
676 * object is already completed or if something else has already added
677 * samples to the preliminary result such as via a BLT command.
678 */
679 BRW_PREDICATE_STATE_RENDER,
680 BRW_PREDICATE_STATE_DONT_RENDER,
681 /* In this case whether to draw or not depends on the result of an
682 * MI_PREDICATE command so the predicate enable bit needs to be checked.
683 */
684 BRW_PREDICATE_STATE_USE_BIT
685 };
686
687 struct shader_times;
688
689 struct gen_l3_config;
690
691 /**
692 * brw_context is derived from gl_context.
693 */
694 struct brw_context
695 {
696 struct gl_context ctx; /**< base class, must be first field */
697
698 struct
699 {
700 uint32_t (*update_renderbuffer_surface)(struct brw_context *brw,
701 struct gl_renderbuffer *rb,
702 uint32_t flags, unsigned unit,
703 uint32_t surf_index);
704 void (*emit_null_surface_state)(struct brw_context *brw,
705 unsigned width,
706 unsigned height,
707 unsigned samples,
708 uint32_t *out_offset);
709
710 /**
711 * Send the appropriate state packets to configure depth, stencil, and
712 * HiZ buffers (i965+ only)
713 */
714 void (*emit_depth_stencil_hiz)(struct brw_context *brw,
715 struct intel_mipmap_tree *depth_mt,
716 uint32_t depth_offset,
717 uint32_t depthbuffer_format,
718 uint32_t depth_surface_type,
719 struct intel_mipmap_tree *stencil_mt,
720 bool hiz, bool separate_stencil,
721 uint32_t width, uint32_t height,
722 uint32_t tile_x, uint32_t tile_y);
723
724 } vtbl;
725
726 dri_bufmgr *bufmgr;
727
728 drm_intel_context *hw_ctx;
729
730 /** BO for post-sync nonzero writes for gen6 workaround. */
731 drm_intel_bo *workaround_bo;
732 uint8_t pipe_controls_since_last_cs_stall;
733
734 /**
735 * Set of drm_intel_bo * that have been rendered to within this batchbuffer
736 * and would need flushing before being used from another cache domain that
737 * isn't coherent with it (i.e. the sampler).
738 */
739 struct set *render_cache;
740
741 /**
742 * Number of resets observed in the system at context creation.
743 *
744 * This is tracked in the context so that we can determine that another
745 * reset has occurred.
746 */
747 uint32_t reset_count;
748
749 struct intel_batchbuffer batch;
750 bool no_batch_wrap;
751
752 struct {
753 drm_intel_bo *bo;
754 uint32_t next_offset;
755 } upload;
756
757 /**
758 * Set if rendering has occurred to the drawable's front buffer.
759 *
760 * This is used in the DRI2 case to detect that glFlush should also copy
761 * the contents of the fake front buffer to the real front buffer.
762 */
763 bool front_buffer_dirty;
764
765 /** Framerate throttling: @{ */
766 drm_intel_bo *throttle_batch[2];
767
768 /* Limit the number of outstanding SwapBuffers by waiting for an earlier
769 * frame of rendering to complete. This gives a very precise cap to the
770 * latency between input and output such that rendering never gets more
771 * than a frame behind the user. (With the caveat that we technically are
772 * not using the SwapBuffers itself as a barrier but the first batch
773 * submitted afterwards, which may be immediately prior to the next
774 * SwapBuffers.)
775 */
776 bool need_swap_throttle;
777
778 /** General throttling, not caught by throttling between SwapBuffers */
779 bool need_flush_throttle;
780 /** @} */
781
782 GLuint stats_wm;
783
784 /**
785 * drirc options:
786 * @{
787 */
788 bool no_rast;
789 bool always_flush_batch;
790 bool always_flush_cache;
791 bool disable_throttling;
792 bool precompile;
793 bool dual_color_blend_by_location;
794
795 driOptionCache optionCache;
796 /** @} */
797
798 GLuint primitive; /**< Hardware primitive, such as _3DPRIM_TRILIST. */
799
800 GLenum reduced_primitive;
801
802 /**
803 * Set if we're either a debug context or the INTEL_DEBUG=perf environment
804 * variable is set, this is the flag indicating to do expensive work that
805 * might lead to a perf_debug() call.
806 */
807 bool perf_debug;
808
809 uint64_t max_gtt_map_object_size;
810
811 int gen;
812 int gt;
813
814 bool is_g4x;
815 bool is_baytrail;
816 bool is_haswell;
817 bool is_cherryview;
818 bool is_broxton;
819
820 bool has_hiz;
821 bool has_separate_stencil;
822 bool must_use_separate_stencil;
823 bool has_llc;
824 bool has_swizzling;
825 bool has_surface_tile_offset;
826 bool has_compr4;
827 bool has_negative_rhw_bug;
828 bool has_pln;
829 bool no_simd8;
830 bool use_rep_send;
831 bool use_resource_streamer;
832
833 /**
834 * Some versions of Gen hardware don't do centroid interpolation correctly
835 * on unlit pixels, causing incorrect values for derivatives near triangle
836 * edges. Enabling this flag causes the fragment shader to use
837 * non-centroid interpolation for unlit pixels, at the expense of two extra
838 * fragment shader instructions.
839 */
840 bool needs_unlit_centroid_workaround;
841
842 struct isl_device isl_dev;
843
844 struct blorp_context blorp;
845
846 GLuint NewGLState;
847 struct {
848 struct brw_state_flags pipelines[BRW_NUM_PIPELINES];
849 } state;
850
851 enum brw_pipeline last_pipeline;
852
853 struct brw_cache cache;
854
855 /** IDs for meta stencil blit shader programs. */
856 struct gl_shader_program *meta_stencil_blit_programs[2];
857
858 /* Whether a meta-operation is in progress. */
859 bool meta_in_progress;
860
861 /* Whether the last depth/stencil packets were both NULL. */
862 bool no_depth_or_stencil;
863
864 /* The last PMA stall bits programmed. */
865 uint32_t pma_stall_bits;
866
867 struct {
868 struct {
869 /** The value of gl_BaseVertex for the current _mesa_prim. */
870 int gl_basevertex;
871
872 /** The value of gl_BaseInstance for the current _mesa_prim. */
873 int gl_baseinstance;
874 } params;
875
876 /**
877 * Buffer and offset used for GL_ARB_shader_draw_parameters
878 * (for now, only gl_BaseVertex).
879 */
880 drm_intel_bo *draw_params_bo;
881 uint32_t draw_params_offset;
882
883 /**
884 * The value of gl_DrawID for the current _mesa_prim. This always comes
885 * in from it's own vertex buffer since it's not part of the indirect
886 * draw parameters.
887 */
888 int gl_drawid;
889 drm_intel_bo *draw_id_bo;
890 uint32_t draw_id_offset;
891 } draw;
892
893 struct {
894 /**
895 * For gl_NumWorkGroups: If num_work_groups_bo is non NULL, then it is
896 * an indirect call, and num_work_groups_offset is valid. Otherwise,
897 * num_work_groups is set based on glDispatchCompute.
898 */
899 drm_intel_bo *num_work_groups_bo;
900 GLintptr num_work_groups_offset;
901 const GLuint *num_work_groups;
902 } compute;
903
904 struct {
905 struct brw_vertex_element inputs[VERT_ATTRIB_MAX];
906 struct brw_vertex_buffer buffers[VERT_ATTRIB_MAX];
907
908 struct brw_vertex_element *enabled[VERT_ATTRIB_MAX];
909 GLuint nr_enabled;
910 GLuint nr_buffers;
911
912 /* Summary of size and varying of active arrays, so we can check
913 * for changes to this state:
914 */
915 bool index_bounds_valid;
916 unsigned int min_index, max_index;
917
918 /* Offset from start of vertex buffer so we can avoid redefining
919 * the same VB packed over and over again.
920 */
921 unsigned int start_vertex_bias;
922
923 /**
924 * Certain vertex attribute formats aren't natively handled by the
925 * hardware and require special VS code to fix up their values.
926 *
927 * These bitfields indicate which workarounds are needed.
928 */
929 uint8_t attrib_wa_flags[VERT_ATTRIB_MAX];
930 } vb;
931
932 struct {
933 /**
934 * Index buffer for this draw_prims call.
935 *
936 * Updates are signaled by BRW_NEW_INDICES.
937 */
938 const struct _mesa_index_buffer *ib;
939
940 /* Updates are signaled by BRW_NEW_INDEX_BUFFER. */
941 drm_intel_bo *bo;
942 uint32_t size;
943 GLuint type;
944
945 /* Offset to index buffer index to use in CMD_3D_PRIM so that we can
946 * avoid re-uploading the IB packet over and over if we're actually
947 * referencing the same index buffer.
948 */
949 unsigned int start_vertex_offset;
950 } ib;
951
952 /* Active vertex program:
953 */
954 const struct gl_program *vertex_program;
955 const struct gl_program *geometry_program;
956 const struct gl_program *tess_ctrl_program;
957 const struct gl_program *tess_eval_program;
958 const struct gl_program *fragment_program;
959 const struct gl_program *compute_program;
960
961 /**
962 * Number of samples in ctx->DrawBuffer, updated by BRW_NEW_NUM_SAMPLES so
963 * that we don't have to reemit that state every time we change FBOs.
964 */
965 int num_samples;
966
967 /* BRW_NEW_URB_ALLOCATIONS:
968 */
969 struct {
970 GLuint vsize; /* vertex size plus header in urb registers */
971 GLuint gsize; /* GS output size in urb registers */
972 GLuint hsize; /* Tessellation control output size in urb registers */
973 GLuint dsize; /* Tessellation evaluation output size in urb registers */
974 GLuint csize; /* constant buffer size in urb registers */
975 GLuint sfsize; /* setup data size in urb registers */
976
977 bool constrained;
978
979 GLuint nr_vs_entries;
980 GLuint nr_hs_entries;
981 GLuint nr_ds_entries;
982 GLuint nr_gs_entries;
983 GLuint nr_clip_entries;
984 GLuint nr_sf_entries;
985 GLuint nr_cs_entries;
986
987 GLuint vs_start;
988 GLuint hs_start;
989 GLuint ds_start;
990 GLuint gs_start;
991 GLuint clip_start;
992 GLuint sf_start;
993 GLuint cs_start;
994 /**
995 * URB size in the current configuration. The units this is expressed
996 * in are somewhat inconsistent, see gen_device_info::urb::size.
997 *
998 * FINISHME: Represent the URB size consistently in KB on all platforms.
999 */
1000 GLuint size;
1001
1002 /* True if the most recently sent _3DSTATE_URB message allocated
1003 * URB space for the GS.
1004 */
1005 bool gs_present;
1006
1007 /* True if the most recently sent _3DSTATE_URB message allocated
1008 * URB space for the HS and DS.
1009 */
1010 bool tess_present;
1011 } urb;
1012
1013
1014 /* BRW_NEW_CURBE_OFFSETS:
1015 */
1016 struct {
1017 GLuint wm_start; /**< pos of first wm const in CURBE buffer */
1018 GLuint wm_size; /**< number of float[4] consts, multiple of 16 */
1019 GLuint clip_start;
1020 GLuint clip_size;
1021 GLuint vs_start;
1022 GLuint vs_size;
1023 GLuint total_size;
1024
1025 /**
1026 * Pointer to the (intel_upload.c-generated) BO containing the uniforms
1027 * for upload to the CURBE.
1028 */
1029 drm_intel_bo *curbe_bo;
1030 /** Offset within curbe_bo of space for current curbe entry */
1031 GLuint curbe_offset;
1032 } curbe;
1033
1034 /**
1035 * Layout of vertex data exiting the geometry portion of the pipleine.
1036 * This comes from the last enabled shader stage (GS, DS, or VS).
1037 *
1038 * BRW_NEW_VUE_MAP_GEOM_OUT is flagged when the VUE map changes.
1039 */
1040 struct brw_vue_map vue_map_geom_out;
1041
1042 struct {
1043 struct brw_stage_state base;
1044 } vs;
1045
1046 struct {
1047 struct brw_stage_state base;
1048
1049 /**
1050 * True if the 3DSTATE_HS command most recently emitted to the 3D
1051 * pipeline enabled the HS; false otherwise.
1052 */
1053 bool enabled;
1054 } tcs;
1055
1056 struct {
1057 struct brw_stage_state base;
1058
1059 /**
1060 * True if the 3DSTATE_DS command most recently emitted to the 3D
1061 * pipeline enabled the DS; false otherwise.
1062 */
1063 bool enabled;
1064 } tes;
1065
1066 struct {
1067 struct brw_stage_state base;
1068
1069 /**
1070 * True if the 3DSTATE_GS command most recently emitted to the 3D
1071 * pipeline enabled the GS; false otherwise.
1072 */
1073 bool enabled;
1074 } gs;
1075
1076 struct {
1077 struct brw_ff_gs_prog_data *prog_data;
1078
1079 bool prog_active;
1080 /** Offset in the program cache to the CLIP program pre-gen6 */
1081 uint32_t prog_offset;
1082 uint32_t state_offset;
1083
1084 uint32_t bind_bo_offset;
1085 /**
1086 * Surface offsets for the binding table. We only need surfaces to
1087 * implement transform feedback so BRW_MAX_SOL_BINDINGS is all that we
1088 * need in this case.
1089 */
1090 uint32_t surf_offset[BRW_MAX_SOL_BINDINGS];
1091 } ff_gs;
1092
1093 struct {
1094 struct brw_clip_prog_data *prog_data;
1095
1096 /** Offset in the program cache to the CLIP program pre-gen6 */
1097 uint32_t prog_offset;
1098
1099 /* Offset in the batch to the CLIP state on pre-gen6. */
1100 uint32_t state_offset;
1101
1102 /* As of gen6, this is the offset in the batch to the CLIP VP,
1103 * instead of vp_bo.
1104 */
1105 uint32_t vp_offset;
1106
1107 /**
1108 * The number of viewports to use. If gl_ViewportIndex is written,
1109 * we can have up to ctx->Const.MaxViewports viewports. If not,
1110 * the viewport index is always 0, so we can only emit one.
1111 */
1112 uint8_t viewport_count;
1113 } clip;
1114
1115
1116 struct {
1117 struct brw_sf_prog_data *prog_data;
1118
1119 /** Offset in the program cache to the CLIP program pre-gen6 */
1120 uint32_t prog_offset;
1121 uint32_t state_offset;
1122 uint32_t vp_offset;
1123 bool viewport_transform_enable;
1124 } sf;
1125
1126 struct {
1127 struct brw_stage_state base;
1128
1129 GLuint render_surf;
1130
1131 /**
1132 * Buffer object used in place of multisampled null render targets on
1133 * Gen6. See brw_emit_null_surface_state().
1134 */
1135 drm_intel_bo *multisampled_null_render_target_bo;
1136 uint32_t fast_clear_op;
1137
1138 float offset_clamp;
1139 } wm;
1140
1141 struct {
1142 struct brw_stage_state base;
1143 } cs;
1144
1145 /* RS hardware binding table */
1146 struct {
1147 drm_intel_bo *bo;
1148 uint32_t next_offset;
1149 } hw_bt_pool;
1150
1151 struct {
1152 uint32_t state_offset;
1153 uint32_t blend_state_offset;
1154 uint32_t depth_stencil_state_offset;
1155 uint32_t vp_offset;
1156 } cc;
1157
1158 struct {
1159 struct brw_query_object *obj;
1160 bool begin_emitted;
1161 } query;
1162
1163 struct {
1164 enum brw_predicate_state state;
1165 bool supported;
1166 } predicate;
1167
1168 int num_atoms[BRW_NUM_PIPELINES];
1169 const struct brw_tracked_state render_atoms[76];
1170 const struct brw_tracked_state compute_atoms[11];
1171
1172 /* If (INTEL_DEBUG & DEBUG_BATCH) */
1173 struct {
1174 uint32_t offset;
1175 uint32_t size;
1176 enum aub_state_struct_type type;
1177 int index;
1178 } *state_batch_list;
1179 int state_batch_count;
1180
1181 uint32_t render_target_format[MESA_FORMAT_COUNT];
1182 bool format_supported_as_render_target[MESA_FORMAT_COUNT];
1183
1184 /* PrimitiveRestart */
1185 struct {
1186 bool in_progress;
1187 bool enable_cut_index;
1188 } prim_restart;
1189
1190 /** Computed depth/stencil/hiz state from the current attached
1191 * renderbuffers, valid only during the drawing state upload loop after
1192 * brw_workaround_depthstencil_alignment().
1193 */
1194 struct {
1195 struct intel_mipmap_tree *depth_mt;
1196 struct intel_mipmap_tree *stencil_mt;
1197
1198 /* Inter-tile (page-aligned) byte offsets. */
1199 uint32_t depth_offset, hiz_offset, stencil_offset;
1200 /* Intra-tile x,y offsets for drawing to depth/stencil/hiz */
1201 uint32_t tile_x, tile_y;
1202 } depthstencil;
1203
1204 uint32_t num_instances;
1205 int basevertex;
1206 int baseinstance;
1207
1208 struct {
1209 const struct gen_l3_config *config;
1210 } l3;
1211
1212 struct {
1213 drm_intel_bo *bo;
1214 const char **names;
1215 int *ids;
1216 enum shader_time_shader_type *types;
1217 struct shader_times *cumulative;
1218 int num_entries;
1219 int max_entries;
1220 double report_time;
1221 } shader_time;
1222
1223 struct brw_fast_clear_state *fast_clear_state;
1224
1225 /* Array of flags telling if auxiliary buffer is disabled for corresponding
1226 * renderbuffer. If draw_aux_buffer_disabled[i] is set then use of
1227 * auxiliary buffer for gl_framebuffer::_ColorDrawBuffers[i] is
1228 * disabled.
1229 * This is needed in case the same underlying buffer is also configured
1230 * to be sampled but with a format that the sampling engine can't treat
1231 * compressed or fast cleared.
1232 */
1233 bool draw_aux_buffer_disabled[MAX_DRAW_BUFFERS];
1234
1235 __DRIcontext *driContext;
1236 struct intel_screen *screen;
1237 };
1238
1239 /* brw_clear.c */
1240 extern void intelInitClearFuncs(struct dd_function_table *functions);
1241
1242 /*======================================================================
1243 * brw_context.c
1244 */
1245 extern const char *const brw_vendor_string;
1246
1247 extern const char *
1248 brw_get_renderer_string(const struct intel_screen *screen);
1249
1250 enum {
1251 DRI_CONF_BO_REUSE_DISABLED,
1252 DRI_CONF_BO_REUSE_ALL
1253 };
1254
1255 void intel_update_renderbuffers(__DRIcontext *context,
1256 __DRIdrawable *drawable);
1257 void intel_prepare_render(struct brw_context *brw);
1258
1259 void intel_resolve_for_dri2_flush(struct brw_context *brw,
1260 __DRIdrawable *drawable);
1261
1262 GLboolean brwCreateContext(gl_api api,
1263 const struct gl_config *mesaVis,
1264 __DRIcontext *driContextPriv,
1265 unsigned major_version,
1266 unsigned minor_version,
1267 uint32_t flags,
1268 bool notify_reset,
1269 unsigned *error,
1270 void *sharedContextPrivate);
1271
1272 /*======================================================================
1273 * brw_misc_state.c
1274 */
1275 void
1276 brw_meta_resolve_color(struct brw_context *brw,
1277 struct intel_mipmap_tree *mt);
1278
1279 /*======================================================================
1280 * brw_misc_state.c
1281 */
1282 void brw_get_depthstencil_tile_masks(struct intel_mipmap_tree *depth_mt,
1283 uint32_t depth_level,
1284 uint32_t depth_layer,
1285 struct intel_mipmap_tree *stencil_mt,
1286 uint32_t *out_tile_mask_x,
1287 uint32_t *out_tile_mask_y);
1288 void brw_workaround_depthstencil_alignment(struct brw_context *brw,
1289 GLbitfield clear_mask);
1290
1291 /* brw_object_purgeable.c */
1292 void brw_init_object_purgeable_functions(struct dd_function_table *functions);
1293
1294 /*======================================================================
1295 * brw_queryobj.c
1296 */
1297 void brw_init_common_queryobj_functions(struct dd_function_table *functions);
1298 void gen4_init_queryobj_functions(struct dd_function_table *functions);
1299 void brw_emit_query_begin(struct brw_context *brw);
1300 void brw_emit_query_end(struct brw_context *brw);
1301 void brw_query_counter(struct gl_context *ctx, struct gl_query_object *q);
1302 bool brw_is_query_pipelined(struct brw_query_object *query);
1303
1304 /** gen6_queryobj.c */
1305 void gen6_init_queryobj_functions(struct dd_function_table *functions);
1306 void brw_write_timestamp(struct brw_context *brw, drm_intel_bo *bo, int idx);
1307 void brw_write_depth_count(struct brw_context *brw, drm_intel_bo *bo, int idx);
1308
1309 /** hsw_queryobj.c */
1310 void hsw_init_queryobj_functions(struct dd_function_table *functions);
1311
1312 /** brw_conditional_render.c */
1313 void brw_init_conditional_render_functions(struct dd_function_table *functions);
1314 bool brw_check_conditional_render(struct brw_context *brw);
1315
1316 /** intel_batchbuffer.c */
1317 void brw_load_register_mem(struct brw_context *brw,
1318 uint32_t reg,
1319 drm_intel_bo *bo,
1320 uint32_t read_domains, uint32_t write_domain,
1321 uint32_t offset);
1322 void brw_load_register_mem64(struct brw_context *brw,
1323 uint32_t reg,
1324 drm_intel_bo *bo,
1325 uint32_t read_domains, uint32_t write_domain,
1326 uint32_t offset);
1327 void brw_store_register_mem32(struct brw_context *brw,
1328 drm_intel_bo *bo, uint32_t reg, uint32_t offset);
1329 void brw_store_register_mem64(struct brw_context *brw,
1330 drm_intel_bo *bo, uint32_t reg, uint32_t offset);
1331 void brw_load_register_imm32(struct brw_context *brw,
1332 uint32_t reg, uint32_t imm);
1333 void brw_load_register_imm64(struct brw_context *brw,
1334 uint32_t reg, uint64_t imm);
1335 void brw_load_register_reg(struct brw_context *brw, uint32_t src,
1336 uint32_t dest);
1337 void brw_load_register_reg64(struct brw_context *brw, uint32_t src,
1338 uint32_t dest);
1339 void brw_store_data_imm32(struct brw_context *brw, drm_intel_bo *bo,
1340 uint32_t offset, uint32_t imm);
1341 void brw_store_data_imm64(struct brw_context *brw, drm_intel_bo *bo,
1342 uint32_t offset, uint64_t imm);
1343
1344 /*======================================================================
1345 * brw_state_dump.c
1346 */
1347 void brw_debug_batch(struct brw_context *brw);
1348 void brw_annotate_aub(struct brw_context *brw);
1349
1350 /*======================================================================
1351 * intel_tex_validate.c
1352 */
1353 void brw_validate_textures( struct brw_context *brw );
1354
1355
1356 /*======================================================================
1357 * brw_program.c
1358 */
1359 static inline bool
1360 key_debug(struct brw_context *brw, const char *name, int a, int b)
1361 {
1362 if (a != b) {
1363 perf_debug(" %s %d->%d\n", name, a, b);
1364 return true;
1365 }
1366 return false;
1367 }
1368
1369 void brwInitFragProgFuncs( struct dd_function_table *functions );
1370
1371 /* Per-thread scratch space is a power-of-two multiple of 1KB. */
1372 static inline int
1373 brw_get_scratch_size(int size)
1374 {
1375 return MAX2(1024, util_next_power_of_two(size));
1376 }
1377 void brw_get_scratch_bo(struct brw_context *brw,
1378 drm_intel_bo **scratch_bo, int size);
1379 void brw_alloc_stage_scratch(struct brw_context *brw,
1380 struct brw_stage_state *stage_state,
1381 unsigned per_thread_size,
1382 unsigned thread_count);
1383 void brw_init_shader_time(struct brw_context *brw);
1384 int brw_get_shader_time_index(struct brw_context *brw,
1385 struct gl_program *prog,
1386 enum shader_time_shader_type type,
1387 bool is_glsl_sh);
1388 void brw_collect_and_report_shader_time(struct brw_context *brw);
1389 void brw_destroy_shader_time(struct brw_context *brw);
1390
1391 /* brw_urb.c
1392 */
1393 void brw_upload_urb_fence(struct brw_context *brw);
1394
1395 /* brw_curbe.c
1396 */
1397 void brw_upload_cs_urb_state(struct brw_context *brw);
1398
1399 /* brw_fs_reg_allocate.cpp
1400 */
1401 void brw_fs_alloc_reg_sets(struct brw_compiler *compiler);
1402
1403 /* brw_vec4_reg_allocate.cpp */
1404 void brw_vec4_alloc_reg_set(struct brw_compiler *compiler);
1405
1406 /* brw_disasm.c */
1407 int brw_disassemble_inst(FILE *file, const struct gen_device_info *devinfo,
1408 struct brw_inst *inst, bool is_compacted);
1409
1410 /* brw_vs.c */
1411 gl_clip_plane *brw_select_clip_planes(struct gl_context *ctx);
1412
1413 /* brw_draw_upload.c */
1414 unsigned brw_get_vertex_surface_type(struct brw_context *brw,
1415 const struct gl_vertex_array *glarray);
1416
1417 static inline unsigned
1418 brw_get_index_type(GLenum type)
1419 {
1420 assert((type == GL_UNSIGNED_BYTE)
1421 || (type == GL_UNSIGNED_SHORT)
1422 || (type == GL_UNSIGNED_INT));
1423
1424 /* The possible values for type are GL_UNSIGNED_BYTE (0x1401),
1425 * GL_UNSIGNED_SHORT (0x1403), and GL_UNSIGNED_INT (0x1405) which we want
1426 * to map to scale factors of 0, 1, and 2, respectively. These scale
1427 * factors are then left-shfited by 8 to be in the correct position in the
1428 * CMD_INDEX_BUFFER packet.
1429 *
1430 * Subtracting 0x1401 gives 0, 2, and 4. Shifting left by 7 afterwards
1431 * gives 0x00000000, 0x00000100, and 0x00000200. These just happen to be
1432 * the values the need to be written in the CMD_INDEX_BUFFER packet.
1433 */
1434 return (type - 0x1401) << 7;
1435 }
1436
1437 void brw_prepare_vertices(struct brw_context *brw);
1438
1439 /* brw_wm_surface_state.c */
1440 void brw_init_surface_formats(struct brw_context *brw);
1441 void brw_create_constant_surface(struct brw_context *brw,
1442 drm_intel_bo *bo,
1443 uint32_t offset,
1444 uint32_t size,
1445 uint32_t *out_offset);
1446 void brw_create_buffer_surface(struct brw_context *brw,
1447 drm_intel_bo *bo,
1448 uint32_t offset,
1449 uint32_t size,
1450 uint32_t *out_offset);
1451 void brw_update_buffer_texture_surface(struct gl_context *ctx,
1452 unsigned unit,
1453 uint32_t *surf_offset);
1454 void
1455 brw_update_sol_surface(struct brw_context *brw,
1456 struct gl_buffer_object *buffer_obj,
1457 uint32_t *out_offset, unsigned num_vector_components,
1458 unsigned stride_dwords, unsigned offset_dwords);
1459 void brw_upload_ubo_surfaces(struct brw_context *brw,
1460 struct gl_linked_shader *shader,
1461 struct brw_stage_state *stage_state,
1462 struct brw_stage_prog_data *prog_data);
1463 void brw_upload_abo_surfaces(struct brw_context *brw,
1464 const struct gl_program *prog,
1465 struct brw_stage_state *stage_state,
1466 struct brw_stage_prog_data *prog_data);
1467 void brw_upload_image_surfaces(struct brw_context *brw,
1468 const struct gl_program *prog,
1469 struct brw_stage_state *stage_state,
1470 struct brw_stage_prog_data *prog_data);
1471
1472 /* brw_surface_formats.c */
1473 bool brw_render_target_supported(struct brw_context *brw,
1474 struct gl_renderbuffer *rb);
1475 uint32_t brw_depth_format(struct brw_context *brw, mesa_format format);
1476
1477 /* intel_buffer_objects.c */
1478 int brw_bo_map(struct brw_context *brw, drm_intel_bo *bo, int write_enable,
1479 const char *bo_name);
1480 int brw_bo_map_gtt(struct brw_context *brw, drm_intel_bo *bo,
1481 const char *bo_name);
1482
1483 /* intel_extensions.c */
1484 extern void intelInitExtensions(struct gl_context *ctx);
1485
1486 /* intel_state.c */
1487 extern int intel_translate_shadow_compare_func(GLenum func);
1488 extern int intel_translate_compare_func(GLenum func);
1489 extern int intel_translate_stencil_op(GLenum op);
1490 extern int intel_translate_logic_op(GLenum opcode);
1491
1492 /* brw_sync.c */
1493 void brw_init_syncobj_functions(struct dd_function_table *functions);
1494
1495 /* gen6_sol.c */
1496 struct gl_transform_feedback_object *
1497 brw_new_transform_feedback(struct gl_context *ctx, GLuint name);
1498 void
1499 brw_delete_transform_feedback(struct gl_context *ctx,
1500 struct gl_transform_feedback_object *obj);
1501 void
1502 brw_begin_transform_feedback(struct gl_context *ctx, GLenum mode,
1503 struct gl_transform_feedback_object *obj);
1504 void
1505 brw_end_transform_feedback(struct gl_context *ctx,
1506 struct gl_transform_feedback_object *obj);
1507 GLsizei
1508 brw_get_transform_feedback_vertex_count(struct gl_context *ctx,
1509 struct gl_transform_feedback_object *obj,
1510 GLuint stream);
1511
1512 /* gen7_sol_state.c */
1513 void
1514 gen7_begin_transform_feedback(struct gl_context *ctx, GLenum mode,
1515 struct gl_transform_feedback_object *obj);
1516 void
1517 gen7_end_transform_feedback(struct gl_context *ctx,
1518 struct gl_transform_feedback_object *obj);
1519 void
1520 gen7_pause_transform_feedback(struct gl_context *ctx,
1521 struct gl_transform_feedback_object *obj);
1522 void
1523 gen7_resume_transform_feedback(struct gl_context *ctx,
1524 struct gl_transform_feedback_object *obj);
1525
1526 /* hsw_sol.c */
1527 void
1528 hsw_begin_transform_feedback(struct gl_context *ctx, GLenum mode,
1529 struct gl_transform_feedback_object *obj);
1530 void
1531 hsw_end_transform_feedback(struct gl_context *ctx,
1532 struct gl_transform_feedback_object *obj);
1533 void
1534 hsw_pause_transform_feedback(struct gl_context *ctx,
1535 struct gl_transform_feedback_object *obj);
1536 void
1537 hsw_resume_transform_feedback(struct gl_context *ctx,
1538 struct gl_transform_feedback_object *obj);
1539
1540 /* brw_blorp_blit.cpp */
1541 GLbitfield
1542 brw_blorp_framebuffer(struct brw_context *brw,
1543 struct gl_framebuffer *readFb,
1544 struct gl_framebuffer *drawFb,
1545 GLint srcX0, GLint srcY0, GLint srcX1, GLint srcY1,
1546 GLint dstX0, GLint dstY0, GLint dstX1, GLint dstY1,
1547 GLbitfield mask, GLenum filter);
1548
1549 bool
1550 brw_blorp_copytexsubimage(struct brw_context *brw,
1551 struct gl_renderbuffer *src_rb,
1552 struct gl_texture_image *dst_image,
1553 int slice,
1554 int srcX0, int srcY0,
1555 int dstX0, int dstY0,
1556 int width, int height);
1557
1558 /* gen6_multisample_state.c */
1559 unsigned
1560 gen6_determine_sample_mask(struct brw_context *brw);
1561
1562 void
1563 gen6_emit_3dstate_multisample(struct brw_context *brw,
1564 unsigned num_samples);
1565 void
1566 gen6_emit_3dstate_sample_mask(struct brw_context *brw, unsigned mask);
1567 void
1568 gen6_get_sample_position(struct gl_context *ctx,
1569 struct gl_framebuffer *fb,
1570 GLuint index,
1571 GLfloat *result);
1572 void
1573 gen6_set_sample_maps(struct gl_context *ctx);
1574
1575 /* gen8_multisample_state.c */
1576 void gen8_emit_3dstate_multisample(struct brw_context *brw, unsigned num_samp);
1577 void gen8_emit_3dstate_sample_pattern(struct brw_context *brw);
1578
1579 /* gen7_urb.c */
1580 void
1581 gen7_emit_push_constant_state(struct brw_context *brw, unsigned vs_size,
1582 unsigned hs_size, unsigned ds_size,
1583 unsigned gs_size, unsigned fs_size);
1584
1585 void
1586 gen6_upload_urb(struct brw_context *brw, unsigned vs_size,
1587 bool gs_present, unsigned gs_size);
1588 void
1589 gen7_upload_urb(struct brw_context *brw, unsigned vs_size,
1590 bool gs_present, bool tess_present);
1591
1592 /* brw_reset.c */
1593 extern GLenum
1594 brw_get_graphics_reset_status(struct gl_context *ctx);
1595 void
1596 brw_check_for_reset(struct brw_context *brw);
1597
1598 /* brw_compute.c */
1599 extern void
1600 brw_init_compute_functions(struct dd_function_table *functions);
1601
1602 /*======================================================================
1603 * Inline conversion functions. These are better-typed than the
1604 * macros used previously:
1605 */
1606 static inline struct brw_context *
1607 brw_context( struct gl_context *ctx )
1608 {
1609 return (struct brw_context *)ctx;
1610 }
1611
1612 static inline struct brw_program *
1613 brw_program(struct gl_program *p)
1614 {
1615 return (struct brw_program *) p;
1616 }
1617
1618 static inline const struct brw_program *
1619 brw_program_const(const struct gl_program *p)
1620 {
1621 return (const struct brw_program *) p;
1622 }
1623
1624 /**
1625 * Pre-gen6, the register file of the EUs was shared between threads,
1626 * and each thread used some subset allocated on a 16-register block
1627 * granularity. The unit states wanted these block counts.
1628 */
1629 static inline int
1630 brw_register_blocks(int reg_count)
1631 {
1632 return ALIGN(reg_count, 16) / 16 - 1;
1633 }
1634
1635 static inline uint32_t
1636 brw_program_reloc(struct brw_context *brw, uint32_t state_offset,
1637 uint32_t prog_offset)
1638 {
1639 if (brw->gen >= 5) {
1640 /* Using state base address. */
1641 return prog_offset;
1642 }
1643
1644 drm_intel_bo_emit_reloc(brw->batch.bo,
1645 state_offset,
1646 brw->cache.bo,
1647 prog_offset,
1648 I915_GEM_DOMAIN_INSTRUCTION, 0);
1649
1650 return brw->cache.bo->offset64 + prog_offset;
1651 }
1652
1653 bool brw_do_cubemap_normalize(struct exec_list *instructions);
1654
1655 extern const char * const conditional_modifier[16];
1656 extern const char *const pred_ctrl_align16[16];
1657
1658 static inline bool
1659 brw_depth_writes_enabled(const struct brw_context *brw)
1660 {
1661 const struct gl_context *ctx = &brw->ctx;
1662
1663 /* We consider depth writes disabled if the depth function is GL_EQUAL,
1664 * because it would just overwrite the existing depth value with itself.
1665 *
1666 * These bonus depth writes not only use bandwidth, but they also can
1667 * prevent early depth processing. For example, if the pixel shader
1668 * discards, the hardware must invoke the to determine whether or not
1669 * to do the depth write. If writes are disabled, we may still be able
1670 * to do the depth test before the shader, and skip the shader execution.
1671 *
1672 * The Broadwell 3DSTATE_WM_DEPTH_STENCIL documentation also contains
1673 * a programming note saying to disable depth writes for EQUAL.
1674 */
1675 return ctx->Depth.Test && ctx->Depth.Mask && ctx->Depth.Func != GL_EQUAL;
1676 }
1677
1678 void
1679 brw_emit_depthbuffer(struct brw_context *brw);
1680
1681 void
1682 brw_emit_depth_stencil_hiz(struct brw_context *brw,
1683 struct intel_mipmap_tree *depth_mt,
1684 uint32_t depth_offset, uint32_t depthbuffer_format,
1685 uint32_t depth_surface_type,
1686 struct intel_mipmap_tree *stencil_mt,
1687 bool hiz, bool separate_stencil,
1688 uint32_t width, uint32_t height,
1689 uint32_t tile_x, uint32_t tile_y);
1690
1691 void
1692 gen6_emit_depth_stencil_hiz(struct brw_context *brw,
1693 struct intel_mipmap_tree *depth_mt,
1694 uint32_t depth_offset, uint32_t depthbuffer_format,
1695 uint32_t depth_surface_type,
1696 struct intel_mipmap_tree *stencil_mt,
1697 bool hiz, bool separate_stencil,
1698 uint32_t width, uint32_t height,
1699 uint32_t tile_x, uint32_t tile_y);
1700
1701 void
1702 gen7_emit_depth_stencil_hiz(struct brw_context *brw,
1703 struct intel_mipmap_tree *depth_mt,
1704 uint32_t depth_offset, uint32_t depthbuffer_format,
1705 uint32_t depth_surface_type,
1706 struct intel_mipmap_tree *stencil_mt,
1707 bool hiz, bool separate_stencil,
1708 uint32_t width, uint32_t height,
1709 uint32_t tile_x, uint32_t tile_y);
1710 void
1711 gen8_emit_depth_stencil_hiz(struct brw_context *brw,
1712 struct intel_mipmap_tree *depth_mt,
1713 uint32_t depth_offset, uint32_t depthbuffer_format,
1714 uint32_t depth_surface_type,
1715 struct intel_mipmap_tree *stencil_mt,
1716 bool hiz, bool separate_stencil,
1717 uint32_t width, uint32_t height,
1718 uint32_t tile_x, uint32_t tile_y);
1719
1720 void gen8_hiz_exec(struct brw_context *brw, struct intel_mipmap_tree *mt,
1721 unsigned int level, unsigned int layer, enum blorp_hiz_op op);
1722
1723 uint32_t get_hw_prim_for_gl_prim(int mode);
1724
1725 void
1726 gen6_upload_push_constants(struct brw_context *brw,
1727 const struct gl_program *prog,
1728 const struct brw_stage_prog_data *prog_data,
1729 struct brw_stage_state *stage_state,
1730 enum aub_state_struct_type type);
1731
1732 bool
1733 gen9_use_linear_1d_layout(const struct brw_context *brw,
1734 const struct intel_mipmap_tree *mt);
1735
1736 /* brw_pipe_control.c */
1737 int brw_init_pipe_control(struct brw_context *brw,
1738 const struct gen_device_info *info);
1739 void brw_fini_pipe_control(struct brw_context *brw);
1740
1741 void brw_emit_pipe_control_flush(struct brw_context *brw, uint32_t flags);
1742 void brw_emit_pipe_control_write(struct brw_context *brw, uint32_t flags,
1743 drm_intel_bo *bo, uint32_t offset,
1744 uint32_t imm_lower, uint32_t imm_upper);
1745 void brw_emit_mi_flush(struct brw_context *brw);
1746 void brw_emit_post_sync_nonzero_flush(struct brw_context *brw);
1747 void brw_emit_depth_stall_flushes(struct brw_context *brw);
1748 void gen7_emit_vs_workaround_flush(struct brw_context *brw);
1749 void gen7_emit_cs_stall_flush(struct brw_context *brw);
1750
1751 /* brw_queryformat.c */
1752 void brw_query_internal_format(struct gl_context *ctx, GLenum target,
1753 GLenum internalFormat, GLenum pname,
1754 GLint *params);
1755
1756 #ifdef __cplusplus
1757 }
1758 #endif
1759
1760 #endif