i965: Reduce cross-pollination between the DRI driver and compiler
[mesa.git] / src / mesa / drivers / dri / i965 / brw_defines.h
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keithw@vmware.com>
30 */
31
32 #include "util/macros.h"
33
34 #define INTEL_MASK(high, low) (((1u<<((high)-(low)+1))-1)<<(low))
35 /* Using the GNU statement expression extension */
36 #define SET_FIELD(value, field) \
37 ({ \
38 uint32_t fieldval = (value) << field ## _SHIFT; \
39 assert((fieldval & ~ field ## _MASK) == 0); \
40 fieldval & field ## _MASK; \
41 })
42
43 #define GET_BITS(data, high, low) ((data & INTEL_MASK((high), (low))) >> (low))
44 #define GET_FIELD(word, field) (((word) & field ## _MASK) >> field ## _SHIFT)
45
46 /**
47 * For use with masked MMIO registers where the upper 16 bits control which
48 * of the lower bits are committed to the register.
49 */
50 #define REG_MASK(value) ((value) << 16)
51
52 #ifndef BRW_DEFINES_H
53 #define BRW_DEFINES_H
54
55 /* 3D state:
56 */
57 #define CMD_3D_PRIM 0x7b00 /* 3DPRIMITIVE */
58 /* DW0 */
59 # define GEN4_3DPRIM_TOPOLOGY_TYPE_SHIFT 10
60 # define GEN4_3DPRIM_VERTEXBUFFER_ACCESS_SEQUENTIAL (0 << 15)
61 # define GEN4_3DPRIM_VERTEXBUFFER_ACCESS_RANDOM (1 << 15)
62 # define GEN7_3DPRIM_INDIRECT_PARAMETER_ENABLE (1 << 10)
63 # define GEN7_3DPRIM_PREDICATE_ENABLE (1 << 8)
64 /* DW1 */
65 # define GEN7_3DPRIM_VERTEXBUFFER_ACCESS_SEQUENTIAL (0 << 8)
66 # define GEN7_3DPRIM_VERTEXBUFFER_ACCESS_RANDOM (1 << 8)
67
68 #define _3DPRIM_POINTLIST 0x01
69 #define _3DPRIM_LINELIST 0x02
70 #define _3DPRIM_LINESTRIP 0x03
71 #define _3DPRIM_TRILIST 0x04
72 #define _3DPRIM_TRISTRIP 0x05
73 #define _3DPRIM_TRIFAN 0x06
74 #define _3DPRIM_QUADLIST 0x07
75 #define _3DPRIM_QUADSTRIP 0x08
76 #define _3DPRIM_LINELIST_ADJ 0x09 /* G45+ */
77 #define _3DPRIM_LINESTRIP_ADJ 0x0A /* G45+ */
78 #define _3DPRIM_TRILIST_ADJ 0x0B /* G45+ */
79 #define _3DPRIM_TRISTRIP_ADJ 0x0C /* G45+ */
80 #define _3DPRIM_TRISTRIP_REVERSE 0x0D
81 #define _3DPRIM_POLYGON 0x0E
82 #define _3DPRIM_RECTLIST 0x0F
83 #define _3DPRIM_LINELOOP 0x10
84 #define _3DPRIM_POINTLIST_BF 0x11
85 #define _3DPRIM_LINESTRIP_CONT 0x12
86 #define _3DPRIM_LINESTRIP_BF 0x13
87 #define _3DPRIM_LINESTRIP_CONT_BF 0x14
88 #define _3DPRIM_TRIFAN_NOSTIPPLE 0x16
89 #define _3DPRIM_PATCHLIST(n) ({ assert(n > 0 && n <= 32); 0x20 + (n - 1); })
90
91 #define BRW_ANISORATIO_2 0
92 #define BRW_ANISORATIO_4 1
93 #define BRW_ANISORATIO_6 2
94 #define BRW_ANISORATIO_8 3
95 #define BRW_ANISORATIO_10 4
96 #define BRW_ANISORATIO_12 5
97 #define BRW_ANISORATIO_14 6
98 #define BRW_ANISORATIO_16 7
99
100 #define BRW_BLENDFACTOR_ONE 0x1
101 #define BRW_BLENDFACTOR_SRC_COLOR 0x2
102 #define BRW_BLENDFACTOR_SRC_ALPHA 0x3
103 #define BRW_BLENDFACTOR_DST_ALPHA 0x4
104 #define BRW_BLENDFACTOR_DST_COLOR 0x5
105 #define BRW_BLENDFACTOR_SRC_ALPHA_SATURATE 0x6
106 #define BRW_BLENDFACTOR_CONST_COLOR 0x7
107 #define BRW_BLENDFACTOR_CONST_ALPHA 0x8
108 #define BRW_BLENDFACTOR_SRC1_COLOR 0x9
109 #define BRW_BLENDFACTOR_SRC1_ALPHA 0x0A
110 #define BRW_BLENDFACTOR_ZERO 0x11
111 #define BRW_BLENDFACTOR_INV_SRC_COLOR 0x12
112 #define BRW_BLENDFACTOR_INV_SRC_ALPHA 0x13
113 #define BRW_BLENDFACTOR_INV_DST_ALPHA 0x14
114 #define BRW_BLENDFACTOR_INV_DST_COLOR 0x15
115 #define BRW_BLENDFACTOR_INV_CONST_COLOR 0x17
116 #define BRW_BLENDFACTOR_INV_CONST_ALPHA 0x18
117 #define BRW_BLENDFACTOR_INV_SRC1_COLOR 0x19
118 #define BRW_BLENDFACTOR_INV_SRC1_ALPHA 0x1A
119
120 #define BRW_BLENDFUNCTION_ADD 0
121 #define BRW_BLENDFUNCTION_SUBTRACT 1
122 #define BRW_BLENDFUNCTION_REVERSE_SUBTRACT 2
123 #define BRW_BLENDFUNCTION_MIN 3
124 #define BRW_BLENDFUNCTION_MAX 4
125
126 #define BRW_ALPHATEST_FORMAT_UNORM8 0
127 #define BRW_ALPHATEST_FORMAT_FLOAT32 1
128
129 #define BRW_CHROMAKEY_KILL_ON_ANY_MATCH 0
130 #define BRW_CHROMAKEY_REPLACE_BLACK 1
131
132 #define BRW_CLIP_API_OGL 0
133 #define BRW_CLIP_API_DX 1
134
135 #define BRW_CLIPMODE_NORMAL 0
136 #define BRW_CLIPMODE_CLIP_ALL 1
137 #define BRW_CLIPMODE_CLIP_NON_REJECTED 2
138 #define BRW_CLIPMODE_REJECT_ALL 3
139 #define BRW_CLIPMODE_ACCEPT_ALL 4
140 #define BRW_CLIPMODE_KERNEL_CLIP 5
141
142 #define BRW_CLIP_NDCSPACE 0
143 #define BRW_CLIP_SCREENSPACE 1
144
145 #define BRW_COMPAREFUNCTION_ALWAYS 0
146 #define BRW_COMPAREFUNCTION_NEVER 1
147 #define BRW_COMPAREFUNCTION_LESS 2
148 #define BRW_COMPAREFUNCTION_EQUAL 3
149 #define BRW_COMPAREFUNCTION_LEQUAL 4
150 #define BRW_COMPAREFUNCTION_GREATER 5
151 #define BRW_COMPAREFUNCTION_NOTEQUAL 6
152 #define BRW_COMPAREFUNCTION_GEQUAL 7
153
154 #define BRW_COVERAGE_PIXELS_HALF 0
155 #define BRW_COVERAGE_PIXELS_1 1
156 #define BRW_COVERAGE_PIXELS_2 2
157 #define BRW_COVERAGE_PIXELS_4 3
158
159 #define BRW_CULLMODE_BOTH 0
160 #define BRW_CULLMODE_NONE 1
161 #define BRW_CULLMODE_FRONT 2
162 #define BRW_CULLMODE_BACK 3
163
164 #define BRW_DEFAULTCOLOR_R8G8B8A8_UNORM 0
165 #define BRW_DEFAULTCOLOR_R32G32B32A32_FLOAT 1
166
167 #define BRW_DEPTHFORMAT_D32_FLOAT_S8X24_UINT 0
168 #define BRW_DEPTHFORMAT_D32_FLOAT 1
169 #define BRW_DEPTHFORMAT_D24_UNORM_S8_UINT 2
170 #define BRW_DEPTHFORMAT_D24_UNORM_X8_UINT 3 /* GEN5 */
171 #define BRW_DEPTHFORMAT_D16_UNORM 5
172
173 #define BRW_FLOATING_POINT_IEEE_754 0
174 #define BRW_FLOATING_POINT_NON_IEEE_754 1
175
176 #define BRW_FRONTWINDING_CW 0
177 #define BRW_FRONTWINDING_CCW 1
178
179 #define BRW_SPRITE_POINT_ENABLE 16
180
181 #define BRW_CUT_INDEX_ENABLE (1 << 10)
182
183 #define BRW_INDEX_BYTE 0
184 #define BRW_INDEX_WORD 1
185 #define BRW_INDEX_DWORD 2
186
187 #define BRW_LOGICOPFUNCTION_CLEAR 0
188 #define BRW_LOGICOPFUNCTION_NOR 1
189 #define BRW_LOGICOPFUNCTION_AND_INVERTED 2
190 #define BRW_LOGICOPFUNCTION_COPY_INVERTED 3
191 #define BRW_LOGICOPFUNCTION_AND_REVERSE 4
192 #define BRW_LOGICOPFUNCTION_INVERT 5
193 #define BRW_LOGICOPFUNCTION_XOR 6
194 #define BRW_LOGICOPFUNCTION_NAND 7
195 #define BRW_LOGICOPFUNCTION_AND 8
196 #define BRW_LOGICOPFUNCTION_EQUIV 9
197 #define BRW_LOGICOPFUNCTION_NOOP 10
198 #define BRW_LOGICOPFUNCTION_OR_INVERTED 11
199 #define BRW_LOGICOPFUNCTION_COPY 12
200 #define BRW_LOGICOPFUNCTION_OR_REVERSE 13
201 #define BRW_LOGICOPFUNCTION_OR 14
202 #define BRW_LOGICOPFUNCTION_SET 15
203
204 #define BRW_MAPFILTER_NEAREST 0x0
205 #define BRW_MAPFILTER_LINEAR 0x1
206 #define BRW_MAPFILTER_ANISOTROPIC 0x2
207
208 #define BRW_MIPFILTER_NONE 0
209 #define BRW_MIPFILTER_NEAREST 1
210 #define BRW_MIPFILTER_LINEAR 3
211
212 #define BRW_ADDRESS_ROUNDING_ENABLE_U_MAG 0x20
213 #define BRW_ADDRESS_ROUNDING_ENABLE_U_MIN 0x10
214 #define BRW_ADDRESS_ROUNDING_ENABLE_V_MAG 0x08
215 #define BRW_ADDRESS_ROUNDING_ENABLE_V_MIN 0x04
216 #define BRW_ADDRESS_ROUNDING_ENABLE_R_MAG 0x02
217 #define BRW_ADDRESS_ROUNDING_ENABLE_R_MIN 0x01
218
219 #define BRW_POLYGON_FRONT_FACING 0
220 #define BRW_POLYGON_BACK_FACING 1
221
222 #define BRW_PREFILTER_ALWAYS 0x0
223 #define BRW_PREFILTER_NEVER 0x1
224 #define BRW_PREFILTER_LESS 0x2
225 #define BRW_PREFILTER_EQUAL 0x3
226 #define BRW_PREFILTER_LEQUAL 0x4
227 #define BRW_PREFILTER_GREATER 0x5
228 #define BRW_PREFILTER_NOTEQUAL 0x6
229 #define BRW_PREFILTER_GEQUAL 0x7
230
231 #define BRW_PROVOKING_VERTEX_0 0
232 #define BRW_PROVOKING_VERTEX_1 1
233 #define BRW_PROVOKING_VERTEX_2 2
234
235 #define BRW_RASTRULE_UPPER_LEFT 0
236 #define BRW_RASTRULE_UPPER_RIGHT 1
237 /* These are listed as "Reserved, but not seen as useful"
238 * in Intel documentation (page 212, "Point Rasterization Rule",
239 * section 7.4 "SF Pipeline State Summary", of document
240 * "IntelĀ® 965 Express Chipset Family and IntelĀ® G35 Express
241 * Chipset Graphics Controller Programmer's Reference Manual,
242 * Volume 2: 3D/Media", Revision 1.0b as of January 2008,
243 * available at
244 * https://01.org/linuxgraphics/documentation/hardware-specification-prms
245 * at the time of this writing).
246 *
247 * These appear to be supported on at least some
248 * i965-family devices, and the BRW_RASTRULE_LOWER_RIGHT
249 * is useful when using OpenGL to render to a FBO
250 * (which has the pixel coordinate Y orientation inverted
251 * with respect to the normal OpenGL pixel coordinate system).
252 */
253 #define BRW_RASTRULE_LOWER_LEFT 2
254 #define BRW_RASTRULE_LOWER_RIGHT 3
255
256 #define BRW_RENDERTARGET_CLAMPRANGE_UNORM 0
257 #define BRW_RENDERTARGET_CLAMPRANGE_SNORM 1
258 #define BRW_RENDERTARGET_CLAMPRANGE_FORMAT 2
259
260 #define BRW_STENCILOP_KEEP 0
261 #define BRW_STENCILOP_ZERO 1
262 #define BRW_STENCILOP_REPLACE 2
263 #define BRW_STENCILOP_INCRSAT 3
264 #define BRW_STENCILOP_DECRSAT 4
265 #define BRW_STENCILOP_INCR 5
266 #define BRW_STENCILOP_DECR 6
267 #define BRW_STENCILOP_INVERT 7
268
269 /* Surface state DW0 */
270 #define GEN8_SURFACE_IS_ARRAY (1 << 28)
271 #define GEN8_SURFACE_VALIGN_4 (1 << 16)
272 #define GEN8_SURFACE_VALIGN_8 (2 << 16)
273 #define GEN8_SURFACE_VALIGN_16 (3 << 16)
274 #define GEN8_SURFACE_HALIGN_4 (1 << 14)
275 #define GEN8_SURFACE_HALIGN_8 (2 << 14)
276 #define GEN8_SURFACE_HALIGN_16 (3 << 14)
277 #define GEN8_SURFACE_TILING_NONE (0 << 12)
278 #define GEN8_SURFACE_TILING_W (1 << 12)
279 #define GEN8_SURFACE_TILING_X (2 << 12)
280 #define GEN8_SURFACE_TILING_Y (3 << 12)
281 #define GEN8_SURFACE_SAMPLER_L2_BYPASS_DISABLE (1 << 9)
282 #define BRW_SURFACE_RC_READ_WRITE (1 << 8)
283 #define BRW_SURFACE_MIPLAYOUT_SHIFT 10
284 #define BRW_SURFACE_MIPMAPLAYOUT_BELOW 0
285 #define BRW_SURFACE_MIPMAPLAYOUT_RIGHT 1
286 #define BRW_SURFACE_CUBEFACE_ENABLES 0x3f
287 #define BRW_SURFACE_BLEND_ENABLED (1 << 13)
288 #define BRW_SURFACE_WRITEDISABLE_B_SHIFT 14
289 #define BRW_SURFACE_WRITEDISABLE_G_SHIFT 15
290 #define BRW_SURFACE_WRITEDISABLE_R_SHIFT 16
291 #define BRW_SURFACE_WRITEDISABLE_A_SHIFT 17
292
293 #define BRW_SURFACEFORMAT_R32G32B32A32_FLOAT 0x000
294 #define BRW_SURFACEFORMAT_R32G32B32A32_SINT 0x001
295 #define BRW_SURFACEFORMAT_R32G32B32A32_UINT 0x002
296 #define BRW_SURFACEFORMAT_R32G32B32A32_UNORM 0x003
297 #define BRW_SURFACEFORMAT_R32G32B32A32_SNORM 0x004
298 #define BRW_SURFACEFORMAT_R64G64_FLOAT 0x005
299 #define BRW_SURFACEFORMAT_R32G32B32X32_FLOAT 0x006
300 #define BRW_SURFACEFORMAT_R32G32B32A32_SSCALED 0x007
301 #define BRW_SURFACEFORMAT_R32G32B32A32_USCALED 0x008
302 #define BRW_SURFACEFORMAT_R32G32B32A32_SFIXED 0x020
303 #define BRW_SURFACEFORMAT_R64G64_PASSTHRU 0x021
304 #define BRW_SURFACEFORMAT_R32G32B32_FLOAT 0x040
305 #define BRW_SURFACEFORMAT_R32G32B32_SINT 0x041
306 #define BRW_SURFACEFORMAT_R32G32B32_UINT 0x042
307 #define BRW_SURFACEFORMAT_R32G32B32_UNORM 0x043
308 #define BRW_SURFACEFORMAT_R32G32B32_SNORM 0x044
309 #define BRW_SURFACEFORMAT_R32G32B32_SSCALED 0x045
310 #define BRW_SURFACEFORMAT_R32G32B32_USCALED 0x046
311 #define BRW_SURFACEFORMAT_R32G32B32_SFIXED 0x050
312 #define BRW_SURFACEFORMAT_R16G16B16A16_UNORM 0x080
313 #define BRW_SURFACEFORMAT_R16G16B16A16_SNORM 0x081
314 #define BRW_SURFACEFORMAT_R16G16B16A16_SINT 0x082
315 #define BRW_SURFACEFORMAT_R16G16B16A16_UINT 0x083
316 #define BRW_SURFACEFORMAT_R16G16B16A16_FLOAT 0x084
317 #define BRW_SURFACEFORMAT_R32G32_FLOAT 0x085
318 #define BRW_SURFACEFORMAT_R32G32_SINT 0x086
319 #define BRW_SURFACEFORMAT_R32G32_UINT 0x087
320 #define BRW_SURFACEFORMAT_R32_FLOAT_X8X24_TYPELESS 0x088
321 #define BRW_SURFACEFORMAT_X32_TYPELESS_G8X24_UINT 0x089
322 #define BRW_SURFACEFORMAT_L32A32_FLOAT 0x08A
323 #define BRW_SURFACEFORMAT_R32G32_UNORM 0x08B
324 #define BRW_SURFACEFORMAT_R32G32_SNORM 0x08C
325 #define BRW_SURFACEFORMAT_R64_FLOAT 0x08D
326 #define BRW_SURFACEFORMAT_R16G16B16X16_UNORM 0x08E
327 #define BRW_SURFACEFORMAT_R16G16B16X16_FLOAT 0x08F
328 #define BRW_SURFACEFORMAT_A32X32_FLOAT 0x090
329 #define BRW_SURFACEFORMAT_L32X32_FLOAT 0x091
330 #define BRW_SURFACEFORMAT_I32X32_FLOAT 0x092
331 #define BRW_SURFACEFORMAT_R16G16B16A16_SSCALED 0x093
332 #define BRW_SURFACEFORMAT_R16G16B16A16_USCALED 0x094
333 #define BRW_SURFACEFORMAT_R32G32_SSCALED 0x095
334 #define BRW_SURFACEFORMAT_R32G32_USCALED 0x096
335 #define BRW_SURFACEFORMAT_R32G32_FLOAT_LD 0x097
336 #define BRW_SURFACEFORMAT_R32G32_SFIXED 0x0A0
337 #define BRW_SURFACEFORMAT_R64_PASSTHRU 0x0A1
338 #define BRW_SURFACEFORMAT_B8G8R8A8_UNORM 0x0C0
339 #define BRW_SURFACEFORMAT_B8G8R8A8_UNORM_SRGB 0x0C1
340 #define BRW_SURFACEFORMAT_R10G10B10A2_UNORM 0x0C2
341 #define BRW_SURFACEFORMAT_R10G10B10A2_UNORM_SRGB 0x0C3
342 #define BRW_SURFACEFORMAT_R10G10B10A2_UINT 0x0C4
343 #define BRW_SURFACEFORMAT_R10G10B10_SNORM_A2_UNORM 0x0C5
344 #define BRW_SURFACEFORMAT_R8G8B8A8_UNORM 0x0C7
345 #define BRW_SURFACEFORMAT_R8G8B8A8_UNORM_SRGB 0x0C8
346 #define BRW_SURFACEFORMAT_R8G8B8A8_SNORM 0x0C9
347 #define BRW_SURFACEFORMAT_R8G8B8A8_SINT 0x0CA
348 #define BRW_SURFACEFORMAT_R8G8B8A8_UINT 0x0CB
349 #define BRW_SURFACEFORMAT_R16G16_UNORM 0x0CC
350 #define BRW_SURFACEFORMAT_R16G16_SNORM 0x0CD
351 #define BRW_SURFACEFORMAT_R16G16_SINT 0x0CE
352 #define BRW_SURFACEFORMAT_R16G16_UINT 0x0CF
353 #define BRW_SURFACEFORMAT_R16G16_FLOAT 0x0D0
354 #define BRW_SURFACEFORMAT_B10G10R10A2_UNORM 0x0D1
355 #define BRW_SURFACEFORMAT_B10G10R10A2_UNORM_SRGB 0x0D2
356 #define BRW_SURFACEFORMAT_R11G11B10_FLOAT 0x0D3
357 #define BRW_SURFACEFORMAT_R32_SINT 0x0D6
358 #define BRW_SURFACEFORMAT_R32_UINT 0x0D7
359 #define BRW_SURFACEFORMAT_R32_FLOAT 0x0D8
360 #define BRW_SURFACEFORMAT_R24_UNORM_X8_TYPELESS 0x0D9
361 #define BRW_SURFACEFORMAT_X24_TYPELESS_G8_UINT 0x0DA
362 #define BRW_SURFACEFORMAT_L16A16_UNORM 0x0DF
363 #define BRW_SURFACEFORMAT_I24X8_UNORM 0x0E0
364 #define BRW_SURFACEFORMAT_L24X8_UNORM 0x0E1
365 #define BRW_SURFACEFORMAT_A24X8_UNORM 0x0E2
366 #define BRW_SURFACEFORMAT_I32_FLOAT 0x0E3
367 #define BRW_SURFACEFORMAT_L32_FLOAT 0x0E4
368 #define BRW_SURFACEFORMAT_A32_FLOAT 0x0E5
369 #define BRW_SURFACEFORMAT_B8G8R8X8_UNORM 0x0E9
370 #define BRW_SURFACEFORMAT_B8G8R8X8_UNORM_SRGB 0x0EA
371 #define BRW_SURFACEFORMAT_R8G8B8X8_UNORM 0x0EB
372 #define BRW_SURFACEFORMAT_R8G8B8X8_UNORM_SRGB 0x0EC
373 #define BRW_SURFACEFORMAT_R9G9B9E5_SHAREDEXP 0x0ED
374 #define BRW_SURFACEFORMAT_B10G10R10X2_UNORM 0x0EE
375 #define BRW_SURFACEFORMAT_L16A16_FLOAT 0x0F0
376 #define BRW_SURFACEFORMAT_R32_UNORM 0x0F1
377 #define BRW_SURFACEFORMAT_R32_SNORM 0x0F2
378 #define BRW_SURFACEFORMAT_R10G10B10X2_USCALED 0x0F3
379 #define BRW_SURFACEFORMAT_R8G8B8A8_SSCALED 0x0F4
380 #define BRW_SURFACEFORMAT_R8G8B8A8_USCALED 0x0F5
381 #define BRW_SURFACEFORMAT_R16G16_SSCALED 0x0F6
382 #define BRW_SURFACEFORMAT_R16G16_USCALED 0x0F7
383 #define BRW_SURFACEFORMAT_R32_SSCALED 0x0F8
384 #define BRW_SURFACEFORMAT_R32_USCALED 0x0F9
385 #define BRW_SURFACEFORMAT_B5G6R5_UNORM 0x100
386 #define BRW_SURFACEFORMAT_B5G6R5_UNORM_SRGB 0x101
387 #define BRW_SURFACEFORMAT_B5G5R5A1_UNORM 0x102
388 #define BRW_SURFACEFORMAT_B5G5R5A1_UNORM_SRGB 0x103
389 #define BRW_SURFACEFORMAT_B4G4R4A4_UNORM 0x104
390 #define BRW_SURFACEFORMAT_B4G4R4A4_UNORM_SRGB 0x105
391 #define BRW_SURFACEFORMAT_R8G8_UNORM 0x106
392 #define BRW_SURFACEFORMAT_R8G8_SNORM 0x107
393 #define BRW_SURFACEFORMAT_R8G8_SINT 0x108
394 #define BRW_SURFACEFORMAT_R8G8_UINT 0x109
395 #define BRW_SURFACEFORMAT_R16_UNORM 0x10A
396 #define BRW_SURFACEFORMAT_R16_SNORM 0x10B
397 #define BRW_SURFACEFORMAT_R16_SINT 0x10C
398 #define BRW_SURFACEFORMAT_R16_UINT 0x10D
399 #define BRW_SURFACEFORMAT_R16_FLOAT 0x10E
400 #define BRW_SURFACEFORMAT_A8P8_UNORM_PALETTE0 0x10F
401 #define BRW_SURFACEFORMAT_A8P8_UNORM_PALETTE1 0x110
402 #define BRW_SURFACEFORMAT_I16_UNORM 0x111
403 #define BRW_SURFACEFORMAT_L16_UNORM 0x112
404 #define BRW_SURFACEFORMAT_A16_UNORM 0x113
405 #define BRW_SURFACEFORMAT_L8A8_UNORM 0x114
406 #define BRW_SURFACEFORMAT_I16_FLOAT 0x115
407 #define BRW_SURFACEFORMAT_L16_FLOAT 0x116
408 #define BRW_SURFACEFORMAT_A16_FLOAT 0x117
409 #define BRW_SURFACEFORMAT_L8A8_UNORM_SRGB 0x118
410 #define BRW_SURFACEFORMAT_R5G5_SNORM_B6_UNORM 0x119
411 #define BRW_SURFACEFORMAT_B5G5R5X1_UNORM 0x11A
412 #define BRW_SURFACEFORMAT_B5G5R5X1_UNORM_SRGB 0x11B
413 #define BRW_SURFACEFORMAT_R8G8_SSCALED 0x11C
414 #define BRW_SURFACEFORMAT_R8G8_USCALED 0x11D
415 #define BRW_SURFACEFORMAT_R16_SSCALED 0x11E
416 #define BRW_SURFACEFORMAT_R16_USCALED 0x11F
417 #define BRW_SURFACEFORMAT_P8A8_UNORM_PALETTE0 0x122
418 #define BRW_SURFACEFORMAT_P8A8_UNORM_PALETTE1 0x123
419 #define BRW_SURFACEFORMAT_A1B5G5R5_UNORM 0x124
420 #define BRW_SURFACEFORMAT_A4B4G4R4_UNORM 0x125
421 #define BRW_SURFACEFORMAT_L8A8_UINT 0x126
422 #define BRW_SURFACEFORMAT_L8A8_SINT 0x127
423 #define BRW_SURFACEFORMAT_R8_UNORM 0x140
424 #define BRW_SURFACEFORMAT_R8_SNORM 0x141
425 #define BRW_SURFACEFORMAT_R8_SINT 0x142
426 #define BRW_SURFACEFORMAT_R8_UINT 0x143
427 #define BRW_SURFACEFORMAT_A8_UNORM 0x144
428 #define BRW_SURFACEFORMAT_I8_UNORM 0x145
429 #define BRW_SURFACEFORMAT_L8_UNORM 0x146
430 #define BRW_SURFACEFORMAT_P4A4_UNORM 0x147
431 #define BRW_SURFACEFORMAT_A4P4_UNORM 0x148
432 #define BRW_SURFACEFORMAT_R8_SSCALED 0x149
433 #define BRW_SURFACEFORMAT_R8_USCALED 0x14A
434 #define BRW_SURFACEFORMAT_P8_UNORM_PALETTE0 0x14B
435 #define BRW_SURFACEFORMAT_L8_UNORM_SRGB 0x14C
436 #define BRW_SURFACEFORMAT_P8_UNORM_PALETTE1 0x14D
437 #define BRW_SURFACEFORMAT_P4A4_UNORM_PALETTE1 0x14E
438 #define BRW_SURFACEFORMAT_A4P4_UNORM_PALETTE1 0x14F
439 #define BRW_SURFACEFORMAT_Y8_SNORM 0x150
440 #define BRW_SURFACEFORMAT_L8_UINT 0x152
441 #define BRW_SURFACEFORMAT_L8_SINT 0x153
442 #define BRW_SURFACEFORMAT_I8_UINT 0x154
443 #define BRW_SURFACEFORMAT_I8_SINT 0x155
444 #define BRW_SURFACEFORMAT_DXT1_RGB_SRGB 0x180
445 #define BRW_SURFACEFORMAT_R1_UINT 0x181
446 #define BRW_SURFACEFORMAT_YCRCB_NORMAL 0x182
447 #define BRW_SURFACEFORMAT_YCRCB_SWAPUVY 0x183
448 #define BRW_SURFACEFORMAT_P2_UNORM_PALETTE0 0x184
449 #define BRW_SURFACEFORMAT_P2_UNORM_PALETTE1 0x185
450 #define BRW_SURFACEFORMAT_BC1_UNORM 0x186
451 #define BRW_SURFACEFORMAT_BC2_UNORM 0x187
452 #define BRW_SURFACEFORMAT_BC3_UNORM 0x188
453 #define BRW_SURFACEFORMAT_BC4_UNORM 0x189
454 #define BRW_SURFACEFORMAT_BC5_UNORM 0x18A
455 #define BRW_SURFACEFORMAT_BC1_UNORM_SRGB 0x18B
456 #define BRW_SURFACEFORMAT_BC2_UNORM_SRGB 0x18C
457 #define BRW_SURFACEFORMAT_BC3_UNORM_SRGB 0x18D
458 #define BRW_SURFACEFORMAT_MONO8 0x18E
459 #define BRW_SURFACEFORMAT_YCRCB_SWAPUV 0x18F
460 #define BRW_SURFACEFORMAT_YCRCB_SWAPY 0x190
461 #define BRW_SURFACEFORMAT_DXT1_RGB 0x191
462 #define BRW_SURFACEFORMAT_FXT1 0x192
463 #define BRW_SURFACEFORMAT_R8G8B8_UNORM 0x193
464 #define BRW_SURFACEFORMAT_R8G8B8_SNORM 0x194
465 #define BRW_SURFACEFORMAT_R8G8B8_SSCALED 0x195
466 #define BRW_SURFACEFORMAT_R8G8B8_USCALED 0x196
467 #define BRW_SURFACEFORMAT_R64G64B64A64_FLOAT 0x197
468 #define BRW_SURFACEFORMAT_R64G64B64_FLOAT 0x198
469 #define BRW_SURFACEFORMAT_BC4_SNORM 0x199
470 #define BRW_SURFACEFORMAT_BC5_SNORM 0x19A
471 #define BRW_SURFACEFORMAT_R16G16B16_FLOAT 0x19B
472 #define BRW_SURFACEFORMAT_R16G16B16_UNORM 0x19C
473 #define BRW_SURFACEFORMAT_R16G16B16_SNORM 0x19D
474 #define BRW_SURFACEFORMAT_R16G16B16_SSCALED 0x19E
475 #define BRW_SURFACEFORMAT_R16G16B16_USCALED 0x19F
476 #define BRW_SURFACEFORMAT_BC6H_SF16 0x1A1
477 #define BRW_SURFACEFORMAT_BC7_UNORM 0x1A2
478 #define BRW_SURFACEFORMAT_BC7_UNORM_SRGB 0x1A3
479 #define BRW_SURFACEFORMAT_BC6H_UF16 0x1A4
480 #define BRW_SURFACEFORMAT_PLANAR_420_8 0x1A5
481 #define BRW_SURFACEFORMAT_R8G8B8_UNORM_SRGB 0x1A8
482 #define BRW_SURFACEFORMAT_ETC1_RGB8 0x1A9
483 #define BRW_SURFACEFORMAT_ETC2_RGB8 0x1AA
484 #define BRW_SURFACEFORMAT_EAC_R11 0x1AB
485 #define BRW_SURFACEFORMAT_EAC_RG11 0x1AC
486 #define BRW_SURFACEFORMAT_EAC_SIGNED_R11 0x1AD
487 #define BRW_SURFACEFORMAT_EAC_SIGNED_RG11 0x1AE
488 #define BRW_SURFACEFORMAT_ETC2_SRGB8 0x1AF
489 #define BRW_SURFACEFORMAT_R16G16B16_UINT 0x1B0
490 #define BRW_SURFACEFORMAT_R16G16B16_SINT 0x1B1
491 #define BRW_SURFACEFORMAT_R32_SFIXED 0x1B2
492 #define BRW_SURFACEFORMAT_R10G10B10A2_SNORM 0x1B3
493 #define BRW_SURFACEFORMAT_R10G10B10A2_USCALED 0x1B4
494 #define BRW_SURFACEFORMAT_R10G10B10A2_SSCALED 0x1B5
495 #define BRW_SURFACEFORMAT_R10G10B10A2_SINT 0x1B6
496 #define BRW_SURFACEFORMAT_B10G10R10A2_SNORM 0x1B7
497 #define BRW_SURFACEFORMAT_B10G10R10A2_USCALED 0x1B8
498 #define BRW_SURFACEFORMAT_B10G10R10A2_SSCALED 0x1B9
499 #define BRW_SURFACEFORMAT_B10G10R10A2_UINT 0x1BA
500 #define BRW_SURFACEFORMAT_B10G10R10A2_SINT 0x1BB
501 #define BRW_SURFACEFORMAT_R64G64B64A64_PASSTHRU 0x1BC
502 #define BRW_SURFACEFORMAT_R64G64B64_PASSTHRU 0x1BD
503 #define BRW_SURFACEFORMAT_ETC2_RGB8_PTA 0x1C0
504 #define BRW_SURFACEFORMAT_ETC2_SRGB8_PTA 0x1C1
505 #define BRW_SURFACEFORMAT_ETC2_EAC_RGBA8 0x1C2
506 #define BRW_SURFACEFORMAT_ETC2_EAC_SRGB8_A8 0x1C3
507 #define BRW_SURFACEFORMAT_R8G8B8_UINT 0x1C8
508 #define BRW_SURFACEFORMAT_R8G8B8_SINT 0x1C9
509 #define BRW_SURFACEFORMAT_RAW 0x1FF
510
511 #define GEN9_SURFACE_ASTC_HDR_FORMAT_BIT 0x100
512
513 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_4x4_U8sRGB 0x200
514 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x4_U8sRGB 0x208
515 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x5_U8sRGB 0x209
516 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x5_U8sRGB 0x211
517 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x6_U8sRGB 0x212
518 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x5_U8sRGB 0x221
519 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x6_U8sRGB 0x222
520 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x8_U8sRGB 0x224
521 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x5_U8sRGB 0x231
522 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x6_U8sRGB 0x232
523 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x8_U8sRGB 0x234
524 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x10_U8sRGB 0x236
525 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x10_U8sRGB 0x23E
526 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x12_U8sRGB 0x23F
527 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_4x4_FLT16 0x240
528 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x4_FLT16 0x248
529 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x5_FLT16 0x249
530 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x5_FLT16 0x251
531 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x6_FLT16 0x252
532 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x5_FLT16 0x261
533 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x6_FLT16 0x262
534 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x8_FLT16 0x264
535 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x5_FLT16 0x271
536 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x6_FLT16 0x272
537 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x8_FLT16 0x274
538 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x10_FLT16 0x276
539 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x10_FLT16 0x27E
540 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x12_FLT16 0x27F
541
542 #define BRW_SURFACE_FORMAT_SHIFT 18
543 #define BRW_SURFACE_FORMAT_MASK INTEL_MASK(26, 18)
544
545 #define BRW_SURFACERETURNFORMAT_FLOAT32 0
546 #define BRW_SURFACERETURNFORMAT_S1 1
547
548 #define BRW_SURFACE_TYPE_SHIFT 29
549 #define BRW_SURFACE_TYPE_MASK INTEL_MASK(31, 29)
550 #define BRW_SURFACE_1D 0
551 #define BRW_SURFACE_2D 1
552 #define BRW_SURFACE_3D 2
553 #define BRW_SURFACE_CUBE 3
554 #define BRW_SURFACE_BUFFER 4
555 #define BRW_SURFACE_NULL 7
556
557 #define GEN7_SURFACE_IS_ARRAY (1 << 28)
558 #define GEN7_SURFACE_VALIGN_2 (0 << 16)
559 #define GEN7_SURFACE_VALIGN_4 (1 << 16)
560 #define GEN7_SURFACE_HALIGN_4 (0 << 15)
561 #define GEN7_SURFACE_HALIGN_8 (1 << 15)
562 #define GEN7_SURFACE_TILING_NONE (0 << 13)
563 #define GEN7_SURFACE_TILING_X (2 << 13)
564 #define GEN7_SURFACE_TILING_Y (3 << 13)
565 #define GEN7_SURFACE_ARYSPC_FULL (0 << 10)
566 #define GEN7_SURFACE_ARYSPC_LOD0 (1 << 10)
567
568 /* Surface state DW1 */
569 #define GEN8_SURFACE_MOCS_SHIFT 24
570 #define GEN8_SURFACE_MOCS_MASK INTEL_MASK(30, 24)
571 #define GEN8_SURFACE_QPITCH_SHIFT 0
572 #define GEN8_SURFACE_QPITCH_MASK INTEL_MASK(14, 0)
573
574 /* Surface state DW2 */
575 #define BRW_SURFACE_HEIGHT_SHIFT 19
576 #define BRW_SURFACE_HEIGHT_MASK INTEL_MASK(31, 19)
577 #define BRW_SURFACE_WIDTH_SHIFT 6
578 #define BRW_SURFACE_WIDTH_MASK INTEL_MASK(18, 6)
579 #define BRW_SURFACE_LOD_SHIFT 2
580 #define BRW_SURFACE_LOD_MASK INTEL_MASK(5, 2)
581 #define GEN7_SURFACE_HEIGHT_SHIFT 16
582 #define GEN7_SURFACE_HEIGHT_MASK INTEL_MASK(29, 16)
583 #define GEN7_SURFACE_WIDTH_SHIFT 0
584 #define GEN7_SURFACE_WIDTH_MASK INTEL_MASK(13, 0)
585
586 /* Surface state DW3 */
587 #define BRW_SURFACE_DEPTH_SHIFT 21
588 #define BRW_SURFACE_DEPTH_MASK INTEL_MASK(31, 21)
589 #define BRW_SURFACE_PITCH_SHIFT 3
590 #define BRW_SURFACE_PITCH_MASK INTEL_MASK(19, 3)
591 #define BRW_SURFACE_TILED (1 << 1)
592 #define BRW_SURFACE_TILED_Y (1 << 0)
593 #define HSW_SURFACE_IS_INTEGER_FORMAT (1 << 18)
594
595 /* Surface state DW4 */
596 #define BRW_SURFACE_MIN_LOD_SHIFT 28
597 #define BRW_SURFACE_MIN_LOD_MASK INTEL_MASK(31, 28)
598 #define BRW_SURFACE_MIN_ARRAY_ELEMENT_SHIFT 17
599 #define BRW_SURFACE_MIN_ARRAY_ELEMENT_MASK INTEL_MASK(27, 17)
600 #define BRW_SURFACE_RENDER_TARGET_VIEW_EXTENT_SHIFT 8
601 #define BRW_SURFACE_RENDER_TARGET_VIEW_EXTENT_MASK INTEL_MASK(16, 8)
602 #define BRW_SURFACE_MULTISAMPLECOUNT_1 (0 << 4)
603 #define BRW_SURFACE_MULTISAMPLECOUNT_4 (2 << 4)
604 #define GEN7_SURFACE_MULTISAMPLECOUNT_1 (0 << 3)
605 #define GEN8_SURFACE_MULTISAMPLECOUNT_2 (1 << 3)
606 #define GEN7_SURFACE_MULTISAMPLECOUNT_4 (2 << 3)
607 #define GEN7_SURFACE_MULTISAMPLECOUNT_8 (3 << 3)
608 #define GEN8_SURFACE_MULTISAMPLECOUNT_16 (4 << 3)
609 #define GEN7_SURFACE_MSFMT_MSS (0 << 6)
610 #define GEN7_SURFACE_MSFMT_DEPTH_STENCIL (1 << 6)
611 #define GEN7_SURFACE_MIN_ARRAY_ELEMENT_SHIFT 18
612 #define GEN7_SURFACE_MIN_ARRAY_ELEMENT_MASK INTEL_MASK(28, 18)
613 #define GEN7_SURFACE_RENDER_TARGET_VIEW_EXTENT_SHIFT 7
614 #define GEN7_SURFACE_RENDER_TARGET_VIEW_EXTENT_MASK INTEL_MASK(17, 7)
615
616 /* Surface state DW5 */
617 #define BRW_SURFACE_X_OFFSET_SHIFT 25
618 #define BRW_SURFACE_X_OFFSET_MASK INTEL_MASK(31, 25)
619 #define BRW_SURFACE_VERTICAL_ALIGN_ENABLE (1 << 24)
620 #define BRW_SURFACE_Y_OFFSET_SHIFT 20
621 #define BRW_SURFACE_Y_OFFSET_MASK INTEL_MASK(23, 20)
622 #define GEN7_SURFACE_MIN_LOD_SHIFT 4
623 #define GEN7_SURFACE_MIN_LOD_MASK INTEL_MASK(7, 4)
624 #define GEN8_SURFACE_Y_OFFSET_SHIFT 21
625 #define GEN8_SURFACE_Y_OFFSET_MASK INTEL_MASK(23, 21)
626
627 #define GEN7_SURFACE_MOCS_SHIFT 16
628 #define GEN7_SURFACE_MOCS_MASK INTEL_MASK(19, 16)
629
630 #define GEN9_SURFACE_TRMODE_SHIFT 18
631 #define GEN9_SURFACE_TRMODE_MASK INTEL_MASK(19, 18)
632 #define GEN9_SURFACE_TRMODE_NONE 0
633 #define GEN9_SURFACE_TRMODE_TILEYF 1
634 #define GEN9_SURFACE_TRMODE_TILEYS 2
635
636 #define GEN9_SURFACE_MIP_TAIL_START_LOD_SHIFT 8
637 #define GEN9_SURFACE_MIP_TAIL_START_LOD_MASK INTEL_MASK(11, 8)
638
639 /* Surface state DW6 */
640 #define GEN7_SURFACE_MCS_ENABLE (1 << 0)
641 #define GEN7_SURFACE_MCS_PITCH_SHIFT 3
642 #define GEN7_SURFACE_MCS_PITCH_MASK INTEL_MASK(11, 3)
643 #define GEN8_SURFACE_AUX_QPITCH_SHIFT 16
644 #define GEN8_SURFACE_AUX_QPITCH_MASK INTEL_MASK(30, 16)
645 #define GEN8_SURFACE_AUX_PITCH_SHIFT 3
646 #define GEN8_SURFACE_AUX_PITCH_MASK INTEL_MASK(11, 3)
647 #define GEN8_SURFACE_AUX_MODE_MASK INTEL_MASK(2, 0)
648
649 #define GEN8_SURFACE_AUX_MODE_NONE 0
650 #define GEN8_SURFACE_AUX_MODE_MCS 1
651 #define GEN8_SURFACE_AUX_MODE_APPEND 2
652 #define GEN8_SURFACE_AUX_MODE_HIZ 3
653 #define GEN9_SURFACE_AUX_MODE_CCS_E 5
654
655 /* Surface state DW7 */
656 #define GEN9_SURFACE_RT_COMPRESSION_SHIFT 30
657 #define GEN9_SURFACE_RT_COMPRESSION_MASK INTEL_MASK(30, 30)
658 #define GEN7_SURFACE_CLEAR_COLOR_SHIFT 28
659 #define GEN7_SURFACE_SCS_R_SHIFT 25
660 #define GEN7_SURFACE_SCS_R_MASK INTEL_MASK(27, 25)
661 #define GEN7_SURFACE_SCS_G_SHIFT 22
662 #define GEN7_SURFACE_SCS_G_MASK INTEL_MASK(24, 22)
663 #define GEN7_SURFACE_SCS_B_SHIFT 19
664 #define GEN7_SURFACE_SCS_B_MASK INTEL_MASK(21, 19)
665 #define GEN7_SURFACE_SCS_A_SHIFT 16
666 #define GEN7_SURFACE_SCS_A_MASK INTEL_MASK(18, 16)
667
668 /* The actual swizzle values/what channel to use */
669 #define HSW_SCS_ZERO 0
670 #define HSW_SCS_ONE 1
671 #define HSW_SCS_RED 4
672 #define HSW_SCS_GREEN 5
673 #define HSW_SCS_BLUE 6
674 #define HSW_SCS_ALPHA 7
675
676 /* SAMPLER_STATE DW0 */
677 #define BRW_SAMPLER_DISABLE (1 << 31)
678 #define BRW_SAMPLER_LOD_PRECLAMP_ENABLE (1 << 28)
679 #define GEN6_SAMPLER_MIN_MAG_NOT_EQUAL (1 << 27) /* Gen6 only */
680 #define BRW_SAMPLER_BASE_MIPLEVEL_MASK INTEL_MASK(26, 22)
681 #define BRW_SAMPLER_BASE_MIPLEVEL_SHIFT 22
682 #define BRW_SAMPLER_MIP_FILTER_MASK INTEL_MASK(21, 20)
683 #define BRW_SAMPLER_MIP_FILTER_SHIFT 20
684 #define BRW_SAMPLER_MAG_FILTER_MASK INTEL_MASK(19, 17)
685 #define BRW_SAMPLER_MAG_FILTER_SHIFT 17
686 #define BRW_SAMPLER_MIN_FILTER_MASK INTEL_MASK(16, 14)
687 #define BRW_SAMPLER_MIN_FILTER_SHIFT 14
688 #define GEN4_SAMPLER_LOD_BIAS_MASK INTEL_MASK(13, 3)
689 #define GEN4_SAMPLER_LOD_BIAS_SHIFT 3
690 #define GEN4_SAMPLER_SHADOW_FUNCTION_MASK INTEL_MASK(2, 0)
691 #define GEN4_SAMPLER_SHADOW_FUNCTION_SHIFT 0
692
693 #define GEN7_SAMPLER_LOD_BIAS_MASK INTEL_MASK(13, 1)
694 #define GEN7_SAMPLER_LOD_BIAS_SHIFT 1
695 #define GEN7_SAMPLER_EWA_ANISOTROPIC_ALGORITHM (1 << 0)
696
697 /* SAMPLER_STATE DW1 */
698 #define GEN4_SAMPLER_MIN_LOD_MASK INTEL_MASK(31, 22)
699 #define GEN4_SAMPLER_MIN_LOD_SHIFT 22
700 #define GEN4_SAMPLER_MAX_LOD_MASK INTEL_MASK(21, 12)
701 #define GEN4_SAMPLER_MAX_LOD_SHIFT 12
702 #define GEN4_SAMPLER_CUBE_CONTROL_OVERRIDE (1 << 9)
703 /* Wrap modes are in DW1 on Gen4-6 and DW3 on Gen7+ */
704 #define BRW_SAMPLER_TCX_WRAP_MODE_MASK INTEL_MASK(8, 6)
705 #define BRW_SAMPLER_TCX_WRAP_MODE_SHIFT 6
706 #define BRW_SAMPLER_TCY_WRAP_MODE_MASK INTEL_MASK(5, 3)
707 #define BRW_SAMPLER_TCY_WRAP_MODE_SHIFT 3
708 #define BRW_SAMPLER_TCZ_WRAP_MODE_MASK INTEL_MASK(2, 0)
709 #define BRW_SAMPLER_TCZ_WRAP_MODE_SHIFT 0
710
711 #define GEN7_SAMPLER_MIN_LOD_MASK INTEL_MASK(31, 20)
712 #define GEN7_SAMPLER_MIN_LOD_SHIFT 20
713 #define GEN7_SAMPLER_MAX_LOD_MASK INTEL_MASK(19, 8)
714 #define GEN7_SAMPLER_MAX_LOD_SHIFT 8
715 #define GEN7_SAMPLER_SHADOW_FUNCTION_MASK INTEL_MASK(3, 1)
716 #define GEN7_SAMPLER_SHADOW_FUNCTION_SHIFT 1
717 #define GEN7_SAMPLER_CUBE_CONTROL_OVERRIDE (1 << 0)
718
719 /* SAMPLER_STATE DW2 - border color pointer */
720
721 /* SAMPLER_STATE DW3 */
722 #define BRW_SAMPLER_MAX_ANISOTROPY_MASK INTEL_MASK(21, 19)
723 #define BRW_SAMPLER_MAX_ANISOTROPY_SHIFT 19
724 #define BRW_SAMPLER_ADDRESS_ROUNDING_MASK INTEL_MASK(18, 13)
725 #define BRW_SAMPLER_ADDRESS_ROUNDING_SHIFT 13
726 #define GEN7_SAMPLER_NON_NORMALIZED_COORDINATES (1 << 10)
727 /* Gen7+ wrap modes reuse the same BRW_SAMPLER_TC*_WRAP_MODE enums. */
728 #define GEN6_SAMPLER_NON_NORMALIZED_COORDINATES (1 << 0)
729
730 enum brw_wrap_mode {
731 BRW_TEXCOORDMODE_WRAP = 0,
732 BRW_TEXCOORDMODE_MIRROR = 1,
733 BRW_TEXCOORDMODE_CLAMP = 2,
734 BRW_TEXCOORDMODE_CUBE = 3,
735 BRW_TEXCOORDMODE_CLAMP_BORDER = 4,
736 BRW_TEXCOORDMODE_MIRROR_ONCE = 5,
737 GEN8_TEXCOORDMODE_HALF_BORDER = 6,
738 };
739
740 #define BRW_THREAD_PRIORITY_NORMAL 0
741 #define BRW_THREAD_PRIORITY_HIGH 1
742
743 #define BRW_TILEWALK_XMAJOR 0
744 #define BRW_TILEWALK_YMAJOR 1
745
746 #define BRW_VERTEX_SUBPIXEL_PRECISION_8BITS 0
747 #define BRW_VERTEX_SUBPIXEL_PRECISION_4BITS 1
748
749 /* Execution Unit (EU) defines
750 */
751
752 #define BRW_ALIGN_1 0
753 #define BRW_ALIGN_16 1
754
755 #define BRW_ADDRESS_DIRECT 0
756 #define BRW_ADDRESS_REGISTER_INDIRECT_REGISTER 1
757
758 #define BRW_CHANNEL_X 0
759 #define BRW_CHANNEL_Y 1
760 #define BRW_CHANNEL_Z 2
761 #define BRW_CHANNEL_W 3
762
763 enum brw_compression {
764 BRW_COMPRESSION_NONE = 0,
765 BRW_COMPRESSION_2NDHALF = 1,
766 BRW_COMPRESSION_COMPRESSED = 2,
767 };
768
769 #define GEN6_COMPRESSION_1Q 0
770 #define GEN6_COMPRESSION_2Q 1
771 #define GEN6_COMPRESSION_3Q 2
772 #define GEN6_COMPRESSION_4Q 3
773 #define GEN6_COMPRESSION_1H 0
774 #define GEN6_COMPRESSION_2H 2
775
776 enum PACKED brw_conditional_mod {
777 BRW_CONDITIONAL_NONE = 0,
778 BRW_CONDITIONAL_Z = 1,
779 BRW_CONDITIONAL_NZ = 2,
780 BRW_CONDITIONAL_EQ = 1, /* Z */
781 BRW_CONDITIONAL_NEQ = 2, /* NZ */
782 BRW_CONDITIONAL_G = 3,
783 BRW_CONDITIONAL_GE = 4,
784 BRW_CONDITIONAL_L = 5,
785 BRW_CONDITIONAL_LE = 6,
786 BRW_CONDITIONAL_R = 7, /* Gen <= 5 */
787 BRW_CONDITIONAL_O = 8,
788 BRW_CONDITIONAL_U = 9,
789 };
790
791 #define BRW_DEBUG_NONE 0
792 #define BRW_DEBUG_BREAKPOINT 1
793
794 #define BRW_DEPENDENCY_NORMAL 0
795 #define BRW_DEPENDENCY_NOTCLEARED 1
796 #define BRW_DEPENDENCY_NOTCHECKED 2
797 #define BRW_DEPENDENCY_DISABLE 3
798
799 enum PACKED brw_execution_size {
800 BRW_EXECUTE_1 = 0,
801 BRW_EXECUTE_2 = 1,
802 BRW_EXECUTE_4 = 2,
803 BRW_EXECUTE_8 = 3,
804 BRW_EXECUTE_16 = 4,
805 BRW_EXECUTE_32 = 5,
806 };
807
808 enum PACKED brw_horizontal_stride {
809 BRW_HORIZONTAL_STRIDE_0 = 0,
810 BRW_HORIZONTAL_STRIDE_1 = 1,
811 BRW_HORIZONTAL_STRIDE_2 = 2,
812 BRW_HORIZONTAL_STRIDE_4 = 3,
813 };
814
815 #define BRW_INSTRUCTION_NORMAL 0
816 #define BRW_INSTRUCTION_SATURATE 1
817
818 #define BRW_MASK_ENABLE 0
819 #define BRW_MASK_DISABLE 1
820
821 /** @{
822 *
823 * Gen6 has replaced "mask enable/disable" with WECtrl, which is
824 * effectively the same but much simpler to think about. Now, there
825 * are two contributors ANDed together to whether channels are
826 * executed: The predication on the instruction, and the channel write
827 * enable.
828 */
829 /**
830 * This is the default value. It means that a channel's write enable is set
831 * if the per-channel IP is pointing at this instruction.
832 */
833 #define BRW_WE_NORMAL 0
834 /**
835 * This is used like BRW_MASK_DISABLE, and causes all channels to have
836 * their write enable set. Note that predication still contributes to
837 * whether the channel actually gets written.
838 */
839 #define BRW_WE_ALL 1
840 /** @} */
841
842 enum opcode {
843 /* These are the actual hardware opcodes. */
844 BRW_OPCODE_ILLEGAL = 0,
845 BRW_OPCODE_MOV = 1,
846 BRW_OPCODE_SEL = 2,
847 BRW_OPCODE_MOVI = 3, /**< G45+ */
848 BRW_OPCODE_NOT = 4,
849 BRW_OPCODE_AND = 5,
850 BRW_OPCODE_OR = 6,
851 BRW_OPCODE_XOR = 7,
852 BRW_OPCODE_SHR = 8,
853 BRW_OPCODE_SHL = 9,
854 BRW_OPCODE_DIM = 10, /**< Gen7.5 only */ /* Reused */
855 // BRW_OPCODE_SMOV = 10, /**< Gen8+ */ /* Reused */
856 /* Reserved - 11 */
857 BRW_OPCODE_ASR = 12,
858 /* Reserved - 13-15 */
859 BRW_OPCODE_CMP = 16,
860 BRW_OPCODE_CMPN = 17,
861 BRW_OPCODE_CSEL = 18, /**< Gen8+ */
862 BRW_OPCODE_F32TO16 = 19, /**< Gen7 only */
863 BRW_OPCODE_F16TO32 = 20, /**< Gen7 only */
864 /* Reserved - 21-22 */
865 BRW_OPCODE_BFREV = 23, /**< Gen7+ */
866 BRW_OPCODE_BFE = 24, /**< Gen7+ */
867 BRW_OPCODE_BFI1 = 25, /**< Gen7+ */
868 BRW_OPCODE_BFI2 = 26, /**< Gen7+ */
869 /* Reserved - 27-31 */
870 BRW_OPCODE_JMPI = 32,
871 // BRW_OPCODE_BRD = 33, /**< Gen7+ */
872 BRW_OPCODE_IF = 34,
873 BRW_OPCODE_IFF = 35, /**< Pre-Gen6 */ /* Reused */
874 // BRW_OPCODE_BRC = 35, /**< Gen7+ */ /* Reused */
875 BRW_OPCODE_ELSE = 36,
876 BRW_OPCODE_ENDIF = 37,
877 BRW_OPCODE_DO = 38, /**< Pre-Gen6 */ /* Reused */
878 // BRW_OPCODE_CASE = 38, /**< Gen6 only */ /* Reused */
879 BRW_OPCODE_WHILE = 39,
880 BRW_OPCODE_BREAK = 40,
881 BRW_OPCODE_CONTINUE = 41,
882 BRW_OPCODE_HALT = 42,
883 // BRW_OPCODE_CALLA = 43, /**< Gen7.5+ */
884 // BRW_OPCODE_MSAVE = 44, /**< Pre-Gen6 */ /* Reused */
885 // BRW_OPCODE_CALL = 44, /**< Gen6+ */ /* Reused */
886 // BRW_OPCODE_MREST = 45, /**< Pre-Gen6 */ /* Reused */
887 // BRW_OPCODE_RET = 45, /**< Gen6+ */ /* Reused */
888 // BRW_OPCODE_PUSH = 46, /**< Pre-Gen6 */ /* Reused */
889 // BRW_OPCODE_FORK = 46, /**< Gen6 only */ /* Reused */
890 // BRW_OPCODE_GOTO = 46, /**< Gen8+ */ /* Reused */
891 // BRW_OPCODE_POP = 47, /**< Pre-Gen6 */
892 BRW_OPCODE_WAIT = 48,
893 BRW_OPCODE_SEND = 49,
894 BRW_OPCODE_SENDC = 50,
895 BRW_OPCODE_SENDS = 51, /**< Gen9+ */
896 BRW_OPCODE_SENDSC = 52, /**< Gen9+ */
897 /* Reserved 53-55 */
898 BRW_OPCODE_MATH = 56, /**< Gen6+ */
899 /* Reserved 57-63 */
900 BRW_OPCODE_ADD = 64,
901 BRW_OPCODE_MUL = 65,
902 BRW_OPCODE_AVG = 66,
903 BRW_OPCODE_FRC = 67,
904 BRW_OPCODE_RNDU = 68,
905 BRW_OPCODE_RNDD = 69,
906 BRW_OPCODE_RNDE = 70,
907 BRW_OPCODE_RNDZ = 71,
908 BRW_OPCODE_MAC = 72,
909 BRW_OPCODE_MACH = 73,
910 BRW_OPCODE_LZD = 74,
911 BRW_OPCODE_FBH = 75, /**< Gen7+ */
912 BRW_OPCODE_FBL = 76, /**< Gen7+ */
913 BRW_OPCODE_CBIT = 77, /**< Gen7+ */
914 BRW_OPCODE_ADDC = 78, /**< Gen7+ */
915 BRW_OPCODE_SUBB = 79, /**< Gen7+ */
916 BRW_OPCODE_SAD2 = 80,
917 BRW_OPCODE_SADA2 = 81,
918 /* Reserved 82-83 */
919 BRW_OPCODE_DP4 = 84,
920 BRW_OPCODE_DPH = 85,
921 BRW_OPCODE_DP3 = 86,
922 BRW_OPCODE_DP2 = 87,
923 /* Reserved 88 */
924 BRW_OPCODE_LINE = 89,
925 BRW_OPCODE_PLN = 90, /**< G45+ */
926 BRW_OPCODE_MAD = 91, /**< Gen6+ */
927 BRW_OPCODE_LRP = 92, /**< Gen6+ */
928 // BRW_OPCODE_MADM = 93, /**< Gen8+ */
929 /* Reserved 94-124 */
930 BRW_OPCODE_NENOP = 125, /**< G45 only */
931 BRW_OPCODE_NOP = 126,
932 /* Reserved 127 */
933
934 /* These are compiler backend opcodes that get translated into other
935 * instructions.
936 */
937 FS_OPCODE_FB_WRITE = 128,
938
939 /**
940 * Same as FS_OPCODE_FB_WRITE but expects its arguments separately as
941 * individual sources instead of as a single payload blob. The
942 * position/ordering of the arguments are defined by the enum
943 * fb_write_logical_srcs.
944 */
945 FS_OPCODE_FB_WRITE_LOGICAL,
946
947 FS_OPCODE_REP_FB_WRITE,
948
949 FS_OPCODE_FB_READ,
950 FS_OPCODE_FB_READ_LOGICAL,
951
952 SHADER_OPCODE_RCP,
953 SHADER_OPCODE_RSQ,
954 SHADER_OPCODE_SQRT,
955 SHADER_OPCODE_EXP2,
956 SHADER_OPCODE_LOG2,
957 SHADER_OPCODE_POW,
958 SHADER_OPCODE_INT_QUOTIENT,
959 SHADER_OPCODE_INT_REMAINDER,
960 SHADER_OPCODE_SIN,
961 SHADER_OPCODE_COS,
962
963 /**
964 * Texture sampling opcodes.
965 *
966 * LOGICAL opcodes are eventually translated to the matching non-LOGICAL
967 * opcode but instead of taking a single payload blob they expect their
968 * arguments separately as individual sources. The position/ordering of the
969 * arguments are defined by the enum tex_logical_srcs.
970 */
971 SHADER_OPCODE_TEX,
972 SHADER_OPCODE_TEX_LOGICAL,
973 SHADER_OPCODE_TXD,
974 SHADER_OPCODE_TXD_LOGICAL,
975 SHADER_OPCODE_TXF,
976 SHADER_OPCODE_TXF_LOGICAL,
977 SHADER_OPCODE_TXF_LZ,
978 SHADER_OPCODE_TXL,
979 SHADER_OPCODE_TXL_LOGICAL,
980 SHADER_OPCODE_TXL_LZ,
981 SHADER_OPCODE_TXS,
982 SHADER_OPCODE_TXS_LOGICAL,
983 FS_OPCODE_TXB,
984 FS_OPCODE_TXB_LOGICAL,
985 SHADER_OPCODE_TXF_CMS,
986 SHADER_OPCODE_TXF_CMS_LOGICAL,
987 SHADER_OPCODE_TXF_CMS_W,
988 SHADER_OPCODE_TXF_CMS_W_LOGICAL,
989 SHADER_OPCODE_TXF_UMS,
990 SHADER_OPCODE_TXF_UMS_LOGICAL,
991 SHADER_OPCODE_TXF_MCS,
992 SHADER_OPCODE_TXF_MCS_LOGICAL,
993 SHADER_OPCODE_LOD,
994 SHADER_OPCODE_LOD_LOGICAL,
995 SHADER_OPCODE_TG4,
996 SHADER_OPCODE_TG4_LOGICAL,
997 SHADER_OPCODE_TG4_OFFSET,
998 SHADER_OPCODE_TG4_OFFSET_LOGICAL,
999 SHADER_OPCODE_SAMPLEINFO,
1000 SHADER_OPCODE_SAMPLEINFO_LOGICAL,
1001
1002 /**
1003 * Combines multiple sources of size 1 into a larger virtual GRF.
1004 * For example, parameters for a send-from-GRF message. Or, updating
1005 * channels of a size 4 VGRF used to store vec4s such as texturing results.
1006 *
1007 * This will be lowered into MOVs from each source to consecutive offsets
1008 * of the destination VGRF.
1009 *
1010 * src[0] may be BAD_FILE. If so, the lowering pass skips emitting the MOV,
1011 * but still reserves the first channel of the destination VGRF. This can be
1012 * used to reserve space for, say, a message header set up by the generators.
1013 */
1014 SHADER_OPCODE_LOAD_PAYLOAD,
1015
1016 /**
1017 * Packs a number of sources into a single value. Unlike LOAD_PAYLOAD, this
1018 * acts intra-channel, obtaining the final value for each channel by
1019 * combining the sources values for the same channel, the first source
1020 * occupying the lowest bits and the last source occupying the highest
1021 * bits.
1022 */
1023 FS_OPCODE_PACK,
1024
1025 SHADER_OPCODE_SHADER_TIME_ADD,
1026
1027 /**
1028 * Typed and untyped surface access opcodes.
1029 *
1030 * LOGICAL opcodes are eventually translated to the matching non-LOGICAL
1031 * opcode but instead of taking a single payload blob they expect their
1032 * arguments separately as individual sources:
1033 *
1034 * Source 0: [required] Surface coordinates.
1035 * Source 1: [optional] Operation source.
1036 * Source 2: [required] Surface index.
1037 * Source 3: [required] Number of coordinate components (as UD immediate).
1038 * Source 4: [required] Opcode-specific control immediate, same as source 2
1039 * of the matching non-LOGICAL opcode.
1040 */
1041 SHADER_OPCODE_UNTYPED_ATOMIC,
1042 SHADER_OPCODE_UNTYPED_ATOMIC_LOGICAL,
1043 SHADER_OPCODE_UNTYPED_SURFACE_READ,
1044 SHADER_OPCODE_UNTYPED_SURFACE_READ_LOGICAL,
1045 SHADER_OPCODE_UNTYPED_SURFACE_WRITE,
1046 SHADER_OPCODE_UNTYPED_SURFACE_WRITE_LOGICAL,
1047
1048 SHADER_OPCODE_TYPED_ATOMIC,
1049 SHADER_OPCODE_TYPED_ATOMIC_LOGICAL,
1050 SHADER_OPCODE_TYPED_SURFACE_READ,
1051 SHADER_OPCODE_TYPED_SURFACE_READ_LOGICAL,
1052 SHADER_OPCODE_TYPED_SURFACE_WRITE,
1053 SHADER_OPCODE_TYPED_SURFACE_WRITE_LOGICAL,
1054
1055 SHADER_OPCODE_MEMORY_FENCE,
1056
1057 SHADER_OPCODE_GEN4_SCRATCH_READ,
1058 SHADER_OPCODE_GEN4_SCRATCH_WRITE,
1059 SHADER_OPCODE_GEN7_SCRATCH_READ,
1060
1061 /**
1062 * Gen8+ SIMD8 URB Read messages.
1063 */
1064 SHADER_OPCODE_URB_READ_SIMD8,
1065 SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT,
1066
1067 SHADER_OPCODE_URB_WRITE_SIMD8,
1068 SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT,
1069 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED,
1070 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT,
1071
1072 /**
1073 * Return the index of an arbitrary live channel (i.e. one of the channels
1074 * enabled in the current execution mask) and assign it to the first
1075 * component of the destination. Expected to be used as input for the
1076 * BROADCAST pseudo-opcode.
1077 */
1078 SHADER_OPCODE_FIND_LIVE_CHANNEL,
1079
1080 /**
1081 * Pick the channel from its first source register given by the index
1082 * specified as second source. Useful for variable indexing of surfaces.
1083 *
1084 * Note that because the result of this instruction is by definition
1085 * uniform and it can always be splatted to multiple channels using a
1086 * scalar regioning mode, only the first channel of the destination region
1087 * is guaranteed to be updated, which implies that BROADCAST instructions
1088 * should usually be marked force_writemask_all.
1089 */
1090 SHADER_OPCODE_BROADCAST,
1091
1092 VEC4_OPCODE_MOV_BYTES,
1093 VEC4_OPCODE_PACK_BYTES,
1094 VEC4_OPCODE_UNPACK_UNIFORM,
1095 VEC4_OPCODE_FROM_DOUBLE,
1096 VEC4_OPCODE_TO_DOUBLE,
1097 VEC4_OPCODE_PICK_LOW_32BIT,
1098 VEC4_OPCODE_PICK_HIGH_32BIT,
1099 VEC4_OPCODE_SET_LOW_32BIT,
1100 VEC4_OPCODE_SET_HIGH_32BIT,
1101
1102 FS_OPCODE_DDX_COARSE,
1103 FS_OPCODE_DDX_FINE,
1104 /**
1105 * Compute dFdy(), dFdyCoarse(), or dFdyFine().
1106 */
1107 FS_OPCODE_DDY_COARSE,
1108 FS_OPCODE_DDY_FINE,
1109 FS_OPCODE_CINTERP,
1110 FS_OPCODE_LINTERP,
1111 FS_OPCODE_PIXEL_X,
1112 FS_OPCODE_PIXEL_Y,
1113 FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD,
1114 FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD_GEN7,
1115 FS_OPCODE_VARYING_PULL_CONSTANT_LOAD_GEN4,
1116 FS_OPCODE_VARYING_PULL_CONSTANT_LOAD_GEN7,
1117 FS_OPCODE_VARYING_PULL_CONSTANT_LOAD_LOGICAL,
1118 FS_OPCODE_GET_BUFFER_SIZE,
1119 FS_OPCODE_MOV_DISPATCH_TO_FLAGS,
1120 FS_OPCODE_DISCARD_JUMP,
1121 FS_OPCODE_SET_SAMPLE_ID,
1122 FS_OPCODE_PACK_HALF_2x16_SPLIT,
1123 FS_OPCODE_UNPACK_HALF_2x16_SPLIT_X,
1124 FS_OPCODE_UNPACK_HALF_2x16_SPLIT_Y,
1125 FS_OPCODE_PLACEHOLDER_HALT,
1126 FS_OPCODE_INTERPOLATE_AT_SAMPLE,
1127 FS_OPCODE_INTERPOLATE_AT_SHARED_OFFSET,
1128 FS_OPCODE_INTERPOLATE_AT_PER_SLOT_OFFSET,
1129
1130 VS_OPCODE_URB_WRITE,
1131 VS_OPCODE_PULL_CONSTANT_LOAD,
1132 VS_OPCODE_PULL_CONSTANT_LOAD_GEN7,
1133 VS_OPCODE_SET_SIMD4X2_HEADER_GEN9,
1134
1135 VS_OPCODE_GET_BUFFER_SIZE,
1136
1137 VS_OPCODE_UNPACK_FLAGS_SIMD4X2,
1138
1139 /**
1140 * Write geometry shader output data to the URB.
1141 *
1142 * Unlike VS_OPCODE_URB_WRITE, this opcode doesn't do an implied move from
1143 * R0 to the first MRF. This allows the geometry shader to override the
1144 * "Slot {0,1} Offset" fields in the message header.
1145 */
1146 GS_OPCODE_URB_WRITE,
1147
1148 /**
1149 * Write geometry shader output data to the URB and request a new URB
1150 * handle (gen6).
1151 *
1152 * This opcode doesn't do an implied move from R0 to the first MRF.
1153 */
1154 GS_OPCODE_URB_WRITE_ALLOCATE,
1155
1156 /**
1157 * Terminate the geometry shader thread by doing an empty URB write.
1158 *
1159 * This opcode doesn't do an implied move from R0 to the first MRF. This
1160 * allows the geometry shader to override the "GS Number of Output Vertices
1161 * for Slot {0,1}" fields in the message header.
1162 */
1163 GS_OPCODE_THREAD_END,
1164
1165 /**
1166 * Set the "Slot {0,1} Offset" fields of a URB_WRITE message header.
1167 *
1168 * - dst is the MRF containing the message header.
1169 *
1170 * - src0.x indicates which portion of the URB should be written to (e.g. a
1171 * vertex number)
1172 *
1173 * - src1 is an immediate multiplier which will be applied to src0
1174 * (e.g. the size of a single vertex in the URB).
1175 *
1176 * Note: the hardware will apply this offset *in addition to* the offset in
1177 * vec4_instruction::offset.
1178 */
1179 GS_OPCODE_SET_WRITE_OFFSET,
1180
1181 /**
1182 * Set the "GS Number of Output Vertices for Slot {0,1}" fields of a
1183 * URB_WRITE message header.
1184 *
1185 * - dst is the MRF containing the message header.
1186 *
1187 * - src0.x is the vertex count. The upper 16 bits will be ignored.
1188 */
1189 GS_OPCODE_SET_VERTEX_COUNT,
1190
1191 /**
1192 * Set DWORD 2 of dst to the value in src.
1193 */
1194 GS_OPCODE_SET_DWORD_2,
1195
1196 /**
1197 * Prepare the dst register for storage in the "Channel Mask" fields of a
1198 * URB_WRITE message header.
1199 *
1200 * DWORD 4 of dst is shifted left by 4 bits, so that later,
1201 * GS_OPCODE_SET_CHANNEL_MASKS can OR DWORDs 0 and 4 together to form the
1202 * final channel mask.
1203 *
1204 * Note: since GS_OPCODE_SET_CHANNEL_MASKS ORs DWORDs 0 and 4 together to
1205 * form the final channel mask, DWORDs 0 and 4 of the dst register must not
1206 * have any extraneous bits set prior to execution of this opcode (that is,
1207 * they should be in the range 0x0 to 0xf).
1208 */
1209 GS_OPCODE_PREPARE_CHANNEL_MASKS,
1210
1211 /**
1212 * Set the "Channel Mask" fields of a URB_WRITE message header.
1213 *
1214 * - dst is the MRF containing the message header.
1215 *
1216 * - src.x is the channel mask, as prepared by
1217 * GS_OPCODE_PREPARE_CHANNEL_MASKS. DWORDs 0 and 4 are OR'ed together to
1218 * form the final channel mask.
1219 */
1220 GS_OPCODE_SET_CHANNEL_MASKS,
1221
1222 /**
1223 * Get the "Instance ID" fields from the payload.
1224 *
1225 * - dst is the GRF for gl_InvocationID.
1226 */
1227 GS_OPCODE_GET_INSTANCE_ID,
1228
1229 /**
1230 * Send a FF_SYNC message to allocate initial URB handles (gen6).
1231 *
1232 * - dst will be used as the writeback register for the FF_SYNC operation.
1233 *
1234 * - src0 is the number of primitives written.
1235 *
1236 * - src1 is the value to hold in M0.0: number of SO vertices to write
1237 * and number of SO primitives needed. Its value will be overwritten
1238 * with the SVBI values if transform feedback is enabled.
1239 *
1240 * Note: This opcode uses an implicit MRF register for the ff_sync message
1241 * header, so the caller is expected to set inst->base_mrf and initialize
1242 * that MRF register to r0. This opcode will also write to this MRF register
1243 * to include the allocated URB handle so it can then be reused directly as
1244 * the header in the URB write operation we are allocating the handle for.
1245 */
1246 GS_OPCODE_FF_SYNC,
1247
1248 /**
1249 * Move r0.1 (which holds PrimitiveID information in gen6) to a separate
1250 * register.
1251 *
1252 * - dst is the GRF where PrimitiveID information will be moved.
1253 */
1254 GS_OPCODE_SET_PRIMITIVE_ID,
1255
1256 /**
1257 * Write transform feedback data to the SVB by sending a SVB WRITE message.
1258 * Used in gen6.
1259 *
1260 * - dst is the MRF register containing the message header.
1261 *
1262 * - src0 is the register where the vertex data is going to be copied from.
1263 *
1264 * - src1 is the destination register when write commit occurs.
1265 */
1266 GS_OPCODE_SVB_WRITE,
1267
1268 /**
1269 * Set destination index in the SVB write message payload (M0.5). Used
1270 * in gen6 for transform feedback.
1271 *
1272 * - dst is the header to save the destination indices for SVB WRITE.
1273 * - src is the register that holds the destination indices value.
1274 */
1275 GS_OPCODE_SVB_SET_DST_INDEX,
1276
1277 /**
1278 * Prepare Mx.0 subregister for being used in the FF_SYNC message header.
1279 * Used in gen6 for transform feedback.
1280 *
1281 * - dst will hold the register with the final Mx.0 value.
1282 *
1283 * - src0 has the number of vertices emitted in SO (NumSOVertsToWrite)
1284 *
1285 * - src1 has the number of needed primitives for SO (NumSOPrimsNeeded)
1286 *
1287 * - src2 is the value to hold in M0: number of SO vertices to write
1288 * and number of SO primitives needed.
1289 */
1290 GS_OPCODE_FF_SYNC_SET_PRIMITIVES,
1291
1292 /**
1293 * Terminate the compute shader.
1294 */
1295 CS_OPCODE_CS_TERMINATE,
1296
1297 /**
1298 * GLSL barrier()
1299 */
1300 SHADER_OPCODE_BARRIER,
1301
1302 /**
1303 * Calculate the high 32-bits of a 32x32 multiply.
1304 */
1305 SHADER_OPCODE_MULH,
1306
1307 /**
1308 * A MOV that uses VxH indirect addressing.
1309 *
1310 * Source 0: A register to start from (HW_REG).
1311 * Source 1: An indirect offset (in bytes, UD GRF).
1312 * Source 2: The length of the region that could be accessed (in bytes,
1313 * UD immediate).
1314 */
1315 SHADER_OPCODE_MOV_INDIRECT,
1316
1317 VEC4_OPCODE_URB_READ,
1318 TCS_OPCODE_GET_INSTANCE_ID,
1319 TCS_OPCODE_URB_WRITE,
1320 TCS_OPCODE_SET_INPUT_URB_OFFSETS,
1321 TCS_OPCODE_SET_OUTPUT_URB_OFFSETS,
1322 TCS_OPCODE_GET_PRIMITIVE_ID,
1323 TCS_OPCODE_CREATE_BARRIER_HEADER,
1324 TCS_OPCODE_SRC0_010_IS_ZERO,
1325 TCS_OPCODE_RELEASE_INPUT,
1326 TCS_OPCODE_THREAD_END,
1327
1328 TES_OPCODE_GET_PRIMITIVE_ID,
1329 TES_OPCODE_CREATE_INPUT_READ_HEADER,
1330 TES_OPCODE_ADD_INDIRECT_URB_OFFSET,
1331 };
1332
1333 enum brw_urb_write_flags {
1334 BRW_URB_WRITE_NO_FLAGS = 0,
1335
1336 /**
1337 * Causes a new URB entry to be allocated, and its address stored in the
1338 * destination register (gen < 7).
1339 */
1340 BRW_URB_WRITE_ALLOCATE = 0x1,
1341
1342 /**
1343 * Causes the current URB entry to be deallocated (gen < 7).
1344 */
1345 BRW_URB_WRITE_UNUSED = 0x2,
1346
1347 /**
1348 * Causes the thread to terminate.
1349 */
1350 BRW_URB_WRITE_EOT = 0x4,
1351
1352 /**
1353 * Indicates that the given URB entry is complete, and may be sent further
1354 * down the 3D pipeline (gen < 7).
1355 */
1356 BRW_URB_WRITE_COMPLETE = 0x8,
1357
1358 /**
1359 * Indicates that an additional offset (which may be different for the two
1360 * vec4 slots) is stored in the message header (gen == 7).
1361 */
1362 BRW_URB_WRITE_PER_SLOT_OFFSET = 0x10,
1363
1364 /**
1365 * Indicates that the channel masks in the URB_WRITE message header should
1366 * not be overridden to 0xff (gen == 7).
1367 */
1368 BRW_URB_WRITE_USE_CHANNEL_MASKS = 0x20,
1369
1370 /**
1371 * Indicates that the data should be sent to the URB using the
1372 * URB_WRITE_OWORD message rather than URB_WRITE_HWORD (gen == 7). This
1373 * causes offsets to be interpreted as multiples of an OWORD instead of an
1374 * HWORD, and only allows one OWORD to be written.
1375 */
1376 BRW_URB_WRITE_OWORD = 0x40,
1377
1378 /**
1379 * Convenient combination of flags: end the thread while simultaneously
1380 * marking the given URB entry as complete.
1381 */
1382 BRW_URB_WRITE_EOT_COMPLETE = BRW_URB_WRITE_EOT | BRW_URB_WRITE_COMPLETE,
1383
1384 /**
1385 * Convenient combination of flags: mark the given URB entry as complete
1386 * and simultaneously allocate a new one.
1387 */
1388 BRW_URB_WRITE_ALLOCATE_COMPLETE =
1389 BRW_URB_WRITE_ALLOCATE | BRW_URB_WRITE_COMPLETE,
1390 };
1391
1392 enum fb_write_logical_srcs {
1393 FB_WRITE_LOGICAL_SRC_COLOR0, /* REQUIRED */
1394 FB_WRITE_LOGICAL_SRC_COLOR1, /* for dual source blend messages */
1395 FB_WRITE_LOGICAL_SRC_SRC0_ALPHA,
1396 FB_WRITE_LOGICAL_SRC_SRC_DEPTH, /* gl_FragDepth */
1397 FB_WRITE_LOGICAL_SRC_DST_DEPTH, /* GEN4-5: passthrough from thread */
1398 FB_WRITE_LOGICAL_SRC_SRC_STENCIL, /* gl_FragStencilRefARB */
1399 FB_WRITE_LOGICAL_SRC_OMASK, /* Sample Mask (gl_SampleMask) */
1400 FB_WRITE_LOGICAL_SRC_COMPONENTS, /* REQUIRED */
1401 FB_WRITE_LOGICAL_NUM_SRCS
1402 };
1403
1404 enum tex_logical_srcs {
1405 /** Texture coordinates */
1406 TEX_LOGICAL_SRC_COORDINATE,
1407 /** Shadow comparator */
1408 TEX_LOGICAL_SRC_SHADOW_C,
1409 /** dPdx if the operation takes explicit derivatives, otherwise LOD value */
1410 TEX_LOGICAL_SRC_LOD,
1411 /** dPdy if the operation takes explicit derivatives */
1412 TEX_LOGICAL_SRC_LOD2,
1413 /** Sample index */
1414 TEX_LOGICAL_SRC_SAMPLE_INDEX,
1415 /** MCS data */
1416 TEX_LOGICAL_SRC_MCS,
1417 /** REQUIRED: Texture surface index */
1418 TEX_LOGICAL_SRC_SURFACE,
1419 /** Texture sampler index */
1420 TEX_LOGICAL_SRC_SAMPLER,
1421 /** Texel offset for gathers */
1422 TEX_LOGICAL_SRC_TG4_OFFSET,
1423 /** REQUIRED: Number of coordinate components (as UD immediate) */
1424 TEX_LOGICAL_SRC_COORD_COMPONENTS,
1425 /** REQUIRED: Number of derivative components (as UD immediate) */
1426 TEX_LOGICAL_SRC_GRAD_COMPONENTS,
1427
1428 TEX_LOGICAL_NUM_SRCS,
1429 };
1430
1431 #ifdef __cplusplus
1432 /**
1433 * Allow brw_urb_write_flags enums to be ORed together.
1434 */
1435 inline brw_urb_write_flags
1436 operator|(brw_urb_write_flags x, brw_urb_write_flags y)
1437 {
1438 return static_cast<brw_urb_write_flags>(static_cast<int>(x) |
1439 static_cast<int>(y));
1440 }
1441 #endif
1442
1443 enum PACKED brw_predicate {
1444 BRW_PREDICATE_NONE = 0,
1445 BRW_PREDICATE_NORMAL = 1,
1446 BRW_PREDICATE_ALIGN1_ANYV = 2,
1447 BRW_PREDICATE_ALIGN1_ALLV = 3,
1448 BRW_PREDICATE_ALIGN1_ANY2H = 4,
1449 BRW_PREDICATE_ALIGN1_ALL2H = 5,
1450 BRW_PREDICATE_ALIGN1_ANY4H = 6,
1451 BRW_PREDICATE_ALIGN1_ALL4H = 7,
1452 BRW_PREDICATE_ALIGN1_ANY8H = 8,
1453 BRW_PREDICATE_ALIGN1_ALL8H = 9,
1454 BRW_PREDICATE_ALIGN1_ANY16H = 10,
1455 BRW_PREDICATE_ALIGN1_ALL16H = 11,
1456 BRW_PREDICATE_ALIGN1_ANY32H = 12,
1457 BRW_PREDICATE_ALIGN1_ALL32H = 13,
1458 BRW_PREDICATE_ALIGN16_REPLICATE_X = 2,
1459 BRW_PREDICATE_ALIGN16_REPLICATE_Y = 3,
1460 BRW_PREDICATE_ALIGN16_REPLICATE_Z = 4,
1461 BRW_PREDICATE_ALIGN16_REPLICATE_W = 5,
1462 BRW_PREDICATE_ALIGN16_ANY4H = 6,
1463 BRW_PREDICATE_ALIGN16_ALL4H = 7,
1464 };
1465
1466 enum PACKED brw_reg_file {
1467 BRW_ARCHITECTURE_REGISTER_FILE = 0,
1468 BRW_GENERAL_REGISTER_FILE = 1,
1469 BRW_MESSAGE_REGISTER_FILE = 2,
1470 BRW_IMMEDIATE_VALUE = 3,
1471
1472 ARF = BRW_ARCHITECTURE_REGISTER_FILE,
1473 FIXED_GRF = BRW_GENERAL_REGISTER_FILE,
1474 MRF = BRW_MESSAGE_REGISTER_FILE,
1475 IMM = BRW_IMMEDIATE_VALUE,
1476
1477 /* These are not hardware values */
1478 VGRF,
1479 ATTR,
1480 UNIFORM, /* prog_data->params[reg] */
1481 BAD_FILE,
1482 };
1483
1484 #define BRW_HW_REG_TYPE_UD 0
1485 #define BRW_HW_REG_TYPE_D 1
1486 #define BRW_HW_REG_TYPE_UW 2
1487 #define BRW_HW_REG_TYPE_W 3
1488 #define BRW_HW_REG_TYPE_F 7
1489 #define GEN8_HW_REG_TYPE_UQ 8
1490 #define GEN8_HW_REG_TYPE_Q 9
1491
1492 #define BRW_HW_REG_NON_IMM_TYPE_UB 4
1493 #define BRW_HW_REG_NON_IMM_TYPE_B 5
1494 #define GEN7_HW_REG_NON_IMM_TYPE_DF 6
1495 #define GEN8_HW_REG_NON_IMM_TYPE_HF 10
1496
1497 #define BRW_HW_REG_IMM_TYPE_UV 4 /* Gen6+ packed unsigned immediate vector */
1498 #define BRW_HW_REG_IMM_TYPE_VF 5 /* packed float immediate vector */
1499 #define BRW_HW_REG_IMM_TYPE_V 6 /* packed int imm. vector; uword dest only */
1500 #define GEN8_HW_REG_IMM_TYPE_DF 10
1501 #define GEN8_HW_REG_IMM_TYPE_HF 11
1502
1503 /* SNB adds 3-src instructions (MAD and LRP) that only operate on floats, so
1504 * the types were implied. IVB adds BFE and BFI2 that operate on doublewords
1505 * and unsigned doublewords, so a new field is also available in the da3src
1506 * struct (part of struct brw_instruction.bits1 in brw_structs.h) to select
1507 * dst and shared-src types. The values are different from BRW_REGISTER_TYPE_*.
1508 */
1509 #define BRW_3SRC_TYPE_F 0
1510 #define BRW_3SRC_TYPE_D 1
1511 #define BRW_3SRC_TYPE_UD 2
1512 #define BRW_3SRC_TYPE_DF 3
1513
1514 #define BRW_ARF_NULL 0x00
1515 #define BRW_ARF_ADDRESS 0x10
1516 #define BRW_ARF_ACCUMULATOR 0x20
1517 #define BRW_ARF_FLAG 0x30
1518 #define BRW_ARF_MASK 0x40
1519 #define BRW_ARF_MASK_STACK 0x50
1520 #define BRW_ARF_MASK_STACK_DEPTH 0x60
1521 #define BRW_ARF_STATE 0x70
1522 #define BRW_ARF_CONTROL 0x80
1523 #define BRW_ARF_NOTIFICATION_COUNT 0x90
1524 #define BRW_ARF_IP 0xA0
1525 #define BRW_ARF_TDR 0xB0
1526 #define BRW_ARF_TIMESTAMP 0xC0
1527
1528 #define BRW_MRF_COMPR4 (1 << 7)
1529
1530 #define BRW_AMASK 0
1531 #define BRW_IMASK 1
1532 #define BRW_LMASK 2
1533 #define BRW_CMASK 3
1534
1535
1536
1537 #define BRW_THREAD_NORMAL 0
1538 #define BRW_THREAD_ATOMIC 1
1539 #define BRW_THREAD_SWITCH 2
1540
1541 enum PACKED brw_vertical_stride {
1542 BRW_VERTICAL_STRIDE_0 = 0,
1543 BRW_VERTICAL_STRIDE_1 = 1,
1544 BRW_VERTICAL_STRIDE_2 = 2,
1545 BRW_VERTICAL_STRIDE_4 = 3,
1546 BRW_VERTICAL_STRIDE_8 = 4,
1547 BRW_VERTICAL_STRIDE_16 = 5,
1548 BRW_VERTICAL_STRIDE_32 = 6,
1549 BRW_VERTICAL_STRIDE_ONE_DIMENSIONAL = 0xF,
1550 };
1551
1552 enum PACKED brw_width {
1553 BRW_WIDTH_1 = 0,
1554 BRW_WIDTH_2 = 1,
1555 BRW_WIDTH_4 = 2,
1556 BRW_WIDTH_8 = 3,
1557 BRW_WIDTH_16 = 4,
1558 };
1559
1560 #define BRW_STATELESS_BUFFER_BOUNDARY_1K 0
1561 #define BRW_STATELESS_BUFFER_BOUNDARY_2K 1
1562 #define BRW_STATELESS_BUFFER_BOUNDARY_4K 2
1563 #define BRW_STATELESS_BUFFER_BOUNDARY_8K 3
1564 #define BRW_STATELESS_BUFFER_BOUNDARY_16K 4
1565 #define BRW_STATELESS_BUFFER_BOUNDARY_32K 5
1566 #define BRW_STATELESS_BUFFER_BOUNDARY_64K 6
1567 #define BRW_STATELESS_BUFFER_BOUNDARY_128K 7
1568 #define BRW_STATELESS_BUFFER_BOUNDARY_256K 8
1569 #define BRW_STATELESS_BUFFER_BOUNDARY_512K 9
1570 #define BRW_STATELESS_BUFFER_BOUNDARY_1M 10
1571 #define BRW_STATELESS_BUFFER_BOUNDARY_2M 11
1572
1573 #define BRW_POLYGON_FACING_FRONT 0
1574 #define BRW_POLYGON_FACING_BACK 1
1575
1576 /**
1577 * Message target: Shared Function ID for where to SEND a message.
1578 *
1579 * These are enumerated in the ISA reference under "send - Send Message".
1580 * In particular, see the following tables:
1581 * - G45 PRM, Volume 4, Table 14-15 "Message Descriptor Definition"
1582 * - Sandybridge PRM, Volume 4 Part 2, Table 8-16 "Extended Message Descriptor"
1583 * - Ivybridge PRM, Volume 1 Part 1, section 3.2.7 "GPE Function IDs"
1584 */
1585 enum brw_message_target {
1586 BRW_SFID_NULL = 0,
1587 BRW_SFID_MATH = 1, /* Only valid on Gen4-5 */
1588 BRW_SFID_SAMPLER = 2,
1589 BRW_SFID_MESSAGE_GATEWAY = 3,
1590 BRW_SFID_DATAPORT_READ = 4,
1591 BRW_SFID_DATAPORT_WRITE = 5,
1592 BRW_SFID_URB = 6,
1593 BRW_SFID_THREAD_SPAWNER = 7,
1594 BRW_SFID_VME = 8,
1595
1596 GEN6_SFID_DATAPORT_SAMPLER_CACHE = 4,
1597 GEN6_SFID_DATAPORT_RENDER_CACHE = 5,
1598 GEN6_SFID_DATAPORT_CONSTANT_CACHE = 9,
1599
1600 GEN7_SFID_DATAPORT_DATA_CACHE = 10,
1601 GEN7_SFID_PIXEL_INTERPOLATOR = 11,
1602 HSW_SFID_DATAPORT_DATA_CACHE_1 = 12,
1603 HSW_SFID_CRE = 13,
1604 };
1605
1606 #define GEN7_MESSAGE_TARGET_DP_DATA_CACHE 10
1607
1608 #define BRW_SAMPLER_RETURN_FORMAT_FLOAT32 0
1609 #define BRW_SAMPLER_RETURN_FORMAT_UINT32 2
1610 #define BRW_SAMPLER_RETURN_FORMAT_SINT32 3
1611
1612 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE 0
1613 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE 0
1614 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE_BIAS 0
1615 #define BRW_SAMPLER_MESSAGE_SIMD8_KILLPIX 1
1616 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_LOD 1
1617 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE_LOD 1
1618 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_GRADIENTS 2
1619 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE_GRADIENTS 2
1620 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_COMPARE 0
1621 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE_COMPARE 2
1622 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE_BIAS_COMPARE 0
1623 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_LOD_COMPARE 1
1624 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE_LOD_COMPARE 1
1625 #define BRW_SAMPLER_MESSAGE_SIMD4X2_RESINFO 2
1626 #define BRW_SAMPLER_MESSAGE_SIMD16_RESINFO 2
1627 #define BRW_SAMPLER_MESSAGE_SIMD4X2_LD 3
1628 #define BRW_SAMPLER_MESSAGE_SIMD8_LD 3
1629 #define BRW_SAMPLER_MESSAGE_SIMD16_LD 3
1630
1631 #define GEN5_SAMPLER_MESSAGE_SAMPLE 0
1632 #define GEN5_SAMPLER_MESSAGE_SAMPLE_BIAS 1
1633 #define GEN5_SAMPLER_MESSAGE_SAMPLE_LOD 2
1634 #define GEN5_SAMPLER_MESSAGE_SAMPLE_COMPARE 3
1635 #define GEN5_SAMPLER_MESSAGE_SAMPLE_DERIVS 4
1636 #define GEN5_SAMPLER_MESSAGE_SAMPLE_BIAS_COMPARE 5
1637 #define GEN5_SAMPLER_MESSAGE_SAMPLE_LOD_COMPARE 6
1638 #define GEN5_SAMPLER_MESSAGE_SAMPLE_LD 7
1639 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4 8
1640 #define GEN5_SAMPLER_MESSAGE_LOD 9
1641 #define GEN5_SAMPLER_MESSAGE_SAMPLE_RESINFO 10
1642 #define GEN6_SAMPLER_MESSAGE_SAMPLE_SAMPLEINFO 11
1643 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_C 16
1644 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_PO 17
1645 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_PO_C 18
1646 #define HSW_SAMPLER_MESSAGE_SAMPLE_DERIV_COMPARE 20
1647 #define GEN9_SAMPLER_MESSAGE_SAMPLE_LZ 24
1648 #define GEN9_SAMPLER_MESSAGE_SAMPLE_C_LZ 25
1649 #define GEN9_SAMPLER_MESSAGE_SAMPLE_LD_LZ 26
1650 #define GEN9_SAMPLER_MESSAGE_SAMPLE_LD2DMS_W 28
1651 #define GEN7_SAMPLER_MESSAGE_SAMPLE_LD_MCS 29
1652 #define GEN7_SAMPLER_MESSAGE_SAMPLE_LD2DMS 30
1653 #define GEN7_SAMPLER_MESSAGE_SAMPLE_LD2DSS 31
1654
1655 /* for GEN5 only */
1656 #define BRW_SAMPLER_SIMD_MODE_SIMD4X2 0
1657 #define BRW_SAMPLER_SIMD_MODE_SIMD8 1
1658 #define BRW_SAMPLER_SIMD_MODE_SIMD16 2
1659 #define BRW_SAMPLER_SIMD_MODE_SIMD32_64 3
1660
1661 /* GEN9 changes SIMD mode 0 to mean SIMD8D, but lets us get the SIMD4x2
1662 * behavior by setting bit 22 of dword 2 in the message header. */
1663 #define GEN9_SAMPLER_SIMD_MODE_SIMD8D 0
1664 #define GEN9_SAMPLER_SIMD_MODE_EXTENSION_SIMD4X2 (1 << 22)
1665
1666 #define BRW_DATAPORT_OWORD_BLOCK_1_OWORDLOW 0
1667 #define BRW_DATAPORT_OWORD_BLOCK_1_OWORDHIGH 1
1668 #define BRW_DATAPORT_OWORD_BLOCK_2_OWORDS 2
1669 #define BRW_DATAPORT_OWORD_BLOCK_4_OWORDS 3
1670 #define BRW_DATAPORT_OWORD_BLOCK_8_OWORDS 4
1671 #define BRW_DATAPORT_OWORD_BLOCK_DWORDS(n) \
1672 ((n) == 4 ? BRW_DATAPORT_OWORD_BLOCK_1_OWORDLOW : \
1673 (n) == 8 ? BRW_DATAPORT_OWORD_BLOCK_2_OWORDS : \
1674 (n) == 16 ? BRW_DATAPORT_OWORD_BLOCK_4_OWORDS : \
1675 (n) == 32 ? BRW_DATAPORT_OWORD_BLOCK_8_OWORDS : \
1676 (abort(), ~0))
1677
1678 #define BRW_DATAPORT_OWORD_DUAL_BLOCK_1OWORD 0
1679 #define BRW_DATAPORT_OWORD_DUAL_BLOCK_4OWORDS 2
1680
1681 #define BRW_DATAPORT_DWORD_SCATTERED_BLOCK_8DWORDS 2
1682 #define BRW_DATAPORT_DWORD_SCATTERED_BLOCK_16DWORDS 3
1683
1684 /* This one stays the same across generations. */
1685 #define BRW_DATAPORT_READ_MESSAGE_OWORD_BLOCK_READ 0
1686 /* GEN4 */
1687 #define BRW_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ 1
1688 #define BRW_DATAPORT_READ_MESSAGE_MEDIA_BLOCK_READ 2
1689 #define BRW_DATAPORT_READ_MESSAGE_DWORD_SCATTERED_READ 3
1690 /* G45, GEN5 */
1691 #define G45_DATAPORT_READ_MESSAGE_RENDER_UNORM_READ 1
1692 #define G45_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ 2
1693 #define G45_DATAPORT_READ_MESSAGE_AVC_LOOP_FILTER_READ 3
1694 #define G45_DATAPORT_READ_MESSAGE_MEDIA_BLOCK_READ 4
1695 #define G45_DATAPORT_READ_MESSAGE_DWORD_SCATTERED_READ 6
1696 /* GEN6 */
1697 #define GEN6_DATAPORT_READ_MESSAGE_RENDER_UNORM_READ 1
1698 #define GEN6_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ 2
1699 #define GEN6_DATAPORT_READ_MESSAGE_MEDIA_BLOCK_READ 4
1700 #define GEN6_DATAPORT_READ_MESSAGE_OWORD_UNALIGN_BLOCK_READ 5
1701 #define GEN6_DATAPORT_READ_MESSAGE_DWORD_SCATTERED_READ 6
1702
1703 #define BRW_DATAPORT_READ_TARGET_DATA_CACHE 0
1704 #define BRW_DATAPORT_READ_TARGET_RENDER_CACHE 1
1705 #define BRW_DATAPORT_READ_TARGET_SAMPLER_CACHE 2
1706
1707 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD16_SINGLE_SOURCE 0
1708 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD16_SINGLE_SOURCE_REPLICATED 1
1709 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD8_DUAL_SOURCE_SUBSPAN01 2
1710 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD8_DUAL_SOURCE_SUBSPAN23 3
1711 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD8_SINGLE_SOURCE_SUBSPAN01 4
1712
1713 #define BRW_DATAPORT_WRITE_MESSAGE_OWORD_BLOCK_WRITE 0
1714 #define BRW_DATAPORT_WRITE_MESSAGE_OWORD_DUAL_BLOCK_WRITE 1
1715 #define BRW_DATAPORT_WRITE_MESSAGE_MEDIA_BLOCK_WRITE 2
1716 #define BRW_DATAPORT_WRITE_MESSAGE_DWORD_SCATTERED_WRITE 3
1717 #define BRW_DATAPORT_WRITE_MESSAGE_RENDER_TARGET_WRITE 4
1718 #define BRW_DATAPORT_WRITE_MESSAGE_STREAMED_VERTEX_BUFFER_WRITE 5
1719 #define BRW_DATAPORT_WRITE_MESSAGE_FLUSH_RENDER_CACHE 7
1720
1721 /* GEN6 */
1722 #define GEN6_DATAPORT_WRITE_MESSAGE_DWORD_ATOMIC_WRITE 7
1723 #define GEN6_DATAPORT_WRITE_MESSAGE_OWORD_BLOCK_WRITE 8
1724 #define GEN6_DATAPORT_WRITE_MESSAGE_OWORD_DUAL_BLOCK_WRITE 9
1725 #define GEN6_DATAPORT_WRITE_MESSAGE_MEDIA_BLOCK_WRITE 10
1726 #define GEN6_DATAPORT_WRITE_MESSAGE_DWORD_SCATTERED_WRITE 11
1727 #define GEN6_DATAPORT_WRITE_MESSAGE_RENDER_TARGET_WRITE 12
1728 #define GEN6_DATAPORT_WRITE_MESSAGE_STREAMED_VB_WRITE 13
1729 #define GEN6_DATAPORT_WRITE_MESSAGE_RENDER_TARGET_UNORM_WRITE 14
1730
1731 /* GEN7 */
1732 #define GEN7_DATAPORT_RC_MEDIA_BLOCK_READ 4
1733 #define GEN7_DATAPORT_RC_TYPED_SURFACE_READ 5
1734 #define GEN7_DATAPORT_RC_TYPED_ATOMIC_OP 6
1735 #define GEN7_DATAPORT_RC_MEMORY_FENCE 7
1736 #define GEN7_DATAPORT_RC_MEDIA_BLOCK_WRITE 10
1737 #define GEN7_DATAPORT_RC_RENDER_TARGET_WRITE 12
1738 #define GEN7_DATAPORT_RC_TYPED_SURFACE_WRITE 13
1739 #define GEN7_DATAPORT_DC_OWORD_BLOCK_READ 0
1740 #define GEN7_DATAPORT_DC_UNALIGNED_OWORD_BLOCK_READ 1
1741 #define GEN7_DATAPORT_DC_OWORD_DUAL_BLOCK_READ 2
1742 #define GEN7_DATAPORT_DC_DWORD_SCATTERED_READ 3
1743 #define GEN7_DATAPORT_DC_BYTE_SCATTERED_READ 4
1744 #define GEN7_DATAPORT_DC_UNTYPED_SURFACE_READ 5
1745 #define GEN7_DATAPORT_DC_UNTYPED_ATOMIC_OP 6
1746 #define GEN7_DATAPORT_DC_MEMORY_FENCE 7
1747 #define GEN7_DATAPORT_DC_OWORD_BLOCK_WRITE 8
1748 #define GEN7_DATAPORT_DC_OWORD_DUAL_BLOCK_WRITE 10
1749 #define GEN7_DATAPORT_DC_DWORD_SCATTERED_WRITE 11
1750 #define GEN7_DATAPORT_DC_BYTE_SCATTERED_WRITE 12
1751 #define GEN7_DATAPORT_DC_UNTYPED_SURFACE_WRITE 13
1752
1753 #define GEN7_DATAPORT_SCRATCH_READ ((1 << 18) | \
1754 (0 << 17))
1755 #define GEN7_DATAPORT_SCRATCH_WRITE ((1 << 18) | \
1756 (1 << 17))
1757 #define GEN7_DATAPORT_SCRATCH_NUM_REGS_SHIFT 12
1758
1759 #define GEN7_PIXEL_INTERPOLATOR_LOC_SHARED_OFFSET 0
1760 #define GEN7_PIXEL_INTERPOLATOR_LOC_SAMPLE 1
1761 #define GEN7_PIXEL_INTERPOLATOR_LOC_CENTROID 2
1762 #define GEN7_PIXEL_INTERPOLATOR_LOC_PER_SLOT_OFFSET 3
1763
1764 /* HSW */
1765 #define HSW_DATAPORT_DC_PORT0_OWORD_BLOCK_READ 0
1766 #define HSW_DATAPORT_DC_PORT0_UNALIGNED_OWORD_BLOCK_READ 1
1767 #define HSW_DATAPORT_DC_PORT0_OWORD_DUAL_BLOCK_READ 2
1768 #define HSW_DATAPORT_DC_PORT0_DWORD_SCATTERED_READ 3
1769 #define HSW_DATAPORT_DC_PORT0_BYTE_SCATTERED_READ 4
1770 #define HSW_DATAPORT_DC_PORT0_MEMORY_FENCE 7
1771 #define HSW_DATAPORT_DC_PORT0_OWORD_BLOCK_WRITE 8
1772 #define HSW_DATAPORT_DC_PORT0_OWORD_DUAL_BLOCK_WRITE 10
1773 #define HSW_DATAPORT_DC_PORT0_DWORD_SCATTERED_WRITE 11
1774 #define HSW_DATAPORT_DC_PORT0_BYTE_SCATTERED_WRITE 12
1775
1776 #define HSW_DATAPORT_DC_PORT1_UNTYPED_SURFACE_READ 1
1777 #define HSW_DATAPORT_DC_PORT1_UNTYPED_ATOMIC_OP 2
1778 #define HSW_DATAPORT_DC_PORT1_UNTYPED_ATOMIC_OP_SIMD4X2 3
1779 #define HSW_DATAPORT_DC_PORT1_MEDIA_BLOCK_READ 4
1780 #define HSW_DATAPORT_DC_PORT1_TYPED_SURFACE_READ 5
1781 #define HSW_DATAPORT_DC_PORT1_TYPED_ATOMIC_OP 6
1782 #define HSW_DATAPORT_DC_PORT1_TYPED_ATOMIC_OP_SIMD4X2 7
1783 #define HSW_DATAPORT_DC_PORT1_UNTYPED_SURFACE_WRITE 9
1784 #define HSW_DATAPORT_DC_PORT1_MEDIA_BLOCK_WRITE 10
1785 #define HSW_DATAPORT_DC_PORT1_ATOMIC_COUNTER_OP 11
1786 #define HSW_DATAPORT_DC_PORT1_ATOMIC_COUNTER_OP_SIMD4X2 12
1787 #define HSW_DATAPORT_DC_PORT1_TYPED_SURFACE_WRITE 13
1788
1789 /* GEN9 */
1790 #define GEN9_DATAPORT_RC_RENDER_TARGET_WRITE 12
1791 #define GEN9_DATAPORT_RC_RENDER_TARGET_READ 13
1792
1793 /* Dataport special binding table indices: */
1794 #define BRW_BTI_STATELESS 255
1795 #define GEN7_BTI_SLM 254
1796 /* Note that on Gen8+ BTI 255 was redefined to be IA-coherent according to the
1797 * hardware spec, however because the DRM sets bit 4 of HDC_CHICKEN0 on BDW,
1798 * CHV and at least some pre-production steppings of SKL due to
1799 * WaForceEnableNonCoherent, HDC memory access may have been overridden by the
1800 * kernel to be non-coherent (matching the behavior of the same BTI on
1801 * pre-Gen8 hardware) and BTI 255 may actually be an alias for BTI 253.
1802 */
1803 #define GEN8_BTI_STATELESS_IA_COHERENT 255
1804 #define GEN8_BTI_STATELESS_NON_COHERENT 253
1805
1806 /* dataport atomic operations. */
1807 #define BRW_AOP_AND 1
1808 #define BRW_AOP_OR 2
1809 #define BRW_AOP_XOR 3
1810 #define BRW_AOP_MOV 4
1811 #define BRW_AOP_INC 5
1812 #define BRW_AOP_DEC 6
1813 #define BRW_AOP_ADD 7
1814 #define BRW_AOP_SUB 8
1815 #define BRW_AOP_REVSUB 9
1816 #define BRW_AOP_IMAX 10
1817 #define BRW_AOP_IMIN 11
1818 #define BRW_AOP_UMAX 12
1819 #define BRW_AOP_UMIN 13
1820 #define BRW_AOP_CMPWR 14
1821 #define BRW_AOP_PREDEC 15
1822
1823 #define BRW_MATH_FUNCTION_INV 1
1824 #define BRW_MATH_FUNCTION_LOG 2
1825 #define BRW_MATH_FUNCTION_EXP 3
1826 #define BRW_MATH_FUNCTION_SQRT 4
1827 #define BRW_MATH_FUNCTION_RSQ 5
1828 #define BRW_MATH_FUNCTION_SIN 6
1829 #define BRW_MATH_FUNCTION_COS 7
1830 #define BRW_MATH_FUNCTION_SINCOS 8 /* gen4, gen5 */
1831 #define BRW_MATH_FUNCTION_FDIV 9 /* gen6+ */
1832 #define BRW_MATH_FUNCTION_POW 10
1833 #define BRW_MATH_FUNCTION_INT_DIV_QUOTIENT_AND_REMAINDER 11
1834 #define BRW_MATH_FUNCTION_INT_DIV_QUOTIENT 12
1835 #define BRW_MATH_FUNCTION_INT_DIV_REMAINDER 13
1836 #define GEN8_MATH_FUNCTION_INVM 14
1837 #define GEN8_MATH_FUNCTION_RSQRTM 15
1838
1839 #define BRW_MATH_INTEGER_UNSIGNED 0
1840 #define BRW_MATH_INTEGER_SIGNED 1
1841
1842 #define BRW_MATH_PRECISION_FULL 0
1843 #define BRW_MATH_PRECISION_PARTIAL 1
1844
1845 #define BRW_MATH_SATURATE_NONE 0
1846 #define BRW_MATH_SATURATE_SATURATE 1
1847
1848 #define BRW_MATH_DATA_VECTOR 0
1849 #define BRW_MATH_DATA_SCALAR 1
1850
1851 #define BRW_URB_OPCODE_WRITE_HWORD 0
1852 #define BRW_URB_OPCODE_WRITE_OWORD 1
1853 #define BRW_URB_OPCODE_READ_HWORD 2
1854 #define BRW_URB_OPCODE_READ_OWORD 3
1855 #define GEN7_URB_OPCODE_ATOMIC_MOV 4
1856 #define GEN7_URB_OPCODE_ATOMIC_INC 5
1857 #define GEN8_URB_OPCODE_ATOMIC_ADD 6
1858 #define GEN8_URB_OPCODE_SIMD8_WRITE 7
1859 #define GEN8_URB_OPCODE_SIMD8_READ 8
1860
1861 #define BRW_URB_SWIZZLE_NONE 0
1862 #define BRW_URB_SWIZZLE_INTERLEAVE 1
1863 #define BRW_URB_SWIZZLE_TRANSPOSE 2
1864
1865 #define BRW_SCRATCH_SPACE_SIZE_1K 0
1866 #define BRW_SCRATCH_SPACE_SIZE_2K 1
1867 #define BRW_SCRATCH_SPACE_SIZE_4K 2
1868 #define BRW_SCRATCH_SPACE_SIZE_8K 3
1869 #define BRW_SCRATCH_SPACE_SIZE_16K 4
1870 #define BRW_SCRATCH_SPACE_SIZE_32K 5
1871 #define BRW_SCRATCH_SPACE_SIZE_64K 6
1872 #define BRW_SCRATCH_SPACE_SIZE_128K 7
1873 #define BRW_SCRATCH_SPACE_SIZE_256K 8
1874 #define BRW_SCRATCH_SPACE_SIZE_512K 9
1875 #define BRW_SCRATCH_SPACE_SIZE_1M 10
1876 #define BRW_SCRATCH_SPACE_SIZE_2M 11
1877
1878 #define BRW_MESSAGE_GATEWAY_SFID_OPEN_GATEWAY 0
1879 #define BRW_MESSAGE_GATEWAY_SFID_CLOSE_GATEWAY 1
1880 #define BRW_MESSAGE_GATEWAY_SFID_FORWARD_MSG 2
1881 #define BRW_MESSAGE_GATEWAY_SFID_GET_TIMESTAMP 3
1882 #define BRW_MESSAGE_GATEWAY_SFID_BARRIER_MSG 4
1883 #define BRW_MESSAGE_GATEWAY_SFID_UPDATE_GATEWAY_STATE 5
1884 #define BRW_MESSAGE_GATEWAY_SFID_MMIO_READ_WRITE 6
1885
1886
1887 #define CMD_URB_FENCE 0x6000
1888 #define CMD_CS_URB_STATE 0x6001
1889 #define CMD_CONST_BUFFER 0x6002
1890
1891 #define CMD_STATE_BASE_ADDRESS 0x6101
1892 #define CMD_STATE_SIP 0x6102
1893 #define CMD_PIPELINE_SELECT_965 0x6104
1894 #define CMD_PIPELINE_SELECT_GM45 0x6904
1895
1896 #define _3DSTATE_PIPELINED_POINTERS 0x7800
1897 #define _3DSTATE_BINDING_TABLE_POINTERS 0x7801
1898 # define GEN6_BINDING_TABLE_MODIFY_VS (1 << 8)
1899 # define GEN6_BINDING_TABLE_MODIFY_GS (1 << 9)
1900 # define GEN6_BINDING_TABLE_MODIFY_PS (1 << 12)
1901
1902 #define _3DSTATE_BINDING_TABLE_POINTERS_VS 0x7826 /* GEN7+ */
1903 #define _3DSTATE_BINDING_TABLE_POINTERS_HS 0x7827 /* GEN7+ */
1904 #define _3DSTATE_BINDING_TABLE_POINTERS_DS 0x7828 /* GEN7+ */
1905 #define _3DSTATE_BINDING_TABLE_POINTERS_GS 0x7829 /* GEN7+ */
1906 #define _3DSTATE_BINDING_TABLE_POINTERS_PS 0x782A /* GEN7+ */
1907
1908 #define _3DSTATE_BINDING_TABLE_POOL_ALLOC 0x7919 /* GEN7.5+ */
1909 #define BRW_HW_BINDING_TABLE_ENABLE (1 << 11)
1910 #define GEN7_HW_BT_POOL_MOCS_SHIFT 7
1911 #define GEN7_HW_BT_POOL_MOCS_MASK INTEL_MASK(10, 7)
1912 #define GEN8_HW_BT_POOL_MOCS_SHIFT 0
1913 #define GEN8_HW_BT_POOL_MOCS_MASK INTEL_MASK(6, 0)
1914 /* Only required in HSW */
1915 #define HSW_BT_POOL_ALLOC_MUST_BE_ONE (3 << 5)
1916
1917 #define _3DSTATE_BINDING_TABLE_EDIT_VS 0x7843 /* GEN7.5 */
1918 #define _3DSTATE_BINDING_TABLE_EDIT_GS 0x7844 /* GEN7.5 */
1919 #define _3DSTATE_BINDING_TABLE_EDIT_HS 0x7845 /* GEN7.5 */
1920 #define _3DSTATE_BINDING_TABLE_EDIT_DS 0x7846 /* GEN7.5 */
1921 #define _3DSTATE_BINDING_TABLE_EDIT_PS 0x7847 /* GEN7.5 */
1922 #define BRW_BINDING_TABLE_INDEX_SHIFT 16
1923 #define BRW_BINDING_TABLE_INDEX_MASK INTEL_MASK(23, 16)
1924
1925 #define BRW_BINDING_TABLE_EDIT_TARGET_ALL 3
1926 #define BRW_BINDING_TABLE_EDIT_TARGET_CORE1 2
1927 #define BRW_BINDING_TABLE_EDIT_TARGET_CORE0 1
1928 /* In HSW, when editing binding table entries to surface state offsets,
1929 * the surface state offset is a 16-bit value aligned to 32 bytes. But
1930 * Surface State Pointer in dword 2 is [15:0]. Right shift surf_offset
1931 * by 5 bits so it won't disturb bit 16 (which is used as the binding
1932 * table index entry), otherwise it would hang the GPU.
1933 */
1934 #define HSW_SURFACE_STATE_EDIT(value) (value >> 5)
1935 /* Same as Haswell, but surface state offsets now aligned to 64 bytes.*/
1936 #define GEN8_SURFACE_STATE_EDIT(value) (value >> 6)
1937
1938 #define _3DSTATE_SAMPLER_STATE_POINTERS 0x7802 /* GEN6+ */
1939 # define PS_SAMPLER_STATE_CHANGE (1 << 12)
1940 # define GS_SAMPLER_STATE_CHANGE (1 << 9)
1941 # define VS_SAMPLER_STATE_CHANGE (1 << 8)
1942 /* DW1: VS */
1943 /* DW2: GS */
1944 /* DW3: PS */
1945
1946 #define _3DSTATE_SAMPLER_STATE_POINTERS_VS 0x782B /* GEN7+ */
1947 #define _3DSTATE_SAMPLER_STATE_POINTERS_HS 0x782C /* GEN7+ */
1948 #define _3DSTATE_SAMPLER_STATE_POINTERS_DS 0x782D /* GEN7+ */
1949 #define _3DSTATE_SAMPLER_STATE_POINTERS_GS 0x782E /* GEN7+ */
1950 #define _3DSTATE_SAMPLER_STATE_POINTERS_PS 0x782F /* GEN7+ */
1951
1952 #define _3DSTATE_VERTEX_BUFFERS 0x7808
1953 # define BRW_VB0_INDEX_SHIFT 27
1954 # define GEN6_VB0_INDEX_SHIFT 26
1955 # define BRW_VB0_ACCESS_VERTEXDATA (0 << 26)
1956 # define BRW_VB0_ACCESS_INSTANCEDATA (1 << 26)
1957 # define GEN6_VB0_ACCESS_VERTEXDATA (0 << 20)
1958 # define GEN6_VB0_ACCESS_INSTANCEDATA (1 << 20)
1959 # define GEN7_VB0_ADDRESS_MODIFYENABLE (1 << 14)
1960 # define BRW_VB0_PITCH_SHIFT 0
1961
1962 #define _3DSTATE_VERTEX_ELEMENTS 0x7809
1963 # define BRW_VE0_INDEX_SHIFT 27
1964 # define GEN6_VE0_INDEX_SHIFT 26
1965 # define BRW_VE0_FORMAT_SHIFT 16
1966 # define BRW_VE0_VALID (1 << 26)
1967 # define GEN6_VE0_VALID (1 << 25)
1968 # define GEN6_VE0_EDGE_FLAG_ENABLE (1 << 15)
1969 # define BRW_VE0_SRC_OFFSET_SHIFT 0
1970 # define BRW_VE1_COMPONENT_NOSTORE 0
1971 # define BRW_VE1_COMPONENT_STORE_SRC 1
1972 # define BRW_VE1_COMPONENT_STORE_0 2
1973 # define BRW_VE1_COMPONENT_STORE_1_FLT 3
1974 # define BRW_VE1_COMPONENT_STORE_1_INT 4
1975 # define BRW_VE1_COMPONENT_STORE_VID 5
1976 # define BRW_VE1_COMPONENT_STORE_IID 6
1977 # define BRW_VE1_COMPONENT_STORE_PID 7
1978 # define BRW_VE1_COMPONENT_0_SHIFT 28
1979 # define BRW_VE1_COMPONENT_1_SHIFT 24
1980 # define BRW_VE1_COMPONENT_2_SHIFT 20
1981 # define BRW_VE1_COMPONENT_3_SHIFT 16
1982 # define BRW_VE1_DST_OFFSET_SHIFT 0
1983
1984 #define CMD_INDEX_BUFFER 0x780a
1985 #define GEN4_3DSTATE_VF_STATISTICS 0x780b
1986 #define GM45_3DSTATE_VF_STATISTICS 0x680b
1987 #define _3DSTATE_CC_STATE_POINTERS 0x780e /* GEN6+ */
1988 #define _3DSTATE_BLEND_STATE_POINTERS 0x7824 /* GEN7+ */
1989 #define _3DSTATE_DEPTH_STENCIL_STATE_POINTERS 0x7825 /* GEN7+ */
1990
1991 #define _3DSTATE_URB 0x7805 /* GEN6 */
1992 # define GEN6_URB_VS_SIZE_SHIFT 16
1993 # define GEN6_URB_VS_ENTRIES_SHIFT 0
1994 # define GEN6_URB_GS_ENTRIES_SHIFT 8
1995 # define GEN6_URB_GS_SIZE_SHIFT 0
1996
1997 #define _3DSTATE_VF 0x780c /* GEN7.5+ */
1998 #define HSW_CUT_INDEX_ENABLE (1 << 8)
1999
2000 #define _3DSTATE_VF_INSTANCING 0x7849 /* GEN8+ */
2001 # define GEN8_VF_INSTANCING_ENABLE (1 << 8)
2002
2003 #define _3DSTATE_VF_SGVS 0x784a /* GEN8+ */
2004 # define GEN8_SGVS_ENABLE_INSTANCE_ID (1 << 31)
2005 # define GEN8_SGVS_INSTANCE_ID_COMPONENT_SHIFT 29
2006 # define GEN8_SGVS_INSTANCE_ID_ELEMENT_OFFSET_SHIFT 16
2007 # define GEN8_SGVS_ENABLE_VERTEX_ID (1 << 15)
2008 # define GEN8_SGVS_VERTEX_ID_COMPONENT_SHIFT 13
2009 # define GEN8_SGVS_VERTEX_ID_ELEMENT_OFFSET_SHIFT 0
2010
2011 #define _3DSTATE_VF_TOPOLOGY 0x784b /* GEN8+ */
2012
2013 #define _3DSTATE_WM_CHROMAKEY 0x784c /* GEN8+ */
2014
2015 #define _3DSTATE_URB_VS 0x7830 /* GEN7+ */
2016 #define _3DSTATE_URB_HS 0x7831 /* GEN7+ */
2017 #define _3DSTATE_URB_DS 0x7832 /* GEN7+ */
2018 #define _3DSTATE_URB_GS 0x7833 /* GEN7+ */
2019 # define GEN7_URB_ENTRY_SIZE_SHIFT 16
2020 # define GEN7_URB_STARTING_ADDRESS_SHIFT 25
2021
2022 /* Gen7 "GS URB Entry Allocation Size" is a U9-1 field, so the maximum gs_size
2023 * is 2^9, or 512. It's counted in multiples of 64 bytes.
2024 *
2025 * Identical for VS, DS, and HS.
2026 */
2027 #define GEN7_MAX_GS_URB_ENTRY_SIZE_BYTES (512*64)
2028 #define GEN7_MAX_DS_URB_ENTRY_SIZE_BYTES (512*64)
2029 #define GEN7_MAX_HS_URB_ENTRY_SIZE_BYTES (512*64)
2030 #define GEN7_MAX_VS_URB_ENTRY_SIZE_BYTES (512*64)
2031
2032 /* Gen6 "GS URB Entry Allocation Size" is defined as a number of 1024-bit
2033 * (128 bytes) URB rows and the maximum allowed value is 5 rows.
2034 */
2035 #define GEN6_MAX_GS_URB_ENTRY_SIZE_BYTES (5*128)
2036
2037 #define _3DSTATE_PUSH_CONSTANT_ALLOC_VS 0x7912 /* GEN7+ */
2038 #define _3DSTATE_PUSH_CONSTANT_ALLOC_HS 0x7913 /* GEN7+ */
2039 #define _3DSTATE_PUSH_CONSTANT_ALLOC_DS 0x7914 /* GEN7+ */
2040 #define _3DSTATE_PUSH_CONSTANT_ALLOC_GS 0x7915 /* GEN7+ */
2041 #define _3DSTATE_PUSH_CONSTANT_ALLOC_PS 0x7916 /* GEN7+ */
2042 # define GEN7_PUSH_CONSTANT_BUFFER_OFFSET_SHIFT 16
2043
2044 #define _3DSTATE_VIEWPORT_STATE_POINTERS 0x780d /* GEN6+ */
2045 # define GEN6_CC_VIEWPORT_MODIFY (1 << 12)
2046 # define GEN6_SF_VIEWPORT_MODIFY (1 << 11)
2047 # define GEN6_CLIP_VIEWPORT_MODIFY (1 << 10)
2048 # define GEN6_NUM_VIEWPORTS 16
2049
2050 #define _3DSTATE_VIEWPORT_STATE_POINTERS_CC 0x7823 /* GEN7+ */
2051 #define _3DSTATE_VIEWPORT_STATE_POINTERS_SF_CL 0x7821 /* GEN7+ */
2052
2053 #define _3DSTATE_SCISSOR_STATE_POINTERS 0x780f /* GEN6+ */
2054
2055 #define _3DSTATE_VS 0x7810 /* GEN6+ */
2056 /* DW2 */
2057 # define GEN6_VS_SPF_MODE (1 << 31)
2058 # define GEN6_VS_VECTOR_MASK_ENABLE (1 << 30)
2059 # define GEN6_VS_SAMPLER_COUNT_SHIFT 27
2060 # define GEN6_VS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2061 # define GEN6_VS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2062 # define GEN6_VS_FLOATING_POINT_MODE_ALT (1 << 16)
2063 # define HSW_VS_UAV_ACCESS_ENABLE (1 << 12)
2064 /* DW4 */
2065 # define GEN6_VS_DISPATCH_START_GRF_SHIFT 20
2066 # define GEN6_VS_URB_READ_LENGTH_SHIFT 11
2067 # define GEN6_VS_URB_ENTRY_READ_OFFSET_SHIFT 4
2068 /* DW5 */
2069 # define GEN6_VS_MAX_THREADS_SHIFT 25
2070 # define HSW_VS_MAX_THREADS_SHIFT 23
2071 # define GEN6_VS_STATISTICS_ENABLE (1 << 10)
2072 # define GEN6_VS_CACHE_DISABLE (1 << 1)
2073 # define GEN6_VS_ENABLE (1 << 0)
2074 /* Gen8+ DW7 */
2075 # define GEN8_VS_SIMD8_ENABLE (1 << 2)
2076 /* Gen8+ DW8 */
2077 # define GEN8_VS_URB_ENTRY_OUTPUT_OFFSET_SHIFT 21
2078 # define GEN8_VS_URB_OUTPUT_LENGTH_SHIFT 16
2079 # define GEN8_VS_USER_CLIP_DISTANCE_SHIFT 8
2080
2081 #define _3DSTATE_GS 0x7811 /* GEN6+ */
2082 /* DW2 */
2083 # define GEN6_GS_SPF_MODE (1 << 31)
2084 # define GEN6_GS_VECTOR_MASK_ENABLE (1 << 30)
2085 # define GEN6_GS_SAMPLER_COUNT_SHIFT 27
2086 # define GEN6_GS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2087 # define GEN6_GS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2088 # define GEN6_GS_FLOATING_POINT_MODE_ALT (1 << 16)
2089 # define HSW_GS_UAV_ACCESS_ENABLE (1 << 12)
2090 /* DW4 */
2091 # define GEN7_GS_OUTPUT_VERTEX_SIZE_SHIFT 23
2092 # define GEN7_GS_OUTPUT_TOPOLOGY_SHIFT 17
2093 # define GEN6_GS_URB_READ_LENGTH_SHIFT 11
2094 # define GEN7_GS_INCLUDE_VERTEX_HANDLES (1 << 10)
2095 # define GEN6_GS_URB_ENTRY_READ_OFFSET_SHIFT 4
2096 # define GEN6_GS_DISPATCH_START_GRF_SHIFT 0
2097 /* DW5 */
2098 # define GEN6_GS_MAX_THREADS_SHIFT 25
2099 # define HSW_GS_MAX_THREADS_SHIFT 24
2100 # define IVB_GS_CONTROL_DATA_FORMAT_SHIFT 24
2101 # define GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_CUT 0
2102 # define GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_SID 1
2103 # define GEN7_GS_CONTROL_DATA_HEADER_SIZE_SHIFT 20
2104 # define GEN7_GS_INSTANCE_CONTROL_SHIFT 15
2105 # define GEN7_GS_DISPATCH_MODE_SHIFT 11
2106 # define GEN7_GS_DISPATCH_MODE_MASK INTEL_MASK(12, 11)
2107 # define GEN6_GS_STATISTICS_ENABLE (1 << 10)
2108 # define GEN6_GS_SO_STATISTICS_ENABLE (1 << 9)
2109 # define GEN6_GS_RENDERING_ENABLE (1 << 8)
2110 # define GEN7_GS_INCLUDE_PRIMITIVE_ID (1 << 4)
2111 # define GEN7_GS_REORDER_TRAILING (1 << 2)
2112 # define GEN7_GS_ENABLE (1 << 0)
2113 /* DW6 */
2114 # define HSW_GS_CONTROL_DATA_FORMAT_SHIFT 31
2115 # define GEN6_GS_REORDER (1 << 30)
2116 # define GEN6_GS_DISCARD_ADJACENCY (1 << 29)
2117 # define GEN6_GS_SVBI_PAYLOAD_ENABLE (1 << 28)
2118 # define GEN6_GS_SVBI_POSTINCREMENT_ENABLE (1 << 27)
2119 # define GEN6_GS_SVBI_POSTINCREMENT_VALUE_SHIFT 16
2120 # define GEN6_GS_SVBI_POSTINCREMENT_VALUE_MASK INTEL_MASK(25, 16)
2121 # define GEN6_GS_ENABLE (1 << 15)
2122
2123 /* Gen8+ DW8 */
2124 # define GEN8_GS_STATIC_OUTPUT (1 << 30)
2125 # define GEN8_GS_STATIC_VERTEX_COUNT_SHIFT 16
2126 # define GEN8_GS_STATIC_VERTEX_COUNT_MASK INTEL_MASK(26, 16)
2127
2128 /* Gen8+ DW9 */
2129 # define GEN8_GS_URB_ENTRY_OUTPUT_OFFSET_SHIFT 21
2130 # define GEN8_GS_URB_OUTPUT_LENGTH_SHIFT 16
2131 # define GEN8_GS_USER_CLIP_DISTANCE_SHIFT 8
2132
2133 # define BRW_GS_EDGE_INDICATOR_0 (1 << 8)
2134 # define BRW_GS_EDGE_INDICATOR_1 (1 << 9)
2135
2136 /* GS Thread Payload
2137 */
2138 /* R0 */
2139 # define GEN7_GS_PAYLOAD_INSTANCE_ID_SHIFT 27
2140
2141 /* 3DSTATE_GS "Output Vertex Size" has an effective maximum of 62. It's
2142 * counted in multiples of 16 bytes.
2143 */
2144 #define GEN7_MAX_GS_OUTPUT_VERTEX_SIZE_BYTES (62*16)
2145
2146 #define _3DSTATE_HS 0x781B /* GEN7+ */
2147 /* DW1 */
2148 # define GEN7_HS_SAMPLER_COUNT_MASK INTEL_MASK(29, 27)
2149 # define GEN7_HS_SAMPLER_COUNT_SHIFT 27
2150 # define GEN7_HS_BINDING_TABLE_ENTRY_COUNT_MASK INTEL_MASK(25, 18)
2151 # define GEN7_HS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2152 # define GEN7_HS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2153 # define GEN7_HS_FLOATING_POINT_MODE_ALT (1 << 16)
2154 # define GEN7_HS_MAX_THREADS_SHIFT 0
2155 /* DW2 */
2156 # define GEN7_HS_ENABLE (1 << 31)
2157 # define GEN7_HS_STATISTICS_ENABLE (1 << 29)
2158 # define GEN8_HS_MAX_THREADS_SHIFT 8
2159 # define GEN7_HS_INSTANCE_COUNT_MASK INTEL_MASK(3, 0)
2160 # define GEN7_HS_INSTANCE_COUNT_SHIFT 0
2161 /* DW5 */
2162 # define GEN7_HS_SINGLE_PROGRAM_FLOW (1 << 27)
2163 # define GEN7_HS_VECTOR_MASK_ENABLE (1 << 26)
2164 # define HSW_HS_ACCESSES_UAV (1 << 25)
2165 # define GEN7_HS_INCLUDE_VERTEX_HANDLES (1 << 24)
2166 # define GEN7_HS_DISPATCH_START_GRF_MASK INTEL_MASK(23, 19)
2167 # define GEN7_HS_DISPATCH_START_GRF_SHIFT 19
2168 # define GEN7_HS_URB_READ_LENGTH_MASK INTEL_MASK(16, 11)
2169 # define GEN7_HS_URB_READ_LENGTH_SHIFT 11
2170 # define GEN7_HS_URB_ENTRY_READ_OFFSET_MASK INTEL_MASK(9, 4)
2171 # define GEN7_HS_URB_ENTRY_READ_OFFSET_SHIFT 4
2172
2173 #define _3DSTATE_TE 0x781C /* GEN7+ */
2174 /* DW1 */
2175 # define GEN7_TE_PARTITIONING_SHIFT 12
2176 # define GEN7_TE_OUTPUT_TOPOLOGY_SHIFT 8
2177 # define GEN7_TE_DOMAIN_SHIFT 4
2178 //# define GEN7_TE_MODE_SW (1 << 1)
2179 # define GEN7_TE_ENABLE (1 << 0)
2180
2181 #define _3DSTATE_DS 0x781D /* GEN7+ */
2182 /* DW2 */
2183 # define GEN7_DS_SINGLE_DOMAIN_POINT_DISPATCH (1 << 31)
2184 # define GEN7_DS_VECTOR_MASK_ENABLE (1 << 30)
2185 # define GEN7_DS_SAMPLER_COUNT_MASK INTEL_MASK(29, 27)
2186 # define GEN7_DS_SAMPLER_COUNT_SHIFT 27
2187 # define GEN7_DS_BINDING_TABLE_ENTRY_COUNT_MASK INTEL_MASK(25, 18)
2188 # define GEN7_DS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2189 # define GEN7_DS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2190 # define GEN7_DS_FLOATING_POINT_MODE_ALT (1 << 16)
2191 # define HSW_DS_ACCESSES_UAV (1 << 14)
2192 /* DW4 */
2193 # define GEN7_DS_DISPATCH_START_GRF_MASK INTEL_MASK(24, 20)
2194 # define GEN7_DS_DISPATCH_START_GRF_SHIFT 20
2195 # define GEN7_DS_URB_READ_LENGTH_MASK INTEL_MASK(17, 11)
2196 # define GEN7_DS_URB_READ_LENGTH_SHIFT 11
2197 # define GEN7_DS_URB_ENTRY_READ_OFFSET_MASK INTEL_MASK(9, 4)
2198 # define GEN7_DS_URB_ENTRY_READ_OFFSET_SHIFT 4
2199 /* DW5 */
2200 # define GEN7_DS_MAX_THREADS_SHIFT 25
2201 # define HSW_DS_MAX_THREADS_SHIFT 21
2202 # define GEN7_DS_STATISTICS_ENABLE (1 << 10)
2203 # define GEN7_DS_SIMD8_DISPATCH_ENABLE (1 << 3)
2204 # define GEN7_DS_COMPUTE_W_COORDINATE_ENABLE (1 << 2)
2205 # define GEN7_DS_CACHE_DISABLE (1 << 1)
2206 # define GEN7_DS_ENABLE (1 << 0)
2207 /* Gen8+ DW8 */
2208 # define GEN8_DS_URB_ENTRY_OUTPUT_OFFSET_MASK INTEL_MASK(26, 21)
2209 # define GEN8_DS_URB_ENTRY_OUTPUT_OFFSET_SHIFT 21
2210 # define GEN8_DS_URB_OUTPUT_LENGTH_MASK INTEL_MASK(20, 16)
2211 # define GEN8_DS_URB_OUTPUT_LENGTH_SHIFT 16
2212 # define GEN8_DS_USER_CLIP_DISTANCE_MASK INTEL_MASK(15, 8)
2213 # define GEN8_DS_USER_CLIP_DISTANCE_SHIFT 8
2214 # define GEN8_DS_USER_CULL_DISTANCE_MASK INTEL_MASK(7, 0)
2215 # define GEN8_DS_USER_CULL_DISTANCE_SHIFT 0
2216
2217
2218 #define _3DSTATE_CLIP 0x7812 /* GEN6+ */
2219 /* DW1 */
2220 # define GEN7_CLIP_WINDING_CW (0 << 20)
2221 # define GEN7_CLIP_WINDING_CCW (1 << 20)
2222 # define GEN7_CLIP_VERTEX_SUBPIXEL_PRECISION_8 (0 << 19)
2223 # define GEN7_CLIP_VERTEX_SUBPIXEL_PRECISION_4 (1 << 19)
2224 # define GEN7_CLIP_EARLY_CULL (1 << 18)
2225 # define GEN8_CLIP_FORCE_USER_CLIP_DISTANCE_BITMASK (1 << 17)
2226 # define GEN7_CLIP_CULLMODE_BOTH (0 << 16)
2227 # define GEN7_CLIP_CULLMODE_NONE (1 << 16)
2228 # define GEN7_CLIP_CULLMODE_FRONT (2 << 16)
2229 # define GEN7_CLIP_CULLMODE_BACK (3 << 16)
2230 # define GEN6_CLIP_STATISTICS_ENABLE (1 << 10)
2231 /**
2232 * Just does cheap culling based on the clip distance. Bits must be
2233 * disjoint with USER_CLIP_CLIP_DISTANCE bits.
2234 */
2235 # define GEN6_USER_CLIP_CULL_DISTANCES_SHIFT 0
2236 /* DW2 */
2237 # define GEN6_CLIP_ENABLE (1 << 31)
2238 # define GEN6_CLIP_API_OGL (0 << 30)
2239 # define GEN6_CLIP_API_D3D (1 << 30)
2240 # define GEN6_CLIP_XY_TEST (1 << 28)
2241 # define GEN6_CLIP_Z_TEST (1 << 27)
2242 # define GEN6_CLIP_GB_TEST (1 << 26)
2243 /** 8-bit field of which user clip distances to clip aganist. */
2244 # define GEN6_USER_CLIP_CLIP_DISTANCES_SHIFT 16
2245 # define GEN6_CLIP_MODE_NORMAL (0 << 13)
2246 # define GEN6_CLIP_MODE_REJECT_ALL (3 << 13)
2247 # define GEN6_CLIP_MODE_ACCEPT_ALL (4 << 13)
2248 # define GEN6_CLIP_PERSPECTIVE_DIVIDE_DISABLE (1 << 9)
2249 # define GEN6_CLIP_NON_PERSPECTIVE_BARYCENTRIC_ENABLE (1 << 8)
2250 # define GEN6_CLIP_TRI_PROVOKE_SHIFT 4
2251 # define GEN6_CLIP_LINE_PROVOKE_SHIFT 2
2252 # define GEN6_CLIP_TRIFAN_PROVOKE_SHIFT 0
2253 /* DW3 */
2254 # define GEN6_CLIP_MIN_POINT_WIDTH_SHIFT 17
2255 # define GEN6_CLIP_MAX_POINT_WIDTH_SHIFT 6
2256 # define GEN6_CLIP_FORCE_ZERO_RTAINDEX (1 << 5)
2257 # define GEN6_CLIP_MAX_VP_INDEX_MASK INTEL_MASK(3, 0)
2258
2259 #define _3DSTATE_SF 0x7813 /* GEN6+ */
2260 /* DW1 (for gen6) */
2261 # define GEN6_SF_NUM_OUTPUTS_SHIFT 22
2262 # define GEN6_SF_SWIZZLE_ENABLE (1 << 21)
2263 # define GEN6_SF_POINT_SPRITE_UPPERLEFT (0 << 20)
2264 # define GEN6_SF_POINT_SPRITE_LOWERLEFT (1 << 20)
2265 # define GEN9_SF_LINE_WIDTH_SHIFT 12 /* U11.7 */
2266 # define GEN6_SF_URB_ENTRY_READ_LENGTH_SHIFT 11
2267 # define GEN6_SF_URB_ENTRY_READ_OFFSET_SHIFT 4
2268 /* DW2 */
2269 # define GEN6_SF_LEGACY_GLOBAL_DEPTH_BIAS (1 << 11)
2270 # define GEN6_SF_STATISTICS_ENABLE (1 << 10)
2271 # define GEN6_SF_GLOBAL_DEPTH_OFFSET_SOLID (1 << 9)
2272 # define GEN6_SF_GLOBAL_DEPTH_OFFSET_WIREFRAME (1 << 8)
2273 # define GEN6_SF_GLOBAL_DEPTH_OFFSET_POINT (1 << 7)
2274 # define GEN6_SF_FRONT_SOLID (0 << 5)
2275 # define GEN6_SF_FRONT_WIREFRAME (1 << 5)
2276 # define GEN6_SF_FRONT_POINT (2 << 5)
2277 # define GEN6_SF_BACK_SOLID (0 << 3)
2278 # define GEN6_SF_BACK_WIREFRAME (1 << 3)
2279 # define GEN6_SF_BACK_POINT (2 << 3)
2280 # define GEN6_SF_VIEWPORT_TRANSFORM_ENABLE (1 << 1)
2281 # define GEN6_SF_WINDING_CCW (1 << 0)
2282 /* DW3 */
2283 # define GEN6_SF_LINE_AA_ENABLE (1 << 31)
2284 # define GEN6_SF_CULL_BOTH (0 << 29)
2285 # define GEN6_SF_CULL_NONE (1 << 29)
2286 # define GEN6_SF_CULL_FRONT (2 << 29)
2287 # define GEN6_SF_CULL_BACK (3 << 29)
2288 # define GEN6_SF_LINE_WIDTH_SHIFT 18 /* U3.7 */
2289 # define GEN6_SF_LINE_END_CAP_WIDTH_0_5 (0 << 16)
2290 # define GEN6_SF_LINE_END_CAP_WIDTH_1_0 (1 << 16)
2291 # define GEN6_SF_LINE_END_CAP_WIDTH_2_0 (2 << 16)
2292 # define GEN6_SF_LINE_END_CAP_WIDTH_4_0 (3 << 16)
2293 # define GEN6_SF_SCISSOR_ENABLE (1 << 11)
2294 # define GEN6_SF_MSRAST_OFF_PIXEL (0 << 8)
2295 # define GEN6_SF_MSRAST_OFF_PATTERN (1 << 8)
2296 # define GEN6_SF_MSRAST_ON_PIXEL (2 << 8)
2297 # define GEN6_SF_MSRAST_ON_PATTERN (3 << 8)
2298 /* DW4 */
2299 # define GEN6_SF_TRI_PROVOKE_SHIFT 29
2300 # define GEN6_SF_LINE_PROVOKE_SHIFT 27
2301 # define GEN6_SF_TRIFAN_PROVOKE_SHIFT 25
2302 # define GEN6_SF_LINE_AA_MODE_MANHATTAN (0 << 14)
2303 # define GEN6_SF_LINE_AA_MODE_TRUE (1 << 14)
2304 # define GEN6_SF_VERTEX_SUBPIXEL_8BITS (0 << 12)
2305 # define GEN6_SF_VERTEX_SUBPIXEL_4BITS (1 << 12)
2306 # define GEN6_SF_USE_STATE_POINT_WIDTH (1 << 11)
2307 # define GEN6_SF_POINT_WIDTH_SHIFT 0 /* U8.3 */
2308 /* DW5: depth offset constant */
2309 /* DW6: depth offset scale */
2310 /* DW7: depth offset clamp */
2311 /* DW8 */
2312 # define ATTRIBUTE_1_OVERRIDE_W (1 << 31)
2313 # define ATTRIBUTE_1_OVERRIDE_Z (1 << 30)
2314 # define ATTRIBUTE_1_OVERRIDE_Y (1 << 29)
2315 # define ATTRIBUTE_1_OVERRIDE_X (1 << 28)
2316 # define ATTRIBUTE_1_CONST_SOURCE_SHIFT 25
2317 # define ATTRIBUTE_1_SWIZZLE_SHIFT 22
2318 # define ATTRIBUTE_1_SOURCE_SHIFT 16
2319 # define ATTRIBUTE_0_OVERRIDE_W (1 << 15)
2320 # define ATTRIBUTE_0_OVERRIDE_Z (1 << 14)
2321 # define ATTRIBUTE_0_OVERRIDE_Y (1 << 13)
2322 # define ATTRIBUTE_0_OVERRIDE_X (1 << 12)
2323 # define ATTRIBUTE_0_CONST_SOURCE_SHIFT 9
2324 # define ATTRIBUTE_CONST_0000 0
2325 # define ATTRIBUTE_CONST_0001_FLOAT 1
2326 # define ATTRIBUTE_CONST_1111_FLOAT 2
2327 # define ATTRIBUTE_CONST_PRIM_ID 3
2328 # define ATTRIBUTE_0_SWIZZLE_SHIFT 6
2329 # define ATTRIBUTE_0_SOURCE_SHIFT 0
2330
2331 # define ATTRIBUTE_SWIZZLE_INPUTATTR 0
2332 # define ATTRIBUTE_SWIZZLE_INPUTATTR_FACING 1
2333 # define ATTRIBUTE_SWIZZLE_INPUTATTR_W 2
2334 # define ATTRIBUTE_SWIZZLE_INPUTATTR_FACING_W 3
2335 # define ATTRIBUTE_SWIZZLE_SHIFT 6
2336
2337 /* DW16: Point sprite texture coordinate enables */
2338 /* DW17: Constant interpolation enables */
2339 /* DW18: attr 0-7 wrap shortest enables */
2340 /* DW19: attr 8-16 wrap shortest enables */
2341
2342 /* On GEN7, many fields of 3DSTATE_SF were split out into a new command:
2343 * 3DSTATE_SBE. The remaining fields live in different DWords, but retain
2344 * the same bit-offset. The only new field:
2345 */
2346 /* GEN7/DW1: */
2347 # define GEN7_SF_DEPTH_BUFFER_SURFACE_FORMAT_SHIFT 12
2348 /* GEN7/DW2: */
2349 # define HSW_SF_LINE_STIPPLE_ENABLE (1 << 14)
2350
2351 # define GEN8_SF_SMOOTH_POINT_ENABLE (1 << 13)
2352
2353 #define _3DSTATE_SBE 0x781F /* GEN7+ */
2354 /* DW1 */
2355 # define GEN8_SBE_FORCE_URB_ENTRY_READ_LENGTH (1 << 29)
2356 # define GEN8_SBE_FORCE_URB_ENTRY_READ_OFFSET (1 << 28)
2357 # define GEN7_SBE_SWIZZLE_CONTROL_MODE (1 << 28)
2358 # define GEN7_SBE_NUM_OUTPUTS_SHIFT 22
2359 # define GEN7_SBE_SWIZZLE_ENABLE (1 << 21)
2360 # define GEN7_SBE_POINT_SPRITE_LOWERLEFT (1 << 20)
2361 # define GEN7_SBE_URB_ENTRY_READ_LENGTH_SHIFT 11
2362 # define GEN7_SBE_URB_ENTRY_READ_OFFSET_SHIFT 4
2363 # define GEN8_SBE_URB_ENTRY_READ_OFFSET_SHIFT 5
2364 /* DW2-9: Attribute setup (same as DW8-15 of gen6 _3DSTATE_SF) */
2365 /* DW10: Point sprite texture coordinate enables */
2366 /* DW11: Constant interpolation enables */
2367 /* DW12: attr 0-7 wrap shortest enables */
2368 /* DW13: attr 8-16 wrap shortest enables */
2369
2370 /* DW4-5: Attribute active components (gen9) */
2371 #define GEN9_SBE_ACTIVE_COMPONENT_NONE 0
2372 #define GEN9_SBE_ACTIVE_COMPONENT_XY 1
2373 #define GEN9_SBE_ACTIVE_COMPONENT_XYZ 2
2374 #define GEN9_SBE_ACTIVE_COMPONENT_XYZW 3
2375
2376 #define _3DSTATE_SBE_SWIZ 0x7851 /* GEN8+ */
2377
2378 #define _3DSTATE_RASTER 0x7850 /* GEN8+ */
2379 /* DW1 */
2380 # define GEN9_RASTER_VIEWPORT_Z_FAR_CLIP_TEST_ENABLE (1 << 26)
2381 # define GEN9_RASTER_CONSERVATIVE_RASTERIZATION_ENABLE (1 << 24)
2382 # define GEN8_RASTER_FRONT_WINDING_CCW (1 << 21)
2383 # define GEN8_RASTER_CULL_BOTH (0 << 16)
2384 # define GEN8_RASTER_CULL_NONE (1 << 16)
2385 # define GEN8_RASTER_CULL_FRONT (2 << 16)
2386 # define GEN8_RASTER_CULL_BACK (3 << 16)
2387 # define GEN8_RASTER_SMOOTH_POINT_ENABLE (1 << 13)
2388 # define GEN8_RASTER_API_MULTISAMPLE_ENABLE (1 << 12)
2389 # define GEN8_RASTER_LINE_AA_ENABLE (1 << 2)
2390 # define GEN8_RASTER_SCISSOR_ENABLE (1 << 1)
2391 # define GEN8_RASTER_VIEWPORT_Z_CLIP_TEST_ENABLE (1 << 0)
2392 # define GEN9_RASTER_VIEWPORT_Z_NEAR_CLIP_TEST_ENABLE (1 << 0)
2393
2394 /* Gen8 BLEND_STATE */
2395 /* DW0 */
2396 #define GEN8_BLEND_ALPHA_TO_COVERAGE_ENABLE (1 << 31)
2397 #define GEN8_BLEND_INDEPENDENT_ALPHA_BLEND_ENABLE (1 << 30)
2398 #define GEN8_BLEND_ALPHA_TO_ONE_ENABLE (1 << 29)
2399 #define GEN8_BLEND_ALPHA_TO_COVERAGE_DITHER_ENABLE (1 << 28)
2400 #define GEN8_BLEND_ALPHA_TEST_ENABLE (1 << 27)
2401 #define GEN8_BLEND_ALPHA_TEST_FUNCTION_MASK INTEL_MASK(26, 24)
2402 #define GEN8_BLEND_ALPHA_TEST_FUNCTION_SHIFT 24
2403 #define GEN8_BLEND_COLOR_DITHER_ENABLE (1 << 23)
2404 #define GEN8_BLEND_X_DITHER_OFFSET_MASK INTEL_MASK(22, 21)
2405 #define GEN8_BLEND_X_DITHER_OFFSET_SHIFT 21
2406 #define GEN8_BLEND_Y_DITHER_OFFSET_MASK INTEL_MASK(20, 19)
2407 #define GEN8_BLEND_Y_DITHER_OFFSET_SHIFT 19
2408 /* DW1 + 2n */
2409 #define GEN8_BLEND_COLOR_BUFFER_BLEND_ENABLE (1 << 31)
2410 #define GEN8_BLEND_SRC_BLEND_FACTOR_MASK INTEL_MASK(30, 26)
2411 #define GEN8_BLEND_SRC_BLEND_FACTOR_SHIFT 26
2412 #define GEN8_BLEND_DST_BLEND_FACTOR_MASK INTEL_MASK(25, 21)
2413 #define GEN8_BLEND_DST_BLEND_FACTOR_SHIFT 21
2414 #define GEN8_BLEND_COLOR_BLEND_FUNCTION_MASK INTEL_MASK(20, 18)
2415 #define GEN8_BLEND_COLOR_BLEND_FUNCTION_SHIFT 18
2416 #define GEN8_BLEND_SRC_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(17, 13)
2417 #define GEN8_BLEND_SRC_ALPHA_BLEND_FACTOR_SHIFT 13
2418 #define GEN8_BLEND_DST_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(12, 8)
2419 #define GEN8_BLEND_DST_ALPHA_BLEND_FACTOR_SHIFT 8
2420 #define GEN8_BLEND_ALPHA_BLEND_FUNCTION_MASK INTEL_MASK(7, 5)
2421 #define GEN8_BLEND_ALPHA_BLEND_FUNCTION_SHIFT 5
2422 #define GEN8_BLEND_WRITE_DISABLE_ALPHA (1 << 3)
2423 #define GEN8_BLEND_WRITE_DISABLE_RED (1 << 2)
2424 #define GEN8_BLEND_WRITE_DISABLE_GREEN (1 << 1)
2425 #define GEN8_BLEND_WRITE_DISABLE_BLUE (1 << 0)
2426 /* DW1 + 2n + 1 */
2427 #define GEN8_BLEND_LOGIC_OP_ENABLE (1 << 31)
2428 #define GEN8_BLEND_LOGIC_OP_FUNCTION_MASK INTEL_MASK(30, 27)
2429 #define GEN8_BLEND_LOGIC_OP_FUNCTION_SHIFT 27
2430 #define GEN8_BLEND_PRE_BLEND_SRC_ONLY_CLAMP_ENABLE (1 << 4)
2431 #define GEN8_BLEND_COLOR_CLAMP_RANGE_RTFORMAT (2 << 2)
2432 #define GEN8_BLEND_PRE_BLEND_COLOR_CLAMP_ENABLE (1 << 1)
2433 #define GEN8_BLEND_POST_BLEND_COLOR_CLAMP_ENABLE (1 << 0)
2434
2435 #define _3DSTATE_WM_HZ_OP 0x7852 /* GEN8+ */
2436 /* DW1 */
2437 # define GEN8_WM_HZ_STENCIL_CLEAR (1 << 31)
2438 # define GEN8_WM_HZ_DEPTH_CLEAR (1 << 30)
2439 # define GEN8_WM_HZ_DEPTH_RESOLVE (1 << 28)
2440 # define GEN8_WM_HZ_HIZ_RESOLVE (1 << 27)
2441 # define GEN8_WM_HZ_PIXEL_OFFSET_ENABLE (1 << 26)
2442 # define GEN8_WM_HZ_FULL_SURFACE_DEPTH_CLEAR (1 << 25)
2443 # define GEN8_WM_HZ_STENCIL_CLEAR_VALUE_MASK INTEL_MASK(23, 16)
2444 # define GEN8_WM_HZ_STENCIL_CLEAR_VALUE_SHIFT 16
2445 # define GEN8_WM_HZ_NUM_SAMPLES_MASK INTEL_MASK(15, 13)
2446 # define GEN8_WM_HZ_NUM_SAMPLES_SHIFT 13
2447 /* DW2 */
2448 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MIN_MASK INTEL_MASK(31, 16)
2449 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MIN_SHIFT 16
2450 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MIN_MASK INTEL_MASK(15, 0)
2451 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MIN_SHIFT 0
2452 /* DW3 */
2453 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MAX_MASK INTEL_MASK(31, 16)
2454 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MAX_SHIFT 16
2455 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MAX_MASK INTEL_MASK(15, 0)
2456 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MAX_SHIFT 0
2457 /* DW4 */
2458 # define GEN8_WM_HZ_SAMPLE_MASK_MASK INTEL_MASK(15, 0)
2459 # define GEN8_WM_HZ_SAMPLE_MASK_SHIFT 0
2460
2461
2462 #define _3DSTATE_PS_BLEND 0x784D /* GEN8+ */
2463 /* DW1 */
2464 # define GEN8_PS_BLEND_ALPHA_TO_COVERAGE_ENABLE (1 << 31)
2465 # define GEN8_PS_BLEND_HAS_WRITEABLE_RT (1 << 30)
2466 # define GEN8_PS_BLEND_COLOR_BUFFER_BLEND_ENABLE (1 << 29)
2467 # define GEN8_PS_BLEND_SRC_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(28, 24)
2468 # define GEN8_PS_BLEND_SRC_ALPHA_BLEND_FACTOR_SHIFT 24
2469 # define GEN8_PS_BLEND_DST_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(23, 19)
2470 # define GEN8_PS_BLEND_DST_ALPHA_BLEND_FACTOR_SHIFT 19
2471 # define GEN8_PS_BLEND_SRC_BLEND_FACTOR_MASK INTEL_MASK(18, 14)
2472 # define GEN8_PS_BLEND_SRC_BLEND_FACTOR_SHIFT 14
2473 # define GEN8_PS_BLEND_DST_BLEND_FACTOR_MASK INTEL_MASK(13, 9)
2474 # define GEN8_PS_BLEND_DST_BLEND_FACTOR_SHIFT 9
2475 # define GEN8_PS_BLEND_ALPHA_TEST_ENABLE (1 << 8)
2476 # define GEN8_PS_BLEND_INDEPENDENT_ALPHA_BLEND_ENABLE (1 << 7)
2477
2478 #define _3DSTATE_WM_DEPTH_STENCIL 0x784E /* GEN8+ */
2479 /* DW1 */
2480 # define GEN8_WM_DS_STENCIL_FAIL_OP_SHIFT 29
2481 # define GEN8_WM_DS_Z_FAIL_OP_SHIFT 26
2482 # define GEN8_WM_DS_Z_PASS_OP_SHIFT 23
2483 # define GEN8_WM_DS_BF_STENCIL_FUNC_SHIFT 20
2484 # define GEN8_WM_DS_BF_STENCIL_FAIL_OP_SHIFT 17
2485 # define GEN8_WM_DS_BF_Z_FAIL_OP_SHIFT 14
2486 # define GEN8_WM_DS_BF_Z_PASS_OP_SHIFT 11
2487 # define GEN8_WM_DS_STENCIL_FUNC_SHIFT 8
2488 # define GEN8_WM_DS_DEPTH_FUNC_SHIFT 5
2489 # define GEN8_WM_DS_DOUBLE_SIDED_STENCIL_ENABLE (1 << 4)
2490 # define GEN8_WM_DS_STENCIL_TEST_ENABLE (1 << 3)
2491 # define GEN8_WM_DS_STENCIL_BUFFER_WRITE_ENABLE (1 << 2)
2492 # define GEN8_WM_DS_DEPTH_TEST_ENABLE (1 << 1)
2493 # define GEN8_WM_DS_DEPTH_BUFFER_WRITE_ENABLE (1 << 0)
2494 /* DW2 */
2495 # define GEN8_WM_DS_STENCIL_TEST_MASK_MASK INTEL_MASK(31, 24)
2496 # define GEN8_WM_DS_STENCIL_TEST_MASK_SHIFT 24
2497 # define GEN8_WM_DS_STENCIL_WRITE_MASK_MASK INTEL_MASK(23, 16)
2498 # define GEN8_WM_DS_STENCIL_WRITE_MASK_SHIFT 16
2499 # define GEN8_WM_DS_BF_STENCIL_TEST_MASK_MASK INTEL_MASK(15, 8)
2500 # define GEN8_WM_DS_BF_STENCIL_TEST_MASK_SHIFT 8
2501 # define GEN8_WM_DS_BF_STENCIL_WRITE_MASK_MASK INTEL_MASK(7, 0)
2502 # define GEN8_WM_DS_BF_STENCIL_WRITE_MASK_SHIFT 0
2503 /* DW3 */
2504 # define GEN9_WM_DS_STENCIL_REF_MASK INTEL_MASK(15, 8)
2505 # define GEN9_WM_DS_STENCIL_REF_SHIFT 8
2506 # define GEN9_WM_DS_BF_STENCIL_REF_MASK INTEL_MASK(7, 0)
2507 # define GEN9_WM_DS_BF_STENCIL_REF_SHIFT 0
2508
2509 enum brw_pixel_shader_computed_depth_mode {
2510 BRW_PSCDEPTH_OFF = 0, /* PS does not compute depth */
2511 BRW_PSCDEPTH_ON = 1, /* PS computes depth; no guarantee about value */
2512 BRW_PSCDEPTH_ON_GE = 2, /* PS guarantees output depth >= source depth */
2513 BRW_PSCDEPTH_ON_LE = 3, /* PS guarantees output depth <= source depth */
2514 };
2515
2516 enum brw_pixel_shader_coverage_mask_mode {
2517 BRW_PSICMS_OFF = 0, /* PS does not use input coverage masks. */
2518 BRW_PSICMS_NORMAL = 1, /* Input Coverage masks based on outer conservatism
2519 * and factors in SAMPLE_MASK. If Pixel is
2520 * conservatively covered, all samples are enabled.
2521 */
2522
2523 BRW_PSICMS_INNER = 2, /* Input Coverage masks based on inner conservatism
2524 * and factors in SAMPLE_MASK. If Pixel is
2525 * conservatively *FULLY* covered, all samples are
2526 * enabled.
2527 */
2528 BRW_PCICMS_DEPTH = 3,
2529 };
2530
2531 #define _3DSTATE_PS_EXTRA 0x784F /* GEN8+ */
2532 /* DW1 */
2533 # define GEN8_PSX_PIXEL_SHADER_VALID (1 << 31)
2534 # define GEN8_PSX_PIXEL_SHADER_NO_RT_WRITE (1 << 30)
2535 # define GEN8_PSX_OMASK_TO_RENDER_TARGET (1 << 29)
2536 # define GEN8_PSX_KILL_ENABLE (1 << 28)
2537 # define GEN8_PSX_COMPUTED_DEPTH_MODE_SHIFT 26
2538 # define GEN8_PSX_FORCE_COMPUTED_DEPTH (1 << 25)
2539 # define GEN8_PSX_USES_SOURCE_DEPTH (1 << 24)
2540 # define GEN8_PSX_USES_SOURCE_W (1 << 23)
2541 # define GEN8_PSX_ATTRIBUTE_ENABLE (1 << 8)
2542 # define GEN8_PSX_SHADER_DISABLES_ALPHA_TO_COVERAGE (1 << 7)
2543 # define GEN8_PSX_SHADER_IS_PER_SAMPLE (1 << 6)
2544 # define GEN9_PSX_SHADER_COMPUTES_STENCIL (1 << 5)
2545 # define GEN9_PSX_SHADER_PULLS_BARY (1 << 3)
2546 # define GEN8_PSX_SHADER_HAS_UAV (1 << 2)
2547 # define GEN8_PSX_SHADER_USES_INPUT_COVERAGE_MASK (1 << 1)
2548 # define GEN9_PSX_SHADER_NORMAL_COVERAGE_MASK_SHIFT 0
2549
2550 enum brw_barycentric_mode {
2551 BRW_BARYCENTRIC_PERSPECTIVE_PIXEL = 0,
2552 BRW_BARYCENTRIC_PERSPECTIVE_CENTROID = 1,
2553 BRW_BARYCENTRIC_PERSPECTIVE_SAMPLE = 2,
2554 BRW_BARYCENTRIC_NONPERSPECTIVE_PIXEL = 3,
2555 BRW_BARYCENTRIC_NONPERSPECTIVE_CENTROID = 4,
2556 BRW_BARYCENTRIC_NONPERSPECTIVE_SAMPLE = 5,
2557 BRW_BARYCENTRIC_MODE_COUNT = 6
2558 };
2559 #define BRW_BARYCENTRIC_NONPERSPECTIVE_BITS \
2560 ((1 << BRW_BARYCENTRIC_NONPERSPECTIVE_PIXEL) | \
2561 (1 << BRW_BARYCENTRIC_NONPERSPECTIVE_CENTROID) | \
2562 (1 << BRW_BARYCENTRIC_NONPERSPECTIVE_SAMPLE))
2563
2564 #define _3DSTATE_WM 0x7814 /* GEN6+ */
2565 /* DW1: kernel pointer */
2566 /* DW2 */
2567 # define GEN6_WM_SPF_MODE (1 << 31)
2568 # define GEN6_WM_VECTOR_MASK_ENABLE (1 << 30)
2569 # define GEN6_WM_SAMPLER_COUNT_SHIFT 27
2570 # define GEN6_WM_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2571 # define GEN6_WM_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2572 # define GEN6_WM_FLOATING_POINT_MODE_ALT (1 << 16)
2573 /* DW3: scratch space */
2574 /* DW4 */
2575 # define GEN6_WM_STATISTICS_ENABLE (1 << 31)
2576 # define GEN6_WM_DEPTH_CLEAR (1 << 30)
2577 # define GEN6_WM_DEPTH_RESOLVE (1 << 28)
2578 # define GEN6_WM_HIERARCHICAL_DEPTH_RESOLVE (1 << 27)
2579 # define GEN6_WM_DISPATCH_START_GRF_SHIFT_0 16
2580 # define GEN6_WM_DISPATCH_START_GRF_SHIFT_1 8
2581 # define GEN6_WM_DISPATCH_START_GRF_SHIFT_2 0
2582 /* DW5 */
2583 # define GEN6_WM_MAX_THREADS_SHIFT 25
2584 # define GEN6_WM_KILL_ENABLE (1 << 22)
2585 # define GEN6_WM_COMPUTED_DEPTH (1 << 21)
2586 # define GEN6_WM_USES_SOURCE_DEPTH (1 << 20)
2587 # define GEN6_WM_DISPATCH_ENABLE (1 << 19)
2588 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_0_5 (0 << 16)
2589 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_1_0 (1 << 16)
2590 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_2_0 (2 << 16)
2591 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_4_0 (3 << 16)
2592 # define GEN6_WM_LINE_AA_WIDTH_0_5 (0 << 14)
2593 # define GEN6_WM_LINE_AA_WIDTH_1_0 (1 << 14)
2594 # define GEN6_WM_LINE_AA_WIDTH_2_0 (2 << 14)
2595 # define GEN6_WM_LINE_AA_WIDTH_4_0 (3 << 14)
2596 # define GEN6_WM_POLYGON_STIPPLE_ENABLE (1 << 13)
2597 # define GEN6_WM_LINE_STIPPLE_ENABLE (1 << 11)
2598 # define GEN6_WM_OMASK_TO_RENDER_TARGET (1 << 9)
2599 # define GEN6_WM_USES_SOURCE_W (1 << 8)
2600 # define GEN6_WM_DUAL_SOURCE_BLEND_ENABLE (1 << 7)
2601 # define GEN6_WM_32_DISPATCH_ENABLE (1 << 2)
2602 # define GEN6_WM_16_DISPATCH_ENABLE (1 << 1)
2603 # define GEN6_WM_8_DISPATCH_ENABLE (1 << 0)
2604 /* DW6 */
2605 # define GEN6_WM_NUM_SF_OUTPUTS_SHIFT 20
2606 # define GEN6_WM_POSOFFSET_NONE (0 << 18)
2607 # define GEN6_WM_POSOFFSET_CENTROID (2 << 18)
2608 # define GEN6_WM_POSOFFSET_SAMPLE (3 << 18)
2609 # define GEN6_WM_POSITION_ZW_PIXEL (0 << 16)
2610 # define GEN6_WM_POSITION_ZW_CENTROID (2 << 16)
2611 # define GEN6_WM_POSITION_ZW_SAMPLE (3 << 16)
2612 # define GEN6_WM_NONPERSPECTIVE_SAMPLE_BARYCENTRIC (1 << 15)
2613 # define GEN6_WM_NONPERSPECTIVE_CENTROID_BARYCENTRIC (1 << 14)
2614 # define GEN6_WM_NONPERSPECTIVE_PIXEL_BARYCENTRIC (1 << 13)
2615 # define GEN6_WM_PERSPECTIVE_SAMPLE_BARYCENTRIC (1 << 12)
2616 # define GEN6_WM_PERSPECTIVE_CENTROID_BARYCENTRIC (1 << 11)
2617 # define GEN6_WM_PERSPECTIVE_PIXEL_BARYCENTRIC (1 << 10)
2618 # define GEN6_WM_BARYCENTRIC_INTERPOLATION_MODE_SHIFT 10
2619 # define GEN6_WM_POINT_RASTRULE_UPPER_RIGHT (1 << 9)
2620 # define GEN6_WM_MSRAST_OFF_PIXEL (0 << 1)
2621 # define GEN6_WM_MSRAST_OFF_PATTERN (1 << 1)
2622 # define GEN6_WM_MSRAST_ON_PIXEL (2 << 1)
2623 # define GEN6_WM_MSRAST_ON_PATTERN (3 << 1)
2624 # define GEN6_WM_MSDISPMODE_PERSAMPLE (0 << 0)
2625 # define GEN6_WM_MSDISPMODE_PERPIXEL (1 << 0)
2626 /* DW7: kernel 1 pointer */
2627 /* DW8: kernel 2 pointer */
2628
2629 #define _3DSTATE_CONSTANT_VS 0x7815 /* GEN6+ */
2630 #define _3DSTATE_CONSTANT_GS 0x7816 /* GEN6+ */
2631 #define _3DSTATE_CONSTANT_PS 0x7817 /* GEN6+ */
2632 # define GEN6_CONSTANT_BUFFER_3_ENABLE (1 << 15)
2633 # define GEN6_CONSTANT_BUFFER_2_ENABLE (1 << 14)
2634 # define GEN6_CONSTANT_BUFFER_1_ENABLE (1 << 13)
2635 # define GEN6_CONSTANT_BUFFER_0_ENABLE (1 << 12)
2636
2637 #define _3DSTATE_CONSTANT_HS 0x7819 /* GEN7+ */
2638 #define _3DSTATE_CONSTANT_DS 0x781A /* GEN7+ */
2639
2640 /* Resource streamer gather constants */
2641 #define _3DSTATE_GATHER_POOL_ALLOC 0x791A /* GEN7.5+ */
2642 #define HSW_GATHER_POOL_ALLOC_MUST_BE_ONE (3 << 4) /* GEN7.5 only */
2643
2644 #define _3DSTATE_GATHER_CONSTANT_VS 0x7834 /* GEN7.5+ */
2645 #define _3DSTATE_GATHER_CONSTANT_GS 0x7835
2646 #define _3DSTATE_GATHER_CONSTANT_HS 0x7836
2647 #define _3DSTATE_GATHER_CONSTANT_DS 0x7837
2648 #define _3DSTATE_GATHER_CONSTANT_PS 0x7838
2649 #define HSW_GATHER_CONSTANT_ENABLE (1 << 11)
2650 #define HSW_GATHER_CONSTANT_BUFFER_VALID_SHIFT 16
2651 #define HSW_GATHER_CONSTANT_BUFFER_VALID_MASK INTEL_MASK(31, 16)
2652 #define HSW_GATHER_CONSTANT_BINDING_TABLE_BLOCK_SHIFT 12
2653 #define HSW_GATHER_CONSTANT_BINDING_TABLE_BLOCK_MASK INTEL_MASK(15, 12)
2654 #define HSW_GATHER_CONSTANT_CONST_BUFFER_OFFSET_SHIFT 8
2655 #define HSW_GATHER_CONSTANT_CONST_BUFFER_OFFSET_MASK INTEL_MASK(15, 8)
2656 #define HSW_GATHER_CONSTANT_CHANNEL_MASK_SHIFT 4
2657 #define HSW_GATHER_CONSTANT_CHANNEL_MASK_MASK INTEL_MASK(7, 4)
2658
2659 #define _3DSTATE_STREAMOUT 0x781e /* GEN7+ */
2660 /* DW1 */
2661 # define SO_FUNCTION_ENABLE (1 << 31)
2662 # define SO_RENDERING_DISABLE (1 << 30)
2663 /* This selects which incoming rendering stream goes down the pipeline. The
2664 * rendering stream is 0 if not defined by special cases in the GS state.
2665 */
2666 # define SO_RENDER_STREAM_SELECT_SHIFT 27
2667 # define SO_RENDER_STREAM_SELECT_MASK INTEL_MASK(28, 27)
2668 /* Controls reordering of TRISTRIP_* elements in stream output (not rendering).
2669 */
2670 # define SO_REORDER_TRAILING (1 << 26)
2671 /* Controls SO_NUM_PRIMS_WRITTEN_* and SO_PRIM_STORAGE_* */
2672 # define SO_STATISTICS_ENABLE (1 << 25)
2673 # define SO_BUFFER_ENABLE(n) (1 << (8 + (n)))
2674 /* DW2 */
2675 # define SO_STREAM_3_VERTEX_READ_OFFSET_SHIFT 29
2676 # define SO_STREAM_3_VERTEX_READ_OFFSET_MASK INTEL_MASK(29, 29)
2677 # define SO_STREAM_3_VERTEX_READ_LENGTH_SHIFT 24
2678 # define SO_STREAM_3_VERTEX_READ_LENGTH_MASK INTEL_MASK(28, 24)
2679 # define SO_STREAM_2_VERTEX_READ_OFFSET_SHIFT 21
2680 # define SO_STREAM_2_VERTEX_READ_OFFSET_MASK INTEL_MASK(21, 21)
2681 # define SO_STREAM_2_VERTEX_READ_LENGTH_SHIFT 16
2682 # define SO_STREAM_2_VERTEX_READ_LENGTH_MASK INTEL_MASK(20, 16)
2683 # define SO_STREAM_1_VERTEX_READ_OFFSET_SHIFT 13
2684 # define SO_STREAM_1_VERTEX_READ_OFFSET_MASK INTEL_MASK(13, 13)
2685 # define SO_STREAM_1_VERTEX_READ_LENGTH_SHIFT 8
2686 # define SO_STREAM_1_VERTEX_READ_LENGTH_MASK INTEL_MASK(12, 8)
2687 # define SO_STREAM_0_VERTEX_READ_OFFSET_SHIFT 5
2688 # define SO_STREAM_0_VERTEX_READ_OFFSET_MASK INTEL_MASK(5, 5)
2689 # define SO_STREAM_0_VERTEX_READ_LENGTH_SHIFT 0
2690 # define SO_STREAM_0_VERTEX_READ_LENGTH_MASK INTEL_MASK(4, 0)
2691
2692 /* 3DSTATE_WM for Gen7 */
2693 /* DW1 */
2694 # define GEN7_WM_STATISTICS_ENABLE (1 << 31)
2695 # define GEN7_WM_DEPTH_CLEAR (1 << 30)
2696 # define GEN7_WM_DISPATCH_ENABLE (1 << 29)
2697 # define GEN7_WM_DEPTH_RESOLVE (1 << 28)
2698 # define GEN7_WM_HIERARCHICAL_DEPTH_RESOLVE (1 << 27)
2699 # define GEN7_WM_KILL_ENABLE (1 << 25)
2700 # define GEN7_WM_COMPUTED_DEPTH_MODE_SHIFT 23
2701 # define GEN7_WM_USES_SOURCE_DEPTH (1 << 20)
2702 # define GEN7_WM_EARLY_DS_CONTROL_NORMAL (0 << 21)
2703 # define GEN7_WM_EARLY_DS_CONTROL_PSEXEC (1 << 21)
2704 # define GEN7_WM_EARLY_DS_CONTROL_PREPS (2 << 21)
2705 # define GEN7_WM_USES_SOURCE_W (1 << 19)
2706 # define GEN7_WM_POSITION_ZW_PIXEL (0 << 17)
2707 # define GEN7_WM_POSITION_ZW_CENTROID (2 << 17)
2708 # define GEN7_WM_POSITION_ZW_SAMPLE (3 << 17)
2709 # define GEN7_WM_BARYCENTRIC_INTERPOLATION_MODE_SHIFT 11
2710 # define GEN7_WM_USES_INPUT_COVERAGE_MASK (1 << 10)
2711 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_0_5 (0 << 8)
2712 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_1_0 (1 << 8)
2713 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_2_0 (2 << 8)
2714 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_4_0 (3 << 8)
2715 # define GEN7_WM_LINE_AA_WIDTH_0_5 (0 << 6)
2716 # define GEN7_WM_LINE_AA_WIDTH_1_0 (1 << 6)
2717 # define GEN7_WM_LINE_AA_WIDTH_2_0 (2 << 6)
2718 # define GEN7_WM_LINE_AA_WIDTH_4_0 (3 << 6)
2719 # define GEN7_WM_POLYGON_STIPPLE_ENABLE (1 << 4)
2720 # define GEN7_WM_LINE_STIPPLE_ENABLE (1 << 3)
2721 # define GEN7_WM_POINT_RASTRULE_UPPER_RIGHT (1 << 2)
2722 # define GEN7_WM_MSRAST_OFF_PIXEL (0 << 0)
2723 # define GEN7_WM_MSRAST_OFF_PATTERN (1 << 0)
2724 # define GEN7_WM_MSRAST_ON_PIXEL (2 << 0)
2725 # define GEN7_WM_MSRAST_ON_PATTERN (3 << 0)
2726 /* DW2 */
2727 # define GEN7_WM_MSDISPMODE_PERSAMPLE (0 << 31)
2728 # define GEN7_WM_MSDISPMODE_PERPIXEL (1 << 31)
2729 # define HSW_WM_UAV_ONLY (1 << 30)
2730
2731 #define _3DSTATE_PS 0x7820 /* GEN7+ */
2732 /* DW1: kernel pointer */
2733 /* DW2 */
2734 # define GEN7_PS_SPF_MODE (1 << 31)
2735 # define GEN7_PS_VECTOR_MASK_ENABLE (1 << 30)
2736 # define GEN7_PS_SAMPLER_COUNT_SHIFT 27
2737 # define GEN7_PS_SAMPLER_COUNT_MASK INTEL_MASK(29, 27)
2738 # define GEN7_PS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2739 # define GEN7_PS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2740 # define GEN7_PS_FLOATING_POINT_MODE_ALT (1 << 16)
2741 /* DW3: scratch space */
2742 /* DW4 */
2743 # define IVB_PS_MAX_THREADS_SHIFT 24
2744 # define HSW_PS_MAX_THREADS_SHIFT 23
2745 # define HSW_PS_SAMPLE_MASK_SHIFT 12
2746 # define HSW_PS_SAMPLE_MASK_MASK INTEL_MASK(19, 12)
2747 # define GEN7_PS_PUSH_CONSTANT_ENABLE (1 << 11)
2748 # define GEN7_PS_ATTRIBUTE_ENABLE (1 << 10)
2749 # define GEN7_PS_OMASK_TO_RENDER_TARGET (1 << 9)
2750 # define GEN7_PS_RENDER_TARGET_FAST_CLEAR_ENABLE (1 << 8)
2751 # define GEN7_PS_DUAL_SOURCE_BLEND_ENABLE (1 << 7)
2752 # define GEN7_PS_RENDER_TARGET_RESOLVE_ENABLE (1 << 6)
2753 # define GEN9_PS_RENDER_TARGET_RESOLVE_FULL (3 << 6)
2754 # define HSW_PS_UAV_ACCESS_ENABLE (1 << 5)
2755 # define GEN7_PS_POSOFFSET_NONE (0 << 3)
2756 # define GEN7_PS_POSOFFSET_CENTROID (2 << 3)
2757 # define GEN7_PS_POSOFFSET_SAMPLE (3 << 3)
2758 # define GEN7_PS_32_DISPATCH_ENABLE (1 << 2)
2759 # define GEN7_PS_16_DISPATCH_ENABLE (1 << 1)
2760 # define GEN7_PS_8_DISPATCH_ENABLE (1 << 0)
2761 /* DW5 */
2762 # define GEN7_PS_DISPATCH_START_GRF_SHIFT_0 16
2763 # define GEN7_PS_DISPATCH_START_GRF_SHIFT_1 8
2764 # define GEN7_PS_DISPATCH_START_GRF_SHIFT_2 0
2765 /* DW6: kernel 1 pointer */
2766 /* DW7: kernel 2 pointer */
2767
2768 #define _3DSTATE_SAMPLE_MASK 0x7818 /* GEN6+ */
2769
2770 #define _3DSTATE_DRAWING_RECTANGLE 0x7900
2771 #define _3DSTATE_BLEND_CONSTANT_COLOR 0x7901
2772 #define _3DSTATE_CHROMA_KEY 0x7904
2773 #define _3DSTATE_DEPTH_BUFFER 0x7905 /* GEN4-6 */
2774 #define _3DSTATE_POLY_STIPPLE_OFFSET 0x7906
2775 #define _3DSTATE_POLY_STIPPLE_PATTERN 0x7907
2776 #define _3DSTATE_LINE_STIPPLE_PATTERN 0x7908
2777 #define _3DSTATE_GLOBAL_DEPTH_OFFSET_CLAMP 0x7909
2778 #define _3DSTATE_AA_LINE_PARAMETERS 0x790a /* G45+ */
2779
2780 #define _3DSTATE_GS_SVB_INDEX 0x790b /* CTG+ */
2781 /* DW1 */
2782 # define SVB_INDEX_SHIFT 29
2783 # define SVB_LOAD_INTERNAL_VERTEX_COUNT (1 << 0) /* SNB+ */
2784 /* DW2: SVB index */
2785 /* DW3: SVB maximum index */
2786
2787 #define _3DSTATE_MULTISAMPLE 0x790d /* GEN6+ */
2788 #define GEN8_3DSTATE_MULTISAMPLE 0x780d /* GEN8+ */
2789 /* DW1 */
2790 # define MS_PIXEL_LOCATION_CENTER (0 << 4)
2791 # define MS_PIXEL_LOCATION_UPPER_LEFT (1 << 4)
2792 # define MS_NUMSAMPLES_1 (0 << 1)
2793 # define MS_NUMSAMPLES_2 (1 << 1)
2794 # define MS_NUMSAMPLES_4 (2 << 1)
2795 # define MS_NUMSAMPLES_8 (3 << 1)
2796 # define MS_NUMSAMPLES_16 (4 << 1)
2797
2798 #define _3DSTATE_SAMPLE_PATTERN 0x791c
2799
2800 #define _3DSTATE_STENCIL_BUFFER 0x790e /* ILK, SNB */
2801 #define _3DSTATE_HIER_DEPTH_BUFFER 0x790f /* ILK, SNB */
2802
2803 #define GEN7_3DSTATE_CLEAR_PARAMS 0x7804
2804 #define GEN7_3DSTATE_DEPTH_BUFFER 0x7805
2805 #define GEN7_3DSTATE_STENCIL_BUFFER 0x7806
2806 # define HSW_STENCIL_ENABLED (1 << 31)
2807 #define GEN7_3DSTATE_HIER_DEPTH_BUFFER 0x7807
2808
2809 #define _3DSTATE_CLEAR_PARAMS 0x7910 /* ILK, SNB */
2810 # define GEN5_DEPTH_CLEAR_VALID (1 << 15)
2811 /* DW1: depth clear value */
2812 /* DW2 */
2813 # define GEN7_DEPTH_CLEAR_VALID (1 << 0)
2814
2815 #define _3DSTATE_SO_DECL_LIST 0x7917 /* GEN7+ */
2816 /* DW1 */
2817 # define SO_STREAM_TO_BUFFER_SELECTS_3_SHIFT 12
2818 # define SO_STREAM_TO_BUFFER_SELECTS_3_MASK INTEL_MASK(15, 12)
2819 # define SO_STREAM_TO_BUFFER_SELECTS_2_SHIFT 8
2820 # define SO_STREAM_TO_BUFFER_SELECTS_2_MASK INTEL_MASK(11, 8)
2821 # define SO_STREAM_TO_BUFFER_SELECTS_1_SHIFT 4
2822 # define SO_STREAM_TO_BUFFER_SELECTS_1_MASK INTEL_MASK(7, 4)
2823 # define SO_STREAM_TO_BUFFER_SELECTS_0_SHIFT 0
2824 # define SO_STREAM_TO_BUFFER_SELECTS_0_MASK INTEL_MASK(3, 0)
2825 /* DW2 */
2826 # define SO_NUM_ENTRIES_3_SHIFT 24
2827 # define SO_NUM_ENTRIES_3_MASK INTEL_MASK(31, 24)
2828 # define SO_NUM_ENTRIES_2_SHIFT 16
2829 # define SO_NUM_ENTRIES_2_MASK INTEL_MASK(23, 16)
2830 # define SO_NUM_ENTRIES_1_SHIFT 8
2831 # define SO_NUM_ENTRIES_1_MASK INTEL_MASK(15, 8)
2832 # define SO_NUM_ENTRIES_0_SHIFT 0
2833 # define SO_NUM_ENTRIES_0_MASK INTEL_MASK(7, 0)
2834
2835 /* SO_DECL DW0 */
2836 # define SO_DECL_OUTPUT_BUFFER_SLOT_SHIFT 12
2837 # define SO_DECL_OUTPUT_BUFFER_SLOT_MASK INTEL_MASK(13, 12)
2838 # define SO_DECL_HOLE_FLAG (1 << 11)
2839 # define SO_DECL_REGISTER_INDEX_SHIFT 4
2840 # define SO_DECL_REGISTER_INDEX_MASK INTEL_MASK(9, 4)
2841 # define SO_DECL_COMPONENT_MASK_SHIFT 0
2842 # define SO_DECL_COMPONENT_MASK_MASK INTEL_MASK(3, 0)
2843
2844 #define _3DSTATE_SO_BUFFER 0x7918 /* GEN7+ */
2845 /* DW1 */
2846 # define GEN8_SO_BUFFER_ENABLE (1 << 31)
2847 # define SO_BUFFER_INDEX_SHIFT 29
2848 # define SO_BUFFER_INDEX_MASK INTEL_MASK(30, 29)
2849 # define GEN8_SO_BUFFER_OFFSET_WRITE_ENABLE (1 << 21)
2850 # define GEN8_SO_BUFFER_OFFSET_ADDRESS_ENABLE (1 << 20)
2851 # define SO_BUFFER_PITCH_SHIFT 0
2852 # define SO_BUFFER_PITCH_MASK INTEL_MASK(11, 0)
2853 /* DW2: start address */
2854 /* DW3: end address. */
2855
2856 #define CMD_MI_FLUSH 0x0200
2857
2858 # define BLT_X_SHIFT 0
2859 # define BLT_X_MASK INTEL_MASK(15, 0)
2860 # define BLT_Y_SHIFT 16
2861 # define BLT_Y_MASK INTEL_MASK(31, 16)
2862
2863 #define GEN5_MI_REPORT_PERF_COUNT ((0x26 << 23) | (3 - 2))
2864 /* DW0 */
2865 # define GEN5_MI_COUNTER_SET_0 (0 << 6)
2866 # define GEN5_MI_COUNTER_SET_1 (1 << 6)
2867 /* DW1 */
2868 # define MI_COUNTER_ADDRESS_GTT (1 << 0)
2869 /* DW2: a user-defined report ID (written to the buffer but can be anything) */
2870
2871 #define GEN6_MI_REPORT_PERF_COUNT ((0x28 << 23) | (3 - 2))
2872
2873 /* Bitfields for the URB_WRITE message, DW2 of message header: */
2874 #define URB_WRITE_PRIM_END 0x1
2875 #define URB_WRITE_PRIM_START 0x2
2876 #define URB_WRITE_PRIM_TYPE_SHIFT 2
2877
2878
2879 /* Maximum number of entries that can be addressed using a binding table
2880 * pointer of type SURFTYPE_BUFFER
2881 */
2882 #define BRW_MAX_NUM_BUFFER_ENTRIES (1 << 27)
2883
2884 /* Memory Object Control State:
2885 * Specifying zero for L3 means "uncached in L3", at least on Haswell
2886 * and Baytrail, since there are no PTE flags for setting L3 cacheability.
2887 * On Ivybridge, the PTEs do have a cache-in-L3 bit, so setting MOCS to 0
2888 * may still respect that.
2889 */
2890 #define GEN7_MOCS_L3 1
2891
2892 /* Ivybridge only: cache in LLC.
2893 * Specifying zero here means to use the PTE values set by the kernel;
2894 * non-zero overrides the PTE values.
2895 */
2896 #define IVB_MOCS_LLC (1 << 1)
2897
2898 /* Baytrail only: snoop in CPU cache */
2899 #define BYT_MOCS_SNOOP (1 << 1)
2900
2901 /* Haswell only: LLC/eLLC controls (write-back or uncached).
2902 * Specifying zero here means to use the PTE values set by the kernel,
2903 * which is useful since it offers additional control (write-through
2904 * cacheing and age). Non-zero overrides the PTE values.
2905 */
2906 #define HSW_MOCS_UC_LLC_UC_ELLC (1 << 1)
2907 #define HSW_MOCS_WB_LLC_WB_ELLC (2 << 1)
2908 #define HSW_MOCS_UC_LLC_WB_ELLC (3 << 1)
2909
2910 /* Broadwell: these defines always use all available caches (L3, LLC, eLLC),
2911 * and let you force write-back (WB) or write-through (WT) caching, or leave
2912 * it up to the page table entry (PTE) specified by the kernel.
2913 */
2914 #define BDW_MOCS_WB 0x78
2915 #define BDW_MOCS_WT 0x58
2916 #define BDW_MOCS_PTE 0x18
2917
2918 /* Skylake: MOCS is now an index into an array of 62 different caching
2919 * configurations programmed by the kernel.
2920 */
2921 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
2922 #define SKL_MOCS_WB (2 << 1)
2923 /* TC=LLC/eLLC, LeCC=PTE, LRUM=3, L3CC=WB */
2924 #define SKL_MOCS_PTE (1 << 1)
2925
2926 #define MEDIA_VFE_STATE 0x7000
2927 /* GEN7 DW2, GEN8+ DW3 */
2928 # define MEDIA_VFE_STATE_MAX_THREADS_SHIFT 16
2929 # define MEDIA_VFE_STATE_MAX_THREADS_MASK INTEL_MASK(31, 16)
2930 # define MEDIA_VFE_STATE_URB_ENTRIES_SHIFT 8
2931 # define MEDIA_VFE_STATE_URB_ENTRIES_MASK INTEL_MASK(15, 8)
2932 # define MEDIA_VFE_STATE_RESET_GTW_TIMER_SHIFT 7
2933 # define MEDIA_VFE_STATE_RESET_GTW_TIMER_MASK INTEL_MASK(7, 7)
2934 # define MEDIA_VFE_STATE_BYPASS_GTW_SHIFT 6
2935 # define MEDIA_VFE_STATE_BYPASS_GTW_MASK INTEL_MASK(6, 6)
2936 # define GEN7_MEDIA_VFE_STATE_GPGPU_MODE_SHIFT 2
2937 # define GEN7_MEDIA_VFE_STATE_GPGPU_MODE_MASK INTEL_MASK(2, 2)
2938 /* GEN7 DW4, GEN8+ DW5 */
2939 # define MEDIA_VFE_STATE_URB_ALLOC_SHIFT 16
2940 # define MEDIA_VFE_STATE_URB_ALLOC_MASK INTEL_MASK(31, 16)
2941 # define MEDIA_VFE_STATE_CURBE_ALLOC_SHIFT 0
2942 # define MEDIA_VFE_STATE_CURBE_ALLOC_MASK INTEL_MASK(15, 0)
2943
2944 #define MEDIA_CURBE_LOAD 0x7001
2945 #define MEDIA_INTERFACE_DESCRIPTOR_LOAD 0x7002
2946 /* GEN7 DW4, GEN8+ DW5 */
2947 # define MEDIA_CURBE_READ_LENGTH_SHIFT 16
2948 # define MEDIA_CURBE_READ_LENGTH_MASK INTEL_MASK(31, 16)
2949 # define MEDIA_CURBE_READ_OFFSET_SHIFT 0
2950 # define MEDIA_CURBE_READ_OFFSET_MASK INTEL_MASK(15, 0)
2951 /* GEN7 DW5, GEN8+ DW6 */
2952 # define MEDIA_BARRIER_ENABLE_SHIFT 21
2953 # define MEDIA_BARRIER_ENABLE_MASK INTEL_MASK(21, 21)
2954 # define MEDIA_SHARED_LOCAL_MEMORY_SIZE_SHIFT 16
2955 # define MEDIA_SHARED_LOCAL_MEMORY_SIZE_MASK INTEL_MASK(20, 16)
2956 # define MEDIA_GPGPU_THREAD_COUNT_SHIFT 0
2957 # define MEDIA_GPGPU_THREAD_COUNT_MASK INTEL_MASK(7, 0)
2958 # define GEN8_MEDIA_GPGPU_THREAD_COUNT_SHIFT 0
2959 # define GEN8_MEDIA_GPGPU_THREAD_COUNT_MASK INTEL_MASK(9, 0)
2960 /* GEN7 DW6, GEN8+ DW7 */
2961 # define CROSS_THREAD_READ_LENGTH_SHIFT 0
2962 # define CROSS_THREAD_READ_LENGTH_MASK INTEL_MASK(7, 0)
2963 #define MEDIA_STATE_FLUSH 0x7004
2964 #define GPGPU_WALKER 0x7105
2965 /* GEN7 DW0 */
2966 # define GEN7_GPGPU_INDIRECT_PARAMETER_ENABLE (1 << 10)
2967 # define GEN7_GPGPU_PREDICATE_ENABLE (1 << 8)
2968 /* GEN8+ DW2 */
2969 # define GPGPU_WALKER_INDIRECT_LENGTH_SHIFT 0
2970 # define GPGPU_WALKER_INDIRECT_LENGTH_MASK INTEL_MASK(15, 0)
2971 /* GEN7 DW2, GEN8+ DW4 */
2972 # define GPGPU_WALKER_SIMD_SIZE_SHIFT 30
2973 # define GPGPU_WALKER_SIMD_SIZE_MASK INTEL_MASK(31, 30)
2974 # define GPGPU_WALKER_THREAD_DEPTH_MAX_SHIFT 16
2975 # define GPGPU_WALKER_THREAD_DEPTH_MAX_MASK INTEL_MASK(21, 16)
2976 # define GPGPU_WALKER_THREAD_HEIGHT_MAX_SHIFT 8
2977 # define GPGPU_WALKER_THREAD_HEIGHT_MAX_MASK INTEL_MASK(31, 8)
2978 # define GPGPU_WALKER_THREAD_WIDTH_MAX_SHIFT 0
2979 # define GPGPU_WALKER_THREAD_WIDTH_MAX_MASK INTEL_MASK(5, 0)
2980
2981 #define CMD_MI (0x0 << 29)
2982 #define CMD_2D (0x2 << 29)
2983 #define CMD_3D (0x3 << 29)
2984
2985 #define MI_NOOP (CMD_MI | 0)
2986
2987 #define MI_BATCH_BUFFER_END (CMD_MI | 0xA << 23)
2988
2989 #define MI_FLUSH (CMD_MI | (4 << 23))
2990 #define FLUSH_MAP_CACHE (1 << 0)
2991 #define INHIBIT_FLUSH_RENDER_CACHE (1 << 2)
2992
2993 #define MI_STORE_DATA_IMM (CMD_MI | (0x20 << 23))
2994 #define MI_LOAD_REGISTER_IMM (CMD_MI | (0x22 << 23))
2995 #define MI_LOAD_REGISTER_REG (CMD_MI | (0x2A << 23))
2996
2997 #define MI_FLUSH_DW (CMD_MI | (0x26 << 23) | 2)
2998
2999 #define MI_STORE_REGISTER_MEM (CMD_MI | (0x24 << 23))
3000 # define MI_STORE_REGISTER_MEM_USE_GGTT (1 << 22)
3001 # define MI_STORE_REGISTER_MEM_PREDICATE (1 << 21)
3002
3003 /* Load a value from memory into a register. Only available on Gen7+. */
3004 #define GEN7_MI_LOAD_REGISTER_MEM (CMD_MI | (0x29 << 23))
3005 # define MI_LOAD_REGISTER_MEM_USE_GGTT (1 << 22)
3006 /* Haswell RS control */
3007 #define MI_RS_CONTROL (CMD_MI | (0x6 << 23))
3008 #define MI_RS_STORE_DATA_IMM (CMD_MI | (0x2b << 23))
3009
3010 /* Manipulate the predicate bit based on some register values. Only on Gen7+ */
3011 #define GEN7_MI_PREDICATE (CMD_MI | (0xC << 23))
3012 # define MI_PREDICATE_LOADOP_KEEP (0 << 6)
3013 # define MI_PREDICATE_LOADOP_LOAD (2 << 6)
3014 # define MI_PREDICATE_LOADOP_LOADINV (3 << 6)
3015 # define MI_PREDICATE_COMBINEOP_SET (0 << 3)
3016 # define MI_PREDICATE_COMBINEOP_AND (1 << 3)
3017 # define MI_PREDICATE_COMBINEOP_OR (2 << 3)
3018 # define MI_PREDICATE_COMBINEOP_XOR (3 << 3)
3019 # define MI_PREDICATE_COMPAREOP_TRUE (0 << 0)
3020 # define MI_PREDICATE_COMPAREOP_FALSE (1 << 0)
3021 # define MI_PREDICATE_COMPAREOP_SRCS_EQUAL (2 << 0)
3022 # define MI_PREDICATE_COMPAREOP_DELTAS_EQUAL (3 << 0)
3023
3024 #define HSW_MI_MATH (CMD_MI | (0x1a << 23))
3025
3026 #define MI_MATH_ALU2(opcode, operand1, operand2) \
3027 ( ((MI_MATH_OPCODE_##opcode) << 20) | ((MI_MATH_OPERAND_##operand1) << 10) | \
3028 ((MI_MATH_OPERAND_##operand2) << 0) )
3029
3030 #define MI_MATH_ALU1(opcode, operand1) \
3031 ( ((MI_MATH_OPCODE_##opcode) << 20) | ((MI_MATH_OPERAND_##operand1) << 10) )
3032
3033 #define MI_MATH_ALU0(opcode) \
3034 ( ((MI_MATH_OPCODE_##opcode) << 20) )
3035
3036 #define MI_MATH_OPCODE_NOOP 0x000
3037 #define MI_MATH_OPCODE_LOAD 0x080
3038 #define MI_MATH_OPCODE_LOADINV 0x480
3039 #define MI_MATH_OPCODE_LOAD0 0x081
3040 #define MI_MATH_OPCODE_LOAD1 0x481
3041 #define MI_MATH_OPCODE_ADD 0x100
3042 #define MI_MATH_OPCODE_SUB 0x101
3043 #define MI_MATH_OPCODE_AND 0x102
3044 #define MI_MATH_OPCODE_OR 0x103
3045 #define MI_MATH_OPCODE_XOR 0x104
3046 #define MI_MATH_OPCODE_STORE 0x180
3047 #define MI_MATH_OPCODE_STOREINV 0x580
3048
3049 #define MI_MATH_OPERAND_R0 0x00
3050 #define MI_MATH_OPERAND_R1 0x01
3051 #define MI_MATH_OPERAND_R2 0x02
3052 #define MI_MATH_OPERAND_R3 0x03
3053 #define MI_MATH_OPERAND_R4 0x04
3054 #define MI_MATH_OPERAND_SRCA 0x20
3055 #define MI_MATH_OPERAND_SRCB 0x21
3056 #define MI_MATH_OPERAND_ACCU 0x31
3057 #define MI_MATH_OPERAND_ZF 0x32
3058 #define MI_MATH_OPERAND_CF 0x33
3059
3060 /** @{
3061 *
3062 * PIPE_CONTROL operation, a combination MI_FLUSH and register write with
3063 * additional flushing control.
3064 */
3065 #define _3DSTATE_PIPE_CONTROL (CMD_3D | (3 << 27) | (2 << 24))
3066 #define PIPE_CONTROL_CS_STALL (1 << 20)
3067 #define PIPE_CONTROL_GLOBAL_SNAPSHOT_COUNT_RESET (1 << 19)
3068 #define PIPE_CONTROL_TLB_INVALIDATE (1 << 18)
3069 #define PIPE_CONTROL_SYNC_GFDT (1 << 17)
3070 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1 << 16)
3071 #define PIPE_CONTROL_NO_WRITE (0 << 14)
3072 #define PIPE_CONTROL_WRITE_IMMEDIATE (1 << 14)
3073 #define PIPE_CONTROL_WRITE_DEPTH_COUNT (2 << 14)
3074 #define PIPE_CONTROL_WRITE_TIMESTAMP (3 << 14)
3075 #define PIPE_CONTROL_DEPTH_STALL (1 << 13)
3076 #define PIPE_CONTROL_RENDER_TARGET_FLUSH (1 << 12)
3077 #define PIPE_CONTROL_INSTRUCTION_INVALIDATE (1 << 11)
3078 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1 << 10) /* GM45+ only */
3079 #define PIPE_CONTROL_ISP_DIS (1 << 9)
3080 #define PIPE_CONTROL_INTERRUPT_ENABLE (1 << 8)
3081 #define PIPE_CONTROL_FLUSH_ENABLE (1 << 7) /* Gen7+ only */
3082 /* GT */
3083 #define PIPE_CONTROL_DATA_CACHE_FLUSH (1 << 5)
3084 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1 << 4)
3085 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1 << 3)
3086 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1 << 2)
3087 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1 << 1)
3088 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1 << 0)
3089 #define PIPE_CONTROL_PPGTT_WRITE (0 << 2)
3090 #define PIPE_CONTROL_GLOBAL_GTT_WRITE (1 << 2)
3091
3092 #define PIPE_CONTROL_CACHE_FLUSH_BITS \
3093 (PIPE_CONTROL_DEPTH_CACHE_FLUSH | PIPE_CONTROL_DATA_CACHE_FLUSH | \
3094 PIPE_CONTROL_RENDER_TARGET_FLUSH)
3095
3096 #define PIPE_CONTROL_CACHE_INVALIDATE_BITS \
3097 (PIPE_CONTROL_STATE_CACHE_INVALIDATE | PIPE_CONTROL_CONST_CACHE_INVALIDATE | \
3098 PIPE_CONTROL_VF_CACHE_INVALIDATE | PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | \
3099 PIPE_CONTROL_INSTRUCTION_INVALIDATE)
3100
3101 /** @} */
3102
3103 #define XY_SETUP_BLT_CMD (CMD_2D | (0x01 << 22))
3104
3105 #define XY_COLOR_BLT_CMD (CMD_2D | (0x50 << 22))
3106
3107 #define XY_SRC_COPY_BLT_CMD (CMD_2D | (0x53 << 22))
3108
3109 #define XY_FAST_COPY_BLT_CMD (CMD_2D | (0x42 << 22))
3110
3111 #define XY_TEXT_IMMEDIATE_BLIT_CMD (CMD_2D | (0x31 << 22))
3112 # define XY_TEXT_BYTE_PACKED (1 << 16)
3113
3114 /* BR00 */
3115 #define XY_BLT_WRITE_ALPHA (1 << 21)
3116 #define XY_BLT_WRITE_RGB (1 << 20)
3117 #define XY_SRC_TILED (1 << 15)
3118 #define XY_DST_TILED (1 << 11)
3119
3120 /* BR00 */
3121 #define XY_FAST_SRC_TILED_64K (3 << 20)
3122 #define XY_FAST_SRC_TILED_Y (2 << 20)
3123 #define XY_FAST_SRC_TILED_X (1 << 20)
3124
3125 #define XY_FAST_DST_TILED_64K (3 << 13)
3126 #define XY_FAST_DST_TILED_Y (2 << 13)
3127 #define XY_FAST_DST_TILED_X (1 << 13)
3128
3129 /* BR13 */
3130 #define BR13_8 (0x0 << 24)
3131 #define BR13_565 (0x1 << 24)
3132 #define BR13_8888 (0x3 << 24)
3133 #define BR13_16161616 (0x4 << 24)
3134 #define BR13_32323232 (0x5 << 24)
3135
3136 #define XY_FAST_SRC_TRMODE_YF (1 << 31)
3137 #define XY_FAST_DST_TRMODE_YF (1 << 30)
3138
3139 /* Pipeline Statistics Counter Registers */
3140 #define IA_VERTICES_COUNT 0x2310
3141 #define IA_PRIMITIVES_COUNT 0x2318
3142 #define VS_INVOCATION_COUNT 0x2320
3143 #define HS_INVOCATION_COUNT 0x2300
3144 #define DS_INVOCATION_COUNT 0x2308
3145 #define GS_INVOCATION_COUNT 0x2328
3146 #define GS_PRIMITIVES_COUNT 0x2330
3147 #define CL_INVOCATION_COUNT 0x2338
3148 #define CL_PRIMITIVES_COUNT 0x2340
3149 #define PS_INVOCATION_COUNT 0x2348
3150 #define CS_INVOCATION_COUNT 0x2290
3151 #define PS_DEPTH_COUNT 0x2350
3152
3153 #define GEN6_SO_PRIM_STORAGE_NEEDED 0x2280
3154 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
3155
3156 #define GEN6_SO_NUM_PRIMS_WRITTEN 0x2288
3157 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
3158
3159 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
3160
3161 #define TIMESTAMP 0x2358
3162
3163 #define BCS_SWCTRL 0x22200
3164 # define BCS_SWCTRL_SRC_Y (1 << 0)
3165 # define BCS_SWCTRL_DST_Y (1 << 1)
3166
3167 #define OACONTROL 0x2360
3168 # define OACONTROL_COUNTER_SELECT_SHIFT 2
3169 # define OACONTROL_ENABLE_COUNTERS (1 << 0)
3170
3171 /* Auto-Draw / Indirect Registers */
3172 #define GEN7_3DPRIM_END_OFFSET 0x2420
3173 #define GEN7_3DPRIM_START_VERTEX 0x2430
3174 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
3175 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
3176 #define GEN7_3DPRIM_START_INSTANCE 0x243C
3177 #define GEN7_3DPRIM_BASE_VERTEX 0x2440
3178
3179 /* Auto-Compute / Indirect Registers */
3180 #define GEN7_GPGPU_DISPATCHDIMX 0x2500
3181 #define GEN7_GPGPU_DISPATCHDIMY 0x2504
3182 #define GEN7_GPGPU_DISPATCHDIMZ 0x2508
3183
3184 #define GEN7_CACHE_MODE_1 0x7004
3185 # define GEN8_HIZ_NP_PMA_FIX_ENABLE (1 << 11)
3186 # define GEN8_HIZ_NP_EARLY_Z_FAILS_DISABLE (1 << 13)
3187 # define GEN9_PARTIAL_RESOLVE_DISABLE_IN_VC (1 << 1)
3188 # define GEN8_HIZ_PMA_MASK_BITS \
3189 REG_MASK(GEN8_HIZ_NP_PMA_FIX_ENABLE | GEN8_HIZ_NP_EARLY_Z_FAILS_DISABLE)
3190
3191 /* Predicate registers */
3192 #define MI_PREDICATE_SRC0 0x2400
3193 #define MI_PREDICATE_SRC1 0x2408
3194 #define MI_PREDICATE_DATA 0x2410
3195 #define MI_PREDICATE_RESULT 0x2418
3196 #define MI_PREDICATE_RESULT_1 0x241C
3197 #define MI_PREDICATE_RESULT_2 0x2214
3198
3199 #define HSW_CS_GPR(n) (0x2600 + (n) * 8)
3200
3201 /* L3 cache control registers. */
3202 #define GEN7_L3SQCREG1 0xb010
3203 /* L3SQ general and high priority credit initialization. */
3204 # define IVB_L3SQCREG1_SQGHPCI_DEFAULT 0x00730000
3205 # define VLV_L3SQCREG1_SQGHPCI_DEFAULT 0x00d30000
3206 # define HSW_L3SQCREG1_SQGHPCI_DEFAULT 0x00610000
3207 # define GEN7_L3SQCREG1_CONV_DC_UC (1 << 24)
3208 # define GEN7_L3SQCREG1_CONV_IS_UC (1 << 25)
3209 # define GEN7_L3SQCREG1_CONV_C_UC (1 << 26)
3210 # define GEN7_L3SQCREG1_CONV_T_UC (1 << 27)
3211
3212 #define GEN7_L3CNTLREG2 0xb020
3213 # define GEN7_L3CNTLREG2_SLM_ENABLE (1 << 0)
3214 # define GEN7_L3CNTLREG2_URB_ALLOC_SHIFT 1
3215 # define GEN7_L3CNTLREG2_URB_ALLOC_MASK INTEL_MASK(6, 1)
3216 # define GEN7_L3CNTLREG2_URB_LOW_BW (1 << 7)
3217 # define GEN7_L3CNTLREG2_ALL_ALLOC_SHIFT 8
3218 # define GEN7_L3CNTLREG2_ALL_ALLOC_MASK INTEL_MASK(13, 8)
3219 # define GEN7_L3CNTLREG2_RO_ALLOC_SHIFT 14
3220 # define GEN7_L3CNTLREG2_RO_ALLOC_MASK INTEL_MASK(19, 14)
3221 # define GEN7_L3CNTLREG2_RO_LOW_BW (1 << 20)
3222 # define GEN7_L3CNTLREG2_DC_ALLOC_SHIFT 21
3223 # define GEN7_L3CNTLREG2_DC_ALLOC_MASK INTEL_MASK(26, 21)
3224 # define GEN7_L3CNTLREG2_DC_LOW_BW (1 << 27)
3225
3226 #define GEN7_L3CNTLREG3 0xb024
3227 # define GEN7_L3CNTLREG3_IS_ALLOC_SHIFT 1
3228 # define GEN7_L3CNTLREG3_IS_ALLOC_MASK INTEL_MASK(6, 1)
3229 # define GEN7_L3CNTLREG3_IS_LOW_BW (1 << 7)
3230 # define GEN7_L3CNTLREG3_C_ALLOC_SHIFT 8
3231 # define GEN7_L3CNTLREG3_C_ALLOC_MASK INTEL_MASK(13, 8)
3232 # define GEN7_L3CNTLREG3_C_LOW_BW (1 << 14)
3233 # define GEN7_L3CNTLREG3_T_ALLOC_SHIFT 15
3234 # define GEN7_L3CNTLREG3_T_ALLOC_MASK INTEL_MASK(20, 15)
3235 # define GEN7_L3CNTLREG3_T_LOW_BW (1 << 21)
3236
3237 #define HSW_SCRATCH1 0xb038
3238 #define HSW_SCRATCH1_L3_ATOMIC_DISABLE (1 << 27)
3239
3240 #define HSW_ROW_CHICKEN3 0xe49c
3241 #define HSW_ROW_CHICKEN3_L3_ATOMIC_DISABLE (1 << 6)
3242
3243 #define GEN8_L3CNTLREG 0x7034
3244 # define GEN8_L3CNTLREG_SLM_ENABLE (1 << 0)
3245 # define GEN8_L3CNTLREG_URB_ALLOC_SHIFT 1
3246 # define GEN8_L3CNTLREG_URB_ALLOC_MASK INTEL_MASK(7, 1)
3247 # define GEN8_L3CNTLREG_RO_ALLOC_SHIFT 11
3248 # define GEN8_L3CNTLREG_RO_ALLOC_MASK INTEL_MASK(17, 11)
3249 # define GEN8_L3CNTLREG_DC_ALLOC_SHIFT 18
3250 # define GEN8_L3CNTLREG_DC_ALLOC_MASK INTEL_MASK(24, 18)
3251 # define GEN8_L3CNTLREG_ALL_ALLOC_SHIFT 25
3252 # define GEN8_L3CNTLREG_ALL_ALLOC_MASK INTEL_MASK(31, 25)
3253
3254 #endif