Merge remote-tracking branch 'jekstrand/wip/i965-uniforms' into vulkan
[mesa.git] / src / mesa / drivers / dri / i965 / brw_defines.h
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keithw@vmware.com>
30 */
31
32 #define INTEL_MASK(high, low) (((1<<((high)-(low)+1))-1)<<(low))
33 /* Using the GNU statement expression extension */
34 #define SET_FIELD(value, field) \
35 ({ \
36 uint32_t fieldval = (value) << field ## _SHIFT; \
37 assert((fieldval & ~ field ## _MASK) == 0); \
38 fieldval & field ## _MASK; \
39 })
40
41 #define GET_BITS(data, high, low) ((data & INTEL_MASK((high), (low))) >> (low))
42 #define GET_FIELD(word, field) (((word) & field ## _MASK) >> field ## _SHIFT)
43
44 /**
45 * For use with masked MMIO registers where the upper 16 bits control which
46 * of the lower bits are committed to the register.
47 */
48 #define REG_MASK(value) ((value) << 16)
49
50 #ifndef BRW_DEFINES_H
51 #define BRW_DEFINES_H
52
53 /* 3D state:
54 */
55 #define CMD_3D_PRIM 0x7b00 /* 3DPRIMITIVE */
56 /* DW0 */
57 # define GEN4_3DPRIM_TOPOLOGY_TYPE_SHIFT 10
58 # define GEN4_3DPRIM_VERTEXBUFFER_ACCESS_SEQUENTIAL (0 << 15)
59 # define GEN4_3DPRIM_VERTEXBUFFER_ACCESS_RANDOM (1 << 15)
60 # define GEN7_3DPRIM_INDIRECT_PARAMETER_ENABLE (1 << 10)
61 # define GEN7_3DPRIM_PREDICATE_ENABLE (1 << 8)
62 /* DW1 */
63 # define GEN7_3DPRIM_VERTEXBUFFER_ACCESS_SEQUENTIAL (0 << 8)
64 # define GEN7_3DPRIM_VERTEXBUFFER_ACCESS_RANDOM (1 << 8)
65
66 #ifndef _3DPRIM_POINTLIST /* FIXME: Avoid clashing with defines from bdw_pack.h */
67 #define _3DPRIM_POINTLIST 0x01
68 #define _3DPRIM_LINELIST 0x02
69 #define _3DPRIM_LINESTRIP 0x03
70 #define _3DPRIM_TRILIST 0x04
71 #define _3DPRIM_TRISTRIP 0x05
72 #define _3DPRIM_TRIFAN 0x06
73 #define _3DPRIM_QUADLIST 0x07
74 #define _3DPRIM_QUADSTRIP 0x08
75 #define _3DPRIM_LINELIST_ADJ 0x09 /* G45+ */
76 #define _3DPRIM_LINESTRIP_ADJ 0x0A /* G45+ */
77 #define _3DPRIM_TRILIST_ADJ 0x0B /* G45+ */
78 #define _3DPRIM_TRISTRIP_ADJ 0x0C /* G45+ */
79 #define _3DPRIM_TRISTRIP_REVERSE 0x0D
80 #define _3DPRIM_POLYGON 0x0E
81 #define _3DPRIM_RECTLIST 0x0F
82 #define _3DPRIM_LINELOOP 0x10
83 #define _3DPRIM_POINTLIST_BF 0x11
84 #define _3DPRIM_LINESTRIP_CONT 0x12
85 #define _3DPRIM_LINESTRIP_BF 0x13
86 #define _3DPRIM_LINESTRIP_CONT_BF 0x14
87 #define _3DPRIM_TRIFAN_NOSTIPPLE 0x16
88 #define _3DPRIM_PATCHLIST(n) ({ assert(n > 0 && n <= 32); 0x20 + (n - 1); })
89
90 #endif /* bdw_pack.h */
91
92 /* We use this offset to be able to pass native primitive types in struct
93 * _mesa_prim::mode. Native primitive types are BRW_PRIM_OFFSET +
94 * native_type, which should be different from all GL types and still fit in
95 * the 8 bits avialable. */
96
97 #define BRW_PRIM_OFFSET 0x80
98
99 #define BRW_ANISORATIO_2 0
100 #define BRW_ANISORATIO_4 1
101 #define BRW_ANISORATIO_6 2
102 #define BRW_ANISORATIO_8 3
103 #define BRW_ANISORATIO_10 4
104 #define BRW_ANISORATIO_12 5
105 #define BRW_ANISORATIO_14 6
106 #define BRW_ANISORATIO_16 7
107
108 #define BRW_BLENDFACTOR_ONE 0x1
109 #define BRW_BLENDFACTOR_SRC_COLOR 0x2
110 #define BRW_BLENDFACTOR_SRC_ALPHA 0x3
111 #define BRW_BLENDFACTOR_DST_ALPHA 0x4
112 #define BRW_BLENDFACTOR_DST_COLOR 0x5
113 #define BRW_BLENDFACTOR_SRC_ALPHA_SATURATE 0x6
114 #define BRW_BLENDFACTOR_CONST_COLOR 0x7
115 #define BRW_BLENDFACTOR_CONST_ALPHA 0x8
116 #define BRW_BLENDFACTOR_SRC1_COLOR 0x9
117 #define BRW_BLENDFACTOR_SRC1_ALPHA 0x0A
118 #define BRW_BLENDFACTOR_ZERO 0x11
119 #define BRW_BLENDFACTOR_INV_SRC_COLOR 0x12
120 #define BRW_BLENDFACTOR_INV_SRC_ALPHA 0x13
121 #define BRW_BLENDFACTOR_INV_DST_ALPHA 0x14
122 #define BRW_BLENDFACTOR_INV_DST_COLOR 0x15
123 #define BRW_BLENDFACTOR_INV_CONST_COLOR 0x17
124 #define BRW_BLENDFACTOR_INV_CONST_ALPHA 0x18
125 #define BRW_BLENDFACTOR_INV_SRC1_COLOR 0x19
126 #define BRW_BLENDFACTOR_INV_SRC1_ALPHA 0x1A
127
128 #define BRW_BLENDFUNCTION_ADD 0
129 #define BRW_BLENDFUNCTION_SUBTRACT 1
130 #define BRW_BLENDFUNCTION_REVERSE_SUBTRACT 2
131 #define BRW_BLENDFUNCTION_MIN 3
132 #define BRW_BLENDFUNCTION_MAX 4
133
134 #define BRW_ALPHATEST_FORMAT_UNORM8 0
135 #define BRW_ALPHATEST_FORMAT_FLOAT32 1
136
137 #define BRW_CHROMAKEY_KILL_ON_ANY_MATCH 0
138 #define BRW_CHROMAKEY_REPLACE_BLACK 1
139
140 #define BRW_CLIP_API_OGL 0
141 #define BRW_CLIP_API_DX 1
142
143 #define BRW_CLIPMODE_NORMAL 0
144 #define BRW_CLIPMODE_CLIP_ALL 1
145 #define BRW_CLIPMODE_CLIP_NON_REJECTED 2
146 #define BRW_CLIPMODE_REJECT_ALL 3
147 #define BRW_CLIPMODE_ACCEPT_ALL 4
148 #define BRW_CLIPMODE_KERNEL_CLIP 5
149
150 #define BRW_CLIP_NDCSPACE 0
151 #define BRW_CLIP_SCREENSPACE 1
152
153 #define BRW_COMPAREFUNCTION_ALWAYS 0
154 #define BRW_COMPAREFUNCTION_NEVER 1
155 #define BRW_COMPAREFUNCTION_LESS 2
156 #define BRW_COMPAREFUNCTION_EQUAL 3
157 #define BRW_COMPAREFUNCTION_LEQUAL 4
158 #define BRW_COMPAREFUNCTION_GREATER 5
159 #define BRW_COMPAREFUNCTION_NOTEQUAL 6
160 #define BRW_COMPAREFUNCTION_GEQUAL 7
161
162 #define BRW_COVERAGE_PIXELS_HALF 0
163 #define BRW_COVERAGE_PIXELS_1 1
164 #define BRW_COVERAGE_PIXELS_2 2
165 #define BRW_COVERAGE_PIXELS_4 3
166
167 #define BRW_CULLMODE_BOTH 0
168 #define BRW_CULLMODE_NONE 1
169 #define BRW_CULLMODE_FRONT 2
170 #define BRW_CULLMODE_BACK 3
171
172 #define BRW_DEFAULTCOLOR_R8G8B8A8_UNORM 0
173 #define BRW_DEFAULTCOLOR_R32G32B32A32_FLOAT 1
174
175 #define BRW_DEPTHFORMAT_D32_FLOAT_S8X24_UINT 0
176 #define BRW_DEPTHFORMAT_D32_FLOAT 1
177 #define BRW_DEPTHFORMAT_D24_UNORM_S8_UINT 2
178 #define BRW_DEPTHFORMAT_D24_UNORM_X8_UINT 3 /* GEN5 */
179 #define BRW_DEPTHFORMAT_D16_UNORM 5
180
181 #define BRW_FLOATING_POINT_IEEE_754 0
182 #define BRW_FLOATING_POINT_NON_IEEE_754 1
183
184 #define BRW_FRONTWINDING_CW 0
185 #define BRW_FRONTWINDING_CCW 1
186
187 #define BRW_SPRITE_POINT_ENABLE 16
188
189 #define BRW_CUT_INDEX_ENABLE (1 << 10)
190
191 #define BRW_INDEX_BYTE 0
192 #define BRW_INDEX_WORD 1
193 #define BRW_INDEX_DWORD 2
194
195 #define BRW_LOGICOPFUNCTION_CLEAR 0
196 #define BRW_LOGICOPFUNCTION_NOR 1
197 #define BRW_LOGICOPFUNCTION_AND_INVERTED 2
198 #define BRW_LOGICOPFUNCTION_COPY_INVERTED 3
199 #define BRW_LOGICOPFUNCTION_AND_REVERSE 4
200 #define BRW_LOGICOPFUNCTION_INVERT 5
201 #define BRW_LOGICOPFUNCTION_XOR 6
202 #define BRW_LOGICOPFUNCTION_NAND 7
203 #define BRW_LOGICOPFUNCTION_AND 8
204 #define BRW_LOGICOPFUNCTION_EQUIV 9
205 #define BRW_LOGICOPFUNCTION_NOOP 10
206 #define BRW_LOGICOPFUNCTION_OR_INVERTED 11
207 #define BRW_LOGICOPFUNCTION_COPY 12
208 #define BRW_LOGICOPFUNCTION_OR_REVERSE 13
209 #define BRW_LOGICOPFUNCTION_OR 14
210 #define BRW_LOGICOPFUNCTION_SET 15
211
212 #define BRW_MAPFILTER_NEAREST 0x0
213 #define BRW_MAPFILTER_LINEAR 0x1
214 #define BRW_MAPFILTER_ANISOTROPIC 0x2
215
216 #define BRW_MIPFILTER_NONE 0
217 #define BRW_MIPFILTER_NEAREST 1
218 #define BRW_MIPFILTER_LINEAR 3
219
220 #define BRW_ADDRESS_ROUNDING_ENABLE_U_MAG 0x20
221 #define BRW_ADDRESS_ROUNDING_ENABLE_U_MIN 0x10
222 #define BRW_ADDRESS_ROUNDING_ENABLE_V_MAG 0x08
223 #define BRW_ADDRESS_ROUNDING_ENABLE_V_MIN 0x04
224 #define BRW_ADDRESS_ROUNDING_ENABLE_R_MAG 0x02
225 #define BRW_ADDRESS_ROUNDING_ENABLE_R_MIN 0x01
226
227 #define BRW_POLYGON_FRONT_FACING 0
228 #define BRW_POLYGON_BACK_FACING 1
229
230 #define BRW_PREFILTER_ALWAYS 0x0
231 #define BRW_PREFILTER_NEVER 0x1
232 #define BRW_PREFILTER_LESS 0x2
233 #define BRW_PREFILTER_EQUAL 0x3
234 #define BRW_PREFILTER_LEQUAL 0x4
235 #define BRW_PREFILTER_GREATER 0x5
236 #define BRW_PREFILTER_NOTEQUAL 0x6
237 #define BRW_PREFILTER_GEQUAL 0x7
238
239 #define BRW_PROVOKING_VERTEX_0 0
240 #define BRW_PROVOKING_VERTEX_1 1
241 #define BRW_PROVOKING_VERTEX_2 2
242
243 #define BRW_RASTRULE_UPPER_LEFT 0
244 #define BRW_RASTRULE_UPPER_RIGHT 1
245 /* These are listed as "Reserved, but not seen as useful"
246 * in Intel documentation (page 212, "Point Rasterization Rule",
247 * section 7.4 "SF Pipeline State Summary", of document
248 * "IntelĀ® 965 Express Chipset Family and IntelĀ® G35 Express
249 * Chipset Graphics Controller Programmer's Reference Manual,
250 * Volume 2: 3D/Media", Revision 1.0b as of January 2008,
251 * available at
252 * http://intellinuxgraphics.org/documentation.html
253 * at the time of this writing).
254 *
255 * These appear to be supported on at least some
256 * i965-family devices, and the BRW_RASTRULE_LOWER_RIGHT
257 * is useful when using OpenGL to render to a FBO
258 * (which has the pixel coordinate Y orientation inverted
259 * with respect to the normal OpenGL pixel coordinate system).
260 */
261 #define BRW_RASTRULE_LOWER_LEFT 2
262 #define BRW_RASTRULE_LOWER_RIGHT 3
263
264 #define BRW_RENDERTARGET_CLAMPRANGE_UNORM 0
265 #define BRW_RENDERTARGET_CLAMPRANGE_SNORM 1
266 #define BRW_RENDERTARGET_CLAMPRANGE_FORMAT 2
267
268 #define BRW_STENCILOP_KEEP 0
269 #define BRW_STENCILOP_ZERO 1
270 #define BRW_STENCILOP_REPLACE 2
271 #define BRW_STENCILOP_INCRSAT 3
272 #define BRW_STENCILOP_DECRSAT 4
273 #define BRW_STENCILOP_INCR 5
274 #define BRW_STENCILOP_DECR 6
275 #define BRW_STENCILOP_INVERT 7
276
277 /* Surface state DW0 */
278 #define GEN8_SURFACE_IS_ARRAY (1 << 28)
279 #define GEN8_SURFACE_VALIGN_4 (1 << 16)
280 #define GEN8_SURFACE_VALIGN_8 (2 << 16)
281 #define GEN8_SURFACE_VALIGN_16 (3 << 16)
282 #define GEN8_SURFACE_HALIGN_4 (1 << 14)
283 #define GEN8_SURFACE_HALIGN_8 (2 << 14)
284 #define GEN8_SURFACE_HALIGN_16 (3 << 14)
285 #define GEN8_SURFACE_TILING_NONE (0 << 12)
286 #define GEN8_SURFACE_TILING_W (1 << 12)
287 #define GEN8_SURFACE_TILING_X (2 << 12)
288 #define GEN8_SURFACE_TILING_Y (3 << 12)
289 #define GEN8_SURFACE_SAMPLER_L2_BYPASS_DISABLE (1 << 9)
290 #define BRW_SURFACE_RC_READ_WRITE (1 << 8)
291 #define BRW_SURFACE_MIPLAYOUT_SHIFT 10
292 #define BRW_SURFACE_MIPMAPLAYOUT_BELOW 0
293 #define BRW_SURFACE_MIPMAPLAYOUT_RIGHT 1
294 #define BRW_SURFACE_CUBEFACE_ENABLES 0x3f
295 #define BRW_SURFACE_BLEND_ENABLED (1 << 13)
296 #define BRW_SURFACE_WRITEDISABLE_B_SHIFT 14
297 #define BRW_SURFACE_WRITEDISABLE_G_SHIFT 15
298 #define BRW_SURFACE_WRITEDISABLE_R_SHIFT 16
299 #define BRW_SURFACE_WRITEDISABLE_A_SHIFT 17
300
301 #define BRW_SURFACEFORMAT_R32G32B32A32_FLOAT 0x000
302 #define BRW_SURFACEFORMAT_R32G32B32A32_SINT 0x001
303 #define BRW_SURFACEFORMAT_R32G32B32A32_UINT 0x002
304 #define BRW_SURFACEFORMAT_R32G32B32A32_UNORM 0x003
305 #define BRW_SURFACEFORMAT_R32G32B32A32_SNORM 0x004
306 #define BRW_SURFACEFORMAT_R64G64_FLOAT 0x005
307 #define BRW_SURFACEFORMAT_R32G32B32X32_FLOAT 0x006
308 #define BRW_SURFACEFORMAT_R32G32B32A32_SSCALED 0x007
309 #define BRW_SURFACEFORMAT_R32G32B32A32_USCALED 0x008
310 #define BRW_SURFACEFORMAT_R32G32B32A32_SFIXED 0x020
311 #define BRW_SURFACEFORMAT_R64G64_PASSTHRU 0x021
312 #define BRW_SURFACEFORMAT_R32G32B32_FLOAT 0x040
313 #define BRW_SURFACEFORMAT_R32G32B32_SINT 0x041
314 #define BRW_SURFACEFORMAT_R32G32B32_UINT 0x042
315 #define BRW_SURFACEFORMAT_R32G32B32_UNORM 0x043
316 #define BRW_SURFACEFORMAT_R32G32B32_SNORM 0x044
317 #define BRW_SURFACEFORMAT_R32G32B32_SSCALED 0x045
318 #define BRW_SURFACEFORMAT_R32G32B32_USCALED 0x046
319 #define BRW_SURFACEFORMAT_R32G32B32_SFIXED 0x050
320 #define BRW_SURFACEFORMAT_R16G16B16A16_UNORM 0x080
321 #define BRW_SURFACEFORMAT_R16G16B16A16_SNORM 0x081
322 #define BRW_SURFACEFORMAT_R16G16B16A16_SINT 0x082
323 #define BRW_SURFACEFORMAT_R16G16B16A16_UINT 0x083
324 #define BRW_SURFACEFORMAT_R16G16B16A16_FLOAT 0x084
325 #define BRW_SURFACEFORMAT_R32G32_FLOAT 0x085
326 #define BRW_SURFACEFORMAT_R32G32_SINT 0x086
327 #define BRW_SURFACEFORMAT_R32G32_UINT 0x087
328 #define BRW_SURFACEFORMAT_R32_FLOAT_X8X24_TYPELESS 0x088
329 #define BRW_SURFACEFORMAT_X32_TYPELESS_G8X24_UINT 0x089
330 #define BRW_SURFACEFORMAT_L32A32_FLOAT 0x08A
331 #define BRW_SURFACEFORMAT_R32G32_UNORM 0x08B
332 #define BRW_SURFACEFORMAT_R32G32_SNORM 0x08C
333 #define BRW_SURFACEFORMAT_R64_FLOAT 0x08D
334 #define BRW_SURFACEFORMAT_R16G16B16X16_UNORM 0x08E
335 #define BRW_SURFACEFORMAT_R16G16B16X16_FLOAT 0x08F
336 #define BRW_SURFACEFORMAT_A32X32_FLOAT 0x090
337 #define BRW_SURFACEFORMAT_L32X32_FLOAT 0x091
338 #define BRW_SURFACEFORMAT_I32X32_FLOAT 0x092
339 #define BRW_SURFACEFORMAT_R16G16B16A16_SSCALED 0x093
340 #define BRW_SURFACEFORMAT_R16G16B16A16_USCALED 0x094
341 #define BRW_SURFACEFORMAT_R32G32_SSCALED 0x095
342 #define BRW_SURFACEFORMAT_R32G32_USCALED 0x096
343 #define BRW_SURFACEFORMAT_R32G32_FLOAT_LD 0x097
344 #define BRW_SURFACEFORMAT_R32G32_SFIXED 0x0A0
345 #define BRW_SURFACEFORMAT_R64_PASSTHRU 0x0A1
346 #define BRW_SURFACEFORMAT_B8G8R8A8_UNORM 0x0C0
347 #define BRW_SURFACEFORMAT_B8G8R8A8_UNORM_SRGB 0x0C1
348 #define BRW_SURFACEFORMAT_R10G10B10A2_UNORM 0x0C2
349 #define BRW_SURFACEFORMAT_R10G10B10A2_UNORM_SRGB 0x0C3
350 #define BRW_SURFACEFORMAT_R10G10B10A2_UINT 0x0C4
351 #define BRW_SURFACEFORMAT_R10G10B10_SNORM_A2_UNORM 0x0C5
352 #define BRW_SURFACEFORMAT_R8G8B8A8_UNORM 0x0C7
353 #define BRW_SURFACEFORMAT_R8G8B8A8_UNORM_SRGB 0x0C8
354 #define BRW_SURFACEFORMAT_R8G8B8A8_SNORM 0x0C9
355 #define BRW_SURFACEFORMAT_R8G8B8A8_SINT 0x0CA
356 #define BRW_SURFACEFORMAT_R8G8B8A8_UINT 0x0CB
357 #define BRW_SURFACEFORMAT_R16G16_UNORM 0x0CC
358 #define BRW_SURFACEFORMAT_R16G16_SNORM 0x0CD
359 #define BRW_SURFACEFORMAT_R16G16_SINT 0x0CE
360 #define BRW_SURFACEFORMAT_R16G16_UINT 0x0CF
361 #define BRW_SURFACEFORMAT_R16G16_FLOAT 0x0D0
362 #define BRW_SURFACEFORMAT_B10G10R10A2_UNORM 0x0D1
363 #define BRW_SURFACEFORMAT_B10G10R10A2_UNORM_SRGB 0x0D2
364 #define BRW_SURFACEFORMAT_R11G11B10_FLOAT 0x0D3
365 #define BRW_SURFACEFORMAT_R32_SINT 0x0D6
366 #define BRW_SURFACEFORMAT_R32_UINT 0x0D7
367 #define BRW_SURFACEFORMAT_R32_FLOAT 0x0D8
368 #define BRW_SURFACEFORMAT_R24_UNORM_X8_TYPELESS 0x0D9
369 #define BRW_SURFACEFORMAT_X24_TYPELESS_G8_UINT 0x0DA
370 #define BRW_SURFACEFORMAT_L16A16_UNORM 0x0DF
371 #define BRW_SURFACEFORMAT_I24X8_UNORM 0x0E0
372 #define BRW_SURFACEFORMAT_L24X8_UNORM 0x0E1
373 #define BRW_SURFACEFORMAT_A24X8_UNORM 0x0E2
374 #define BRW_SURFACEFORMAT_I32_FLOAT 0x0E3
375 #define BRW_SURFACEFORMAT_L32_FLOAT 0x0E4
376 #define BRW_SURFACEFORMAT_A32_FLOAT 0x0E5
377 #define BRW_SURFACEFORMAT_B8G8R8X8_UNORM 0x0E9
378 #define BRW_SURFACEFORMAT_B8G8R8X8_UNORM_SRGB 0x0EA
379 #define BRW_SURFACEFORMAT_R8G8B8X8_UNORM 0x0EB
380 #define BRW_SURFACEFORMAT_R8G8B8X8_UNORM_SRGB 0x0EC
381 #define BRW_SURFACEFORMAT_R9G9B9E5_SHAREDEXP 0x0ED
382 #define BRW_SURFACEFORMAT_B10G10R10X2_UNORM 0x0EE
383 #define BRW_SURFACEFORMAT_L16A16_FLOAT 0x0F0
384 #define BRW_SURFACEFORMAT_R32_UNORM 0x0F1
385 #define BRW_SURFACEFORMAT_R32_SNORM 0x0F2
386 #define BRW_SURFACEFORMAT_R10G10B10X2_USCALED 0x0F3
387 #define BRW_SURFACEFORMAT_R8G8B8A8_SSCALED 0x0F4
388 #define BRW_SURFACEFORMAT_R8G8B8A8_USCALED 0x0F5
389 #define BRW_SURFACEFORMAT_R16G16_SSCALED 0x0F6
390 #define BRW_SURFACEFORMAT_R16G16_USCALED 0x0F7
391 #define BRW_SURFACEFORMAT_R32_SSCALED 0x0F8
392 #define BRW_SURFACEFORMAT_R32_USCALED 0x0F9
393 #define BRW_SURFACEFORMAT_B5G6R5_UNORM 0x100
394 #define BRW_SURFACEFORMAT_B5G6R5_UNORM_SRGB 0x101
395 #define BRW_SURFACEFORMAT_B5G5R5A1_UNORM 0x102
396 #define BRW_SURFACEFORMAT_B5G5R5A1_UNORM_SRGB 0x103
397 #define BRW_SURFACEFORMAT_B4G4R4A4_UNORM 0x104
398 #define BRW_SURFACEFORMAT_B4G4R4A4_UNORM_SRGB 0x105
399 #define BRW_SURFACEFORMAT_R8G8_UNORM 0x106
400 #define BRW_SURFACEFORMAT_R8G8_SNORM 0x107
401 #define BRW_SURFACEFORMAT_R8G8_SINT 0x108
402 #define BRW_SURFACEFORMAT_R8G8_UINT 0x109
403 #define BRW_SURFACEFORMAT_R16_UNORM 0x10A
404 #define BRW_SURFACEFORMAT_R16_SNORM 0x10B
405 #define BRW_SURFACEFORMAT_R16_SINT 0x10C
406 #define BRW_SURFACEFORMAT_R16_UINT 0x10D
407 #define BRW_SURFACEFORMAT_R16_FLOAT 0x10E
408 #define BRW_SURFACEFORMAT_A8P8_UNORM_PALETTE0 0x10F
409 #define BRW_SURFACEFORMAT_A8P8_UNORM_PALETTE1 0x110
410 #define BRW_SURFACEFORMAT_I16_UNORM 0x111
411 #define BRW_SURFACEFORMAT_L16_UNORM 0x112
412 #define BRW_SURFACEFORMAT_A16_UNORM 0x113
413 #define BRW_SURFACEFORMAT_L8A8_UNORM 0x114
414 #define BRW_SURFACEFORMAT_I16_FLOAT 0x115
415 #define BRW_SURFACEFORMAT_L16_FLOAT 0x116
416 #define BRW_SURFACEFORMAT_A16_FLOAT 0x117
417 #define BRW_SURFACEFORMAT_L8A8_UNORM_SRGB 0x118
418 #define BRW_SURFACEFORMAT_R5G5_SNORM_B6_UNORM 0x119
419 #define BRW_SURFACEFORMAT_B5G5R5X1_UNORM 0x11A
420 #define BRW_SURFACEFORMAT_B5G5R5X1_UNORM_SRGB 0x11B
421 #define BRW_SURFACEFORMAT_R8G8_SSCALED 0x11C
422 #define BRW_SURFACEFORMAT_R8G8_USCALED 0x11D
423 #define BRW_SURFACEFORMAT_R16_SSCALED 0x11E
424 #define BRW_SURFACEFORMAT_R16_USCALED 0x11F
425 #define BRW_SURFACEFORMAT_P8A8_UNORM_PALETTE0 0x122
426 #define BRW_SURFACEFORMAT_P8A8_UNORM_PALETTE1 0x123
427 #define BRW_SURFACEFORMAT_A1B5G5R5_UNORM 0x124
428 #define BRW_SURFACEFORMAT_A4B4G4R4_UNORM 0x125
429 #define BRW_SURFACEFORMAT_L8A8_UINT 0x126
430 #define BRW_SURFACEFORMAT_L8A8_SINT 0x127
431 #define BRW_SURFACEFORMAT_R8_UNORM 0x140
432 #define BRW_SURFACEFORMAT_R8_SNORM 0x141
433 #define BRW_SURFACEFORMAT_R8_SINT 0x142
434 #define BRW_SURFACEFORMAT_R8_UINT 0x143
435 #define BRW_SURFACEFORMAT_A8_UNORM 0x144
436 #define BRW_SURFACEFORMAT_I8_UNORM 0x145
437 #define BRW_SURFACEFORMAT_L8_UNORM 0x146
438 #define BRW_SURFACEFORMAT_P4A4_UNORM 0x147
439 #define BRW_SURFACEFORMAT_A4P4_UNORM 0x148
440 #define BRW_SURFACEFORMAT_R8_SSCALED 0x149
441 #define BRW_SURFACEFORMAT_R8_USCALED 0x14A
442 #define BRW_SURFACEFORMAT_P8_UNORM_PALETTE0 0x14B
443 #define BRW_SURFACEFORMAT_L8_UNORM_SRGB 0x14C
444 #define BRW_SURFACEFORMAT_P8_UNORM_PALETTE1 0x14D
445 #define BRW_SURFACEFORMAT_P4A4_UNORM_PALETTE1 0x14E
446 #define BRW_SURFACEFORMAT_A4P4_UNORM_PALETTE1 0x14F
447 #define BRW_SURFACEFORMAT_Y8_SNORM 0x150
448 #define BRW_SURFACEFORMAT_L8_UINT 0x152
449 #define BRW_SURFACEFORMAT_L8_SINT 0x153
450 #define BRW_SURFACEFORMAT_I8_UINT 0x154
451 #define BRW_SURFACEFORMAT_I8_SINT 0x155
452 #define BRW_SURFACEFORMAT_DXT1_RGB_SRGB 0x180
453 #define BRW_SURFACEFORMAT_R1_UINT 0x181
454 #define BRW_SURFACEFORMAT_YCRCB_NORMAL 0x182
455 #define BRW_SURFACEFORMAT_YCRCB_SWAPUVY 0x183
456 #define BRW_SURFACEFORMAT_P2_UNORM_PALETTE0 0x184
457 #define BRW_SURFACEFORMAT_P2_UNORM_PALETTE1 0x185
458 #define BRW_SURFACEFORMAT_BC1_UNORM 0x186
459 #define BRW_SURFACEFORMAT_BC2_UNORM 0x187
460 #define BRW_SURFACEFORMAT_BC3_UNORM 0x188
461 #define BRW_SURFACEFORMAT_BC4_UNORM 0x189
462 #define BRW_SURFACEFORMAT_BC5_UNORM 0x18A
463 #define BRW_SURFACEFORMAT_BC1_UNORM_SRGB 0x18B
464 #define BRW_SURFACEFORMAT_BC2_UNORM_SRGB 0x18C
465 #define BRW_SURFACEFORMAT_BC3_UNORM_SRGB 0x18D
466 #define BRW_SURFACEFORMAT_MONO8 0x18E
467 #define BRW_SURFACEFORMAT_YCRCB_SWAPUV 0x18F
468 #define BRW_SURFACEFORMAT_YCRCB_SWAPY 0x190
469 #define BRW_SURFACEFORMAT_DXT1_RGB 0x191
470 #define BRW_SURFACEFORMAT_FXT1 0x192
471 #define BRW_SURFACEFORMAT_R8G8B8_UNORM 0x193
472 #define BRW_SURFACEFORMAT_R8G8B8_SNORM 0x194
473 #define BRW_SURFACEFORMAT_R8G8B8_SSCALED 0x195
474 #define BRW_SURFACEFORMAT_R8G8B8_USCALED 0x196
475 #define BRW_SURFACEFORMAT_R64G64B64A64_FLOAT 0x197
476 #define BRW_SURFACEFORMAT_R64G64B64_FLOAT 0x198
477 #define BRW_SURFACEFORMAT_BC4_SNORM 0x199
478 #define BRW_SURFACEFORMAT_BC5_SNORM 0x19A
479 #define BRW_SURFACEFORMAT_R16G16B16_FLOAT 0x19B
480 #define BRW_SURFACEFORMAT_R16G16B16_UNORM 0x19C
481 #define BRW_SURFACEFORMAT_R16G16B16_SNORM 0x19D
482 #define BRW_SURFACEFORMAT_R16G16B16_SSCALED 0x19E
483 #define BRW_SURFACEFORMAT_R16G16B16_USCALED 0x19F
484 #define BRW_SURFACEFORMAT_BC6H_SF16 0x1A1
485 #define BRW_SURFACEFORMAT_BC7_UNORM 0x1A2
486 #define BRW_SURFACEFORMAT_BC7_UNORM_SRGB 0x1A3
487 #define BRW_SURFACEFORMAT_BC6H_UF16 0x1A4
488 #define BRW_SURFACEFORMAT_PLANAR_420_8 0x1A5
489 #define BRW_SURFACEFORMAT_R8G8B8_UNORM_SRGB 0x1A8
490 #define BRW_SURFACEFORMAT_ETC1_RGB8 0x1A9
491 #define BRW_SURFACEFORMAT_ETC2_RGB8 0x1AA
492 #define BRW_SURFACEFORMAT_EAC_R11 0x1AB
493 #define BRW_SURFACEFORMAT_EAC_RG11 0x1AC
494 #define BRW_SURFACEFORMAT_EAC_SIGNED_R11 0x1AD
495 #define BRW_SURFACEFORMAT_EAC_SIGNED_RG11 0x1AE
496 #define BRW_SURFACEFORMAT_ETC2_SRGB8 0x1AF
497 #define BRW_SURFACEFORMAT_R16G16B16_UINT 0x1B0
498 #define BRW_SURFACEFORMAT_R16G16B16_SINT 0x1B1
499 #define BRW_SURFACEFORMAT_R32_SFIXED 0x1B2
500 #define BRW_SURFACEFORMAT_R10G10B10A2_SNORM 0x1B3
501 #define BRW_SURFACEFORMAT_R10G10B10A2_USCALED 0x1B4
502 #define BRW_SURFACEFORMAT_R10G10B10A2_SSCALED 0x1B5
503 #define BRW_SURFACEFORMAT_R10G10B10A2_SINT 0x1B6
504 #define BRW_SURFACEFORMAT_B10G10R10A2_SNORM 0x1B7
505 #define BRW_SURFACEFORMAT_B10G10R10A2_USCALED 0x1B8
506 #define BRW_SURFACEFORMAT_B10G10R10A2_SSCALED 0x1B9
507 #define BRW_SURFACEFORMAT_B10G10R10A2_UINT 0x1BA
508 #define BRW_SURFACEFORMAT_B10G10R10A2_SINT 0x1BB
509 #define BRW_SURFACEFORMAT_R64G64B64A64_PASSTHRU 0x1BC
510 #define BRW_SURFACEFORMAT_R64G64B64_PASSTHRU 0x1BD
511 #define BRW_SURFACEFORMAT_ETC2_RGB8_PTA 0x1C0
512 #define BRW_SURFACEFORMAT_ETC2_SRGB8_PTA 0x1C1
513 #define BRW_SURFACEFORMAT_ETC2_EAC_RGBA8 0x1C2
514 #define BRW_SURFACEFORMAT_ETC2_EAC_SRGB8_A8 0x1C3
515 #define BRW_SURFACEFORMAT_R8G8B8_UINT 0x1C8
516 #define BRW_SURFACEFORMAT_R8G8B8_SINT 0x1C9
517 #define BRW_SURFACEFORMAT_RAW 0x1FF
518
519 #define GEN9_SURFACE_ASTC_HDR_FORMAT_BIT 0x100
520
521 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_4x4_U8sRGB 0x200
522 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x4_U8sRGB 0x208
523 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x5_U8sRGB 0x209
524 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x5_U8sRGB 0x211
525 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x6_U8sRGB 0x212
526 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x5_U8sRGB 0x221
527 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x6_U8sRGB 0x222
528 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x8_U8sRGB 0x224
529 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x5_U8sRGB 0x231
530 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x6_U8sRGB 0x232
531 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x8_U8sRGB 0x234
532 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x10_U8sRGB 0x236
533 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x10_U8sRGB 0x23E
534 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x12_U8sRGB 0x23F
535 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_4x4_FLT16 0x240
536 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x4_FLT16 0x248
537 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_5x5_FLT16 0x249
538 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x5_FLT16 0x251
539 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_6x6_FLT16 0x252
540 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x5_FLT16 0x261
541 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x6_FLT16 0x262
542 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_8x8_FLT16 0x264
543 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x5_FLT16 0x271
544 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x6_FLT16 0x272
545 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x8_FLT16 0x274
546 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_10x10_FLT16 0x276
547 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x10_FLT16 0x27E
548 #define BRW_SURFACEFORMAT_ASTC_LDR_2D_12x12_FLT16 0x27F
549
550 #define BRW_SURFACE_FORMAT_SHIFT 18
551 #define BRW_SURFACE_FORMAT_MASK INTEL_MASK(26, 18)
552
553 #define BRW_SURFACERETURNFORMAT_FLOAT32 0
554 #define BRW_SURFACERETURNFORMAT_S1 1
555
556 #define BRW_SURFACE_TYPE_SHIFT 29
557 #define BRW_SURFACE_TYPE_MASK INTEL_MASK(31, 29)
558 #define BRW_SURFACE_1D 0
559 #define BRW_SURFACE_2D 1
560 #define BRW_SURFACE_3D 2
561 #define BRW_SURFACE_CUBE 3
562 #define BRW_SURFACE_BUFFER 4
563 #define BRW_SURFACE_NULL 7
564
565 #define GEN7_SURFACE_IS_ARRAY (1 << 28)
566 #define GEN7_SURFACE_VALIGN_2 (0 << 16)
567 #define GEN7_SURFACE_VALIGN_4 (1 << 16)
568 #define GEN7_SURFACE_HALIGN_4 (0 << 15)
569 #define GEN7_SURFACE_HALIGN_8 (1 << 15)
570 #define GEN7_SURFACE_TILING_NONE (0 << 13)
571 #define GEN7_SURFACE_TILING_X (2 << 13)
572 #define GEN7_SURFACE_TILING_Y (3 << 13)
573 #define GEN7_SURFACE_ARYSPC_FULL (0 << 10)
574 #define GEN7_SURFACE_ARYSPC_LOD0 (1 << 10)
575
576 /* Surface state DW1 */
577 #define GEN8_SURFACE_MOCS_SHIFT 24
578 #define GEN8_SURFACE_MOCS_MASK INTEL_MASK(30, 24)
579 #define GEN8_SURFACE_QPITCH_SHIFT 0
580 #define GEN8_SURFACE_QPITCH_MASK INTEL_MASK(14, 0)
581
582 /* Surface state DW2 */
583 #define BRW_SURFACE_HEIGHT_SHIFT 19
584 #define BRW_SURFACE_HEIGHT_MASK INTEL_MASK(31, 19)
585 #define BRW_SURFACE_WIDTH_SHIFT 6
586 #define BRW_SURFACE_WIDTH_MASK INTEL_MASK(18, 6)
587 #define BRW_SURFACE_LOD_SHIFT 2
588 #define BRW_SURFACE_LOD_MASK INTEL_MASK(5, 2)
589 #define GEN7_SURFACE_HEIGHT_SHIFT 16
590 #define GEN7_SURFACE_HEIGHT_MASK INTEL_MASK(29, 16)
591 #define GEN7_SURFACE_WIDTH_SHIFT 0
592 #define GEN7_SURFACE_WIDTH_MASK INTEL_MASK(13, 0)
593
594 /* Surface state DW3 */
595 #define BRW_SURFACE_DEPTH_SHIFT 21
596 #define BRW_SURFACE_DEPTH_MASK INTEL_MASK(31, 21)
597 #define BRW_SURFACE_PITCH_SHIFT 3
598 #define BRW_SURFACE_PITCH_MASK INTEL_MASK(19, 3)
599 #define BRW_SURFACE_TILED (1 << 1)
600 #define BRW_SURFACE_TILED_Y (1 << 0)
601 #define HSW_SURFACE_IS_INTEGER_FORMAT (1 << 18)
602
603 /* Surface state DW4 */
604 #define BRW_SURFACE_MIN_LOD_SHIFT 28
605 #define BRW_SURFACE_MIN_LOD_MASK INTEL_MASK(31, 28)
606 #define BRW_SURFACE_MIN_ARRAY_ELEMENT_SHIFT 17
607 #define BRW_SURFACE_MIN_ARRAY_ELEMENT_MASK INTEL_MASK(27, 17)
608 #define BRW_SURFACE_RENDER_TARGET_VIEW_EXTENT_SHIFT 8
609 #define BRW_SURFACE_RENDER_TARGET_VIEW_EXTENT_MASK INTEL_MASK(16, 8)
610 #define BRW_SURFACE_MULTISAMPLECOUNT_1 (0 << 4)
611 #define BRW_SURFACE_MULTISAMPLECOUNT_4 (2 << 4)
612 #define GEN7_SURFACE_MULTISAMPLECOUNT_1 (0 << 3)
613 #define GEN8_SURFACE_MULTISAMPLECOUNT_2 (1 << 3)
614 #define GEN7_SURFACE_MULTISAMPLECOUNT_4 (2 << 3)
615 #define GEN7_SURFACE_MULTISAMPLECOUNT_8 (3 << 3)
616 #define GEN8_SURFACE_MULTISAMPLECOUNT_16 (4 << 3)
617 #define GEN7_SURFACE_MSFMT_MSS (0 << 6)
618 #define GEN7_SURFACE_MSFMT_DEPTH_STENCIL (1 << 6)
619 #define GEN7_SURFACE_MIN_ARRAY_ELEMENT_SHIFT 18
620 #define GEN7_SURFACE_MIN_ARRAY_ELEMENT_MASK INTEL_MASK(28, 18)
621 #define GEN7_SURFACE_RENDER_TARGET_VIEW_EXTENT_SHIFT 7
622 #define GEN7_SURFACE_RENDER_TARGET_VIEW_EXTENT_MASK INTEL_MASK(17, 7)
623
624 /* Surface state DW5 */
625 #define BRW_SURFACE_X_OFFSET_SHIFT 25
626 #define BRW_SURFACE_X_OFFSET_MASK INTEL_MASK(31, 25)
627 #define BRW_SURFACE_VERTICAL_ALIGN_ENABLE (1 << 24)
628 #define BRW_SURFACE_Y_OFFSET_SHIFT 20
629 #define BRW_SURFACE_Y_OFFSET_MASK INTEL_MASK(23, 20)
630 #define GEN7_SURFACE_MIN_LOD_SHIFT 4
631 #define GEN7_SURFACE_MIN_LOD_MASK INTEL_MASK(7, 4)
632 #define GEN8_SURFACE_Y_OFFSET_SHIFT 21
633 #define GEN8_SURFACE_Y_OFFSET_MASK INTEL_MASK(23, 21)
634
635 #define GEN7_SURFACE_MOCS_SHIFT 16
636 #define GEN7_SURFACE_MOCS_MASK INTEL_MASK(19, 16)
637
638 #define GEN9_SURFACE_TRMODE_SHIFT 18
639 #define GEN9_SURFACE_TRMODE_MASK INTEL_MASK(19, 18)
640 #define GEN9_SURFACE_TRMODE_NONE 0
641 #define GEN9_SURFACE_TRMODE_TILEYF 1
642 #define GEN9_SURFACE_TRMODE_TILEYS 2
643
644 #define GEN9_SURFACE_MIP_TAIL_START_LOD_SHIFT 8
645 #define GEN9_SURFACE_MIP_TAIL_START_LOD_MASK INTEL_MASK(11, 8)
646
647 /* Surface state DW6 */
648 #define GEN7_SURFACE_MCS_ENABLE (1 << 0)
649 #define GEN7_SURFACE_MCS_PITCH_SHIFT 3
650 #define GEN7_SURFACE_MCS_PITCH_MASK INTEL_MASK(11, 3)
651 #define GEN8_SURFACE_AUX_QPITCH_SHIFT 16
652 #define GEN8_SURFACE_AUX_QPITCH_MASK INTEL_MASK(30, 16)
653 #define GEN8_SURFACE_AUX_PITCH_SHIFT 3
654 #define GEN8_SURFACE_AUX_PITCH_MASK INTEL_MASK(11, 3)
655 #define GEN8_SURFACE_AUX_MODE_MASK INTEL_MASK(2, 0)
656
657 #define GEN8_SURFACE_AUX_MODE_NONE 0
658 #define GEN8_SURFACE_AUX_MODE_MCS 1
659 #define GEN8_SURFACE_AUX_MODE_APPEND 2
660 #define GEN8_SURFACE_AUX_MODE_HIZ 3
661
662 /* Surface state DW7 */
663 #define GEN9_SURFACE_RT_COMPRESSION_SHIFT 30
664 #define GEN9_SURFACE_RT_COMPRESSION_MASK INTEL_MASK(30, 30)
665 #define GEN7_SURFACE_CLEAR_COLOR_SHIFT 28
666 #define GEN7_SURFACE_SCS_R_SHIFT 25
667 #define GEN7_SURFACE_SCS_R_MASK INTEL_MASK(27, 25)
668 #define GEN7_SURFACE_SCS_G_SHIFT 22
669 #define GEN7_SURFACE_SCS_G_MASK INTEL_MASK(24, 22)
670 #define GEN7_SURFACE_SCS_B_SHIFT 19
671 #define GEN7_SURFACE_SCS_B_MASK INTEL_MASK(21, 19)
672 #define GEN7_SURFACE_SCS_A_SHIFT 16
673 #define GEN7_SURFACE_SCS_A_MASK INTEL_MASK(18, 16)
674
675 /* The actual swizzle values/what channel to use */
676 #define HSW_SCS_ZERO 0
677 #define HSW_SCS_ONE 1
678 #define HSW_SCS_RED 4
679 #define HSW_SCS_GREEN 5
680 #define HSW_SCS_BLUE 6
681 #define HSW_SCS_ALPHA 7
682
683 /* SAMPLER_STATE DW0 */
684 #define BRW_SAMPLER_DISABLE (1 << 31)
685 #define BRW_SAMPLER_LOD_PRECLAMP_ENABLE (1 << 28)
686 #define GEN6_SAMPLER_MIN_MAG_NOT_EQUAL (1 << 27) /* Gen6 only */
687 #define BRW_SAMPLER_BASE_MIPLEVEL_MASK INTEL_MASK(26, 22)
688 #define BRW_SAMPLER_BASE_MIPLEVEL_SHIFT 22
689 #define BRW_SAMPLER_MIP_FILTER_MASK INTEL_MASK(21, 20)
690 #define BRW_SAMPLER_MIP_FILTER_SHIFT 20
691 #define BRW_SAMPLER_MAG_FILTER_MASK INTEL_MASK(19, 17)
692 #define BRW_SAMPLER_MAG_FILTER_SHIFT 17
693 #define BRW_SAMPLER_MIN_FILTER_MASK INTEL_MASK(16, 14)
694 #define BRW_SAMPLER_MIN_FILTER_SHIFT 14
695 #define GEN4_SAMPLER_LOD_BIAS_MASK INTEL_MASK(13, 3)
696 #define GEN4_SAMPLER_LOD_BIAS_SHIFT 3
697 #define GEN4_SAMPLER_SHADOW_FUNCTION_MASK INTEL_MASK(2, 0)
698 #define GEN4_SAMPLER_SHADOW_FUNCTION_SHIFT 0
699
700 #define GEN7_SAMPLER_LOD_BIAS_MASK INTEL_MASK(13, 1)
701 #define GEN7_SAMPLER_LOD_BIAS_SHIFT 1
702 #define GEN7_SAMPLER_EWA_ANISOTROPIC_ALGORITHM (1 << 0)
703
704 /* SAMPLER_STATE DW1 */
705 #define GEN4_SAMPLER_MIN_LOD_MASK INTEL_MASK(31, 22)
706 #define GEN4_SAMPLER_MIN_LOD_SHIFT 22
707 #define GEN4_SAMPLER_MAX_LOD_MASK INTEL_MASK(21, 12)
708 #define GEN4_SAMPLER_MAX_LOD_SHIFT 12
709 #define GEN4_SAMPLER_CUBE_CONTROL_OVERRIDE (1 << 9)
710 /* Wrap modes are in DW1 on Gen4-6 and DW3 on Gen7+ */
711 #define BRW_SAMPLER_TCX_WRAP_MODE_MASK INTEL_MASK(8, 6)
712 #define BRW_SAMPLER_TCX_WRAP_MODE_SHIFT 6
713 #define BRW_SAMPLER_TCY_WRAP_MODE_MASK INTEL_MASK(5, 3)
714 #define BRW_SAMPLER_TCY_WRAP_MODE_SHIFT 3
715 #define BRW_SAMPLER_TCZ_WRAP_MODE_MASK INTEL_MASK(2, 0)
716 #define BRW_SAMPLER_TCZ_WRAP_MODE_SHIFT 0
717
718 #define GEN7_SAMPLER_MIN_LOD_MASK INTEL_MASK(31, 20)
719 #define GEN7_SAMPLER_MIN_LOD_SHIFT 20
720 #define GEN7_SAMPLER_MAX_LOD_MASK INTEL_MASK(19, 8)
721 #define GEN7_SAMPLER_MAX_LOD_SHIFT 8
722 #define GEN7_SAMPLER_SHADOW_FUNCTION_MASK INTEL_MASK(3, 1)
723 #define GEN7_SAMPLER_SHADOW_FUNCTION_SHIFT 1
724 #define GEN7_SAMPLER_CUBE_CONTROL_OVERRIDE (1 << 0)
725
726 /* SAMPLER_STATE DW2 - border color pointer */
727
728 /* SAMPLER_STATE DW3 */
729 #define BRW_SAMPLER_MAX_ANISOTROPY_MASK INTEL_MASK(21, 19)
730 #define BRW_SAMPLER_MAX_ANISOTROPY_SHIFT 19
731 #define BRW_SAMPLER_ADDRESS_ROUNDING_MASK INTEL_MASK(18, 13)
732 #define BRW_SAMPLER_ADDRESS_ROUNDING_SHIFT 13
733 #define GEN7_SAMPLER_NON_NORMALIZED_COORDINATES (1 << 10)
734 /* Gen7+ wrap modes reuse the same BRW_SAMPLER_TC*_WRAP_MODE enums. */
735 #define GEN6_SAMPLER_NON_NORMALIZED_COORDINATES (1 << 0)
736
737 enum brw_wrap_mode {
738 BRW_TEXCOORDMODE_WRAP = 0,
739 BRW_TEXCOORDMODE_MIRROR = 1,
740 BRW_TEXCOORDMODE_CLAMP = 2,
741 BRW_TEXCOORDMODE_CUBE = 3,
742 BRW_TEXCOORDMODE_CLAMP_BORDER = 4,
743 BRW_TEXCOORDMODE_MIRROR_ONCE = 5,
744 GEN8_TEXCOORDMODE_HALF_BORDER = 6,
745 };
746
747 #define BRW_THREAD_PRIORITY_NORMAL 0
748 #define BRW_THREAD_PRIORITY_HIGH 1
749
750 #define BRW_TILEWALK_XMAJOR 0
751 #define BRW_TILEWALK_YMAJOR 1
752
753 #define BRW_VERTEX_SUBPIXEL_PRECISION_8BITS 0
754 #define BRW_VERTEX_SUBPIXEL_PRECISION_4BITS 1
755
756 /* Execution Unit (EU) defines
757 */
758
759 #define BRW_ALIGN_1 0
760 #define BRW_ALIGN_16 1
761
762 #define BRW_ADDRESS_DIRECT 0
763 #define BRW_ADDRESS_REGISTER_INDIRECT_REGISTER 1
764
765 #define BRW_CHANNEL_X 0
766 #define BRW_CHANNEL_Y 1
767 #define BRW_CHANNEL_Z 2
768 #define BRW_CHANNEL_W 3
769
770 enum brw_compression {
771 BRW_COMPRESSION_NONE = 0,
772 BRW_COMPRESSION_2NDHALF = 1,
773 BRW_COMPRESSION_COMPRESSED = 2,
774 };
775
776 #define GEN6_COMPRESSION_1Q 0
777 #define GEN6_COMPRESSION_2Q 1
778 #define GEN6_COMPRESSION_3Q 2
779 #define GEN6_COMPRESSION_4Q 3
780 #define GEN6_COMPRESSION_1H 0
781 #define GEN6_COMPRESSION_2H 2
782
783 enum PACKED brw_conditional_mod {
784 BRW_CONDITIONAL_NONE = 0,
785 BRW_CONDITIONAL_Z = 1,
786 BRW_CONDITIONAL_NZ = 2,
787 BRW_CONDITIONAL_EQ = 1, /* Z */
788 BRW_CONDITIONAL_NEQ = 2, /* NZ */
789 BRW_CONDITIONAL_G = 3,
790 BRW_CONDITIONAL_GE = 4,
791 BRW_CONDITIONAL_L = 5,
792 BRW_CONDITIONAL_LE = 6,
793 BRW_CONDITIONAL_R = 7, /* Gen <= 5 */
794 BRW_CONDITIONAL_O = 8,
795 BRW_CONDITIONAL_U = 9,
796 };
797
798 #define BRW_DEBUG_NONE 0
799 #define BRW_DEBUG_BREAKPOINT 1
800
801 #define BRW_DEPENDENCY_NORMAL 0
802 #define BRW_DEPENDENCY_NOTCLEARED 1
803 #define BRW_DEPENDENCY_NOTCHECKED 2
804 #define BRW_DEPENDENCY_DISABLE 3
805
806 enum PACKED brw_execution_size {
807 BRW_EXECUTE_1 = 0,
808 BRW_EXECUTE_2 = 1,
809 BRW_EXECUTE_4 = 2,
810 BRW_EXECUTE_8 = 3,
811 BRW_EXECUTE_16 = 4,
812 BRW_EXECUTE_32 = 5,
813 };
814
815 enum PACKED brw_horizontal_stride {
816 BRW_HORIZONTAL_STRIDE_0 = 0,
817 BRW_HORIZONTAL_STRIDE_1 = 1,
818 BRW_HORIZONTAL_STRIDE_2 = 2,
819 BRW_HORIZONTAL_STRIDE_4 = 3,
820 };
821
822 #define BRW_INSTRUCTION_NORMAL 0
823 #define BRW_INSTRUCTION_SATURATE 1
824
825 #define BRW_MASK_ENABLE 0
826 #define BRW_MASK_DISABLE 1
827
828 /** @{
829 *
830 * Gen6 has replaced "mask enable/disable" with WECtrl, which is
831 * effectively the same but much simpler to think about. Now, there
832 * are two contributors ANDed together to whether channels are
833 * executed: The predication on the instruction, and the channel write
834 * enable.
835 */
836 /**
837 * This is the default value. It means that a channel's write enable is set
838 * if the per-channel IP is pointing at this instruction.
839 */
840 #define BRW_WE_NORMAL 0
841 /**
842 * This is used like BRW_MASK_DISABLE, and causes all channels to have
843 * their write enable set. Note that predication still contributes to
844 * whether the channel actually gets written.
845 */
846 #define BRW_WE_ALL 1
847 /** @} */
848
849 enum opcode {
850 /* These are the actual hardware opcodes. */
851 BRW_OPCODE_ILLEGAL = 0,
852 BRW_OPCODE_MOV = 1,
853 BRW_OPCODE_SEL = 2,
854 BRW_OPCODE_MOVI = 3, /**< G45+ */
855 BRW_OPCODE_NOT = 4,
856 BRW_OPCODE_AND = 5,
857 BRW_OPCODE_OR = 6,
858 BRW_OPCODE_XOR = 7,
859 BRW_OPCODE_SHR = 8,
860 BRW_OPCODE_SHL = 9,
861 // BRW_OPCODE_DIM = 10, /**< Gen7.5 only */ /* Reused */
862 // BRW_OPCODE_SMOV = 10, /**< Gen8+ */ /* Reused */
863 /* Reserved - 11 */
864 BRW_OPCODE_ASR = 12,
865 /* Reserved - 13-15 */
866 BRW_OPCODE_CMP = 16,
867 BRW_OPCODE_CMPN = 17,
868 BRW_OPCODE_CSEL = 18, /**< Gen8+ */
869 BRW_OPCODE_F32TO16 = 19, /**< Gen7 only */
870 BRW_OPCODE_F16TO32 = 20, /**< Gen7 only */
871 /* Reserved - 21-22 */
872 BRW_OPCODE_BFREV = 23, /**< Gen7+ */
873 BRW_OPCODE_BFE = 24, /**< Gen7+ */
874 BRW_OPCODE_BFI1 = 25, /**< Gen7+ */
875 BRW_OPCODE_BFI2 = 26, /**< Gen7+ */
876 /* Reserved - 27-31 */
877 BRW_OPCODE_JMPI = 32,
878 // BRW_OPCODE_BRD = 33, /**< Gen7+ */
879 BRW_OPCODE_IF = 34,
880 BRW_OPCODE_IFF = 35, /**< Pre-Gen6 */ /* Reused */
881 // BRW_OPCODE_BRC = 35, /**< Gen7+ */ /* Reused */
882 BRW_OPCODE_ELSE = 36,
883 BRW_OPCODE_ENDIF = 37,
884 BRW_OPCODE_DO = 38, /**< Pre-Gen6 */ /* Reused */
885 // BRW_OPCODE_CASE = 38, /**< Gen6 only */ /* Reused */
886 BRW_OPCODE_WHILE = 39,
887 BRW_OPCODE_BREAK = 40,
888 BRW_OPCODE_CONTINUE = 41,
889 BRW_OPCODE_HALT = 42,
890 // BRW_OPCODE_CALLA = 43, /**< Gen7.5+ */
891 // BRW_OPCODE_MSAVE = 44, /**< Pre-Gen6 */ /* Reused */
892 // BRW_OPCODE_CALL = 44, /**< Gen6+ */ /* Reused */
893 // BRW_OPCODE_MREST = 45, /**< Pre-Gen6 */ /* Reused */
894 // BRW_OPCODE_RET = 45, /**< Gen6+ */ /* Reused */
895 // BRW_OPCODE_PUSH = 46, /**< Pre-Gen6 */ /* Reused */
896 // BRW_OPCODE_FORK = 46, /**< Gen6 only */ /* Reused */
897 // BRW_OPCODE_GOTO = 46, /**< Gen8+ */ /* Reused */
898 // BRW_OPCODE_POP = 47, /**< Pre-Gen6 */
899 BRW_OPCODE_WAIT = 48,
900 BRW_OPCODE_SEND = 49,
901 BRW_OPCODE_SENDC = 50,
902 BRW_OPCODE_SENDS = 51, /**< Gen9+ */
903 BRW_OPCODE_SENDSC = 52, /**< Gen9+ */
904 /* Reserved 53-55 */
905 BRW_OPCODE_MATH = 56, /**< Gen6+ */
906 /* Reserved 57-63 */
907 BRW_OPCODE_ADD = 64,
908 BRW_OPCODE_MUL = 65,
909 BRW_OPCODE_AVG = 66,
910 BRW_OPCODE_FRC = 67,
911 BRW_OPCODE_RNDU = 68,
912 BRW_OPCODE_RNDD = 69,
913 BRW_OPCODE_RNDE = 70,
914 BRW_OPCODE_RNDZ = 71,
915 BRW_OPCODE_MAC = 72,
916 BRW_OPCODE_MACH = 73,
917 BRW_OPCODE_LZD = 74,
918 BRW_OPCODE_FBH = 75, /**< Gen7+ */
919 BRW_OPCODE_FBL = 76, /**< Gen7+ */
920 BRW_OPCODE_CBIT = 77, /**< Gen7+ */
921 BRW_OPCODE_ADDC = 78, /**< Gen7+ */
922 BRW_OPCODE_SUBB = 79, /**< Gen7+ */
923 BRW_OPCODE_SAD2 = 80,
924 BRW_OPCODE_SADA2 = 81,
925 /* Reserved 82-83 */
926 BRW_OPCODE_DP4 = 84,
927 BRW_OPCODE_DPH = 85,
928 BRW_OPCODE_DP3 = 86,
929 BRW_OPCODE_DP2 = 87,
930 /* Reserved 88 */
931 BRW_OPCODE_LINE = 89,
932 BRW_OPCODE_PLN = 90, /**< G45+ */
933 BRW_OPCODE_MAD = 91, /**< Gen6+ */
934 BRW_OPCODE_LRP = 92, /**< Gen6+ */
935 // BRW_OPCODE_MADM = 93, /**< Gen8+ */
936 /* Reserved 94-124 */
937 BRW_OPCODE_NENOP = 125, /**< G45 only */
938 BRW_OPCODE_NOP = 126,
939 /* Reserved 127 */
940
941 /* These are compiler backend opcodes that get translated into other
942 * instructions.
943 */
944 FS_OPCODE_FB_WRITE = 128,
945
946 /**
947 * Same as FS_OPCODE_FB_WRITE but expects its arguments separately as
948 * individual sources instead of as a single payload blob. The
949 * position/ordering of the arguments are defined by the enum
950 * fb_write_logical_srcs.
951 */
952 FS_OPCODE_FB_WRITE_LOGICAL,
953
954 FS_OPCODE_BLORP_FB_WRITE,
955 FS_OPCODE_REP_FB_WRITE,
956 FS_OPCODE_PACK_STENCIL_REF,
957 SHADER_OPCODE_RCP,
958 SHADER_OPCODE_RSQ,
959 SHADER_OPCODE_SQRT,
960 SHADER_OPCODE_EXP2,
961 SHADER_OPCODE_LOG2,
962 SHADER_OPCODE_POW,
963 SHADER_OPCODE_INT_QUOTIENT,
964 SHADER_OPCODE_INT_REMAINDER,
965 SHADER_OPCODE_SIN,
966 SHADER_OPCODE_COS,
967
968 /**
969 * Texture sampling opcodes.
970 *
971 * LOGICAL opcodes are eventually translated to the matching non-LOGICAL
972 * opcode but instead of taking a single payload blob they expect their
973 * arguments separately as individual sources:
974 *
975 * Source 0: [optional] Texture coordinates.
976 * Source 1: [optional] Shadow comparitor.
977 * Source 2: [optional] dPdx if the operation takes explicit derivatives,
978 * otherwise LOD value.
979 * Source 3: [optional] dPdy if the operation takes explicit derivatives.
980 * Source 4: [optional] Sample index.
981 * Source 5: [optional] MCS data.
982 * Source 6: [required] Texture sampler.
983 * Source 7: [optional] Texel offset.
984 * Source 8: [required] Number of coordinate components (as UD immediate).
985 * Source 9: [required] Number derivative components (as UD immediate).
986 */
987 SHADER_OPCODE_TEX,
988 SHADER_OPCODE_TEX_LOGICAL,
989 SHADER_OPCODE_TXD,
990 SHADER_OPCODE_TXD_LOGICAL,
991 SHADER_OPCODE_TXF,
992 SHADER_OPCODE_TXF_LOGICAL,
993 SHADER_OPCODE_TXL,
994 SHADER_OPCODE_TXL_LOGICAL,
995 SHADER_OPCODE_TXS,
996 SHADER_OPCODE_TXS_LOGICAL,
997 FS_OPCODE_TXB,
998 FS_OPCODE_TXB_LOGICAL,
999 SHADER_OPCODE_TXF_CMS,
1000 SHADER_OPCODE_TXF_CMS_LOGICAL,
1001 SHADER_OPCODE_TXF_CMS_W,
1002 SHADER_OPCODE_TXF_CMS_W_LOGICAL,
1003 SHADER_OPCODE_TXF_UMS,
1004 SHADER_OPCODE_TXF_UMS_LOGICAL,
1005 SHADER_OPCODE_TXF_MCS,
1006 SHADER_OPCODE_TXF_MCS_LOGICAL,
1007 SHADER_OPCODE_LOD,
1008 SHADER_OPCODE_LOD_LOGICAL,
1009 SHADER_OPCODE_TG4,
1010 SHADER_OPCODE_TG4_LOGICAL,
1011 SHADER_OPCODE_TG4_OFFSET,
1012 SHADER_OPCODE_TG4_OFFSET_LOGICAL,
1013 SHADER_OPCODE_SAMPLEINFO,
1014
1015 /**
1016 * Combines multiple sources of size 1 into a larger virtual GRF.
1017 * For example, parameters for a send-from-GRF message. Or, updating
1018 * channels of a size 4 VGRF used to store vec4s such as texturing results.
1019 *
1020 * This will be lowered into MOVs from each source to consecutive reg_offsets
1021 * of the destination VGRF.
1022 *
1023 * src[0] may be BAD_FILE. If so, the lowering pass skips emitting the MOV,
1024 * but still reserves the first channel of the destination VGRF. This can be
1025 * used to reserve space for, say, a message header set up by the generators.
1026 */
1027 SHADER_OPCODE_LOAD_PAYLOAD,
1028
1029 SHADER_OPCODE_SHADER_TIME_ADD,
1030
1031 /**
1032 * Typed and untyped surface access opcodes.
1033 *
1034 * LOGICAL opcodes are eventually translated to the matching non-LOGICAL
1035 * opcode but instead of taking a single payload blob they expect their
1036 * arguments separately as individual sources:
1037 *
1038 * Source 0: [required] Surface coordinates.
1039 * Source 1: [optional] Operation source.
1040 * Source 2: [required] Surface index.
1041 * Source 3: [required] Number of coordinate components (as UD immediate).
1042 * Source 4: [required] Opcode-specific control immediate, same as source 2
1043 * of the matching non-LOGICAL opcode.
1044 */
1045 SHADER_OPCODE_UNTYPED_ATOMIC,
1046 SHADER_OPCODE_UNTYPED_ATOMIC_LOGICAL,
1047 SHADER_OPCODE_UNTYPED_SURFACE_READ,
1048 SHADER_OPCODE_UNTYPED_SURFACE_READ_LOGICAL,
1049 SHADER_OPCODE_UNTYPED_SURFACE_WRITE,
1050 SHADER_OPCODE_UNTYPED_SURFACE_WRITE_LOGICAL,
1051
1052 SHADER_OPCODE_TYPED_ATOMIC,
1053 SHADER_OPCODE_TYPED_ATOMIC_LOGICAL,
1054 SHADER_OPCODE_TYPED_SURFACE_READ,
1055 SHADER_OPCODE_TYPED_SURFACE_READ_LOGICAL,
1056 SHADER_OPCODE_TYPED_SURFACE_WRITE,
1057 SHADER_OPCODE_TYPED_SURFACE_WRITE_LOGICAL,
1058
1059 SHADER_OPCODE_MEMORY_FENCE,
1060
1061 SHADER_OPCODE_GEN4_SCRATCH_READ,
1062 SHADER_OPCODE_GEN4_SCRATCH_WRITE,
1063 SHADER_OPCODE_GEN7_SCRATCH_READ,
1064
1065 /**
1066 * Gen8+ SIMD8 URB Read messages.
1067 */
1068 SHADER_OPCODE_URB_READ_SIMD8,
1069 SHADER_OPCODE_URB_READ_SIMD8_PER_SLOT,
1070
1071 SHADER_OPCODE_URB_WRITE_SIMD8,
1072 SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT,
1073 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED,
1074 SHADER_OPCODE_URB_WRITE_SIMD8_MASKED_PER_SLOT,
1075
1076 /**
1077 * Return the index of an arbitrary live channel (i.e. one of the channels
1078 * enabled in the current execution mask) and assign it to the first
1079 * component of the destination. Expected to be used as input for the
1080 * BROADCAST pseudo-opcode.
1081 */
1082 SHADER_OPCODE_FIND_LIVE_CHANNEL,
1083
1084 /**
1085 * Pick the channel from its first source register given by the index
1086 * specified as second source. Useful for variable indexing of surfaces.
1087 */
1088 SHADER_OPCODE_BROADCAST,
1089
1090 VEC4_OPCODE_MOV_BYTES,
1091 VEC4_OPCODE_PACK_BYTES,
1092 VEC4_OPCODE_UNPACK_UNIFORM,
1093
1094 FS_OPCODE_DDX_COARSE,
1095 FS_OPCODE_DDX_FINE,
1096 /**
1097 * Compute dFdy(), dFdyCoarse(), or dFdyFine().
1098 * src1 is an immediate storing the key->render_to_fbo boolean.
1099 */
1100 FS_OPCODE_DDY_COARSE,
1101 FS_OPCODE_DDY_FINE,
1102 FS_OPCODE_CINTERP,
1103 FS_OPCODE_LINTERP,
1104 FS_OPCODE_PIXEL_X,
1105 FS_OPCODE_PIXEL_Y,
1106 FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD,
1107 FS_OPCODE_UNIFORM_PULL_CONSTANT_LOAD_GEN7,
1108 FS_OPCODE_VARYING_PULL_CONSTANT_LOAD,
1109 FS_OPCODE_VARYING_PULL_CONSTANT_LOAD_GEN7,
1110 FS_OPCODE_GET_BUFFER_SIZE,
1111 FS_OPCODE_MOV_DISPATCH_TO_FLAGS,
1112 FS_OPCODE_DISCARD_JUMP,
1113 FS_OPCODE_SET_SAMPLE_ID,
1114 FS_OPCODE_SET_SIMD4X2_OFFSET,
1115 FS_OPCODE_PACK_HALF_2x16_SPLIT,
1116 FS_OPCODE_UNPACK_HALF_2x16_SPLIT_X,
1117 FS_OPCODE_UNPACK_HALF_2x16_SPLIT_Y,
1118 FS_OPCODE_PLACEHOLDER_HALT,
1119 FS_OPCODE_INTERPOLATE_AT_CENTROID,
1120 FS_OPCODE_INTERPOLATE_AT_SAMPLE,
1121 FS_OPCODE_INTERPOLATE_AT_SHARED_OFFSET,
1122 FS_OPCODE_INTERPOLATE_AT_PER_SLOT_OFFSET,
1123
1124 VS_OPCODE_URB_WRITE,
1125 VS_OPCODE_PULL_CONSTANT_LOAD,
1126 VS_OPCODE_PULL_CONSTANT_LOAD_GEN7,
1127 VS_OPCODE_SET_SIMD4X2_HEADER_GEN9,
1128
1129 VS_OPCODE_GET_BUFFER_SIZE,
1130
1131 VS_OPCODE_UNPACK_FLAGS_SIMD4X2,
1132
1133 /**
1134 * Write geometry shader output data to the URB.
1135 *
1136 * Unlike VS_OPCODE_URB_WRITE, this opcode doesn't do an implied move from
1137 * R0 to the first MRF. This allows the geometry shader to override the
1138 * "Slot {0,1} Offset" fields in the message header.
1139 */
1140 GS_OPCODE_URB_WRITE,
1141
1142 /**
1143 * Write geometry shader output data to the URB and request a new URB
1144 * handle (gen6).
1145 *
1146 * This opcode doesn't do an implied move from R0 to the first MRF.
1147 */
1148 GS_OPCODE_URB_WRITE_ALLOCATE,
1149
1150 /**
1151 * Terminate the geometry shader thread by doing an empty URB write.
1152 *
1153 * This opcode doesn't do an implied move from R0 to the first MRF. This
1154 * allows the geometry shader to override the "GS Number of Output Vertices
1155 * for Slot {0,1}" fields in the message header.
1156 */
1157 GS_OPCODE_THREAD_END,
1158
1159 /**
1160 * Set the "Slot {0,1} Offset" fields of a URB_WRITE message header.
1161 *
1162 * - dst is the MRF containing the message header.
1163 *
1164 * - src0.x indicates which portion of the URB should be written to (e.g. a
1165 * vertex number)
1166 *
1167 * - src1 is an immediate multiplier which will be applied to src0
1168 * (e.g. the size of a single vertex in the URB).
1169 *
1170 * Note: the hardware will apply this offset *in addition to* the offset in
1171 * vec4_instruction::offset.
1172 */
1173 GS_OPCODE_SET_WRITE_OFFSET,
1174
1175 /**
1176 * Set the "GS Number of Output Vertices for Slot {0,1}" fields of a
1177 * URB_WRITE message header.
1178 *
1179 * - dst is the MRF containing the message header.
1180 *
1181 * - src0.x is the vertex count. The upper 16 bits will be ignored.
1182 */
1183 GS_OPCODE_SET_VERTEX_COUNT,
1184
1185 /**
1186 * Set DWORD 2 of dst to the value in src.
1187 */
1188 GS_OPCODE_SET_DWORD_2,
1189
1190 /**
1191 * Prepare the dst register for storage in the "Channel Mask" fields of a
1192 * URB_WRITE message header.
1193 *
1194 * DWORD 4 of dst is shifted left by 4 bits, so that later,
1195 * GS_OPCODE_SET_CHANNEL_MASKS can OR DWORDs 0 and 4 together to form the
1196 * final channel mask.
1197 *
1198 * Note: since GS_OPCODE_SET_CHANNEL_MASKS ORs DWORDs 0 and 4 together to
1199 * form the final channel mask, DWORDs 0 and 4 of the dst register must not
1200 * have any extraneous bits set prior to execution of this opcode (that is,
1201 * they should be in the range 0x0 to 0xf).
1202 */
1203 GS_OPCODE_PREPARE_CHANNEL_MASKS,
1204
1205 /**
1206 * Set the "Channel Mask" fields of a URB_WRITE message header.
1207 *
1208 * - dst is the MRF containing the message header.
1209 *
1210 * - src.x is the channel mask, as prepared by
1211 * GS_OPCODE_PREPARE_CHANNEL_MASKS. DWORDs 0 and 4 are OR'ed together to
1212 * form the final channel mask.
1213 */
1214 GS_OPCODE_SET_CHANNEL_MASKS,
1215
1216 /**
1217 * Get the "Instance ID" fields from the payload.
1218 *
1219 * - dst is the GRF for gl_InvocationID.
1220 */
1221 GS_OPCODE_GET_INSTANCE_ID,
1222
1223 /**
1224 * Send a FF_SYNC message to allocate initial URB handles (gen6).
1225 *
1226 * - dst will be used as the writeback register for the FF_SYNC operation.
1227 *
1228 * - src0 is the number of primitives written.
1229 *
1230 * - src1 is the value to hold in M0.0: number of SO vertices to write
1231 * and number of SO primitives needed. Its value will be overwritten
1232 * with the SVBI values if transform feedback is enabled.
1233 *
1234 * Note: This opcode uses an implicit MRF register for the ff_sync message
1235 * header, so the caller is expected to set inst->base_mrf and initialize
1236 * that MRF register to r0. This opcode will also write to this MRF register
1237 * to include the allocated URB handle so it can then be reused directly as
1238 * the header in the URB write operation we are allocating the handle for.
1239 */
1240 GS_OPCODE_FF_SYNC,
1241
1242 /**
1243 * Move r0.1 (which holds PrimitiveID information in gen6) to a separate
1244 * register.
1245 *
1246 * - dst is the GRF where PrimitiveID information will be moved.
1247 */
1248 GS_OPCODE_SET_PRIMITIVE_ID,
1249
1250 /**
1251 * Write transform feedback data to the SVB by sending a SVB WRITE message.
1252 * Used in gen6.
1253 *
1254 * - dst is the MRF register containing the message header.
1255 *
1256 * - src0 is the register where the vertex data is going to be copied from.
1257 *
1258 * - src1 is the destination register when write commit occurs.
1259 */
1260 GS_OPCODE_SVB_WRITE,
1261
1262 /**
1263 * Set destination index in the SVB write message payload (M0.5). Used
1264 * in gen6 for transform feedback.
1265 *
1266 * - dst is the header to save the destination indices for SVB WRITE.
1267 * - src is the register that holds the destination indices value.
1268 */
1269 GS_OPCODE_SVB_SET_DST_INDEX,
1270
1271 /**
1272 * Prepare Mx.0 subregister for being used in the FF_SYNC message header.
1273 * Used in gen6 for transform feedback.
1274 *
1275 * - dst will hold the register with the final Mx.0 value.
1276 *
1277 * - src0 has the number of vertices emitted in SO (NumSOVertsToWrite)
1278 *
1279 * - src1 has the number of needed primitives for SO (NumSOPrimsNeeded)
1280 *
1281 * - src2 is the value to hold in M0: number of SO vertices to write
1282 * and number of SO primitives needed.
1283 */
1284 GS_OPCODE_FF_SYNC_SET_PRIMITIVES,
1285
1286 /**
1287 * Terminate the compute shader.
1288 */
1289 CS_OPCODE_CS_TERMINATE,
1290
1291 /**
1292 * GLSL barrier()
1293 */
1294 SHADER_OPCODE_BARRIER,
1295
1296 /**
1297 * Calculate the high 32-bits of a 32x32 multiply.
1298 */
1299 SHADER_OPCODE_MULH,
1300
1301 /**
1302 * A MOV that uses VxH indirect addressing.
1303 *
1304 * Source 0: A register to start from (HW_REG).
1305 * Source 1: An indirect offset (in bytes, UD GRF).
1306 * Source 2: The length of the region that could be accessed (in bytes,
1307 * UD immediate).
1308 */
1309 SHADER_OPCODE_MOV_INDIRECT,
1310
1311 VEC4_OPCODE_URB_READ,
1312 TCS_OPCODE_GET_INSTANCE_ID,
1313 TCS_OPCODE_URB_WRITE,
1314 TCS_OPCODE_SET_INPUT_URB_OFFSETS,
1315 TCS_OPCODE_SET_OUTPUT_URB_OFFSETS,
1316 TCS_OPCODE_GET_PRIMITIVE_ID,
1317 TCS_OPCODE_CREATE_BARRIER_HEADER,
1318 TCS_OPCODE_SRC0_010_IS_ZERO,
1319 TCS_OPCODE_RELEASE_INPUT,
1320 TCS_OPCODE_THREAD_END,
1321
1322 TES_OPCODE_GET_PRIMITIVE_ID,
1323 TES_OPCODE_CREATE_INPUT_READ_HEADER,
1324 TES_OPCODE_ADD_INDIRECT_URB_OFFSET,
1325 };
1326
1327 enum brw_urb_write_flags {
1328 BRW_URB_WRITE_NO_FLAGS = 0,
1329
1330 /**
1331 * Causes a new URB entry to be allocated, and its address stored in the
1332 * destination register (gen < 7).
1333 */
1334 BRW_URB_WRITE_ALLOCATE = 0x1,
1335
1336 /**
1337 * Causes the current URB entry to be deallocated (gen < 7).
1338 */
1339 BRW_URB_WRITE_UNUSED = 0x2,
1340
1341 /**
1342 * Causes the thread to terminate.
1343 */
1344 BRW_URB_WRITE_EOT = 0x4,
1345
1346 /**
1347 * Indicates that the given URB entry is complete, and may be sent further
1348 * down the 3D pipeline (gen < 7).
1349 */
1350 BRW_URB_WRITE_COMPLETE = 0x8,
1351
1352 /**
1353 * Indicates that an additional offset (which may be different for the two
1354 * vec4 slots) is stored in the message header (gen == 7).
1355 */
1356 BRW_URB_WRITE_PER_SLOT_OFFSET = 0x10,
1357
1358 /**
1359 * Indicates that the channel masks in the URB_WRITE message header should
1360 * not be overridden to 0xff (gen == 7).
1361 */
1362 BRW_URB_WRITE_USE_CHANNEL_MASKS = 0x20,
1363
1364 /**
1365 * Indicates that the data should be sent to the URB using the
1366 * URB_WRITE_OWORD message rather than URB_WRITE_HWORD (gen == 7). This
1367 * causes offsets to be interpreted as multiples of an OWORD instead of an
1368 * HWORD, and only allows one OWORD to be written.
1369 */
1370 BRW_URB_WRITE_OWORD = 0x40,
1371
1372 /**
1373 * Convenient combination of flags: end the thread while simultaneously
1374 * marking the given URB entry as complete.
1375 */
1376 BRW_URB_WRITE_EOT_COMPLETE = BRW_URB_WRITE_EOT | BRW_URB_WRITE_COMPLETE,
1377
1378 /**
1379 * Convenient combination of flags: mark the given URB entry as complete
1380 * and simultaneously allocate a new one.
1381 */
1382 BRW_URB_WRITE_ALLOCATE_COMPLETE =
1383 BRW_URB_WRITE_ALLOCATE | BRW_URB_WRITE_COMPLETE,
1384 };
1385
1386 enum fb_write_logical_srcs {
1387 FB_WRITE_LOGICAL_SRC_COLOR0, /* REQUIRED */
1388 FB_WRITE_LOGICAL_SRC_COLOR1, /* for dual source blend messages */
1389 FB_WRITE_LOGICAL_SRC_SRC0_ALPHA,
1390 FB_WRITE_LOGICAL_SRC_SRC_DEPTH, /* gl_FragDepth */
1391 FB_WRITE_LOGICAL_SRC_DST_DEPTH, /* GEN4-5: passthrough from thread */
1392 FB_WRITE_LOGICAL_SRC_SRC_STENCIL, /* gl_FragStencilRefARB */
1393 FB_WRITE_LOGICAL_SRC_OMASK, /* Sample Mask (gl_SampleMask) */
1394 FB_WRITE_LOGICAL_SRC_COMPONENTS, /* REQUIRED */
1395 };
1396
1397 #ifdef __cplusplus
1398 /**
1399 * Allow brw_urb_write_flags enums to be ORed together.
1400 */
1401 inline brw_urb_write_flags
1402 operator|(brw_urb_write_flags x, brw_urb_write_flags y)
1403 {
1404 return static_cast<brw_urb_write_flags>(static_cast<int>(x) |
1405 static_cast<int>(y));
1406 }
1407 #endif
1408
1409 enum PACKED brw_predicate {
1410 BRW_PREDICATE_NONE = 0,
1411 BRW_PREDICATE_NORMAL = 1,
1412 BRW_PREDICATE_ALIGN1_ANYV = 2,
1413 BRW_PREDICATE_ALIGN1_ALLV = 3,
1414 BRW_PREDICATE_ALIGN1_ANY2H = 4,
1415 BRW_PREDICATE_ALIGN1_ALL2H = 5,
1416 BRW_PREDICATE_ALIGN1_ANY4H = 6,
1417 BRW_PREDICATE_ALIGN1_ALL4H = 7,
1418 BRW_PREDICATE_ALIGN1_ANY8H = 8,
1419 BRW_PREDICATE_ALIGN1_ALL8H = 9,
1420 BRW_PREDICATE_ALIGN1_ANY16H = 10,
1421 BRW_PREDICATE_ALIGN1_ALL16H = 11,
1422 BRW_PREDICATE_ALIGN1_ANY32H = 12,
1423 BRW_PREDICATE_ALIGN1_ALL32H = 13,
1424 BRW_PREDICATE_ALIGN16_REPLICATE_X = 2,
1425 BRW_PREDICATE_ALIGN16_REPLICATE_Y = 3,
1426 BRW_PREDICATE_ALIGN16_REPLICATE_Z = 4,
1427 BRW_PREDICATE_ALIGN16_REPLICATE_W = 5,
1428 BRW_PREDICATE_ALIGN16_ANY4H = 6,
1429 BRW_PREDICATE_ALIGN16_ALL4H = 7,
1430 };
1431
1432 enum PACKED brw_reg_file {
1433 BRW_ARCHITECTURE_REGISTER_FILE = 0,
1434 BRW_GENERAL_REGISTER_FILE = 1,
1435 BRW_MESSAGE_REGISTER_FILE = 2,
1436 BRW_IMMEDIATE_VALUE = 3,
1437
1438 ARF = BRW_ARCHITECTURE_REGISTER_FILE,
1439 FIXED_GRF = BRW_GENERAL_REGISTER_FILE,
1440 MRF = BRW_MESSAGE_REGISTER_FILE,
1441 IMM = BRW_IMMEDIATE_VALUE,
1442
1443 /* These are not hardware values */
1444 VGRF,
1445 ATTR,
1446 UNIFORM, /* prog_data->params[reg] */
1447 BAD_FILE,
1448 };
1449
1450 #define BRW_HW_REG_TYPE_UD 0
1451 #define BRW_HW_REG_TYPE_D 1
1452 #define BRW_HW_REG_TYPE_UW 2
1453 #define BRW_HW_REG_TYPE_W 3
1454 #define BRW_HW_REG_TYPE_F 7
1455 #define GEN8_HW_REG_TYPE_UQ 8
1456 #define GEN8_HW_REG_TYPE_Q 9
1457
1458 #define BRW_HW_REG_NON_IMM_TYPE_UB 4
1459 #define BRW_HW_REG_NON_IMM_TYPE_B 5
1460 #define GEN7_HW_REG_NON_IMM_TYPE_DF 6
1461 #define GEN8_HW_REG_NON_IMM_TYPE_HF 10
1462
1463 #define BRW_HW_REG_IMM_TYPE_UV 4 /* Gen6+ packed unsigned immediate vector */
1464 #define BRW_HW_REG_IMM_TYPE_VF 5 /* packed float immediate vector */
1465 #define BRW_HW_REG_IMM_TYPE_V 6 /* packed int imm. vector; uword dest only */
1466 #define GEN8_HW_REG_IMM_TYPE_DF 10
1467 #define GEN8_HW_REG_IMM_TYPE_HF 11
1468
1469 /* SNB adds 3-src instructions (MAD and LRP) that only operate on floats, so
1470 * the types were implied. IVB adds BFE and BFI2 that operate on doublewords
1471 * and unsigned doublewords, so a new field is also available in the da3src
1472 * struct (part of struct brw_instruction.bits1 in brw_structs.h) to select
1473 * dst and shared-src types. The values are different from BRW_REGISTER_TYPE_*.
1474 */
1475 #define BRW_3SRC_TYPE_F 0
1476 #define BRW_3SRC_TYPE_D 1
1477 #define BRW_3SRC_TYPE_UD 2
1478 #define BRW_3SRC_TYPE_DF 3
1479
1480 #define BRW_ARF_NULL 0x00
1481 #define BRW_ARF_ADDRESS 0x10
1482 #define BRW_ARF_ACCUMULATOR 0x20
1483 #define BRW_ARF_FLAG 0x30
1484 #define BRW_ARF_MASK 0x40
1485 #define BRW_ARF_MASK_STACK 0x50
1486 #define BRW_ARF_MASK_STACK_DEPTH 0x60
1487 #define BRW_ARF_STATE 0x70
1488 #define BRW_ARF_CONTROL 0x80
1489 #define BRW_ARF_NOTIFICATION_COUNT 0x90
1490 #define BRW_ARF_IP 0xA0
1491 #define BRW_ARF_TDR 0xB0
1492 #define BRW_ARF_TIMESTAMP 0xC0
1493
1494 #define BRW_MRF_COMPR4 (1 << 7)
1495
1496 #define BRW_AMASK 0
1497 #define BRW_IMASK 1
1498 #define BRW_LMASK 2
1499 #define BRW_CMASK 3
1500
1501
1502
1503 #define BRW_THREAD_NORMAL 0
1504 #define BRW_THREAD_ATOMIC 1
1505 #define BRW_THREAD_SWITCH 2
1506
1507 enum PACKED brw_vertical_stride {
1508 BRW_VERTICAL_STRIDE_0 = 0,
1509 BRW_VERTICAL_STRIDE_1 = 1,
1510 BRW_VERTICAL_STRIDE_2 = 2,
1511 BRW_VERTICAL_STRIDE_4 = 3,
1512 BRW_VERTICAL_STRIDE_8 = 4,
1513 BRW_VERTICAL_STRIDE_16 = 5,
1514 BRW_VERTICAL_STRIDE_32 = 6,
1515 BRW_VERTICAL_STRIDE_ONE_DIMENSIONAL = 0xF,
1516 };
1517
1518 enum PACKED brw_width {
1519 BRW_WIDTH_1 = 0,
1520 BRW_WIDTH_2 = 1,
1521 BRW_WIDTH_4 = 2,
1522 BRW_WIDTH_8 = 3,
1523 BRW_WIDTH_16 = 4,
1524 };
1525
1526 #define BRW_STATELESS_BUFFER_BOUNDARY_1K 0
1527 #define BRW_STATELESS_BUFFER_BOUNDARY_2K 1
1528 #define BRW_STATELESS_BUFFER_BOUNDARY_4K 2
1529 #define BRW_STATELESS_BUFFER_BOUNDARY_8K 3
1530 #define BRW_STATELESS_BUFFER_BOUNDARY_16K 4
1531 #define BRW_STATELESS_BUFFER_BOUNDARY_32K 5
1532 #define BRW_STATELESS_BUFFER_BOUNDARY_64K 6
1533 #define BRW_STATELESS_BUFFER_BOUNDARY_128K 7
1534 #define BRW_STATELESS_BUFFER_BOUNDARY_256K 8
1535 #define BRW_STATELESS_BUFFER_BOUNDARY_512K 9
1536 #define BRW_STATELESS_BUFFER_BOUNDARY_1M 10
1537 #define BRW_STATELESS_BUFFER_BOUNDARY_2M 11
1538
1539 #define BRW_POLYGON_FACING_FRONT 0
1540 #define BRW_POLYGON_FACING_BACK 1
1541
1542 /**
1543 * Message target: Shared Function ID for where to SEND a message.
1544 *
1545 * These are enumerated in the ISA reference under "send - Send Message".
1546 * In particular, see the following tables:
1547 * - G45 PRM, Volume 4, Table 14-15 "Message Descriptor Definition"
1548 * - Sandybridge PRM, Volume 4 Part 2, Table 8-16 "Extended Message Descriptor"
1549 * - Ivybridge PRM, Volume 1 Part 1, section 3.2.7 "GPE Function IDs"
1550 */
1551 enum brw_message_target {
1552 BRW_SFID_NULL = 0,
1553 BRW_SFID_MATH = 1, /* Only valid on Gen4-5 */
1554 BRW_SFID_SAMPLER = 2,
1555 BRW_SFID_MESSAGE_GATEWAY = 3,
1556 BRW_SFID_DATAPORT_READ = 4,
1557 BRW_SFID_DATAPORT_WRITE = 5,
1558 BRW_SFID_URB = 6,
1559 BRW_SFID_THREAD_SPAWNER = 7,
1560 BRW_SFID_VME = 8,
1561
1562 GEN6_SFID_DATAPORT_SAMPLER_CACHE = 4,
1563 GEN6_SFID_DATAPORT_RENDER_CACHE = 5,
1564 GEN6_SFID_DATAPORT_CONSTANT_CACHE = 9,
1565
1566 GEN7_SFID_DATAPORT_DATA_CACHE = 10,
1567 GEN7_SFID_PIXEL_INTERPOLATOR = 11,
1568 HSW_SFID_DATAPORT_DATA_CACHE_1 = 12,
1569 HSW_SFID_CRE = 13,
1570 };
1571
1572 #define GEN7_MESSAGE_TARGET_DP_DATA_CACHE 10
1573
1574 #define BRW_SAMPLER_RETURN_FORMAT_FLOAT32 0
1575 #define BRW_SAMPLER_RETURN_FORMAT_UINT32 2
1576 #define BRW_SAMPLER_RETURN_FORMAT_SINT32 3
1577
1578 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE 0
1579 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE 0
1580 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE_BIAS 0
1581 #define BRW_SAMPLER_MESSAGE_SIMD8_KILLPIX 1
1582 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_LOD 1
1583 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE_LOD 1
1584 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_GRADIENTS 2
1585 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE_GRADIENTS 2
1586 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_COMPARE 0
1587 #define BRW_SAMPLER_MESSAGE_SIMD16_SAMPLE_COMPARE 2
1588 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE_BIAS_COMPARE 0
1589 #define BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_LOD_COMPARE 1
1590 #define BRW_SAMPLER_MESSAGE_SIMD8_SAMPLE_LOD_COMPARE 1
1591 #define BRW_SAMPLER_MESSAGE_SIMD4X2_RESINFO 2
1592 #define BRW_SAMPLER_MESSAGE_SIMD16_RESINFO 2
1593 #define BRW_SAMPLER_MESSAGE_SIMD4X2_LD 3
1594 #define BRW_SAMPLER_MESSAGE_SIMD8_LD 3
1595 #define BRW_SAMPLER_MESSAGE_SIMD16_LD 3
1596
1597 #define GEN5_SAMPLER_MESSAGE_SAMPLE 0
1598 #define GEN5_SAMPLER_MESSAGE_SAMPLE_BIAS 1
1599 #define GEN5_SAMPLER_MESSAGE_SAMPLE_LOD 2
1600 #define GEN5_SAMPLER_MESSAGE_SAMPLE_COMPARE 3
1601 #define GEN5_SAMPLER_MESSAGE_SAMPLE_DERIVS 4
1602 #define GEN5_SAMPLER_MESSAGE_SAMPLE_BIAS_COMPARE 5
1603 #define GEN5_SAMPLER_MESSAGE_SAMPLE_LOD_COMPARE 6
1604 #define GEN5_SAMPLER_MESSAGE_SAMPLE_LD 7
1605 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4 8
1606 #define GEN5_SAMPLER_MESSAGE_LOD 9
1607 #define GEN5_SAMPLER_MESSAGE_SAMPLE_RESINFO 10
1608 #define GEN6_SAMPLER_MESSAGE_SAMPLE_SAMPLEINFO 11
1609 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_C 16
1610 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_PO 17
1611 #define GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_PO_C 18
1612 #define HSW_SAMPLER_MESSAGE_SAMPLE_DERIV_COMPARE 20
1613 #define GEN9_SAMPLER_MESSAGE_SAMPLE_LD2DMS_W 28
1614 #define GEN7_SAMPLER_MESSAGE_SAMPLE_LD_MCS 29
1615 #define GEN7_SAMPLER_MESSAGE_SAMPLE_LD2DMS 30
1616 #define GEN7_SAMPLER_MESSAGE_SAMPLE_LD2DSS 31
1617
1618 /* for GEN5 only */
1619 #define BRW_SAMPLER_SIMD_MODE_SIMD4X2 0
1620 #define BRW_SAMPLER_SIMD_MODE_SIMD8 1
1621 #define BRW_SAMPLER_SIMD_MODE_SIMD16 2
1622 #define BRW_SAMPLER_SIMD_MODE_SIMD32_64 3
1623
1624 /* GEN9 changes SIMD mode 0 to mean SIMD8D, but lets us get the SIMD4x2
1625 * behavior by setting bit 22 of dword 2 in the message header. */
1626 #define GEN9_SAMPLER_SIMD_MODE_SIMD8D 0
1627 #define GEN9_SAMPLER_SIMD_MODE_EXTENSION_SIMD4X2 (1 << 22)
1628
1629 #define BRW_DATAPORT_OWORD_BLOCK_1_OWORDLOW 0
1630 #define BRW_DATAPORT_OWORD_BLOCK_1_OWORDHIGH 1
1631 #define BRW_DATAPORT_OWORD_BLOCK_2_OWORDS 2
1632 #define BRW_DATAPORT_OWORD_BLOCK_4_OWORDS 3
1633 #define BRW_DATAPORT_OWORD_BLOCK_8_OWORDS 4
1634
1635 #define BRW_DATAPORT_OWORD_DUAL_BLOCK_1OWORD 0
1636 #define BRW_DATAPORT_OWORD_DUAL_BLOCK_4OWORDS 2
1637
1638 #define BRW_DATAPORT_DWORD_SCATTERED_BLOCK_8DWORDS 2
1639 #define BRW_DATAPORT_DWORD_SCATTERED_BLOCK_16DWORDS 3
1640
1641 /* This one stays the same across generations. */
1642 #define BRW_DATAPORT_READ_MESSAGE_OWORD_BLOCK_READ 0
1643 /* GEN4 */
1644 #define BRW_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ 1
1645 #define BRW_DATAPORT_READ_MESSAGE_MEDIA_BLOCK_READ 2
1646 #define BRW_DATAPORT_READ_MESSAGE_DWORD_SCATTERED_READ 3
1647 /* G45, GEN5 */
1648 #define G45_DATAPORT_READ_MESSAGE_RENDER_UNORM_READ 1
1649 #define G45_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ 2
1650 #define G45_DATAPORT_READ_MESSAGE_AVC_LOOP_FILTER_READ 3
1651 #define G45_DATAPORT_READ_MESSAGE_MEDIA_BLOCK_READ 4
1652 #define G45_DATAPORT_READ_MESSAGE_DWORD_SCATTERED_READ 6
1653 /* GEN6 */
1654 #define GEN6_DATAPORT_READ_MESSAGE_RENDER_UNORM_READ 1
1655 #define GEN6_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ 2
1656 #define GEN6_DATAPORT_READ_MESSAGE_MEDIA_BLOCK_READ 4
1657 #define GEN6_DATAPORT_READ_MESSAGE_OWORD_UNALIGN_BLOCK_READ 5
1658 #define GEN6_DATAPORT_READ_MESSAGE_DWORD_SCATTERED_READ 6
1659
1660 #define BRW_DATAPORT_READ_TARGET_DATA_CACHE 0
1661 #define BRW_DATAPORT_READ_TARGET_RENDER_CACHE 1
1662 #define BRW_DATAPORT_READ_TARGET_SAMPLER_CACHE 2
1663
1664 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD16_SINGLE_SOURCE 0
1665 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD16_SINGLE_SOURCE_REPLICATED 1
1666 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD8_DUAL_SOURCE_SUBSPAN01 2
1667 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD8_DUAL_SOURCE_SUBSPAN23 3
1668 #define BRW_DATAPORT_RENDER_TARGET_WRITE_SIMD8_SINGLE_SOURCE_SUBSPAN01 4
1669
1670 #define BRW_DATAPORT_WRITE_MESSAGE_OWORD_BLOCK_WRITE 0
1671 #define BRW_DATAPORT_WRITE_MESSAGE_OWORD_DUAL_BLOCK_WRITE 1
1672 #define BRW_DATAPORT_WRITE_MESSAGE_MEDIA_BLOCK_WRITE 2
1673 #define BRW_DATAPORT_WRITE_MESSAGE_DWORD_SCATTERED_WRITE 3
1674 #define BRW_DATAPORT_WRITE_MESSAGE_RENDER_TARGET_WRITE 4
1675 #define BRW_DATAPORT_WRITE_MESSAGE_STREAMED_VERTEX_BUFFER_WRITE 5
1676 #define BRW_DATAPORT_WRITE_MESSAGE_FLUSH_RENDER_CACHE 7
1677
1678 /* GEN6 */
1679 #define GEN6_DATAPORT_WRITE_MESSAGE_DWORD_ATOMIC_WRITE 7
1680 #define GEN6_DATAPORT_WRITE_MESSAGE_OWORD_BLOCK_WRITE 8
1681 #define GEN6_DATAPORT_WRITE_MESSAGE_OWORD_DUAL_BLOCK_WRITE 9
1682 #define GEN6_DATAPORT_WRITE_MESSAGE_MEDIA_BLOCK_WRITE 10
1683 #define GEN6_DATAPORT_WRITE_MESSAGE_DWORD_SCATTERED_WRITE 11
1684 #define GEN6_DATAPORT_WRITE_MESSAGE_RENDER_TARGET_WRITE 12
1685 #define GEN6_DATAPORT_WRITE_MESSAGE_STREAMED_VB_WRITE 13
1686 #define GEN6_DATAPORT_WRITE_MESSAGE_RENDER_TARGET_UNORM_WRITE 14
1687
1688 /* GEN7 */
1689 #define GEN7_DATAPORT_RC_MEDIA_BLOCK_READ 4
1690 #define GEN7_DATAPORT_RC_TYPED_SURFACE_READ 5
1691 #define GEN7_DATAPORT_RC_TYPED_ATOMIC_OP 6
1692 #define GEN7_DATAPORT_RC_MEMORY_FENCE 7
1693 #define GEN7_DATAPORT_RC_MEDIA_BLOCK_WRITE 10
1694 #define GEN7_DATAPORT_RC_RENDER_TARGET_WRITE 12
1695 #define GEN7_DATAPORT_RC_TYPED_SURFACE_WRITE 13
1696 #define GEN7_DATAPORT_DC_OWORD_BLOCK_READ 0
1697 #define GEN7_DATAPORT_DC_UNALIGNED_OWORD_BLOCK_READ 1
1698 #define GEN7_DATAPORT_DC_OWORD_DUAL_BLOCK_READ 2
1699 #define GEN7_DATAPORT_DC_DWORD_SCATTERED_READ 3
1700 #define GEN7_DATAPORT_DC_BYTE_SCATTERED_READ 4
1701 #define GEN7_DATAPORT_DC_UNTYPED_SURFACE_READ 5
1702 #define GEN7_DATAPORT_DC_UNTYPED_ATOMIC_OP 6
1703 #define GEN7_DATAPORT_DC_MEMORY_FENCE 7
1704 #define GEN7_DATAPORT_DC_OWORD_BLOCK_WRITE 8
1705 #define GEN7_DATAPORT_DC_OWORD_DUAL_BLOCK_WRITE 10
1706 #define GEN7_DATAPORT_DC_DWORD_SCATTERED_WRITE 11
1707 #define GEN7_DATAPORT_DC_BYTE_SCATTERED_WRITE 12
1708 #define GEN7_DATAPORT_DC_UNTYPED_SURFACE_WRITE 13
1709
1710 #define GEN7_DATAPORT_SCRATCH_READ ((1 << 18) | \
1711 (0 << 17))
1712 #define GEN7_DATAPORT_SCRATCH_WRITE ((1 << 18) | \
1713 (1 << 17))
1714 #define GEN7_DATAPORT_SCRATCH_NUM_REGS_SHIFT 12
1715
1716 #define GEN7_PIXEL_INTERPOLATOR_LOC_SHARED_OFFSET 0
1717 #define GEN7_PIXEL_INTERPOLATOR_LOC_SAMPLE 1
1718 #define GEN7_PIXEL_INTERPOLATOR_LOC_CENTROID 2
1719 #define GEN7_PIXEL_INTERPOLATOR_LOC_PER_SLOT_OFFSET 3
1720
1721 /* HSW */
1722 #define HSW_DATAPORT_DC_PORT0_OWORD_BLOCK_READ 0
1723 #define HSW_DATAPORT_DC_PORT0_UNALIGNED_OWORD_BLOCK_READ 1
1724 #define HSW_DATAPORT_DC_PORT0_OWORD_DUAL_BLOCK_READ 2
1725 #define HSW_DATAPORT_DC_PORT0_DWORD_SCATTERED_READ 3
1726 #define HSW_DATAPORT_DC_PORT0_BYTE_SCATTERED_READ 4
1727 #define HSW_DATAPORT_DC_PORT0_MEMORY_FENCE 7
1728 #define HSW_DATAPORT_DC_PORT0_OWORD_BLOCK_WRITE 8
1729 #define HSW_DATAPORT_DC_PORT0_OWORD_DUAL_BLOCK_WRITE 10
1730 #define HSW_DATAPORT_DC_PORT0_DWORD_SCATTERED_WRITE 11
1731 #define HSW_DATAPORT_DC_PORT0_BYTE_SCATTERED_WRITE 12
1732
1733 #define HSW_DATAPORT_DC_PORT1_UNTYPED_SURFACE_READ 1
1734 #define HSW_DATAPORT_DC_PORT1_UNTYPED_ATOMIC_OP 2
1735 #define HSW_DATAPORT_DC_PORT1_UNTYPED_ATOMIC_OP_SIMD4X2 3
1736 #define HSW_DATAPORT_DC_PORT1_MEDIA_BLOCK_READ 4
1737 #define HSW_DATAPORT_DC_PORT1_TYPED_SURFACE_READ 5
1738 #define HSW_DATAPORT_DC_PORT1_TYPED_ATOMIC_OP 6
1739 #define HSW_DATAPORT_DC_PORT1_TYPED_ATOMIC_OP_SIMD4X2 7
1740 #define HSW_DATAPORT_DC_PORT1_UNTYPED_SURFACE_WRITE 9
1741 #define HSW_DATAPORT_DC_PORT1_MEDIA_BLOCK_WRITE 10
1742 #define HSW_DATAPORT_DC_PORT1_ATOMIC_COUNTER_OP 11
1743 #define HSW_DATAPORT_DC_PORT1_ATOMIC_COUNTER_OP_SIMD4X2 12
1744 #define HSW_DATAPORT_DC_PORT1_TYPED_SURFACE_WRITE 13
1745
1746 /* Dataport special binding table indices: */
1747 #define BRW_BTI_STATELESS 255
1748 #define GEN7_BTI_SLM 254
1749 /* Note that on Gen8+ BTI 255 was redefined to be IA-coherent according to the
1750 * hardware spec, however because the DRM sets bit 4 of HDC_CHICKEN0 on BDW,
1751 * CHV and at least some pre-production steppings of SKL due to
1752 * WaForceEnableNonCoherent, HDC memory access may have been overridden by the
1753 * kernel to be non-coherent (matching the behavior of the same BTI on
1754 * pre-Gen8 hardware) and BTI 255 may actually be an alias for BTI 253.
1755 */
1756 #define GEN8_BTI_STATELESS_IA_COHERENT 255
1757 #define GEN8_BTI_STATELESS_NON_COHERENT 253
1758
1759 /* dataport atomic operations. */
1760 #define BRW_AOP_AND 1
1761 #define BRW_AOP_OR 2
1762 #define BRW_AOP_XOR 3
1763 #define BRW_AOP_MOV 4
1764 #define BRW_AOP_INC 5
1765 #define BRW_AOP_DEC 6
1766 #define BRW_AOP_ADD 7
1767 #define BRW_AOP_SUB 8
1768 #define BRW_AOP_REVSUB 9
1769 #define BRW_AOP_IMAX 10
1770 #define BRW_AOP_IMIN 11
1771 #define BRW_AOP_UMAX 12
1772 #define BRW_AOP_UMIN 13
1773 #define BRW_AOP_CMPWR 14
1774 #define BRW_AOP_PREDEC 15
1775
1776 #define BRW_MATH_FUNCTION_INV 1
1777 #define BRW_MATH_FUNCTION_LOG 2
1778 #define BRW_MATH_FUNCTION_EXP 3
1779 #define BRW_MATH_FUNCTION_SQRT 4
1780 #define BRW_MATH_FUNCTION_RSQ 5
1781 #define BRW_MATH_FUNCTION_SIN 6
1782 #define BRW_MATH_FUNCTION_COS 7
1783 #define BRW_MATH_FUNCTION_SINCOS 8 /* gen4, gen5 */
1784 #define BRW_MATH_FUNCTION_FDIV 9 /* gen6+ */
1785 #define BRW_MATH_FUNCTION_POW 10
1786 #define BRW_MATH_FUNCTION_INT_DIV_QUOTIENT_AND_REMAINDER 11
1787 #define BRW_MATH_FUNCTION_INT_DIV_QUOTIENT 12
1788 #define BRW_MATH_FUNCTION_INT_DIV_REMAINDER 13
1789 #define GEN8_MATH_FUNCTION_INVM 14
1790 #define GEN8_MATH_FUNCTION_RSQRTM 15
1791
1792 #define BRW_MATH_INTEGER_UNSIGNED 0
1793 #define BRW_MATH_INTEGER_SIGNED 1
1794
1795 #define BRW_MATH_PRECISION_FULL 0
1796 #define BRW_MATH_PRECISION_PARTIAL 1
1797
1798 #define BRW_MATH_SATURATE_NONE 0
1799 #define BRW_MATH_SATURATE_SATURATE 1
1800
1801 #define BRW_MATH_DATA_VECTOR 0
1802 #define BRW_MATH_DATA_SCALAR 1
1803
1804 #define BRW_URB_OPCODE_WRITE_HWORD 0
1805 #define BRW_URB_OPCODE_WRITE_OWORD 1
1806 #define BRW_URB_OPCODE_READ_HWORD 2
1807 #define BRW_URB_OPCODE_READ_OWORD 3
1808 #define GEN7_URB_OPCODE_ATOMIC_MOV 4
1809 #define GEN7_URB_OPCODE_ATOMIC_INC 5
1810 #define GEN8_URB_OPCODE_ATOMIC_ADD 6
1811 #define GEN8_URB_OPCODE_SIMD8_WRITE 7
1812 #define GEN8_URB_OPCODE_SIMD8_READ 8
1813
1814 #define BRW_URB_SWIZZLE_NONE 0
1815 #define BRW_URB_SWIZZLE_INTERLEAVE 1
1816 #define BRW_URB_SWIZZLE_TRANSPOSE 2
1817
1818 #define BRW_SCRATCH_SPACE_SIZE_1K 0
1819 #define BRW_SCRATCH_SPACE_SIZE_2K 1
1820 #define BRW_SCRATCH_SPACE_SIZE_4K 2
1821 #define BRW_SCRATCH_SPACE_SIZE_8K 3
1822 #define BRW_SCRATCH_SPACE_SIZE_16K 4
1823 #define BRW_SCRATCH_SPACE_SIZE_32K 5
1824 #define BRW_SCRATCH_SPACE_SIZE_64K 6
1825 #define BRW_SCRATCH_SPACE_SIZE_128K 7
1826 #define BRW_SCRATCH_SPACE_SIZE_256K 8
1827 #define BRW_SCRATCH_SPACE_SIZE_512K 9
1828 #define BRW_SCRATCH_SPACE_SIZE_1M 10
1829 #define BRW_SCRATCH_SPACE_SIZE_2M 11
1830
1831 #define BRW_MESSAGE_GATEWAY_SFID_OPEN_GATEWAY 0
1832 #define BRW_MESSAGE_GATEWAY_SFID_CLOSE_GATEWAY 1
1833 #define BRW_MESSAGE_GATEWAY_SFID_FORWARD_MSG 2
1834 #define BRW_MESSAGE_GATEWAY_SFID_GET_TIMESTAMP 3
1835 #define BRW_MESSAGE_GATEWAY_SFID_BARRIER_MSG 4
1836 #define BRW_MESSAGE_GATEWAY_SFID_UPDATE_GATEWAY_STATE 5
1837 #define BRW_MESSAGE_GATEWAY_SFID_MMIO_READ_WRITE 6
1838
1839
1840 #define CMD_URB_FENCE 0x6000
1841 #define CMD_CS_URB_STATE 0x6001
1842 #define CMD_CONST_BUFFER 0x6002
1843
1844 #define CMD_STATE_BASE_ADDRESS 0x6101
1845 #define CMD_STATE_SIP 0x6102
1846 #define CMD_PIPELINE_SELECT_965 0x6104
1847 #define CMD_PIPELINE_SELECT_GM45 0x6904
1848
1849 #define _3DSTATE_PIPELINED_POINTERS 0x7800
1850 #define _3DSTATE_BINDING_TABLE_POINTERS 0x7801
1851 # define GEN6_BINDING_TABLE_MODIFY_VS (1 << 8)
1852 # define GEN6_BINDING_TABLE_MODIFY_GS (1 << 9)
1853 # define GEN6_BINDING_TABLE_MODIFY_PS (1 << 12)
1854
1855 #define _3DSTATE_BINDING_TABLE_POINTERS_VS 0x7826 /* GEN7+ */
1856 #define _3DSTATE_BINDING_TABLE_POINTERS_HS 0x7827 /* GEN7+ */
1857 #define _3DSTATE_BINDING_TABLE_POINTERS_DS 0x7828 /* GEN7+ */
1858 #define _3DSTATE_BINDING_TABLE_POINTERS_GS 0x7829 /* GEN7+ */
1859 #define _3DSTATE_BINDING_TABLE_POINTERS_PS 0x782A /* GEN7+ */
1860
1861 #define _3DSTATE_BINDING_TABLE_POOL_ALLOC 0x7919 /* GEN7.5+ */
1862 #define BRW_HW_BINDING_TABLE_ENABLE (1 << 11)
1863 #define GEN7_HW_BT_POOL_MOCS_SHIFT 7
1864 #define GEN7_HW_BT_POOL_MOCS_MASK INTEL_MASK(10, 7)
1865 #define GEN8_HW_BT_POOL_MOCS_SHIFT 0
1866 #define GEN8_HW_BT_POOL_MOCS_MASK INTEL_MASK(6, 0)
1867 /* Only required in HSW */
1868 #define HSW_BT_POOL_ALLOC_MUST_BE_ONE (3 << 5)
1869
1870 #define _3DSTATE_BINDING_TABLE_EDIT_VS 0x7843 /* GEN7.5 */
1871 #define _3DSTATE_BINDING_TABLE_EDIT_GS 0x7844 /* GEN7.5 */
1872 #define _3DSTATE_BINDING_TABLE_EDIT_HS 0x7845 /* GEN7.5 */
1873 #define _3DSTATE_BINDING_TABLE_EDIT_DS 0x7846 /* GEN7.5 */
1874 #define _3DSTATE_BINDING_TABLE_EDIT_PS 0x7847 /* GEN7.5 */
1875 #define BRW_BINDING_TABLE_INDEX_SHIFT 16
1876 #define BRW_BINDING_TABLE_INDEX_MASK INTEL_MASK(23, 16)
1877
1878 #define BRW_BINDING_TABLE_EDIT_TARGET_ALL 3
1879 #define BRW_BINDING_TABLE_EDIT_TARGET_CORE1 2
1880 #define BRW_BINDING_TABLE_EDIT_TARGET_CORE0 1
1881 /* In HSW, when editing binding table entries to surface state offsets,
1882 * the surface state offset is a 16-bit value aligned to 32 bytes. But
1883 * Surface State Pointer in dword 2 is [15:0]. Right shift surf_offset
1884 * by 5 bits so it won't disturb bit 16 (which is used as the binding
1885 * table index entry), otherwise it would hang the GPU.
1886 */
1887 #define HSW_SURFACE_STATE_EDIT(value) (value >> 5)
1888 /* Same as Haswell, but surface state offsets now aligned to 64 bytes.*/
1889 #define GEN8_SURFACE_STATE_EDIT(value) (value >> 6)
1890
1891 #define _3DSTATE_SAMPLER_STATE_POINTERS 0x7802 /* GEN6+ */
1892 # define PS_SAMPLER_STATE_CHANGE (1 << 12)
1893 # define GS_SAMPLER_STATE_CHANGE (1 << 9)
1894 # define VS_SAMPLER_STATE_CHANGE (1 << 8)
1895 /* DW1: VS */
1896 /* DW2: GS */
1897 /* DW3: PS */
1898
1899 #define _3DSTATE_SAMPLER_STATE_POINTERS_VS 0x782B /* GEN7+ */
1900 #define _3DSTATE_SAMPLER_STATE_POINTERS_HS 0x782C /* GEN7+ */
1901 #define _3DSTATE_SAMPLER_STATE_POINTERS_DS 0x782D /* GEN7+ */
1902 #define _3DSTATE_SAMPLER_STATE_POINTERS_GS 0x782E /* GEN7+ */
1903 #define _3DSTATE_SAMPLER_STATE_POINTERS_PS 0x782F /* GEN7+ */
1904
1905 #define _3DSTATE_VERTEX_BUFFERS 0x7808
1906 # define BRW_VB0_INDEX_SHIFT 27
1907 # define GEN6_VB0_INDEX_SHIFT 26
1908 # define BRW_VB0_ACCESS_VERTEXDATA (0 << 26)
1909 # define BRW_VB0_ACCESS_INSTANCEDATA (1 << 26)
1910 # define GEN6_VB0_ACCESS_VERTEXDATA (0 << 20)
1911 # define GEN6_VB0_ACCESS_INSTANCEDATA (1 << 20)
1912 # define GEN7_VB0_ADDRESS_MODIFYENABLE (1 << 14)
1913 # define BRW_VB0_PITCH_SHIFT 0
1914
1915 #define _3DSTATE_VERTEX_ELEMENTS 0x7809
1916 # define BRW_VE0_INDEX_SHIFT 27
1917 # define GEN6_VE0_INDEX_SHIFT 26
1918 # define BRW_VE0_FORMAT_SHIFT 16
1919 # define BRW_VE0_VALID (1 << 26)
1920 # define GEN6_VE0_VALID (1 << 25)
1921 # define GEN6_VE0_EDGE_FLAG_ENABLE (1 << 15)
1922 # define BRW_VE0_SRC_OFFSET_SHIFT 0
1923 # define BRW_VE1_COMPONENT_NOSTORE 0
1924 # define BRW_VE1_COMPONENT_STORE_SRC 1
1925 # define BRW_VE1_COMPONENT_STORE_0 2
1926 # define BRW_VE1_COMPONENT_STORE_1_FLT 3
1927 # define BRW_VE1_COMPONENT_STORE_1_INT 4
1928 # define BRW_VE1_COMPONENT_STORE_VID 5
1929 # define BRW_VE1_COMPONENT_STORE_IID 6
1930 # define BRW_VE1_COMPONENT_STORE_PID 7
1931 # define BRW_VE1_COMPONENT_0_SHIFT 28
1932 # define BRW_VE1_COMPONENT_1_SHIFT 24
1933 # define BRW_VE1_COMPONENT_2_SHIFT 20
1934 # define BRW_VE1_COMPONENT_3_SHIFT 16
1935 # define BRW_VE1_DST_OFFSET_SHIFT 0
1936
1937 #define CMD_INDEX_BUFFER 0x780a
1938 #define GEN4_3DSTATE_VF_STATISTICS 0x780b
1939 #define GM45_3DSTATE_VF_STATISTICS 0x680b
1940 #define _3DSTATE_CC_STATE_POINTERS 0x780e /* GEN6+ */
1941 #define _3DSTATE_BLEND_STATE_POINTERS 0x7824 /* GEN7+ */
1942 #define _3DSTATE_DEPTH_STENCIL_STATE_POINTERS 0x7825 /* GEN7+ */
1943
1944 #define _3DSTATE_URB 0x7805 /* GEN6 */
1945 # define GEN6_URB_VS_SIZE_SHIFT 16
1946 # define GEN6_URB_VS_ENTRIES_SHIFT 0
1947 # define GEN6_URB_GS_ENTRIES_SHIFT 8
1948 # define GEN6_URB_GS_SIZE_SHIFT 0
1949
1950 #define _3DSTATE_VF 0x780c /* GEN7.5+ */
1951 #define HSW_CUT_INDEX_ENABLE (1 << 8)
1952
1953 #define _3DSTATE_VF_INSTANCING 0x7849 /* GEN8+ */
1954 # define GEN8_VF_INSTANCING_ENABLE (1 << 8)
1955
1956 #define _3DSTATE_VF_SGVS 0x784a /* GEN8+ */
1957 # define GEN8_SGVS_ENABLE_INSTANCE_ID (1 << 31)
1958 # define GEN8_SGVS_INSTANCE_ID_COMPONENT_SHIFT 29
1959 # define GEN8_SGVS_INSTANCE_ID_ELEMENT_OFFSET_SHIFT 16
1960 # define GEN8_SGVS_ENABLE_VERTEX_ID (1 << 15)
1961 # define GEN8_SGVS_VERTEX_ID_COMPONENT_SHIFT 13
1962 # define GEN8_SGVS_VERTEX_ID_ELEMENT_OFFSET_SHIFT 0
1963
1964 #define _3DSTATE_VF_TOPOLOGY 0x784b /* GEN8+ */
1965
1966 #define _3DSTATE_WM_CHROMAKEY 0x784c /* GEN8+ */
1967
1968 #define _3DSTATE_URB_VS 0x7830 /* GEN7+ */
1969 #define _3DSTATE_URB_HS 0x7831 /* GEN7+ */
1970 #define _3DSTATE_URB_DS 0x7832 /* GEN7+ */
1971 #define _3DSTATE_URB_GS 0x7833 /* GEN7+ */
1972 # define GEN7_URB_ENTRY_SIZE_SHIFT 16
1973 # define GEN7_URB_STARTING_ADDRESS_SHIFT 25
1974
1975 /* Gen7 "GS URB Entry Allocation Size" is a U9-1 field, so the maximum gs_size
1976 * is 2^9, or 512. It's counted in multiples of 64 bytes.
1977 *
1978 * Identical for VS, DS, and HS.
1979 */
1980 #define GEN7_MAX_GS_URB_ENTRY_SIZE_BYTES (512*64)
1981 #define GEN7_MAX_DS_URB_ENTRY_SIZE_BYTES (512*64)
1982 #define GEN7_MAX_HS_URB_ENTRY_SIZE_BYTES (512*64)
1983 #define GEN7_MAX_VS_URB_ENTRY_SIZE_BYTES (512*64)
1984
1985 /* Gen6 "GS URB Entry Allocation Size" is defined as a number of 1024-bit
1986 * (128 bytes) URB rows and the maximum allowed value is 5 rows.
1987 */
1988 #define GEN6_MAX_GS_URB_ENTRY_SIZE_BYTES (5*128)
1989
1990 #define _3DSTATE_PUSH_CONSTANT_ALLOC_VS 0x7912 /* GEN7+ */
1991 #define _3DSTATE_PUSH_CONSTANT_ALLOC_HS 0x7913 /* GEN7+ */
1992 #define _3DSTATE_PUSH_CONSTANT_ALLOC_DS 0x7914 /* GEN7+ */
1993 #define _3DSTATE_PUSH_CONSTANT_ALLOC_GS 0x7915 /* GEN7+ */
1994 #define _3DSTATE_PUSH_CONSTANT_ALLOC_PS 0x7916 /* GEN7+ */
1995 # define GEN7_PUSH_CONSTANT_BUFFER_OFFSET_SHIFT 16
1996
1997 #define _3DSTATE_VIEWPORT_STATE_POINTERS 0x780d /* GEN6+ */
1998 # define GEN6_CC_VIEWPORT_MODIFY (1 << 12)
1999 # define GEN6_SF_VIEWPORT_MODIFY (1 << 11)
2000 # define GEN6_CLIP_VIEWPORT_MODIFY (1 << 10)
2001 # define GEN6_NUM_VIEWPORTS 16
2002
2003 #define _3DSTATE_VIEWPORT_STATE_POINTERS_CC 0x7823 /* GEN7+ */
2004 #define _3DSTATE_VIEWPORT_STATE_POINTERS_SF_CL 0x7821 /* GEN7+ */
2005
2006 #define _3DSTATE_SCISSOR_STATE_POINTERS 0x780f /* GEN6+ */
2007
2008 #define _3DSTATE_VS 0x7810 /* GEN6+ */
2009 /* DW2 */
2010 # define GEN6_VS_SPF_MODE (1 << 31)
2011 # define GEN6_VS_VECTOR_MASK_ENABLE (1 << 30)
2012 # define GEN6_VS_SAMPLER_COUNT_SHIFT 27
2013 # define GEN6_VS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2014 # define GEN6_VS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2015 # define GEN6_VS_FLOATING_POINT_MODE_ALT (1 << 16)
2016 # define HSW_VS_UAV_ACCESS_ENABLE (1 << 12)
2017 /* DW4 */
2018 # define GEN6_VS_DISPATCH_START_GRF_SHIFT 20
2019 # define GEN6_VS_URB_READ_LENGTH_SHIFT 11
2020 # define GEN6_VS_URB_ENTRY_READ_OFFSET_SHIFT 4
2021 /* DW5 */
2022 # define GEN6_VS_MAX_THREADS_SHIFT 25
2023 # define HSW_VS_MAX_THREADS_SHIFT 23
2024 # define GEN6_VS_STATISTICS_ENABLE (1 << 10)
2025 # define GEN6_VS_CACHE_DISABLE (1 << 1)
2026 # define GEN6_VS_ENABLE (1 << 0)
2027 /* Gen8+ DW7 */
2028 # define GEN8_VS_SIMD8_ENABLE (1 << 2)
2029 /* Gen8+ DW8 */
2030 # define GEN8_VS_URB_ENTRY_OUTPUT_OFFSET_SHIFT 21
2031 # define GEN8_VS_URB_OUTPUT_LENGTH_SHIFT 16
2032 # define GEN8_VS_USER_CLIP_DISTANCE_SHIFT 8
2033
2034 #define _3DSTATE_GS 0x7811 /* GEN6+ */
2035 /* DW2 */
2036 # define GEN6_GS_SPF_MODE (1 << 31)
2037 # define GEN6_GS_VECTOR_MASK_ENABLE (1 << 30)
2038 # define GEN6_GS_SAMPLER_COUNT_SHIFT 27
2039 # define GEN6_GS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2040 # define GEN6_GS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2041 # define GEN6_GS_FLOATING_POINT_MODE_ALT (1 << 16)
2042 # define HSW_GS_UAV_ACCESS_ENABLE (1 << 12)
2043 /* DW4 */
2044 # define GEN7_GS_OUTPUT_VERTEX_SIZE_SHIFT 23
2045 # define GEN7_GS_OUTPUT_TOPOLOGY_SHIFT 17
2046 # define GEN6_GS_URB_READ_LENGTH_SHIFT 11
2047 # define GEN7_GS_INCLUDE_VERTEX_HANDLES (1 << 10)
2048 # define GEN6_GS_URB_ENTRY_READ_OFFSET_SHIFT 4
2049 # define GEN6_GS_DISPATCH_START_GRF_SHIFT 0
2050 /* DW5 */
2051 # define GEN6_GS_MAX_THREADS_SHIFT 25
2052 # define HSW_GS_MAX_THREADS_SHIFT 24
2053 # define IVB_GS_CONTROL_DATA_FORMAT_SHIFT 24
2054 # define GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_CUT 0
2055 # define GEN7_GS_CONTROL_DATA_FORMAT_GSCTL_SID 1
2056 # define GEN7_GS_CONTROL_DATA_HEADER_SIZE_SHIFT 20
2057 # define GEN7_GS_INSTANCE_CONTROL_SHIFT 15
2058 # define GEN7_GS_DISPATCH_MODE_SHIFT 11
2059 # define GEN7_GS_DISPATCH_MODE_MASK INTEL_MASK(12, 11)
2060 # define GEN6_GS_STATISTICS_ENABLE (1 << 10)
2061 # define GEN6_GS_SO_STATISTICS_ENABLE (1 << 9)
2062 # define GEN6_GS_RENDERING_ENABLE (1 << 8)
2063 # define GEN7_GS_INCLUDE_PRIMITIVE_ID (1 << 4)
2064 # define GEN7_GS_REORDER_TRAILING (1 << 2)
2065 # define GEN7_GS_ENABLE (1 << 0)
2066 /* DW6 */
2067 # define HSW_GS_CONTROL_DATA_FORMAT_SHIFT 31
2068 # define GEN6_GS_REORDER (1 << 30)
2069 # define GEN6_GS_DISCARD_ADJACENCY (1 << 29)
2070 # define GEN6_GS_SVBI_PAYLOAD_ENABLE (1 << 28)
2071 # define GEN6_GS_SVBI_POSTINCREMENT_ENABLE (1 << 27)
2072 # define GEN6_GS_SVBI_POSTINCREMENT_VALUE_SHIFT 16
2073 # define GEN6_GS_SVBI_POSTINCREMENT_VALUE_MASK INTEL_MASK(25, 16)
2074 # define GEN6_GS_ENABLE (1 << 15)
2075
2076 /* Gen8+ DW8 */
2077 # define GEN8_GS_STATIC_OUTPUT (1 << 30)
2078 # define GEN8_GS_STATIC_VERTEX_COUNT_SHIFT 16
2079 # define GEN8_GS_STATIC_VERTEX_COUNT_MASK INTEL_MASK(26, 16)
2080
2081 /* Gen8+ DW9 */
2082 # define GEN8_GS_URB_ENTRY_OUTPUT_OFFSET_SHIFT 21
2083 # define GEN8_GS_URB_OUTPUT_LENGTH_SHIFT 16
2084 # define GEN8_GS_USER_CLIP_DISTANCE_SHIFT 8
2085
2086 # define BRW_GS_EDGE_INDICATOR_0 (1 << 8)
2087 # define BRW_GS_EDGE_INDICATOR_1 (1 << 9)
2088
2089 /* GS Thread Payload
2090 */
2091 /* R0 */
2092 # define GEN7_GS_PAYLOAD_INSTANCE_ID_SHIFT 27
2093
2094 /* 3DSTATE_GS "Output Vertex Size" has an effective maximum of 62. It's
2095 * counted in multiples of 16 bytes.
2096 */
2097 #define GEN7_MAX_GS_OUTPUT_VERTEX_SIZE_BYTES (62*16)
2098
2099 #define _3DSTATE_HS 0x781B /* GEN7+ */
2100 /* DW1 */
2101 # define GEN7_HS_SAMPLER_COUNT_MASK INTEL_MASK(29, 27)
2102 # define GEN7_HS_SAMPLER_COUNT_SHIFT 27
2103 # define GEN7_HS_BINDING_TABLE_ENTRY_COUNT_MASK INTEL_MASK(25, 18)
2104 # define GEN7_HS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2105 # define GEN7_HS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2106 # define GEN7_HS_FLOATING_POINT_MODE_ALT (1 << 16)
2107 # define GEN7_HS_MAX_THREADS_SHIFT 0
2108 /* DW2 */
2109 # define GEN7_HS_ENABLE (1 << 31)
2110 # define GEN7_HS_STATISTICS_ENABLE (1 << 29)
2111 # define GEN8_HS_MAX_THREADS_SHIFT 8
2112 # define GEN7_HS_INSTANCE_COUNT_MASK INTEL_MASK(3, 0)
2113 # define GEN7_HS_INSTANCE_COUNT_SHIFT 0
2114 /* DW5 */
2115 # define GEN7_HS_SINGLE_PROGRAM_FLOW (1 << 27)
2116 # define GEN7_HS_VECTOR_MASK_ENABLE (1 << 26)
2117 # define HSW_HS_ACCESSES_UAV (1 << 25)
2118 # define GEN7_HS_INCLUDE_VERTEX_HANDLES (1 << 24)
2119 # define GEN7_HS_DISPATCH_START_GRF_MASK INTEL_MASK(23, 19)
2120 # define GEN7_HS_DISPATCH_START_GRF_SHIFT 19
2121 # define GEN7_HS_URB_READ_LENGTH_MASK INTEL_MASK(16, 11)
2122 # define GEN7_HS_URB_READ_LENGTH_SHIFT 11
2123 # define GEN7_HS_URB_ENTRY_READ_OFFSET_MASK INTEL_MASK(9, 4)
2124 # define GEN7_HS_URB_ENTRY_READ_OFFSET_SHIFT 4
2125
2126 #define _3DSTATE_TE 0x781C /* GEN7+ */
2127 /* DW1 */
2128 # define GEN7_TE_PARTITIONING_SHIFT 12
2129 # define GEN7_TE_OUTPUT_TOPOLOGY_SHIFT 8
2130 # define GEN7_TE_DOMAIN_SHIFT 4
2131 //# define GEN7_TE_MODE_SW (1 << 1)
2132 # define GEN7_TE_ENABLE (1 << 0)
2133
2134 #define _3DSTATE_DS 0x781D /* GEN7+ */
2135 /* DW2 */
2136 # define GEN7_DS_SINGLE_DOMAIN_POINT_DISPATCH (1 << 31)
2137 # define GEN7_DS_VECTOR_MASK_ENABLE (1 << 30)
2138 # define GEN7_DS_SAMPLER_COUNT_MASK INTEL_MASK(29, 27)
2139 # define GEN7_DS_SAMPLER_COUNT_SHIFT 27
2140 # define GEN7_DS_BINDING_TABLE_ENTRY_COUNT_MASK INTEL_MASK(25, 18)
2141 # define GEN7_DS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2142 # define GEN7_DS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2143 # define GEN7_DS_FLOATING_POINT_MODE_ALT (1 << 16)
2144 # define HSW_DS_ACCESSES_UAV (1 << 14)
2145 /* DW4 */
2146 # define GEN7_DS_DISPATCH_START_GRF_MASK INTEL_MASK(24, 20)
2147 # define GEN7_DS_DISPATCH_START_GRF_SHIFT 20
2148 # define GEN7_DS_URB_READ_LENGTH_MASK INTEL_MASK(17, 11)
2149 # define GEN7_DS_URB_READ_LENGTH_SHIFT 11
2150 # define GEN7_DS_URB_ENTRY_READ_OFFSET_MASK INTEL_MASK(9, 4)
2151 # define GEN7_DS_URB_ENTRY_READ_OFFSET_SHIFT 4
2152 /* DW5 */
2153 # define GEN7_DS_MAX_THREADS_SHIFT 25
2154 # define HSW_DS_MAX_THREADS_SHIFT 21
2155 # define GEN7_DS_STATISTICS_ENABLE (1 << 10)
2156 # define GEN7_DS_SIMD8_DISPATCH_ENABLE (1 << 3)
2157 # define GEN7_DS_COMPUTE_W_COORDINATE_ENABLE (1 << 2)
2158 # define GEN7_DS_CACHE_DISABLE (1 << 1)
2159 # define GEN7_DS_ENABLE (1 << 0)
2160 /* Gen8+ DW8 */
2161 # define GEN8_DS_URB_ENTRY_OUTPUT_OFFSET_MASK INTEL_MASK(26, 21)
2162 # define GEN8_DS_URB_ENTRY_OUTPUT_OFFSET_SHIFT 21
2163 # define GEN8_DS_URB_OUTPUT_LENGTH_MASK INTEL_MASK(20, 16)
2164 # define GEN8_DS_URB_OUTPUT_LENGTH_SHIFT 16
2165 # define GEN8_DS_USER_CLIP_DISTANCE_MASK INTEL_MASK(15, 8)
2166 # define GEN8_DS_USER_CLIP_DISTANCE_SHIFT 8
2167 # define GEN8_DS_USER_CULL_DISTANCE_MASK INTEL_MASK(7, 0)
2168 # define GEN8_DS_USER_CULL_DISTANCE_SHIFT 0
2169
2170
2171 #define _3DSTATE_CLIP 0x7812 /* GEN6+ */
2172 /* DW1 */
2173 # define GEN7_CLIP_WINDING_CW (0 << 20)
2174 # define GEN7_CLIP_WINDING_CCW (1 << 20)
2175 # define GEN7_CLIP_VERTEX_SUBPIXEL_PRECISION_8 (0 << 19)
2176 # define GEN7_CLIP_VERTEX_SUBPIXEL_PRECISION_4 (1 << 19)
2177 # define GEN7_CLIP_EARLY_CULL (1 << 18)
2178 # define GEN7_CLIP_CULLMODE_BOTH (0 << 16)
2179 # define GEN7_CLIP_CULLMODE_NONE (1 << 16)
2180 # define GEN7_CLIP_CULLMODE_FRONT (2 << 16)
2181 # define GEN7_CLIP_CULLMODE_BACK (3 << 16)
2182 # define GEN6_CLIP_STATISTICS_ENABLE (1 << 10)
2183 /**
2184 * Just does cheap culling based on the clip distance. Bits must be
2185 * disjoint with USER_CLIP_CLIP_DISTANCE bits.
2186 */
2187 # define GEN6_USER_CLIP_CULL_DISTANCES_SHIFT 0
2188 /* DW2 */
2189 # define GEN6_CLIP_ENABLE (1 << 31)
2190 # define GEN6_CLIP_API_OGL (0 << 30)
2191 # define GEN6_CLIP_API_D3D (1 << 30)
2192 # define GEN6_CLIP_XY_TEST (1 << 28)
2193 # define GEN6_CLIP_Z_TEST (1 << 27)
2194 # define GEN6_CLIP_GB_TEST (1 << 26)
2195 /** 8-bit field of which user clip distances to clip aganist. */
2196 # define GEN6_USER_CLIP_CLIP_DISTANCES_SHIFT 16
2197 # define GEN6_CLIP_MODE_NORMAL (0 << 13)
2198 # define GEN6_CLIP_MODE_REJECT_ALL (3 << 13)
2199 # define GEN6_CLIP_MODE_ACCEPT_ALL (4 << 13)
2200 # define GEN6_CLIP_PERSPECTIVE_DIVIDE_DISABLE (1 << 9)
2201 # define GEN6_CLIP_NON_PERSPECTIVE_BARYCENTRIC_ENABLE (1 << 8)
2202 # define GEN6_CLIP_TRI_PROVOKE_SHIFT 4
2203 # define GEN6_CLIP_LINE_PROVOKE_SHIFT 2
2204 # define GEN6_CLIP_TRIFAN_PROVOKE_SHIFT 0
2205 /* DW3 */
2206 # define GEN6_CLIP_MIN_POINT_WIDTH_SHIFT 17
2207 # define GEN6_CLIP_MAX_POINT_WIDTH_SHIFT 6
2208 # define GEN6_CLIP_FORCE_ZERO_RTAINDEX (1 << 5)
2209 # define GEN6_CLIP_MAX_VP_INDEX_MASK INTEL_MASK(3, 0)
2210
2211 #define _3DSTATE_SF 0x7813 /* GEN6+ */
2212 /* DW1 (for gen6) */
2213 # define GEN6_SF_NUM_OUTPUTS_SHIFT 22
2214 # define GEN6_SF_SWIZZLE_ENABLE (1 << 21)
2215 # define GEN6_SF_POINT_SPRITE_UPPERLEFT (0 << 20)
2216 # define GEN6_SF_POINT_SPRITE_LOWERLEFT (1 << 20)
2217 # define GEN9_SF_LINE_WIDTH_SHIFT 12 /* U11.7 */
2218 # define GEN6_SF_URB_ENTRY_READ_LENGTH_SHIFT 11
2219 # define GEN6_SF_URB_ENTRY_READ_OFFSET_SHIFT 4
2220 /* DW2 */
2221 # define GEN6_SF_LEGACY_GLOBAL_DEPTH_BIAS (1 << 11)
2222 # define GEN6_SF_STATISTICS_ENABLE (1 << 10)
2223 # define GEN6_SF_GLOBAL_DEPTH_OFFSET_SOLID (1 << 9)
2224 # define GEN6_SF_GLOBAL_DEPTH_OFFSET_WIREFRAME (1 << 8)
2225 # define GEN6_SF_GLOBAL_DEPTH_OFFSET_POINT (1 << 7)
2226 # define GEN6_SF_FRONT_SOLID (0 << 5)
2227 # define GEN6_SF_FRONT_WIREFRAME (1 << 5)
2228 # define GEN6_SF_FRONT_POINT (2 << 5)
2229 # define GEN6_SF_BACK_SOLID (0 << 3)
2230 # define GEN6_SF_BACK_WIREFRAME (1 << 3)
2231 # define GEN6_SF_BACK_POINT (2 << 3)
2232 # define GEN6_SF_VIEWPORT_TRANSFORM_ENABLE (1 << 1)
2233 # define GEN6_SF_WINDING_CCW (1 << 0)
2234 /* DW3 */
2235 # define GEN6_SF_LINE_AA_ENABLE (1 << 31)
2236 # define GEN6_SF_CULL_BOTH (0 << 29)
2237 # define GEN6_SF_CULL_NONE (1 << 29)
2238 # define GEN6_SF_CULL_FRONT (2 << 29)
2239 # define GEN6_SF_CULL_BACK (3 << 29)
2240 # define GEN6_SF_LINE_WIDTH_SHIFT 18 /* U3.7 */
2241 # define GEN6_SF_LINE_END_CAP_WIDTH_0_5 (0 << 16)
2242 # define GEN6_SF_LINE_END_CAP_WIDTH_1_0 (1 << 16)
2243 # define GEN6_SF_LINE_END_CAP_WIDTH_2_0 (2 << 16)
2244 # define GEN6_SF_LINE_END_CAP_WIDTH_4_0 (3 << 16)
2245 # define GEN6_SF_SCISSOR_ENABLE (1 << 11)
2246 # define GEN6_SF_MSRAST_OFF_PIXEL (0 << 8)
2247 # define GEN6_SF_MSRAST_OFF_PATTERN (1 << 8)
2248 # define GEN6_SF_MSRAST_ON_PIXEL (2 << 8)
2249 # define GEN6_SF_MSRAST_ON_PATTERN (3 << 8)
2250 /* DW4 */
2251 # define GEN6_SF_TRI_PROVOKE_SHIFT 29
2252 # define GEN6_SF_LINE_PROVOKE_SHIFT 27
2253 # define GEN6_SF_TRIFAN_PROVOKE_SHIFT 25
2254 # define GEN6_SF_LINE_AA_MODE_MANHATTAN (0 << 14)
2255 # define GEN6_SF_LINE_AA_MODE_TRUE (1 << 14)
2256 # define GEN6_SF_VERTEX_SUBPIXEL_8BITS (0 << 12)
2257 # define GEN6_SF_VERTEX_SUBPIXEL_4BITS (1 << 12)
2258 # define GEN6_SF_USE_STATE_POINT_WIDTH (1 << 11)
2259 # define GEN6_SF_POINT_WIDTH_SHIFT 0 /* U8.3 */
2260 /* DW5: depth offset constant */
2261 /* DW6: depth offset scale */
2262 /* DW7: depth offset clamp */
2263 /* DW8 */
2264 # define ATTRIBUTE_1_OVERRIDE_W (1 << 31)
2265 # define ATTRIBUTE_1_OVERRIDE_Z (1 << 30)
2266 # define ATTRIBUTE_1_OVERRIDE_Y (1 << 29)
2267 # define ATTRIBUTE_1_OVERRIDE_X (1 << 28)
2268 # define ATTRIBUTE_1_CONST_SOURCE_SHIFT 25
2269 # define ATTRIBUTE_1_SWIZZLE_SHIFT 22
2270 # define ATTRIBUTE_1_SOURCE_SHIFT 16
2271 # define ATTRIBUTE_0_OVERRIDE_W (1 << 15)
2272 # define ATTRIBUTE_0_OVERRIDE_Z (1 << 14)
2273 # define ATTRIBUTE_0_OVERRIDE_Y (1 << 13)
2274 # define ATTRIBUTE_0_OVERRIDE_X (1 << 12)
2275 # define ATTRIBUTE_0_CONST_SOURCE_SHIFT 9
2276 # define ATTRIBUTE_CONST_0000 0
2277 # define ATTRIBUTE_CONST_0001_FLOAT 1
2278 # define ATTRIBUTE_CONST_1111_FLOAT 2
2279 # define ATTRIBUTE_CONST_PRIM_ID 3
2280 # define ATTRIBUTE_0_SWIZZLE_SHIFT 6
2281 # define ATTRIBUTE_0_SOURCE_SHIFT 0
2282
2283 # define ATTRIBUTE_SWIZZLE_INPUTATTR 0
2284 # define ATTRIBUTE_SWIZZLE_INPUTATTR_FACING 1
2285 # define ATTRIBUTE_SWIZZLE_INPUTATTR_W 2
2286 # define ATTRIBUTE_SWIZZLE_INPUTATTR_FACING_W 3
2287 # define ATTRIBUTE_SWIZZLE_SHIFT 6
2288
2289 /* DW16: Point sprite texture coordinate enables */
2290 /* DW17: Constant interpolation enables */
2291 /* DW18: attr 0-7 wrap shortest enables */
2292 /* DW19: attr 8-16 wrap shortest enables */
2293
2294 /* On GEN7, many fields of 3DSTATE_SF were split out into a new command:
2295 * 3DSTATE_SBE. The remaining fields live in different DWords, but retain
2296 * the same bit-offset. The only new field:
2297 */
2298 /* GEN7/DW1: */
2299 # define GEN7_SF_DEPTH_BUFFER_SURFACE_FORMAT_SHIFT 12
2300 /* GEN7/DW2: */
2301 # define HSW_SF_LINE_STIPPLE_ENABLE (1 << 14)
2302
2303 # define GEN8_SF_SMOOTH_POINT_ENABLE (1 << 13)
2304
2305 #define _3DSTATE_SBE 0x781F /* GEN7+ */
2306 /* DW1 */
2307 # define GEN8_SBE_FORCE_URB_ENTRY_READ_LENGTH (1 << 29)
2308 # define GEN8_SBE_FORCE_URB_ENTRY_READ_OFFSET (1 << 28)
2309 # define GEN7_SBE_SWIZZLE_CONTROL_MODE (1 << 28)
2310 # define GEN7_SBE_NUM_OUTPUTS_SHIFT 22
2311 # define GEN7_SBE_SWIZZLE_ENABLE (1 << 21)
2312 # define GEN7_SBE_POINT_SPRITE_LOWERLEFT (1 << 20)
2313 # define GEN7_SBE_URB_ENTRY_READ_LENGTH_SHIFT 11
2314 # define GEN7_SBE_URB_ENTRY_READ_OFFSET_SHIFT 4
2315 # define GEN8_SBE_URB_ENTRY_READ_OFFSET_SHIFT 5
2316 /* DW2-9: Attribute setup (same as DW8-15 of gen6 _3DSTATE_SF) */
2317 /* DW10: Point sprite texture coordinate enables */
2318 /* DW11: Constant interpolation enables */
2319 /* DW12: attr 0-7 wrap shortest enables */
2320 /* DW13: attr 8-16 wrap shortest enables */
2321
2322 /* DW4-5: Attribute active components (gen9) */
2323 #define GEN9_SBE_ACTIVE_COMPONENT_NONE 0
2324 #define GEN9_SBE_ACTIVE_COMPONENT_XY 1
2325 #define GEN9_SBE_ACTIVE_COMPONENT_XYZ 2
2326 #define GEN9_SBE_ACTIVE_COMPONENT_XYZW 3
2327
2328 #define _3DSTATE_SBE_SWIZ 0x7851 /* GEN8+ */
2329
2330 #define _3DSTATE_RASTER 0x7850 /* GEN8+ */
2331 /* DW1 */
2332 # define GEN9_RASTER_VIEWPORT_Z_FAR_CLIP_TEST_ENABLE (1 << 26)
2333 # define GEN8_RASTER_FRONT_WINDING_CCW (1 << 21)
2334 # define GEN8_RASTER_CULL_BOTH (0 << 16)
2335 # define GEN8_RASTER_CULL_NONE (1 << 16)
2336 # define GEN8_RASTER_CULL_FRONT (2 << 16)
2337 # define GEN8_RASTER_CULL_BACK (3 << 16)
2338 # define GEN8_RASTER_SMOOTH_POINT_ENABLE (1 << 13)
2339 # define GEN8_RASTER_API_MULTISAMPLE_ENABLE (1 << 12)
2340 # define GEN8_RASTER_LINE_AA_ENABLE (1 << 2)
2341 # define GEN8_RASTER_SCISSOR_ENABLE (1 << 1)
2342 # define GEN8_RASTER_VIEWPORT_Z_CLIP_TEST_ENABLE (1 << 0)
2343 # define GEN9_RASTER_VIEWPORT_Z_NEAR_CLIP_TEST_ENABLE (1 << 0)
2344
2345 /* Gen8 BLEND_STATE */
2346 /* DW0 */
2347 #define GEN8_BLEND_ALPHA_TO_COVERAGE_ENABLE (1 << 31)
2348 #define GEN8_BLEND_INDEPENDENT_ALPHA_BLEND_ENABLE (1 << 30)
2349 #define GEN8_BLEND_ALPHA_TO_ONE_ENABLE (1 << 29)
2350 #define GEN8_BLEND_ALPHA_TO_COVERAGE_DITHER_ENABLE (1 << 28)
2351 #define GEN8_BLEND_ALPHA_TEST_ENABLE (1 << 27)
2352 #define GEN8_BLEND_ALPHA_TEST_FUNCTION_MASK INTEL_MASK(26, 24)
2353 #define GEN8_BLEND_ALPHA_TEST_FUNCTION_SHIFT 24
2354 #define GEN8_BLEND_COLOR_DITHER_ENABLE (1 << 23)
2355 #define GEN8_BLEND_X_DITHER_OFFSET_MASK INTEL_MASK(22, 21)
2356 #define GEN8_BLEND_X_DITHER_OFFSET_SHIFT 21
2357 #define GEN8_BLEND_Y_DITHER_OFFSET_MASK INTEL_MASK(20, 19)
2358 #define GEN8_BLEND_Y_DITHER_OFFSET_SHIFT 19
2359 /* DW1 + 2n */
2360 #define GEN8_BLEND_COLOR_BUFFER_BLEND_ENABLE (1 << 31)
2361 #define GEN8_BLEND_SRC_BLEND_FACTOR_MASK INTEL_MASK(30, 26)
2362 #define GEN8_BLEND_SRC_BLEND_FACTOR_SHIFT 26
2363 #define GEN8_BLEND_DST_BLEND_FACTOR_MASK INTEL_MASK(25, 21)
2364 #define GEN8_BLEND_DST_BLEND_FACTOR_SHIFT 21
2365 #define GEN8_BLEND_COLOR_BLEND_FUNCTION_MASK INTEL_MASK(20, 18)
2366 #define GEN8_BLEND_COLOR_BLEND_FUNCTION_SHIFT 18
2367 #define GEN8_BLEND_SRC_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(17, 13)
2368 #define GEN8_BLEND_SRC_ALPHA_BLEND_FACTOR_SHIFT 13
2369 #define GEN8_BLEND_DST_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(12, 8)
2370 #define GEN8_BLEND_DST_ALPHA_BLEND_FACTOR_SHIFT 8
2371 #define GEN8_BLEND_ALPHA_BLEND_FUNCTION_MASK INTEL_MASK(7, 5)
2372 #define GEN8_BLEND_ALPHA_BLEND_FUNCTION_SHIFT 5
2373 #define GEN8_BLEND_WRITE_DISABLE_ALPHA (1 << 3)
2374 #define GEN8_BLEND_WRITE_DISABLE_RED (1 << 2)
2375 #define GEN8_BLEND_WRITE_DISABLE_GREEN (1 << 1)
2376 #define GEN8_BLEND_WRITE_DISABLE_BLUE (1 << 0)
2377 /* DW1 + 2n + 1 */
2378 #define GEN8_BLEND_LOGIC_OP_ENABLE (1 << 31)
2379 #define GEN8_BLEND_LOGIC_OP_FUNCTION_MASK INTEL_MASK(30, 27)
2380 #define GEN8_BLEND_LOGIC_OP_FUNCTION_SHIFT 27
2381 #define GEN8_BLEND_PRE_BLEND_SRC_ONLY_CLAMP_ENABLE (1 << 4)
2382 #define GEN8_BLEND_COLOR_CLAMP_RANGE_RTFORMAT (2 << 2)
2383 #define GEN8_BLEND_PRE_BLEND_COLOR_CLAMP_ENABLE (1 << 1)
2384 #define GEN8_BLEND_POST_BLEND_COLOR_CLAMP_ENABLE (1 << 0)
2385
2386 #define _3DSTATE_WM_HZ_OP 0x7852 /* GEN8+ */
2387 /* DW1 */
2388 # define GEN8_WM_HZ_STENCIL_CLEAR (1 << 31)
2389 # define GEN8_WM_HZ_DEPTH_CLEAR (1 << 30)
2390 # define GEN8_WM_HZ_DEPTH_RESOLVE (1 << 28)
2391 # define GEN8_WM_HZ_HIZ_RESOLVE (1 << 27)
2392 # define GEN8_WM_HZ_PIXEL_OFFSET_ENABLE (1 << 26)
2393 # define GEN8_WM_HZ_FULL_SURFACE_DEPTH_CLEAR (1 << 25)
2394 # define GEN8_WM_HZ_STENCIL_CLEAR_VALUE_MASK INTEL_MASK(23, 16)
2395 # define GEN8_WM_HZ_STENCIL_CLEAR_VALUE_SHIFT 16
2396 # define GEN8_WM_HZ_NUM_SAMPLES_MASK INTEL_MASK(15, 13)
2397 # define GEN8_WM_HZ_NUM_SAMPLES_SHIFT 13
2398 /* DW2 */
2399 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MIN_MASK INTEL_MASK(31, 16)
2400 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MIN_SHIFT 16
2401 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MIN_MASK INTEL_MASK(15, 0)
2402 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MIN_SHIFT 0
2403 /* DW3 */
2404 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MAX_MASK INTEL_MASK(31, 16)
2405 # define GEN8_WM_HZ_CLEAR_RECTANGLE_Y_MAX_SHIFT 16
2406 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MAX_MASK INTEL_MASK(15, 0)
2407 # define GEN8_WM_HZ_CLEAR_RECTANGLE_X_MAX_SHIFT 0
2408 /* DW4 */
2409 # define GEN8_WM_HZ_SAMPLE_MASK_MASK INTEL_MASK(15, 0)
2410 # define GEN8_WM_HZ_SAMPLE_MASK_SHIFT 0
2411
2412
2413 #define _3DSTATE_PS_BLEND 0x784D /* GEN8+ */
2414 /* DW1 */
2415 # define GEN8_PS_BLEND_ALPHA_TO_COVERAGE_ENABLE (1 << 31)
2416 # define GEN8_PS_BLEND_HAS_WRITEABLE_RT (1 << 30)
2417 # define GEN8_PS_BLEND_COLOR_BUFFER_BLEND_ENABLE (1 << 29)
2418 # define GEN8_PS_BLEND_SRC_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(28, 24)
2419 # define GEN8_PS_BLEND_SRC_ALPHA_BLEND_FACTOR_SHIFT 24
2420 # define GEN8_PS_BLEND_DST_ALPHA_BLEND_FACTOR_MASK INTEL_MASK(23, 19)
2421 # define GEN8_PS_BLEND_DST_ALPHA_BLEND_FACTOR_SHIFT 19
2422 # define GEN8_PS_BLEND_SRC_BLEND_FACTOR_MASK INTEL_MASK(18, 14)
2423 # define GEN8_PS_BLEND_SRC_BLEND_FACTOR_SHIFT 14
2424 # define GEN8_PS_BLEND_DST_BLEND_FACTOR_MASK INTEL_MASK(13, 9)
2425 # define GEN8_PS_BLEND_DST_BLEND_FACTOR_SHIFT 9
2426 # define GEN8_PS_BLEND_ALPHA_TEST_ENABLE (1 << 8)
2427 # define GEN8_PS_BLEND_INDEPENDENT_ALPHA_BLEND_ENABLE (1 << 7)
2428
2429 #define _3DSTATE_WM_DEPTH_STENCIL 0x784E /* GEN8+ */
2430 /* DW1 */
2431 # define GEN8_WM_DS_STENCIL_FAIL_OP_SHIFT 29
2432 # define GEN8_WM_DS_Z_FAIL_OP_SHIFT 26
2433 # define GEN8_WM_DS_Z_PASS_OP_SHIFT 23
2434 # define GEN8_WM_DS_BF_STENCIL_FUNC_SHIFT 20
2435 # define GEN8_WM_DS_BF_STENCIL_FAIL_OP_SHIFT 17
2436 # define GEN8_WM_DS_BF_Z_FAIL_OP_SHIFT 14
2437 # define GEN8_WM_DS_BF_Z_PASS_OP_SHIFT 11
2438 # define GEN8_WM_DS_STENCIL_FUNC_SHIFT 8
2439 # define GEN8_WM_DS_DEPTH_FUNC_SHIFT 5
2440 # define GEN8_WM_DS_DOUBLE_SIDED_STENCIL_ENABLE (1 << 4)
2441 # define GEN8_WM_DS_STENCIL_TEST_ENABLE (1 << 3)
2442 # define GEN8_WM_DS_STENCIL_BUFFER_WRITE_ENABLE (1 << 2)
2443 # define GEN8_WM_DS_DEPTH_TEST_ENABLE (1 << 1)
2444 # define GEN8_WM_DS_DEPTH_BUFFER_WRITE_ENABLE (1 << 0)
2445 /* DW2 */
2446 # define GEN8_WM_DS_STENCIL_TEST_MASK_MASK INTEL_MASK(31, 24)
2447 # define GEN8_WM_DS_STENCIL_TEST_MASK_SHIFT 24
2448 # define GEN8_WM_DS_STENCIL_WRITE_MASK_MASK INTEL_MASK(23, 16)
2449 # define GEN8_WM_DS_STENCIL_WRITE_MASK_SHIFT 16
2450 # define GEN8_WM_DS_BF_STENCIL_TEST_MASK_MASK INTEL_MASK(15, 8)
2451 # define GEN8_WM_DS_BF_STENCIL_TEST_MASK_SHIFT 8
2452 # define GEN8_WM_DS_BF_STENCIL_WRITE_MASK_MASK INTEL_MASK(7, 0)
2453 # define GEN8_WM_DS_BF_STENCIL_WRITE_MASK_SHIFT 0
2454 /* DW3 */
2455 # define GEN9_WM_DS_STENCIL_REF_MASK INTEL_MASK(15, 8)
2456 # define GEN9_WM_DS_STENCIL_REF_SHIFT 8
2457 # define GEN9_WM_DS_BF_STENCIL_REF_MASK INTEL_MASK(7, 0)
2458 # define GEN9_WM_DS_BF_STENCIL_REF_SHIFT 0
2459
2460 enum brw_pixel_shader_computed_depth_mode {
2461 BRW_PSCDEPTH_OFF = 0, /* PS does not compute depth */
2462 BRW_PSCDEPTH_ON = 1, /* PS computes depth; no guarantee about value */
2463 BRW_PSCDEPTH_ON_GE = 2, /* PS guarantees output depth >= source depth */
2464 BRW_PSCDEPTH_ON_LE = 3, /* PS guarantees output depth <= source depth */
2465 };
2466
2467 enum brw_pixel_shader_coverage_mask_mode {
2468 BRW_PSICMS_OFF = 0, /* PS does not use input coverage masks. */
2469 BRW_PSICMS_NORMAL = 1, /* Input Coverage masks based on outer conservatism
2470 * and factors in SAMPLE_MASK. If Pixel is
2471 * conservatively covered, all samples are enabled.
2472 */
2473
2474 BRW_PSICMS_INNER = 2, /* Input Coverage masks based on inner conservatism
2475 * and factors in SAMPLE_MASK. If Pixel is
2476 * conservatively *FULLY* covered, all samples are
2477 * enabled.
2478 */
2479 BRW_PCICMS_DEPTH = 3,
2480 };
2481
2482 #define _3DSTATE_PS_EXTRA 0x784F /* GEN8+ */
2483 /* DW1 */
2484 # define GEN8_PSX_PIXEL_SHADER_VALID (1 << 31)
2485 # define GEN8_PSX_PIXEL_SHADER_NO_RT_WRITE (1 << 30)
2486 # define GEN8_PSX_OMASK_TO_RENDER_TARGET (1 << 29)
2487 # define GEN8_PSX_KILL_ENABLE (1 << 28)
2488 # define GEN8_PSX_COMPUTED_DEPTH_MODE_SHIFT 26
2489 # define GEN8_PSX_FORCE_COMPUTED_DEPTH (1 << 25)
2490 # define GEN8_PSX_USES_SOURCE_DEPTH (1 << 24)
2491 # define GEN8_PSX_USES_SOURCE_W (1 << 23)
2492 # define GEN8_PSX_ATTRIBUTE_ENABLE (1 << 8)
2493 # define GEN8_PSX_SHADER_DISABLES_ALPHA_TO_COVERAGE (1 << 7)
2494 # define GEN8_PSX_SHADER_IS_PER_SAMPLE (1 << 6)
2495 # define GEN9_PSX_SHADER_COMPUTES_STENCIL (1 << 5)
2496 # define GEN9_PSX_SHADER_PULLS_BARY (1 << 3)
2497 # define GEN8_PSX_SHADER_HAS_UAV (1 << 2)
2498 # define GEN8_PSX_SHADER_USES_INPUT_COVERAGE_MASK (1 << 1)
2499 # define GEN9_PSX_SHADER_NORMAL_COVERAGE_MASK_SHIFT 0
2500
2501 enum brw_wm_barycentric_interp_mode {
2502 BRW_WM_PERSPECTIVE_PIXEL_BARYCENTRIC = 0,
2503 BRW_WM_PERSPECTIVE_CENTROID_BARYCENTRIC = 1,
2504 BRW_WM_PERSPECTIVE_SAMPLE_BARYCENTRIC = 2,
2505 BRW_WM_NONPERSPECTIVE_PIXEL_BARYCENTRIC = 3,
2506 BRW_WM_NONPERSPECTIVE_CENTROID_BARYCENTRIC = 4,
2507 BRW_WM_NONPERSPECTIVE_SAMPLE_BARYCENTRIC = 5,
2508 BRW_WM_BARYCENTRIC_INTERP_MODE_COUNT = 6
2509 };
2510 #define BRW_WM_NONPERSPECTIVE_BARYCENTRIC_BITS \
2511 ((1 << BRW_WM_NONPERSPECTIVE_PIXEL_BARYCENTRIC) | \
2512 (1 << BRW_WM_NONPERSPECTIVE_CENTROID_BARYCENTRIC) | \
2513 (1 << BRW_WM_NONPERSPECTIVE_SAMPLE_BARYCENTRIC))
2514
2515 #define _3DSTATE_WM 0x7814 /* GEN6+ */
2516 /* DW1: kernel pointer */
2517 /* DW2 */
2518 # define GEN6_WM_SPF_MODE (1 << 31)
2519 # define GEN6_WM_VECTOR_MASK_ENABLE (1 << 30)
2520 # define GEN6_WM_SAMPLER_COUNT_SHIFT 27
2521 # define GEN6_WM_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2522 # define GEN6_WM_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2523 # define GEN6_WM_FLOATING_POINT_MODE_ALT (1 << 16)
2524 /* DW3: scratch space */
2525 /* DW4 */
2526 # define GEN6_WM_STATISTICS_ENABLE (1 << 31)
2527 # define GEN6_WM_DEPTH_CLEAR (1 << 30)
2528 # define GEN6_WM_DEPTH_RESOLVE (1 << 28)
2529 # define GEN6_WM_HIERARCHICAL_DEPTH_RESOLVE (1 << 27)
2530 # define GEN6_WM_DISPATCH_START_GRF_SHIFT_0 16
2531 # define GEN6_WM_DISPATCH_START_GRF_SHIFT_1 8
2532 # define GEN6_WM_DISPATCH_START_GRF_SHIFT_2 0
2533 /* DW5 */
2534 # define GEN6_WM_MAX_THREADS_SHIFT 25
2535 # define GEN6_WM_KILL_ENABLE (1 << 22)
2536 # define GEN6_WM_COMPUTED_DEPTH (1 << 21)
2537 # define GEN6_WM_USES_SOURCE_DEPTH (1 << 20)
2538 # define GEN6_WM_DISPATCH_ENABLE (1 << 19)
2539 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_0_5 (0 << 16)
2540 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_1_0 (1 << 16)
2541 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_2_0 (2 << 16)
2542 # define GEN6_WM_LINE_END_CAP_AA_WIDTH_4_0 (3 << 16)
2543 # define GEN6_WM_LINE_AA_WIDTH_0_5 (0 << 14)
2544 # define GEN6_WM_LINE_AA_WIDTH_1_0 (1 << 14)
2545 # define GEN6_WM_LINE_AA_WIDTH_2_0 (2 << 14)
2546 # define GEN6_WM_LINE_AA_WIDTH_4_0 (3 << 14)
2547 # define GEN6_WM_POLYGON_STIPPLE_ENABLE (1 << 13)
2548 # define GEN6_WM_LINE_STIPPLE_ENABLE (1 << 11)
2549 # define GEN6_WM_OMASK_TO_RENDER_TARGET (1 << 9)
2550 # define GEN6_WM_USES_SOURCE_W (1 << 8)
2551 # define GEN6_WM_DUAL_SOURCE_BLEND_ENABLE (1 << 7)
2552 # define GEN6_WM_32_DISPATCH_ENABLE (1 << 2)
2553 # define GEN6_WM_16_DISPATCH_ENABLE (1 << 1)
2554 # define GEN6_WM_8_DISPATCH_ENABLE (1 << 0)
2555 /* DW6 */
2556 # define GEN6_WM_NUM_SF_OUTPUTS_SHIFT 20
2557 # define GEN6_WM_POSOFFSET_NONE (0 << 18)
2558 # define GEN6_WM_POSOFFSET_CENTROID (2 << 18)
2559 # define GEN6_WM_POSOFFSET_SAMPLE (3 << 18)
2560 # define GEN6_WM_POSITION_ZW_PIXEL (0 << 16)
2561 # define GEN6_WM_POSITION_ZW_CENTROID (2 << 16)
2562 # define GEN6_WM_POSITION_ZW_SAMPLE (3 << 16)
2563 # define GEN6_WM_NONPERSPECTIVE_SAMPLE_BARYCENTRIC (1 << 15)
2564 # define GEN6_WM_NONPERSPECTIVE_CENTROID_BARYCENTRIC (1 << 14)
2565 # define GEN6_WM_NONPERSPECTIVE_PIXEL_BARYCENTRIC (1 << 13)
2566 # define GEN6_WM_PERSPECTIVE_SAMPLE_BARYCENTRIC (1 << 12)
2567 # define GEN6_WM_PERSPECTIVE_CENTROID_BARYCENTRIC (1 << 11)
2568 # define GEN6_WM_PERSPECTIVE_PIXEL_BARYCENTRIC (1 << 10)
2569 # define GEN6_WM_BARYCENTRIC_INTERPOLATION_MODE_SHIFT 10
2570 # define GEN6_WM_POINT_RASTRULE_UPPER_RIGHT (1 << 9)
2571 # define GEN6_WM_MSRAST_OFF_PIXEL (0 << 1)
2572 # define GEN6_WM_MSRAST_OFF_PATTERN (1 << 1)
2573 # define GEN6_WM_MSRAST_ON_PIXEL (2 << 1)
2574 # define GEN6_WM_MSRAST_ON_PATTERN (3 << 1)
2575 # define GEN6_WM_MSDISPMODE_PERSAMPLE (0 << 0)
2576 # define GEN6_WM_MSDISPMODE_PERPIXEL (1 << 0)
2577 /* DW7: kernel 1 pointer */
2578 /* DW8: kernel 2 pointer */
2579
2580 #define _3DSTATE_CONSTANT_VS 0x7815 /* GEN6+ */
2581 #define _3DSTATE_CONSTANT_GS 0x7816 /* GEN6+ */
2582 #define _3DSTATE_CONSTANT_PS 0x7817 /* GEN6+ */
2583 # define GEN6_CONSTANT_BUFFER_3_ENABLE (1 << 15)
2584 # define GEN6_CONSTANT_BUFFER_2_ENABLE (1 << 14)
2585 # define GEN6_CONSTANT_BUFFER_1_ENABLE (1 << 13)
2586 # define GEN6_CONSTANT_BUFFER_0_ENABLE (1 << 12)
2587
2588 #define _3DSTATE_CONSTANT_HS 0x7819 /* GEN7+ */
2589 #define _3DSTATE_CONSTANT_DS 0x781A /* GEN7+ */
2590
2591 /* Resource streamer gather constants */
2592 #define _3DSTATE_GATHER_POOL_ALLOC 0x791A /* GEN7.5+ */
2593 #define HSW_GATHER_POOL_ALLOC_MUST_BE_ONE (3 << 4) /* GEN7.5 only */
2594
2595 #define _3DSTATE_GATHER_CONSTANT_VS 0x7834 /* GEN7.5+ */
2596 #define _3DSTATE_GATHER_CONSTANT_GS 0x7835
2597 #define _3DSTATE_GATHER_CONSTANT_HS 0x7836
2598 #define _3DSTATE_GATHER_CONSTANT_DS 0x7837
2599 #define _3DSTATE_GATHER_CONSTANT_PS 0x7838
2600 #define HSW_GATHER_CONSTANT_ENABLE (1 << 11)
2601 #define HSW_GATHER_CONSTANT_BUFFER_VALID_SHIFT 16
2602 #define HSW_GATHER_CONSTANT_BUFFER_VALID_MASK INTEL_MASK(31, 16)
2603 #define HSW_GATHER_CONSTANT_BINDING_TABLE_BLOCK_SHIFT 12
2604 #define HSW_GATHER_CONSTANT_BINDING_TABLE_BLOCK_MASK INTEL_MASK(15, 12)
2605 #define HSW_GATHER_CONSTANT_CONST_BUFFER_OFFSET_SHIFT 8
2606 #define HSW_GATHER_CONSTANT_CONST_BUFFER_OFFSET_MASK INTEL_MASK(15, 8)
2607 #define HSW_GATHER_CONSTANT_CHANNEL_MASK_SHIFT 4
2608 #define HSW_GATHER_CONSTANT_CHANNEL_MASK_MASK INTEL_MASK(7, 4)
2609
2610 #define _3DSTATE_STREAMOUT 0x781e /* GEN7+ */
2611 /* DW1 */
2612 # define SO_FUNCTION_ENABLE (1 << 31)
2613 # define SO_RENDERING_DISABLE (1 << 30)
2614 /* This selects which incoming rendering stream goes down the pipeline. The
2615 * rendering stream is 0 if not defined by special cases in the GS state.
2616 */
2617 # define SO_RENDER_STREAM_SELECT_SHIFT 27
2618 # define SO_RENDER_STREAM_SELECT_MASK INTEL_MASK(28, 27)
2619 /* Controls reordering of TRISTRIP_* elements in stream output (not rendering).
2620 */
2621 # define SO_REORDER_TRAILING (1 << 26)
2622 /* Controls SO_NUM_PRIMS_WRITTEN_* and SO_PRIM_STORAGE_* */
2623 # define SO_STATISTICS_ENABLE (1 << 25)
2624 # define SO_BUFFER_ENABLE(n) (1 << (8 + (n)))
2625 /* DW2 */
2626 # define SO_STREAM_3_VERTEX_READ_OFFSET_SHIFT 29
2627 # define SO_STREAM_3_VERTEX_READ_OFFSET_MASK INTEL_MASK(29, 29)
2628 # define SO_STREAM_3_VERTEX_READ_LENGTH_SHIFT 24
2629 # define SO_STREAM_3_VERTEX_READ_LENGTH_MASK INTEL_MASK(28, 24)
2630 # define SO_STREAM_2_VERTEX_READ_OFFSET_SHIFT 21
2631 # define SO_STREAM_2_VERTEX_READ_OFFSET_MASK INTEL_MASK(21, 21)
2632 # define SO_STREAM_2_VERTEX_READ_LENGTH_SHIFT 16
2633 # define SO_STREAM_2_VERTEX_READ_LENGTH_MASK INTEL_MASK(20, 16)
2634 # define SO_STREAM_1_VERTEX_READ_OFFSET_SHIFT 13
2635 # define SO_STREAM_1_VERTEX_READ_OFFSET_MASK INTEL_MASK(13, 13)
2636 # define SO_STREAM_1_VERTEX_READ_LENGTH_SHIFT 8
2637 # define SO_STREAM_1_VERTEX_READ_LENGTH_MASK INTEL_MASK(12, 8)
2638 # define SO_STREAM_0_VERTEX_READ_OFFSET_SHIFT 5
2639 # define SO_STREAM_0_VERTEX_READ_OFFSET_MASK INTEL_MASK(5, 5)
2640 # define SO_STREAM_0_VERTEX_READ_LENGTH_SHIFT 0
2641 # define SO_STREAM_0_VERTEX_READ_LENGTH_MASK INTEL_MASK(4, 0)
2642
2643 /* 3DSTATE_WM for Gen7 */
2644 /* DW1 */
2645 # define GEN7_WM_STATISTICS_ENABLE (1 << 31)
2646 # define GEN7_WM_DEPTH_CLEAR (1 << 30)
2647 # define GEN7_WM_DISPATCH_ENABLE (1 << 29)
2648 # define GEN7_WM_DEPTH_RESOLVE (1 << 28)
2649 # define GEN7_WM_HIERARCHICAL_DEPTH_RESOLVE (1 << 27)
2650 # define GEN7_WM_KILL_ENABLE (1 << 25)
2651 # define GEN7_WM_COMPUTED_DEPTH_MODE_SHIFT 23
2652 # define GEN7_WM_USES_SOURCE_DEPTH (1 << 20)
2653 # define GEN7_WM_EARLY_DS_CONTROL_NORMAL (0 << 21)
2654 # define GEN7_WM_EARLY_DS_CONTROL_PSEXEC (1 << 21)
2655 # define GEN7_WM_EARLY_DS_CONTROL_PREPS (2 << 21)
2656 # define GEN7_WM_USES_SOURCE_W (1 << 19)
2657 # define GEN7_WM_POSITION_ZW_PIXEL (0 << 17)
2658 # define GEN7_WM_POSITION_ZW_CENTROID (2 << 17)
2659 # define GEN7_WM_POSITION_ZW_SAMPLE (3 << 17)
2660 # define GEN7_WM_BARYCENTRIC_INTERPOLATION_MODE_SHIFT 11
2661 # define GEN7_WM_USES_INPUT_COVERAGE_MASK (1 << 10)
2662 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_0_5 (0 << 8)
2663 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_1_0 (1 << 8)
2664 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_2_0 (2 << 8)
2665 # define GEN7_WM_LINE_END_CAP_AA_WIDTH_4_0 (3 << 8)
2666 # define GEN7_WM_LINE_AA_WIDTH_0_5 (0 << 6)
2667 # define GEN7_WM_LINE_AA_WIDTH_1_0 (1 << 6)
2668 # define GEN7_WM_LINE_AA_WIDTH_2_0 (2 << 6)
2669 # define GEN7_WM_LINE_AA_WIDTH_4_0 (3 << 6)
2670 # define GEN7_WM_POLYGON_STIPPLE_ENABLE (1 << 4)
2671 # define GEN7_WM_LINE_STIPPLE_ENABLE (1 << 3)
2672 # define GEN7_WM_POINT_RASTRULE_UPPER_RIGHT (1 << 2)
2673 # define GEN7_WM_MSRAST_OFF_PIXEL (0 << 0)
2674 # define GEN7_WM_MSRAST_OFF_PATTERN (1 << 0)
2675 # define GEN7_WM_MSRAST_ON_PIXEL (2 << 0)
2676 # define GEN7_WM_MSRAST_ON_PATTERN (3 << 0)
2677 /* DW2 */
2678 # define GEN7_WM_MSDISPMODE_PERSAMPLE (0 << 31)
2679 # define GEN7_WM_MSDISPMODE_PERPIXEL (1 << 31)
2680 # define HSW_WM_UAV_ONLY (1 << 30)
2681
2682 #define _3DSTATE_PS 0x7820 /* GEN7+ */
2683 /* DW1: kernel pointer */
2684 /* DW2 */
2685 # define GEN7_PS_SPF_MODE (1 << 31)
2686 # define GEN7_PS_VECTOR_MASK_ENABLE (1 << 30)
2687 # define GEN7_PS_SAMPLER_COUNT_SHIFT 27
2688 # define GEN7_PS_SAMPLER_COUNT_MASK INTEL_MASK(29, 27)
2689 # define GEN7_PS_BINDING_TABLE_ENTRY_COUNT_SHIFT 18
2690 # define GEN7_PS_FLOATING_POINT_MODE_IEEE_754 (0 << 16)
2691 # define GEN7_PS_FLOATING_POINT_MODE_ALT (1 << 16)
2692 /* DW3: scratch space */
2693 /* DW4 */
2694 # define IVB_PS_MAX_THREADS_SHIFT 24
2695 # define HSW_PS_MAX_THREADS_SHIFT 23
2696 # define HSW_PS_SAMPLE_MASK_SHIFT 12
2697 # define HSW_PS_SAMPLE_MASK_MASK INTEL_MASK(19, 12)
2698 # define GEN7_PS_PUSH_CONSTANT_ENABLE (1 << 11)
2699 # define GEN7_PS_ATTRIBUTE_ENABLE (1 << 10)
2700 # define GEN7_PS_OMASK_TO_RENDER_TARGET (1 << 9)
2701 # define GEN7_PS_RENDER_TARGET_FAST_CLEAR_ENABLE (1 << 8)
2702 # define GEN7_PS_DUAL_SOURCE_BLEND_ENABLE (1 << 7)
2703 # define GEN7_PS_RENDER_TARGET_RESOLVE_ENABLE (1 << 6)
2704 # define HSW_PS_UAV_ACCESS_ENABLE (1 << 5)
2705 # define GEN7_PS_POSOFFSET_NONE (0 << 3)
2706 # define GEN7_PS_POSOFFSET_CENTROID (2 << 3)
2707 # define GEN7_PS_POSOFFSET_SAMPLE (3 << 3)
2708 # define GEN7_PS_32_DISPATCH_ENABLE (1 << 2)
2709 # define GEN7_PS_16_DISPATCH_ENABLE (1 << 1)
2710 # define GEN7_PS_8_DISPATCH_ENABLE (1 << 0)
2711 /* DW5 */
2712 # define GEN7_PS_DISPATCH_START_GRF_SHIFT_0 16
2713 # define GEN7_PS_DISPATCH_START_GRF_SHIFT_1 8
2714 # define GEN7_PS_DISPATCH_START_GRF_SHIFT_2 0
2715 /* DW6: kernel 1 pointer */
2716 /* DW7: kernel 2 pointer */
2717
2718 #define _3DSTATE_SAMPLE_MASK 0x7818 /* GEN6+ */
2719
2720 #define _3DSTATE_DRAWING_RECTANGLE 0x7900
2721 #define _3DSTATE_BLEND_CONSTANT_COLOR 0x7901
2722 #define _3DSTATE_CHROMA_KEY 0x7904
2723 #define _3DSTATE_DEPTH_BUFFER 0x7905 /* GEN4-6 */
2724 #define _3DSTATE_POLY_STIPPLE_OFFSET 0x7906
2725 #define _3DSTATE_POLY_STIPPLE_PATTERN 0x7907
2726 #define _3DSTATE_LINE_STIPPLE_PATTERN 0x7908
2727 #define _3DSTATE_GLOBAL_DEPTH_OFFSET_CLAMP 0x7909
2728 #define _3DSTATE_AA_LINE_PARAMETERS 0x790a /* G45+ */
2729
2730 #define _3DSTATE_GS_SVB_INDEX 0x790b /* CTG+ */
2731 /* DW1 */
2732 # define SVB_INDEX_SHIFT 29
2733 # define SVB_LOAD_INTERNAL_VERTEX_COUNT (1 << 0) /* SNB+ */
2734 /* DW2: SVB index */
2735 /* DW3: SVB maximum index */
2736
2737 #define _3DSTATE_MULTISAMPLE 0x790d /* GEN6+ */
2738 #define GEN8_3DSTATE_MULTISAMPLE 0x780d /* GEN8+ */
2739 /* DW1 */
2740 # define MS_PIXEL_LOCATION_CENTER (0 << 4)
2741 # define MS_PIXEL_LOCATION_UPPER_LEFT (1 << 4)
2742 # define MS_NUMSAMPLES_1 (0 << 1)
2743 # define MS_NUMSAMPLES_2 (1 << 1)
2744 # define MS_NUMSAMPLES_4 (2 << 1)
2745 # define MS_NUMSAMPLES_8 (3 << 1)
2746 # define MS_NUMSAMPLES_16 (4 << 1)
2747
2748 #define _3DSTATE_SAMPLE_PATTERN 0x791c
2749
2750 #define _3DSTATE_STENCIL_BUFFER 0x790e /* ILK, SNB */
2751 #define _3DSTATE_HIER_DEPTH_BUFFER 0x790f /* ILK, SNB */
2752
2753 #define GEN7_3DSTATE_CLEAR_PARAMS 0x7804
2754 #define GEN7_3DSTATE_DEPTH_BUFFER 0x7805
2755 #define GEN7_3DSTATE_STENCIL_BUFFER 0x7806
2756 # define HSW_STENCIL_ENABLED (1 << 31)
2757 #define GEN7_3DSTATE_HIER_DEPTH_BUFFER 0x7807
2758
2759 #define _3DSTATE_CLEAR_PARAMS 0x7910 /* ILK, SNB */
2760 # define GEN5_DEPTH_CLEAR_VALID (1 << 15)
2761 /* DW1: depth clear value */
2762 /* DW2 */
2763 # define GEN7_DEPTH_CLEAR_VALID (1 << 0)
2764
2765 #define _3DSTATE_SO_DECL_LIST 0x7917 /* GEN7+ */
2766 /* DW1 */
2767 # define SO_STREAM_TO_BUFFER_SELECTS_3_SHIFT 12
2768 # define SO_STREAM_TO_BUFFER_SELECTS_3_MASK INTEL_MASK(15, 12)
2769 # define SO_STREAM_TO_BUFFER_SELECTS_2_SHIFT 8
2770 # define SO_STREAM_TO_BUFFER_SELECTS_2_MASK INTEL_MASK(11, 8)
2771 # define SO_STREAM_TO_BUFFER_SELECTS_1_SHIFT 4
2772 # define SO_STREAM_TO_BUFFER_SELECTS_1_MASK INTEL_MASK(7, 4)
2773 # define SO_STREAM_TO_BUFFER_SELECTS_0_SHIFT 0
2774 # define SO_STREAM_TO_BUFFER_SELECTS_0_MASK INTEL_MASK(3, 0)
2775 /* DW2 */
2776 # define SO_NUM_ENTRIES_3_SHIFT 24
2777 # define SO_NUM_ENTRIES_3_MASK INTEL_MASK(31, 24)
2778 # define SO_NUM_ENTRIES_2_SHIFT 16
2779 # define SO_NUM_ENTRIES_2_MASK INTEL_MASK(23, 16)
2780 # define SO_NUM_ENTRIES_1_SHIFT 8
2781 # define SO_NUM_ENTRIES_1_MASK INTEL_MASK(15, 8)
2782 # define SO_NUM_ENTRIES_0_SHIFT 0
2783 # define SO_NUM_ENTRIES_0_MASK INTEL_MASK(7, 0)
2784
2785 /* SO_DECL DW0 */
2786 # define SO_DECL_OUTPUT_BUFFER_SLOT_SHIFT 12
2787 # define SO_DECL_OUTPUT_BUFFER_SLOT_MASK INTEL_MASK(13, 12)
2788 # define SO_DECL_HOLE_FLAG (1 << 11)
2789 # define SO_DECL_REGISTER_INDEX_SHIFT 4
2790 # define SO_DECL_REGISTER_INDEX_MASK INTEL_MASK(9, 4)
2791 # define SO_DECL_COMPONENT_MASK_SHIFT 0
2792 # define SO_DECL_COMPONENT_MASK_MASK INTEL_MASK(3, 0)
2793
2794 #define _3DSTATE_SO_BUFFER 0x7918 /* GEN7+ */
2795 /* DW1 */
2796 # define GEN8_SO_BUFFER_ENABLE (1 << 31)
2797 # define SO_BUFFER_INDEX_SHIFT 29
2798 # define SO_BUFFER_INDEX_MASK INTEL_MASK(30, 29)
2799 # define GEN8_SO_BUFFER_OFFSET_WRITE_ENABLE (1 << 21)
2800 # define GEN8_SO_BUFFER_OFFSET_ADDRESS_ENABLE (1 << 20)
2801 # define SO_BUFFER_PITCH_SHIFT 0
2802 # define SO_BUFFER_PITCH_MASK INTEL_MASK(11, 0)
2803 /* DW2: start address */
2804 /* DW3: end address. */
2805
2806 #define CMD_MI_FLUSH 0x0200
2807
2808 # define BLT_X_SHIFT 0
2809 # define BLT_X_MASK INTEL_MASK(15, 0)
2810 # define BLT_Y_SHIFT 16
2811 # define BLT_Y_MASK INTEL_MASK(31, 16)
2812
2813 #define GEN5_MI_REPORT_PERF_COUNT ((0x26 << 23) | (3 - 2))
2814 /* DW0 */
2815 # define GEN5_MI_COUNTER_SET_0 (0 << 6)
2816 # define GEN5_MI_COUNTER_SET_1 (1 << 6)
2817 /* DW1 */
2818 # define MI_COUNTER_ADDRESS_GTT (1 << 0)
2819 /* DW2: a user-defined report ID (written to the buffer but can be anything) */
2820
2821 #define GEN6_MI_REPORT_PERF_COUNT ((0x28 << 23) | (3 - 2))
2822
2823 /* Bitfields for the URB_WRITE message, DW2 of message header: */
2824 #define URB_WRITE_PRIM_END 0x1
2825 #define URB_WRITE_PRIM_START 0x2
2826 #define URB_WRITE_PRIM_TYPE_SHIFT 2
2827
2828
2829 /* Maximum number of entries that can be addressed using a binding table
2830 * pointer of type SURFTYPE_BUFFER
2831 */
2832 #define BRW_MAX_NUM_BUFFER_ENTRIES (1 << 27)
2833
2834 /* Memory Object Control State:
2835 * Specifying zero for L3 means "uncached in L3", at least on Haswell
2836 * and Baytrail, since there are no PTE flags for setting L3 cacheability.
2837 * On Ivybridge, the PTEs do have a cache-in-L3 bit, so setting MOCS to 0
2838 * may still respect that.
2839 */
2840 #define GEN7_MOCS_L3 1
2841
2842 /* Ivybridge only: cache in LLC.
2843 * Specifying zero here means to use the PTE values set by the kernel;
2844 * non-zero overrides the PTE values.
2845 */
2846 #define IVB_MOCS_LLC (1 << 1)
2847
2848 /* Baytrail only: snoop in CPU cache */
2849 #define BYT_MOCS_SNOOP (1 << 1)
2850
2851 /* Haswell only: LLC/eLLC controls (write-back or uncached).
2852 * Specifying zero here means to use the PTE values set by the kernel,
2853 * which is useful since it offers additional control (write-through
2854 * cacheing and age). Non-zero overrides the PTE values.
2855 */
2856 #define HSW_MOCS_UC_LLC_UC_ELLC (1 << 1)
2857 #define HSW_MOCS_WB_LLC_WB_ELLC (2 << 1)
2858 #define HSW_MOCS_UC_LLC_WB_ELLC (3 << 1)
2859
2860 /* Broadwell: these defines always use all available caches (L3, LLC, eLLC),
2861 * and let you force write-back (WB) or write-through (WT) caching, or leave
2862 * it up to the page table entry (PTE) specified by the kernel.
2863 */
2864 #define BDW_MOCS_WB 0x78
2865 #define BDW_MOCS_WT 0x58
2866 #define BDW_MOCS_PTE 0x18
2867
2868 /* Skylake: MOCS is now an index into an array of 62 different caching
2869 * configurations programmed by the kernel.
2870 */
2871 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
2872 #define SKL_MOCS_WB (2 << 1)
2873 /* TC=LLC/eLLC, LeCC=PTE, LRUM=3, L3CC=WB */
2874 #define SKL_MOCS_PTE (1 << 1)
2875
2876 #define MEDIA_VFE_STATE 0x7000
2877 /* GEN7 DW2, GEN8+ DW3 */
2878 # define MEDIA_VFE_STATE_MAX_THREADS_SHIFT 16
2879 # define MEDIA_VFE_STATE_MAX_THREADS_MASK INTEL_MASK(31, 16)
2880 # define MEDIA_VFE_STATE_URB_ENTRIES_SHIFT 8
2881 # define MEDIA_VFE_STATE_URB_ENTRIES_MASK INTEL_MASK(15, 8)
2882 # define MEDIA_VFE_STATE_RESET_GTW_TIMER_SHIFT 7
2883 # define MEDIA_VFE_STATE_RESET_GTW_TIMER_MASK INTEL_MASK(7, 7)
2884 # define MEDIA_VFE_STATE_BYPASS_GTW_SHIFT 6
2885 # define MEDIA_VFE_STATE_BYPASS_GTW_MASK INTEL_MASK(6, 6)
2886 # define GEN7_MEDIA_VFE_STATE_GPGPU_MODE_SHIFT 2
2887 # define GEN7_MEDIA_VFE_STATE_GPGPU_MODE_MASK INTEL_MASK(2, 2)
2888 /* GEN7 DW4, GEN8+ DW5 */
2889 # define MEDIA_VFE_STATE_URB_ALLOC_SHIFT 16
2890 # define MEDIA_VFE_STATE_URB_ALLOC_MASK INTEL_MASK(31, 16)
2891 # define MEDIA_VFE_STATE_CURBE_ALLOC_SHIFT 0
2892 # define MEDIA_VFE_STATE_CURBE_ALLOC_MASK INTEL_MASK(15, 0)
2893
2894 #define MEDIA_CURBE_LOAD 0x7001
2895 #define MEDIA_INTERFACE_DESCRIPTOR_LOAD 0x7002
2896 /* GEN7 DW4, GEN8+ DW5 */
2897 # define MEDIA_CURBE_READ_LENGTH_SHIFT 16
2898 # define MEDIA_CURBE_READ_LENGTH_MASK INTEL_MASK(31, 16)
2899 # define MEDIA_CURBE_READ_OFFSET_SHIFT 0
2900 # define MEDIA_CURBE_READ_OFFSET_MASK INTEL_MASK(15, 0)
2901 /* GEN7 DW5, GEN8+ DW6 */
2902 # define MEDIA_BARRIER_ENABLE_SHIFT 21
2903 # define MEDIA_BARRIER_ENABLE_MASK INTEL_MASK(21, 21)
2904 # define MEDIA_SHARED_LOCAL_MEMORY_SIZE_SHIFT 16
2905 # define MEDIA_SHARED_LOCAL_MEMORY_SIZE_MASK INTEL_MASK(20, 16)
2906 # define MEDIA_GPGPU_THREAD_COUNT_SHIFT 0
2907 # define MEDIA_GPGPU_THREAD_COUNT_MASK INTEL_MASK(7, 0)
2908 # define GEN8_MEDIA_GPGPU_THREAD_COUNT_SHIFT 0
2909 # define GEN8_MEDIA_GPGPU_THREAD_COUNT_MASK INTEL_MASK(9, 0)
2910 #define MEDIA_STATE_FLUSH 0x7004
2911 #define GPGPU_WALKER 0x7105
2912 /* GEN7 DW0 */
2913 # define GEN7_GPGPU_INDIRECT_PARAMETER_ENABLE (1 << 10)
2914 /* GEN8+ DW2 */
2915 # define GPGPU_WALKER_INDIRECT_LENGTH_SHIFT 0
2916 # define GPGPU_WALKER_INDIRECT_LENGTH_MASK INTEL_MASK(15, 0)
2917 /* GEN7 DW2, GEN8+ DW4 */
2918 # define GPGPU_WALKER_SIMD_SIZE_SHIFT 30
2919 # define GPGPU_WALKER_SIMD_SIZE_MASK INTEL_MASK(31, 30)
2920 # define GPGPU_WALKER_THREAD_DEPTH_MAX_SHIFT 16
2921 # define GPGPU_WALKER_THREAD_DEPTH_MAX_MASK INTEL_MASK(21, 16)
2922 # define GPGPU_WALKER_THREAD_HEIGHT_MAX_SHIFT 8
2923 # define GPGPU_WALKER_THREAD_HEIGHT_MAX_MASK INTEL_MASK(31, 8)
2924 # define GPGPU_WALKER_THREAD_WIDTH_MAX_SHIFT 0
2925 # define GPGPU_WALKER_THREAD_WIDTH_MAX_MASK INTEL_MASK(5, 0)
2926
2927 #endif