i965: Delete completely bogus comment
[mesa.git] / src / mesa / drivers / dri / i965 / brw_draw.c
1 /*
2 * Copyright 2003 VMware, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26 #include <sys/errno.h>
27
28 #include "main/blend.h"
29 #include "main/context.h"
30 #include "main/condrender.h"
31 #include "main/samplerobj.h"
32 #include "main/state.h"
33 #include "main/enums.h"
34 #include "main/macros.h"
35 #include "main/transformfeedback.h"
36 #include "main/framebuffer.h"
37 #include "tnl/tnl.h"
38 #include "vbo/vbo_context.h"
39 #include "swrast/swrast.h"
40 #include "swrast_setup/swrast_setup.h"
41 #include "drivers/common/meta.h"
42 #include "util/bitscan.h"
43 #include "util/bitset.h"
44
45 #include "brw_blorp.h"
46 #include "brw_draw.h"
47 #include "brw_defines.h"
48 #include "compiler/brw_eu_defines.h"
49 #include "brw_context.h"
50 #include "brw_state.h"
51
52 #include "intel_batchbuffer.h"
53 #include "intel_buffers.h"
54 #include "intel_fbo.h"
55 #include "intel_mipmap_tree.h"
56 #include "intel_buffer_objects.h"
57
58 #define FILE_DEBUG_FLAG DEBUG_PRIMS
59
60
61 static const GLenum reduced_prim[GL_POLYGON+1] = {
62 [GL_POINTS] = GL_POINTS,
63 [GL_LINES] = GL_LINES,
64 [GL_LINE_LOOP] = GL_LINES,
65 [GL_LINE_STRIP] = GL_LINES,
66 [GL_TRIANGLES] = GL_TRIANGLES,
67 [GL_TRIANGLE_STRIP] = GL_TRIANGLES,
68 [GL_TRIANGLE_FAN] = GL_TRIANGLES,
69 [GL_QUADS] = GL_TRIANGLES,
70 [GL_QUAD_STRIP] = GL_TRIANGLES,
71 [GL_POLYGON] = GL_TRIANGLES
72 };
73
74 /* When the primitive changes, set a state bit and re-validate. Not
75 * the nicest and would rather deal with this by having all the
76 * programs be immune to the active primitive (ie. cope with all
77 * possibilities). That may not be realistic however.
78 */
79 static void
80 brw_set_prim(struct brw_context *brw, const struct _mesa_prim *prim)
81 {
82 struct gl_context *ctx = &brw->ctx;
83 uint32_t hw_prim = get_hw_prim_for_gl_prim(prim->mode);
84
85 DBG("PRIM: %s\n", _mesa_enum_to_string(prim->mode));
86
87 /* Slight optimization to avoid the GS program when not needed:
88 */
89 if (prim->mode == GL_QUAD_STRIP &&
90 ctx->Light.ShadeModel != GL_FLAT &&
91 ctx->Polygon.FrontMode == GL_FILL &&
92 ctx->Polygon.BackMode == GL_FILL)
93 hw_prim = _3DPRIM_TRISTRIP;
94
95 if (prim->mode == GL_QUADS && prim->count == 4 &&
96 ctx->Light.ShadeModel != GL_FLAT &&
97 ctx->Polygon.FrontMode == GL_FILL &&
98 ctx->Polygon.BackMode == GL_FILL) {
99 hw_prim = _3DPRIM_TRIFAN;
100 }
101
102 if (hw_prim != brw->primitive) {
103 brw->primitive = hw_prim;
104 brw->ctx.NewDriverState |= BRW_NEW_PRIMITIVE;
105
106 if (reduced_prim[prim->mode] != brw->reduced_primitive) {
107 brw->reduced_primitive = reduced_prim[prim->mode];
108 brw->ctx.NewDriverState |= BRW_NEW_REDUCED_PRIMITIVE;
109 }
110 }
111 }
112
113 static void
114 gen6_set_prim(struct brw_context *brw, const struct _mesa_prim *prim)
115 {
116 const struct gl_context *ctx = &brw->ctx;
117 uint32_t hw_prim;
118
119 DBG("PRIM: %s\n", _mesa_enum_to_string(prim->mode));
120
121 if (prim->mode == GL_PATCHES) {
122 hw_prim = _3DPRIM_PATCHLIST(ctx->TessCtrlProgram.patch_vertices);
123 } else {
124 hw_prim = get_hw_prim_for_gl_prim(prim->mode);
125 }
126
127 if (hw_prim != brw->primitive) {
128 brw->primitive = hw_prim;
129 brw->ctx.NewDriverState |= BRW_NEW_PRIMITIVE;
130 if (prim->mode == GL_PATCHES)
131 brw->ctx.NewDriverState |= BRW_NEW_PATCH_PRIMITIVE;
132 }
133 }
134
135
136 /**
137 * The hardware is capable of removing dangling vertices on its own; however,
138 * prior to Gen6, we sometimes convert quads into trifans (and quad strips
139 * into tristrips), since pre-Gen6 hardware requires a GS to render quads.
140 * This function manually trims dangling vertices from a draw call involving
141 * quads so that those dangling vertices won't get drawn when we convert to
142 * trifans/tristrips.
143 */
144 static GLuint
145 trim(GLenum prim, GLuint length)
146 {
147 if (prim == GL_QUAD_STRIP)
148 return length > 3 ? (length - length % 2) : 0;
149 else if (prim == GL_QUADS)
150 return length - length % 4;
151 else
152 return length;
153 }
154
155
156 static void
157 brw_emit_prim(struct brw_context *brw,
158 const struct _mesa_prim *prim,
159 uint32_t hw_prim,
160 struct brw_transform_feedback_object *xfb_obj,
161 unsigned stream)
162 {
163 const struct gen_device_info *devinfo = &brw->screen->devinfo;
164 int verts_per_instance;
165 int vertex_access_type;
166 int indirect_flag;
167
168 DBG("PRIM: %s %d %d\n", _mesa_enum_to_string(prim->mode),
169 prim->start, prim->count);
170
171 int start_vertex_location = prim->start;
172 int base_vertex_location = prim->basevertex;
173
174 if (prim->indexed) {
175 vertex_access_type = devinfo->gen >= 7 ?
176 GEN7_3DPRIM_VERTEXBUFFER_ACCESS_RANDOM :
177 GEN4_3DPRIM_VERTEXBUFFER_ACCESS_RANDOM;
178 start_vertex_location += brw->ib.start_vertex_offset;
179 base_vertex_location += brw->vb.start_vertex_bias;
180 } else {
181 vertex_access_type = devinfo->gen >= 7 ?
182 GEN7_3DPRIM_VERTEXBUFFER_ACCESS_SEQUENTIAL :
183 GEN4_3DPRIM_VERTEXBUFFER_ACCESS_SEQUENTIAL;
184 start_vertex_location += brw->vb.start_vertex_bias;
185 }
186
187 /* We only need to trim the primitive count on pre-Gen6. */
188 if (devinfo->gen < 6)
189 verts_per_instance = trim(prim->mode, prim->count);
190 else
191 verts_per_instance = prim->count;
192
193 /* If nothing to emit, just return. */
194 if (verts_per_instance == 0 && !prim->is_indirect && !xfb_obj)
195 return;
196
197 /* If we're set to always flush, do it before and after the primitive emit.
198 * We want to catch both missed flushes that hurt instruction/state cache
199 * and missed flushes of the render cache as it heads to other parts of
200 * the besides the draw code.
201 */
202 if (brw->always_flush_cache)
203 brw_emit_mi_flush(brw);
204
205 /* If indirect, emit a bunch of loads from the indirect BO. */
206 if (xfb_obj) {
207 indirect_flag = GEN7_3DPRIM_INDIRECT_PARAMETER_ENABLE;
208
209 brw_load_register_mem(brw, GEN7_3DPRIM_VERTEX_COUNT,
210 xfb_obj->prim_count_bo,
211 stream * sizeof(uint32_t));
212 BEGIN_BATCH(9);
213 OUT_BATCH(MI_LOAD_REGISTER_IMM | (9 - 2));
214 OUT_BATCH(GEN7_3DPRIM_INSTANCE_COUNT);
215 OUT_BATCH(prim->num_instances);
216 OUT_BATCH(GEN7_3DPRIM_START_VERTEX);
217 OUT_BATCH(0);
218 OUT_BATCH(GEN7_3DPRIM_BASE_VERTEX);
219 OUT_BATCH(0);
220 OUT_BATCH(GEN7_3DPRIM_START_INSTANCE);
221 OUT_BATCH(0);
222 ADVANCE_BATCH();
223 } else if (prim->is_indirect) {
224 struct gl_buffer_object *indirect_buffer = brw->ctx.DrawIndirectBuffer;
225 struct brw_bo *bo = intel_bufferobj_buffer(brw,
226 intel_buffer_object(indirect_buffer),
227 prim->indirect_offset, 5 * sizeof(GLuint), false);
228
229 indirect_flag = GEN7_3DPRIM_INDIRECT_PARAMETER_ENABLE;
230
231 brw_load_register_mem(brw, GEN7_3DPRIM_VERTEX_COUNT, bo,
232 prim->indirect_offset + 0);
233 brw_load_register_mem(brw, GEN7_3DPRIM_INSTANCE_COUNT, bo,
234 prim->indirect_offset + 4);
235
236 brw_load_register_mem(brw, GEN7_3DPRIM_START_VERTEX, bo,
237 prim->indirect_offset + 8);
238 if (prim->indexed) {
239 brw_load_register_mem(brw, GEN7_3DPRIM_BASE_VERTEX, bo,
240 prim->indirect_offset + 12);
241 brw_load_register_mem(brw, GEN7_3DPRIM_START_INSTANCE, bo,
242 prim->indirect_offset + 16);
243 } else {
244 brw_load_register_mem(brw, GEN7_3DPRIM_START_INSTANCE, bo,
245 prim->indirect_offset + 12);
246 brw_load_register_imm32(brw, GEN7_3DPRIM_BASE_VERTEX, 0);
247 }
248 } else {
249 indirect_flag = 0;
250 }
251
252 BEGIN_BATCH(devinfo->gen >= 7 ? 7 : 6);
253
254 if (devinfo->gen >= 7) {
255 const int predicate_enable =
256 (brw->predicate.state == BRW_PREDICATE_STATE_USE_BIT)
257 ? GEN7_3DPRIM_PREDICATE_ENABLE : 0;
258
259 OUT_BATCH(CMD_3D_PRIM << 16 | (7 - 2) | indirect_flag | predicate_enable);
260 OUT_BATCH(hw_prim | vertex_access_type);
261 } else {
262 OUT_BATCH(CMD_3D_PRIM << 16 | (6 - 2) |
263 hw_prim << GEN4_3DPRIM_TOPOLOGY_TYPE_SHIFT |
264 vertex_access_type);
265 }
266 OUT_BATCH(verts_per_instance);
267 OUT_BATCH(start_vertex_location);
268 OUT_BATCH(prim->num_instances);
269 OUT_BATCH(prim->base_instance);
270 OUT_BATCH(base_vertex_location);
271 ADVANCE_BATCH();
272
273 if (brw->always_flush_cache)
274 brw_emit_mi_flush(brw);
275 }
276
277
278 static void
279 brw_merge_inputs(struct brw_context *brw,
280 const struct gl_vertex_array *arrays[])
281 {
282 const struct gen_device_info *devinfo = &brw->screen->devinfo;
283 const struct gl_context *ctx = &brw->ctx;
284 GLuint i;
285
286 for (i = 0; i < brw->vb.nr_buffers; i++) {
287 brw_bo_unreference(brw->vb.buffers[i].bo);
288 brw->vb.buffers[i].bo = NULL;
289 }
290 brw->vb.nr_buffers = 0;
291
292 for (i = 0; i < VERT_ATTRIB_MAX; i++) {
293 brw->vb.inputs[i].buffer = -1;
294 brw->vb.inputs[i].glarray = arrays[i];
295 }
296
297 if (devinfo->gen < 8 && !devinfo->is_haswell) {
298 uint64_t mask = ctx->VertexProgram._Current->info.inputs_read;
299 /* Prior to Haswell, the hardware can't natively support GL_FIXED or
300 * 2_10_10_10_REV vertex formats. Set appropriate workaround flags.
301 */
302 while (mask) {
303 uint8_t wa_flags = 0;
304
305 i = u_bit_scan64(&mask);
306
307 switch (brw->vb.inputs[i].glarray->Type) {
308
309 case GL_FIXED:
310 wa_flags = brw->vb.inputs[i].glarray->Size;
311 break;
312
313 case GL_INT_2_10_10_10_REV:
314 wa_flags |= BRW_ATTRIB_WA_SIGN;
315 /* fallthough */
316
317 case GL_UNSIGNED_INT_2_10_10_10_REV:
318 if (brw->vb.inputs[i].glarray->Format == GL_BGRA)
319 wa_flags |= BRW_ATTRIB_WA_BGRA;
320
321 if (brw->vb.inputs[i].glarray->Normalized)
322 wa_flags |= BRW_ATTRIB_WA_NORMALIZE;
323 else if (!brw->vb.inputs[i].glarray->Integer)
324 wa_flags |= BRW_ATTRIB_WA_SCALE;
325
326 break;
327 }
328
329 if (brw->vb.attrib_wa_flags[i] != wa_flags) {
330 brw->vb.attrib_wa_flags[i] = wa_flags;
331 brw->ctx.NewDriverState |= BRW_NEW_VS_ATTRIB_WORKAROUNDS;
332 }
333 }
334 }
335 }
336
337 /* Disable auxiliary buffers if a renderbuffer is also bound as a texture
338 * or shader image. This causes a self-dependency, where both rendering
339 * and sampling may concurrently read or write the CCS buffer, causing
340 * incorrect pixels.
341 */
342 static bool
343 intel_disable_rb_aux_buffer(struct brw_context *brw,
344 struct intel_mipmap_tree *tex_mt,
345 unsigned min_level, unsigned num_levels,
346 const char *usage)
347 {
348 const struct gl_framebuffer *fb = brw->ctx.DrawBuffer;
349 bool found = false;
350
351 /* We only need to worry about color compression and fast clears. */
352 if (tex_mt->aux_usage != ISL_AUX_USAGE_CCS_D &&
353 tex_mt->aux_usage != ISL_AUX_USAGE_CCS_E)
354 return false;
355
356 for (unsigned i = 0; i < fb->_NumColorDrawBuffers; i++) {
357 const struct intel_renderbuffer *irb =
358 intel_renderbuffer(fb->_ColorDrawBuffers[i]);
359
360 if (irb && irb->mt->bo == tex_mt->bo &&
361 irb->mt_level >= min_level &&
362 irb->mt_level < min_level + num_levels) {
363 found = brw->draw_aux_buffer_disabled[i] = true;
364 }
365 }
366
367 if (found) {
368 perf_debug("Disabling CCS because a renderbuffer is also bound %s.\n",
369 usage);
370 }
371
372 return found;
373 }
374
375 static void
376 mark_textures_used_for_txf(BITSET_WORD *used_for_txf,
377 const struct gl_program *prog)
378 {
379 if (!prog)
380 return;
381
382 unsigned mask = prog->SamplersUsed & prog->info.textures_used_by_txf;
383 while (mask) {
384 int s = u_bit_scan(&mask);
385 BITSET_SET(used_for_txf, prog->SamplerUnits[s]);
386 }
387 }
388
389 /**
390 * \brief Resolve buffers before drawing.
391 *
392 * Resolve the depth buffer's HiZ buffer, resolve the depth buffer of each
393 * enabled depth texture, and flush the render cache for any dirty textures.
394 */
395 void
396 brw_predraw_resolve_inputs(struct brw_context *brw, bool rendering)
397 {
398 struct gl_context *ctx = &brw->ctx;
399 struct intel_texture_object *tex_obj;
400
401 memset(brw->draw_aux_buffer_disabled, 0,
402 sizeof(brw->draw_aux_buffer_disabled));
403
404 BITSET_DECLARE(used_for_txf, MAX_COMBINED_TEXTURE_IMAGE_UNITS);
405 memset(used_for_txf, 0, sizeof(used_for_txf));
406 if (rendering) {
407 mark_textures_used_for_txf(used_for_txf, ctx->VertexProgram._Current);
408 mark_textures_used_for_txf(used_for_txf, ctx->TessCtrlProgram._Current);
409 mark_textures_used_for_txf(used_for_txf, ctx->TessEvalProgram._Current);
410 mark_textures_used_for_txf(used_for_txf, ctx->GeometryProgram._Current);
411 mark_textures_used_for_txf(used_for_txf, ctx->FragmentProgram._Current);
412 } else {
413 mark_textures_used_for_txf(used_for_txf, ctx->ComputeProgram._Current);
414 }
415
416 /* Resolve depth buffer and render cache of each enabled texture. */
417 int maxEnabledUnit = ctx->Texture._MaxEnabledTexImageUnit;
418 for (int i = 0; i <= maxEnabledUnit; i++) {
419 if (!ctx->Texture.Unit[i]._Current)
420 continue;
421 tex_obj = intel_texture_object(ctx->Texture.Unit[i]._Current);
422 if (!tex_obj || !tex_obj->mt)
423 continue;
424
425 struct gl_sampler_object *sampler = _mesa_get_samplerobj(ctx, i);
426 enum isl_format view_format =
427 translate_tex_format(brw, tex_obj->_Format, sampler->sRGBDecode);
428
429 unsigned min_level, min_layer, num_levels, num_layers;
430 if (tex_obj->base.Immutable) {
431 min_level = tex_obj->base.MinLevel;
432 num_levels = MIN2(tex_obj->base.NumLevels, tex_obj->_MaxLevel + 1);
433 min_layer = tex_obj->base.MinLayer;
434 num_layers = tex_obj->base.Target != GL_TEXTURE_3D ?
435 tex_obj->base.NumLayers : INTEL_REMAINING_LAYERS;
436 } else {
437 min_level = tex_obj->base.BaseLevel;
438 num_levels = tex_obj->_MaxLevel - tex_obj->base.BaseLevel + 1;
439 min_layer = 0;
440 num_layers = INTEL_REMAINING_LAYERS;
441 }
442
443 const bool disable_aux = rendering &&
444 intel_disable_rb_aux_buffer(brw, tex_obj->mt, min_level, num_levels,
445 "for sampling");
446
447 intel_miptree_prepare_texture(brw, tex_obj->mt, view_format,
448 min_level, num_levels,
449 min_layer, num_layers,
450 disable_aux);
451
452 /* If any programs are using it with texelFetch, we may need to also do
453 * a prepare with an sRGB format to ensure texelFetch works "properly".
454 */
455 if (BITSET_TEST(used_for_txf, i)) {
456 enum isl_format txf_format =
457 translate_tex_format(brw, tex_obj->_Format, GL_DECODE_EXT);
458 if (txf_format != view_format) {
459 intel_miptree_prepare_texture(brw, tex_obj->mt, txf_format,
460 min_level, num_levels,
461 min_layer, num_layers,
462 disable_aux);
463 }
464 }
465
466 brw_cache_flush_for_read(brw, tex_obj->mt->bo);
467
468 if (tex_obj->base.StencilSampling ||
469 tex_obj->mt->format == MESA_FORMAT_S_UINT8) {
470 intel_update_r8stencil(brw, tex_obj->mt);
471 }
472 }
473
474 /* Resolve color for each active shader image. */
475 for (unsigned i = 0; i < MESA_SHADER_STAGES; i++) {
476 const struct gl_program *prog = ctx->_Shader->CurrentProgram[i];
477
478 if (unlikely(prog && prog->info.num_images)) {
479 for (unsigned j = 0; j < prog->info.num_images; j++) {
480 struct gl_image_unit *u =
481 &ctx->ImageUnits[prog->sh.ImageUnits[j]];
482 tex_obj = intel_texture_object(u->TexObj);
483
484 if (tex_obj && tex_obj->mt) {
485 intel_disable_rb_aux_buffer(brw, tex_obj->mt, 0, ~0,
486 "as a shader image");
487
488 intel_miptree_prepare_image(brw, tex_obj->mt);
489
490 brw_cache_flush_for_read(brw, tex_obj->mt->bo);
491 }
492 }
493 }
494 }
495 }
496
497 static void
498 brw_predraw_resolve_framebuffer(struct brw_context *brw)
499 {
500 struct gl_context *ctx = &brw->ctx;
501 struct intel_renderbuffer *depth_irb;
502
503 /* Resolve the depth buffer's HiZ buffer. */
504 depth_irb = intel_get_renderbuffer(ctx->DrawBuffer, BUFFER_DEPTH);
505 if (depth_irb && depth_irb->mt) {
506 intel_miptree_prepare_depth(brw, depth_irb->mt,
507 depth_irb->mt_level,
508 depth_irb->mt_layer,
509 depth_irb->layer_count);
510 }
511
512 /* Resolve color buffers for non-coherent framebuffer fetch. */
513 if (!ctx->Extensions.MESA_shader_framebuffer_fetch &&
514 ctx->FragmentProgram._Current &&
515 ctx->FragmentProgram._Current->info.outputs_read) {
516 const struct gl_framebuffer *fb = ctx->DrawBuffer;
517
518 /* This is only used for non-coherent framebuffer fetch, so we don't
519 * need to worry about CCS_E and can simply pass 'false' below.
520 */
521 assert(brw->screen->devinfo.gen < 9);
522
523 for (unsigned i = 0; i < fb->_NumColorDrawBuffers; i++) {
524 const struct intel_renderbuffer *irb =
525 intel_renderbuffer(fb->_ColorDrawBuffers[i]);
526
527 if (irb) {
528 intel_miptree_prepare_texture(brw, irb->mt, irb->mt->surf.format,
529 irb->mt_level, 1,
530 irb->mt_layer, irb->layer_count,
531 false);
532 }
533 }
534 }
535
536 struct gl_framebuffer *fb = ctx->DrawBuffer;
537 for (int i = 0; i < fb->_NumColorDrawBuffers; i++) {
538 struct intel_renderbuffer *irb =
539 intel_renderbuffer(fb->_ColorDrawBuffers[i]);
540
541 if (irb == NULL || irb->mt == NULL)
542 continue;
543
544 mesa_format mesa_format =
545 _mesa_get_render_format(ctx, intel_rb_format(irb));
546 enum isl_format isl_format = brw_isl_format_for_mesa_format(mesa_format);
547 bool blend_enabled = ctx->Color.BlendEnabled & (1 << i);
548 enum isl_aux_usage aux_usage =
549 intel_miptree_render_aux_usage(brw, irb->mt, isl_format,
550 blend_enabled);
551
552 intel_miptree_prepare_render(brw, irb->mt, irb->mt_level,
553 irb->mt_layer, irb->layer_count,
554 isl_format, blend_enabled);
555
556 brw_cache_flush_for_render(brw, irb->mt->bo,
557 isl_format, aux_usage);
558 }
559 }
560
561 /**
562 * \brief Call this after drawing to mark which buffers need resolving
563 *
564 * If the depth buffer was written to and if it has an accompanying HiZ
565 * buffer, then mark that it needs a depth resolve.
566 *
567 * If the color buffer is a multisample window system buffer, then
568 * mark that it needs a downsample.
569 *
570 * Also mark any render targets which will be textured as needing a render
571 * cache flush.
572 */
573 static void
574 brw_postdraw_set_buffers_need_resolve(struct brw_context *brw)
575 {
576 struct gl_context *ctx = &brw->ctx;
577 struct gl_framebuffer *fb = ctx->DrawBuffer;
578
579 struct intel_renderbuffer *front_irb = NULL;
580 struct intel_renderbuffer *back_irb = intel_get_renderbuffer(fb, BUFFER_BACK_LEFT);
581 struct intel_renderbuffer *depth_irb = intel_get_renderbuffer(fb, BUFFER_DEPTH);
582 struct intel_renderbuffer *stencil_irb = intel_get_renderbuffer(fb, BUFFER_STENCIL);
583 struct gl_renderbuffer_attachment *depth_att = &fb->Attachment[BUFFER_DEPTH];
584
585 if (_mesa_is_front_buffer_drawing(fb))
586 front_irb = intel_get_renderbuffer(fb, BUFFER_FRONT_LEFT);
587
588 if (front_irb)
589 front_irb->need_downsample = true;
590 if (back_irb)
591 back_irb->need_downsample = true;
592 if (depth_irb) {
593 bool depth_written = brw_depth_writes_enabled(brw);
594 if (depth_att->Layered) {
595 intel_miptree_finish_depth(brw, depth_irb->mt,
596 depth_irb->mt_level,
597 depth_irb->mt_layer,
598 depth_irb->layer_count,
599 depth_written);
600 } else {
601 intel_miptree_finish_depth(brw, depth_irb->mt,
602 depth_irb->mt_level,
603 depth_irb->mt_layer, 1,
604 depth_written);
605 }
606 if (depth_written)
607 brw_depth_cache_add_bo(brw, depth_irb->mt->bo);
608 }
609
610 if (stencil_irb && brw->stencil_write_enabled)
611 brw_depth_cache_add_bo(brw, stencil_irb->mt->bo);
612
613 for (unsigned i = 0; i < fb->_NumColorDrawBuffers; i++) {
614 struct intel_renderbuffer *irb =
615 intel_renderbuffer(fb->_ColorDrawBuffers[i]);
616
617 if (!irb)
618 continue;
619
620 mesa_format mesa_format =
621 _mesa_get_render_format(ctx, intel_rb_format(irb));
622 enum isl_format isl_format = brw_isl_format_for_mesa_format(mesa_format);
623 bool blend_enabled = ctx->Color.BlendEnabled & (1 << i);
624 enum isl_aux_usage aux_usage =
625 intel_miptree_render_aux_usage(brw, irb->mt, isl_format,
626 blend_enabled);
627
628 brw_render_cache_add_bo(brw, irb->mt->bo, isl_format, aux_usage);
629
630 intel_miptree_finish_render(brw, irb->mt, irb->mt_level,
631 irb->mt_layer, irb->layer_count,
632 isl_format, blend_enabled);
633 }
634 }
635
636 static void
637 intel_renderbuffer_move_temp_back(struct brw_context *brw,
638 struct intel_renderbuffer *irb)
639 {
640 if (irb->align_wa_mt == NULL)
641 return;
642
643 brw_cache_flush_for_read(brw, irb->align_wa_mt->bo);
644
645 intel_miptree_copy_slice(brw, irb->align_wa_mt, 0, 0,
646 irb->mt,
647 irb->Base.Base.TexImage->Level, irb->mt_layer);
648
649 intel_miptree_reference(&irb->align_wa_mt, NULL);
650
651 /* Finally restore the x,y to correspond to full miptree. */
652 intel_renderbuffer_set_draw_offset(irb);
653
654 /* Make sure render surface state gets re-emitted with updated miptree. */
655 brw->NewGLState |= _NEW_BUFFERS;
656 }
657
658 static void
659 brw_postdraw_reconcile_align_wa_slices(struct brw_context *brw)
660 {
661 struct gl_context *ctx = &brw->ctx;
662 struct gl_framebuffer *fb = ctx->DrawBuffer;
663
664 struct intel_renderbuffer *depth_irb =
665 intel_get_renderbuffer(fb, BUFFER_DEPTH);
666 struct intel_renderbuffer *stencil_irb =
667 intel_get_renderbuffer(fb, BUFFER_STENCIL);
668
669 if (depth_irb && depth_irb->align_wa_mt)
670 intel_renderbuffer_move_temp_back(brw, depth_irb);
671
672 if (stencil_irb && stencil_irb->align_wa_mt)
673 intel_renderbuffer_move_temp_back(brw, stencil_irb);
674
675 for (unsigned i = 0; i < fb->_NumColorDrawBuffers; i++) {
676 struct intel_renderbuffer *irb =
677 intel_renderbuffer(fb->_ColorDrawBuffers[i]);
678
679 if (!irb || irb->align_wa_mt == NULL)
680 continue;
681
682 intel_renderbuffer_move_temp_back(brw, irb);
683 }
684 }
685
686 static void
687 brw_prepare_drawing(struct gl_context *ctx,
688 const struct gl_vertex_array *arrays[],
689 const struct _mesa_index_buffer *ib,
690 bool index_bounds_valid,
691 GLuint min_index,
692 GLuint max_index)
693 {
694 struct brw_context *brw = brw_context(ctx);
695
696 if (ctx->NewState)
697 _mesa_update_state(ctx);
698
699 /* We have to validate the textures *before* checking for fallbacks;
700 * otherwise, the software fallback won't be able to rely on the
701 * texture state, the firstLevel and lastLevel fields won't be
702 * set in the intel texture object (they'll both be 0), and the
703 * software fallback will segfault if it attempts to access any
704 * texture level other than level 0.
705 */
706 brw_validate_textures(brw);
707
708 /* Find the highest sampler unit used by each shader program. A bit-count
709 * won't work since ARB programs use the texture unit number as the sampler
710 * index.
711 */
712 brw->wm.base.sampler_count =
713 util_last_bit(ctx->FragmentProgram._Current->SamplersUsed);
714 brw->gs.base.sampler_count = ctx->GeometryProgram._Current ?
715 util_last_bit(ctx->GeometryProgram._Current->SamplersUsed) : 0;
716 brw->tes.base.sampler_count = ctx->TessEvalProgram._Current ?
717 util_last_bit(ctx->TessEvalProgram._Current->SamplersUsed) : 0;
718 brw->tcs.base.sampler_count = ctx->TessCtrlProgram._Current ?
719 util_last_bit(ctx->TessCtrlProgram._Current->SamplersUsed) : 0;
720 brw->vs.base.sampler_count =
721 util_last_bit(ctx->VertexProgram._Current->SamplersUsed);
722
723 intel_prepare_render(brw);
724
725 /* This workaround has to happen outside of brw_upload_render_state()
726 * because it may flush the batchbuffer for a blit, affecting the state
727 * flags.
728 */
729 brw_workaround_depthstencil_alignment(brw, 0);
730
731 /* Resolves must occur after updating renderbuffers, updating context state,
732 * and finalizing textures but before setting up any hardware state for
733 * this draw call.
734 */
735 brw_predraw_resolve_inputs(brw, true);
736 brw_predraw_resolve_framebuffer(brw);
737
738 /* Bind all inputs, derive varying and size information:
739 */
740 brw_merge_inputs(brw, arrays);
741
742 brw->ib.ib = ib;
743 brw->ctx.NewDriverState |= BRW_NEW_INDICES;
744
745 brw->vb.index_bounds_valid = index_bounds_valid;
746 brw->vb.min_index = min_index;
747 brw->vb.max_index = max_index;
748 brw->ctx.NewDriverState |= BRW_NEW_VERTICES;
749 }
750
751 static void
752 brw_finish_drawing(struct gl_context *ctx)
753 {
754 struct brw_context *brw = brw_context(ctx);
755
756 if (brw->always_flush_batch)
757 intel_batchbuffer_flush(brw);
758
759 brw_program_cache_check_size(brw);
760 brw_postdraw_reconcile_align_wa_slices(brw);
761 brw_postdraw_set_buffers_need_resolve(brw);
762
763 if (brw->draw.draw_params_count_bo) {
764 brw_bo_unreference(brw->draw.draw_params_count_bo);
765 brw->draw.draw_params_count_bo = NULL;
766 }
767 }
768
769 /* May fail if out of video memory for texture or vbo upload, or on
770 * fallback conditions.
771 */
772 static void
773 brw_draw_single_prim(struct gl_context *ctx,
774 const struct gl_vertex_array *arrays[],
775 const struct _mesa_prim *prim,
776 unsigned prim_id,
777 struct brw_transform_feedback_object *xfb_obj,
778 unsigned stream,
779 struct gl_buffer_object *indirect)
780 {
781 struct brw_context *brw = brw_context(ctx);
782 const struct gen_device_info *devinfo = &brw->screen->devinfo;
783 bool fail_next = false;
784
785 /* Flag BRW_NEW_DRAW_CALL on every draw. This allows us to have
786 * atoms that happen on every draw call.
787 */
788 brw->ctx.NewDriverState |= BRW_NEW_DRAW_CALL;
789
790 /* Flush the batch if the batch/state buffers are nearly full. We can
791 * grow them if needed, but this is not free, so we'd like to avoid it.
792 */
793 intel_batchbuffer_require_space(brw, 1500, RENDER_RING);
794 brw_require_statebuffer_space(brw, 2400);
795 intel_batchbuffer_save_state(brw);
796
797 if (brw->num_instances != prim->num_instances ||
798 brw->basevertex != prim->basevertex ||
799 brw->baseinstance != prim->base_instance) {
800 brw->num_instances = prim->num_instances;
801 brw->basevertex = prim->basevertex;
802 brw->baseinstance = prim->base_instance;
803 if (prim_id > 0) { /* For i == 0 we just did this before the loop */
804 brw->ctx.NewDriverState |= BRW_NEW_VERTICES;
805 brw_merge_inputs(brw, arrays);
806 }
807 }
808
809 /* Determine if we need to flag BRW_NEW_VERTICES for updating the
810 * gl_BaseVertexARB or gl_BaseInstanceARB values. For indirect draw, we
811 * always flag if the shader uses one of the values. For direct draws,
812 * we only flag if the values change.
813 */
814 const int new_basevertex =
815 prim->indexed ? prim->basevertex : prim->start;
816 const int new_baseinstance = prim->base_instance;
817 const struct brw_vs_prog_data *vs_prog_data =
818 brw_vs_prog_data(brw->vs.base.prog_data);
819 if (prim_id > 0) {
820 const bool uses_draw_parameters =
821 vs_prog_data->uses_basevertex ||
822 vs_prog_data->uses_baseinstance;
823
824 if ((uses_draw_parameters && prim->is_indirect) ||
825 (vs_prog_data->uses_basevertex &&
826 brw->draw.params.gl_basevertex != new_basevertex) ||
827 (vs_prog_data->uses_baseinstance &&
828 brw->draw.params.gl_baseinstance != new_baseinstance))
829 brw->ctx.NewDriverState |= BRW_NEW_VERTICES;
830 }
831
832 brw->draw.params.gl_basevertex = new_basevertex;
833 brw->draw.params.gl_baseinstance = new_baseinstance;
834 brw_bo_unreference(brw->draw.draw_params_bo);
835
836 if (prim->is_indirect) {
837 /* Point draw_params_bo at the indirect buffer. */
838 brw->draw.draw_params_bo =
839 intel_buffer_object(ctx->DrawIndirectBuffer)->buffer;
840 brw_bo_reference(brw->draw.draw_params_bo);
841 brw->draw.draw_params_offset =
842 prim->indirect_offset + (prim->indexed ? 12 : 8);
843 } else {
844 /* Set draw_params_bo to NULL so brw_prepare_vertices knows it
845 * has to upload gl_BaseVertex and such if they're needed.
846 */
847 brw->draw.draw_params_bo = NULL;
848 brw->draw.draw_params_offset = 0;
849 }
850
851 /* gl_DrawID always needs its own vertex buffer since it's not part of
852 * the indirect parameter buffer. If the program uses gl_DrawID we need
853 * to flag BRW_NEW_VERTICES. For the first iteration, we don't have
854 * valid vs_prog_data, but we always flag BRW_NEW_VERTICES before
855 * the loop.
856 */
857 brw->draw.gl_drawid = prim->draw_id;
858 brw_bo_unreference(brw->draw.draw_id_bo);
859 brw->draw.draw_id_bo = NULL;
860 if (prim_id > 0 && vs_prog_data->uses_drawid)
861 brw->ctx.NewDriverState |= BRW_NEW_VERTICES;
862
863 if (devinfo->gen < 6)
864 brw_set_prim(brw, prim);
865 else
866 gen6_set_prim(brw, prim);
867
868 retry:
869
870 /* Note that before the loop, brw->ctx.NewDriverState was set to != 0, and
871 * that the state updated in the loop outside of this block is that in
872 * *_set_prim or intel_batchbuffer_flush(), which only impacts
873 * brw->ctx.NewDriverState.
874 */
875 if (brw->ctx.NewDriverState) {
876 brw->batch.no_wrap = true;
877 brw_upload_render_state(brw);
878 }
879
880 brw_emit_prim(brw, prim, brw->primitive, xfb_obj, stream);
881
882 brw->batch.no_wrap = false;
883
884 if (!brw_batch_has_aperture_space(brw, 0)) {
885 if (!fail_next) {
886 intel_batchbuffer_reset_to_saved(brw);
887 intel_batchbuffer_flush(brw);
888 fail_next = true;
889 goto retry;
890 } else {
891 int ret = intel_batchbuffer_flush(brw);
892 WARN_ONCE(ret == -ENOSPC,
893 "i965: Single primitive emit exceeded "
894 "available aperture space\n");
895 }
896 }
897
898 /* Now that we know we haven't run out of aperture space, we can safely
899 * reset the dirty bits.
900 */
901 if (brw->ctx.NewDriverState)
902 brw_render_state_finished(brw);
903
904 return;
905 }
906
907 void
908 brw_draw_prims(struct gl_context *ctx,
909 const struct _mesa_prim *prims,
910 GLuint nr_prims,
911 const struct _mesa_index_buffer *ib,
912 GLboolean index_bounds_valid,
913 GLuint min_index,
914 GLuint max_index,
915 struct gl_transform_feedback_object *gl_xfb_obj,
916 unsigned stream,
917 struct gl_buffer_object *indirect)
918 {
919 unsigned i;
920 struct brw_context *brw = brw_context(ctx);
921 const struct gl_vertex_array **arrays = ctx->Array._DrawArrays;
922 int predicate_state = brw->predicate.state;
923 struct brw_transform_feedback_object *xfb_obj =
924 (struct brw_transform_feedback_object *) gl_xfb_obj;
925
926 if (!brw_check_conditional_render(brw))
927 return;
928
929 /* Handle primitive restart if needed */
930 if (brw_handle_primitive_restart(ctx, prims, nr_prims, ib, indirect)) {
931 /* The draw was handled, so we can exit now */
932 return;
933 }
934
935 /* Do GL_SELECT and GL_FEEDBACK rendering using swrast, even though it
936 * won't support all the extensions we support.
937 */
938 if (ctx->RenderMode != GL_RENDER) {
939 perf_debug("%s render mode not supported in hardware\n",
940 _mesa_enum_to_string(ctx->RenderMode));
941 _swsetup_Wakeup(ctx);
942 _tnl_wakeup(ctx);
943 _tnl_draw_prims(ctx, prims, nr_prims, ib,
944 index_bounds_valid, min_index, max_index, NULL, 0, NULL);
945 return;
946 }
947
948 /* If we're going to have to upload any of the user's vertex arrays, then
949 * get the minimum and maximum of their index buffer so we know what range
950 * to upload.
951 */
952 if (!index_bounds_valid && !vbo_all_varyings_in_vbos(arrays)) {
953 perf_debug("Scanning index buffer to compute index buffer bounds. "
954 "Use glDrawRangeElements() to avoid this.\n");
955 vbo_get_minmax_indices(ctx, prims, ib, &min_index, &max_index, nr_prims);
956 index_bounds_valid = true;
957 }
958
959 brw_prepare_drawing(ctx, arrays, ib, index_bounds_valid, min_index,
960 max_index);
961 /* Try drawing with the hardware, but don't do anything else if we can't
962 * manage it. swrast doesn't support our featureset, so we can't fall back
963 * to it.
964 */
965
966 for (i = 0; i < nr_prims; i++) {
967 /* Implementation of ARB_indirect_parameters via predicates */
968 if (brw->draw.draw_params_count_bo) {
969 brw_emit_pipe_control_flush(brw, PIPE_CONTROL_FLUSH_ENABLE);
970
971 /* Upload the current draw count from the draw parameters buffer to
972 * MI_PREDICATE_SRC0.
973 */
974 brw_load_register_mem(brw, MI_PREDICATE_SRC0,
975 brw->draw.draw_params_count_bo,
976 brw->draw.draw_params_count_offset);
977 /* Zero the top 32-bits of MI_PREDICATE_SRC0 */
978 brw_load_register_imm32(brw, MI_PREDICATE_SRC0 + 4, 0);
979 /* Upload the id of the current primitive to MI_PREDICATE_SRC1. */
980 brw_load_register_imm64(brw, MI_PREDICATE_SRC1, prims[i].draw_id);
981
982 BEGIN_BATCH(1);
983 if (i == 0 && brw->predicate.state != BRW_PREDICATE_STATE_USE_BIT) {
984 OUT_BATCH(GEN7_MI_PREDICATE | MI_PREDICATE_LOADOP_LOADINV |
985 MI_PREDICATE_COMBINEOP_SET |
986 MI_PREDICATE_COMPAREOP_SRCS_EQUAL);
987 } else {
988 OUT_BATCH(GEN7_MI_PREDICATE |
989 MI_PREDICATE_LOADOP_LOAD | MI_PREDICATE_COMBINEOP_XOR |
990 MI_PREDICATE_COMPAREOP_SRCS_EQUAL);
991 }
992 ADVANCE_BATCH();
993
994 brw->predicate.state = BRW_PREDICATE_STATE_USE_BIT;
995 }
996
997 brw_draw_single_prim(ctx, arrays, &prims[i], i, xfb_obj, stream,
998 indirect);
999 }
1000
1001 brw_finish_drawing(ctx);
1002 brw->predicate.state = predicate_state;
1003 }
1004
1005 void
1006 brw_draw_indirect_prims(struct gl_context *ctx,
1007 GLuint mode,
1008 struct gl_buffer_object *indirect_data,
1009 GLsizeiptr indirect_offset,
1010 unsigned draw_count,
1011 unsigned stride,
1012 struct gl_buffer_object *indirect_params,
1013 GLsizeiptr indirect_params_offset,
1014 const struct _mesa_index_buffer *ib)
1015 {
1016 struct brw_context *brw = brw_context(ctx);
1017 struct _mesa_prim *prim;
1018 GLsizei i;
1019
1020 prim = calloc(draw_count, sizeof(*prim));
1021 if (prim == NULL) {
1022 _mesa_error(ctx, GL_OUT_OF_MEMORY, "gl%sDraw%sIndirect%s",
1023 (draw_count > 1) ? "Multi" : "",
1024 ib ? "Elements" : "Arrays",
1025 indirect_params ? "CountARB" : "");
1026 return;
1027 }
1028
1029 prim[0].begin = 1;
1030 prim[draw_count - 1].end = 1;
1031 for (i = 0; i < draw_count; ++i, indirect_offset += stride) {
1032 prim[i].mode = mode;
1033 prim[i].indexed = ib != NULL;
1034 prim[i].indirect_offset = indirect_offset;
1035 prim[i].is_indirect = 1;
1036 prim[i].draw_id = i;
1037 }
1038
1039 if (indirect_params) {
1040 brw->draw.draw_params_count_bo =
1041 intel_buffer_object(indirect_params)->buffer;
1042 brw_bo_reference(brw->draw.draw_params_count_bo);
1043 brw->draw.draw_params_count_offset = indirect_params_offset;
1044 }
1045
1046 brw_draw_prims(ctx, prim, draw_count,
1047 ib, false, 0, ~0,
1048 NULL, 0,
1049 indirect_data);
1050
1051 free(prim);
1052 }
1053
1054 void
1055 brw_draw_init(struct brw_context *brw)
1056 {
1057 struct gl_context *ctx = &brw->ctx;
1058 struct vbo_context *vbo = vbo_context(ctx);
1059
1060 /* Register our drawing function:
1061 */
1062 vbo->draw_prims = brw_draw_prims;
1063 vbo->draw_indirect_prims = brw_draw_indirect_prims;
1064
1065 for (int i = 0; i < VERT_ATTRIB_MAX; i++)
1066 brw->vb.inputs[i].buffer = -1;
1067 brw->vb.nr_buffers = 0;
1068 brw->vb.nr_enabled = 0;
1069 }
1070
1071 void
1072 brw_draw_destroy(struct brw_context *brw)
1073 {
1074 unsigned i;
1075
1076 for (i = 0; i < brw->vb.nr_buffers; i++) {
1077 brw_bo_unreference(brw->vb.buffers[i].bo);
1078 brw->vb.buffers[i].bo = NULL;
1079 }
1080 brw->vb.nr_buffers = 0;
1081
1082 for (i = 0; i < brw->vb.nr_enabled; i++) {
1083 brw->vb.enabled[i]->buffer = -1;
1084 }
1085 brw->vb.nr_enabled = 0;
1086
1087 brw_bo_unreference(brw->ib.bo);
1088 brw->ib.bo = NULL;
1089 }