Merge branch 'mesa_7_6_branch' into mesa_7_7_branch
[mesa.git] / src / mesa / drivers / dri / i965 / brw_draw_upload.c
1 /**************************************************************************
2 *
3 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28
29 #include "main/glheader.h"
30 #include "main/bufferobj.h"
31 #include "main/context.h"
32 #include "main/state.h"
33 #include "main/api_validate.h"
34 #include "main/enums.h"
35
36 #include "brw_draw.h"
37 #include "brw_defines.h"
38 #include "brw_context.h"
39 #include "brw_state.h"
40 #include "brw_fallback.h"
41
42 #include "intel_batchbuffer.h"
43 #include "intel_buffer_objects.h"
44 #include "intel_tex.h"
45
46 static GLuint double_types[5] = {
47 0,
48 BRW_SURFACEFORMAT_R64_FLOAT,
49 BRW_SURFACEFORMAT_R64G64_FLOAT,
50 BRW_SURFACEFORMAT_R64G64B64_FLOAT,
51 BRW_SURFACEFORMAT_R64G64B64A64_FLOAT
52 };
53
54 static GLuint float_types[5] = {
55 0,
56 BRW_SURFACEFORMAT_R32_FLOAT,
57 BRW_SURFACEFORMAT_R32G32_FLOAT,
58 BRW_SURFACEFORMAT_R32G32B32_FLOAT,
59 BRW_SURFACEFORMAT_R32G32B32A32_FLOAT
60 };
61
62 static GLuint uint_types_norm[5] = {
63 0,
64 BRW_SURFACEFORMAT_R32_UNORM,
65 BRW_SURFACEFORMAT_R32G32_UNORM,
66 BRW_SURFACEFORMAT_R32G32B32_UNORM,
67 BRW_SURFACEFORMAT_R32G32B32A32_UNORM
68 };
69
70 static GLuint uint_types_scale[5] = {
71 0,
72 BRW_SURFACEFORMAT_R32_USCALED,
73 BRW_SURFACEFORMAT_R32G32_USCALED,
74 BRW_SURFACEFORMAT_R32G32B32_USCALED,
75 BRW_SURFACEFORMAT_R32G32B32A32_USCALED
76 };
77
78 static GLuint int_types_norm[5] = {
79 0,
80 BRW_SURFACEFORMAT_R32_SNORM,
81 BRW_SURFACEFORMAT_R32G32_SNORM,
82 BRW_SURFACEFORMAT_R32G32B32_SNORM,
83 BRW_SURFACEFORMAT_R32G32B32A32_SNORM
84 };
85
86 static GLuint int_types_scale[5] = {
87 0,
88 BRW_SURFACEFORMAT_R32_SSCALED,
89 BRW_SURFACEFORMAT_R32G32_SSCALED,
90 BRW_SURFACEFORMAT_R32G32B32_SSCALED,
91 BRW_SURFACEFORMAT_R32G32B32A32_SSCALED
92 };
93
94 static GLuint ushort_types_norm[5] = {
95 0,
96 BRW_SURFACEFORMAT_R16_UNORM,
97 BRW_SURFACEFORMAT_R16G16_UNORM,
98 BRW_SURFACEFORMAT_R16G16B16_UNORM,
99 BRW_SURFACEFORMAT_R16G16B16A16_UNORM
100 };
101
102 static GLuint ushort_types_scale[5] = {
103 0,
104 BRW_SURFACEFORMAT_R16_USCALED,
105 BRW_SURFACEFORMAT_R16G16_USCALED,
106 BRW_SURFACEFORMAT_R16G16B16_USCALED,
107 BRW_SURFACEFORMAT_R16G16B16A16_USCALED
108 };
109
110 static GLuint short_types_norm[5] = {
111 0,
112 BRW_SURFACEFORMAT_R16_SNORM,
113 BRW_SURFACEFORMAT_R16G16_SNORM,
114 BRW_SURFACEFORMAT_R16G16B16_SNORM,
115 BRW_SURFACEFORMAT_R16G16B16A16_SNORM
116 };
117
118 static GLuint short_types_scale[5] = {
119 0,
120 BRW_SURFACEFORMAT_R16_SSCALED,
121 BRW_SURFACEFORMAT_R16G16_SSCALED,
122 BRW_SURFACEFORMAT_R16G16B16_SSCALED,
123 BRW_SURFACEFORMAT_R16G16B16A16_SSCALED
124 };
125
126 static GLuint ubyte_types_norm[5] = {
127 0,
128 BRW_SURFACEFORMAT_R8_UNORM,
129 BRW_SURFACEFORMAT_R8G8_UNORM,
130 BRW_SURFACEFORMAT_R8G8B8_UNORM,
131 BRW_SURFACEFORMAT_R8G8B8A8_UNORM
132 };
133
134 static GLuint ubyte_types_scale[5] = {
135 0,
136 BRW_SURFACEFORMAT_R8_USCALED,
137 BRW_SURFACEFORMAT_R8G8_USCALED,
138 BRW_SURFACEFORMAT_R8G8B8_USCALED,
139 BRW_SURFACEFORMAT_R8G8B8A8_USCALED
140 };
141
142 static GLuint byte_types_norm[5] = {
143 0,
144 BRW_SURFACEFORMAT_R8_SNORM,
145 BRW_SURFACEFORMAT_R8G8_SNORM,
146 BRW_SURFACEFORMAT_R8G8B8_SNORM,
147 BRW_SURFACEFORMAT_R8G8B8A8_SNORM
148 };
149
150 static GLuint byte_types_scale[5] = {
151 0,
152 BRW_SURFACEFORMAT_R8_SSCALED,
153 BRW_SURFACEFORMAT_R8G8_SSCALED,
154 BRW_SURFACEFORMAT_R8G8B8_SSCALED,
155 BRW_SURFACEFORMAT_R8G8B8A8_SSCALED
156 };
157
158
159 /**
160 * Given vertex array type/size/format/normalized info, return
161 * the appopriate hardware surface type.
162 * Format will be GL_RGBA or possibly GL_BGRA for GLubyte[4] color arrays.
163 */
164 static GLuint get_surface_type( GLenum type, GLuint size,
165 GLenum format, GLboolean normalized )
166 {
167 if (INTEL_DEBUG & DEBUG_VERTS)
168 _mesa_printf("type %s size %d normalized %d\n",
169 _mesa_lookup_enum_by_nr(type), size, normalized);
170
171 if (normalized) {
172 switch (type) {
173 case GL_DOUBLE: return double_types[size];
174 case GL_FLOAT: return float_types[size];
175 case GL_INT: return int_types_norm[size];
176 case GL_SHORT: return short_types_norm[size];
177 case GL_BYTE: return byte_types_norm[size];
178 case GL_UNSIGNED_INT: return uint_types_norm[size];
179 case GL_UNSIGNED_SHORT: return ushort_types_norm[size];
180 case GL_UNSIGNED_BYTE:
181 if (format == GL_BGRA) {
182 /* See GL_EXT_vertex_array_bgra */
183 assert(size == 4);
184 return BRW_SURFACEFORMAT_B8G8R8A8_UNORM;
185 }
186 else {
187 return ubyte_types_norm[size];
188 }
189 default: assert(0); return 0;
190 }
191 }
192 else {
193 assert(format == GL_RGBA); /* sanity check */
194 switch (type) {
195 case GL_DOUBLE: return double_types[size];
196 case GL_FLOAT: return float_types[size];
197 case GL_INT: return int_types_scale[size];
198 case GL_SHORT: return short_types_scale[size];
199 case GL_BYTE: return byte_types_scale[size];
200 case GL_UNSIGNED_INT: return uint_types_scale[size];
201 case GL_UNSIGNED_SHORT: return ushort_types_scale[size];
202 case GL_UNSIGNED_BYTE: return ubyte_types_scale[size];
203 default: assert(0); return 0;
204 }
205 }
206 }
207
208
209 static GLuint get_size( GLenum type )
210 {
211 switch (type) {
212 case GL_DOUBLE: return sizeof(GLdouble);
213 case GL_FLOAT: return sizeof(GLfloat);
214 case GL_INT: return sizeof(GLint);
215 case GL_SHORT: return sizeof(GLshort);
216 case GL_BYTE: return sizeof(GLbyte);
217 case GL_UNSIGNED_INT: return sizeof(GLuint);
218 case GL_UNSIGNED_SHORT: return sizeof(GLushort);
219 case GL_UNSIGNED_BYTE: return sizeof(GLubyte);
220 default: return 0;
221 }
222 }
223
224 static GLuint get_index_type(GLenum type)
225 {
226 switch (type) {
227 case GL_UNSIGNED_BYTE: return BRW_INDEX_BYTE;
228 case GL_UNSIGNED_SHORT: return BRW_INDEX_WORD;
229 case GL_UNSIGNED_INT: return BRW_INDEX_DWORD;
230 default: assert(0); return 0;
231 }
232 }
233
234 static void wrap_buffers( struct brw_context *brw,
235 GLuint size )
236 {
237 if (size < BRW_UPLOAD_INIT_SIZE)
238 size = BRW_UPLOAD_INIT_SIZE;
239
240 brw->vb.upload.offset = 0;
241
242 if (brw->vb.upload.bo != NULL)
243 dri_bo_unreference(brw->vb.upload.bo);
244 brw->vb.upload.bo = dri_bo_alloc(brw->intel.bufmgr, "temporary VBO",
245 size, 1);
246
247 /* Set the internal VBO\ to no-backing-store. We only use them as a
248 * temporary within a brw_try_draw_prims while the lock is held.
249 */
250 /* DON'T DO THIS AS IF WE HAVE TO RE-ORG MEMORY WE NEED SOMEWHERE WITH
251 FAKE TO PUSH THIS STUFF */
252 // if (!brw->intel.ttm)
253 // dri_bo_fake_disable_backing_store(brw->vb.upload.bo, NULL, NULL);
254 }
255
256 static void get_space( struct brw_context *brw,
257 GLuint size,
258 dri_bo **bo_return,
259 GLuint *offset_return )
260 {
261 size = ALIGN(size, 64);
262
263 if (brw->vb.upload.bo == NULL ||
264 brw->vb.upload.offset + size > brw->vb.upload.bo->size) {
265 wrap_buffers(brw, size);
266 }
267
268 assert(*bo_return == NULL);
269 dri_bo_reference(brw->vb.upload.bo);
270 *bo_return = brw->vb.upload.bo;
271 *offset_return = brw->vb.upload.offset;
272 brw->vb.upload.offset += size;
273 }
274
275 static void
276 copy_array_to_vbo_array( struct brw_context *brw,
277 struct brw_vertex_element *element,
278 GLuint dst_stride)
279 {
280 struct intel_context *intel = &brw->intel;
281 GLuint size = element->count * dst_stride;
282
283 get_space(brw, size, &element->bo, &element->offset);
284
285 if (element->glarray->StrideB == 0) {
286 assert(element->count == 1);
287 element->stride = 0;
288 } else {
289 element->stride = dst_stride;
290 }
291
292 if (dst_stride == element->glarray->StrideB) {
293 if (intel->intelScreen->kernel_exec_fencing) {
294 drm_intel_gem_bo_map_gtt(element->bo);
295 memcpy((char *)element->bo->virtual + element->offset,
296 element->glarray->Ptr, size);
297 drm_intel_gem_bo_unmap_gtt(element->bo);
298 } else {
299 dri_bo_subdata(element->bo,
300 element->offset,
301 size,
302 element->glarray->Ptr);
303 }
304 } else {
305 char *dest;
306 const unsigned char *src = element->glarray->Ptr;
307 int i;
308
309 if (intel->intelScreen->kernel_exec_fencing) {
310 drm_intel_gem_bo_map_gtt(element->bo);
311 dest = element->bo->virtual;
312 dest += element->offset;
313
314 for (i = 0; i < element->count; i++) {
315 memcpy(dest, src, dst_stride);
316 src += element->glarray->StrideB;
317 dest += dst_stride;
318 }
319
320 drm_intel_gem_bo_unmap_gtt(element->bo);
321 } else {
322 void *data;
323
324 data = _mesa_malloc(dst_stride * element->count);
325 dest = data;
326 for (i = 0; i < element->count; i++) {
327 memcpy(dest, src, dst_stride);
328 src += element->glarray->StrideB;
329 dest += dst_stride;
330 }
331
332 dri_bo_subdata(element->bo,
333 element->offset,
334 size,
335 data);
336
337 _mesa_free(data);
338 }
339 }
340 }
341
342 static void brw_prepare_vertices(struct brw_context *brw)
343 {
344 GLcontext *ctx = &brw->intel.ctx;
345 struct intel_context *intel = intel_context(ctx);
346 GLbitfield vs_inputs = brw->vs.prog_data->inputs_read;
347 GLuint i;
348 const unsigned char *ptr = NULL;
349 GLuint interleave = 0;
350 unsigned int min_index = brw->vb.min_index;
351 unsigned int max_index = brw->vb.max_index;
352
353 struct brw_vertex_element *upload[VERT_ATTRIB_MAX];
354 GLuint nr_uploads = 0;
355
356 /* First build an array of pointers to ve's in vb.inputs_read
357 */
358 if (0)
359 _mesa_printf("%s %d..%d\n", __FUNCTION__, min_index, max_index);
360
361 /* Accumulate the list of enabled arrays. */
362 brw->vb.nr_enabled = 0;
363 while (vs_inputs) {
364 GLuint i = _mesa_ffsll(vs_inputs) - 1;
365 struct brw_vertex_element *input = &brw->vb.inputs[i];
366
367 vs_inputs &= ~(1 << i);
368 brw->vb.enabled[brw->vb.nr_enabled++] = input;
369 }
370
371 /* XXX: In the rare cases where this happens we fallback all
372 * the way to software rasterization, although a tnl fallback
373 * would be sufficient. I don't know of *any* real world
374 * cases with > 17 vertex attributes enabled, so it probably
375 * isn't an issue at this point.
376 */
377 if (brw->vb.nr_enabled >= BRW_VEP_MAX) {
378 intel->Fallback = GL_TRUE; /* boolean, not bitfield */
379 return;
380 }
381
382 for (i = 0; i < brw->vb.nr_enabled; i++) {
383 struct brw_vertex_element *input = brw->vb.enabled[i];
384
385 input->element_size = get_size(input->glarray->Type) * input->glarray->Size;
386
387 if (_mesa_is_bufferobj(input->glarray->BufferObj)) {
388 struct intel_buffer_object *intel_buffer =
389 intel_buffer_object(input->glarray->BufferObj);
390
391 /* Named buffer object: Just reference its contents directly. */
392 dri_bo_unreference(input->bo);
393 input->bo = intel_bufferobj_buffer(intel, intel_buffer,
394 INTEL_READ);
395 dri_bo_reference(input->bo);
396 input->offset = (unsigned long)input->glarray->Ptr;
397 input->stride = input->glarray->StrideB;
398 input->count = input->glarray->_MaxElement;
399
400 /* This is a common place to reach if the user mistakenly supplies
401 * a pointer in place of a VBO offset. If we just let it go through,
402 * we may end up dereferencing a pointer beyond the bounds of the
403 * GTT. We would hope that the VBO's max_index would save us, but
404 * Mesa appears to hand us min/max values not clipped to the
405 * array object's _MaxElement, and _MaxElement frequently appears
406 * to be wrong anyway.
407 *
408 * The VBO spec allows application termination in this case, and it's
409 * probably a service to the poor programmer to do so rather than
410 * trying to just not render.
411 */
412 assert(input->offset < input->bo->size);
413 } else {
414 input->count = input->glarray->StrideB ? max_index + 1 - min_index : 1;
415 if (input->bo != NULL) {
416 /* Already-uploaded vertex data is present from a previous
417 * prepare_vertices, but we had to re-validate state due to
418 * check_aperture failing and a new batch being produced.
419 */
420 continue;
421 }
422
423 /* Queue the buffer object up to be uploaded in the next pass,
424 * when we've decided if we're doing interleaved or not.
425 */
426 if (input->attrib == VERT_ATTRIB_POS) {
427 /* Position array not properly enabled:
428 */
429 if (input->glarray->StrideB == 0) {
430 intel->Fallback = GL_TRUE; /* boolean, not bitfield */
431 return;
432 }
433
434 interleave = input->glarray->StrideB;
435 ptr = input->glarray->Ptr;
436 }
437 else if (interleave != input->glarray->StrideB ||
438 (const unsigned char *)input->glarray->Ptr - ptr < 0 ||
439 (const unsigned char *)input->glarray->Ptr - ptr > interleave)
440 {
441 interleave = 0;
442 }
443
444 upload[nr_uploads++] = input;
445
446 /* We rebase drawing to start at element zero only when
447 * varyings are not in vbos, which means we can end up
448 * uploading non-varying arrays (stride != 0) when min_index
449 * is zero. This doesn't matter as the amount to upload is
450 * the same for these arrays whether the draw call is rebased
451 * or not - we just have to upload the one element.
452 */
453 assert(min_index == 0 || input->glarray->StrideB == 0);
454 }
455 }
456
457 /* Handle any arrays to be uploaded. */
458 if (nr_uploads > 1 && interleave && interleave <= 256) {
459 /* All uploads are interleaved, so upload the arrays together as
460 * interleaved. First, upload the contents and set up upload[0].
461 */
462 copy_array_to_vbo_array(brw, upload[0], interleave);
463
464 for (i = 1; i < nr_uploads; i++) {
465 /* Then, just point upload[i] at upload[0]'s buffer. */
466 upload[i]->stride = interleave;
467 upload[i]->offset = upload[0]->offset +
468 ((const unsigned char *)upload[i]->glarray->Ptr - ptr);
469 upload[i]->bo = upload[0]->bo;
470 dri_bo_reference(upload[i]->bo);
471 }
472 }
473 else {
474 /* Upload non-interleaved arrays */
475 for (i = 0; i < nr_uploads; i++) {
476 copy_array_to_vbo_array(brw, upload[i], upload[i]->element_size);
477 }
478 }
479
480 brw_prepare_query_begin(brw);
481
482 for (i = 0; i < brw->vb.nr_enabled; i++) {
483 struct brw_vertex_element *input = brw->vb.enabled[i];
484
485 brw_add_validated_bo(brw, input->bo);
486 }
487 }
488
489 static void brw_emit_vertices(struct brw_context *brw)
490 {
491 GLcontext *ctx = &brw->intel.ctx;
492 struct intel_context *intel = intel_context(ctx);
493 GLuint i;
494
495 brw_emit_query_begin(brw);
496
497 /* If the VS doesn't read any inputs (calculating vertex position from
498 * a state variable for some reason, for example), emit a single pad
499 * VERTEX_ELEMENT struct and bail.
500 *
501 * The stale VB state stays in place, but they don't do anything unless
502 * a VE loads from them.
503 */
504 if (brw->vb.nr_enabled == 0) {
505 BEGIN_BATCH(3, IGNORE_CLIPRECTS);
506 OUT_BATCH((CMD_VERTEX_ELEMENT << 16) | 1);
507 OUT_BATCH((0 << BRW_VE0_INDEX_SHIFT) |
508 BRW_VE0_VALID |
509 (BRW_SURFACEFORMAT_R32G32B32A32_FLOAT << BRW_VE0_FORMAT_SHIFT) |
510 (0 << BRW_VE0_SRC_OFFSET_SHIFT));
511 OUT_BATCH((BRW_VE1_COMPONENT_STORE_0 << BRW_VE1_COMPONENT_0_SHIFT) |
512 (BRW_VE1_COMPONENT_STORE_0 << BRW_VE1_COMPONENT_1_SHIFT) |
513 (BRW_VE1_COMPONENT_STORE_0 << BRW_VE1_COMPONENT_2_SHIFT) |
514 (BRW_VE1_COMPONENT_STORE_1_FLT << BRW_VE1_COMPONENT_3_SHIFT));
515 ADVANCE_BATCH();
516 return;
517 }
518
519 /* Now emit VB and VEP state packets.
520 *
521 * This still defines a hardware VB for each input, even if they
522 * are interleaved or from the same VBO. TBD if this makes a
523 * performance difference.
524 */
525 BEGIN_BATCH(1 + brw->vb.nr_enabled * 4, IGNORE_CLIPRECTS);
526 OUT_BATCH((CMD_VERTEX_BUFFER << 16) |
527 ((1 + brw->vb.nr_enabled * 4) - 2));
528
529 for (i = 0; i < brw->vb.nr_enabled; i++) {
530 struct brw_vertex_element *input = brw->vb.enabled[i];
531
532 OUT_BATCH((i << BRW_VB0_INDEX_SHIFT) |
533 BRW_VB0_ACCESS_VERTEXDATA |
534 (input->stride << BRW_VB0_PITCH_SHIFT));
535 OUT_RELOC(input->bo,
536 I915_GEM_DOMAIN_VERTEX, 0,
537 input->offset);
538 if (BRW_IS_IGDNG(brw)) {
539 OUT_RELOC(input->bo,
540 I915_GEM_DOMAIN_VERTEX, 0,
541 input->bo->size - 1);
542 } else
543 OUT_BATCH(input->stride ? input->count : 0);
544 OUT_BATCH(0); /* Instance data step rate */
545 }
546 ADVANCE_BATCH();
547
548 BEGIN_BATCH(1 + brw->vb.nr_enabled * 2, IGNORE_CLIPRECTS);
549 OUT_BATCH((CMD_VERTEX_ELEMENT << 16) | ((1 + brw->vb.nr_enabled * 2) - 2));
550 for (i = 0; i < brw->vb.nr_enabled; i++) {
551 struct brw_vertex_element *input = brw->vb.enabled[i];
552 uint32_t format = get_surface_type(input->glarray->Type,
553 input->glarray->Size,
554 input->glarray->Format,
555 input->glarray->Normalized);
556 uint32_t comp0 = BRW_VE1_COMPONENT_STORE_SRC;
557 uint32_t comp1 = BRW_VE1_COMPONENT_STORE_SRC;
558 uint32_t comp2 = BRW_VE1_COMPONENT_STORE_SRC;
559 uint32_t comp3 = BRW_VE1_COMPONENT_STORE_SRC;
560
561 switch (input->glarray->Size) {
562 case 0: comp0 = BRW_VE1_COMPONENT_STORE_0;
563 case 1: comp1 = BRW_VE1_COMPONENT_STORE_0;
564 case 2: comp2 = BRW_VE1_COMPONENT_STORE_0;
565 case 3: comp3 = BRW_VE1_COMPONENT_STORE_1_FLT;
566 break;
567 }
568
569 OUT_BATCH((i << BRW_VE0_INDEX_SHIFT) |
570 BRW_VE0_VALID |
571 (format << BRW_VE0_FORMAT_SHIFT) |
572 (0 << BRW_VE0_SRC_OFFSET_SHIFT));
573
574 if (BRW_IS_IGDNG(brw))
575 OUT_BATCH((comp0 << BRW_VE1_COMPONENT_0_SHIFT) |
576 (comp1 << BRW_VE1_COMPONENT_1_SHIFT) |
577 (comp2 << BRW_VE1_COMPONENT_2_SHIFT) |
578 (comp3 << BRW_VE1_COMPONENT_3_SHIFT));
579 else
580 OUT_BATCH((comp0 << BRW_VE1_COMPONENT_0_SHIFT) |
581 (comp1 << BRW_VE1_COMPONENT_1_SHIFT) |
582 (comp2 << BRW_VE1_COMPONENT_2_SHIFT) |
583 (comp3 << BRW_VE1_COMPONENT_3_SHIFT) |
584 ((i * 4) << BRW_VE1_DST_OFFSET_SHIFT));
585 }
586 ADVANCE_BATCH();
587 }
588
589 const struct brw_tracked_state brw_vertices = {
590 .dirty = {
591 .mesa = 0,
592 .brw = BRW_NEW_BATCH | BRW_NEW_VERTICES,
593 .cache = 0,
594 },
595 .prepare = brw_prepare_vertices,
596 .emit = brw_emit_vertices,
597 };
598
599 static void brw_prepare_indices(struct brw_context *brw)
600 {
601 GLcontext *ctx = &brw->intel.ctx;
602 struct intel_context *intel = &brw->intel;
603 const struct _mesa_index_buffer *index_buffer = brw->ib.ib;
604 GLuint ib_size;
605 dri_bo *bo = NULL;
606 struct gl_buffer_object *bufferobj;
607 GLuint offset;
608 GLuint ib_type_size;
609
610 if (index_buffer == NULL)
611 return;
612
613 ib_type_size = get_size(index_buffer->type);
614 ib_size = ib_type_size * index_buffer->count;
615 bufferobj = index_buffer->obj;;
616
617 /* Turn into a proper VBO:
618 */
619 if (!_mesa_is_bufferobj(bufferobj)) {
620 brw->ib.start_vertex_offset = 0;
621
622 /* Get new bufferobj, offset:
623 */
624 get_space(brw, ib_size, &bo, &offset);
625
626 /* Straight upload
627 */
628 if (intel->intelScreen->kernel_exec_fencing) {
629 drm_intel_gem_bo_map_gtt(bo);
630 memcpy((char *)bo->virtual + offset, index_buffer->ptr, ib_size);
631 drm_intel_gem_bo_unmap_gtt(bo);
632 } else {
633 dri_bo_subdata(bo, offset, ib_size, index_buffer->ptr);
634 }
635 } else {
636 offset = (GLuint) (unsigned long) index_buffer->ptr;
637 brw->ib.start_vertex_offset = 0;
638
639 /* If the index buffer isn't aligned to its element size, we have to
640 * rebase it into a temporary.
641 */
642 if ((get_size(index_buffer->type) - 1) & offset) {
643 GLubyte *map = ctx->Driver.MapBuffer(ctx,
644 GL_ELEMENT_ARRAY_BUFFER_ARB,
645 GL_DYNAMIC_DRAW_ARB,
646 bufferobj);
647 map += offset;
648
649 get_space(brw, ib_size, &bo, &offset);
650
651 dri_bo_subdata(bo, offset, ib_size, map);
652
653 ctx->Driver.UnmapBuffer(ctx, GL_ELEMENT_ARRAY_BUFFER_ARB, bufferobj);
654 } else {
655 bo = intel_bufferobj_buffer(intel, intel_buffer_object(bufferobj),
656 INTEL_READ);
657 dri_bo_reference(bo);
658
659 /* Use CMD_3D_PRIM's start_vertex_offset to avoid re-uploading
660 * the index buffer state when we're just moving the start index
661 * of our drawing.
662 */
663 brw->ib.start_vertex_offset = offset / ib_type_size;
664 offset = 0;
665 ib_size = bo->size;
666 }
667 }
668
669 if (brw->ib.bo != bo ||
670 brw->ib.offset != offset ||
671 brw->ib.size != ib_size)
672 {
673 drm_intel_bo_unreference(brw->ib.bo);
674 brw->ib.bo = bo;
675 brw->ib.offset = offset;
676 brw->ib.size = ib_size;
677
678 brw->state.dirty.brw |= BRW_NEW_INDEX_BUFFER;
679 } else {
680 drm_intel_bo_unreference(bo);
681 }
682
683 brw_add_validated_bo(brw, brw->ib.bo);
684 }
685
686 const struct brw_tracked_state brw_indices = {
687 .dirty = {
688 .mesa = 0,
689 .brw = BRW_NEW_INDICES,
690 .cache = 0,
691 },
692 .prepare = brw_prepare_indices,
693 };
694
695 static void brw_emit_index_buffer(struct brw_context *brw)
696 {
697 struct intel_context *intel = &brw->intel;
698 const struct _mesa_index_buffer *index_buffer = brw->ib.ib;
699
700 if (index_buffer == NULL)
701 return;
702
703 /* Emit the indexbuffer packet:
704 */
705 {
706 struct brw_indexbuffer ib;
707
708 memset(&ib, 0, sizeof(ib));
709
710 ib.header.bits.opcode = CMD_INDEX_BUFFER;
711 ib.header.bits.length = sizeof(ib)/4 - 2;
712 ib.header.bits.index_format = get_index_type(index_buffer->type);
713 ib.header.bits.cut_index_enable = 0;
714
715 BEGIN_BATCH(4, IGNORE_CLIPRECTS);
716 OUT_BATCH( ib.header.dword );
717 OUT_RELOC(brw->ib.bo,
718 I915_GEM_DOMAIN_VERTEX, 0,
719 brw->ib.offset);
720 OUT_RELOC(brw->ib.bo,
721 I915_GEM_DOMAIN_VERTEX, 0,
722 brw->ib.offset + brw->ib.size - 1);
723 OUT_BATCH( 0 );
724 ADVANCE_BATCH();
725 }
726 }
727
728 const struct brw_tracked_state brw_index_buffer = {
729 .dirty = {
730 .mesa = 0,
731 .brw = BRW_NEW_BATCH | BRW_NEW_INDEX_BUFFER,
732 .cache = 0,
733 },
734 .emit = brw_emit_index_buffer,
735 };