i965/fs: Emit ADDs for gl_FragCoord, not virtual opcodes.
[mesa.git] / src / mesa / drivers / dri / i965 / brw_fs.h
1 /*
2 * Copyright © 2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28 #pragma once
29
30 #include "brw_shader.h"
31 #include "brw_ir_fs.h"
32
33 extern "C" {
34
35 #include <sys/types.h>
36
37 #include "main/macros.h"
38 #include "main/shaderobj.h"
39 #include "main/uniforms.h"
40 #include "program/prog_parameter.h"
41 #include "program/prog_print.h"
42 #include "program/prog_optimize.h"
43 #include "util/register_allocate.h"
44 #include "program/hash_table.h"
45 #include "brw_context.h"
46 #include "brw_eu.h"
47 #include "brw_wm.h"
48 #include "intel_asm_annotation.h"
49 }
50 #include "glsl/glsl_types.h"
51 #include "glsl/ir.h"
52 #include "glsl/nir/nir.h"
53 #include "program/sampler.h"
54
55 struct bblock_t;
56 namespace {
57 struct acp_entry;
58 }
59
60 namespace brw {
61 class fs_live_variables;
62 }
63
64 /**
65 * The fragment shader front-end.
66 *
67 * Translates either GLSL IR or Mesa IR (for ARB_fragment_program) into FS IR.
68 */
69 class fs_visitor : public backend_visitor
70 {
71 public:
72 const fs_reg reg_null_f;
73 const fs_reg reg_null_d;
74 const fs_reg reg_null_ud;
75
76 fs_visitor(struct brw_context *brw,
77 void *mem_ctx,
78 const struct brw_wm_prog_key *key,
79 struct brw_wm_prog_data *prog_data,
80 struct gl_shader_program *shader_prog,
81 struct gl_fragment_program *fp,
82 unsigned dispatch_width);
83
84 fs_visitor(struct brw_context *brw,
85 void *mem_ctx,
86 const struct brw_vs_prog_key *key,
87 struct brw_vs_prog_data *prog_data,
88 struct gl_shader_program *shader_prog,
89 struct gl_vertex_program *cp,
90 unsigned dispatch_width);
91
92 ~fs_visitor();
93 void init();
94
95 fs_reg *variable_storage(ir_variable *var);
96 fs_reg vgrf(const glsl_type *const type);
97 fs_reg vgrf(int num_components);
98 void import_uniforms(fs_visitor *v);
99 void setup_uniform_clipplane_values();
100 void compute_clip_distance();
101
102 void visit(ir_variable *ir);
103 void visit(ir_assignment *ir);
104 void visit(ir_dereference_variable *ir);
105 void visit(ir_dereference_record *ir);
106 void visit(ir_dereference_array *ir);
107 void visit(ir_expression *ir);
108 void visit(ir_texture *ir);
109 void visit(ir_if *ir);
110 void visit(ir_constant *ir);
111 void visit(ir_swizzle *ir);
112 void visit(ir_return *ir);
113 void visit(ir_loop *ir);
114 void visit(ir_loop_jump *ir);
115 void visit(ir_discard *ir);
116 void visit(ir_call *ir);
117 void visit(ir_function *ir);
118 void visit(ir_function_signature *ir);
119 void visit(ir_emit_vertex *);
120 void visit(ir_end_primitive *);
121
122 uint32_t gather_channel(int orig_chan, uint32_t sampler);
123 void swizzle_result(ir_texture_opcode op, int dest_components,
124 fs_reg orig_val, uint32_t sampler);
125
126 fs_inst *emit(fs_inst *inst);
127 void emit(exec_list list);
128
129 fs_inst *emit(enum opcode opcode);
130 fs_inst *emit(enum opcode opcode, const fs_reg &dst);
131 fs_inst *emit(enum opcode opcode, const fs_reg &dst, const fs_reg &src0);
132 fs_inst *emit(enum opcode opcode, const fs_reg &dst, const fs_reg &src0,
133 const fs_reg &src1);
134 fs_inst *emit(enum opcode opcode, const fs_reg &dst,
135 const fs_reg &src0, const fs_reg &src1, const fs_reg &src2);
136 fs_inst *emit(enum opcode opcode, const fs_reg &dst,
137 fs_reg src[], int sources);
138
139 fs_inst *MOV(const fs_reg &dst, const fs_reg &src);
140 fs_inst *NOT(const fs_reg &dst, const fs_reg &src);
141 fs_inst *RNDD(const fs_reg &dst, const fs_reg &src);
142 fs_inst *RNDE(const fs_reg &dst, const fs_reg &src);
143 fs_inst *RNDZ(const fs_reg &dst, const fs_reg &src);
144 fs_inst *FRC(const fs_reg &dst, const fs_reg &src);
145 fs_inst *ADD(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
146 fs_inst *MUL(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
147 fs_inst *MACH(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
148 fs_inst *MAC(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
149 fs_inst *SHL(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
150 fs_inst *SHR(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
151 fs_inst *ASR(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
152 fs_inst *AND(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
153 fs_inst *OR(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
154 fs_inst *XOR(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
155 fs_inst *IF(enum brw_predicate predicate);
156 fs_inst *IF(const fs_reg &src0, const fs_reg &src1,
157 enum brw_conditional_mod condition);
158 fs_inst *CMP(fs_reg dst, fs_reg src0, fs_reg src1,
159 enum brw_conditional_mod condition);
160 fs_inst *LRP(const fs_reg &dst, const fs_reg &a, const fs_reg &y,
161 const fs_reg &x);
162 fs_inst *DEP_RESOLVE_MOV(int grf);
163 fs_inst *BFREV(const fs_reg &dst, const fs_reg &value);
164 fs_inst *BFE(const fs_reg &dst, const fs_reg &bits, const fs_reg &offset,
165 const fs_reg &value);
166 fs_inst *BFI1(const fs_reg &dst, const fs_reg &bits, const fs_reg &offset);
167 fs_inst *BFI2(const fs_reg &dst, const fs_reg &bfi1_dst,
168 const fs_reg &insert, const fs_reg &base);
169 fs_inst *FBH(const fs_reg &dst, const fs_reg &value);
170 fs_inst *FBL(const fs_reg &dst, const fs_reg &value);
171 fs_inst *CBIT(const fs_reg &dst, const fs_reg &value);
172 fs_inst *MAD(const fs_reg &dst, const fs_reg &c, const fs_reg &b,
173 const fs_reg &a);
174 fs_inst *ADDC(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
175 fs_inst *SUBB(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
176 fs_inst *SEL(const fs_reg &dst, const fs_reg &src0, const fs_reg &src1);
177
178 int type_size(const struct glsl_type *type);
179 fs_inst *get_instruction_generating_reg(fs_inst *start,
180 fs_inst *end,
181 const fs_reg &reg);
182
183 fs_inst *LOAD_PAYLOAD(const fs_reg &dst, fs_reg *src, int sources);
184
185 exec_list VARYING_PULL_CONSTANT_LOAD(const fs_reg &dst,
186 const fs_reg &surf_index,
187 const fs_reg &varying_offset,
188 uint32_t const_offset);
189
190 bool run_fs();
191 bool run_vs();
192 void optimize();
193 void allocate_registers();
194 void assign_binding_table_offsets();
195 void setup_payload_gen4();
196 void setup_payload_gen6();
197 void setup_vs_payload();
198 void fixup_3src_null_dest();
199 void assign_curb_setup();
200 void calculate_urb_setup();
201 void assign_urb_setup();
202 void assign_vs_urb_setup();
203 bool assign_regs(bool allow_spilling);
204 void assign_regs_trivial();
205 void get_used_mrfs(bool *mrf_used);
206 void setup_payload_interference(struct ra_graph *g, int payload_reg_count,
207 int first_payload_node);
208 void setup_mrf_hack_interference(struct ra_graph *g,
209 int first_mrf_hack_node);
210 int choose_spill_reg(struct ra_graph *g);
211 void spill_reg(int spill_reg);
212 void split_virtual_grfs();
213 bool compact_virtual_grfs();
214 void move_uniform_array_access_to_pull_constants();
215 void assign_constant_locations();
216 void demote_pull_constants();
217 void invalidate_live_intervals();
218 void calculate_live_intervals();
219 void calculate_register_pressure();
220 bool opt_algebraic();
221 bool opt_redundant_discard_jumps();
222 bool opt_cse();
223 bool opt_cse_local(bblock_t *block);
224 bool opt_copy_propagate();
225 bool try_copy_propagate(fs_inst *inst, int arg, acp_entry *entry);
226 bool try_constant_propagate(fs_inst *inst, acp_entry *entry);
227 bool opt_copy_propagate_local(void *mem_ctx, bblock_t *block,
228 exec_list *acp);
229 bool opt_register_renaming();
230 bool register_coalesce();
231 bool compute_to_mrf();
232 bool dead_code_eliminate();
233 bool remove_duplicate_mrf_writes();
234
235 bool opt_sampler_eot();
236 bool virtual_grf_interferes(int a, int b);
237 void schedule_instructions(instruction_scheduler_mode mode);
238 void insert_gen4_send_dependency_workarounds();
239 void insert_gen4_pre_send_dependency_workarounds(bblock_t *block,
240 fs_inst *inst);
241 void insert_gen4_post_send_dependency_workarounds(bblock_t *block,
242 fs_inst *inst);
243 void vfail(const char *msg, va_list args);
244 void fail(const char *msg, ...);
245 void no16(const char *msg, ...);
246 void lower_uniform_pull_constant_loads();
247 bool lower_load_payload();
248 bool opt_combine_constants();
249
250 void emit_dummy_fs();
251 void emit_repclear_shader();
252 fs_reg *emit_fragcoord_interpolation(bool pixel_center_integer,
253 bool origin_upper_left);
254 fs_inst *emit_linterp(const fs_reg &attr, const fs_reg &interp,
255 glsl_interp_qualifier interpolation_mode,
256 bool is_centroid, bool is_sample);
257 fs_reg *emit_frontfacing_interpolation();
258 fs_reg *emit_samplepos_setup();
259 fs_reg *emit_sampleid_setup();
260 void emit_general_interpolation(fs_reg attr, const char *name,
261 const glsl_type *type,
262 glsl_interp_qualifier interpolation_mode,
263 int location, bool mod_centroid,
264 bool mod_sample);
265 fs_reg *emit_vs_system_value(int location);
266 void emit_interpolation_setup_gen4();
267 void emit_interpolation_setup_gen6();
268 void compute_sample_position(fs_reg dst, fs_reg int_sample_pos);
269 fs_reg rescale_texcoord(fs_reg coordinate, int coord_components,
270 bool is_rect, uint32_t sampler, int texunit);
271 fs_inst *emit_texture_gen4(ir_texture_opcode op, fs_reg dst,
272 fs_reg coordinate, int coord_components,
273 fs_reg shadow_comp,
274 fs_reg lod, fs_reg lod2, int grad_components,
275 uint32_t sampler);
276 fs_inst *emit_texture_gen4_simd16(ir_texture_opcode op, fs_reg dst,
277 fs_reg coordinate, int vector_elements,
278 fs_reg shadow_c, fs_reg lod,
279 uint32_t sampler);
280 fs_inst *emit_texture_gen5(ir_texture_opcode op, fs_reg dst,
281 fs_reg coordinate, int coord_components,
282 fs_reg shadow_comp,
283 fs_reg lod, fs_reg lod2, int grad_components,
284 fs_reg sample_index, uint32_t sampler,
285 bool has_offset);
286 fs_inst *emit_texture_gen7(ir_texture_opcode op, fs_reg dst,
287 fs_reg coordinate, int coord_components,
288 fs_reg shadow_comp,
289 fs_reg lod, fs_reg lod2, int grad_components,
290 fs_reg sample_index, fs_reg mcs, fs_reg sampler,
291 fs_reg offset_value);
292 void emit_texture(ir_texture_opcode op,
293 const glsl_type *dest_type,
294 fs_reg coordinate, int components,
295 fs_reg shadow_c,
296 fs_reg lod, fs_reg dpdy, int grad_components,
297 fs_reg sample_index,
298 fs_reg offset,
299 fs_reg mcs,
300 int gather_component,
301 bool is_cube_array,
302 bool is_rect,
303 uint32_t sampler,
304 fs_reg sampler_reg,
305 int texunit);
306 fs_reg emit_mcs_fetch(fs_reg coordinate, int components, fs_reg sampler);
307 void emit_gen6_gather_wa(uint8_t wa, fs_reg dst);
308 void resolve_source_modifiers(fs_reg *src);
309 fs_reg fix_math_operand(fs_reg src);
310 fs_inst *emit_math(enum opcode op, fs_reg dst, fs_reg src0);
311 fs_inst *emit_math(enum opcode op, fs_reg dst, fs_reg src0, fs_reg src1);
312 fs_inst *emit_lrp(const fs_reg &dst, const fs_reg &x, const fs_reg &y,
313 const fs_reg &a);
314 void emit_minmax(enum brw_conditional_mod conditionalmod, const fs_reg &dst,
315 const fs_reg &src0, const fs_reg &src1);
316 void emit_discard_jump();
317 bool try_emit_b2f_of_comparison(ir_expression *ir);
318 bool try_emit_saturate(ir_expression *ir);
319 bool try_emit_line(ir_expression *ir);
320 bool try_emit_mad(ir_expression *ir);
321 bool try_replace_with_sel();
322 bool try_opt_frontfacing_ternary(ir_if *ir);
323 bool opt_peephole_sel();
324 bool opt_peephole_predicated_break();
325 bool opt_saturate_propagation();
326 bool opt_cmod_propagation();
327 void emit_bool_to_cond_code(ir_rvalue *condition);
328 void emit_bool_to_cond_code_of_reg(ir_expression *expr, fs_reg op[3]);
329 void emit_if_gen6(ir_if *ir);
330 void emit_unspill(bblock_t *block, fs_inst *inst, fs_reg reg,
331 uint32_t spill_offset, int count);
332 void emit_spill(bblock_t *block, fs_inst *inst, fs_reg reg,
333 uint32_t spill_offset, int count);
334
335 void emit_fragment_program_code();
336 void setup_fp_regs();
337 fs_reg get_fp_src_reg(const prog_src_register *src);
338 fs_reg get_fp_dst_reg(const prog_dst_register *dst);
339 void emit_fp_alu1(enum opcode opcode,
340 const struct prog_instruction *fpi,
341 fs_reg dst, fs_reg src);
342 void emit_fp_alu2(enum opcode opcode,
343 const struct prog_instruction *fpi,
344 fs_reg dst, fs_reg src0, fs_reg src1);
345 void emit_fp_scalar_write(const struct prog_instruction *fpi,
346 fs_reg dst, fs_reg src);
347 void emit_fp_scalar_math(enum opcode opcode,
348 const struct prog_instruction *fpi,
349 fs_reg dst, fs_reg src);
350
351 void emit_fp_minmax(const struct prog_instruction *fpi,
352 fs_reg dst, fs_reg src0, fs_reg src1);
353
354 void emit_fp_sop(enum brw_conditional_mod conditional_mod,
355 const struct prog_instruction *fpi,
356 fs_reg dst, fs_reg src0, fs_reg src1, fs_reg one);
357
358 void emit_nir_code();
359 void nir_setup_inputs(nir_shader *shader);
360 void nir_setup_outputs(nir_shader *shader);
361 void nir_setup_uniforms(nir_shader *shader);
362 void nir_setup_uniform(nir_variable *var);
363 void nir_setup_builtin_uniform(nir_variable *var);
364 void nir_emit_system_values(nir_shader *shader);
365 void nir_emit_impl(nir_function_impl *impl);
366 void nir_emit_cf_list(exec_list *list);
367 void nir_emit_if(nir_if *if_stmt);
368 void nir_emit_loop(nir_loop *loop);
369 void nir_emit_block(nir_block *block);
370 void nir_emit_instr(nir_instr *instr);
371 void nir_emit_alu(nir_alu_instr *instr);
372 void nir_emit_intrinsic(nir_intrinsic_instr *instr);
373 void nir_emit_texture(nir_tex_instr *instr);
374 void nir_emit_jump(nir_jump_instr *instr);
375 fs_reg get_nir_src(nir_src src);
376 fs_reg get_nir_dest(nir_dest dest);
377 void emit_percomp(fs_inst *inst, unsigned wr_mask);
378
379 bool optimize_frontfacing_ternary(nir_alu_instr *instr,
380 const fs_reg &result);
381
382 int setup_color_payload(fs_reg *dst, fs_reg color, unsigned components,
383 bool use_2nd_half);
384 void emit_alpha_test();
385 fs_inst *emit_single_fb_write(fs_reg color1, fs_reg color2,
386 fs_reg src0_alpha, unsigned components,
387 bool use_2nd_half = false);
388 void emit_fb_writes();
389 void emit_urb_writes();
390
391 void emit_shader_time_begin();
392 void emit_shader_time_end();
393 fs_inst *SHADER_TIME_ADD(enum shader_time_shader_type type, fs_reg value);
394
395 void emit_untyped_atomic(unsigned atomic_op, unsigned surf_index,
396 fs_reg dst, fs_reg offset, fs_reg src0,
397 fs_reg src1);
398
399 void emit_untyped_surface_read(unsigned surf_index, fs_reg dst,
400 fs_reg offset);
401
402 void emit_interpolate_expression(ir_expression *ir);
403
404 bool try_rewrite_rhs_to_dst(ir_assignment *ir,
405 fs_reg dst,
406 fs_reg src,
407 fs_inst *pre_rhs_inst,
408 fs_inst *last_rhs_inst);
409 void emit_assignment_writes(fs_reg &l, fs_reg &r,
410 const glsl_type *type, bool predicated);
411 void resolve_ud_negate(fs_reg *reg);
412 void resolve_bool_comparison(ir_rvalue *rvalue, fs_reg *reg);
413
414 fs_reg get_timestamp(fs_inst **out_mov);
415
416 struct brw_reg interp_reg(int location, int channel);
417 void setup_uniform_values(ir_variable *ir);
418 void setup_builtin_uniform_values(ir_variable *ir);
419 int implied_mrf_writes(fs_inst *inst);
420
421 virtual void dump_instructions();
422 virtual void dump_instructions(const char *name);
423 void dump_instruction(backend_instruction *inst);
424 void dump_instruction(backend_instruction *inst, FILE *file);
425
426 void visit_atomic_counter_intrinsic(ir_call *ir);
427
428 const void *const key;
429 const struct brw_sampler_prog_key_data *key_tex;
430
431 struct brw_stage_prog_data *prog_data;
432 unsigned int sanity_param_count;
433
434 int *param_size;
435
436 int *virtual_grf_start;
437 int *virtual_grf_end;
438 brw::fs_live_variables *live_intervals;
439
440 int *regs_live_at_ip;
441
442 /** Number of uniform variable components visited. */
443 unsigned uniforms;
444
445 /** Total number of direct uniforms we can get from NIR */
446 unsigned num_direct_uniforms;
447
448 /** Byte-offset for the next available spot in the scratch space buffer. */
449 unsigned last_scratch;
450
451 /**
452 * Array mapping UNIFORM register numbers to the pull parameter index,
453 * or -1 if this uniform register isn't being uploaded as a pull constant.
454 */
455 int *pull_constant_loc;
456
457 /**
458 * Array mapping UNIFORM register numbers to the push parameter index,
459 * or -1 if this uniform register isn't being uploaded as a push constant.
460 */
461 int *push_constant_loc;
462
463 struct hash_table *variable_ht;
464 fs_reg frag_depth;
465 fs_reg sample_mask;
466 fs_reg outputs[VARYING_SLOT_MAX];
467 unsigned output_components[VARYING_SLOT_MAX];
468 fs_reg dual_src_output;
469 bool do_dual_src;
470 int first_non_payload_grf;
471 /** Either BRW_MAX_GRF or GEN7_MRF_HACK_START */
472 unsigned max_grf;
473
474 fs_reg *fp_temp_regs;
475 fs_reg *fp_input_regs;
476
477 fs_reg *nir_locals;
478 fs_reg *nir_globals;
479 fs_reg nir_inputs;
480 fs_reg nir_outputs;
481 fs_reg *nir_system_values;
482
483 /** @{ debug annotation info */
484 const char *current_annotation;
485 const void *base_ir;
486 /** @} */
487
488 bool failed;
489 char *fail_msg;
490 bool simd16_unsupported;
491 char *no16_msg;
492
493 /* Result of last visit() method. */
494 fs_reg result;
495
496 /** Register numbers for thread payload fields. */
497 struct {
498 uint8_t source_depth_reg;
499 uint8_t source_w_reg;
500 uint8_t aa_dest_stencil_reg;
501 uint8_t dest_depth_reg;
502 uint8_t sample_pos_reg;
503 uint8_t sample_mask_in_reg;
504 uint8_t barycentric_coord_reg[BRW_WM_BARYCENTRIC_INTERP_MODE_COUNT];
505
506 /** The number of thread payload registers the hardware will supply. */
507 uint8_t num_regs;
508 } payload;
509
510 bool source_depth_to_render_target;
511 bool runtime_check_aads_emit;
512
513 fs_reg pixel_x;
514 fs_reg pixel_y;
515 fs_reg wpos_w;
516 fs_reg pixel_w;
517 fs_reg delta_x[BRW_WM_BARYCENTRIC_INTERP_MODE_COUNT];
518 fs_reg delta_y[BRW_WM_BARYCENTRIC_INTERP_MODE_COUNT];
519 fs_reg shader_start_time;
520 fs_reg userplane[MAX_CLIP_PLANES];
521
522 unsigned grf_used;
523 bool spilled_any_registers;
524
525 const unsigned dispatch_width; /**< 8 or 16 */
526
527 unsigned promoted_constants;
528 };
529
530 /**
531 * The fragment shader code generator.
532 *
533 * Translates FS IR to actual i965 assembly code.
534 */
535 class fs_generator
536 {
537 public:
538 fs_generator(struct brw_context *brw,
539 void *mem_ctx,
540 const void *key,
541 struct brw_stage_prog_data *prog_data,
542 struct gl_program *fp,
543 unsigned promoted_constants,
544 bool runtime_check_aads_emit,
545 const char *stage_abbrev);
546 ~fs_generator();
547
548 void enable_debug(const char *shader_name);
549 int generate_code(const cfg_t *cfg, int dispatch_width);
550 const unsigned *get_assembly(unsigned int *assembly_size);
551
552 private:
553 void fire_fb_write(fs_inst *inst,
554 struct brw_reg payload,
555 struct brw_reg implied_header,
556 GLuint nr);
557 void generate_fb_write(fs_inst *inst, struct brw_reg payload);
558 void generate_urb_write(fs_inst *inst, struct brw_reg payload);
559 void generate_blorp_fb_write(fs_inst *inst);
560 void generate_linterp(fs_inst *inst, struct brw_reg dst,
561 struct brw_reg *src);
562 void generate_tex(fs_inst *inst, struct brw_reg dst, struct brw_reg src,
563 struct brw_reg sampler_index);
564 void generate_math_gen6(fs_inst *inst,
565 struct brw_reg dst,
566 struct brw_reg src0,
567 struct brw_reg src1);
568 void generate_math_gen4(fs_inst *inst,
569 struct brw_reg dst,
570 struct brw_reg src);
571 void generate_math_g45(fs_inst *inst,
572 struct brw_reg dst,
573 struct brw_reg src);
574 void generate_ddx(enum opcode op, struct brw_reg dst, struct brw_reg src);
575 void generate_ddy(enum opcode op, struct brw_reg dst, struct brw_reg src,
576 bool negate_value);
577 void generate_scratch_write(fs_inst *inst, struct brw_reg src);
578 void generate_scratch_read(fs_inst *inst, struct brw_reg dst);
579 void generate_scratch_read_gen7(fs_inst *inst, struct brw_reg dst);
580 void generate_uniform_pull_constant_load(fs_inst *inst, struct brw_reg dst,
581 struct brw_reg index,
582 struct brw_reg offset);
583 void generate_uniform_pull_constant_load_gen7(fs_inst *inst,
584 struct brw_reg dst,
585 struct brw_reg surf_index,
586 struct brw_reg offset);
587 void generate_varying_pull_constant_load(fs_inst *inst, struct brw_reg dst,
588 struct brw_reg index,
589 struct brw_reg offset);
590 void generate_varying_pull_constant_load_gen7(fs_inst *inst,
591 struct brw_reg dst,
592 struct brw_reg index,
593 struct brw_reg offset);
594 void generate_mov_dispatch_to_flags(fs_inst *inst);
595
596 void generate_pixel_interpolator_query(fs_inst *inst,
597 struct brw_reg dst,
598 struct brw_reg src,
599 struct brw_reg msg_data,
600 unsigned msg_type);
601
602 void generate_set_omask(fs_inst *inst,
603 struct brw_reg dst,
604 struct brw_reg sample_mask);
605
606 void generate_set_sample_id(fs_inst *inst,
607 struct brw_reg dst,
608 struct brw_reg src0,
609 struct brw_reg src1);
610
611 void generate_set_simd4x2_offset(fs_inst *inst,
612 struct brw_reg dst,
613 struct brw_reg offset);
614 void generate_discard_jump(fs_inst *inst);
615
616 void generate_pack_half_2x16_split(fs_inst *inst,
617 struct brw_reg dst,
618 struct brw_reg x,
619 struct brw_reg y);
620 void generate_unpack_half_2x16_split(fs_inst *inst,
621 struct brw_reg dst,
622 struct brw_reg src);
623
624 void generate_shader_time_add(fs_inst *inst,
625 struct brw_reg payload,
626 struct brw_reg offset,
627 struct brw_reg value);
628
629 void generate_untyped_atomic(fs_inst *inst,
630 struct brw_reg dst,
631 struct brw_reg payload,
632 struct brw_reg atomic_op,
633 struct brw_reg surf_index);
634
635 void generate_untyped_surface_read(fs_inst *inst,
636 struct brw_reg dst,
637 struct brw_reg payload,
638 struct brw_reg surf_index);
639
640 bool patch_discard_jumps_to_fb_writes();
641
642 struct brw_context *brw;
643 struct gl_context *ctx;
644
645 struct brw_compile *p;
646 const void * const key;
647 struct brw_stage_prog_data * const prog_data;
648
649 const struct gl_program *prog;
650
651 unsigned dispatch_width; /**< 8 or 16 */
652
653 exec_list discard_halt_patches;
654 unsigned promoted_constants;
655 bool runtime_check_aads_emit;
656 bool debug_flag;
657 const char *shader_name;
658 const char *stage_abbrev;
659 void *mem_ctx;
660 };
661
662 bool brw_do_channel_expressions(struct exec_list *instructions);
663 bool brw_do_vector_splitting(struct exec_list *instructions);