i965: Add FS backend for builtin gl_SamplePosition
[mesa.git] / src / mesa / drivers / dri / i965 / brw_fs.h
1 /*
2 * Copyright © 2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28 #pragma once
29
30 #include "brw_shader.h"
31
32 extern "C" {
33
34 #include <sys/types.h>
35
36 #include "main/macros.h"
37 #include "main/shaderobj.h"
38 #include "main/uniforms.h"
39 #include "program/prog_parameter.h"
40 #include "program/prog_print.h"
41 #include "program/prog_optimize.h"
42 #include "program/register_allocate.h"
43 #include "program/sampler.h"
44 #include "program/hash_table.h"
45 #include "brw_context.h"
46 #include "brw_eu.h"
47 #include "brw_wm.h"
48 #include "brw_shader.h"
49 }
50 #include "glsl/glsl_types.h"
51 #include "glsl/ir.h"
52
53 class bblock_t;
54 namespace {
55 struct acp_entry;
56 }
57
58 namespace brw {
59 class fs_live_variables;
60 }
61
62 class fs_reg {
63 public:
64 DECLARE_RALLOC_CXX_OPERATORS(fs_reg)
65
66 void init();
67
68 fs_reg();
69 fs_reg(float f);
70 fs_reg(int32_t i);
71 fs_reg(uint32_t u);
72 fs_reg(struct brw_reg fixed_hw_reg);
73 fs_reg(enum register_file file, int reg);
74 fs_reg(enum register_file file, int reg, uint32_t type);
75 fs_reg(class fs_visitor *v, const struct glsl_type *type);
76
77 bool equals(const fs_reg &r) const;
78 bool is_zero() const;
79 bool is_one() const;
80 bool is_null() const;
81 bool is_valid_3src() const;
82 fs_reg retype(uint32_t type);
83
84 /** Register file: GRF, MRF, IMM. */
85 enum register_file file;
86 /**
87 * Register number. For MRF, it's the hardware register. For
88 * GRF, it's a virtual register number until register allocation
89 */
90 int reg;
91 /**
92 * Offset from the start of the contiguous register block.
93 *
94 * For pre-register-allocation GRFs, this is in units of a float per pixel
95 * (1 hardware register for SIMD8 mode, or 2 registers for SIMD16 mode).
96 * For uniforms, this is in units of 1 float.
97 */
98 int reg_offset;
99 /** Register type. BRW_REGISTER_TYPE_* */
100 int type;
101 bool negate;
102 bool abs;
103 bool sechalf;
104 struct brw_reg fixed_hw_reg;
105 int smear; /* -1, or a channel of the reg to smear to all channels. */
106
107 /** Value for file == IMM */
108 union {
109 int32_t i;
110 uint32_t u;
111 float f;
112 } imm;
113
114 fs_reg *reladdr;
115 };
116
117 static const fs_reg reg_undef;
118 static const fs_reg reg_null_f(retype(brw_null_reg(), BRW_REGISTER_TYPE_F));
119 static const fs_reg reg_null_d(retype(brw_null_reg(), BRW_REGISTER_TYPE_D));
120 static const fs_reg reg_null_ud(retype(brw_null_reg(), BRW_REGISTER_TYPE_UD));
121
122 class ip_record : public exec_node {
123 public:
124 DECLARE_RALLOC_CXX_OPERATORS(ip_record)
125
126 ip_record(int ip)
127 {
128 this->ip = ip;
129 }
130
131 int ip;
132 };
133
134 class fs_inst : public backend_instruction {
135 public:
136 DECLARE_RALLOC_CXX_OPERATORS(fs_inst)
137
138 void init();
139
140 fs_inst();
141 fs_inst(enum opcode opcode);
142 fs_inst(enum opcode opcode, fs_reg dst);
143 fs_inst(enum opcode opcode, fs_reg dst, fs_reg src0);
144 fs_inst(enum opcode opcode, fs_reg dst, fs_reg src0, fs_reg src1);
145 fs_inst(enum opcode opcode, fs_reg dst,
146 fs_reg src0, fs_reg src1,fs_reg src2);
147
148 bool equals(fs_inst *inst);
149 bool overwrites_reg(const fs_reg &reg);
150 bool is_send_from_grf();
151 bool is_partial_write();
152 int regs_read(fs_visitor *v, int arg);
153
154 bool reads_flag();
155 bool writes_flag();
156
157 fs_reg dst;
158 fs_reg src[3];
159 bool saturate;
160 int conditional_mod; /**< BRW_CONDITIONAL_* */
161
162 /* Chooses which flag subregister (f0.0 or f0.1) is used for conditional
163 * mod and predication.
164 */
165 uint8_t flag_subreg;
166
167 int mlen; /**< SEND message length */
168 int regs_written; /**< Number of vgrfs written by a SEND message, or 1 */
169 int base_mrf; /**< First MRF in the SEND message, if mlen is nonzero. */
170 uint32_t texture_offset; /**< Texture offset bitfield */
171 int sampler;
172 int target; /**< MRT target. */
173 bool eot;
174 bool header_present;
175 bool shadow_compare;
176 bool force_uncompressed;
177 bool force_sechalf;
178 bool force_writemask_all;
179 uint32_t offset; /* spill/unspill offset */
180
181 /** @{
182 * Annotation for the generated IR. One of the two can be set.
183 */
184 const void *ir;
185 const char *annotation;
186 /** @} */
187 };
188
189 /**
190 * The fragment shader front-end.
191 *
192 * Translates either GLSL IR or Mesa IR (for ARB_fragment_program) into FS IR.
193 */
194 class fs_visitor : public backend_visitor
195 {
196 public:
197
198 fs_visitor(struct brw_context *brw,
199 struct brw_wm_compile *c,
200 struct gl_shader_program *shader_prog,
201 struct gl_fragment_program *fp,
202 unsigned dispatch_width);
203 ~fs_visitor();
204
205 fs_reg *variable_storage(ir_variable *var);
206 int virtual_grf_alloc(int size);
207 void import_uniforms(fs_visitor *v);
208
209 void visit(ir_variable *ir);
210 void visit(ir_assignment *ir);
211 void visit(ir_dereference_variable *ir);
212 void visit(ir_dereference_record *ir);
213 void visit(ir_dereference_array *ir);
214 void visit(ir_expression *ir);
215 void visit(ir_texture *ir);
216 void visit(ir_if *ir);
217 void visit(ir_constant *ir);
218 void visit(ir_swizzle *ir);
219 void visit(ir_return *ir);
220 void visit(ir_loop *ir);
221 void visit(ir_loop_jump *ir);
222 void visit(ir_discard *ir);
223 void visit(ir_call *ir);
224 void visit(ir_function *ir);
225 void visit(ir_function_signature *ir);
226 void visit(ir_emit_vertex *);
227 void visit(ir_end_primitive *);
228
229 uint32_t gather_channel(ir_texture *ir, int sampler);
230 void swizzle_result(ir_texture *ir, fs_reg orig_val, int sampler);
231
232 bool can_do_source_mods(fs_inst *inst);
233
234 fs_inst *emit(fs_inst inst);
235 fs_inst *emit(fs_inst *inst);
236 void emit(exec_list list);
237
238 fs_inst *emit(enum opcode opcode);
239 fs_inst *emit(enum opcode opcode, fs_reg dst);
240 fs_inst *emit(enum opcode opcode, fs_reg dst, fs_reg src0);
241 fs_inst *emit(enum opcode opcode, fs_reg dst, fs_reg src0, fs_reg src1);
242 fs_inst *emit(enum opcode opcode, fs_reg dst,
243 fs_reg src0, fs_reg src1, fs_reg src2);
244
245 fs_inst *MOV(fs_reg dst, fs_reg src);
246 fs_inst *NOT(fs_reg dst, fs_reg src);
247 fs_inst *RNDD(fs_reg dst, fs_reg src);
248 fs_inst *RNDE(fs_reg dst, fs_reg src);
249 fs_inst *RNDZ(fs_reg dst, fs_reg src);
250 fs_inst *FRC(fs_reg dst, fs_reg src);
251 fs_inst *ADD(fs_reg dst, fs_reg src0, fs_reg src1);
252 fs_inst *MUL(fs_reg dst, fs_reg src0, fs_reg src1);
253 fs_inst *MACH(fs_reg dst, fs_reg src0, fs_reg src1);
254 fs_inst *MAC(fs_reg dst, fs_reg src0, fs_reg src1);
255 fs_inst *SHL(fs_reg dst, fs_reg src0, fs_reg src1);
256 fs_inst *SHR(fs_reg dst, fs_reg src0, fs_reg src1);
257 fs_inst *ASR(fs_reg dst, fs_reg src0, fs_reg src1);
258 fs_inst *AND(fs_reg dst, fs_reg src0, fs_reg src1);
259 fs_inst *OR(fs_reg dst, fs_reg src0, fs_reg src1);
260 fs_inst *XOR(fs_reg dst, fs_reg src0, fs_reg src1);
261 fs_inst *IF(uint32_t predicate);
262 fs_inst *IF(fs_reg src0, fs_reg src1, uint32_t condition);
263 fs_inst *CMP(fs_reg dst, fs_reg src0, fs_reg src1,
264 uint32_t condition);
265 fs_inst *LRP(fs_reg dst, fs_reg a, fs_reg y, fs_reg x);
266 fs_inst *DEP_RESOLVE_MOV(int grf);
267 fs_inst *BFREV(fs_reg dst, fs_reg value);
268 fs_inst *BFE(fs_reg dst, fs_reg bits, fs_reg offset, fs_reg value);
269 fs_inst *BFI1(fs_reg dst, fs_reg bits, fs_reg offset);
270 fs_inst *BFI2(fs_reg dst, fs_reg bfi1_dst, fs_reg insert, fs_reg base);
271 fs_inst *FBH(fs_reg dst, fs_reg value);
272 fs_inst *FBL(fs_reg dst, fs_reg value);
273 fs_inst *CBIT(fs_reg dst, fs_reg value);
274 fs_inst *MAD(fs_reg dst, fs_reg c, fs_reg b, fs_reg a);
275 fs_inst *ADDC(fs_reg dst, fs_reg src0, fs_reg src1);
276 fs_inst *SUBB(fs_reg dst, fs_reg src0, fs_reg src1);
277
278 int type_size(const struct glsl_type *type);
279 fs_inst *get_instruction_generating_reg(fs_inst *start,
280 fs_inst *end,
281 fs_reg reg);
282
283 exec_list VARYING_PULL_CONSTANT_LOAD(fs_reg dst, fs_reg surf_index,
284 fs_reg varying_offset,
285 uint32_t const_offset);
286
287 bool run();
288 void assign_binding_table_offsets();
289 void setup_payload_gen4();
290 void setup_payload_gen6();
291 void assign_curb_setup();
292 void calculate_urb_setup();
293 void assign_urb_setup();
294 bool assign_regs();
295 void assign_regs_trivial();
296 void get_used_mrfs(bool *mrf_used);
297 void setup_payload_interference(struct ra_graph *g, int payload_reg_count,
298 int first_payload_node);
299 void setup_mrf_hack_interference(struct ra_graph *g,
300 int first_mrf_hack_node);
301 int choose_spill_reg(struct ra_graph *g);
302 void spill_reg(int spill_reg);
303 void split_virtual_grfs();
304 void compact_virtual_grfs();
305 void move_uniform_array_access_to_pull_constants();
306 void setup_pull_constants();
307 void invalidate_live_intervals();
308 void calculate_live_intervals();
309 bool opt_algebraic();
310 bool opt_cse();
311 bool opt_cse_local(bblock_t *block, exec_list *aeb);
312 bool opt_copy_propagate();
313 bool try_copy_propagate(fs_inst *inst, int arg, acp_entry *entry);
314 bool try_constant_propagate(fs_inst *inst, acp_entry *entry);
315 bool opt_copy_propagate_local(void *mem_ctx, bblock_t *block,
316 exec_list *acp);
317 bool register_coalesce();
318 bool register_coalesce_2();
319 bool compute_to_mrf();
320 bool dead_code_eliminate();
321 bool dead_code_eliminate_local();
322 bool remove_dead_constants();
323 bool remove_duplicate_mrf_writes();
324 bool virtual_grf_interferes(int a, int b);
325 void schedule_instructions(bool post_reg_alloc);
326 void insert_gen4_send_dependency_workarounds();
327 void insert_gen4_pre_send_dependency_workarounds(fs_inst *inst);
328 void insert_gen4_post_send_dependency_workarounds(fs_inst *inst);
329 void fail(const char *msg, ...);
330 void lower_uniform_pull_constant_loads();
331
332 void push_force_uncompressed();
333 void pop_force_uncompressed();
334 void push_force_sechalf();
335 void pop_force_sechalf();
336
337 void emit_dummy_fs();
338 fs_reg *emit_fragcoord_interpolation(ir_variable *ir);
339 fs_inst *emit_linterp(const fs_reg &attr, const fs_reg &interp,
340 glsl_interp_qualifier interpolation_mode,
341 bool is_centroid);
342 fs_reg *emit_frontfacing_interpolation(ir_variable *ir);
343 fs_reg *emit_samplepos_setup(ir_variable *ir);
344 fs_reg *emit_general_interpolation(ir_variable *ir);
345 void emit_interpolation_setup_gen4();
346 void emit_interpolation_setup_gen6();
347 void compute_sample_position(fs_reg dst, fs_reg int_sample_pos);
348 fs_reg rescale_texcoord(ir_texture *ir, fs_reg coordinate,
349 bool is_rect, int sampler, int texunit);
350 fs_inst *emit_texture_gen4(ir_texture *ir, fs_reg dst, fs_reg coordinate,
351 fs_reg shadow_comp, fs_reg lod, fs_reg lod2);
352 fs_inst *emit_texture_gen5(ir_texture *ir, fs_reg dst, fs_reg coordinate,
353 fs_reg shadow_comp, fs_reg lod, fs_reg lod2,
354 fs_reg sample_index);
355 fs_inst *emit_texture_gen7(ir_texture *ir, fs_reg dst, fs_reg coordinate,
356 fs_reg shadow_comp, fs_reg lod, fs_reg lod2,
357 fs_reg sample_index);
358 fs_reg fix_math_operand(fs_reg src);
359 fs_inst *emit_math(enum opcode op, fs_reg dst, fs_reg src0);
360 fs_inst *emit_math(enum opcode op, fs_reg dst, fs_reg src0, fs_reg src1);
361 void emit_lrp(fs_reg dst, fs_reg x, fs_reg y, fs_reg a);
362 void emit_minmax(uint32_t conditionalmod, fs_reg dst,
363 fs_reg src0, fs_reg src1);
364 bool try_emit_saturate(ir_expression *ir);
365 bool try_emit_mad(ir_expression *ir, int mul_arg);
366 void try_replace_with_sel();
367 void emit_bool_to_cond_code(ir_rvalue *condition);
368 void emit_if_gen6(ir_if *ir);
369 void emit_unspill(fs_inst *inst, fs_reg reg, uint32_t spill_offset,
370 int count);
371
372 void emit_fragment_program_code();
373 void setup_fp_regs();
374 fs_reg get_fp_src_reg(const prog_src_register *src);
375 fs_reg get_fp_dst_reg(const prog_dst_register *dst);
376 void emit_fp_alu1(enum opcode opcode,
377 const struct prog_instruction *fpi,
378 fs_reg dst, fs_reg src);
379 void emit_fp_alu2(enum opcode opcode,
380 const struct prog_instruction *fpi,
381 fs_reg dst, fs_reg src0, fs_reg src1);
382 void emit_fp_scalar_write(const struct prog_instruction *fpi,
383 fs_reg dst, fs_reg src);
384 void emit_fp_scalar_math(enum opcode opcode,
385 const struct prog_instruction *fpi,
386 fs_reg dst, fs_reg src);
387
388 void emit_fp_minmax(const struct prog_instruction *fpi,
389 fs_reg dst, fs_reg src0, fs_reg src1);
390
391 void emit_fp_sop(uint32_t conditional_mod,
392 const struct prog_instruction *fpi,
393 fs_reg dst, fs_reg src0, fs_reg src1, fs_reg one);
394
395 void emit_color_write(int target, int index, int first_color_mrf);
396 void emit_fb_writes();
397
398 void emit_shader_time_begin();
399 void emit_shader_time_end();
400 void emit_shader_time_write(enum shader_time_shader_type type,
401 fs_reg value);
402
403 bool try_rewrite_rhs_to_dst(ir_assignment *ir,
404 fs_reg dst,
405 fs_reg src,
406 fs_inst *pre_rhs_inst,
407 fs_inst *last_rhs_inst);
408 void emit_assignment_writes(fs_reg &l, fs_reg &r,
409 const glsl_type *type, bool predicated);
410 void resolve_ud_negate(fs_reg *reg);
411 void resolve_bool_comparison(ir_rvalue *rvalue, fs_reg *reg);
412
413 fs_reg get_timestamp();
414
415 struct brw_reg interp_reg(int location, int channel);
416 void setup_uniform_values(ir_variable *ir);
417 void setup_builtin_uniform_values(ir_variable *ir);
418 int implied_mrf_writes(fs_inst *inst);
419
420 void dump_instruction(backend_instruction *inst);
421
422 struct gl_fragment_program *fp;
423 struct brw_wm_compile *c;
424 unsigned int sanity_param_count;
425
426 int param_size[MAX_UNIFORMS * 4];
427
428 int *virtual_grf_sizes;
429 int virtual_grf_count;
430 int virtual_grf_array_size;
431 int *virtual_grf_start;
432 int *virtual_grf_end;
433 brw::fs_live_variables *live_intervals;
434
435 /* This is the map from UNIFORM hw_reg + reg_offset as generated by
436 * the visitor to the packed uniform number after
437 * remove_dead_constants() that represents the actual uploaded
438 * uniform index.
439 */
440 int *params_remap;
441 int nr_params_remap;
442
443 struct hash_table *variable_ht;
444 fs_reg frag_depth;
445 fs_reg outputs[BRW_MAX_DRAW_BUFFERS];
446 unsigned output_components[BRW_MAX_DRAW_BUFFERS];
447 fs_reg dual_src_output;
448 int first_non_payload_grf;
449 /** Either BRW_MAX_GRF or GEN7_MRF_HACK_START */
450 int max_grf;
451
452 fs_reg *fp_temp_regs;
453 fs_reg *fp_input_regs;
454
455 /** @{ debug annotation info */
456 const char *current_annotation;
457 const void *base_ir;
458 /** @} */
459
460 bool failed;
461 char *fail_msg;
462
463 /* Result of last visit() method. */
464 fs_reg result;
465
466 fs_reg pixel_x;
467 fs_reg pixel_y;
468 fs_reg wpos_w;
469 fs_reg pixel_w;
470 fs_reg delta_x[BRW_WM_BARYCENTRIC_INTERP_MODE_COUNT];
471 fs_reg delta_y[BRW_WM_BARYCENTRIC_INTERP_MODE_COUNT];
472 fs_reg shader_start_time;
473
474 int grf_used;
475 bool spilled_any_registers;
476
477 const unsigned dispatch_width; /**< 8 or 16 */
478
479 int force_uncompressed_stack;
480 int force_sechalf_stack;
481 };
482
483 /**
484 * The fragment shader code generator.
485 *
486 * Translates FS IR to actual i965 assembly code.
487 */
488 class fs_generator
489 {
490 public:
491 fs_generator(struct brw_context *brw,
492 struct brw_wm_compile *c,
493 struct gl_shader_program *prog,
494 struct gl_fragment_program *fp,
495 bool dual_source_output);
496 ~fs_generator();
497
498 const unsigned *generate_assembly(exec_list *simd8_instructions,
499 exec_list *simd16_instructions,
500 unsigned *assembly_size);
501
502 private:
503 void generate_code(exec_list *instructions);
504 void generate_fb_write(fs_inst *inst);
505 void generate_pixel_xy(struct brw_reg dst, bool is_x);
506 void generate_linterp(fs_inst *inst, struct brw_reg dst,
507 struct brw_reg *src);
508 void generate_tex(fs_inst *inst, struct brw_reg dst, struct brw_reg src);
509 void generate_math1_gen7(fs_inst *inst,
510 struct brw_reg dst,
511 struct brw_reg src);
512 void generate_math2_gen7(fs_inst *inst,
513 struct brw_reg dst,
514 struct brw_reg src0,
515 struct brw_reg src1);
516 void generate_math1_gen6(fs_inst *inst,
517 struct brw_reg dst,
518 struct brw_reg src);
519 void generate_math2_gen6(fs_inst *inst,
520 struct brw_reg dst,
521 struct brw_reg src0,
522 struct brw_reg src1);
523 void generate_math_gen4(fs_inst *inst,
524 struct brw_reg dst,
525 struct brw_reg src);
526 void generate_math_g45(fs_inst *inst,
527 struct brw_reg dst,
528 struct brw_reg src);
529 void generate_ddx(fs_inst *inst, struct brw_reg dst, struct brw_reg src);
530 void generate_ddy(fs_inst *inst, struct brw_reg dst, struct brw_reg src,
531 bool negate_value);
532 void generate_scratch_write(fs_inst *inst, struct brw_reg src);
533 void generate_scratch_read(fs_inst *inst, struct brw_reg dst);
534 void generate_scratch_read_gen7(fs_inst *inst, struct brw_reg dst);
535 void generate_uniform_pull_constant_load(fs_inst *inst, struct brw_reg dst,
536 struct brw_reg index,
537 struct brw_reg offset);
538 void generate_uniform_pull_constant_load_gen7(fs_inst *inst,
539 struct brw_reg dst,
540 struct brw_reg surf_index,
541 struct brw_reg offset);
542 void generate_varying_pull_constant_load(fs_inst *inst, struct brw_reg dst,
543 struct brw_reg index,
544 struct brw_reg offset);
545 void generate_varying_pull_constant_load_gen7(fs_inst *inst,
546 struct brw_reg dst,
547 struct brw_reg index,
548 struct brw_reg offset);
549 void generate_mov_dispatch_to_flags(fs_inst *inst);
550 void generate_set_simd4x2_offset(fs_inst *inst,
551 struct brw_reg dst,
552 struct brw_reg offset);
553 void generate_discard_jump(fs_inst *inst);
554
555 void generate_pack_half_2x16_split(fs_inst *inst,
556 struct brw_reg dst,
557 struct brw_reg x,
558 struct brw_reg y);
559 void generate_unpack_half_2x16_split(fs_inst *inst,
560 struct brw_reg dst,
561 struct brw_reg src);
562
563 void generate_shader_time_add(fs_inst *inst,
564 struct brw_reg payload,
565 struct brw_reg offset,
566 struct brw_reg value);
567
568 void generate_untyped_atomic(fs_inst *inst,
569 struct brw_reg dst,
570 struct brw_reg atomic_op,
571 struct brw_reg surf_index);
572
573 void generate_untyped_surface_read(fs_inst *inst,
574 struct brw_reg dst,
575 struct brw_reg surf_index);
576
577 void mark_surface_used(unsigned surf_index);
578
579 void patch_discard_jumps_to_fb_writes();
580
581 struct brw_context *brw;
582 struct gl_context *ctx;
583
584 struct brw_compile *p;
585 struct brw_wm_compile *c;
586
587 struct gl_shader_program *prog;
588 struct gl_shader *shader;
589 const struct gl_fragment_program *fp;
590
591 unsigned dispatch_width; /**< 8 or 16 */
592
593 exec_list discard_halt_patches;
594 bool dual_source_output;
595 void *mem_ctx;
596 };
597
598 bool brw_do_channel_expressions(struct exec_list *instructions);
599 bool brw_do_vector_splitting(struct exec_list *instructions);
600 bool brw_fs_precompile(struct gl_context *ctx, struct gl_shader_program *prog);