8f78b047e807111415a6703f5ae9b597ae4b66c9
[mesa.git] / src / mesa / drivers / dri / i965 / brw_state.h
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keithw@vmware.com>
30 */
31
32
33 #ifndef BRW_STATE_H
34 #define BRW_STATE_H
35
36 #include "brw_context.h"
37
38 #ifdef __cplusplus
39 extern "C" {
40 #endif
41
42 enum intel_msaa_layout;
43
44 extern const struct brw_tracked_state brw_blend_constant_color;
45 extern const struct brw_tracked_state brw_clip_unit;
46 extern const struct brw_tracked_state brw_vs_pull_constants;
47 extern const struct brw_tracked_state brw_tcs_pull_constants;
48 extern const struct brw_tracked_state brw_tes_pull_constants;
49 extern const struct brw_tracked_state brw_gs_pull_constants;
50 extern const struct brw_tracked_state brw_wm_pull_constants;
51 extern const struct brw_tracked_state brw_cs_pull_constants;
52 extern const struct brw_tracked_state brw_constant_buffer;
53 extern const struct brw_tracked_state brw_curbe_offsets;
54 extern const struct brw_tracked_state brw_invariant_state;
55 extern const struct brw_tracked_state brw_gs_unit;
56 extern const struct brw_tracked_state brw_binding_table_pointers;
57 extern const struct brw_tracked_state brw_depthbuffer;
58 extern const struct brw_tracked_state brw_recalculate_urb_fence;
59 extern const struct brw_tracked_state brw_sf_vp;
60 extern const struct brw_tracked_state brw_cs_texture_surfaces;
61 extern const struct brw_tracked_state brw_vs_ubo_surfaces;
62 extern const struct brw_tracked_state brw_vs_abo_surfaces;
63 extern const struct brw_tracked_state brw_vs_image_surfaces;
64 extern const struct brw_tracked_state brw_tcs_ubo_surfaces;
65 extern const struct brw_tracked_state brw_tcs_abo_surfaces;
66 extern const struct brw_tracked_state brw_tcs_image_surfaces;
67 extern const struct brw_tracked_state brw_tes_ubo_surfaces;
68 extern const struct brw_tracked_state brw_tes_abo_surfaces;
69 extern const struct brw_tracked_state brw_tes_image_surfaces;
70 extern const struct brw_tracked_state brw_gs_ubo_surfaces;
71 extern const struct brw_tracked_state brw_gs_abo_surfaces;
72 extern const struct brw_tracked_state brw_gs_image_surfaces;
73 extern const struct brw_tracked_state brw_renderbuffer_surfaces;
74 extern const struct brw_tracked_state brw_renderbuffer_read_surfaces;
75 extern const struct brw_tracked_state brw_texture_surfaces;
76 extern const struct brw_tracked_state brw_wm_binding_table;
77 extern const struct brw_tracked_state brw_gs_binding_table;
78 extern const struct brw_tracked_state brw_tes_binding_table;
79 extern const struct brw_tracked_state brw_tcs_binding_table;
80 extern const struct brw_tracked_state brw_vs_binding_table;
81 extern const struct brw_tracked_state brw_wm_ubo_surfaces;
82 extern const struct brw_tracked_state brw_wm_abo_surfaces;
83 extern const struct brw_tracked_state brw_wm_image_surfaces;
84 extern const struct brw_tracked_state brw_cs_ubo_surfaces;
85 extern const struct brw_tracked_state brw_cs_abo_surfaces;
86 extern const struct brw_tracked_state brw_cs_image_surfaces;
87 extern const struct brw_tracked_state brw_wm_unit;
88
89 extern const struct brw_tracked_state brw_psp_urb_cbs;
90
91 extern const struct brw_tracked_state brw_indices;
92 extern const struct brw_tracked_state brw_index_buffer;
93 extern const struct brw_tracked_state gen7_cs_push_constants;
94 extern const struct brw_tracked_state gen6_binding_table_pointers;
95 extern const struct brw_tracked_state gen6_gs_binding_table;
96 extern const struct brw_tracked_state gen6_renderbuffer_surfaces;
97 extern const struct brw_tracked_state gen6_sampler_state;
98 extern const struct brw_tracked_state gen6_sol_surface;
99 extern const struct brw_tracked_state gen6_sf_vp;
100 extern const struct brw_tracked_state gen6_urb;
101 extern const struct brw_tracked_state gen7_depthbuffer;
102 extern const struct brw_tracked_state gen7_l3_state;
103 extern const struct brw_tracked_state gen7_push_constant_space;
104 extern const struct brw_tracked_state gen7_urb;
105 extern const struct brw_tracked_state gen8_pma_fix;
106 extern const struct brw_tracked_state brw_cs_work_groups_surface;
107
108 static inline bool
109 brw_state_dirty(const struct brw_context *brw,
110 GLuint mesa_flags, uint64_t brw_flags)
111 {
112 return ((brw->NewGLState & mesa_flags) |
113 (brw->ctx.NewDriverState & brw_flags)) != 0;
114 }
115
116 /* brw_binding_tables.c */
117 void brw_upload_binding_table(struct brw_context *brw,
118 uint32_t packet_name,
119 const struct brw_stage_prog_data *prog_data,
120 struct brw_stage_state *stage_state);
121
122 /* brw_misc_state.c */
123 void brw_upload_invariant_state(struct brw_context *brw);
124 uint32_t
125 brw_depthbuffer_format(struct brw_context *brw);
126
127 uint32_t
128 brw_convert_depth_value(mesa_format format, float value);
129
130 void brw_upload_state_base_address(struct brw_context *brw);
131
132 /* gen8_depth_state.c */
133 void gen8_write_pma_stall_bits(struct brw_context *brw,
134 uint32_t pma_stall_bits);
135
136 /***********************************************************************
137 * brw_state.c
138 */
139 void brw_upload_render_state(struct brw_context *brw);
140 void brw_render_state_finished(struct brw_context *brw);
141 void brw_upload_compute_state(struct brw_context *brw);
142 void brw_compute_state_finished(struct brw_context *brw);
143 void brw_init_state(struct brw_context *brw);
144 void brw_destroy_state(struct brw_context *brw);
145 void brw_emit_select_pipeline(struct brw_context *brw,
146 enum brw_pipeline pipeline);
147
148 static inline void
149 brw_select_pipeline(struct brw_context *brw, enum brw_pipeline pipeline)
150 {
151 if (unlikely(brw->last_pipeline != pipeline)) {
152 assert(pipeline < BRW_NUM_PIPELINES);
153 brw_emit_select_pipeline(brw, pipeline);
154 brw->last_pipeline = pipeline;
155 }
156 }
157
158 /***********************************************************************
159 * brw_program_cache.c
160 */
161
162 void brw_upload_cache(struct brw_cache *cache,
163 enum brw_cache_id cache_id,
164 const void *key,
165 GLuint key_sz,
166 const void *data,
167 GLuint data_sz,
168 const void *aux,
169 GLuint aux_sz,
170 uint32_t *out_offset, void *out_aux);
171
172 bool brw_search_cache(struct brw_cache *cache,
173 enum brw_cache_id cache_id,
174 const void *key,
175 GLuint key_size,
176 uint32_t *inout_offset, void *inout_aux);
177
178 const void *brw_find_previous_compile(struct brw_cache *cache,
179 enum brw_cache_id cache_id,
180 unsigned program_string_id);
181
182 void brw_program_cache_check_size(struct brw_context *brw);
183
184 void brw_init_caches( struct brw_context *brw );
185 void brw_destroy_caches( struct brw_context *brw );
186
187 void brw_print_program_cache(struct brw_context *brw);
188
189 /***********************************************************************
190 * brw_state_batch.c
191 */
192 #define BRW_BATCH_STRUCT(brw, s) \
193 intel_batchbuffer_data(brw, (s), sizeof(*(s)), RENDER_RING)
194
195 void *brw_state_batch(struct brw_context *brw,
196 int size, int alignment, uint32_t *out_offset);
197 uint32_t brw_state_batch_size(struct brw_context *brw, uint32_t offset);
198
199 /* brw_wm_surface_state.c */
200 void gen4_init_vtable_surface_functions(struct brw_context *brw);
201 uint32_t brw_get_surface_tiling_bits(uint32_t tiling);
202 uint32_t brw_get_surface_num_multisamples(unsigned num_samples);
203 enum isl_format brw_isl_format_for_mesa_format(mesa_format mesa_format);
204
205 GLuint translate_tex_target(GLenum target);
206
207 enum isl_format translate_tex_format(struct brw_context *brw,
208 mesa_format mesa_format,
209 GLenum srgb_decode);
210
211 int brw_get_texture_swizzle(const struct gl_context *ctx,
212 const struct gl_texture_object *t);
213
214 void brw_emit_buffer_surface_state(struct brw_context *brw,
215 uint32_t *out_offset,
216 struct brw_bo *bo,
217 unsigned buffer_offset,
218 unsigned surface_format,
219 unsigned buffer_size,
220 unsigned pitch,
221 bool rw);
222
223 void brw_update_texture_surface(struct gl_context *ctx,
224 unsigned unit, uint32_t *surf_offset,
225 bool for_gather, uint32_t plane);
226
227 uint32_t brw_update_renderbuffer_surface(struct brw_context *brw,
228 struct gl_renderbuffer *rb,
229 uint32_t flags, unsigned unit,
230 uint32_t surf_index);
231
232 void brw_update_renderbuffer_surfaces(struct brw_context *brw,
233 const struct gl_framebuffer *fb,
234 uint32_t render_target_start,
235 uint32_t *surf_offset);
236
237 /* gen7_wm_surface_state.c */
238 void gen7_check_surface_setup(uint32_t *surf, bool is_render_target);
239 void gen7_init_vtable_surface_functions(struct brw_context *brw);
240
241 /* gen8_surface_state.c */
242
243 void gen8_init_vtable_surface_functions(struct brw_context *brw);
244
245 /* brw_sampler_state.c */
246 void brw_emit_sampler_state(struct brw_context *brw,
247 uint32_t *sampler_state,
248 uint32_t batch_offset_for_sampler_state,
249 unsigned min_filter,
250 unsigned mag_filter,
251 unsigned mip_filter,
252 unsigned max_anisotropy,
253 unsigned address_rounding,
254 unsigned wrap_s,
255 unsigned wrap_t,
256 unsigned wrap_r,
257 unsigned base_level,
258 unsigned min_lod,
259 unsigned max_lod,
260 int lod_bias,
261 unsigned shadow_function,
262 bool non_normalized_coordinates,
263 uint32_t border_color_offset);
264
265 /* gen6_surface_state.c */
266 void gen6_init_vtable_surface_functions(struct brw_context *brw);
267
268 /* brw_vs_surface_state.c */
269 void
270 brw_upload_pull_constants(struct brw_context *brw,
271 GLbitfield64 brw_new_constbuf,
272 const struct gl_program *prog,
273 struct brw_stage_state *stage_state,
274 const struct brw_stage_prog_data *prog_data);
275
276 /* gen7_vs_state.c */
277 void
278 gen7_upload_constant_state(struct brw_context *brw,
279 const struct brw_stage_state *stage_state,
280 bool active, unsigned opcode);
281
282 /* brw_clip.c */
283 void brw_upload_clip_prog(struct brw_context *brw);
284
285 /* brw_sf.c */
286 void brw_upload_sf_prog(struct brw_context *brw);
287
288 bool brw_is_drawing_points(const struct brw_context *brw);
289 bool brw_is_drawing_lines(const struct brw_context *brw);
290
291 /* gen7_l3_state.c */
292 void
293 gen7_restore_default_l3_config(struct brw_context *brw);
294
295 static inline bool
296 use_state_point_size(const struct brw_context *brw)
297 {
298 const struct gl_context *ctx = &brw->ctx;
299
300 /* Section 14.4 (Points) of the OpenGL 4.5 specification says:
301 *
302 * "If program point size mode is enabled, the derived point size is
303 * taken from the (potentially clipped) shader built-in gl_PointSize
304 * written by:
305 *
306 * * the geometry shader, if active;
307 * * the tessellation evaluation shader, if active and no
308 * geometry shader is active;
309 * * the vertex shader, otherwise
310 *
311 * and clamped to the implementation-dependent point size range. If
312 * the value written to gl_PointSize is less than or equal to zero,
313 * or if no value was written to gl_PointSize, results are undefined.
314 * If program point size mode is disabled, the derived point size is
315 * specified with the command
316 *
317 * void PointSize(float size);
318 *
319 * size specifies the requested size of a point. The default value
320 * is 1.0."
321 *
322 * The rules for GLES come from the ES 3.2, OES_geometry_point_size, and
323 * OES_tessellation_point_size specifications. To summarize: if the last
324 * stage before rasterization is a GS or TES, then use gl_PointSize from
325 * the shader if written. Otherwise, use 1.0. If the last stage is a
326 * vertex shader, use gl_PointSize, or it is undefined.
327 *
328 * We can combine these rules into a single condition for both APIs.
329 * Using the state point size when the last shader stage doesn't write
330 * gl_PointSize satisfies GL's requirements, as it's undefined. Because
331 * ES doesn't have a PointSize() command, the state point size will
332 * remain 1.0, satisfying the ES default value in the GS/TES case, and
333 * the VS case (1.0 works for "undefined"). Mesa sets the program point
334 * mode flag to always-enabled in ES, so we can safely check that, and
335 * it'll be ignored for ES.
336 *
337 * _NEW_PROGRAM | _NEW_POINT
338 * BRW_NEW_VUE_MAP_GEOM_OUT
339 */
340 return (!ctx->VertexProgram.PointSizeEnabled && !ctx->Point._Attenuated) ||
341 (brw->vue_map_geom_out.slots_valid & VARYING_BIT_PSIZ) == 0;
342 }
343
344 void brw_copy_pipeline_atoms(struct brw_context *brw,
345 enum brw_pipeline pipeline,
346 const struct brw_tracked_state **atoms,
347 int num_atoms);
348 void gen4_init_atoms(struct brw_context *brw);
349 void gen45_init_atoms(struct brw_context *brw);
350 void gen5_init_atoms(struct brw_context *brw);
351 void gen6_init_atoms(struct brw_context *brw);
352 void gen7_init_atoms(struct brw_context *brw);
353 void gen75_init_atoms(struct brw_context *brw);
354 void gen8_init_atoms(struct brw_context *brw);
355 void gen9_init_atoms(struct brw_context *brw);
356 void gen10_init_atoms(struct brw_context *brw);
357
358 /* Memory Object Control State:
359 * Specifying zero for L3 means "uncached in L3", at least on Haswell
360 * and Baytrail, since there are no PTE flags for setting L3 cacheability.
361 * On Ivybridge, the PTEs do have a cache-in-L3 bit, so setting MOCS to 0
362 * may still respect that.
363 */
364 #define GEN7_MOCS_L3 1
365
366 /* Ivybridge only: cache in LLC.
367 * Specifying zero here means to use the PTE values set by the kernel;
368 * non-zero overrides the PTE values.
369 */
370 #define IVB_MOCS_LLC (1 << 1)
371
372 /* Baytrail only: snoop in CPU cache */
373 #define BYT_MOCS_SNOOP (1 << 1)
374
375 /* Haswell only: LLC/eLLC controls (write-back or uncached).
376 * Specifying zero here means to use the PTE values set by the kernel,
377 * which is useful since it offers additional control (write-through
378 * cacheing and age). Non-zero overrides the PTE values.
379 */
380 #define HSW_MOCS_UC_LLC_UC_ELLC (1 << 1)
381 #define HSW_MOCS_WB_LLC_WB_ELLC (2 << 1)
382 #define HSW_MOCS_UC_LLC_WB_ELLC (3 << 1)
383
384 /* Broadwell: these defines always use all available caches (L3, LLC, eLLC),
385 * and let you force write-back (WB) or write-through (WT) caching, or leave
386 * it up to the page table entry (PTE) specified by the kernel.
387 */
388 #define BDW_MOCS_WB 0x78
389 #define BDW_MOCS_WT 0x58
390 #define BDW_MOCS_PTE 0x18
391
392 /* Skylake: MOCS is now an index into an array of 62 different caching
393 * configurations programmed by the kernel.
394 */
395 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
396 #define SKL_MOCS_WB (2 << 1)
397 /* TC=LLC/eLLC, LeCC=PTE, LRUM=3, L3CC=WB */
398 #define SKL_MOCS_PTE (1 << 1)
399
400 /* Cannonlake: MOCS is now an index into an array of 62 different caching
401 * configurations programmed by the kernel.
402 */
403 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
404 #define CNL_MOCS_WB (2 << 1)
405 /* TC=LLC/eLLC, LeCC=PTE, LRUM=3, L3CC=WB */
406 #define CNL_MOCS_PTE (1 << 1)
407
408 #ifdef __cplusplus
409 }
410 #endif
411
412 #endif