d9c35c0e16addac92d2b31de9828d9befa844753
[mesa.git] / src / mesa / drivers / dri / i965 / brw_state.h
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keithw@vmware.com>
30 */
31
32
33 #ifndef BRW_STATE_H
34 #define BRW_STATE_H
35
36 #include "brw_context.h"
37
38 #ifdef __cplusplus
39 extern "C" {
40 #endif
41
42 enum intel_msaa_layout;
43
44 extern const struct brw_tracked_state brw_blend_constant_color;
45 extern const struct brw_tracked_state brw_cc_unit;
46 extern const struct brw_tracked_state brw_clip_unit;
47 extern const struct brw_tracked_state brw_vs_pull_constants;
48 extern const struct brw_tracked_state brw_tcs_pull_constants;
49 extern const struct brw_tracked_state brw_tes_pull_constants;
50 extern const struct brw_tracked_state brw_gs_pull_constants;
51 extern const struct brw_tracked_state brw_wm_pull_constants;
52 extern const struct brw_tracked_state brw_cs_pull_constants;
53 extern const struct brw_tracked_state brw_constant_buffer;
54 extern const struct brw_tracked_state brw_curbe_offsets;
55 extern const struct brw_tracked_state brw_invariant_state;
56 extern const struct brw_tracked_state brw_fs_samplers;
57 extern const struct brw_tracked_state brw_gs_unit;
58 extern const struct brw_tracked_state brw_binding_table_pointers;
59 extern const struct brw_tracked_state brw_depthbuffer;
60 extern const struct brw_tracked_state brw_recalculate_urb_fence;
61 extern const struct brw_tracked_state brw_sf_unit;
62 extern const struct brw_tracked_state brw_sf_vp;
63 extern const struct brw_tracked_state brw_vs_samplers;
64 extern const struct brw_tracked_state brw_tcs_samplers;
65 extern const struct brw_tracked_state brw_tes_samplers;
66 extern const struct brw_tracked_state brw_gs_samplers;
67 extern const struct brw_tracked_state brw_cs_samplers;
68 extern const struct brw_tracked_state brw_cs_texture_surfaces;
69 extern const struct brw_tracked_state brw_vs_ubo_surfaces;
70 extern const struct brw_tracked_state brw_vs_abo_surfaces;
71 extern const struct brw_tracked_state brw_vs_image_surfaces;
72 extern const struct brw_tracked_state brw_tcs_ubo_surfaces;
73 extern const struct brw_tracked_state brw_tcs_abo_surfaces;
74 extern const struct brw_tracked_state brw_tcs_image_surfaces;
75 extern const struct brw_tracked_state brw_tes_ubo_surfaces;
76 extern const struct brw_tracked_state brw_tes_abo_surfaces;
77 extern const struct brw_tracked_state brw_tes_image_surfaces;
78 extern const struct brw_tracked_state brw_gs_ubo_surfaces;
79 extern const struct brw_tracked_state brw_gs_abo_surfaces;
80 extern const struct brw_tracked_state brw_gs_image_surfaces;
81 extern const struct brw_tracked_state brw_renderbuffer_surfaces;
82 extern const struct brw_tracked_state brw_renderbuffer_read_surfaces;
83 extern const struct brw_tracked_state brw_texture_surfaces;
84 extern const struct brw_tracked_state brw_wm_binding_table;
85 extern const struct brw_tracked_state brw_gs_binding_table;
86 extern const struct brw_tracked_state brw_tes_binding_table;
87 extern const struct brw_tracked_state brw_tcs_binding_table;
88 extern const struct brw_tracked_state brw_vs_binding_table;
89 extern const struct brw_tracked_state brw_wm_ubo_surfaces;
90 extern const struct brw_tracked_state brw_wm_abo_surfaces;
91 extern const struct brw_tracked_state brw_wm_image_surfaces;
92 extern const struct brw_tracked_state brw_cs_ubo_surfaces;
93 extern const struct brw_tracked_state brw_cs_abo_surfaces;
94 extern const struct brw_tracked_state brw_cs_image_surfaces;
95 extern const struct brw_tracked_state brw_wm_unit;
96
97 extern const struct brw_tracked_state brw_psp_urb_cbs;
98
99 extern const struct brw_tracked_state brw_indices;
100 extern const struct brw_tracked_state brw_index_buffer;
101 extern const struct brw_tracked_state gen7_cs_push_constants;
102 extern const struct brw_tracked_state gen6_binding_table_pointers;
103 extern const struct brw_tracked_state gen6_gs_binding_table;
104 extern const struct brw_tracked_state gen6_renderbuffer_surfaces;
105 extern const struct brw_tracked_state gen6_sampler_state;
106 extern const struct brw_tracked_state gen6_sol_surface;
107 extern const struct brw_tracked_state gen6_sf_vp;
108 extern const struct brw_tracked_state gen6_urb;
109 extern const struct brw_tracked_state gen7_depthbuffer;
110 extern const struct brw_tracked_state gen7_l3_state;
111 extern const struct brw_tracked_state gen7_push_constant_space;
112 extern const struct brw_tracked_state gen7_urb;
113 extern const struct brw_tracked_state gen8_pma_fix;
114 extern const struct brw_tracked_state brw_cs_work_groups_surface;
115
116 static inline bool
117 brw_state_dirty(const struct brw_context *brw,
118 GLuint mesa_flags, uint64_t brw_flags)
119 {
120 return ((brw->NewGLState & mesa_flags) |
121 (brw->ctx.NewDriverState & brw_flags)) != 0;
122 }
123
124 /* brw_binding_tables.c */
125 void brw_upload_binding_table(struct brw_context *brw,
126 uint32_t packet_name,
127 const struct brw_stage_prog_data *prog_data,
128 struct brw_stage_state *stage_state);
129
130 /* brw_misc_state.c */
131 void brw_upload_invariant_state(struct brw_context *brw);
132 uint32_t
133 brw_depthbuffer_format(struct brw_context *brw);
134
135 uint32_t
136 brw_convert_depth_value(mesa_format format, float value);
137
138 void brw_upload_state_base_address(struct brw_context *brw);
139
140 /* gen8_depth_state.c */
141 void gen8_write_pma_stall_bits(struct brw_context *brw,
142 uint32_t pma_stall_bits);
143
144 /***********************************************************************
145 * brw_state.c
146 */
147 void brw_upload_render_state(struct brw_context *brw);
148 void brw_render_state_finished(struct brw_context *brw);
149 void brw_upload_compute_state(struct brw_context *brw);
150 void brw_compute_state_finished(struct brw_context *brw);
151 void brw_init_state(struct brw_context *brw);
152 void brw_destroy_state(struct brw_context *brw);
153 void brw_emit_select_pipeline(struct brw_context *brw,
154 enum brw_pipeline pipeline);
155
156 static inline void
157 brw_select_pipeline(struct brw_context *brw, enum brw_pipeline pipeline)
158 {
159 if (unlikely(brw->last_pipeline != pipeline)) {
160 assert(pipeline < BRW_NUM_PIPELINES);
161 brw_emit_select_pipeline(brw, pipeline);
162 brw->last_pipeline = pipeline;
163 }
164 }
165
166 /***********************************************************************
167 * brw_program_cache.c
168 */
169
170 void brw_upload_cache(struct brw_cache *cache,
171 enum brw_cache_id cache_id,
172 const void *key,
173 GLuint key_sz,
174 const void *data,
175 GLuint data_sz,
176 const void *aux,
177 GLuint aux_sz,
178 uint32_t *out_offset, void *out_aux);
179
180 bool brw_search_cache(struct brw_cache *cache,
181 enum brw_cache_id cache_id,
182 const void *key,
183 GLuint key_size,
184 uint32_t *inout_offset, void *inout_aux);
185
186 const void *brw_find_previous_compile(struct brw_cache *cache,
187 enum brw_cache_id cache_id,
188 unsigned program_string_id);
189
190 void brw_program_cache_check_size(struct brw_context *brw);
191
192 void brw_init_caches( struct brw_context *brw );
193 void brw_destroy_caches( struct brw_context *brw );
194
195 void brw_print_program_cache(struct brw_context *brw);
196
197 /***********************************************************************
198 * brw_state_batch.c
199 */
200 #define BRW_BATCH_STRUCT(brw, s) \
201 intel_batchbuffer_data(brw, (s), sizeof(*(s)), RENDER_RING)
202
203 void *brw_state_batch(struct brw_context *brw,
204 int size, int alignment, uint32_t *out_offset);
205 uint32_t brw_state_batch_size(struct brw_context *brw, uint32_t offset);
206
207 /* brw_wm_surface_state.c */
208 void gen4_init_vtable_surface_functions(struct brw_context *brw);
209 uint32_t brw_get_surface_tiling_bits(uint32_t tiling);
210 uint32_t brw_get_surface_num_multisamples(unsigned num_samples);
211 enum isl_format brw_isl_format_for_mesa_format(mesa_format mesa_format);
212
213 GLuint translate_tex_target(GLenum target);
214
215 enum isl_format translate_tex_format(struct brw_context *brw,
216 mesa_format mesa_format,
217 GLenum srgb_decode);
218
219 int brw_get_texture_swizzle(const struct gl_context *ctx,
220 const struct gl_texture_object *t);
221
222 void brw_emit_buffer_surface_state(struct brw_context *brw,
223 uint32_t *out_offset,
224 struct brw_bo *bo,
225 unsigned buffer_offset,
226 unsigned surface_format,
227 unsigned buffer_size,
228 unsigned pitch,
229 bool rw);
230
231 void brw_update_texture_surface(struct gl_context *ctx,
232 unsigned unit, uint32_t *surf_offset,
233 bool for_gather, uint32_t plane);
234
235 uint32_t brw_update_renderbuffer_surface(struct brw_context *brw,
236 struct gl_renderbuffer *rb,
237 uint32_t flags, unsigned unit,
238 uint32_t surf_index);
239
240 void brw_update_renderbuffer_surfaces(struct brw_context *brw,
241 const struct gl_framebuffer *fb,
242 uint32_t render_target_start,
243 uint32_t *surf_offset);
244
245 /* gen7_wm_surface_state.c */
246 void gen7_check_surface_setup(uint32_t *surf, bool is_render_target);
247 void gen7_init_vtable_surface_functions(struct brw_context *brw);
248
249 /* gen8_surface_state.c */
250
251 void gen8_init_vtable_surface_functions(struct brw_context *brw);
252
253 /* brw_sampler_state.c */
254 void brw_emit_sampler_state(struct brw_context *brw,
255 uint32_t *sampler_state,
256 uint32_t batch_offset_for_sampler_state,
257 unsigned min_filter,
258 unsigned mag_filter,
259 unsigned mip_filter,
260 unsigned max_anisotropy,
261 unsigned address_rounding,
262 unsigned wrap_s,
263 unsigned wrap_t,
264 unsigned wrap_r,
265 unsigned base_level,
266 unsigned min_lod,
267 unsigned max_lod,
268 int lod_bias,
269 unsigned shadow_function,
270 bool non_normalized_coordinates,
271 uint32_t border_color_offset);
272
273 /* gen6_surface_state.c */
274 void gen6_init_vtable_surface_functions(struct brw_context *brw);
275
276 /* brw_vs_surface_state.c */
277 void
278 brw_upload_pull_constants(struct brw_context *brw,
279 GLbitfield64 brw_new_constbuf,
280 const struct gl_program *prog,
281 struct brw_stage_state *stage_state,
282 const struct brw_stage_prog_data *prog_data);
283
284 /* gen7_vs_state.c */
285 void
286 gen7_upload_constant_state(struct brw_context *brw,
287 const struct brw_stage_state *stage_state,
288 bool active, unsigned opcode);
289
290 /* brw_clip.c */
291 void brw_upload_clip_prog(struct brw_context *brw);
292
293 /* brw_sf.c */
294 void brw_upload_sf_prog(struct brw_context *brw);
295
296 bool brw_is_drawing_points(const struct brw_context *brw);
297 bool brw_is_drawing_lines(const struct brw_context *brw);
298
299 /* gen7_l3_state.c */
300 void
301 gen7_restore_default_l3_config(struct brw_context *brw);
302
303 static inline bool
304 use_state_point_size(const struct brw_context *brw)
305 {
306 const struct gl_context *ctx = &brw->ctx;
307
308 /* Section 14.4 (Points) of the OpenGL 4.5 specification says:
309 *
310 * "If program point size mode is enabled, the derived point size is
311 * taken from the (potentially clipped) shader built-in gl_PointSize
312 * written by:
313 *
314 * * the geometry shader, if active;
315 * * the tessellation evaluation shader, if active and no
316 * geometry shader is active;
317 * * the vertex shader, otherwise
318 *
319 * and clamped to the implementation-dependent point size range. If
320 * the value written to gl_PointSize is less than or equal to zero,
321 * or if no value was written to gl_PointSize, results are undefined.
322 * If program point size mode is disabled, the derived point size is
323 * specified with the command
324 *
325 * void PointSize(float size);
326 *
327 * size specifies the requested size of a point. The default value
328 * is 1.0."
329 *
330 * The rules for GLES come from the ES 3.2, OES_geometry_point_size, and
331 * OES_tessellation_point_size specifications. To summarize: if the last
332 * stage before rasterization is a GS or TES, then use gl_PointSize from
333 * the shader if written. Otherwise, use 1.0. If the last stage is a
334 * vertex shader, use gl_PointSize, or it is undefined.
335 *
336 * We can combine these rules into a single condition for both APIs.
337 * Using the state point size when the last shader stage doesn't write
338 * gl_PointSize satisfies GL's requirements, as it's undefined. Because
339 * ES doesn't have a PointSize() command, the state point size will
340 * remain 1.0, satisfying the ES default value in the GS/TES case, and
341 * the VS case (1.0 works for "undefined"). Mesa sets the program point
342 * mode flag to always-enabled in ES, so we can safely check that, and
343 * it'll be ignored for ES.
344 *
345 * _NEW_PROGRAM | _NEW_POINT
346 * BRW_NEW_VUE_MAP_GEOM_OUT
347 */
348 return (!ctx->VertexProgram.PointSizeEnabled && !ctx->Point._Attenuated) ||
349 (brw->vue_map_geom_out.slots_valid & VARYING_BIT_PSIZ) == 0;
350 }
351
352 void brw_copy_pipeline_atoms(struct brw_context *brw,
353 enum brw_pipeline pipeline,
354 const struct brw_tracked_state **atoms,
355 int num_atoms);
356 void gen4_init_atoms(struct brw_context *brw);
357 void gen45_init_atoms(struct brw_context *brw);
358 void gen5_init_atoms(struct brw_context *brw);
359 void gen6_init_atoms(struct brw_context *brw);
360 void gen7_init_atoms(struct brw_context *brw);
361 void gen75_init_atoms(struct brw_context *brw);
362 void gen8_init_atoms(struct brw_context *brw);
363 void gen9_init_atoms(struct brw_context *brw);
364 void gen10_init_atoms(struct brw_context *brw);
365
366 void upload_gs_state_for_tf(struct brw_context *brw);
367
368 /* Memory Object Control State:
369 * Specifying zero for L3 means "uncached in L3", at least on Haswell
370 * and Baytrail, since there are no PTE flags for setting L3 cacheability.
371 * On Ivybridge, the PTEs do have a cache-in-L3 bit, so setting MOCS to 0
372 * may still respect that.
373 */
374 #define GEN7_MOCS_L3 1
375
376 /* Ivybridge only: cache in LLC.
377 * Specifying zero here means to use the PTE values set by the kernel;
378 * non-zero overrides the PTE values.
379 */
380 #define IVB_MOCS_LLC (1 << 1)
381
382 /* Baytrail only: snoop in CPU cache */
383 #define BYT_MOCS_SNOOP (1 << 1)
384
385 /* Haswell only: LLC/eLLC controls (write-back or uncached).
386 * Specifying zero here means to use the PTE values set by the kernel,
387 * which is useful since it offers additional control (write-through
388 * cacheing and age). Non-zero overrides the PTE values.
389 */
390 #define HSW_MOCS_UC_LLC_UC_ELLC (1 << 1)
391 #define HSW_MOCS_WB_LLC_WB_ELLC (2 << 1)
392 #define HSW_MOCS_UC_LLC_WB_ELLC (3 << 1)
393
394 /* Broadwell: these defines always use all available caches (L3, LLC, eLLC),
395 * and let you force write-back (WB) or write-through (WT) caching, or leave
396 * it up to the page table entry (PTE) specified by the kernel.
397 */
398 #define BDW_MOCS_WB 0x78
399 #define BDW_MOCS_WT 0x58
400 #define BDW_MOCS_PTE 0x18
401
402 /* Skylake: MOCS is now an index into an array of 62 different caching
403 * configurations programmed by the kernel.
404 */
405 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
406 #define SKL_MOCS_WB (2 << 1)
407 /* TC=LLC/eLLC, LeCC=PTE, LRUM=3, L3CC=WB */
408 #define SKL_MOCS_PTE (1 << 1)
409
410 /* Cannonlake: MOCS is now an index into an array of 62 different caching
411 * configurations programmed by the kernel.
412 */
413 /* TC=LLC/eLLC, LeCC=WB, LRUM=3, L3CC=WB */
414 #define CNL_MOCS_WB (2 << 1)
415 /* TC=LLC/eLLC, LeCC=PTE, LRUM=3, L3CC=WB */
416 #define CNL_MOCS_PTE (1 << 1)
417
418 #ifdef __cplusplus
419 }
420 #endif
421
422 #endif