10c0c62202703e906e1725264e085102b200e7cd
[mesa.git] / src / mesa / drivers / dri / i965 / brw_structs.h
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics (http://www.tungstengraphics.com) to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keith@tungstengraphics.com>
30 */
31
32
33 #ifndef BRW_STRUCTS_H
34 #define BRW_STRUCTS_H
35
36
37 /** Number of general purpose registers (VS, WM, etc) */
38 #define BRW_MAX_GRF 128
39
40 /** Number of message register file registers */
41 #define BRW_MAX_MRF 16
42
43
44 /* Command packets:
45 */
46 struct header
47 {
48 GLuint length:16;
49 GLuint opcode:16;
50 };
51
52
53 union header_union
54 {
55 struct header bits;
56 GLuint dword;
57 };
58
59 struct brw_3d_control
60 {
61 struct
62 {
63 GLuint length:8;
64 GLuint notify_enable:1;
65 GLuint pad:3;
66 GLuint wc_flush_enable:1;
67 GLuint depth_stall_enable:1;
68 GLuint operation:2;
69 GLuint opcode:16;
70 } header;
71
72 struct
73 {
74 GLuint pad:2;
75 GLuint dest_addr_type:1;
76 GLuint dest_addr:29;
77 } dest;
78
79 GLuint dword2;
80 GLuint dword3;
81 };
82
83
84 struct brw_3d_primitive
85 {
86 struct
87 {
88 GLuint length:8;
89 GLuint pad:2;
90 GLuint topology:5;
91 GLuint indexed:1;
92 GLuint opcode:16;
93 } header;
94
95 GLuint verts_per_instance;
96 GLuint start_vert_location;
97 GLuint instance_count;
98 GLuint start_instance_location;
99 GLuint base_vert_location;
100 };
101
102 /* These seem to be passed around as function args, so it works out
103 * better to keep them as #defines:
104 */
105 #define BRW_FLUSH_READ_CACHE 0x1
106 #define BRW_FLUSH_STATE_CACHE 0x2
107 #define BRW_INHIBIT_FLUSH_RENDER_CACHE 0x4
108 #define BRW_FLUSH_SNAPSHOT_COUNTERS 0x8
109
110 struct brw_mi_flush
111 {
112 GLuint flags:4;
113 GLuint pad:12;
114 GLuint opcode:16;
115 };
116
117 struct brw_vf_statistics
118 {
119 GLuint statistics_enable:1;
120 GLuint pad:15;
121 GLuint opcode:16;
122 };
123
124
125
126 struct brw_binding_table_pointers
127 {
128 struct header header;
129 GLuint vs;
130 GLuint gs;
131 GLuint clp;
132 GLuint sf;
133 GLuint wm;
134 };
135
136
137 struct brw_blend_constant_color
138 {
139 struct header header;
140 GLfloat blend_constant_color[4];
141 };
142
143
144 struct brw_depthbuffer
145 {
146 union header_union header;
147
148 union {
149 struct {
150 GLuint pitch:18;
151 GLuint format:3;
152 GLuint pad:2;
153 GLuint software_tiled_rendering_mode:2;
154 GLuint depth_offset_disable:1;
155 GLuint tile_walk:1;
156 GLuint tiled_surface:1;
157 GLuint pad2:1;
158 GLuint surface_type:3;
159 } bits;
160 GLuint dword;
161 } dword1;
162
163 GLuint dword2_base_addr;
164
165 union {
166 struct {
167 GLuint pad:1;
168 GLuint mipmap_layout:1;
169 GLuint lod:4;
170 GLuint width:13;
171 GLuint height:13;
172 } bits;
173 GLuint dword;
174 } dword3;
175
176 union {
177 struct {
178 GLuint pad:10;
179 GLuint min_array_element:11;
180 GLuint depth:11;
181 } bits;
182 GLuint dword;
183 } dword4;
184 };
185
186 struct brw_depthbuffer_g4x
187 {
188 union header_union header;
189
190 union {
191 struct {
192 GLuint pitch:18;
193 GLuint format:3;
194 GLuint pad:2;
195 GLuint software_tiled_rendering_mode:2;
196 GLuint depth_offset_disable:1;
197 GLuint tile_walk:1;
198 GLuint tiled_surface:1;
199 GLuint pad2:1;
200 GLuint surface_type:3;
201 } bits;
202 GLuint dword;
203 } dword1;
204
205 GLuint dword2_base_addr;
206
207 union {
208 struct {
209 GLuint pad:1;
210 GLuint mipmap_layout:1;
211 GLuint lod:4;
212 GLuint width:13;
213 GLuint height:13;
214 } bits;
215 GLuint dword;
216 } dword3;
217
218 union {
219 struct {
220 GLuint pad:10;
221 GLuint min_array_element:11;
222 GLuint depth:11;
223 } bits;
224 GLuint dword;
225 } dword4;
226
227 union {
228 struct {
229 GLuint xoffset:16;
230 GLuint yoffset:16;
231 } bits;
232 GLuint dword;
233 } dword5; /* NEW in Integrated Graphics Device */
234 };
235
236 struct brw_drawrect
237 {
238 struct header header;
239 GLuint xmin:16;
240 GLuint ymin:16;
241 GLuint xmax:16;
242 GLuint ymax:16;
243 GLuint xorg:16;
244 GLuint yorg:16;
245 };
246
247
248
249
250 struct brw_global_depth_offset_clamp
251 {
252 struct header header;
253 GLfloat depth_offset_clamp;
254 };
255
256 struct brw_indexbuffer
257 {
258 union {
259 struct
260 {
261 GLuint length:8;
262 GLuint index_format:2;
263 GLuint cut_index_enable:1;
264 GLuint pad:5;
265 GLuint opcode:16;
266 } bits;
267 GLuint dword;
268
269 } header;
270
271 GLuint buffer_start;
272 GLuint buffer_end;
273 };
274
275 /* NEW in Integrated Graphics Device */
276 struct brw_aa_line_parameters
277 {
278 struct header header;
279
280 struct {
281 GLuint aa_coverage_scope:8;
282 GLuint pad0:8;
283 GLuint aa_coverage_bias:8;
284 GLuint pad1:8;
285 } bits0;
286
287 struct {
288 GLuint aa_coverage_endcap_slope:8;
289 GLuint pad0:8;
290 GLuint aa_coverage_endcap_bias:8;
291 GLuint pad1:8;
292 } bits1;
293 };
294
295 struct brw_line_stipple
296 {
297 struct header header;
298
299 struct
300 {
301 GLuint pattern:16;
302 GLuint pad:16;
303 } bits0;
304
305 struct
306 {
307 GLuint repeat_count:9;
308 GLuint pad:7;
309 GLuint inverse_repeat_count:16;
310 } bits1;
311 };
312
313
314 struct brw_pipelined_state_pointers
315 {
316 struct header header;
317
318 struct {
319 GLuint pad:5;
320 GLuint offset:27; /* Offset from GENERAL_STATE_BASE */
321 } vs;
322
323 struct
324 {
325 GLuint enable:1;
326 GLuint pad:4;
327 GLuint offset:27; /* Offset from GENERAL_STATE_BASE */
328 } gs;
329
330 struct
331 {
332 GLuint enable:1;
333 GLuint pad:4;
334 GLuint offset:27; /* Offset from GENERAL_STATE_BASE */
335 } clp;
336
337 struct
338 {
339 GLuint pad:5;
340 GLuint offset:27; /* Offset from GENERAL_STATE_BASE */
341 } sf;
342
343 struct
344 {
345 GLuint pad:5;
346 GLuint offset:27; /* Offset from GENERAL_STATE_BASE */
347 } wm;
348
349 struct
350 {
351 GLuint pad:5;
352 GLuint offset:27; /* Offset from GENERAL_STATE_BASE. KW: check me! */
353 } cc;
354 };
355
356
357 struct brw_polygon_stipple_offset
358 {
359 struct header header;
360
361 struct {
362 GLuint y_offset:5;
363 GLuint pad:3;
364 GLuint x_offset:5;
365 GLuint pad0:19;
366 } bits0;
367 };
368
369
370
371 struct brw_polygon_stipple
372 {
373 struct header header;
374 GLuint stipple[32];
375 };
376
377
378
379 struct brw_pipeline_select
380 {
381 struct
382 {
383 GLuint pipeline_select:1;
384 GLuint pad:15;
385 GLuint opcode:16;
386 } header;
387 };
388
389
390 struct brw_pipe_control
391 {
392 struct
393 {
394 GLuint length:8;
395 GLuint notify_enable:1;
396 GLuint texture_cache_flush_enable:1;
397 GLuint indirect_state_pointers_disable:1;
398 GLuint instruction_state_cache_flush_enable:1;
399 GLuint write_cache_flush_enable:1;
400 GLuint depth_stall_enable:1;
401 GLuint post_sync_operation:2;
402
403 GLuint opcode:16;
404 } header;
405
406 struct
407 {
408 GLuint pad:2;
409 GLuint dest_addr_type:1;
410 GLuint dest_addr:29;
411 } bits1;
412
413 GLuint data0;
414 GLuint data1;
415 };
416
417
418 struct brw_urb_fence
419 {
420 struct
421 {
422 GLuint length:8;
423 GLuint vs_realloc:1;
424 GLuint gs_realloc:1;
425 GLuint clp_realloc:1;
426 GLuint sf_realloc:1;
427 GLuint vfe_realloc:1;
428 GLuint cs_realloc:1;
429 GLuint pad:2;
430 GLuint opcode:16;
431 } header;
432
433 struct
434 {
435 GLuint vs_fence:10;
436 GLuint gs_fence:10;
437 GLuint clp_fence:10;
438 GLuint pad:2;
439 } bits0;
440
441 struct
442 {
443 GLuint sf_fence:10;
444 GLuint vf_fence:10;
445 GLuint cs_fence:11;
446 GLuint pad:1;
447 } bits1;
448 };
449
450 struct brw_cs_urb_state
451 {
452 struct header header;
453
454 struct
455 {
456 GLuint nr_urb_entries:3;
457 GLuint pad:1;
458 GLuint urb_entry_size:5;
459 GLuint pad0:23;
460 } bits0;
461 };
462
463 struct brw_constant_buffer
464 {
465 struct
466 {
467 GLuint length:8;
468 GLuint valid:1;
469 GLuint pad:7;
470 GLuint opcode:16;
471 } header;
472
473 struct
474 {
475 GLuint buffer_length:6;
476 GLuint buffer_address:26;
477 } bits0;
478 };
479
480 struct brw_state_base_address
481 {
482 struct header header;
483
484 struct
485 {
486 GLuint modify_enable:1;
487 GLuint pad:4;
488 GLuint general_state_address:27;
489 } bits0;
490
491 struct
492 {
493 GLuint modify_enable:1;
494 GLuint pad:4;
495 GLuint surface_state_address:27;
496 } bits1;
497
498 struct
499 {
500 GLuint modify_enable:1;
501 GLuint pad:4;
502 GLuint indirect_object_state_address:27;
503 } bits2;
504
505 struct
506 {
507 GLuint modify_enable:1;
508 GLuint pad:11;
509 GLuint general_state_upper_bound:20;
510 } bits3;
511
512 struct
513 {
514 GLuint modify_enable:1;
515 GLuint pad:11;
516 GLuint indirect_object_state_upper_bound:20;
517 } bits4;
518 };
519
520 struct brw_state_prefetch
521 {
522 struct header header;
523
524 struct
525 {
526 GLuint prefetch_count:3;
527 GLuint pad:3;
528 GLuint prefetch_pointer:26;
529 } bits0;
530 };
531
532 struct brw_system_instruction_pointer
533 {
534 struct header header;
535
536 struct
537 {
538 GLuint pad:4;
539 GLuint system_instruction_pointer:28;
540 } bits0;
541 };
542
543
544
545
546 /* State structs for the various fixed function units:
547 */
548
549
550 struct thread0
551 {
552 GLuint pad0:1;
553 GLuint grf_reg_count:3;
554 GLuint pad1:2;
555 GLuint kernel_start_pointer:26; /* Offset from GENERAL_STATE_BASE */
556 };
557
558 struct thread1
559 {
560 GLuint ext_halt_exception_enable:1;
561 GLuint sw_exception_enable:1;
562 GLuint mask_stack_exception_enable:1;
563 GLuint timeout_exception_enable:1;
564 GLuint illegal_op_exception_enable:1;
565 GLuint pad0:3;
566 GLuint depth_coef_urb_read_offset:6; /* WM only */
567 GLuint pad1:2;
568 GLuint floating_point_mode:1;
569 GLuint thread_priority:1;
570 GLuint binding_table_entry_count:8;
571 GLuint pad3:5;
572 GLuint single_program_flow:1;
573 };
574
575 struct thread2
576 {
577 GLuint per_thread_scratch_space:4;
578 GLuint pad0:6;
579 GLuint scratch_space_base_pointer:22;
580 };
581
582
583 struct thread3
584 {
585 GLuint dispatch_grf_start_reg:4;
586 GLuint urb_entry_read_offset:6;
587 GLuint pad0:1;
588 GLuint urb_entry_read_length:6;
589 GLuint pad1:1;
590 GLuint const_urb_entry_read_offset:6;
591 GLuint pad2:1;
592 GLuint const_urb_entry_read_length:6;
593 GLuint pad3:1;
594 };
595
596
597
598 struct brw_clip_unit_state
599 {
600 struct thread0 thread0;
601 struct
602 {
603 GLuint pad0:7;
604 GLuint sw_exception_enable:1;
605 GLuint pad1:3;
606 GLuint mask_stack_exception_enable:1;
607 GLuint pad2:1;
608 GLuint illegal_op_exception_enable:1;
609 GLuint pad3:2;
610 GLuint floating_point_mode:1;
611 GLuint thread_priority:1;
612 GLuint binding_table_entry_count:8;
613 GLuint pad4:5;
614 GLuint single_program_flow:1;
615 } thread1;
616
617 struct thread2 thread2;
618 struct thread3 thread3;
619
620 struct
621 {
622 GLuint pad0:9;
623 GLuint gs_output_stats:1; /* not always */
624 GLuint stats_enable:1;
625 GLuint nr_urb_entries:7;
626 GLuint pad1:1;
627 GLuint urb_entry_allocation_size:5;
628 GLuint pad2:1;
629 GLuint max_threads:5; /* may be less */
630 GLuint pad3:2;
631 } thread4;
632
633 struct
634 {
635 GLuint pad0:13;
636 GLuint clip_mode:3;
637 GLuint userclip_enable_flags:8;
638 GLuint userclip_must_clip:1;
639 GLuint negative_w_clip_test:1;
640 GLuint guard_band_enable:1;
641 GLuint viewport_z_clip_enable:1;
642 GLuint viewport_xy_clip_enable:1;
643 GLuint vertex_position_space:1;
644 GLuint api_mode:1;
645 GLuint pad2:1;
646 } clip5;
647
648 struct
649 {
650 GLuint pad0:5;
651 GLuint clipper_viewport_state_ptr:27;
652 } clip6;
653
654
655 GLfloat viewport_xmin;
656 GLfloat viewport_xmax;
657 GLfloat viewport_ymin;
658 GLfloat viewport_ymax;
659 };
660
661 struct gen6_blend_state
662 {
663 struct {
664 GLuint dest_blend_factor:5;
665 GLuint source_blend_factor:5;
666 GLuint pad3:1;
667 GLuint blend_func:3;
668 GLuint pad2:1;
669 GLuint ia_dest_blend_factor:5;
670 GLuint ia_source_blend_factor:5;
671 GLuint pad1:1;
672 GLuint ia_blend_func:3;
673 GLuint pad0:1;
674 GLuint ia_blend_enable:1;
675 GLuint blend_enable:1;
676 } blend0;
677
678 struct {
679 GLuint post_blend_clamp_enable:1;
680 GLuint pre_blend_clamp_enable:1;
681 GLuint clamp_range:2;
682 GLuint pad0:4;
683 GLuint x_dither_offset:2;
684 GLuint y_dither_offset:2;
685 GLuint dither_enable:1;
686 GLuint alpha_test_func:3;
687 GLuint alpha_test_enable:1;
688 GLuint pad1:1;
689 GLuint logic_op_func:4;
690 GLuint logic_op_enable:1;
691 GLuint pad2:1;
692 GLuint write_disable_b:1;
693 GLuint write_disable_g:1;
694 GLuint write_disable_r:1;
695 GLuint write_disable_a:1;
696 GLuint pad3:1;
697 GLuint alpha_to_coverage_dither:1;
698 GLuint alpha_to_one:1;
699 GLuint alpha_to_coverage:1;
700 } blend1;
701 };
702
703 struct gen6_color_calc_state
704 {
705 struct {
706 GLuint alpha_test_format:1;
707 GLuint pad0:14;
708 GLuint round_disable:1;
709 GLuint bf_stencil_ref:8;
710 GLuint stencil_ref:8;
711 } cc0;
712
713 union {
714 GLfloat alpha_ref_f;
715 struct {
716 GLuint ui:8;
717 GLuint pad0:24;
718 } alpha_ref_fi;
719 } cc1;
720
721 GLfloat constant_r;
722 GLfloat constant_g;
723 GLfloat constant_b;
724 GLfloat constant_a;
725 };
726
727 struct gen6_depth_stencil_state
728 {
729 struct {
730 GLuint pad0:3;
731 GLuint bf_stencil_pass_depth_pass_op:3;
732 GLuint bf_stencil_pass_depth_fail_op:3;
733 GLuint bf_stencil_fail_op:3;
734 GLuint bf_stencil_func:3;
735 GLuint bf_stencil_enable:1;
736 GLuint pad1:2;
737 GLuint stencil_write_enable:1;
738 GLuint stencil_pass_depth_pass_op:3;
739 GLuint stencil_pass_depth_fail_op:3;
740 GLuint stencil_fail_op:3;
741 GLuint stencil_func:3;
742 GLuint stencil_enable:1;
743 } ds0;
744
745 struct {
746 GLuint bf_stencil_write_mask:8;
747 GLuint bf_stencil_test_mask:8;
748 GLuint stencil_write_mask:8;
749 GLuint stencil_test_mask:8;
750 } ds1;
751
752 struct {
753 GLuint pad0:25;
754 GLuint depth_write_enable:1;
755 GLuint depth_test_func:3;
756 GLuint pad1:1;
757 GLuint depth_test_enable:1;
758 } ds2;
759 };
760
761 struct brw_cc_unit_state
762 {
763 struct
764 {
765 GLuint pad0:3;
766 GLuint bf_stencil_pass_depth_pass_op:3;
767 GLuint bf_stencil_pass_depth_fail_op:3;
768 GLuint bf_stencil_fail_op:3;
769 GLuint bf_stencil_func:3;
770 GLuint bf_stencil_enable:1;
771 GLuint pad1:2;
772 GLuint stencil_write_enable:1;
773 GLuint stencil_pass_depth_pass_op:3;
774 GLuint stencil_pass_depth_fail_op:3;
775 GLuint stencil_fail_op:3;
776 GLuint stencil_func:3;
777 GLuint stencil_enable:1;
778 } cc0;
779
780
781 struct
782 {
783 GLuint bf_stencil_ref:8;
784 GLuint stencil_write_mask:8;
785 GLuint stencil_test_mask:8;
786 GLuint stencil_ref:8;
787 } cc1;
788
789
790 struct
791 {
792 GLuint logicop_enable:1;
793 GLuint pad0:10;
794 GLuint depth_write_enable:1;
795 GLuint depth_test_function:3;
796 GLuint depth_test:1;
797 GLuint bf_stencil_write_mask:8;
798 GLuint bf_stencil_test_mask:8;
799 } cc2;
800
801
802 struct
803 {
804 GLuint pad0:8;
805 GLuint alpha_test_func:3;
806 GLuint alpha_test:1;
807 GLuint blend_enable:1;
808 GLuint ia_blend_enable:1;
809 GLuint pad1:1;
810 GLuint alpha_test_format:1;
811 GLuint pad2:16;
812 } cc3;
813
814 struct
815 {
816 GLuint pad0:5;
817 GLuint cc_viewport_state_offset:27; /* Offset from GENERAL_STATE_BASE */
818 } cc4;
819
820 struct
821 {
822 GLuint pad0:2;
823 GLuint ia_dest_blend_factor:5;
824 GLuint ia_src_blend_factor:5;
825 GLuint ia_blend_function:3;
826 GLuint statistics_enable:1;
827 GLuint logicop_func:4;
828 GLuint pad1:11;
829 GLuint dither_enable:1;
830 } cc5;
831
832 struct
833 {
834 GLuint clamp_post_alpha_blend:1;
835 GLuint clamp_pre_alpha_blend:1;
836 GLuint clamp_range:2;
837 GLuint pad0:11;
838 GLuint y_dither_offset:2;
839 GLuint x_dither_offset:2;
840 GLuint dest_blend_factor:5;
841 GLuint src_blend_factor:5;
842 GLuint blend_function:3;
843 } cc6;
844
845 struct {
846 union {
847 GLfloat f;
848 GLubyte ub[4];
849 } alpha_ref;
850 } cc7;
851 };
852
853 struct brw_sf_unit_state
854 {
855 struct thread0 thread0;
856 struct thread1 thread1;
857 struct thread2 thread2;
858 struct thread3 thread3;
859
860 struct
861 {
862 GLuint pad0:10;
863 GLuint stats_enable:1;
864 GLuint nr_urb_entries:7;
865 GLuint pad1:1;
866 GLuint urb_entry_allocation_size:5;
867 GLuint pad2:1;
868 GLuint max_threads:6;
869 GLuint pad3:1;
870 } thread4;
871
872 struct
873 {
874 GLuint front_winding:1;
875 GLuint viewport_transform:1;
876 GLuint pad0:3;
877 GLuint sf_viewport_state_offset:27; /* Offset from GENERAL_STATE_BASE */
878 } sf5;
879
880 struct
881 {
882 GLuint pad0:9;
883 GLuint dest_org_vbias:4;
884 GLuint dest_org_hbias:4;
885 GLuint scissor:1;
886 GLuint disable_2x2_trifilter:1;
887 GLuint disable_zero_pix_trifilter:1;
888 GLuint point_rast_rule:2;
889 GLuint line_endcap_aa_region_width:2;
890 GLuint line_width:4;
891 GLuint fast_scissor_disable:1;
892 GLuint cull_mode:2;
893 GLuint aa_enable:1;
894 } sf6;
895
896 struct
897 {
898 GLuint point_size:11;
899 GLuint use_point_size_state:1;
900 GLuint subpixel_precision:1;
901 GLuint sprite_point:1;
902 GLuint pad0:10;
903 GLuint aa_line_distance_mode:1;
904 GLuint trifan_pv:2;
905 GLuint linestrip_pv:2;
906 GLuint tristrip_pv:2;
907 GLuint line_last_pixel_enable:1;
908 } sf7;
909
910 };
911
912
913 struct brw_gs_unit_state
914 {
915 struct thread0 thread0;
916 struct thread1 thread1;
917 struct thread2 thread2;
918 struct thread3 thread3;
919
920 struct
921 {
922 GLuint pad0:8;
923 GLuint rendering_enable:1; /* for IGDNG */
924 GLuint pad4:1;
925 GLuint stats_enable:1;
926 GLuint nr_urb_entries:7;
927 GLuint pad1:1;
928 GLuint urb_entry_allocation_size:5;
929 GLuint pad2:1;
930 GLuint max_threads:5;
931 GLuint pad3:2;
932 } thread4;
933
934 struct
935 {
936 GLuint sampler_count:3;
937 GLuint pad0:2;
938 GLuint sampler_state_pointer:27;
939 } gs5;
940
941
942 struct
943 {
944 GLuint max_vp_index:4;
945 GLuint pad0:12;
946 GLuint svbi_post_inc_value:10;
947 GLuint pad1:1;
948 GLuint svbi_post_inc_enable:1;
949 GLuint svbi_payload:1;
950 GLuint discard_adjaceny:1;
951 GLuint reorder_enable:1;
952 GLuint pad2:1;
953 } gs6;
954 };
955
956
957 struct brw_vs_unit_state
958 {
959 struct thread0 thread0;
960 struct thread1 thread1;
961 struct thread2 thread2;
962 struct thread3 thread3;
963
964 struct
965 {
966 GLuint pad0:10;
967 GLuint stats_enable:1;
968 GLuint nr_urb_entries:7;
969 GLuint pad1:1;
970 GLuint urb_entry_allocation_size:5;
971 GLuint pad2:1;
972 GLuint max_threads:6;
973 GLuint pad3:1;
974 } thread4;
975
976 struct
977 {
978 GLuint sampler_count:3;
979 GLuint pad0:2;
980 GLuint sampler_state_pointer:27;
981 } vs5;
982
983 struct
984 {
985 GLuint vs_enable:1;
986 GLuint vert_cache_disable:1;
987 GLuint pad0:30;
988 } vs6;
989 };
990
991
992 struct brw_wm_unit_state
993 {
994 struct thread0 thread0;
995 struct thread1 thread1;
996 struct thread2 thread2;
997 struct thread3 thread3;
998
999 struct {
1000 GLuint stats_enable:1;
1001 GLuint depth_buffer_clear:1;
1002 GLuint sampler_count:3;
1003 GLuint sampler_state_pointer:27;
1004 } wm4;
1005
1006 struct
1007 {
1008 GLuint enable_8_pix:1;
1009 GLuint enable_16_pix:1;
1010 GLuint enable_32_pix:1;
1011 GLuint enable_con_32_pix:1;
1012 GLuint enable_con_64_pix:1;
1013 GLuint pad0:5;
1014 GLuint legacy_global_depth_bias:1;
1015 GLuint line_stipple:1;
1016 GLuint depth_offset:1;
1017 GLuint polygon_stipple:1;
1018 GLuint line_aa_region_width:2;
1019 GLuint line_endcap_aa_region_width:2;
1020 GLuint early_depth_test:1;
1021 GLuint thread_dispatch_enable:1;
1022 GLuint program_uses_depth:1;
1023 GLuint program_computes_depth:1;
1024 GLuint program_uses_killpixel:1;
1025 GLuint legacy_line_rast: 1;
1026 GLuint transposed_urb_read_enable:1;
1027 GLuint max_threads:7;
1028 } wm5;
1029
1030 GLfloat global_depth_offset_constant;
1031 GLfloat global_depth_offset_scale;
1032
1033 /* for IGDNG only */
1034 struct {
1035 GLuint pad0:1;
1036 GLuint grf_reg_count_1:3;
1037 GLuint pad1:2;
1038 GLuint kernel_start_pointer_1:26;
1039 } wm8;
1040
1041 struct {
1042 GLuint pad0:1;
1043 GLuint grf_reg_count_2:3;
1044 GLuint pad1:2;
1045 GLuint kernel_start_pointer_2:26;
1046 } wm9;
1047
1048 struct {
1049 GLuint pad0:1;
1050 GLuint grf_reg_count_3:3;
1051 GLuint pad1:2;
1052 GLuint kernel_start_pointer_3:26;
1053 } wm10;
1054 };
1055
1056 struct brw_sampler_default_color {
1057 GLfloat color[4];
1058 };
1059
1060 struct brw_sampler_state
1061 {
1062
1063 struct
1064 {
1065 GLuint shadow_function:3;
1066 GLuint lod_bias:11;
1067 GLuint min_filter:3;
1068 GLuint mag_filter:3;
1069 GLuint mip_filter:2;
1070 GLuint base_level:5;
1071 GLuint pad:1;
1072 GLuint lod_preclamp:1;
1073 GLuint default_color_mode:1;
1074 GLuint pad0:1;
1075 GLuint disable:1;
1076 } ss0;
1077
1078 struct
1079 {
1080 GLuint r_wrap_mode:3;
1081 GLuint t_wrap_mode:3;
1082 GLuint s_wrap_mode:3;
1083 GLuint pad:3;
1084 GLuint max_lod:10;
1085 GLuint min_lod:10;
1086 } ss1;
1087
1088
1089 struct
1090 {
1091 GLuint pad:5;
1092 GLuint default_color_pointer:27;
1093 } ss2;
1094
1095 struct
1096 {
1097 GLuint pad:19;
1098 GLuint max_aniso:3;
1099 GLuint chroma_key_mode:1;
1100 GLuint chroma_key_index:2;
1101 GLuint chroma_key_enable:1;
1102 GLuint monochrome_filter_width:3;
1103 GLuint monochrome_filter_height:3;
1104 } ss3;
1105 };
1106
1107
1108 struct brw_clipper_viewport
1109 {
1110 GLfloat xmin;
1111 GLfloat xmax;
1112 GLfloat ymin;
1113 GLfloat ymax;
1114 };
1115
1116 struct brw_cc_viewport
1117 {
1118 GLfloat min_depth;
1119 GLfloat max_depth;
1120 };
1121
1122 struct brw_sf_viewport
1123 {
1124 struct {
1125 GLfloat m00;
1126 GLfloat m11;
1127 GLfloat m22;
1128 GLfloat m30;
1129 GLfloat m31;
1130 GLfloat m32;
1131 } viewport;
1132
1133 /* scissor coordinates are inclusive */
1134 struct {
1135 GLshort xmin;
1136 GLshort ymin;
1137 GLshort xmax;
1138 GLshort ymax;
1139 } scissor;
1140 };
1141
1142 /* Documented in the subsystem/shared-functions/sampler chapter...
1143 */
1144 struct brw_surface_state
1145 {
1146 struct {
1147 GLuint cube_pos_z:1;
1148 GLuint cube_neg_z:1;
1149 GLuint cube_pos_y:1;
1150 GLuint cube_neg_y:1;
1151 GLuint cube_pos_x:1;
1152 GLuint cube_neg_x:1;
1153 GLuint pad:4;
1154 GLuint mipmap_layout_mode:1;
1155 GLuint vert_line_stride_ofs:1;
1156 GLuint vert_line_stride:1;
1157 GLuint color_blend:1;
1158 GLuint writedisable_blue:1;
1159 GLuint writedisable_green:1;
1160 GLuint writedisable_red:1;
1161 GLuint writedisable_alpha:1;
1162 GLuint surface_format:9; /**< BRW_SURFACEFORMAT_x */
1163 GLuint data_return_format:1;
1164 GLuint pad0:1;
1165 GLuint surface_type:3; /**< BRW_SURFACE_1D/2D/3D/CUBE */
1166 } ss0;
1167
1168 struct {
1169 GLuint base_addr;
1170 } ss1;
1171
1172 struct {
1173 GLuint pad:2;
1174 GLuint mip_count:4;
1175 GLuint width:13;
1176 GLuint height:13;
1177 } ss2;
1178
1179 struct {
1180 GLuint tile_walk:1;
1181 GLuint tiled_surface:1;
1182 GLuint pad:1;
1183 GLuint pitch:18;
1184 GLuint depth:11;
1185 } ss3;
1186
1187 struct {
1188 GLuint multisample_position_palette_index:3;
1189 GLuint pad1:1;
1190 GLuint num_multisamples:3;
1191 GLuint pad0:1;
1192 GLuint render_target_view_extent:9;
1193 GLuint min_array_elt:11;
1194 GLuint min_lod:4;
1195 } ss4;
1196
1197 struct {
1198 GLuint pad1:16;
1199 GLuint llc_mapping:1;
1200 GLuint mlc_mapping:1;
1201 GLuint gfdt:1;
1202 GLuint gfdt_src:1;
1203 GLuint y_offset:4;
1204 GLuint pad0:1;
1205 GLuint x_offset:7;
1206 } ss5; /* New in G4X */
1207
1208 };
1209
1210
1211
1212 struct brw_vertex_buffer_state
1213 {
1214 struct {
1215 GLuint pitch:11;
1216 GLuint pad:15;
1217 GLuint access_type:1;
1218 GLuint vb_index:5;
1219 } vb0;
1220
1221 GLuint start_addr;
1222 GLuint max_index;
1223 #if 1
1224 GLuint instance_data_step_rate; /* not included for sequential/random vertices? */
1225 #endif
1226 };
1227
1228 #define BRW_VBP_MAX 17
1229
1230 struct brw_vb_array_state {
1231 struct header header;
1232 struct brw_vertex_buffer_state vb[BRW_VBP_MAX];
1233 };
1234
1235
1236 struct brw_vertex_element_state
1237 {
1238 struct
1239 {
1240 GLuint src_offset:11;
1241 GLuint pad:5;
1242 GLuint src_format:9;
1243 GLuint pad0:1;
1244 GLuint valid:1;
1245 GLuint vertex_buffer_index:5;
1246 } ve0;
1247
1248 struct
1249 {
1250 GLuint dst_offset:8;
1251 GLuint pad:8;
1252 GLuint vfcomponent3:4;
1253 GLuint vfcomponent2:4;
1254 GLuint vfcomponent1:4;
1255 GLuint vfcomponent0:4;
1256 } ve1;
1257 };
1258
1259 #define BRW_VEP_MAX 18
1260
1261 struct brw_vertex_element_packet {
1262 struct header header;
1263 struct brw_vertex_element_state ve[BRW_VEP_MAX]; /* note: less than _TNL_ATTRIB_MAX */
1264 };
1265
1266
1267 struct brw_urb_immediate {
1268 GLuint opcode:4;
1269 GLuint offset:6;
1270 GLuint swizzle_control:2;
1271 GLuint pad:1;
1272 GLuint allocate:1;
1273 GLuint used:1;
1274 GLuint complete:1;
1275 GLuint response_length:4;
1276 GLuint msg_length:4;
1277 GLuint msg_target:4;
1278 GLuint pad1:3;
1279 GLuint end_of_thread:1;
1280 };
1281
1282 /* Instruction format for the execution units:
1283 */
1284
1285 struct brw_instruction
1286 {
1287 struct
1288 {
1289 GLuint opcode:7;
1290 GLuint pad:1;
1291 GLuint access_mode:1;
1292 GLuint mask_control:1;
1293 GLuint dependency_control:2;
1294 GLuint compression_control:2;
1295 GLuint thread_control:2;
1296 GLuint predicate_control:4;
1297 GLuint predicate_inverse:1;
1298 GLuint execution_size:3;
1299 GLuint destreg__conditionalmod:4; /* destreg - send, conditionalmod - others */
1300 GLuint pad0:2;
1301 GLuint debug_control:1;
1302 GLuint saturate:1;
1303 } header;
1304
1305 union {
1306 struct
1307 {
1308 GLuint dest_reg_file:2;
1309 GLuint dest_reg_type:3;
1310 GLuint src0_reg_file:2;
1311 GLuint src0_reg_type:3;
1312 GLuint src1_reg_file:2;
1313 GLuint src1_reg_type:3;
1314 GLuint pad:1;
1315 GLuint dest_subreg_nr:5;
1316 GLuint dest_reg_nr:8;
1317 GLuint dest_horiz_stride:2;
1318 GLuint dest_address_mode:1;
1319 } da1;
1320
1321 struct
1322 {
1323 GLuint dest_reg_file:2;
1324 GLuint dest_reg_type:3;
1325 GLuint src0_reg_file:2;
1326 GLuint src0_reg_type:3;
1327 GLuint src1_reg_file:2; /* 0x00000c00 */
1328 GLuint src1_reg_type:3; /* 0x00007000 */
1329 GLuint pad:1;
1330 GLint dest_indirect_offset:10; /* offset against the deref'd address reg */
1331 GLuint dest_subreg_nr:3; /* subnr for the address reg a0.x */
1332 GLuint dest_horiz_stride:2;
1333 GLuint dest_address_mode:1;
1334 } ia1;
1335
1336 struct
1337 {
1338 GLuint dest_reg_file:2;
1339 GLuint dest_reg_type:3;
1340 GLuint src0_reg_file:2;
1341 GLuint src0_reg_type:3;
1342 GLuint src1_reg_file:2;
1343 GLuint src1_reg_type:3;
1344 GLuint pad:1;
1345 GLuint dest_writemask:4;
1346 GLuint dest_subreg_nr:1;
1347 GLuint dest_reg_nr:8;
1348 GLuint pad1:2;
1349 GLuint dest_address_mode:1;
1350 } da16;
1351
1352 struct
1353 {
1354 GLuint dest_reg_file:2;
1355 GLuint dest_reg_type:3;
1356 GLuint src0_reg_file:2;
1357 GLuint src0_reg_type:3;
1358 GLuint pad0:6;
1359 GLuint dest_writemask:4;
1360 GLint dest_indirect_offset:6;
1361 GLuint dest_subreg_nr:3;
1362 GLuint pad1:2;
1363 GLuint dest_address_mode:1;
1364 } ia16;
1365 } bits1;
1366
1367
1368 union {
1369 struct
1370 {
1371 GLuint src0_subreg_nr:5;
1372 GLuint src0_reg_nr:8;
1373 GLuint src0_abs:1;
1374 GLuint src0_negate:1;
1375 GLuint src0_address_mode:1;
1376 GLuint src0_horiz_stride:2;
1377 GLuint src0_width:3;
1378 GLuint src0_vert_stride:4;
1379 GLuint flag_reg_nr:1;
1380 GLuint pad:6;
1381 } da1;
1382
1383 struct
1384 {
1385 GLint src0_indirect_offset:10;
1386 GLuint src0_subreg_nr:3;
1387 GLuint src0_abs:1;
1388 GLuint src0_negate:1;
1389 GLuint src0_address_mode:1;
1390 GLuint src0_horiz_stride:2;
1391 GLuint src0_width:3;
1392 GLuint src0_vert_stride:4;
1393 GLuint flag_reg_nr:1;
1394 GLuint pad:6;
1395 } ia1;
1396
1397 struct
1398 {
1399 GLuint src0_swz_x:2;
1400 GLuint src0_swz_y:2;
1401 GLuint src0_subreg_nr:1;
1402 GLuint src0_reg_nr:8;
1403 GLuint src0_abs:1;
1404 GLuint src0_negate:1;
1405 GLuint src0_address_mode:1;
1406 GLuint src0_swz_z:2;
1407 GLuint src0_swz_w:2;
1408 GLuint pad0:1;
1409 GLuint src0_vert_stride:4;
1410 GLuint flag_reg_nr:1;
1411 GLuint pad1:6;
1412 } da16;
1413
1414 struct
1415 {
1416 GLuint src0_swz_x:2;
1417 GLuint src0_swz_y:2;
1418 GLint src0_indirect_offset:6;
1419 GLuint src0_subreg_nr:3;
1420 GLuint src0_abs:1;
1421 GLuint src0_negate:1;
1422 GLuint src0_address_mode:1;
1423 GLuint src0_swz_z:2;
1424 GLuint src0_swz_w:2;
1425 GLuint pad0:1;
1426 GLuint src0_vert_stride:4;
1427 GLuint flag_reg_nr:1;
1428 GLuint pad1:6;
1429 } ia16;
1430
1431 struct
1432 {
1433 GLuint pad:26;
1434 GLuint end_of_thread:1;
1435 GLuint pad1:1;
1436 GLuint sfid:4;
1437 } send_igdng; /* for IGDNG only */
1438
1439 } bits2;
1440
1441 union
1442 {
1443 struct
1444 {
1445 GLuint src1_subreg_nr:5;
1446 GLuint src1_reg_nr:8;
1447 GLuint src1_abs:1;
1448 GLuint src1_negate:1;
1449 GLuint src1_address_mode:1;
1450 GLuint src1_horiz_stride:2;
1451 GLuint src1_width:3;
1452 GLuint src1_vert_stride:4;
1453 GLuint pad0:7;
1454 } da1;
1455
1456 struct
1457 {
1458 GLuint src1_swz_x:2;
1459 GLuint src1_swz_y:2;
1460 GLuint src1_subreg_nr:1;
1461 GLuint src1_reg_nr:8;
1462 GLuint src1_abs:1;
1463 GLuint src1_negate:1;
1464 GLuint src1_address_mode:1;
1465 GLuint src1_swz_z:2;
1466 GLuint src1_swz_w:2;
1467 GLuint pad1:1;
1468 GLuint src1_vert_stride:4;
1469 GLuint pad2:7;
1470 } da16;
1471
1472 struct
1473 {
1474 GLint src1_indirect_offset:10;
1475 GLuint src1_subreg_nr:3;
1476 GLuint src1_abs:1;
1477 GLuint src1_negate:1;
1478 GLuint src1_address_mode:1;
1479 GLuint src1_horiz_stride:2;
1480 GLuint src1_width:3;
1481 GLuint src1_vert_stride:4;
1482 GLuint flag_reg_nr:1;
1483 GLuint pad1:6;
1484 } ia1;
1485
1486 struct
1487 {
1488 GLuint src1_swz_x:2;
1489 GLuint src1_swz_y:2;
1490 GLint src1_indirect_offset:6;
1491 GLuint src1_subreg_nr:3;
1492 GLuint src1_abs:1;
1493 GLuint src1_negate:1;
1494 GLuint pad0:1;
1495 GLuint src1_swz_z:2;
1496 GLuint src1_swz_w:2;
1497 GLuint pad1:1;
1498 GLuint src1_vert_stride:4;
1499 GLuint flag_reg_nr:1;
1500 GLuint pad2:6;
1501 } ia16;
1502
1503
1504 struct
1505 {
1506 GLint jump_count:16; /* note: signed */
1507 GLuint pop_count:4;
1508 GLuint pad0:12;
1509 } if_else;
1510
1511 struct {
1512 GLuint function:4;
1513 GLuint int_type:1;
1514 GLuint precision:1;
1515 GLuint saturate:1;
1516 GLuint data_type:1;
1517 GLuint pad0:8;
1518 GLuint response_length:4;
1519 GLuint msg_length:4;
1520 GLuint msg_target:4;
1521 GLuint pad1:3;
1522 GLuint end_of_thread:1;
1523 } math;
1524
1525 struct {
1526 GLuint function:4;
1527 GLuint int_type:1;
1528 GLuint precision:1;
1529 GLuint saturate:1;
1530 GLuint data_type:1;
1531 GLuint snapshot:1;
1532 GLuint pad0:10;
1533 GLuint header_present:1;
1534 GLuint response_length:5;
1535 GLuint msg_length:4;
1536 GLuint pad1:2;
1537 GLuint end_of_thread:1;
1538 } math_igdng;
1539
1540 struct {
1541 GLuint binding_table_index:8;
1542 GLuint sampler:4;
1543 GLuint return_format:2;
1544 GLuint msg_type:2;
1545 GLuint response_length:4;
1546 GLuint msg_length:4;
1547 GLuint msg_target:4;
1548 GLuint pad1:3;
1549 GLuint end_of_thread:1;
1550 } sampler;
1551
1552 struct {
1553 GLuint binding_table_index:8;
1554 GLuint sampler:4;
1555 GLuint msg_type:4;
1556 GLuint response_length:4;
1557 GLuint msg_length:4;
1558 GLuint msg_target:4;
1559 GLuint pad1:3;
1560 GLuint end_of_thread:1;
1561 } sampler_g4x;
1562
1563 struct {
1564 GLuint binding_table_index:8;
1565 GLuint sampler:4;
1566 GLuint msg_type:4;
1567 GLuint simd_mode:2;
1568 GLuint pad0:1;
1569 GLuint header_present:1;
1570 GLuint response_length:5;
1571 GLuint msg_length:4;
1572 GLuint pad1:2;
1573 GLuint end_of_thread:1;
1574 } sampler_igdng;
1575
1576 struct brw_urb_immediate urb;
1577
1578 struct {
1579 GLuint opcode:4;
1580 GLuint offset:6;
1581 GLuint swizzle_control:2;
1582 GLuint pad:1;
1583 GLuint allocate:1;
1584 GLuint used:1;
1585 GLuint complete:1;
1586 GLuint pad0:3;
1587 GLuint header_present:1;
1588 GLuint response_length:5;
1589 GLuint msg_length:4;
1590 GLuint pad1:2;
1591 GLuint end_of_thread:1;
1592 } urb_igdng;
1593
1594 struct {
1595 GLuint binding_table_index:8;
1596 GLuint msg_control:4;
1597 GLuint msg_type:2;
1598 GLuint target_cache:2;
1599 GLuint response_length:4;
1600 GLuint msg_length:4;
1601 GLuint msg_target:4;
1602 GLuint pad1:3;
1603 GLuint end_of_thread:1;
1604 } dp_read;
1605
1606 struct {
1607 GLuint binding_table_index:8;
1608 GLuint msg_control:3;
1609 GLuint msg_type:3;
1610 GLuint target_cache:2;
1611 GLuint pad0:3;
1612 GLuint header_present:1;
1613 GLuint response_length:5;
1614 GLuint msg_length:4;
1615 GLuint pad1:2;
1616 GLuint end_of_thread:1;
1617 } dp_read_igdng;
1618
1619 struct {
1620 GLuint binding_table_index:8;
1621 GLuint msg_control:3;
1622 GLuint pixel_scoreboard_clear:1;
1623 GLuint msg_type:3;
1624 GLuint send_commit_msg:1;
1625 GLuint response_length:4;
1626 GLuint msg_length:4;
1627 GLuint msg_target:4;
1628 GLuint pad1:3;
1629 GLuint end_of_thread:1;
1630 } dp_write;
1631
1632 struct {
1633 GLuint binding_table_index:8;
1634 GLuint msg_control:3;
1635 GLuint pixel_scoreboard_clear:1;
1636 GLuint msg_type:3;
1637 GLuint send_commit_msg:1;
1638 GLuint pad0:3;
1639 GLuint header_present:1;
1640 GLuint response_length:5;
1641 GLuint msg_length:4;
1642 GLuint pad1:2;
1643 GLuint end_of_thread:1;
1644 } dp_write_igdng;
1645
1646 struct {
1647 GLuint pad:16;
1648 GLuint response_length:4;
1649 GLuint msg_length:4;
1650 GLuint msg_target:4;
1651 GLuint pad1:3;
1652 GLuint end_of_thread:1;
1653 } generic;
1654
1655 struct {
1656 GLuint pad:19;
1657 GLuint header_present:1;
1658 GLuint response_length:5;
1659 GLuint msg_length:4;
1660 GLuint pad1:2;
1661 GLuint end_of_thread:1;
1662 } generic_igdng;
1663
1664 GLint d;
1665 GLuint ud;
1666 float f;
1667 } bits3;
1668 };
1669
1670
1671 #endif