i965: Rename brw_math to gen4_math.
[mesa.git] / src / mesa / drivers / dri / i965 / brw_vec4_generator.cpp
1 /* Copyright © 2011 Intel Corporation
2 *
3 * Permission is hereby granted, free of charge, to any person obtaining a
4 * copy of this software and associated documentation files (the "Software"),
5 * to deal in the Software without restriction, including without limitation
6 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
7 * and/or sell copies of the Software, and to permit persons to whom the
8 * Software is furnished to do so, subject to the following conditions:
9 *
10 * The above copyright notice and this permission notice (including the next
11 * paragraph) shall be included in all copies or substantial portions of the
12 * Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
20 * IN THE SOFTWARE.
21 */
22
23 #include "brw_vec4.h"
24 #include "brw_cfg.h"
25
26 extern "C" {
27 #include "brw_eu.h"
28 #include "main/macros.h"
29 #include "program/prog_print.h"
30 #include "program/prog_parameter.h"
31 };
32
33 namespace brw {
34
35 struct brw_reg
36 vec4_instruction::get_dst(void)
37 {
38 struct brw_reg brw_reg;
39
40 switch (dst.file) {
41 case GRF:
42 brw_reg = brw_vec8_grf(dst.reg + dst.reg_offset, 0);
43 brw_reg = retype(brw_reg, dst.type);
44 brw_reg.dw1.bits.writemask = dst.writemask;
45 break;
46
47 case MRF:
48 brw_reg = brw_message_reg(dst.reg + dst.reg_offset);
49 brw_reg = retype(brw_reg, dst.type);
50 brw_reg.dw1.bits.writemask = dst.writemask;
51 break;
52
53 case HW_REG:
54 assert(dst.type == dst.fixed_hw_reg.type);
55 brw_reg = dst.fixed_hw_reg;
56 break;
57
58 case BAD_FILE:
59 brw_reg = brw_null_reg();
60 break;
61
62 default:
63 assert(!"not reached");
64 brw_reg = brw_null_reg();
65 break;
66 }
67 return brw_reg;
68 }
69
70 struct brw_reg
71 vec4_instruction::get_src(const struct brw_vec4_prog_data *prog_data, int i)
72 {
73 struct brw_reg brw_reg;
74
75 switch (src[i].file) {
76 case GRF:
77 brw_reg = brw_vec8_grf(src[i].reg + src[i].reg_offset, 0);
78 brw_reg = retype(brw_reg, src[i].type);
79 brw_reg.dw1.bits.swizzle = src[i].swizzle;
80 if (src[i].abs)
81 brw_reg = brw_abs(brw_reg);
82 if (src[i].negate)
83 brw_reg = negate(brw_reg);
84 break;
85
86 case IMM:
87 switch (src[i].type) {
88 case BRW_REGISTER_TYPE_F:
89 brw_reg = brw_imm_f(src[i].imm.f);
90 break;
91 case BRW_REGISTER_TYPE_D:
92 brw_reg = brw_imm_d(src[i].imm.i);
93 break;
94 case BRW_REGISTER_TYPE_UD:
95 brw_reg = brw_imm_ud(src[i].imm.u);
96 break;
97 default:
98 assert(!"not reached");
99 brw_reg = brw_null_reg();
100 break;
101 }
102 break;
103
104 case UNIFORM:
105 brw_reg = stride(brw_vec4_grf(prog_data->dispatch_grf_start_reg +
106 (src[i].reg + src[i].reg_offset) / 2,
107 ((src[i].reg + src[i].reg_offset) % 2) * 4),
108 0, 4, 1);
109 brw_reg = retype(brw_reg, src[i].type);
110 brw_reg.dw1.bits.swizzle = src[i].swizzle;
111 if (src[i].abs)
112 brw_reg = brw_abs(brw_reg);
113 if (src[i].negate)
114 brw_reg = negate(brw_reg);
115
116 /* This should have been moved to pull constants. */
117 assert(!src[i].reladdr);
118 break;
119
120 case HW_REG:
121 assert(src[i].type == src[i].fixed_hw_reg.type);
122 brw_reg = src[i].fixed_hw_reg;
123 break;
124
125 case BAD_FILE:
126 /* Probably unused. */
127 brw_reg = brw_null_reg();
128 break;
129 case ATTR:
130 default:
131 assert(!"not reached");
132 brw_reg = brw_null_reg();
133 break;
134 }
135
136 return brw_reg;
137 }
138
139 vec4_generator::vec4_generator(struct brw_context *brw,
140 struct gl_shader_program *shader_prog,
141 struct gl_program *prog,
142 struct brw_vec4_prog_data *prog_data,
143 void *mem_ctx,
144 bool debug_flag)
145 : brw(brw), shader_prog(shader_prog), prog(prog), prog_data(prog_data),
146 mem_ctx(mem_ctx), debug_flag(debug_flag)
147 {
148 p = rzalloc(mem_ctx, struct brw_compile);
149 brw_init_compile(brw, p, mem_ctx);
150 }
151
152 vec4_generator::~vec4_generator()
153 {
154 }
155
156 void
157 vec4_generator::generate_math1_gen4(vec4_instruction *inst,
158 struct brw_reg dst,
159 struct brw_reg src)
160 {
161 gen4_math(p,
162 dst,
163 brw_math_function(inst->opcode),
164 inst->base_mrf,
165 src,
166 BRW_MATH_DATA_VECTOR,
167 BRW_MATH_PRECISION_FULL);
168 }
169
170 static void
171 check_gen6_math_src_arg(struct brw_reg src)
172 {
173 /* Source swizzles are ignored. */
174 assert(!src.abs);
175 assert(!src.negate);
176 assert(src.dw1.bits.swizzle == BRW_SWIZZLE_XYZW);
177 }
178
179 void
180 vec4_generator::generate_math1_gen6(vec4_instruction *inst,
181 struct brw_reg dst,
182 struct brw_reg src)
183 {
184 /* Can't do writemask because math can't be align16. */
185 assert(dst.dw1.bits.writemask == WRITEMASK_XYZW);
186 check_gen6_math_src_arg(src);
187
188 brw_set_default_access_mode(p, BRW_ALIGN_1);
189 gen6_math(p, dst, brw_math_function(inst->opcode), src, brw_null_reg());
190 brw_set_default_access_mode(p, BRW_ALIGN_16);
191 }
192
193 void
194 vec4_generator::generate_math2_gen7(vec4_instruction *inst,
195 struct brw_reg dst,
196 struct brw_reg src0,
197 struct brw_reg src1)
198 {
199 gen6_math(p, dst, brw_math_function(inst->opcode), src0, src1);
200 }
201
202 void
203 vec4_generator::generate_math2_gen6(vec4_instruction *inst,
204 struct brw_reg dst,
205 struct brw_reg src0,
206 struct brw_reg src1)
207 {
208 /* Can't do writemask because math can't be align16. */
209 assert(dst.dw1.bits.writemask == WRITEMASK_XYZW);
210 /* Source swizzles are ignored. */
211 check_gen6_math_src_arg(src0);
212 check_gen6_math_src_arg(src1);
213
214 brw_set_default_access_mode(p, BRW_ALIGN_1);
215 gen6_math(p, dst, brw_math_function(inst->opcode), src0, src1);
216 brw_set_default_access_mode(p, BRW_ALIGN_16);
217 }
218
219 void
220 vec4_generator::generate_math2_gen4(vec4_instruction *inst,
221 struct brw_reg dst,
222 struct brw_reg src0,
223 struct brw_reg src1)
224 {
225 /* From the Ironlake PRM, Volume 4, Part 1, Section 6.1.13
226 * "Message Payload":
227 *
228 * "Operand0[7]. For the INT DIV functions, this operand is the
229 * denominator."
230 * ...
231 * "Operand1[7]. For the INT DIV functions, this operand is the
232 * numerator."
233 */
234 bool is_int_div = inst->opcode != SHADER_OPCODE_POW;
235 struct brw_reg &op0 = is_int_div ? src1 : src0;
236 struct brw_reg &op1 = is_int_div ? src0 : src1;
237
238 brw_push_insn_state(p);
239 brw_set_default_saturate(p, false);
240 brw_set_default_predicate_control(p, BRW_PREDICATE_NONE);
241 brw_MOV(p, retype(brw_message_reg(inst->base_mrf + 1), op1.type), op1);
242 brw_pop_insn_state(p);
243
244 gen4_math(p,
245 dst,
246 brw_math_function(inst->opcode),
247 inst->base_mrf,
248 op0,
249 BRW_MATH_DATA_VECTOR,
250 BRW_MATH_PRECISION_FULL);
251 }
252
253 void
254 vec4_generator::generate_tex(vec4_instruction *inst,
255 struct brw_reg dst,
256 struct brw_reg src)
257 {
258 int msg_type = -1;
259
260 if (brw->gen >= 5) {
261 switch (inst->opcode) {
262 case SHADER_OPCODE_TEX:
263 case SHADER_OPCODE_TXL:
264 if (inst->shadow_compare) {
265 msg_type = GEN5_SAMPLER_MESSAGE_SAMPLE_LOD_COMPARE;
266 } else {
267 msg_type = GEN5_SAMPLER_MESSAGE_SAMPLE_LOD;
268 }
269 break;
270 case SHADER_OPCODE_TXD:
271 if (inst->shadow_compare) {
272 /* Gen7.5+. Otherwise, lowered by brw_lower_texture_gradients(). */
273 assert(brw->is_haswell);
274 msg_type = HSW_SAMPLER_MESSAGE_SAMPLE_DERIV_COMPARE;
275 } else {
276 msg_type = GEN5_SAMPLER_MESSAGE_SAMPLE_DERIVS;
277 }
278 break;
279 case SHADER_OPCODE_TXF:
280 msg_type = GEN5_SAMPLER_MESSAGE_SAMPLE_LD;
281 break;
282 case SHADER_OPCODE_TXF_CMS:
283 if (brw->gen >= 7)
284 msg_type = GEN7_SAMPLER_MESSAGE_SAMPLE_LD2DMS;
285 else
286 msg_type = GEN5_SAMPLER_MESSAGE_SAMPLE_LD;
287 break;
288 case SHADER_OPCODE_TXF_MCS:
289 assert(brw->gen >= 7);
290 msg_type = GEN7_SAMPLER_MESSAGE_SAMPLE_LD_MCS;
291 break;
292 case SHADER_OPCODE_TXS:
293 msg_type = GEN5_SAMPLER_MESSAGE_SAMPLE_RESINFO;
294 break;
295 case SHADER_OPCODE_TG4:
296 if (inst->shadow_compare) {
297 msg_type = GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_C;
298 } else {
299 msg_type = GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4;
300 }
301 break;
302 case SHADER_OPCODE_TG4_OFFSET:
303 if (inst->shadow_compare) {
304 msg_type = GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_PO_C;
305 } else {
306 msg_type = GEN7_SAMPLER_MESSAGE_SAMPLE_GATHER4_PO;
307 }
308 break;
309 default:
310 assert(!"should not get here: invalid vec4 texture opcode");
311 break;
312 }
313 } else {
314 switch (inst->opcode) {
315 case SHADER_OPCODE_TEX:
316 case SHADER_OPCODE_TXL:
317 if (inst->shadow_compare) {
318 msg_type = BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_LOD_COMPARE;
319 assert(inst->mlen == 3);
320 } else {
321 msg_type = BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_LOD;
322 assert(inst->mlen == 2);
323 }
324 break;
325 case SHADER_OPCODE_TXD:
326 /* There is no sample_d_c message; comparisons are done manually. */
327 msg_type = BRW_SAMPLER_MESSAGE_SIMD4X2_SAMPLE_GRADIENTS;
328 assert(inst->mlen == 4);
329 break;
330 case SHADER_OPCODE_TXF:
331 msg_type = BRW_SAMPLER_MESSAGE_SIMD4X2_LD;
332 assert(inst->mlen == 2);
333 break;
334 case SHADER_OPCODE_TXS:
335 msg_type = BRW_SAMPLER_MESSAGE_SIMD4X2_RESINFO;
336 assert(inst->mlen == 2);
337 break;
338 default:
339 assert(!"should not get here: invalid vec4 texture opcode");
340 break;
341 }
342 }
343
344 assert(msg_type != -1);
345
346 /* Load the message header if present. If there's a texture offset, we need
347 * to set it up explicitly and load the offset bitfield. Otherwise, we can
348 * use an implied move from g0 to the first message register.
349 */
350 if (inst->header_present) {
351 if (brw->gen < 6 && !inst->texture_offset) {
352 /* Set up an implied move from g0 to the MRF. */
353 src = brw_vec8_grf(0, 0);
354 } else {
355 struct brw_reg header =
356 retype(brw_message_reg(inst->base_mrf), BRW_REGISTER_TYPE_UD);
357
358 /* Explicitly set up the message header by copying g0 to the MRF. */
359 brw_push_insn_state(p);
360 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
361 brw_MOV(p, header, retype(brw_vec8_grf(0, 0), BRW_REGISTER_TYPE_UD));
362
363 brw_set_default_access_mode(p, BRW_ALIGN_1);
364
365 if (inst->texture_offset) {
366 /* Set the texel offset bits in DWord 2. */
367 brw_MOV(p, get_element_ud(header, 2),
368 brw_imm_ud(inst->texture_offset));
369 }
370
371 if (inst->sampler >= 16) {
372 /* The "Sampler Index" field can only store values between 0 and 15.
373 * However, we can add an offset to the "Sampler State Pointer"
374 * field, effectively selecting a different set of 16 samplers.
375 *
376 * The "Sampler State Pointer" needs to be aligned to a 32-byte
377 * offset, and each sampler state is only 16-bytes, so we can't
378 * exclusively use the offset - we have to use both.
379 */
380 assert(brw->is_haswell); /* field only exists on Haswell */
381 brw_ADD(p,
382 get_element_ud(header, 3),
383 get_element_ud(brw_vec8_grf(0, 0), 3),
384 brw_imm_ud(16 * (inst->sampler / 16) *
385 sizeof(gen7_sampler_state)));
386 }
387 brw_pop_insn_state(p);
388 }
389 }
390
391 uint32_t return_format;
392
393 switch (dst.type) {
394 case BRW_REGISTER_TYPE_D:
395 return_format = BRW_SAMPLER_RETURN_FORMAT_SINT32;
396 break;
397 case BRW_REGISTER_TYPE_UD:
398 return_format = BRW_SAMPLER_RETURN_FORMAT_UINT32;
399 break;
400 default:
401 return_format = BRW_SAMPLER_RETURN_FORMAT_FLOAT32;
402 break;
403 }
404
405 uint32_t surface_index = ((inst->opcode == SHADER_OPCODE_TG4 ||
406 inst->opcode == SHADER_OPCODE_TG4_OFFSET)
407 ? prog_data->base.binding_table.gather_texture_start
408 : prog_data->base.binding_table.texture_start) + inst->sampler;
409
410 brw_SAMPLE(p,
411 dst,
412 inst->base_mrf,
413 src,
414 surface_index,
415 inst->sampler % 16,
416 msg_type,
417 1, /* response length */
418 inst->mlen,
419 inst->header_present,
420 BRW_SAMPLER_SIMD_MODE_SIMD4X2,
421 return_format);
422
423 brw_mark_surface_used(&prog_data->base, surface_index);
424 }
425
426 void
427 vec4_generator::generate_vs_urb_write(vec4_instruction *inst)
428 {
429 brw_urb_WRITE(p,
430 brw_null_reg(), /* dest */
431 inst->base_mrf, /* starting mrf reg nr */
432 brw_vec8_grf(0, 0), /* src */
433 inst->urb_write_flags,
434 inst->mlen,
435 0, /* response len */
436 inst->offset, /* urb destination offset */
437 BRW_URB_SWIZZLE_INTERLEAVE);
438 }
439
440 void
441 vec4_generator::generate_gs_urb_write(vec4_instruction *inst)
442 {
443 struct brw_reg src = brw_message_reg(inst->base_mrf);
444 brw_urb_WRITE(p,
445 brw_null_reg(), /* dest */
446 inst->base_mrf, /* starting mrf reg nr */
447 src,
448 inst->urb_write_flags,
449 inst->mlen,
450 0, /* response len */
451 inst->offset, /* urb destination offset */
452 BRW_URB_SWIZZLE_INTERLEAVE);
453 }
454
455 void
456 vec4_generator::generate_gs_thread_end(vec4_instruction *inst)
457 {
458 struct brw_reg src = brw_message_reg(inst->base_mrf);
459 brw_urb_WRITE(p,
460 brw_null_reg(), /* dest */
461 inst->base_mrf, /* starting mrf reg nr */
462 src,
463 BRW_URB_WRITE_EOT,
464 1, /* message len */
465 0, /* response len */
466 0, /* urb destination offset */
467 BRW_URB_SWIZZLE_INTERLEAVE);
468 }
469
470 void
471 vec4_generator::generate_gs_set_write_offset(struct brw_reg dst,
472 struct brw_reg src0,
473 struct brw_reg src1)
474 {
475 /* From p22 of volume 4 part 2 of the Ivy Bridge PRM (2.4.3.1 Message
476 * Header: M0.3):
477 *
478 * Slot 0 Offset. This field, after adding to the Global Offset field
479 * in the message descriptor, specifies the offset (in 256-bit units)
480 * from the start of the URB entry, as referenced by URB Handle 0, at
481 * which the data will be accessed.
482 *
483 * Similar text describes DWORD M0.4, which is slot 1 offset.
484 *
485 * Therefore, we want to multiply DWORDs 0 and 4 of src0 (the x components
486 * of the register for geometry shader invocations 0 and 1) by the
487 * immediate value in src1, and store the result in DWORDs 3 and 4 of dst.
488 *
489 * We can do this with the following EU instruction:
490 *
491 * mul(2) dst.3<1>UD src0<8;2,4>UD src1 { Align1 WE_all }
492 */
493 brw_push_insn_state(p);
494 brw_set_default_access_mode(p, BRW_ALIGN_1);
495 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
496 brw_MUL(p, suboffset(stride(dst, 2, 2, 1), 3), stride(src0, 8, 2, 4),
497 src1);
498 brw_set_default_access_mode(p, BRW_ALIGN_16);
499 brw_pop_insn_state(p);
500 }
501
502 void
503 vec4_generator::generate_gs_set_vertex_count(struct brw_reg dst,
504 struct brw_reg src)
505 {
506 brw_push_insn_state(p);
507 brw_set_default_access_mode(p, BRW_ALIGN_1);
508 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
509
510 /* If we think of the src and dst registers as composed of 8 DWORDs each,
511 * we want to pick up the contents of DWORDs 0 and 4 from src, truncate
512 * them to WORDs, and then pack them into DWORD 2 of dst.
513 *
514 * It's easier to get the EU to do this if we think of the src and dst
515 * registers as composed of 16 WORDS each; then, we want to pick up the
516 * contents of WORDs 0 and 8 from src, and pack them into WORDs 4 and 5 of
517 * dst.
518 *
519 * We can do that by the following EU instruction:
520 *
521 * mov (2) dst.4<1>:uw src<8;1,0>:uw { Align1, Q1, NoMask }
522 */
523 brw_MOV(p, suboffset(stride(retype(dst, BRW_REGISTER_TYPE_UW), 2, 2, 1), 4),
524 stride(retype(src, BRW_REGISTER_TYPE_UW), 8, 1, 0));
525 brw_set_default_access_mode(p, BRW_ALIGN_16);
526 brw_pop_insn_state(p);
527 }
528
529 void
530 vec4_generator::generate_gs_set_dword_2_immed(struct brw_reg dst,
531 struct brw_reg src)
532 {
533 assert(src.file == BRW_IMMEDIATE_VALUE);
534
535 brw_push_insn_state(p);
536 brw_set_default_access_mode(p, BRW_ALIGN_1);
537 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
538 brw_MOV(p, suboffset(vec1(dst), 2), src);
539 brw_set_default_access_mode(p, BRW_ALIGN_16);
540 brw_pop_insn_state(p);
541 }
542
543 void
544 vec4_generator::generate_gs_prepare_channel_masks(struct brw_reg dst)
545 {
546 /* We want to left shift just DWORD 4 (the x component belonging to the
547 * second geometry shader invocation) by 4 bits. So generate the
548 * instruction:
549 *
550 * shl(1) dst.4<1>UD dst.4<0,1,0>UD 4UD { align1 WE_all }
551 */
552 dst = suboffset(vec1(dst), 4);
553 brw_push_insn_state(p);
554 brw_set_default_access_mode(p, BRW_ALIGN_1);
555 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
556 brw_SHL(p, dst, dst, brw_imm_ud(4));
557 brw_pop_insn_state(p);
558 }
559
560 void
561 vec4_generator::generate_gs_set_channel_masks(struct brw_reg dst,
562 struct brw_reg src)
563 {
564 /* From p21 of volume 4 part 2 of the Ivy Bridge PRM (2.4.3.1 Message
565 * Header: M0.5):
566 *
567 * 15 Vertex 1 DATA [3] / Vertex 0 DATA[7] Channel Mask
568 *
569 * When Swizzle Control = URB_INTERLEAVED this bit controls Vertex 1
570 * DATA[3], when Swizzle Control = URB_NOSWIZZLE this bit controls
571 * Vertex 0 DATA[7]. This bit is ANDed with the corresponding
572 * channel enable to determine the final channel enable. For the
573 * URB_READ_OWORD & URB_READ_HWORD messages, when final channel
574 * enable is 1 it indicates that Vertex 1 DATA [3] will be included
575 * in the writeback message. For the URB_WRITE_OWORD &
576 * URB_WRITE_HWORD messages, when final channel enable is 1 it
577 * indicates that Vertex 1 DATA [3] will be written to the surface.
578 *
579 * 0: Vertex 1 DATA [3] / Vertex 0 DATA[7] channel not included
580 * 1: Vertex DATA [3] / Vertex 0 DATA[7] channel included
581 *
582 * 14 Vertex 1 DATA [2] Channel Mask
583 * 13 Vertex 1 DATA [1] Channel Mask
584 * 12 Vertex 1 DATA [0] Channel Mask
585 * 11 Vertex 0 DATA [3] Channel Mask
586 * 10 Vertex 0 DATA [2] Channel Mask
587 * 9 Vertex 0 DATA [1] Channel Mask
588 * 8 Vertex 0 DATA [0] Channel Mask
589 *
590 * (This is from a section of the PRM that is agnostic to the particular
591 * type of shader being executed, so "Vertex 0" and "Vertex 1" refer to
592 * geometry shader invocations 0 and 1, respectively). Since we have the
593 * enable flags for geometry shader invocation 0 in bits 3:0 of DWORD 0,
594 * and the enable flags for geometry shader invocation 1 in bits 7:0 of
595 * DWORD 4, we just need to OR them together and store the result in bits
596 * 15:8 of DWORD 5.
597 *
598 * It's easier to get the EU to do this if we think of the src and dst
599 * registers as composed of 32 bytes each; then, we want to pick up the
600 * contents of bytes 0 and 16 from src, OR them together, and store them in
601 * byte 21.
602 *
603 * We can do that by the following EU instruction:
604 *
605 * or(1) dst.21<1>UB src<0,1,0>UB src.16<0,1,0>UB { align1 WE_all }
606 *
607 * Note: this relies on the source register having zeros in (a) bits 7:4 of
608 * DWORD 0 and (b) bits 3:0 of DWORD 4. We can rely on (b) because the
609 * source register was prepared by GS_OPCODE_PREPARE_CHANNEL_MASKS (which
610 * shifts DWORD 4 left by 4 bits), and we can rely on (a) because prior to
611 * the execution of GS_OPCODE_PREPARE_CHANNEL_MASKS, DWORDs 0 and 4 need to
612 * contain valid channel mask values (which are in the range 0x0-0xf).
613 */
614 dst = retype(dst, BRW_REGISTER_TYPE_UB);
615 src = retype(src, BRW_REGISTER_TYPE_UB);
616 brw_push_insn_state(p);
617 brw_set_default_access_mode(p, BRW_ALIGN_1);
618 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
619 brw_OR(p, suboffset(vec1(dst), 21), vec1(src), suboffset(vec1(src), 16));
620 brw_pop_insn_state(p);
621 }
622
623 void
624 vec4_generator::generate_gs_get_instance_id(struct brw_reg dst)
625 {
626 /* We want to right shift R0.0 & R0.1 by GEN7_GS_PAYLOAD_INSTANCE_ID_SHIFT
627 * and store into dst.0 & dst.4. So generate the instruction:
628 *
629 * shr(8) dst<1> R0<1,4,0> GEN7_GS_PAYLOAD_INSTANCE_ID_SHIFT { align1 WE_normal 1Q }
630 */
631 brw_push_insn_state(p);
632 brw_set_default_access_mode(p, BRW_ALIGN_1);
633 dst = retype(dst, BRW_REGISTER_TYPE_UD);
634 struct brw_reg r0(retype(brw_vec8_grf(0, 0), BRW_REGISTER_TYPE_UD));
635 brw_SHR(p, dst, stride(r0, 1, 4, 0),
636 brw_imm_ud(GEN7_GS_PAYLOAD_INSTANCE_ID_SHIFT));
637 brw_pop_insn_state(p);
638 }
639
640 void
641 vec4_generator::generate_oword_dual_block_offsets(struct brw_reg m1,
642 struct brw_reg index)
643 {
644 int second_vertex_offset;
645
646 if (brw->gen >= 6)
647 second_vertex_offset = 1;
648 else
649 second_vertex_offset = 16;
650
651 m1 = retype(m1, BRW_REGISTER_TYPE_D);
652
653 /* Set up M1 (message payload). Only the block offsets in M1.0 and
654 * M1.4 are used, and the rest are ignored.
655 */
656 struct brw_reg m1_0 = suboffset(vec1(m1), 0);
657 struct brw_reg m1_4 = suboffset(vec1(m1), 4);
658 struct brw_reg index_0 = suboffset(vec1(index), 0);
659 struct brw_reg index_4 = suboffset(vec1(index), 4);
660
661 brw_push_insn_state(p);
662 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
663 brw_set_default_access_mode(p, BRW_ALIGN_1);
664
665 brw_MOV(p, m1_0, index_0);
666
667 if (index.file == BRW_IMMEDIATE_VALUE) {
668 index_4.dw1.ud += second_vertex_offset;
669 brw_MOV(p, m1_4, index_4);
670 } else {
671 brw_ADD(p, m1_4, index_4, brw_imm_d(second_vertex_offset));
672 }
673
674 brw_pop_insn_state(p);
675 }
676
677 void
678 vec4_generator::generate_unpack_flags(vec4_instruction *inst,
679 struct brw_reg dst)
680 {
681 brw_push_insn_state(p);
682 brw_set_default_mask_control(p, BRW_MASK_DISABLE);
683 brw_set_default_access_mode(p, BRW_ALIGN_1);
684
685 struct brw_reg flags = brw_flag_reg(0, 0);
686 struct brw_reg dst_0 = suboffset(vec1(dst), 0);
687 struct brw_reg dst_4 = suboffset(vec1(dst), 4);
688
689 brw_AND(p, dst_0, flags, brw_imm_ud(0x0f));
690 brw_AND(p, dst_4, flags, brw_imm_ud(0xf0));
691 brw_SHR(p, dst_4, dst_4, brw_imm_ud(4));
692
693 brw_pop_insn_state(p);
694 }
695
696 void
697 vec4_generator::generate_scratch_read(vec4_instruction *inst,
698 struct brw_reg dst,
699 struct brw_reg index)
700 {
701 struct brw_reg header = brw_vec8_grf(0, 0);
702
703 gen6_resolve_implied_move(p, &header, inst->base_mrf);
704
705 generate_oword_dual_block_offsets(brw_message_reg(inst->base_mrf + 1),
706 index);
707
708 uint32_t msg_type;
709
710 if (brw->gen >= 6)
711 msg_type = GEN6_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ;
712 else if (brw->gen == 5 || brw->is_g4x)
713 msg_type = G45_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ;
714 else
715 msg_type = BRW_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ;
716
717 /* Each of the 8 channel enables is considered for whether each
718 * dword is written.
719 */
720 struct brw_instruction *send = brw_next_insn(p, BRW_OPCODE_SEND);
721 brw_set_dest(p, send, dst);
722 brw_set_src0(p, send, header);
723 if (brw->gen < 6)
724 send->header.destreg__conditionalmod = inst->base_mrf;
725 brw_set_dp_read_message(p, send,
726 255, /* binding table index: stateless access */
727 BRW_DATAPORT_OWORD_DUAL_BLOCK_1OWORD,
728 msg_type,
729 BRW_DATAPORT_READ_TARGET_RENDER_CACHE,
730 2, /* mlen */
731 true, /* header_present */
732 1 /* rlen */);
733 }
734
735 void
736 vec4_generator::generate_scratch_write(vec4_instruction *inst,
737 struct brw_reg dst,
738 struct brw_reg src,
739 struct brw_reg index)
740 {
741 struct brw_reg header = brw_vec8_grf(0, 0);
742 bool write_commit;
743
744 /* If the instruction is predicated, we'll predicate the send, not
745 * the header setup.
746 */
747 brw_set_default_predicate_control(p, false);
748
749 gen6_resolve_implied_move(p, &header, inst->base_mrf);
750
751 generate_oword_dual_block_offsets(brw_message_reg(inst->base_mrf + 1),
752 index);
753
754 brw_MOV(p,
755 retype(brw_message_reg(inst->base_mrf + 2), BRW_REGISTER_TYPE_D),
756 retype(src, BRW_REGISTER_TYPE_D));
757
758 uint32_t msg_type;
759
760 if (brw->gen >= 7)
761 msg_type = GEN7_DATAPORT_WRITE_MESSAGE_OWORD_DUAL_BLOCK_WRITE;
762 else if (brw->gen == 6)
763 msg_type = GEN6_DATAPORT_WRITE_MESSAGE_OWORD_DUAL_BLOCK_WRITE;
764 else
765 msg_type = BRW_DATAPORT_WRITE_MESSAGE_OWORD_DUAL_BLOCK_WRITE;
766
767 brw_set_default_predicate_control(p, inst->predicate);
768
769 /* Pre-gen6, we have to specify write commits to ensure ordering
770 * between reads and writes within a thread. Afterwards, that's
771 * guaranteed and write commits only matter for inter-thread
772 * synchronization.
773 */
774 if (brw->gen >= 6) {
775 write_commit = false;
776 } else {
777 /* The visitor set up our destination register to be g0. This
778 * means that when the next read comes along, we will end up
779 * reading from g0 and causing a block on the write commit. For
780 * write-after-read, we are relying on the value of the previous
781 * read being used (and thus blocking on completion) before our
782 * write is executed. This means we have to be careful in
783 * instruction scheduling to not violate this assumption.
784 */
785 write_commit = true;
786 }
787
788 /* Each of the 8 channel enables is considered for whether each
789 * dword is written.
790 */
791 struct brw_instruction *send = brw_next_insn(p, BRW_OPCODE_SEND);
792 brw_set_dest(p, send, dst);
793 brw_set_src0(p, send, header);
794 if (brw->gen < 6)
795 send->header.destreg__conditionalmod = inst->base_mrf;
796 brw_set_dp_write_message(p, send,
797 255, /* binding table index: stateless access */
798 BRW_DATAPORT_OWORD_DUAL_BLOCK_1OWORD,
799 msg_type,
800 3, /* mlen */
801 true, /* header present */
802 false, /* not a render target write */
803 write_commit, /* rlen */
804 false, /* eot */
805 write_commit);
806 }
807
808 void
809 vec4_generator::generate_pull_constant_load(vec4_instruction *inst,
810 struct brw_reg dst,
811 struct brw_reg index,
812 struct brw_reg offset)
813 {
814 assert(brw->gen <= 7);
815 assert(index.file == BRW_IMMEDIATE_VALUE &&
816 index.type == BRW_REGISTER_TYPE_UD);
817 uint32_t surf_index = index.dw1.ud;
818
819 struct brw_reg header = brw_vec8_grf(0, 0);
820
821 gen6_resolve_implied_move(p, &header, inst->base_mrf);
822
823 brw_MOV(p, retype(brw_message_reg(inst->base_mrf + 1), BRW_REGISTER_TYPE_D),
824 offset);
825
826 uint32_t msg_type;
827
828 if (brw->gen >= 6)
829 msg_type = GEN6_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ;
830 else if (brw->gen == 5 || brw->is_g4x)
831 msg_type = G45_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ;
832 else
833 msg_type = BRW_DATAPORT_READ_MESSAGE_OWORD_DUAL_BLOCK_READ;
834
835 /* Each of the 8 channel enables is considered for whether each
836 * dword is written.
837 */
838 struct brw_instruction *send = brw_next_insn(p, BRW_OPCODE_SEND);
839 brw_set_dest(p, send, dst);
840 brw_set_src0(p, send, header);
841 if (brw->gen < 6)
842 send->header.destreg__conditionalmod = inst->base_mrf;
843 brw_set_dp_read_message(p, send,
844 surf_index,
845 BRW_DATAPORT_OWORD_DUAL_BLOCK_1OWORD,
846 msg_type,
847 BRW_DATAPORT_READ_TARGET_DATA_CACHE,
848 2, /* mlen */
849 true, /* header_present */
850 1 /* rlen */);
851
852 brw_mark_surface_used(&prog_data->base, surf_index);
853 }
854
855 void
856 vec4_generator::generate_pull_constant_load_gen7(vec4_instruction *inst,
857 struct brw_reg dst,
858 struct brw_reg surf_index,
859 struct brw_reg offset)
860 {
861 assert(surf_index.file == BRW_IMMEDIATE_VALUE &&
862 surf_index.type == BRW_REGISTER_TYPE_UD);
863
864 brw_instruction *insn = brw_next_insn(p, BRW_OPCODE_SEND);
865 brw_set_dest(p, insn, dst);
866 brw_set_src0(p, insn, offset);
867 brw_set_sampler_message(p, insn,
868 surf_index.dw1.ud,
869 0, /* LD message ignores sampler unit */
870 GEN5_SAMPLER_MESSAGE_SAMPLE_LD,
871 1, /* rlen */
872 1, /* mlen */
873 false, /* no header */
874 BRW_SAMPLER_SIMD_MODE_SIMD4X2,
875 0);
876
877 brw_mark_surface_used(&prog_data->base, surf_index.dw1.ud);
878 }
879
880 void
881 vec4_generator::generate_untyped_atomic(vec4_instruction *inst,
882 struct brw_reg dst,
883 struct brw_reg atomic_op,
884 struct brw_reg surf_index)
885 {
886 assert(atomic_op.file == BRW_IMMEDIATE_VALUE &&
887 atomic_op.type == BRW_REGISTER_TYPE_UD &&
888 surf_index.file == BRW_IMMEDIATE_VALUE &&
889 surf_index.type == BRW_REGISTER_TYPE_UD);
890
891 brw_untyped_atomic(p, dst, brw_message_reg(inst->base_mrf),
892 atomic_op.dw1.ud, surf_index.dw1.ud,
893 inst->mlen, 1);
894
895 brw_mark_surface_used(&prog_data->base, surf_index.dw1.ud);
896 }
897
898 void
899 vec4_generator::generate_untyped_surface_read(vec4_instruction *inst,
900 struct brw_reg dst,
901 struct brw_reg surf_index)
902 {
903 assert(surf_index.file == BRW_IMMEDIATE_VALUE &&
904 surf_index.type == BRW_REGISTER_TYPE_UD);
905
906 brw_untyped_surface_read(p, dst, brw_message_reg(inst->base_mrf),
907 surf_index.dw1.ud,
908 inst->mlen, 1);
909
910 brw_mark_surface_used(&prog_data->base, surf_index.dw1.ud);
911 }
912
913 /**
914 * Generate assembly for a Vec4 IR instruction.
915 *
916 * \param instruction The Vec4 IR instruction to generate code for.
917 * \param dst The destination register.
918 * \param src An array of up to three source registers.
919 */
920 void
921 vec4_generator::generate_vec4_instruction(vec4_instruction *instruction,
922 struct brw_reg dst,
923 struct brw_reg *src)
924 {
925 vec4_instruction *inst = (vec4_instruction *) instruction;
926
927 if (dst.width == BRW_WIDTH_4) {
928 /* This happens in attribute fixups for "dual instanced" geometry
929 * shaders, since they use attributes that are vec4's. Since the exec
930 * width is only 4, it's essential that the caller set
931 * force_writemask_all in order to make sure the instruction is executed
932 * regardless of which channels are enabled.
933 */
934 assert(inst->force_writemask_all);
935
936 /* Fix up any <8;8,1> or <0;4,1> source registers to <4;4,1> to satisfy
937 * the following register region restrictions (from Graphics BSpec:
938 * 3D-Media-GPGPU Engine > EU Overview > Registers and Register Regions
939 * > Register Region Restrictions)
940 *
941 * 1. ExecSize must be greater than or equal to Width.
942 *
943 * 2. If ExecSize = Width and HorzStride != 0, VertStride must be set
944 * to Width * HorzStride."
945 */
946 for (int i = 0; i < 3; i++) {
947 if (src[i].file == BRW_GENERAL_REGISTER_FILE)
948 src[i] = stride(src[i], 4, 4, 1);
949 }
950 }
951
952 switch (inst->opcode) {
953 case BRW_OPCODE_MOV:
954 brw_MOV(p, dst, src[0]);
955 break;
956 case BRW_OPCODE_ADD:
957 brw_ADD(p, dst, src[0], src[1]);
958 break;
959 case BRW_OPCODE_MUL:
960 brw_MUL(p, dst, src[0], src[1]);
961 break;
962 case BRW_OPCODE_MACH:
963 brw_MACH(p, dst, src[0], src[1]);
964 break;
965
966 case BRW_OPCODE_MAD:
967 assert(brw->gen >= 6);
968 brw_MAD(p, dst, src[0], src[1], src[2]);
969 break;
970
971 case BRW_OPCODE_FRC:
972 brw_FRC(p, dst, src[0]);
973 break;
974 case BRW_OPCODE_RNDD:
975 brw_RNDD(p, dst, src[0]);
976 break;
977 case BRW_OPCODE_RNDE:
978 brw_RNDE(p, dst, src[0]);
979 break;
980 case BRW_OPCODE_RNDZ:
981 brw_RNDZ(p, dst, src[0]);
982 break;
983
984 case BRW_OPCODE_AND:
985 brw_AND(p, dst, src[0], src[1]);
986 break;
987 case BRW_OPCODE_OR:
988 brw_OR(p, dst, src[0], src[1]);
989 break;
990 case BRW_OPCODE_XOR:
991 brw_XOR(p, dst, src[0], src[1]);
992 break;
993 case BRW_OPCODE_NOT:
994 brw_NOT(p, dst, src[0]);
995 break;
996 case BRW_OPCODE_ASR:
997 brw_ASR(p, dst, src[0], src[1]);
998 break;
999 case BRW_OPCODE_SHR:
1000 brw_SHR(p, dst, src[0], src[1]);
1001 break;
1002 case BRW_OPCODE_SHL:
1003 brw_SHL(p, dst, src[0], src[1]);
1004 break;
1005
1006 case BRW_OPCODE_CMP:
1007 brw_CMP(p, dst, inst->conditional_mod, src[0], src[1]);
1008 break;
1009 case BRW_OPCODE_SEL:
1010 brw_SEL(p, dst, src[0], src[1]);
1011 break;
1012
1013 case BRW_OPCODE_DPH:
1014 brw_DPH(p, dst, src[0], src[1]);
1015 break;
1016
1017 case BRW_OPCODE_DP4:
1018 brw_DP4(p, dst, src[0], src[1]);
1019 break;
1020
1021 case BRW_OPCODE_DP3:
1022 brw_DP3(p, dst, src[0], src[1]);
1023 break;
1024
1025 case BRW_OPCODE_DP2:
1026 brw_DP2(p, dst, src[0], src[1]);
1027 break;
1028
1029 case BRW_OPCODE_F32TO16:
1030 assert(brw->gen >= 7);
1031 brw_F32TO16(p, dst, src[0]);
1032 break;
1033
1034 case BRW_OPCODE_F16TO32:
1035 assert(brw->gen >= 7);
1036 brw_F16TO32(p, dst, src[0]);
1037 break;
1038
1039 case BRW_OPCODE_LRP:
1040 assert(brw->gen >= 6);
1041 brw_LRP(p, dst, src[0], src[1], src[2]);
1042 break;
1043
1044 case BRW_OPCODE_BFREV:
1045 assert(brw->gen >= 7);
1046 /* BFREV only supports UD type for src and dst. */
1047 brw_BFREV(p, retype(dst, BRW_REGISTER_TYPE_UD),
1048 retype(src[0], BRW_REGISTER_TYPE_UD));
1049 break;
1050 case BRW_OPCODE_FBH:
1051 assert(brw->gen >= 7);
1052 /* FBH only supports UD type for dst. */
1053 brw_FBH(p, retype(dst, BRW_REGISTER_TYPE_UD), src[0]);
1054 break;
1055 case BRW_OPCODE_FBL:
1056 assert(brw->gen >= 7);
1057 /* FBL only supports UD type for dst. */
1058 brw_FBL(p, retype(dst, BRW_REGISTER_TYPE_UD), src[0]);
1059 break;
1060 case BRW_OPCODE_CBIT:
1061 assert(brw->gen >= 7);
1062 /* CBIT only supports UD type for dst. */
1063 brw_CBIT(p, retype(dst, BRW_REGISTER_TYPE_UD), src[0]);
1064 break;
1065 case BRW_OPCODE_ADDC:
1066 assert(brw->gen >= 7);
1067 brw_ADDC(p, dst, src[0], src[1]);
1068 break;
1069 case BRW_OPCODE_SUBB:
1070 assert(brw->gen >= 7);
1071 brw_SUBB(p, dst, src[0], src[1]);
1072 break;
1073 case BRW_OPCODE_MAC:
1074 brw_MAC(p, dst, src[0], src[1]);
1075 break;
1076
1077 case BRW_OPCODE_BFE:
1078 assert(brw->gen >= 7);
1079 brw_BFE(p, dst, src[0], src[1], src[2]);
1080 break;
1081
1082 case BRW_OPCODE_BFI1:
1083 assert(brw->gen >= 7);
1084 brw_BFI1(p, dst, src[0], src[1]);
1085 break;
1086 case BRW_OPCODE_BFI2:
1087 assert(brw->gen >= 7);
1088 brw_BFI2(p, dst, src[0], src[1], src[2]);
1089 break;
1090
1091 case BRW_OPCODE_IF:
1092 if (inst->src[0].file != BAD_FILE) {
1093 /* The instruction has an embedded compare (only allowed on gen6) */
1094 assert(brw->gen == 6);
1095 gen6_IF(p, inst->conditional_mod, src[0], src[1]);
1096 } else {
1097 struct brw_instruction *brw_inst = brw_IF(p, BRW_EXECUTE_8);
1098 brw_inst->header.predicate_control = inst->predicate;
1099 }
1100 break;
1101
1102 case BRW_OPCODE_ELSE:
1103 brw_ELSE(p);
1104 break;
1105 case BRW_OPCODE_ENDIF:
1106 brw_ENDIF(p);
1107 break;
1108
1109 case BRW_OPCODE_DO:
1110 brw_DO(p, BRW_EXECUTE_8);
1111 break;
1112
1113 case BRW_OPCODE_BREAK:
1114 brw_BREAK(p);
1115 brw_set_default_predicate_control(p, BRW_PREDICATE_NONE);
1116 break;
1117 case BRW_OPCODE_CONTINUE:
1118 /* FINISHME: We need to write the loop instruction support still. */
1119 if (brw->gen >= 6)
1120 gen6_CONT(p);
1121 else
1122 brw_CONT(p);
1123 brw_set_default_predicate_control(p, BRW_PREDICATE_NONE);
1124 break;
1125
1126 case BRW_OPCODE_WHILE:
1127 brw_WHILE(p);
1128 break;
1129
1130 case SHADER_OPCODE_RCP:
1131 case SHADER_OPCODE_RSQ:
1132 case SHADER_OPCODE_SQRT:
1133 case SHADER_OPCODE_EXP2:
1134 case SHADER_OPCODE_LOG2:
1135 case SHADER_OPCODE_SIN:
1136 case SHADER_OPCODE_COS:
1137 if (brw->gen >= 7) {
1138 gen6_math(p, dst, brw_math_function(inst->opcode), src[0],
1139 brw_null_reg());
1140 } else if (brw->gen == 6) {
1141 generate_math1_gen6(inst, dst, src[0]);
1142 } else {
1143 generate_math1_gen4(inst, dst, src[0]);
1144 }
1145 break;
1146
1147 case SHADER_OPCODE_POW:
1148 case SHADER_OPCODE_INT_QUOTIENT:
1149 case SHADER_OPCODE_INT_REMAINDER:
1150 if (brw->gen >= 7) {
1151 generate_math2_gen7(inst, dst, src[0], src[1]);
1152 } else if (brw->gen == 6) {
1153 generate_math2_gen6(inst, dst, src[0], src[1]);
1154 } else {
1155 generate_math2_gen4(inst, dst, src[0], src[1]);
1156 }
1157 break;
1158
1159 case SHADER_OPCODE_TEX:
1160 case SHADER_OPCODE_TXD:
1161 case SHADER_OPCODE_TXF:
1162 case SHADER_OPCODE_TXF_CMS:
1163 case SHADER_OPCODE_TXF_MCS:
1164 case SHADER_OPCODE_TXL:
1165 case SHADER_OPCODE_TXS:
1166 case SHADER_OPCODE_TG4:
1167 case SHADER_OPCODE_TG4_OFFSET:
1168 generate_tex(inst, dst, src[0]);
1169 break;
1170
1171 case VS_OPCODE_URB_WRITE:
1172 generate_vs_urb_write(inst);
1173 break;
1174
1175 case SHADER_OPCODE_GEN4_SCRATCH_READ:
1176 generate_scratch_read(inst, dst, src[0]);
1177 break;
1178
1179 case SHADER_OPCODE_GEN4_SCRATCH_WRITE:
1180 generate_scratch_write(inst, dst, src[0], src[1]);
1181 break;
1182
1183 case VS_OPCODE_PULL_CONSTANT_LOAD:
1184 generate_pull_constant_load(inst, dst, src[0], src[1]);
1185 break;
1186
1187 case VS_OPCODE_PULL_CONSTANT_LOAD_GEN7:
1188 generate_pull_constant_load_gen7(inst, dst, src[0], src[1]);
1189 break;
1190
1191 case GS_OPCODE_URB_WRITE:
1192 generate_gs_urb_write(inst);
1193 break;
1194
1195 case GS_OPCODE_THREAD_END:
1196 generate_gs_thread_end(inst);
1197 break;
1198
1199 case GS_OPCODE_SET_WRITE_OFFSET:
1200 generate_gs_set_write_offset(dst, src[0], src[1]);
1201 break;
1202
1203 case GS_OPCODE_SET_VERTEX_COUNT:
1204 generate_gs_set_vertex_count(dst, src[0]);
1205 break;
1206
1207 case GS_OPCODE_SET_DWORD_2_IMMED:
1208 generate_gs_set_dword_2_immed(dst, src[0]);
1209 break;
1210
1211 case GS_OPCODE_PREPARE_CHANNEL_MASKS:
1212 generate_gs_prepare_channel_masks(dst);
1213 break;
1214
1215 case GS_OPCODE_SET_CHANNEL_MASKS:
1216 generate_gs_set_channel_masks(dst, src[0]);
1217 break;
1218
1219 case GS_OPCODE_GET_INSTANCE_ID:
1220 generate_gs_get_instance_id(dst);
1221 break;
1222
1223 case SHADER_OPCODE_SHADER_TIME_ADD:
1224 brw_shader_time_add(p, src[0],
1225 prog_data->base.binding_table.shader_time_start);
1226 brw_mark_surface_used(&prog_data->base,
1227 prog_data->base.binding_table.shader_time_start);
1228 break;
1229
1230 case SHADER_OPCODE_UNTYPED_ATOMIC:
1231 generate_untyped_atomic(inst, dst, src[0], src[1]);
1232 break;
1233
1234 case SHADER_OPCODE_UNTYPED_SURFACE_READ:
1235 generate_untyped_surface_read(inst, dst, src[0]);
1236 break;
1237
1238 case VS_OPCODE_UNPACK_FLAGS_SIMD4X2:
1239 generate_unpack_flags(inst, dst);
1240 break;
1241
1242 default:
1243 if (inst->opcode < (int) ARRAY_SIZE(opcode_descs)) {
1244 _mesa_problem(&brw->ctx, "Unsupported opcode in `%s' in vec4\n",
1245 opcode_descs[inst->opcode].name);
1246 } else {
1247 _mesa_problem(&brw->ctx, "Unsupported opcode %d in vec4", inst->opcode);
1248 }
1249 abort();
1250 }
1251 }
1252
1253 void
1254 vec4_generator::generate_code(exec_list *instructions)
1255 {
1256 struct annotation_info annotation;
1257 memset(&annotation, 0, sizeof(annotation));
1258
1259 cfg_t *cfg = NULL;
1260 if (unlikely(debug_flag))
1261 cfg = new(mem_ctx) cfg_t(instructions);
1262
1263 foreach_list(node, instructions) {
1264 vec4_instruction *inst = (vec4_instruction *)node;
1265 struct brw_reg src[3], dst;
1266
1267 if (unlikely(debug_flag))
1268 annotate(brw, &annotation, cfg, inst, p->next_insn_offset);
1269
1270 for (unsigned int i = 0; i < 3; i++) {
1271 src[i] = inst->get_src(this->prog_data, i);
1272 }
1273 dst = inst->get_dst();
1274
1275 brw_set_default_predicate_control(p, inst->predicate);
1276 brw_set_default_predicate_inverse(p, inst->predicate_inverse);
1277 brw_set_default_saturate(p, inst->saturate);
1278 brw_set_default_mask_control(p, inst->force_writemask_all);
1279 brw_set_default_acc_write_control(p, inst->writes_accumulator);
1280
1281 unsigned pre_emit_nr_insn = p->nr_insn;
1282
1283 generate_vec4_instruction(inst, dst, src);
1284
1285 if (inst->no_dd_clear || inst->no_dd_check || inst->conditional_mod) {
1286 assert(p->nr_insn == pre_emit_nr_insn + 1 ||
1287 !"conditional_mod, no_dd_check, or no_dd_clear set for IR "
1288 "emitting more than 1 instruction");
1289
1290 struct brw_instruction *last = &p->store[pre_emit_nr_insn];
1291
1292 if (inst->conditional_mod)
1293 last->header.destreg__conditionalmod = inst->conditional_mod;
1294 if (inst->no_dd_clear)
1295 last->header.dependency_control |= BRW_DEPENDENCY_NOTCLEARED;
1296 if (inst->no_dd_check)
1297 last->header.dependency_control |= BRW_DEPENDENCY_NOTCHECKED;
1298 }
1299 }
1300
1301 brw_set_uip_jip(p);
1302 annotation_finalize(&annotation, p->next_insn_offset);
1303
1304 int before_size = p->next_insn_offset;
1305 brw_compact_instructions(p, 0, annotation.ann_count, annotation.ann);
1306 int after_size = p->next_insn_offset;
1307
1308 if (unlikely(debug_flag)) {
1309 if (shader_prog) {
1310 fprintf(stderr, "Native code for %s vertex shader %d:\n",
1311 shader_prog->Label ? shader_prog->Label : "unnamed",
1312 shader_prog->Name);
1313 } else {
1314 fprintf(stderr, "Native code for vertex program %d:\n", prog->Id);
1315 }
1316 fprintf(stderr, "vec4 shader: %d instructions. Compacted %d to %d"
1317 " bytes (%.0f%%)\n",
1318 before_size / 16, before_size, after_size,
1319 100.0f * (before_size - after_size) / before_size);
1320
1321 dump_assembly(p->store, annotation.ann_count, annotation.ann,
1322 brw, prog, brw_disassemble);
1323 ralloc_free(annotation.ann);
1324 }
1325 }
1326
1327 const unsigned *
1328 vec4_generator::generate_assembly(exec_list *instructions,
1329 unsigned *assembly_size)
1330 {
1331 brw_set_default_access_mode(p, BRW_ALIGN_16);
1332 generate_code(instructions);
1333
1334 return brw_get_program(p, assembly_size);
1335 }
1336
1337 } /* namespace brw */