177b530a469b8c853b5ae97ef23e78ff271991a9
[mesa.git] / src / mesa / drivers / dri / i965 / brw_wm_surface_state.c
1 /*
2 Copyright (C) Intel Corp. 2006. All Rights Reserved.
3 Intel funded Tungsten Graphics to
4 develop this 3D driver.
5
6 Permission is hereby granted, free of charge, to any person obtaining
7 a copy of this software and associated documentation files (the
8 "Software"), to deal in the Software without restriction, including
9 without limitation the rights to use, copy, modify, merge, publish,
10 distribute, sublicense, and/or sell copies of the Software, and to
11 permit persons to whom the Software is furnished to do so, subject to
12 the following conditions:
13
14 The above copyright notice and this permission notice (including the
15 next paragraph) shall be included in all copies or substantial
16 portions of the Software.
17
18 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25
26 **********************************************************************/
27 /*
28 * Authors:
29 * Keith Whitwell <keithw@vmware.com>
30 */
31
32
33 #include "compiler/nir/nir.h"
34 #include "main/context.h"
35 #include "main/blend.h"
36 #include "main/mtypes.h"
37 #include "main/samplerobj.h"
38 #include "main/shaderimage.h"
39 #include "main/teximage.h"
40 #include "program/prog_parameter.h"
41 #include "program/prog_instruction.h"
42 #include "main/framebuffer.h"
43 #include "main/shaderapi.h"
44
45 #include "isl/isl.h"
46
47 #include "intel_mipmap_tree.h"
48 #include "intel_batchbuffer.h"
49 #include "intel_tex.h"
50 #include "intel_fbo.h"
51 #include "intel_buffer_objects.h"
52
53 #include "brw_context.h"
54 #include "brw_state.h"
55 #include "brw_defines.h"
56 #include "brw_wm.h"
57
58 enum {
59 INTEL_RENDERBUFFER_LAYERED = 1 << 0,
60 INTEL_AUX_BUFFER_DISABLED = 1 << 1,
61 };
62
63 uint32_t tex_mocs[] = {
64 [7] = GEN7_MOCS_L3,
65 [8] = BDW_MOCS_WB,
66 [9] = SKL_MOCS_WB,
67 };
68
69 uint32_t rb_mocs[] = {
70 [7] = GEN7_MOCS_L3,
71 [8] = BDW_MOCS_PTE,
72 [9] = SKL_MOCS_PTE,
73 };
74
75 static void
76 brw_emit_surface_state(struct brw_context *brw,
77 struct intel_mipmap_tree *mt, uint32_t flags,
78 GLenum target, struct isl_view view,
79 uint32_t mocs, uint32_t *surf_offset, int surf_index,
80 unsigned read_domains, unsigned write_domains)
81 {
82 uint32_t tile_x = mt->level[0].slice[0].x_offset;
83 uint32_t tile_y = mt->level[0].slice[0].y_offset;
84 uint32_t offset = mt->offset;
85
86 struct isl_surf surf;
87 intel_miptree_get_isl_surf(brw, mt, &surf);
88
89 surf.dim = get_isl_surf_dim(target);
90
91 const enum isl_dim_layout dim_layout =
92 get_isl_dim_layout(&brw->screen->devinfo, mt->tiling, target);
93
94 if (surf.dim_layout != dim_layout) {
95 /* The layout of the specified texture target is not compatible with the
96 * actual layout of the miptree structure in memory -- You're entering
97 * dangerous territory, this can only possibly work if you only intended
98 * to access a single level and slice of the texture, and the hardware
99 * supports the tile offset feature in order to allow non-tile-aligned
100 * base offsets, since we'll have to point the hardware to the first
101 * texel of the level instead of relying on the usual base level/layer
102 * controls.
103 */
104 assert(brw->has_surface_tile_offset);
105 assert(view.levels == 1 && view.array_len == 1);
106 assert(tile_x == 0 && tile_y == 0);
107
108 offset += intel_miptree_get_tile_offsets(mt, view.base_level,
109 view.base_array_layer,
110 &tile_x, &tile_y);
111
112 /* Minify the logical dimensions of the texture. */
113 const unsigned l = view.base_level - mt->first_level;
114 surf.logical_level0_px.width = minify(surf.logical_level0_px.width, l);
115 surf.logical_level0_px.height = surf.dim <= ISL_SURF_DIM_1D ? 1 :
116 minify(surf.logical_level0_px.height, l);
117 surf.logical_level0_px.depth = surf.dim <= ISL_SURF_DIM_2D ? 1 :
118 minify(surf.logical_level0_px.depth, l);
119
120 /* Only the base level and layer can be addressed with the overridden
121 * layout.
122 */
123 surf.logical_level0_px.array_len = 1;
124 surf.levels = 1;
125 surf.dim_layout = dim_layout;
126
127 /* The requested slice of the texture is now at the base level and
128 * layer.
129 */
130 view.base_level = 0;
131 view.base_array_layer = 0;
132 }
133
134 union isl_color_value clear_color = { .u32 = { 0, 0, 0, 0 } };
135
136 drm_intel_bo *aux_bo;
137 struct isl_surf *aux_surf = NULL, aux_surf_s;
138 uint64_t aux_offset = 0;
139 enum isl_aux_usage aux_usage = ISL_AUX_USAGE_NONE;
140 if ((mt->mcs_buf || intel_miptree_sample_with_hiz(brw, mt)) &&
141 !(flags & INTEL_AUX_BUFFER_DISABLED)) {
142 intel_miptree_get_aux_isl_surf(brw, mt, &aux_surf_s, &aux_usage);
143 aux_surf = &aux_surf_s;
144
145 if (mt->mcs_buf) {
146 aux_bo = mt->mcs_buf->bo;
147 aux_offset = mt->mcs_buf->bo->offset64 + mt->mcs_buf->offset;
148 } else {
149 aux_bo = mt->hiz_buf->aux_base.bo;
150 aux_offset = mt->hiz_buf->aux_base.bo->offset64;
151 }
152
153 /* We only really need a clear color if we also have an auxiliary
154 * surface. Without one, it does nothing.
155 */
156 clear_color = intel_miptree_get_isl_clear_color(brw, mt);
157 }
158
159 void *state = __brw_state_batch(brw, AUB_TRACE_SURFACE_STATE,
160 brw->isl_dev.ss.size,
161 brw->isl_dev.ss.align,
162 surf_index, surf_offset);
163
164 isl_surf_fill_state(&brw->isl_dev, state, .surf = &surf, .view = &view,
165 .address = mt->bo->offset64 + offset,
166 .aux_surf = aux_surf, .aux_usage = aux_usage,
167 .aux_address = aux_offset,
168 .mocs = mocs, .clear_color = clear_color,
169 .x_offset_sa = tile_x, .y_offset_sa = tile_y);
170
171 drm_intel_bo_emit_reloc(brw->batch.bo,
172 *surf_offset + brw->isl_dev.ss.addr_offset,
173 mt->bo, offset,
174 read_domains, write_domains);
175
176 if (aux_surf) {
177 /* On gen7 and prior, the upper 20 bits of surface state DWORD 6 are the
178 * upper 20 bits of the GPU address of the MCS buffer; the lower 12 bits
179 * contain other control information. Since buffer addresses are always
180 * on 4k boundaries (and thus have their lower 12 bits zero), we can use
181 * an ordinary reloc to do the necessary address translation.
182 */
183 assert((aux_offset & 0xfff) == 0);
184 uint32_t *aux_addr = state + brw->isl_dev.ss.aux_addr_offset;
185 drm_intel_bo_emit_reloc(brw->batch.bo,
186 *surf_offset + brw->isl_dev.ss.aux_addr_offset,
187 aux_bo, *aux_addr - aux_bo->offset64,
188 read_domains, write_domains);
189 }
190 }
191
192 uint32_t
193 brw_update_renderbuffer_surface(struct brw_context *brw,
194 struct gl_renderbuffer *rb,
195 uint32_t flags, unsigned unit /* unused */,
196 uint32_t surf_index)
197 {
198 struct gl_context *ctx = &brw->ctx;
199 struct intel_renderbuffer *irb = intel_renderbuffer(rb);
200 struct intel_mipmap_tree *mt = irb->mt;
201
202 if (brw->gen < 9) {
203 assert(!(flags & INTEL_AUX_BUFFER_DISABLED));
204 }
205
206 assert(brw_render_target_supported(brw, rb));
207
208 mesa_format rb_format = _mesa_get_render_format(ctx, intel_rb_format(irb));
209 if (unlikely(!brw->format_supported_as_render_target[rb_format])) {
210 _mesa_problem(ctx, "%s: renderbuffer format %s unsupported\n",
211 __func__, _mesa_get_format_name(rb_format));
212 }
213
214 const unsigned layer_multiplier =
215 (irb->mt->msaa_layout == INTEL_MSAA_LAYOUT_UMS ||
216 irb->mt->msaa_layout == INTEL_MSAA_LAYOUT_CMS) ?
217 MAX2(irb->mt->num_samples, 1) : 1;
218
219 struct isl_view view = {
220 .format = brw->render_target_format[rb_format],
221 .base_level = irb->mt_level - irb->mt->first_level,
222 .levels = 1,
223 .base_array_layer = irb->mt_layer / layer_multiplier,
224 .array_len = MAX2(irb->layer_count, 1),
225 .swizzle = ISL_SWIZZLE_IDENTITY,
226 .usage = ISL_SURF_USAGE_RENDER_TARGET_BIT,
227 };
228
229 uint32_t offset;
230 brw_emit_surface_state(brw, mt, flags, mt->target, view,
231 rb_mocs[brw->gen],
232 &offset, surf_index,
233 I915_GEM_DOMAIN_RENDER,
234 I915_GEM_DOMAIN_RENDER);
235 return offset;
236 }
237
238 GLuint
239 translate_tex_target(GLenum target)
240 {
241 switch (target) {
242 case GL_TEXTURE_1D:
243 case GL_TEXTURE_1D_ARRAY_EXT:
244 return BRW_SURFACE_1D;
245
246 case GL_TEXTURE_RECTANGLE_NV:
247 return BRW_SURFACE_2D;
248
249 case GL_TEXTURE_2D:
250 case GL_TEXTURE_2D_ARRAY_EXT:
251 case GL_TEXTURE_EXTERNAL_OES:
252 case GL_TEXTURE_2D_MULTISAMPLE:
253 case GL_TEXTURE_2D_MULTISAMPLE_ARRAY:
254 return BRW_SURFACE_2D;
255
256 case GL_TEXTURE_3D:
257 return BRW_SURFACE_3D;
258
259 case GL_TEXTURE_CUBE_MAP:
260 case GL_TEXTURE_CUBE_MAP_ARRAY:
261 return BRW_SURFACE_CUBE;
262
263 default:
264 unreachable("not reached");
265 }
266 }
267
268 uint32_t
269 brw_get_surface_tiling_bits(uint32_t tiling)
270 {
271 switch (tiling) {
272 case I915_TILING_X:
273 return BRW_SURFACE_TILED;
274 case I915_TILING_Y:
275 return BRW_SURFACE_TILED | BRW_SURFACE_TILED_Y;
276 default:
277 return 0;
278 }
279 }
280
281
282 uint32_t
283 brw_get_surface_num_multisamples(unsigned num_samples)
284 {
285 if (num_samples > 1)
286 return BRW_SURFACE_MULTISAMPLECOUNT_4;
287 else
288 return BRW_SURFACE_MULTISAMPLECOUNT_1;
289 }
290
291 /**
292 * Compute the combination of DEPTH_TEXTURE_MODE and EXT_texture_swizzle
293 * swizzling.
294 */
295 int
296 brw_get_texture_swizzle(const struct gl_context *ctx,
297 const struct gl_texture_object *t)
298 {
299 const struct gl_texture_image *img = t->Image[0][t->BaseLevel];
300
301 int swizzles[SWIZZLE_NIL + 1] = {
302 SWIZZLE_X,
303 SWIZZLE_Y,
304 SWIZZLE_Z,
305 SWIZZLE_W,
306 SWIZZLE_ZERO,
307 SWIZZLE_ONE,
308 SWIZZLE_NIL
309 };
310
311 if (img->_BaseFormat == GL_DEPTH_COMPONENT ||
312 img->_BaseFormat == GL_DEPTH_STENCIL) {
313 GLenum depth_mode = t->DepthMode;
314
315 /* In ES 3.0, DEPTH_TEXTURE_MODE is expected to be GL_RED for textures
316 * with depth component data specified with a sized internal format.
317 * Otherwise, it's left at the old default, GL_LUMINANCE.
318 */
319 if (_mesa_is_gles3(ctx) &&
320 img->InternalFormat != GL_DEPTH_COMPONENT &&
321 img->InternalFormat != GL_DEPTH_STENCIL) {
322 depth_mode = GL_RED;
323 }
324
325 switch (depth_mode) {
326 case GL_ALPHA:
327 swizzles[0] = SWIZZLE_ZERO;
328 swizzles[1] = SWIZZLE_ZERO;
329 swizzles[2] = SWIZZLE_ZERO;
330 swizzles[3] = SWIZZLE_X;
331 break;
332 case GL_LUMINANCE:
333 swizzles[0] = SWIZZLE_X;
334 swizzles[1] = SWIZZLE_X;
335 swizzles[2] = SWIZZLE_X;
336 swizzles[3] = SWIZZLE_ONE;
337 break;
338 case GL_INTENSITY:
339 swizzles[0] = SWIZZLE_X;
340 swizzles[1] = SWIZZLE_X;
341 swizzles[2] = SWIZZLE_X;
342 swizzles[3] = SWIZZLE_X;
343 break;
344 case GL_RED:
345 swizzles[0] = SWIZZLE_X;
346 swizzles[1] = SWIZZLE_ZERO;
347 swizzles[2] = SWIZZLE_ZERO;
348 swizzles[3] = SWIZZLE_ONE;
349 break;
350 }
351 }
352
353 GLenum datatype = _mesa_get_format_datatype(img->TexFormat);
354
355 /* If the texture's format is alpha-only, force R, G, and B to
356 * 0.0. Similarly, if the texture's format has no alpha channel,
357 * force the alpha value read to 1.0. This allows for the
358 * implementation to use an RGBA texture for any of these formats
359 * without leaking any unexpected values.
360 */
361 switch (img->_BaseFormat) {
362 case GL_ALPHA:
363 swizzles[0] = SWIZZLE_ZERO;
364 swizzles[1] = SWIZZLE_ZERO;
365 swizzles[2] = SWIZZLE_ZERO;
366 break;
367 case GL_LUMINANCE:
368 if (t->_IsIntegerFormat || datatype == GL_SIGNED_NORMALIZED) {
369 swizzles[0] = SWIZZLE_X;
370 swizzles[1] = SWIZZLE_X;
371 swizzles[2] = SWIZZLE_X;
372 swizzles[3] = SWIZZLE_ONE;
373 }
374 break;
375 case GL_LUMINANCE_ALPHA:
376 if (datatype == GL_SIGNED_NORMALIZED) {
377 swizzles[0] = SWIZZLE_X;
378 swizzles[1] = SWIZZLE_X;
379 swizzles[2] = SWIZZLE_X;
380 swizzles[3] = SWIZZLE_W;
381 }
382 break;
383 case GL_INTENSITY:
384 if (datatype == GL_SIGNED_NORMALIZED) {
385 swizzles[0] = SWIZZLE_X;
386 swizzles[1] = SWIZZLE_X;
387 swizzles[2] = SWIZZLE_X;
388 swizzles[3] = SWIZZLE_X;
389 }
390 break;
391 case GL_RED:
392 case GL_RG:
393 case GL_RGB:
394 if (_mesa_get_format_bits(img->TexFormat, GL_ALPHA_BITS) > 0)
395 swizzles[3] = SWIZZLE_ONE;
396 break;
397 }
398
399 return MAKE_SWIZZLE4(swizzles[GET_SWZ(t->_Swizzle, 0)],
400 swizzles[GET_SWZ(t->_Swizzle, 1)],
401 swizzles[GET_SWZ(t->_Swizzle, 2)],
402 swizzles[GET_SWZ(t->_Swizzle, 3)]);
403 }
404
405 /**
406 * Convert an swizzle enumeration (i.e. SWIZZLE_X) to one of the Gen7.5+
407 * "Shader Channel Select" enumerations (i.e. HSW_SCS_RED). The mappings are
408 *
409 * SWIZZLE_X, SWIZZLE_Y, SWIZZLE_Z, SWIZZLE_W, SWIZZLE_ZERO, SWIZZLE_ONE
410 * 0 1 2 3 4 5
411 * 4 5 6 7 0 1
412 * SCS_RED, SCS_GREEN, SCS_BLUE, SCS_ALPHA, SCS_ZERO, SCS_ONE
413 *
414 * which is simply adding 4 then modding by 8 (or anding with 7).
415 *
416 * We then may need to apply workarounds for textureGather hardware bugs.
417 */
418 static unsigned
419 swizzle_to_scs(GLenum swizzle, bool need_green_to_blue)
420 {
421 unsigned scs = (swizzle + 4) & 7;
422
423 return (need_green_to_blue && scs == HSW_SCS_GREEN) ? HSW_SCS_BLUE : scs;
424 }
425
426 static unsigned
427 brw_find_matching_rb(const struct gl_framebuffer *fb,
428 const struct intel_mipmap_tree *mt)
429 {
430 for (unsigned i = 0; i < fb->_NumColorDrawBuffers; i++) {
431 const struct intel_renderbuffer *irb =
432 intel_renderbuffer(fb->_ColorDrawBuffers[i]);
433
434 if (irb && irb->mt == mt)
435 return i;
436 }
437
438 return fb->_NumColorDrawBuffers;
439 }
440
441 static inline bool
442 brw_texture_view_sane(const struct brw_context *brw,
443 const struct intel_mipmap_tree *mt,
444 const struct isl_view *view)
445 {
446 /* There are special cases only for lossless compression. */
447 if (!intel_miptree_is_lossless_compressed(brw, mt))
448 return true;
449
450 if (isl_format_supports_ccs_e(&brw->screen->devinfo, view->format))
451 return true;
452
453 /* Logic elsewhere needs to take care to resolve the color buffer prior
454 * to sampling it as non-compressed.
455 */
456 if (intel_miptree_has_color_unresolved(mt, view->base_level, view->levels,
457 view->base_array_layer,
458 view->array_len))
459 return false;
460
461 const struct gl_framebuffer *fb = brw->ctx.DrawBuffer;
462 const unsigned rb_index = brw_find_matching_rb(fb, mt);
463
464 if (rb_index == fb->_NumColorDrawBuffers)
465 return true;
466
467 /* Underlying surface is compressed but it is sampled using a format that
468 * the sampling engine doesn't support as compressed. Compression must be
469 * disabled for both sampling engine and data port in case the same surface
470 * is used also as render target.
471 */
472 return brw->draw_aux_buffer_disabled[rb_index];
473 }
474
475 static bool
476 brw_disable_aux_surface(const struct brw_context *brw,
477 const struct intel_mipmap_tree *mt,
478 const struct isl_view *view)
479 {
480 /* Nothing to disable. */
481 if (!mt->mcs_buf)
482 return false;
483
484 const bool is_unresolved = intel_miptree_has_color_unresolved(
485 mt, view->base_level, view->levels,
486 view->base_array_layer, view->array_len);
487
488 /* There are special cases only for lossless compression. */
489 if (!intel_miptree_is_lossless_compressed(brw, mt))
490 return !is_unresolved;
491
492 const struct gl_framebuffer *fb = brw->ctx.DrawBuffer;
493 const unsigned rb_index = brw_find_matching_rb(fb, mt);
494
495 /* If we are drawing into this with compression enabled, then we must also
496 * enable compression when texturing from it regardless of
497 * fast_clear_state. If we don't then, after the first draw call with
498 * this setup, there will be data in the CCS which won't get picked up by
499 * subsequent texturing operations as required by ARB_texture_barrier.
500 * Since we don't want to re-emit the binding table or do a resolve
501 * operation every draw call, the easiest thing to do is just enable
502 * compression on the texturing side. This is completely safe to do
503 * since, if compressed texturing weren't allowed, we would have disabled
504 * compression of render targets in whatever_that_function_is_called().
505 */
506 if (rb_index < fb->_NumColorDrawBuffers) {
507 if (brw->draw_aux_buffer_disabled[rb_index]) {
508 assert(!is_unresolved);
509 }
510
511 return brw->draw_aux_buffer_disabled[rb_index];
512 }
513
514 return !is_unresolved;
515 }
516
517 void
518 brw_update_texture_surface(struct gl_context *ctx,
519 unsigned unit,
520 uint32_t *surf_offset,
521 bool for_gather,
522 uint32_t plane)
523 {
524 struct brw_context *brw = brw_context(ctx);
525 struct gl_texture_object *obj = ctx->Texture.Unit[unit]._Current;
526
527 if (obj->Target == GL_TEXTURE_BUFFER) {
528 brw_update_buffer_texture_surface(ctx, unit, surf_offset);
529
530 } else {
531 struct intel_texture_object *intel_obj = intel_texture_object(obj);
532 struct intel_mipmap_tree *mt = intel_obj->mt;
533
534 if (plane > 0) {
535 if (mt->plane[plane - 1] == NULL)
536 return;
537 mt = mt->plane[plane - 1];
538 }
539
540 struct gl_sampler_object *sampler = _mesa_get_samplerobj(ctx, unit);
541 /* If this is a view with restricted NumLayers, then our effective depth
542 * is not just the miptree depth.
543 */
544 const unsigned view_num_layers =
545 (obj->Immutable && obj->Target != GL_TEXTURE_3D) ? obj->NumLayers :
546 mt->logical_depth0;
547
548 /* Handling GL_ALPHA as a surface format override breaks 1.30+ style
549 * texturing functions that return a float, as our code generation always
550 * selects the .x channel (which would always be 0).
551 */
552 struct gl_texture_image *firstImage = obj->Image[0][obj->BaseLevel];
553 const bool alpha_depth = obj->DepthMode == GL_ALPHA &&
554 (firstImage->_BaseFormat == GL_DEPTH_COMPONENT ||
555 firstImage->_BaseFormat == GL_DEPTH_STENCIL);
556 const unsigned swizzle = (unlikely(alpha_depth) ? SWIZZLE_XYZW :
557 brw_get_texture_swizzle(&brw->ctx, obj));
558
559 mesa_format mesa_fmt = plane == 0 ? intel_obj->_Format : mt->format;
560 unsigned format = translate_tex_format(brw, mesa_fmt,
561 sampler->sRGBDecode);
562
563 /* Implement gen6 and gen7 gather work-around */
564 bool need_green_to_blue = false;
565 if (for_gather) {
566 if (brw->gen == 7 && (format == BRW_SURFACEFORMAT_R32G32_FLOAT ||
567 format == BRW_SURFACEFORMAT_R32G32_SINT ||
568 format == BRW_SURFACEFORMAT_R32G32_UINT)) {
569 format = BRW_SURFACEFORMAT_R32G32_FLOAT_LD;
570 need_green_to_blue = brw->is_haswell;
571 } else if (brw->gen == 6) {
572 /* Sandybridge's gather4 message is broken for integer formats.
573 * To work around this, we pretend the surface is UNORM for
574 * 8 or 16-bit formats, and emit shader instructions to recover
575 * the real INT/UINT value. For 32-bit formats, we pretend
576 * the surface is FLOAT, and simply reinterpret the resulting
577 * bits.
578 */
579 switch (format) {
580 case BRW_SURFACEFORMAT_R8_SINT:
581 case BRW_SURFACEFORMAT_R8_UINT:
582 format = BRW_SURFACEFORMAT_R8_UNORM;
583 break;
584
585 case BRW_SURFACEFORMAT_R16_SINT:
586 case BRW_SURFACEFORMAT_R16_UINT:
587 format = BRW_SURFACEFORMAT_R16_UNORM;
588 break;
589
590 case BRW_SURFACEFORMAT_R32_SINT:
591 case BRW_SURFACEFORMAT_R32_UINT:
592 format = BRW_SURFACEFORMAT_R32_FLOAT;
593 break;
594
595 default:
596 break;
597 }
598 }
599 }
600
601 if (obj->StencilSampling && firstImage->_BaseFormat == GL_DEPTH_STENCIL) {
602 if (brw->gen <= 7) {
603 assert(mt->r8stencil_mt && !mt->stencil_mt->r8stencil_needs_update);
604 mt = mt->r8stencil_mt;
605 } else {
606 mt = mt->stencil_mt;
607 }
608 format = BRW_SURFACEFORMAT_R8_UINT;
609 } else if (brw->gen <= 7 && mt->format == MESA_FORMAT_S_UINT8) {
610 assert(mt->r8stencil_mt && !mt->r8stencil_needs_update);
611 mt = mt->r8stencil_mt;
612 format = BRW_SURFACEFORMAT_R8_UINT;
613 }
614
615 const int surf_index = surf_offset - &brw->wm.base.surf_offset[0];
616
617 struct isl_view view = {
618 .format = format,
619 .base_level = obj->MinLevel + obj->BaseLevel,
620 .levels = intel_obj->_MaxLevel - obj->BaseLevel + 1,
621 .base_array_layer = obj->MinLayer,
622 .array_len = view_num_layers,
623 .swizzle = {
624 .r = swizzle_to_scs(GET_SWZ(swizzle, 0), need_green_to_blue),
625 .g = swizzle_to_scs(GET_SWZ(swizzle, 1), need_green_to_blue),
626 .b = swizzle_to_scs(GET_SWZ(swizzle, 2), need_green_to_blue),
627 .a = swizzle_to_scs(GET_SWZ(swizzle, 3), need_green_to_blue),
628 },
629 .usage = ISL_SURF_USAGE_TEXTURE_BIT,
630 };
631
632 if (obj->Target == GL_TEXTURE_CUBE_MAP ||
633 obj->Target == GL_TEXTURE_CUBE_MAP_ARRAY)
634 view.usage |= ISL_SURF_USAGE_CUBE_BIT;
635
636 assert(brw_texture_view_sane(brw, mt, &view));
637
638 const int flags = brw_disable_aux_surface(brw, mt, &view) ?
639 INTEL_AUX_BUFFER_DISABLED : 0;
640 brw_emit_surface_state(brw, mt, flags, mt->target, view,
641 tex_mocs[brw->gen],
642 surf_offset, surf_index,
643 I915_GEM_DOMAIN_SAMPLER, 0);
644 }
645 }
646
647 void
648 brw_emit_buffer_surface_state(struct brw_context *brw,
649 uint32_t *out_offset,
650 drm_intel_bo *bo,
651 unsigned buffer_offset,
652 unsigned surface_format,
653 unsigned buffer_size,
654 unsigned pitch,
655 bool rw)
656 {
657 uint32_t *dw = brw_state_batch(brw, AUB_TRACE_SURFACE_STATE,
658 brw->isl_dev.ss.size,
659 brw->isl_dev.ss.align,
660 out_offset);
661
662 isl_buffer_fill_state(&brw->isl_dev, dw,
663 .address = (bo ? bo->offset64 : 0) + buffer_offset,
664 .size = buffer_size,
665 .format = surface_format,
666 .stride = pitch,
667 .mocs = tex_mocs[brw->gen]);
668
669 if (bo) {
670 drm_intel_bo_emit_reloc(brw->batch.bo,
671 *out_offset + brw->isl_dev.ss.addr_offset,
672 bo, buffer_offset,
673 I915_GEM_DOMAIN_SAMPLER,
674 (rw ? I915_GEM_DOMAIN_SAMPLER : 0));
675 }
676 }
677
678 void
679 brw_update_buffer_texture_surface(struct gl_context *ctx,
680 unsigned unit,
681 uint32_t *surf_offset)
682 {
683 struct brw_context *brw = brw_context(ctx);
684 struct gl_texture_object *tObj = ctx->Texture.Unit[unit]._Current;
685 struct intel_buffer_object *intel_obj =
686 intel_buffer_object(tObj->BufferObject);
687 uint32_t size = tObj->BufferSize;
688 drm_intel_bo *bo = NULL;
689 mesa_format format = tObj->_BufferObjectFormat;
690 uint32_t brw_format = brw_format_for_mesa_format(format);
691 int texel_size = _mesa_get_format_bytes(format);
692
693 if (intel_obj) {
694 size = MIN2(size, intel_obj->Base.Size);
695 bo = intel_bufferobj_buffer(brw, intel_obj, tObj->BufferOffset, size);
696 }
697
698 if (brw_format == 0 && format != MESA_FORMAT_RGBA_FLOAT32) {
699 _mesa_problem(NULL, "bad format %s for texture buffer\n",
700 _mesa_get_format_name(format));
701 }
702
703 brw_emit_buffer_surface_state(brw, surf_offset, bo,
704 tObj->BufferOffset,
705 brw_format,
706 size,
707 texel_size,
708 false /* rw */);
709 }
710
711 /**
712 * Create the constant buffer surface. Vertex/fragment shader constants will be
713 * read from this buffer with Data Port Read instructions/messages.
714 */
715 void
716 brw_create_constant_surface(struct brw_context *brw,
717 drm_intel_bo *bo,
718 uint32_t offset,
719 uint32_t size,
720 uint32_t *out_offset)
721 {
722 brw_emit_buffer_surface_state(brw, out_offset, bo, offset,
723 BRW_SURFACEFORMAT_R32G32B32A32_FLOAT,
724 size, 1, false);
725 }
726
727 /**
728 * Create the buffer surface. Shader buffer variables will be
729 * read from / write to this buffer with Data Port Read/Write
730 * instructions/messages.
731 */
732 void
733 brw_create_buffer_surface(struct brw_context *brw,
734 drm_intel_bo *bo,
735 uint32_t offset,
736 uint32_t size,
737 uint32_t *out_offset)
738 {
739 /* Use a raw surface so we can reuse existing untyped read/write/atomic
740 * messages. We need these specifically for the fragment shader since they
741 * include a pixel mask header that we need to ensure correct behavior
742 * with helper invocations, which cannot write to the buffer.
743 */
744 brw_emit_buffer_surface_state(brw, out_offset, bo, offset,
745 BRW_SURFACEFORMAT_RAW,
746 size, 1, true);
747 }
748
749 /**
750 * Set up a binding table entry for use by stream output logic (transform
751 * feedback).
752 *
753 * buffer_size_minus_1 must be less than BRW_MAX_NUM_BUFFER_ENTRIES.
754 */
755 void
756 brw_update_sol_surface(struct brw_context *brw,
757 struct gl_buffer_object *buffer_obj,
758 uint32_t *out_offset, unsigned num_vector_components,
759 unsigned stride_dwords, unsigned offset_dwords)
760 {
761 struct intel_buffer_object *intel_bo = intel_buffer_object(buffer_obj);
762 uint32_t offset_bytes = 4 * offset_dwords;
763 drm_intel_bo *bo = intel_bufferobj_buffer(brw, intel_bo,
764 offset_bytes,
765 buffer_obj->Size - offset_bytes);
766 uint32_t *surf = brw_state_batch(brw, AUB_TRACE_SURFACE_STATE, 6 * 4, 32,
767 out_offset);
768 uint32_t pitch_minus_1 = 4*stride_dwords - 1;
769 size_t size_dwords = buffer_obj->Size / 4;
770 uint32_t buffer_size_minus_1, width, height, depth, surface_format;
771
772 /* FIXME: can we rely on core Mesa to ensure that the buffer isn't
773 * too big to map using a single binding table entry?
774 */
775 assert((size_dwords - offset_dwords) / stride_dwords
776 <= BRW_MAX_NUM_BUFFER_ENTRIES);
777
778 if (size_dwords > offset_dwords + num_vector_components) {
779 /* There is room for at least 1 transform feedback output in the buffer.
780 * Compute the number of additional transform feedback outputs the
781 * buffer has room for.
782 */
783 buffer_size_minus_1 =
784 (size_dwords - offset_dwords - num_vector_components) / stride_dwords;
785 } else {
786 /* There isn't even room for a single transform feedback output in the
787 * buffer. We can't configure the binding table entry to prevent output
788 * entirely; we'll have to rely on the geometry shader to detect
789 * overflow. But to minimize the damage in case of a bug, set up the
790 * binding table entry to just allow a single output.
791 */
792 buffer_size_minus_1 = 0;
793 }
794 width = buffer_size_minus_1 & 0x7f;
795 height = (buffer_size_minus_1 & 0xfff80) >> 7;
796 depth = (buffer_size_minus_1 & 0x7f00000) >> 20;
797
798 switch (num_vector_components) {
799 case 1:
800 surface_format = BRW_SURFACEFORMAT_R32_FLOAT;
801 break;
802 case 2:
803 surface_format = BRW_SURFACEFORMAT_R32G32_FLOAT;
804 break;
805 case 3:
806 surface_format = BRW_SURFACEFORMAT_R32G32B32_FLOAT;
807 break;
808 case 4:
809 surface_format = BRW_SURFACEFORMAT_R32G32B32A32_FLOAT;
810 break;
811 default:
812 unreachable("Invalid vector size for transform feedback output");
813 }
814
815 surf[0] = BRW_SURFACE_BUFFER << BRW_SURFACE_TYPE_SHIFT |
816 BRW_SURFACE_MIPMAPLAYOUT_BELOW << BRW_SURFACE_MIPLAYOUT_SHIFT |
817 surface_format << BRW_SURFACE_FORMAT_SHIFT |
818 BRW_SURFACE_RC_READ_WRITE;
819 surf[1] = bo->offset64 + offset_bytes; /* reloc */
820 surf[2] = (width << BRW_SURFACE_WIDTH_SHIFT |
821 height << BRW_SURFACE_HEIGHT_SHIFT);
822 surf[3] = (depth << BRW_SURFACE_DEPTH_SHIFT |
823 pitch_minus_1 << BRW_SURFACE_PITCH_SHIFT);
824 surf[4] = 0;
825 surf[5] = 0;
826
827 /* Emit relocation to surface contents. */
828 drm_intel_bo_emit_reloc(brw->batch.bo,
829 *out_offset + 4,
830 bo, offset_bytes,
831 I915_GEM_DOMAIN_RENDER, I915_GEM_DOMAIN_RENDER);
832 }
833
834 /* Creates a new WM constant buffer reflecting the current fragment program's
835 * constants, if needed by the fragment program.
836 *
837 * Otherwise, constants go through the CURBEs using the brw_constant_buffer
838 * state atom.
839 */
840 static void
841 brw_upload_wm_pull_constants(struct brw_context *brw)
842 {
843 struct brw_stage_state *stage_state = &brw->wm.base;
844 /* BRW_NEW_FRAGMENT_PROGRAM */
845 struct brw_program *fp = (struct brw_program *) brw->fragment_program;
846 /* BRW_NEW_FS_PROG_DATA */
847 struct brw_stage_prog_data *prog_data = brw->wm.base.prog_data;
848
849 _mesa_shader_write_subroutine_indices(&brw->ctx, MESA_SHADER_FRAGMENT);
850 /* _NEW_PROGRAM_CONSTANTS */
851 brw_upload_pull_constants(brw, BRW_NEW_SURFACES, &fp->program,
852 stage_state, prog_data);
853 }
854
855 const struct brw_tracked_state brw_wm_pull_constants = {
856 .dirty = {
857 .mesa = _NEW_PROGRAM_CONSTANTS,
858 .brw = BRW_NEW_BATCH |
859 BRW_NEW_BLORP |
860 BRW_NEW_FRAGMENT_PROGRAM |
861 BRW_NEW_FS_PROG_DATA,
862 },
863 .emit = brw_upload_wm_pull_constants,
864 };
865
866 /**
867 * Creates a null renderbuffer surface.
868 *
869 * This is used when the shader doesn't write to any color output. An FB
870 * write to target 0 will still be emitted, because that's how the thread is
871 * terminated (and computed depth is returned), so we need to have the
872 * hardware discard the target 0 color output..
873 */
874 static void
875 brw_emit_null_surface_state(struct brw_context *brw,
876 unsigned width,
877 unsigned height,
878 unsigned samples,
879 uint32_t *out_offset)
880 {
881 /* From the Sandy bridge PRM, Vol4 Part1 p71 (Surface Type: Programming
882 * Notes):
883 *
884 * A null surface will be used in instances where an actual surface is
885 * not bound. When a write message is generated to a null surface, no
886 * actual surface is written to. When a read message (including any
887 * sampling engine message) is generated to a null surface, the result
888 * is all zeros. Note that a null surface type is allowed to be used
889 * with all messages, even if it is not specificially indicated as
890 * supported. All of the remaining fields in surface state are ignored
891 * for null surfaces, with the following exceptions:
892 *
893 * - [DevSNB+]: Width, Height, Depth, and LOD fields must match the
894 * depth buffer’s corresponding state for all render target surfaces,
895 * including null.
896 *
897 * - Surface Format must be R8G8B8A8_UNORM.
898 */
899 unsigned surface_type = BRW_SURFACE_NULL;
900 drm_intel_bo *bo = NULL;
901 unsigned pitch_minus_1 = 0;
902 uint32_t multisampling_state = 0;
903 uint32_t *surf = brw_state_batch(brw, AUB_TRACE_SURFACE_STATE, 6 * 4, 32,
904 out_offset);
905
906 if (samples > 1) {
907 /* On Gen6, null render targets seem to cause GPU hangs when
908 * multisampling. So work around this problem by rendering into dummy
909 * color buffer.
910 *
911 * To decrease the amount of memory needed by the workaround buffer, we
912 * set its pitch to 128 bytes (the width of a Y tile). This means that
913 * the amount of memory needed for the workaround buffer is
914 * (width_in_tiles + height_in_tiles - 1) tiles.
915 *
916 * Note that since the workaround buffer will be interpreted by the
917 * hardware as an interleaved multisampled buffer, we need to compute
918 * width_in_tiles and height_in_tiles by dividing the width and height
919 * by 16 rather than the normal Y-tile size of 32.
920 */
921 unsigned width_in_tiles = ALIGN(width, 16) / 16;
922 unsigned height_in_tiles = ALIGN(height, 16) / 16;
923 unsigned size_needed = (width_in_tiles + height_in_tiles - 1) * 4096;
924 brw_get_scratch_bo(brw, &brw->wm.multisampled_null_render_target_bo,
925 size_needed);
926 bo = brw->wm.multisampled_null_render_target_bo;
927 surface_type = BRW_SURFACE_2D;
928 pitch_minus_1 = 127;
929 multisampling_state = brw_get_surface_num_multisamples(samples);
930 }
931
932 surf[0] = (surface_type << BRW_SURFACE_TYPE_SHIFT |
933 BRW_SURFACEFORMAT_B8G8R8A8_UNORM << BRW_SURFACE_FORMAT_SHIFT);
934 if (brw->gen < 6) {
935 surf[0] |= (1 << BRW_SURFACE_WRITEDISABLE_R_SHIFT |
936 1 << BRW_SURFACE_WRITEDISABLE_G_SHIFT |
937 1 << BRW_SURFACE_WRITEDISABLE_B_SHIFT |
938 1 << BRW_SURFACE_WRITEDISABLE_A_SHIFT);
939 }
940 surf[1] = bo ? bo->offset64 : 0;
941 surf[2] = ((width - 1) << BRW_SURFACE_WIDTH_SHIFT |
942 (height - 1) << BRW_SURFACE_HEIGHT_SHIFT);
943
944 /* From Sandy bridge PRM, Vol4 Part1 p82 (Tiled Surface: Programming
945 * Notes):
946 *
947 * If Surface Type is SURFTYPE_NULL, this field must be TRUE
948 */
949 surf[3] = (BRW_SURFACE_TILED | BRW_SURFACE_TILED_Y |
950 pitch_minus_1 << BRW_SURFACE_PITCH_SHIFT);
951 surf[4] = multisampling_state;
952 surf[5] = 0;
953
954 if (bo) {
955 drm_intel_bo_emit_reloc(brw->batch.bo,
956 *out_offset + 4,
957 bo, 0,
958 I915_GEM_DOMAIN_RENDER, I915_GEM_DOMAIN_RENDER);
959 }
960 }
961
962 /**
963 * Sets up a surface state structure to point at the given region.
964 * While it is only used for the front/back buffer currently, it should be
965 * usable for further buffers when doing ARB_draw_buffer support.
966 */
967 static uint32_t
968 gen4_update_renderbuffer_surface(struct brw_context *brw,
969 struct gl_renderbuffer *rb,
970 uint32_t flags, unsigned unit,
971 uint32_t surf_index)
972 {
973 struct gl_context *ctx = &brw->ctx;
974 struct intel_renderbuffer *irb = intel_renderbuffer(rb);
975 struct intel_mipmap_tree *mt = irb->mt;
976 uint32_t *surf;
977 uint32_t tile_x, tile_y;
978 uint32_t format = 0;
979 uint32_t offset;
980 /* _NEW_BUFFERS */
981 mesa_format rb_format = _mesa_get_render_format(ctx, intel_rb_format(irb));
982 /* BRW_NEW_FS_PROG_DATA */
983
984 assert(!(flags & INTEL_RENDERBUFFER_LAYERED));
985 assert(!(flags & INTEL_AUX_BUFFER_DISABLED));
986
987 if (rb->TexImage && !brw->has_surface_tile_offset) {
988 intel_renderbuffer_get_tile_offsets(irb, &tile_x, &tile_y);
989
990 if (tile_x != 0 || tile_y != 0) {
991 /* Original gen4 hardware couldn't draw to a non-tile-aligned
992 * destination in a miptree unless you actually setup your renderbuffer
993 * as a miptree and used the fragile lod/array_index/etc. controls to
994 * select the image. So, instead, we just make a new single-level
995 * miptree and render into that.
996 */
997 intel_renderbuffer_move_to_temp(brw, irb, false);
998 mt = irb->mt;
999 }
1000 }
1001
1002 surf = brw_state_batch(brw, AUB_TRACE_SURFACE_STATE, 6 * 4, 32, &offset);
1003
1004 format = brw->render_target_format[rb_format];
1005 if (unlikely(!brw->format_supported_as_render_target[rb_format])) {
1006 _mesa_problem(ctx, "%s: renderbuffer format %s unsupported\n",
1007 __func__, _mesa_get_format_name(rb_format));
1008 }
1009
1010 surf[0] = (BRW_SURFACE_2D << BRW_SURFACE_TYPE_SHIFT |
1011 format << BRW_SURFACE_FORMAT_SHIFT);
1012
1013 /* reloc */
1014 assert(mt->offset % mt->cpp == 0);
1015 surf[1] = (intel_renderbuffer_get_tile_offsets(irb, &tile_x, &tile_y) +
1016 mt->bo->offset64 + mt->offset);
1017
1018 surf[2] = ((rb->Width - 1) << BRW_SURFACE_WIDTH_SHIFT |
1019 (rb->Height - 1) << BRW_SURFACE_HEIGHT_SHIFT);
1020
1021 surf[3] = (brw_get_surface_tiling_bits(mt->tiling) |
1022 (mt->pitch - 1) << BRW_SURFACE_PITCH_SHIFT);
1023
1024 surf[4] = brw_get_surface_num_multisamples(mt->num_samples);
1025
1026 assert(brw->has_surface_tile_offset || (tile_x == 0 && tile_y == 0));
1027 /* Note that the low bits of these fields are missing, so
1028 * there's the possibility of getting in trouble.
1029 */
1030 assert(tile_x % 4 == 0);
1031 assert(tile_y % 2 == 0);
1032 surf[5] = ((tile_x / 4) << BRW_SURFACE_X_OFFSET_SHIFT |
1033 (tile_y / 2) << BRW_SURFACE_Y_OFFSET_SHIFT |
1034 (mt->valign == 4 ? BRW_SURFACE_VERTICAL_ALIGN_ENABLE : 0));
1035
1036 if (brw->gen < 6) {
1037 /* _NEW_COLOR */
1038 if (!ctx->Color.ColorLogicOpEnabled && !ctx->Color._AdvancedBlendMode &&
1039 (ctx->Color.BlendEnabled & (1 << unit)))
1040 surf[0] |= BRW_SURFACE_BLEND_ENABLED;
1041
1042 if (!ctx->Color.ColorMask[unit][0])
1043 surf[0] |= 1 << BRW_SURFACE_WRITEDISABLE_R_SHIFT;
1044 if (!ctx->Color.ColorMask[unit][1])
1045 surf[0] |= 1 << BRW_SURFACE_WRITEDISABLE_G_SHIFT;
1046 if (!ctx->Color.ColorMask[unit][2])
1047 surf[0] |= 1 << BRW_SURFACE_WRITEDISABLE_B_SHIFT;
1048
1049 /* As mentioned above, disable writes to the alpha component when the
1050 * renderbuffer is XRGB.
1051 */
1052 if (ctx->DrawBuffer->Visual.alphaBits == 0 ||
1053 !ctx->Color.ColorMask[unit][3]) {
1054 surf[0] |= 1 << BRW_SURFACE_WRITEDISABLE_A_SHIFT;
1055 }
1056 }
1057
1058 drm_intel_bo_emit_reloc(brw->batch.bo,
1059 offset + 4,
1060 mt->bo,
1061 surf[1] - mt->bo->offset64,
1062 I915_GEM_DOMAIN_RENDER,
1063 I915_GEM_DOMAIN_RENDER);
1064
1065 return offset;
1066 }
1067
1068 /**
1069 * Construct SURFACE_STATE objects for renderbuffers/draw buffers.
1070 */
1071 void
1072 brw_update_renderbuffer_surfaces(struct brw_context *brw,
1073 const struct gl_framebuffer *fb,
1074 uint32_t render_target_start,
1075 uint32_t *surf_offset)
1076 {
1077 GLuint i;
1078 const unsigned int w = _mesa_geometric_width(fb);
1079 const unsigned int h = _mesa_geometric_height(fb);
1080 const unsigned int s = _mesa_geometric_samples(fb);
1081
1082 /* Update surfaces for drawing buffers */
1083 if (fb->_NumColorDrawBuffers >= 1) {
1084 for (i = 0; i < fb->_NumColorDrawBuffers; i++) {
1085 const uint32_t surf_index = render_target_start + i;
1086 const int flags = (_mesa_geometric_layers(fb) > 0 ?
1087 INTEL_RENDERBUFFER_LAYERED : 0) |
1088 (brw->draw_aux_buffer_disabled[i] ?
1089 INTEL_AUX_BUFFER_DISABLED : 0);
1090
1091 if (intel_renderbuffer(fb->_ColorDrawBuffers[i])) {
1092 surf_offset[surf_index] =
1093 brw->vtbl.update_renderbuffer_surface(
1094 brw, fb->_ColorDrawBuffers[i], flags, i, surf_index);
1095 } else {
1096 brw->vtbl.emit_null_surface_state(brw, w, h, s,
1097 &surf_offset[surf_index]);
1098 }
1099 }
1100 } else {
1101 const uint32_t surf_index = render_target_start;
1102 brw->vtbl.emit_null_surface_state(brw, w, h, s,
1103 &surf_offset[surf_index]);
1104 }
1105 }
1106
1107 static void
1108 update_renderbuffer_surfaces(struct brw_context *brw)
1109 {
1110 const struct gl_context *ctx = &brw->ctx;
1111
1112 /* BRW_NEW_FS_PROG_DATA */
1113 const struct brw_wm_prog_data *wm_prog_data =
1114 brw_wm_prog_data(brw->wm.base.prog_data);
1115
1116 /* _NEW_BUFFERS | _NEW_COLOR */
1117 const struct gl_framebuffer *fb = ctx->DrawBuffer;
1118 brw_update_renderbuffer_surfaces(
1119 brw, fb,
1120 wm_prog_data->binding_table.render_target_start,
1121 brw->wm.base.surf_offset);
1122 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1123 }
1124
1125 const struct brw_tracked_state brw_renderbuffer_surfaces = {
1126 .dirty = {
1127 .mesa = _NEW_BUFFERS |
1128 _NEW_COLOR,
1129 .brw = BRW_NEW_BATCH |
1130 BRW_NEW_BLORP |
1131 BRW_NEW_FS_PROG_DATA,
1132 },
1133 .emit = update_renderbuffer_surfaces,
1134 };
1135
1136 const struct brw_tracked_state gen6_renderbuffer_surfaces = {
1137 .dirty = {
1138 .mesa = _NEW_BUFFERS,
1139 .brw = BRW_NEW_BATCH |
1140 BRW_NEW_BLORP,
1141 },
1142 .emit = update_renderbuffer_surfaces,
1143 };
1144
1145 static void
1146 update_renderbuffer_read_surfaces(struct brw_context *brw)
1147 {
1148 const struct gl_context *ctx = &brw->ctx;
1149
1150 /* BRW_NEW_FS_PROG_DATA */
1151 const struct brw_wm_prog_data *wm_prog_data =
1152 brw_wm_prog_data(brw->wm.base.prog_data);
1153
1154 /* BRW_NEW_FRAGMENT_PROGRAM */
1155 if (!ctx->Extensions.MESA_shader_framebuffer_fetch &&
1156 brw->fragment_program && brw->fragment_program->info.outputs_read) {
1157 /* _NEW_BUFFERS */
1158 const struct gl_framebuffer *fb = ctx->DrawBuffer;
1159
1160 for (unsigned i = 0; i < fb->_NumColorDrawBuffers; i++) {
1161 struct gl_renderbuffer *rb = fb->_ColorDrawBuffers[i];
1162 const struct intel_renderbuffer *irb = intel_renderbuffer(rb);
1163 const unsigned surf_index =
1164 wm_prog_data->binding_table.render_target_read_start + i;
1165 uint32_t *surf_offset = &brw->wm.base.surf_offset[surf_index];
1166
1167 if (irb) {
1168 const unsigned format = brw->render_target_format[
1169 _mesa_get_render_format(ctx, intel_rb_format(irb))];
1170 assert(isl_format_supports_sampling(&brw->screen->devinfo,
1171 format));
1172
1173 /* Override the target of the texture if the render buffer is a
1174 * single slice of a 3D texture (since the minimum array element
1175 * field of the surface state structure is ignored by the sampler
1176 * unit for 3D textures on some hardware), or if the render buffer
1177 * is a 1D array (since shaders always provide the array index
1178 * coordinate at the Z component to avoid state-dependent
1179 * recompiles when changing the texture target of the
1180 * framebuffer).
1181 */
1182 const GLenum target =
1183 (irb->mt->target == GL_TEXTURE_3D &&
1184 irb->layer_count == 1) ? GL_TEXTURE_2D :
1185 irb->mt->target == GL_TEXTURE_1D_ARRAY ? GL_TEXTURE_2D_ARRAY :
1186 irb->mt->target;
1187
1188 /* intel_renderbuffer::mt_layer is expressed in sample units for
1189 * the UMS and CMS multisample layouts, but
1190 * intel_renderbuffer::layer_count is expressed in units of whole
1191 * logical layers regardless of the multisample layout.
1192 */
1193 const unsigned mt_layer_unit =
1194 (irb->mt->msaa_layout == INTEL_MSAA_LAYOUT_UMS ||
1195 irb->mt->msaa_layout == INTEL_MSAA_LAYOUT_CMS) ?
1196 MAX2(irb->mt->num_samples, 1) : 1;
1197
1198 const struct isl_view view = {
1199 .format = format,
1200 .base_level = irb->mt_level - irb->mt->first_level,
1201 .levels = 1,
1202 .base_array_layer = irb->mt_layer / mt_layer_unit,
1203 .array_len = irb->layer_count,
1204 .swizzle = ISL_SWIZZLE_IDENTITY,
1205 .usage = ISL_SURF_USAGE_TEXTURE_BIT,
1206 };
1207
1208 const int flags = brw->draw_aux_buffer_disabled[i] ?
1209 INTEL_AUX_BUFFER_DISABLED : 0;
1210 brw_emit_surface_state(brw, irb->mt, flags, target, view,
1211 tex_mocs[brw->gen],
1212 surf_offset, surf_index,
1213 I915_GEM_DOMAIN_SAMPLER, 0);
1214
1215 } else {
1216 brw->vtbl.emit_null_surface_state(
1217 brw, _mesa_geometric_width(fb), _mesa_geometric_height(fb),
1218 _mesa_geometric_samples(fb), surf_offset);
1219 }
1220 }
1221
1222 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1223 }
1224 }
1225
1226 const struct brw_tracked_state brw_renderbuffer_read_surfaces = {
1227 .dirty = {
1228 .mesa = _NEW_BUFFERS,
1229 .brw = BRW_NEW_BATCH |
1230 BRW_NEW_FRAGMENT_PROGRAM |
1231 BRW_NEW_FS_PROG_DATA,
1232 },
1233 .emit = update_renderbuffer_read_surfaces,
1234 };
1235
1236 static void
1237 update_stage_texture_surfaces(struct brw_context *brw,
1238 const struct gl_program *prog,
1239 struct brw_stage_state *stage_state,
1240 bool for_gather, uint32_t plane)
1241 {
1242 if (!prog)
1243 return;
1244
1245 struct gl_context *ctx = &brw->ctx;
1246
1247 uint32_t *surf_offset = stage_state->surf_offset;
1248
1249 /* BRW_NEW_*_PROG_DATA */
1250 if (for_gather)
1251 surf_offset += stage_state->prog_data->binding_table.gather_texture_start;
1252 else
1253 surf_offset += stage_state->prog_data->binding_table.plane_start[plane];
1254
1255 unsigned num_samplers = util_last_bit(prog->SamplersUsed);
1256 for (unsigned s = 0; s < num_samplers; s++) {
1257 surf_offset[s] = 0;
1258
1259 if (prog->SamplersUsed & (1 << s)) {
1260 const unsigned unit = prog->SamplerUnits[s];
1261
1262 /* _NEW_TEXTURE */
1263 if (ctx->Texture.Unit[unit]._Current) {
1264 brw_update_texture_surface(ctx, unit, surf_offset + s, for_gather, plane);
1265 }
1266 }
1267 }
1268 }
1269
1270
1271 /**
1272 * Construct SURFACE_STATE objects for enabled textures.
1273 */
1274 static void
1275 brw_update_texture_surfaces(struct brw_context *brw)
1276 {
1277 /* BRW_NEW_VERTEX_PROGRAM */
1278 struct gl_program *vs = (struct gl_program *) brw->vertex_program;
1279
1280 /* BRW_NEW_TESS_PROGRAMS */
1281 struct gl_program *tcs = (struct gl_program *) brw->tess_ctrl_program;
1282 struct gl_program *tes = (struct gl_program *) brw->tess_eval_program;
1283
1284 /* BRW_NEW_GEOMETRY_PROGRAM */
1285 struct gl_program *gs = (struct gl_program *) brw->geometry_program;
1286
1287 /* BRW_NEW_FRAGMENT_PROGRAM */
1288 struct gl_program *fs = (struct gl_program *) brw->fragment_program;
1289
1290 /* _NEW_TEXTURE */
1291 update_stage_texture_surfaces(brw, vs, &brw->vs.base, false, 0);
1292 update_stage_texture_surfaces(brw, tcs, &brw->tcs.base, false, 0);
1293 update_stage_texture_surfaces(brw, tes, &brw->tes.base, false, 0);
1294 update_stage_texture_surfaces(brw, gs, &brw->gs.base, false, 0);
1295 update_stage_texture_surfaces(brw, fs, &brw->wm.base, false, 0);
1296
1297 /* emit alternate set of surface state for gather. this
1298 * allows the surface format to be overriden for only the
1299 * gather4 messages. */
1300 if (brw->gen < 8) {
1301 if (vs && vs->nir->info->uses_texture_gather)
1302 update_stage_texture_surfaces(brw, vs, &brw->vs.base, true, 0);
1303 if (tcs && tcs->nir->info->uses_texture_gather)
1304 update_stage_texture_surfaces(brw, tcs, &brw->tcs.base, true, 0);
1305 if (tes && tes->nir->info->uses_texture_gather)
1306 update_stage_texture_surfaces(brw, tes, &brw->tes.base, true, 0);
1307 if (gs && gs->nir->info->uses_texture_gather)
1308 update_stage_texture_surfaces(brw, gs, &brw->gs.base, true, 0);
1309 if (fs && fs->nir->info->uses_texture_gather)
1310 update_stage_texture_surfaces(brw, fs, &brw->wm.base, true, 0);
1311 }
1312
1313 if (fs) {
1314 update_stage_texture_surfaces(brw, fs, &brw->wm.base, false, 1);
1315 update_stage_texture_surfaces(brw, fs, &brw->wm.base, false, 2);
1316 }
1317
1318 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1319 }
1320
1321 const struct brw_tracked_state brw_texture_surfaces = {
1322 .dirty = {
1323 .mesa = _NEW_TEXTURE,
1324 .brw = BRW_NEW_BATCH |
1325 BRW_NEW_BLORP |
1326 BRW_NEW_FRAGMENT_PROGRAM |
1327 BRW_NEW_FS_PROG_DATA |
1328 BRW_NEW_GEOMETRY_PROGRAM |
1329 BRW_NEW_GS_PROG_DATA |
1330 BRW_NEW_TESS_PROGRAMS |
1331 BRW_NEW_TCS_PROG_DATA |
1332 BRW_NEW_TES_PROG_DATA |
1333 BRW_NEW_TEXTURE_BUFFER |
1334 BRW_NEW_VERTEX_PROGRAM |
1335 BRW_NEW_VS_PROG_DATA,
1336 },
1337 .emit = brw_update_texture_surfaces,
1338 };
1339
1340 static void
1341 brw_update_cs_texture_surfaces(struct brw_context *brw)
1342 {
1343 /* BRW_NEW_COMPUTE_PROGRAM */
1344 struct gl_program *cs = (struct gl_program *) brw->compute_program;
1345
1346 /* _NEW_TEXTURE */
1347 update_stage_texture_surfaces(brw, cs, &brw->cs.base, false, 0);
1348
1349 /* emit alternate set of surface state for gather. this
1350 * allows the surface format to be overriden for only the
1351 * gather4 messages.
1352 */
1353 if (brw->gen < 8) {
1354 if (cs && cs->nir->info->uses_texture_gather)
1355 update_stage_texture_surfaces(brw, cs, &brw->cs.base, true, 0);
1356 }
1357
1358 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1359 }
1360
1361 const struct brw_tracked_state brw_cs_texture_surfaces = {
1362 .dirty = {
1363 .mesa = _NEW_TEXTURE,
1364 .brw = BRW_NEW_BATCH |
1365 BRW_NEW_BLORP |
1366 BRW_NEW_COMPUTE_PROGRAM,
1367 },
1368 .emit = brw_update_cs_texture_surfaces,
1369 };
1370
1371
1372 void
1373 brw_upload_ubo_surfaces(struct brw_context *brw, struct gl_program *prog,
1374 struct brw_stage_state *stage_state,
1375 struct brw_stage_prog_data *prog_data)
1376 {
1377 struct gl_context *ctx = &brw->ctx;
1378
1379 if (!prog)
1380 return;
1381
1382 uint32_t *ubo_surf_offsets =
1383 &stage_state->surf_offset[prog_data->binding_table.ubo_start];
1384
1385 for (int i = 0; i < prog->info.num_ubos; i++) {
1386 struct gl_uniform_buffer_binding *binding =
1387 &ctx->UniformBufferBindings[prog->sh.UniformBlocks[i]->Binding];
1388
1389 if (binding->BufferObject == ctx->Shared->NullBufferObj) {
1390 brw->vtbl.emit_null_surface_state(brw, 1, 1, 1, &ubo_surf_offsets[i]);
1391 } else {
1392 struct intel_buffer_object *intel_bo =
1393 intel_buffer_object(binding->BufferObject);
1394 GLsizeiptr size = binding->BufferObject->Size - binding->Offset;
1395 if (!binding->AutomaticSize)
1396 size = MIN2(size, binding->Size);
1397 drm_intel_bo *bo =
1398 intel_bufferobj_buffer(brw, intel_bo,
1399 binding->Offset,
1400 size);
1401 brw_create_constant_surface(brw, bo, binding->Offset,
1402 size,
1403 &ubo_surf_offsets[i]);
1404 }
1405 }
1406
1407 uint32_t *ssbo_surf_offsets =
1408 &stage_state->surf_offset[prog_data->binding_table.ssbo_start];
1409
1410 for (int i = 0; i < prog->info.num_ssbos; i++) {
1411 struct gl_shader_storage_buffer_binding *binding =
1412 &ctx->ShaderStorageBufferBindings[prog->sh.ShaderStorageBlocks[i]->Binding];
1413
1414 if (binding->BufferObject == ctx->Shared->NullBufferObj) {
1415 brw->vtbl.emit_null_surface_state(brw, 1, 1, 1, &ssbo_surf_offsets[i]);
1416 } else {
1417 struct intel_buffer_object *intel_bo =
1418 intel_buffer_object(binding->BufferObject);
1419 GLsizeiptr size = binding->BufferObject->Size - binding->Offset;
1420 if (!binding->AutomaticSize)
1421 size = MIN2(size, binding->Size);
1422 drm_intel_bo *bo =
1423 intel_bufferobj_buffer(brw, intel_bo,
1424 binding->Offset,
1425 size);
1426 brw_create_buffer_surface(brw, bo, binding->Offset,
1427 size,
1428 &ssbo_surf_offsets[i]);
1429 }
1430 }
1431
1432 if (prog->info.num_ubos || prog->info.num_ssbos)
1433 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1434 }
1435
1436 static void
1437 brw_upload_wm_ubo_surfaces(struct brw_context *brw)
1438 {
1439 struct gl_context *ctx = &brw->ctx;
1440 /* _NEW_PROGRAM */
1441 struct gl_program *prog = ctx->_Shader->_CurrentFragmentProgram;
1442
1443 /* BRW_NEW_FS_PROG_DATA */
1444 brw_upload_ubo_surfaces(brw, prog, &brw->wm.base, brw->wm.base.prog_data);
1445 }
1446
1447 const struct brw_tracked_state brw_wm_ubo_surfaces = {
1448 .dirty = {
1449 .mesa = _NEW_PROGRAM,
1450 .brw = BRW_NEW_BATCH |
1451 BRW_NEW_BLORP |
1452 BRW_NEW_FS_PROG_DATA |
1453 BRW_NEW_UNIFORM_BUFFER,
1454 },
1455 .emit = brw_upload_wm_ubo_surfaces,
1456 };
1457
1458 static void
1459 brw_upload_cs_ubo_surfaces(struct brw_context *brw)
1460 {
1461 struct gl_context *ctx = &brw->ctx;
1462 /* _NEW_PROGRAM */
1463 struct gl_program *prog =
1464 ctx->_Shader->CurrentProgram[MESA_SHADER_COMPUTE];
1465
1466 /* BRW_NEW_CS_PROG_DATA */
1467 brw_upload_ubo_surfaces(brw, prog, &brw->cs.base, brw->cs.base.prog_data);
1468 }
1469
1470 const struct brw_tracked_state brw_cs_ubo_surfaces = {
1471 .dirty = {
1472 .mesa = _NEW_PROGRAM,
1473 .brw = BRW_NEW_BATCH |
1474 BRW_NEW_BLORP |
1475 BRW_NEW_CS_PROG_DATA |
1476 BRW_NEW_UNIFORM_BUFFER,
1477 },
1478 .emit = brw_upload_cs_ubo_surfaces,
1479 };
1480
1481 void
1482 brw_upload_abo_surfaces(struct brw_context *brw,
1483 const struct gl_program *prog,
1484 struct brw_stage_state *stage_state,
1485 struct brw_stage_prog_data *prog_data)
1486 {
1487 struct gl_context *ctx = &brw->ctx;
1488 uint32_t *surf_offsets =
1489 &stage_state->surf_offset[prog_data->binding_table.abo_start];
1490
1491 if (prog->info.num_abos) {
1492 for (unsigned i = 0; i < prog->info.num_abos; i++) {
1493 struct gl_atomic_buffer_binding *binding =
1494 &ctx->AtomicBufferBindings[prog->sh.AtomicBuffers[i]->Binding];
1495 struct intel_buffer_object *intel_bo =
1496 intel_buffer_object(binding->BufferObject);
1497 drm_intel_bo *bo = intel_bufferobj_buffer(
1498 brw, intel_bo, binding->Offset, intel_bo->Base.Size - binding->Offset);
1499
1500 brw_emit_buffer_surface_state(brw, &surf_offsets[i], bo,
1501 binding->Offset, BRW_SURFACEFORMAT_RAW,
1502 bo->size - binding->Offset, 1, true);
1503 }
1504
1505 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1506 }
1507 }
1508
1509 static void
1510 brw_upload_wm_abo_surfaces(struct brw_context *brw)
1511 {
1512 /* _NEW_PROGRAM */
1513 const struct gl_program *wm = brw->fragment_program;
1514
1515 if (wm) {
1516 /* BRW_NEW_FS_PROG_DATA */
1517 brw_upload_abo_surfaces(brw, wm, &brw->wm.base, brw->wm.base.prog_data);
1518 }
1519 }
1520
1521 const struct brw_tracked_state brw_wm_abo_surfaces = {
1522 .dirty = {
1523 .mesa = _NEW_PROGRAM,
1524 .brw = BRW_NEW_ATOMIC_BUFFER |
1525 BRW_NEW_BLORP |
1526 BRW_NEW_BATCH |
1527 BRW_NEW_FS_PROG_DATA,
1528 },
1529 .emit = brw_upload_wm_abo_surfaces,
1530 };
1531
1532 static void
1533 brw_upload_cs_abo_surfaces(struct brw_context *brw)
1534 {
1535 /* _NEW_PROGRAM */
1536 const struct gl_program *cp = brw->compute_program;
1537
1538 if (cp) {
1539 /* BRW_NEW_CS_PROG_DATA */
1540 brw_upload_abo_surfaces(brw, cp, &brw->cs.base, brw->cs.base.prog_data);
1541 }
1542 }
1543
1544 const struct brw_tracked_state brw_cs_abo_surfaces = {
1545 .dirty = {
1546 .mesa = _NEW_PROGRAM,
1547 .brw = BRW_NEW_ATOMIC_BUFFER |
1548 BRW_NEW_BLORP |
1549 BRW_NEW_BATCH |
1550 BRW_NEW_CS_PROG_DATA,
1551 },
1552 .emit = brw_upload_cs_abo_surfaces,
1553 };
1554
1555 static void
1556 brw_upload_cs_image_surfaces(struct brw_context *brw)
1557 {
1558 /* _NEW_PROGRAM */
1559 const struct gl_program *cp = brw->compute_program;
1560
1561 if (cp) {
1562 /* BRW_NEW_CS_PROG_DATA, BRW_NEW_IMAGE_UNITS, _NEW_TEXTURE */
1563 brw_upload_image_surfaces(brw, cp, &brw->cs.base,
1564 brw->cs.base.prog_data);
1565 }
1566 }
1567
1568 const struct brw_tracked_state brw_cs_image_surfaces = {
1569 .dirty = {
1570 .mesa = _NEW_TEXTURE | _NEW_PROGRAM,
1571 .brw = BRW_NEW_BATCH |
1572 BRW_NEW_BLORP |
1573 BRW_NEW_CS_PROG_DATA |
1574 BRW_NEW_IMAGE_UNITS
1575 },
1576 .emit = brw_upload_cs_image_surfaces,
1577 };
1578
1579 static uint32_t
1580 get_image_format(struct brw_context *brw, mesa_format format, GLenum access)
1581 {
1582 const struct gen_device_info *devinfo = &brw->screen->devinfo;
1583 uint32_t hw_format = brw_format_for_mesa_format(format);
1584 if (access == GL_WRITE_ONLY) {
1585 return hw_format;
1586 } else if (isl_has_matching_typed_storage_image_format(devinfo, hw_format)) {
1587 /* Typed surface reads support a very limited subset of the shader
1588 * image formats. Translate it into the closest format the
1589 * hardware supports.
1590 */
1591 return isl_lower_storage_image_format(devinfo, hw_format);
1592 } else {
1593 /* The hardware doesn't actually support a typed format that we can use
1594 * so we have to fall back to untyped read/write messages.
1595 */
1596 return BRW_SURFACEFORMAT_RAW;
1597 }
1598 }
1599
1600 static void
1601 update_default_image_param(struct brw_context *brw,
1602 struct gl_image_unit *u,
1603 unsigned surface_idx,
1604 struct brw_image_param *param)
1605 {
1606 memset(param, 0, sizeof(*param));
1607 param->surface_idx = surface_idx;
1608 /* Set the swizzling shifts to all-ones to effectively disable swizzling --
1609 * See emit_address_calculation() in brw_fs_surface_builder.cpp for a more
1610 * detailed explanation of these parameters.
1611 */
1612 param->swizzling[0] = 0xff;
1613 param->swizzling[1] = 0xff;
1614 }
1615
1616 static void
1617 update_buffer_image_param(struct brw_context *brw,
1618 struct gl_image_unit *u,
1619 unsigned surface_idx,
1620 struct brw_image_param *param)
1621 {
1622 struct gl_buffer_object *obj = u->TexObj->BufferObject;
1623 const uint32_t size = MIN2((uint32_t)u->TexObj->BufferSize, obj->Size);
1624 update_default_image_param(brw, u, surface_idx, param);
1625
1626 param->size[0] = size / _mesa_get_format_bytes(u->_ActualFormat);
1627 param->stride[0] = _mesa_get_format_bytes(u->_ActualFormat);
1628 }
1629
1630 static void
1631 update_texture_image_param(struct brw_context *brw,
1632 struct gl_image_unit *u,
1633 unsigned surface_idx,
1634 struct brw_image_param *param)
1635 {
1636 struct intel_mipmap_tree *mt = intel_texture_object(u->TexObj)->mt;
1637
1638 update_default_image_param(brw, u, surface_idx, param);
1639
1640 param->size[0] = minify(mt->logical_width0, u->Level);
1641 param->size[1] = minify(mt->logical_height0, u->Level);
1642 param->size[2] = (!u->Layered ? 1 :
1643 u->TexObj->Target == GL_TEXTURE_CUBE_MAP ? 6 :
1644 u->TexObj->Target == GL_TEXTURE_3D ?
1645 minify(mt->logical_depth0, u->Level) :
1646 mt->logical_depth0);
1647
1648 intel_miptree_get_image_offset(mt, u->Level, u->_Layer,
1649 &param->offset[0],
1650 &param->offset[1]);
1651
1652 param->stride[0] = mt->cpp;
1653 param->stride[1] = mt->pitch / mt->cpp;
1654 param->stride[2] =
1655 brw_miptree_get_horizontal_slice_pitch(brw, mt, u->Level);
1656 param->stride[3] =
1657 brw_miptree_get_vertical_slice_pitch(brw, mt, u->Level);
1658
1659 if (mt->tiling == I915_TILING_X) {
1660 /* An X tile is a rectangular block of 512x8 bytes. */
1661 param->tiling[0] = _mesa_logbase2(512 / mt->cpp);
1662 param->tiling[1] = _mesa_logbase2(8);
1663
1664 if (brw->has_swizzling) {
1665 /* Right shifts required to swizzle bits 9 and 10 of the memory
1666 * address with bit 6.
1667 */
1668 param->swizzling[0] = 3;
1669 param->swizzling[1] = 4;
1670 }
1671 } else if (mt->tiling == I915_TILING_Y) {
1672 /* The layout of a Y-tiled surface in memory isn't really fundamentally
1673 * different to the layout of an X-tiled surface, we simply pretend that
1674 * the surface is broken up in a number of smaller 16Bx32 tiles, each
1675 * one arranged in X-major order just like is the case for X-tiling.
1676 */
1677 param->tiling[0] = _mesa_logbase2(16 / mt->cpp);
1678 param->tiling[1] = _mesa_logbase2(32);
1679
1680 if (brw->has_swizzling) {
1681 /* Right shift required to swizzle bit 9 of the memory address with
1682 * bit 6.
1683 */
1684 param->swizzling[0] = 3;
1685 }
1686 }
1687
1688 /* 3D textures are arranged in 2D in memory with 2^lod slices per row. The
1689 * address calculation algorithm (emit_address_calculation() in
1690 * brw_fs_surface_builder.cpp) handles this as a sort of tiling with
1691 * modulus equal to the LOD.
1692 */
1693 param->tiling[2] = (u->TexObj->Target == GL_TEXTURE_3D ? u->Level :
1694 0);
1695 }
1696
1697 static void
1698 update_image_surface(struct brw_context *brw,
1699 struct gl_image_unit *u,
1700 GLenum access,
1701 unsigned surface_idx,
1702 uint32_t *surf_offset,
1703 struct brw_image_param *param)
1704 {
1705 if (_mesa_is_image_unit_valid(&brw->ctx, u)) {
1706 struct gl_texture_object *obj = u->TexObj;
1707 const unsigned format = get_image_format(brw, u->_ActualFormat, access);
1708
1709 if (obj->Target == GL_TEXTURE_BUFFER) {
1710 struct intel_buffer_object *intel_obj =
1711 intel_buffer_object(obj->BufferObject);
1712 const unsigned texel_size = (format == BRW_SURFACEFORMAT_RAW ? 1 :
1713 _mesa_get_format_bytes(u->_ActualFormat));
1714
1715 brw_emit_buffer_surface_state(
1716 brw, surf_offset, intel_obj->buffer, obj->BufferOffset,
1717 format, intel_obj->Base.Size, texel_size,
1718 access != GL_READ_ONLY);
1719
1720 update_buffer_image_param(brw, u, surface_idx, param);
1721
1722 } else {
1723 struct intel_texture_object *intel_obj = intel_texture_object(obj);
1724 struct intel_mipmap_tree *mt = intel_obj->mt;
1725
1726 if (format == BRW_SURFACEFORMAT_RAW) {
1727 brw_emit_buffer_surface_state(
1728 brw, surf_offset, mt->bo, mt->offset,
1729 format, mt->bo->size - mt->offset, 1 /* pitch */,
1730 access != GL_READ_ONLY);
1731
1732 } else {
1733 const unsigned num_layers = (!u->Layered ? 1 :
1734 obj->Target == GL_TEXTURE_CUBE_MAP ? 6 :
1735 mt->logical_depth0);
1736
1737 struct isl_view view = {
1738 .format = format,
1739 .base_level = obj->MinLevel + u->Level,
1740 .levels = 1,
1741 .base_array_layer = obj->MinLayer + u->_Layer,
1742 .array_len = num_layers,
1743 .swizzle = ISL_SWIZZLE_IDENTITY,
1744 .usage = ISL_SURF_USAGE_STORAGE_BIT,
1745 };
1746
1747 const int surf_index = surf_offset - &brw->wm.base.surf_offset[0];
1748 const bool unresolved = intel_miptree_has_color_unresolved(
1749 mt, view.base_level, view.levels,
1750 view.base_array_layer, view.array_len);
1751 const int flags = unresolved ? 0 : INTEL_AUX_BUFFER_DISABLED;
1752 brw_emit_surface_state(brw, mt, flags, mt->target, view,
1753 tex_mocs[brw->gen],
1754 surf_offset, surf_index,
1755 I915_GEM_DOMAIN_SAMPLER,
1756 access == GL_READ_ONLY ? 0 :
1757 I915_GEM_DOMAIN_SAMPLER);
1758 }
1759
1760 update_texture_image_param(brw, u, surface_idx, param);
1761 }
1762
1763 } else {
1764 brw->vtbl.emit_null_surface_state(brw, 1, 1, 1, surf_offset);
1765 update_default_image_param(brw, u, surface_idx, param);
1766 }
1767 }
1768
1769 void
1770 brw_upload_image_surfaces(struct brw_context *brw,
1771 const struct gl_program *prog,
1772 struct brw_stage_state *stage_state,
1773 struct brw_stage_prog_data *prog_data)
1774 {
1775 assert(prog);
1776 struct gl_context *ctx = &brw->ctx;
1777
1778 if (prog->info.num_images) {
1779 for (unsigned i = 0; i < prog->info.num_images; i++) {
1780 struct gl_image_unit *u = &ctx->ImageUnits[prog->sh.ImageUnits[i]];
1781 const unsigned surf_idx = prog_data->binding_table.image_start + i;
1782
1783 update_image_surface(brw, u, prog->sh.ImageAccess[i],
1784 surf_idx,
1785 &stage_state->surf_offset[surf_idx],
1786 &prog_data->image_param[i]);
1787 }
1788
1789 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1790 /* This may have changed the image metadata dependent on the context
1791 * image unit state and passed to the program as uniforms, make sure
1792 * that push and pull constants are reuploaded.
1793 */
1794 brw->NewGLState |= _NEW_PROGRAM_CONSTANTS;
1795 }
1796 }
1797
1798 static void
1799 brw_upload_wm_image_surfaces(struct brw_context *brw)
1800 {
1801 /* BRW_NEW_FRAGMENT_PROGRAM */
1802 const struct gl_program *wm = brw->fragment_program;
1803
1804 if (wm) {
1805 /* BRW_NEW_FS_PROG_DATA, BRW_NEW_IMAGE_UNITS, _NEW_TEXTURE */
1806 brw_upload_image_surfaces(brw, wm, &brw->wm.base,
1807 brw->wm.base.prog_data);
1808 }
1809 }
1810
1811 const struct brw_tracked_state brw_wm_image_surfaces = {
1812 .dirty = {
1813 .mesa = _NEW_TEXTURE,
1814 .brw = BRW_NEW_BATCH |
1815 BRW_NEW_BLORP |
1816 BRW_NEW_FRAGMENT_PROGRAM |
1817 BRW_NEW_FS_PROG_DATA |
1818 BRW_NEW_IMAGE_UNITS
1819 },
1820 .emit = brw_upload_wm_image_surfaces,
1821 };
1822
1823 void
1824 gen4_init_vtable_surface_functions(struct brw_context *brw)
1825 {
1826 brw->vtbl.update_renderbuffer_surface = gen4_update_renderbuffer_surface;
1827 brw->vtbl.emit_null_surface_state = brw_emit_null_surface_state;
1828 }
1829
1830 void
1831 gen6_init_vtable_surface_functions(struct brw_context *brw)
1832 {
1833 gen4_init_vtable_surface_functions(brw);
1834 brw->vtbl.update_renderbuffer_surface = brw_update_renderbuffer_surface;
1835 }
1836
1837 static void
1838 brw_upload_cs_work_groups_surface(struct brw_context *brw)
1839 {
1840 struct gl_context *ctx = &brw->ctx;
1841 /* _NEW_PROGRAM */
1842 struct gl_program *prog =
1843 ctx->_Shader->CurrentProgram[MESA_SHADER_COMPUTE];
1844 /* BRW_NEW_CS_PROG_DATA */
1845 const struct brw_cs_prog_data *cs_prog_data =
1846 brw_cs_prog_data(brw->cs.base.prog_data);
1847
1848 if (prog && cs_prog_data->uses_num_work_groups) {
1849 const unsigned surf_idx =
1850 cs_prog_data->binding_table.work_groups_start;
1851 uint32_t *surf_offset = &brw->cs.base.surf_offset[surf_idx];
1852 drm_intel_bo *bo;
1853 uint32_t bo_offset;
1854
1855 if (brw->compute.num_work_groups_bo == NULL) {
1856 bo = NULL;
1857 intel_upload_data(brw,
1858 (void *)brw->compute.num_work_groups,
1859 3 * sizeof(GLuint),
1860 sizeof(GLuint),
1861 &bo,
1862 &bo_offset);
1863 } else {
1864 bo = brw->compute.num_work_groups_bo;
1865 bo_offset = brw->compute.num_work_groups_offset;
1866 }
1867
1868 brw_emit_buffer_surface_state(brw, surf_offset,
1869 bo, bo_offset,
1870 BRW_SURFACEFORMAT_RAW,
1871 3 * sizeof(GLuint), 1, true);
1872 brw->ctx.NewDriverState |= BRW_NEW_SURFACES;
1873 }
1874 }
1875
1876 const struct brw_tracked_state brw_cs_work_groups_surface = {
1877 .dirty = {
1878 .brw = BRW_NEW_BLORP |
1879 BRW_NEW_CS_PROG_DATA |
1880 BRW_NEW_CS_WORK_GROUPS
1881 },
1882 .emit = brw_upload_cs_work_groups_surface,
1883 };