1 #ifndef INTEL_BATCHBUFFER_H
2 #define INTEL_BATCHBUFFER_H
4 #include "main/mtypes.h"
6 #include "brw_context.h"
7 #include "intel_bufmgr.h"
15 * Number of bytes to reserve for commands necessary to complete a batch.
18 * - MI_BATCHBUFFER_END (4 bytes)
19 * - Optional MI_NOOP for ensuring the batch length is qword aligned (4 bytes)
20 * - Any state emitted by vtbl->finish_batch():
21 * - Gen4-5 record ending occlusion query values (4 * 4 = 16 bytes)
22 * - Disabling OA counters on Gen6+ (3 DWords = 12 bytes)
23 * - Ending MI_REPORT_PERF_COUNT on Gen5+, plus associated PIPE_CONTROLs:
24 * - Two sets of PIPE_CONTROLs, which become 3 PIPE_CONTROLs each on SNB,
25 * which are 4 DWords each ==> 2 * 3 * 4 * 4 = 96 bytes
26 * - 3 DWords for MI_REPORT_PERF_COUNT itself on Gen6+. ==> 12 bytes.
27 * On Ironlake, it's 6 DWords, but we have some slack due to the lack of
28 * Sandybridge PIPE_CONTROL madness.
30 #define BATCH_RESERVED 146
32 struct intel_batchbuffer
;
34 void intel_batchbuffer_emit_render_ring_prelude(struct brw_context
*brw
);
35 void intel_batchbuffer_init(struct brw_context
*brw
);
36 void intel_batchbuffer_free(struct brw_context
*brw
);
37 void intel_batchbuffer_save_state(struct brw_context
*brw
);
38 void intel_batchbuffer_reset_to_saved(struct brw_context
*brw
);
39 void intel_batchbuffer_clear_cache(struct brw_context
*brw
);
41 int _intel_batchbuffer_flush(struct brw_context
*brw
,
42 const char *file
, int line
);
44 #define intel_batchbuffer_flush(intel) \
45 _intel_batchbuffer_flush(intel, __FILE__, __LINE__)
49 /* Unlike bmBufferData, this currently requires the buffer be mapped.
50 * Consider it a convenience function wrapping multple
51 * intel_buffer_dword() calls.
53 void intel_batchbuffer_data(struct brw_context
*brw
,
54 const void *data
, GLuint bytes
,
55 enum brw_gpu_ring ring
);
57 bool intel_batchbuffer_emit_reloc(struct brw_context
*brw
,
59 uint32_t read_domains
,
60 uint32_t write_domain
,
62 bool intel_batchbuffer_emit_reloc_fenced(struct brw_context
*brw
,
64 uint32_t read_domains
,
65 uint32_t write_domain
,
67 void intel_batchbuffer_emit_mi_flush(struct brw_context
*brw
);
68 void intel_emit_post_sync_nonzero_flush(struct brw_context
*brw
);
69 void intel_emit_depth_stall_flushes(struct brw_context
*brw
);
70 void gen7_emit_vs_workaround_flush(struct brw_context
*brw
);
71 void gen7_emit_cs_stall_flush(struct brw_context
*brw
);
73 static inline uint32_t float_as_int(float f
)
84 /* Inline functions - might actually be better off with these
85 * non-inlined. Certainly better off switching all command packets to
86 * be passed as structs rather than dwords, but that's a little bit of
89 static inline unsigned
90 intel_batchbuffer_space(struct brw_context
*brw
)
92 return (brw
->batch
.state_batch_offset
- brw
->batch
.reserved_space
)
98 intel_batchbuffer_emit_dword(struct brw_context
*brw
, GLuint dword
)
101 assert(intel_batchbuffer_space(brw
) >= 4);
103 brw
->batch
.map
[brw
->batch
.used
++] = dword
;
104 assert(brw
->batch
.ring
!= UNKNOWN_RING
);
108 intel_batchbuffer_emit_float(struct brw_context
*brw
, float f
)
110 intel_batchbuffer_emit_dword(brw
, float_as_int(f
));
114 intel_batchbuffer_require_space(struct brw_context
*brw
, GLuint sz
,
115 enum brw_gpu_ring ring
)
117 /* If we're switching rings, implicitly flush the batch. */
118 if (unlikely(ring
!= brw
->batch
.ring
) && brw
->batch
.ring
!= UNKNOWN_RING
&&
120 intel_batchbuffer_flush(brw
);
124 assert(sz
< BATCH_SZ
- BATCH_RESERVED
);
126 if (intel_batchbuffer_space(brw
) < sz
)
127 intel_batchbuffer_flush(brw
);
129 enum brw_gpu_ring prev_ring
= brw
->batch
.ring
;
130 /* The intel_batchbuffer_flush() calls above might have changed
131 * brw->batch.ring to UNKNOWN_RING, so we need to set it here at the end.
133 brw
->batch
.ring
= ring
;
135 if (unlikely(prev_ring
== UNKNOWN_RING
&& ring
== RENDER_RING
))
136 intel_batchbuffer_emit_render_ring_prelude(brw
);
140 intel_batchbuffer_begin(struct brw_context
*brw
, int n
, enum brw_gpu_ring ring
)
142 intel_batchbuffer_require_space(brw
, n
* 4, ring
);
144 brw
->batch
.emit
= brw
->batch
.used
;
146 brw
->batch
.total
= n
;
151 intel_batchbuffer_advance(struct brw_context
*brw
)
154 struct intel_batchbuffer
*batch
= &brw
->batch
;
155 unsigned int _n
= batch
->used
- batch
->emit
;
156 assert(batch
->total
!= 0);
157 if (_n
!= batch
->total
) {
158 fprintf(stderr
, "ADVANCE_BATCH: %d of %d dwords emitted\n",
166 void intel_batchbuffer_cached_advance(struct brw_context
*brw
);
168 #define BEGIN_BATCH(n) intel_batchbuffer_begin(brw, n, RENDER_RING)
169 #define BEGIN_BATCH_BLT(n) intel_batchbuffer_begin(brw, n, BLT_RING)
170 #define OUT_BATCH(d) intel_batchbuffer_emit_dword(brw, d)
171 #define OUT_BATCH_F(f) intel_batchbuffer_emit_float(brw, f)
172 #define OUT_RELOC(buf, read_domains, write_domain, delta) do { \
173 intel_batchbuffer_emit_reloc(brw, buf, \
174 read_domains, write_domain, delta); \
177 #define ADVANCE_BATCH() intel_batchbuffer_advance(brw);
178 #define CACHED_BATCH() intel_batchbuffer_cached_advance(brw);